blob: e51d93d33d5fdfcf85bff528f5e92220b7804c27 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Felix Fietkau087b6ff2011-07-09 11:12:49 +070090 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
91 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
92 clockrate = 117;
93 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020094 clockrate = ATH9K_CLOCK_RATE_CCK;
95 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
96 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
97 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
98 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040099 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200100 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
101
102 if (conf_is_ht40(conf))
103 clockrate *= 2;
104
Felix Fietkau906c7202011-07-09 11:12:48 +0700105 if (ah->curchan) {
106 if (IS_CHAN_HALF_RATE(ah->curchan))
107 clockrate /= 2;
108 if (IS_CHAN_QUARTER_RATE(ah->curchan))
109 clockrate /= 4;
110 }
111
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200112 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530113}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700114
Sujithcbe61d82009-02-09 13:27:12 +0530115static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530116{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200117 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530118
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200119 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530120}
121
Sujith0caa7b12009-02-16 13:23:20 +0530122bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123{
124 int i;
125
Sujith0caa7b12009-02-16 13:23:20 +0530126 BUG_ON(timeout < AH_TIME_QUANTUM);
127
128 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 if ((REG_READ(ah, reg) & mask) == val)
130 return true;
131
132 udelay(AH_TIME_QUANTUM);
133 }
Sujith04bd46382008-11-28 22:18:05 +0530134
Joe Perches226afe62010-12-02 19:12:37 -0800135 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
136 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
137 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530138
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139 return false;
140}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400141EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100143void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
144 int column, unsigned int *writecnt)
145{
146 int r;
147
148 ENABLE_REGWRITE_BUFFER(ah);
149 for (r = 0; r < array->ia_rows; r++) {
150 REG_WRITE(ah, INI_RA(array, r, 0),
151 INI_RA(array, r, column));
152 DO_DELAY(*writecnt);
153 }
154 REGWRITE_BUFFER_FLUSH(ah);
155}
156
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157u32 ath9k_hw_reverse_bits(u32 val, u32 n)
158{
159 u32 retval;
160 int i;
161
162 for (i = 0, retval = 0; i < n; i++) {
163 retval = (retval << 1) | (val & 1);
164 val >>= 1;
165 }
166 return retval;
167}
168
Sujithcbe61d82009-02-09 13:27:12 +0530169u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100170 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530171 u32 frameLen, u16 rateix,
172 bool shortPreamble)
173{
174 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530175
176 if (kbps == 0)
177 return 0;
178
Felix Fietkau545750d2009-11-23 22:21:01 +0100179 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530180 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530181 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100182 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime >>= 1;
184 numBits = frameLen << 3;
185 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
186 break;
Sujith46d14a52008-11-18 09:08:13 +0530187 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530188 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530189 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
190 numBits = OFDM_PLCP_BITS + (frameLen << 3);
191 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
192 txTime = OFDM_SIFS_TIME_QUARTER
193 + OFDM_PREAMBLE_TIME_QUARTER
194 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530195 } else if (ah->curchan &&
196 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530197 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
198 numBits = OFDM_PLCP_BITS + (frameLen << 3);
199 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
200 txTime = OFDM_SIFS_TIME_HALF +
201 OFDM_PREAMBLE_TIME_HALF
202 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
203 } else {
204 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
205 numBits = OFDM_PLCP_BITS + (frameLen << 3);
206 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
207 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
208 + (numSymbols * OFDM_SYMBOL_TIME);
209 }
210 break;
211 default:
Joe Perches38002762010-12-02 19:12:36 -0800212 ath_err(ath9k_hw_common(ah),
213 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530214 txTime = 0;
215 break;
216 }
217
218 return txTime;
219}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400220EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530221
Sujithcbe61d82009-02-09 13:27:12 +0530222void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530223 struct ath9k_channel *chan,
224 struct chan_centers *centers)
225{
226 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530227
228 if (!IS_CHAN_HT40(chan)) {
229 centers->ctl_center = centers->ext_center =
230 centers->synth_center = chan->channel;
231 return;
232 }
233
234 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
235 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
236 centers->synth_center =
237 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
238 extoff = 1;
239 } else {
240 centers->synth_center =
241 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
242 extoff = -1;
243 }
244
245 centers->ctl_center =
246 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700247 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530248 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530250}
251
252/******************/
253/* Chip Revisions */
254/******************/
255
Sujithcbe61d82009-02-09 13:27:12 +0530256static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530257{
258 u32 val;
259
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530260 switch (ah->hw_version.devid) {
261 case AR5416_AR9100_DEVID:
262 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
263 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200264 case AR9300_DEVID_AR9330:
265 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
266 if (ah->get_mac_revision) {
267 ah->hw_version.macRev = ah->get_mac_revision();
268 } else {
269 val = REG_READ(ah, AR_SREV);
270 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
271 }
272 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530273 case AR9300_DEVID_AR9340:
274 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
275 val = REG_READ(ah, AR_SREV);
276 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
277 return;
278 }
279
Sujithf1dc5602008-10-29 10:16:30 +0530280 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
281
282 if (val == 0xFF) {
283 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530284 ah->hw_version.macVersion =
285 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
286 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530287
288 if (AR_SREV_9480(ah))
289 ah->is_pciexpress = true;
290 else
291 ah->is_pciexpress = (val &
292 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530293 } else {
294 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530295 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530296
Sujithd535a422009-02-09 13:27:06 +0530297 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530298
Sujithd535a422009-02-09 13:27:06 +0530299 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530300 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530301 }
302}
303
Sujithf1dc5602008-10-29 10:16:30 +0530304/************************************/
305/* HW Attach, Detach, Init Routines */
306/************************************/
307
Sujithcbe61d82009-02-09 13:27:12 +0530308static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530309{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100310 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530311 return;
312
313 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
314 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
315 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
316 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
317 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
318 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
319 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
320 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
321 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
322
323 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
324}
325
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200326static void ath9k_hw_aspm_init(struct ath_hw *ah)
327{
328 struct ath_common *common = ath9k_hw_common(ah);
329
330 if (common->bus_ops->aspm_init)
331 common->bus_ops->aspm_init(common);
332}
333
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400334/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530335static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530336{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700337 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400338 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530339 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800340 static const u32 patternData[4] = {
341 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
342 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400343 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530344
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400345 if (!AR_SREV_9300_20_OR_LATER(ah)) {
346 loop_max = 2;
347 regAddr[1] = AR_PHY_BASE + (8 << 2);
348 } else
349 loop_max = 1;
350
351 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530352 u32 addr = regAddr[i];
353 u32 wrData, rdData;
354
355 regHold[i] = REG_READ(ah, addr);
356 for (j = 0; j < 0x100; j++) {
357 wrData = (j << 16) | j;
358 REG_WRITE(ah, addr, wrData);
359 rdData = REG_READ(ah, addr);
360 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800361 ath_err(common,
362 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
363 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530364 return false;
365 }
366 }
367 for (j = 0; j < 4; j++) {
368 wrData = patternData[j];
369 REG_WRITE(ah, addr, wrData);
370 rdData = REG_READ(ah, addr);
371 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800372 ath_err(common,
373 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
374 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530375 return false;
376 }
377 }
378 REG_WRITE(ah, regAddr[i], regHold[i]);
379 }
380 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530381
Sujithf1dc5602008-10-29 10:16:30 +0530382 return true;
383}
384
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700385static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386{
387 int i;
388
Sujith2660b812009-02-09 13:27:26 +0530389 ah->config.dma_beacon_response_time = 2;
390 ah->config.sw_beacon_response_time = 10;
391 ah->config.additional_swba_backoff = 0;
392 ah->config.ack_6mb = 0x0;
393 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530394 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530395 ah->config.pcie_waen = 0;
396 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400397 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700398
399 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530400 ah->config.spurchans[i][0] = AR_NO_SPUR;
401 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700402 }
403
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800404 /* PAPRD needs some more work to be enabled */
405 ah->config.paprd_disable = 1;
406
Sujith0ce024c2009-12-14 14:57:00 +0530407 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400408 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400409
410 /*
411 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
412 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
413 * This means we use it for all AR5416 devices, and the few
414 * minor PCI AR9280 devices out there.
415 *
416 * Serialization is required because these devices do not handle
417 * well the case of two concurrent reads/writes due to the latency
418 * involved. During one read/write another read/write can be issued
419 * on another CPU while the previous read/write may still be working
420 * on our hardware, if we hit this case the hardware poops in a loop.
421 * We prevent this by serializing reads and writes.
422 *
423 * This issue is not present on PCI-Express devices or pre-AR5416
424 * devices (legacy, 802.11abg).
425 */
426 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700427 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428}
429
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700430static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700432 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
433
434 regulatory->country_code = CTRY_DEFAULT;
435 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700436
Sujithd535a422009-02-09 13:27:06 +0530437 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530438 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Sujith2660b812009-02-09 13:27:26 +0530440 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200441 ah->sta_id1_defaults =
442 AR_STA_ID1_CRPT_MIC_ENABLE |
443 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100444 if (AR_SREV_9100(ah))
445 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530446 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530447 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530448 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200449 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450}
451
Sujithcbe61d82009-02-09 13:27:12 +0530452static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700454 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530455 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530457 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800458 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459
Sujithf1dc5602008-10-29 10:16:30 +0530460 sum = 0;
461 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400462 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530463 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700464 common->macaddr[2 * i] = eeval >> 8;
465 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466 }
Sujithd8baa932009-03-30 15:28:25 +0530467 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530468 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700469
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470 return 0;
471}
472
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700473static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530475 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700476 int ecode;
477
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530478 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530479 if (!ath9k_hw_chip_test(ah))
480 return -ENODEV;
481 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400483 if (!AR_SREV_9300_20_OR_LATER(ah)) {
484 ecode = ar9002_hw_rf_claim(ah);
485 if (ecode != 0)
486 return ecode;
487 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700489 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490 if (ecode != 0)
491 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530492
Joe Perches226afe62010-12-02 19:12:37 -0800493 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
494 "Eeprom VER: %d, REV: %d\n",
495 ah->eep_ops->get_eeprom_ver(ah),
496 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530497
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400498 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
499 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800500 ath_err(ath9k_hw_common(ah),
501 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530502 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400503 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400504 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505
Vasanthakumar Thiagarajan070c4d52011-04-19 19:29:05 +0530506 if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700507 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700508 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509 }
Sujithf1dc5602008-10-29 10:16:30 +0530510
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700511 return 0;
512}
513
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400514static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700515{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400516 if (AR_SREV_9300_20_OR_LATER(ah))
517 ar9003_hw_attach_ops(ah);
518 else
519 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700520}
521
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400522/* Called for all hardware families */
523static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700524{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700525 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700526 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700527
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530528 ath9k_hw_read_revisions(ah);
529
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530530 /*
531 * Read back AR_WA into a permanent copy and set bits 14 and 17.
532 * We need to do this to avoid RMW of this register. We cannot
533 * read the reg when chip is asleep.
534 */
535 ah->WARegVal = REG_READ(ah, AR_WA);
536 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
537 AR_WA_ASPM_TIMER_BASED_DISABLE);
538
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700539 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800540 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700541 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700542 }
543
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530544 if (AR_SREV_9480(ah))
545 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
546
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400547 ath9k_hw_init_defaults(ah);
548 ath9k_hw_init_config(ah);
549
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400550 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400551
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700552 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800553 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700554 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555 }
556
557 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
558 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400559 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
560 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700561 ah->config.serialize_regmode =
562 SER_REG_MODE_ON;
563 } else {
564 ah->config.serialize_regmode =
565 SER_REG_MODE_OFF;
566 }
567 }
568
Joe Perches226afe62010-12-02 19:12:37 -0800569 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700570 ah->config.serialize_regmode);
571
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500572 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
573 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
574 else
575 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
576
Felix Fietkau6da5a722010-12-12 00:51:12 +0100577 switch (ah->hw_version.macVersion) {
578 case AR_SREV_VERSION_5416_PCI:
579 case AR_SREV_VERSION_5416_PCIE:
580 case AR_SREV_VERSION_9160:
581 case AR_SREV_VERSION_9100:
582 case AR_SREV_VERSION_9280:
583 case AR_SREV_VERSION_9285:
584 case AR_SREV_VERSION_9287:
585 case AR_SREV_VERSION_9271:
586 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200587 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100588 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530589 case AR_SREV_VERSION_9340:
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530590 case AR_SREV_VERSION_9480:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100591 break;
592 default:
Joe Perches38002762010-12-02 19:12:36 -0800593 ath_err(common,
594 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
595 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700596 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597 }
598
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200599 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
600 AR_SREV_9330(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400601 ah->is_pciexpress = false;
602
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700603 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700604 ath9k_hw_init_cal_settings(ah);
605
606 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200607 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700608 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400609 if (!AR_SREV_9300_20_OR_LATER(ah))
610 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700611
612 ath9k_hw_init_mode_regs(ah);
613
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200614 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700615 ath9k_hw_disablepcie(ah);
616
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400617 if (!AR_SREV_9300_20_OR_LATER(ah))
618 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530619
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700620 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700621 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700622 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700623
624 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100625 r = ath9k_hw_fill_cap_info(ah);
626 if (r)
627 return r;
628
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200629 if (ah->is_pciexpress)
630 ath9k_hw_aspm_init(ah);
631
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700632 r = ath9k_hw_init_macaddr(ah);
633 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800634 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700635 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700636 }
637
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400638 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530639 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700640 else
Sujith2660b812009-02-09 13:27:26 +0530641 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700642
Gabor Juhos88e641d2011-06-21 11:23:30 +0200643 if (AR_SREV_9330(ah))
644 ah->bb_watchdog_timeout_ms = 85;
645 else
646 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400648 common->state = ATH_HW_INITIALIZED;
649
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700650 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651}
652
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400653int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530654{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400655 int ret;
656 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530657
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400658 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
659 switch (ah->hw_version.devid) {
660 case AR5416_DEVID_PCI:
661 case AR5416_DEVID_PCIE:
662 case AR5416_AR9100_DEVID:
663 case AR9160_DEVID_PCI:
664 case AR9280_DEVID_PCI:
665 case AR9280_DEVID_PCIE:
666 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400667 case AR9287_DEVID_PCI:
668 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400669 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400670 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800671 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200672 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530673 case AR9300_DEVID_AR9340:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700674 case AR9300_DEVID_AR9580:
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530675 case AR9300_DEVID_AR9480:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400676 break;
677 default:
678 if (common->bus_ops->ath_bus_type == ATH_USB)
679 break;
Joe Perches38002762010-12-02 19:12:36 -0800680 ath_err(common, "Hardware device ID 0x%04x not supported\n",
681 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400682 return -EOPNOTSUPP;
683 }
Sujithf1dc5602008-10-29 10:16:30 +0530684
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400685 ret = __ath9k_hw_init(ah);
686 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800687 ath_err(common,
688 "Unable to initialize hardware; initialization status: %d\n",
689 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400690 return ret;
691 }
Sujithf1dc5602008-10-29 10:16:30 +0530692
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400693 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530694}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400695EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530696
Sujithcbe61d82009-02-09 13:27:12 +0530697static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530698{
Sujith7d0d0df2010-04-16 11:53:57 +0530699 ENABLE_REGWRITE_BUFFER(ah);
700
Sujithf1dc5602008-10-29 10:16:30 +0530701 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
702 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
703
704 REG_WRITE(ah, AR_QOS_NO_ACK,
705 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
706 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
707 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
708
709 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
710 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
711 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
712 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
713 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530714
715 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530716}
717
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530718u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530719{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100720 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
721 udelay(100);
722 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
723
724 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530725 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530726
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100727 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530728}
729EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
730
Sujithcbe61d82009-02-09 13:27:12 +0530731static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530732 struct ath9k_channel *chan)
733{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800734 u32 pll;
735
Vivek Natarajan22983c32011-01-27 14:45:09 +0530736 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530737
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530738 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
739 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
740 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
741 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
742 AR_CH0_DPLL2_KD, 0x40);
743 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
744 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530745
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530746 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
747 AR_CH0_BB_DPLL1_REFDIV, 0x5);
748 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
749 AR_CH0_BB_DPLL1_NINI, 0x58);
750 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
751 AR_CH0_BB_DPLL1_NFRAC, 0x0);
752
753 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
754 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
755 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
756 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
757 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
758 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
759
760 /* program BB PLL phase_shift to 0x6 */
761 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
762 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
763
764 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
765 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530766 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200767 } else if (AR_SREV_9330(ah)) {
768 u32 ddr_dpll2, pll_control2, kd;
769
770 if (ah->is_clk_25mhz) {
771 ddr_dpll2 = 0x18e82f01;
772 pll_control2 = 0xe04a3d;
773 kd = 0x1d;
774 } else {
775 ddr_dpll2 = 0x19e82f01;
776 pll_control2 = 0x886666;
777 kd = 0x3d;
778 }
779
780 /* program DDR PLL ki and kd value */
781 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
782
783 /* program DDR PLL phase_shift */
784 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
785 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
786
787 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
788 udelay(1000);
789
790 /* program refdiv, nint, frac to RTC register */
791 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
792
793 /* program BB PLL kd and ki value */
794 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
795 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
796
797 /* program BB PLL phase_shift */
798 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
799 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530800 } else if (AR_SREV_9340(ah)) {
801 u32 regval, pll2_divint, pll2_divfrac, refdiv;
802
803 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
804 udelay(1000);
805
806 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
807 udelay(100);
808
809 if (ah->is_clk_25mhz) {
810 pll2_divint = 0x54;
811 pll2_divfrac = 0x1eb85;
812 refdiv = 3;
813 } else {
814 pll2_divint = 88;
815 pll2_divfrac = 0;
816 refdiv = 5;
817 }
818
819 regval = REG_READ(ah, AR_PHY_PLL_MODE);
820 regval |= (0x1 << 16);
821 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
822 udelay(100);
823
824 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
825 (pll2_divint << 18) | pll2_divfrac);
826 udelay(100);
827
828 regval = REG_READ(ah, AR_PHY_PLL_MODE);
829 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
830 (0x4 << 26) | (0x18 << 19);
831 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
832 REG_WRITE(ah, AR_PHY_PLL_MODE,
833 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
834 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530835 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800836
837 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530838
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100839 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530840
Gabor Juhosa5415d62011-06-21 11:23:29 +0200841 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530842 udelay(1000);
843
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400844 /* Switch the core clock for ar9271 to 117Mhz */
845 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530846 udelay(500);
847 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400848 }
849
Sujithf1dc5602008-10-29 10:16:30 +0530850 udelay(RTC_PLL_SETTLE_DELAY);
851
852 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530853
854 if (AR_SREV_9340(ah)) {
855 if (ah->is_clk_25mhz) {
856 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
857 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
858 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
859 } else {
860 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
861 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
862 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
863 }
864 udelay(100);
865 }
Sujithf1dc5602008-10-29 10:16:30 +0530866}
867
Sujithcbe61d82009-02-09 13:27:12 +0530868static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800869 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530870{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530871 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400872 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530873 AR_IMR_TXURN |
874 AR_IMR_RXERR |
875 AR_IMR_RXORN |
876 AR_IMR_BCNMISC;
877
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530878 if (AR_SREV_9340(ah))
879 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
880
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400881 if (AR_SREV_9300_20_OR_LATER(ah)) {
882 imr_reg |= AR_IMR_RXOK_HP;
883 if (ah->config.rx_intr_mitigation)
884 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
885 else
886 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530887
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400888 } else {
889 if (ah->config.rx_intr_mitigation)
890 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
891 else
892 imr_reg |= AR_IMR_RXOK;
893 }
894
895 if (ah->config.tx_intr_mitigation)
896 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
897 else
898 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530899
Colin McCabed97809d2008-12-01 13:38:55 -0800900 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400901 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530902
Sujith7d0d0df2010-04-16 11:53:57 +0530903 ENABLE_REGWRITE_BUFFER(ah);
904
Pavel Roskin152d5302010-03-31 18:05:37 -0400905 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500906 ah->imrs2_reg |= AR_IMR_S2_GTT;
907 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530908
909 if (!AR_SREV_9100(ah)) {
910 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530911 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530912 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
913 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400914
Sujith7d0d0df2010-04-16 11:53:57 +0530915 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530916
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400917 if (AR_SREV_9300_20_OR_LATER(ah)) {
918 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
919 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
920 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
921 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
922 }
Sujithf1dc5602008-10-29 10:16:30 +0530923}
924
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700925static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
926{
927 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
928 val = min(val, (u32) 0xFFFF);
929 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
930}
931
Felix Fietkau0005baf2010-01-15 02:33:40 +0100932static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530933{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100934 u32 val = ath9k_hw_mac_to_clks(ah, us);
935 val = min(val, (u32) 0xFFFF);
936 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530937}
938
Felix Fietkau0005baf2010-01-15 02:33:40 +0100939static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530940{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100941 u32 val = ath9k_hw_mac_to_clks(ah, us);
942 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
943 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
944}
945
946static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
947{
948 u32 val = ath9k_hw_mac_to_clks(ah, us);
949 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
950 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530951}
952
Sujithcbe61d82009-02-09 13:27:12 +0530953static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530954{
Sujithf1dc5602008-10-29 10:16:30 +0530955 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800956 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
957 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530958 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530959 return false;
960 } else {
961 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530962 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530963 return true;
964 }
965}
966
Felix Fietkau0005baf2010-01-15 02:33:40 +0100967void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530968{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700969 struct ath_common *common = ath9k_hw_common(ah);
970 struct ieee80211_conf *conf = &common->hw->conf;
971 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkauadb50662011-08-28 01:52:10 +0200972 int acktimeout, ctstimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100973 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100974 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700975 int rx_lat = 0, tx_lat = 0, eifs = 0;
976 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100977
Joe Perches226afe62010-12-02 19:12:37 -0800978 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
979 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530980
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700981 if (!chan)
982 return;
983
Sujith2660b812009-02-09 13:27:26 +0530984 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100985 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100986
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530987 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
988 rx_lat = 41;
989 else
990 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700991 tx_lat = 54;
992
993 if (IS_CHAN_HALF_RATE(chan)) {
994 eifs = 175;
995 rx_lat *= 2;
996 tx_lat *= 2;
997 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
998 tx_lat += 11;
999
1000 slottime = 13;
1001 sifstime = 32;
1002 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1003 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301004 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001005 tx_lat *= 4;
1006 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1007 tx_lat += 22;
1008
1009 slottime = 21;
1010 sifstime = 64;
1011 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301012 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1013 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1014 reg = AR_USEC_ASYNC_FIFO;
1015 } else {
1016 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1017 common->clockrate;
1018 reg = REG_READ(ah, AR_USEC);
1019 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001020 rx_lat = MS(reg, AR_USEC_RX_LAT);
1021 tx_lat = MS(reg, AR_USEC_TX_LAT);
1022
1023 slottime = ah->slottime;
1024 if (IS_CHAN_5GHZ(chan))
1025 sifstime = 16;
1026 else
1027 sifstime = 10;
1028 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001029
Felix Fietkaue239d852010-01-15 02:34:58 +01001030 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001031 acktimeout = slottime + sifstime + 3 * ah->coverage_class;
Felix Fietkauadb50662011-08-28 01:52:10 +02001032 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001033
1034 /*
1035 * Workaround for early ACK timeouts, add an offset to match the
1036 * initval's 64us ack timeout value.
1037 * This was initially only meant to work around an issue with delayed
1038 * BA frames in some implementations, but it has been found to fix ACK
1039 * timeout issues in other cases as well.
1040 */
1041 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
1042 acktimeout += 64 - sifstime - ah->slottime;
1043
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001044 ath9k_hw_set_sifs_time(ah, sifstime);
1045 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001046 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001047 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301048 if (ah->globaltxtimeout != (u32) -1)
1049 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001050
1051 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1052 REG_RMW(ah, AR_USEC,
1053 (common->clockrate - 1) |
1054 SM(rx_lat, AR_USEC_RX_LAT) |
1055 SM(tx_lat, AR_USEC_TX_LAT),
1056 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1057
Sujithf1dc5602008-10-29 10:16:30 +05301058}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001059EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301060
Sujith285f2dd2010-01-08 10:36:07 +05301061void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001062{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001063 struct ath_common *common = ath9k_hw_common(ah);
1064
Sujith736b3a22010-03-17 14:25:24 +05301065 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001066 goto free_hw;
1067
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001068 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001069
1070free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001071 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001072}
Sujith285f2dd2010-01-08 10:36:07 +05301073EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001074
Sujithf1dc5602008-10-29 10:16:30 +05301075/*******/
1076/* INI */
1077/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001078
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001079u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001080{
1081 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1082
1083 if (IS_CHAN_B(chan))
1084 ctl |= CTL_11B;
1085 else if (IS_CHAN_G(chan))
1086 ctl |= CTL_11G;
1087 else
1088 ctl |= CTL_11A;
1089
1090 return ctl;
1091}
1092
Sujithf1dc5602008-10-29 10:16:30 +05301093/****************************************/
1094/* Reset and Channel Switching Routines */
1095/****************************************/
1096
Sujithcbe61d82009-02-09 13:27:12 +05301097static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301098{
Felix Fietkau57b32222010-04-15 17:39:22 -04001099 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301100
Sujith7d0d0df2010-04-16 11:53:57 +05301101 ENABLE_REGWRITE_BUFFER(ah);
1102
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001103 /*
1104 * set AHB_MODE not to do cacheline prefetches
1105 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001106 if (!AR_SREV_9300_20_OR_LATER(ah))
1107 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301108
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001109 /*
1110 * let mac dma reads be in 128 byte chunks
1111 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001112 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301113
Sujith7d0d0df2010-04-16 11:53:57 +05301114 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301115
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001116 /*
1117 * Restore TX Trigger Level to its pre-reset value.
1118 * The initial value depends on whether aggregation is enabled, and is
1119 * adjusted whenever underruns are detected.
1120 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001121 if (!AR_SREV_9300_20_OR_LATER(ah))
1122 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301123
Sujith7d0d0df2010-04-16 11:53:57 +05301124 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301125
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001126 /*
1127 * let mac dma writes be in 128 byte chunks
1128 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001129 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301130
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001131 /*
1132 * Setup receive FIFO threshold to hold off TX activities
1133 */
Sujithf1dc5602008-10-29 10:16:30 +05301134 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1135
Felix Fietkau57b32222010-04-15 17:39:22 -04001136 if (AR_SREV_9300_20_OR_LATER(ah)) {
1137 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1138 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1139
1140 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1141 ah->caps.rx_status_len);
1142 }
1143
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001144 /*
1145 * reduce the number of usable entries in PCU TXBUF to avoid
1146 * wrap around issues.
1147 */
Sujithf1dc5602008-10-29 10:16:30 +05301148 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001149 /* For AR9285 the number of Fifos are reduced to half.
1150 * So set the usable tx buf size also to half to
1151 * avoid data/delimiter underruns
1152 */
Sujithf1dc5602008-10-29 10:16:30 +05301153 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1154 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001155 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301156 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1157 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1158 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001159
Sujith7d0d0df2010-04-16 11:53:57 +05301160 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301161
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001162 if (AR_SREV_9300_20_OR_LATER(ah))
1163 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301164}
1165
Sujithcbe61d82009-02-09 13:27:12 +05301166static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301167{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001168 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1169 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301170
Sujithf1dc5602008-10-29 10:16:30 +05301171 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001172 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001173 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001174 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301175 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1176 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001177 case NL80211_IFTYPE_AP:
1178 set |= AR_STA_ID1_STA_AP;
1179 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001180 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001181 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301182 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301183 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001184 if (!ah->is_monitoring)
1185 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301186 break;
Sujithf1dc5602008-10-29 10:16:30 +05301187 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001188 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301189}
1190
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001191void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1192 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001193{
1194 u32 coef_exp, coef_man;
1195
1196 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1197 if ((coef_scaled >> coef_exp) & 0x1)
1198 break;
1199
1200 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1201
1202 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1203
1204 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1205 *coef_exponent = coef_exp - 16;
1206}
1207
Sujithcbe61d82009-02-09 13:27:12 +05301208static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301209{
1210 u32 rst_flags;
1211 u32 tmpReg;
1212
Sujith70768492009-02-16 13:23:12 +05301213 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001214 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1215 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301216 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1217 }
1218
Sujith7d0d0df2010-04-16 11:53:57 +05301219 ENABLE_REGWRITE_BUFFER(ah);
1220
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001221 if (AR_SREV_9300_20_OR_LATER(ah)) {
1222 REG_WRITE(ah, AR_WA, ah->WARegVal);
1223 udelay(10);
1224 }
1225
Sujithf1dc5602008-10-29 10:16:30 +05301226 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1227 AR_RTC_FORCE_WAKE_ON_INT);
1228
1229 if (AR_SREV_9100(ah)) {
1230 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1231 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1232 } else {
1233 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1234 if (tmpReg &
1235 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1236 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001237 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301238 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001239
1240 val = AR_RC_HOSTIF;
1241 if (!AR_SREV_9300_20_OR_LATER(ah))
1242 val |= AR_RC_AHB;
1243 REG_WRITE(ah, AR_RC, val);
1244
1245 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301246 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301247
1248 rst_flags = AR_RTC_RC_MAC_WARM;
1249 if (type == ATH9K_RESET_COLD)
1250 rst_flags |= AR_RTC_RC_MAC_COLD;
1251 }
1252
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001253 if (AR_SREV_9330(ah)) {
1254 int npend = 0;
1255 int i;
1256
1257 /* AR9330 WAR:
1258 * call external reset function to reset WMAC if:
1259 * - doing a cold reset
1260 * - we have pending frames in the TX queues
1261 */
1262
1263 for (i = 0; i < AR_NUM_QCU; i++) {
1264 npend = ath9k_hw_numtxpending(ah, i);
1265 if (npend)
1266 break;
1267 }
1268
1269 if (ah->external_reset &&
1270 (npend || type == ATH9K_RESET_COLD)) {
1271 int reset_err = 0;
1272
1273 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1274 "reset MAC via external reset\n");
1275
1276 reset_err = ah->external_reset();
1277 if (reset_err) {
1278 ath_err(ath9k_hw_common(ah),
1279 "External reset failed, err=%d\n",
1280 reset_err);
1281 return false;
1282 }
1283
1284 REG_WRITE(ah, AR_RTC_RESET, 1);
1285 }
1286 }
1287
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001288 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301289
1290 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301291
Sujithf1dc5602008-10-29 10:16:30 +05301292 udelay(50);
1293
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001294 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301295 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001296 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1297 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301298 return false;
1299 }
1300
1301 if (!AR_SREV_9100(ah))
1302 REG_WRITE(ah, AR_RC, 0);
1303
Sujithf1dc5602008-10-29 10:16:30 +05301304 if (AR_SREV_9100(ah))
1305 udelay(50);
1306
1307 return true;
1308}
1309
Sujithcbe61d82009-02-09 13:27:12 +05301310static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301311{
Sujith7d0d0df2010-04-16 11:53:57 +05301312 ENABLE_REGWRITE_BUFFER(ah);
1313
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001314 if (AR_SREV_9300_20_OR_LATER(ah)) {
1315 REG_WRITE(ah, AR_WA, ah->WARegVal);
1316 udelay(10);
1317 }
1318
Sujithf1dc5602008-10-29 10:16:30 +05301319 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1320 AR_RTC_FORCE_WAKE_ON_INT);
1321
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001322 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301323 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1324
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001325 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301326
Sujith7d0d0df2010-04-16 11:53:57 +05301327 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301328
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001329 if (!AR_SREV_9300_20_OR_LATER(ah))
1330 udelay(2);
1331
1332 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301333 REG_WRITE(ah, AR_RC, 0);
1334
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001335 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301336
1337 if (!ath9k_hw_wait(ah,
1338 AR_RTC_STATUS,
1339 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301340 AR_RTC_STATUS_ON,
1341 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001342 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1343 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301344 return false;
1345 }
1346
Sujithf1dc5602008-10-29 10:16:30 +05301347 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1348}
1349
Sujithcbe61d82009-02-09 13:27:12 +05301350static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301351{
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301352
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001353 if (AR_SREV_9300_20_OR_LATER(ah)) {
1354 REG_WRITE(ah, AR_WA, ah->WARegVal);
1355 udelay(10);
1356 }
1357
Sujithf1dc5602008-10-29 10:16:30 +05301358 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1359 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1360
1361 switch (type) {
1362 case ATH9K_RESET_POWER_ON:
1363 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301364 case ATH9K_RESET_WARM:
1365 case ATH9K_RESET_COLD:
1366 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301367 default:
1368 return false;
1369 }
1370}
1371
Sujithcbe61d82009-02-09 13:27:12 +05301372static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301373 struct ath9k_channel *chan)
1374{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301375 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301376 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1377 return false;
1378 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301379 return false;
1380
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001381 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301382 return false;
1383
Sujith2660b812009-02-09 13:27:26 +05301384 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301385 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301386 ath9k_hw_set_rfmode(ah, chan);
1387
1388 return true;
1389}
1390
Sujithcbe61d82009-02-09 13:27:12 +05301391static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001392 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301393{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001394 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001395 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001396 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301397 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1398 bool band_switch, mode_diff;
1399 u8 ini_reloaded;
1400
1401 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1402 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1403 CHANNEL_5GHZ));
1404 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301405
1406 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1407 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001408 ath_dbg(common, ATH_DBG_QUEUE,
1409 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301410 return false;
1411 }
1412 }
1413
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001414 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001415 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301416 return false;
1417 }
1418
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301419 if (edma && (band_switch || mode_diff)) {
1420 ath9k_hw_mark_phy_inactive(ah);
1421 udelay(5);
1422
1423 ath9k_hw_init_pll(ah, NULL);
1424
1425 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1426 ath_err(common, "Failed to do fast channel change\n");
1427 return false;
1428 }
1429 }
1430
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001431 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301432
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001433 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001434 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001435 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001436 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301437 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001438 ath9k_hw_set_clockrate(ah);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02001439 ath9k_hw_apply_txpower(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001440 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301441
1442 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1443 ath9k_hw_set_delta_slope(ah, chan);
1444
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001445 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301446
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301447 if (edma && (band_switch || mode_diff)) {
1448 if (band_switch || ini_reloaded)
1449 ah->eep_ops->set_board_values(ah, chan);
1450
1451 ath9k_hw_init_bb(ah, chan);
1452
1453 if (band_switch || ini_reloaded)
1454 ath9k_hw_init_cal(ah, chan);
1455 }
1456
Sujithf1dc5602008-10-29 10:16:30 +05301457 return true;
1458}
1459
Felix Fietkau691680b2011-03-19 13:55:38 +01001460static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1461{
1462 u32 gpio_mask = ah->gpio_mask;
1463 int i;
1464
1465 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1466 if (!(gpio_mask & 1))
1467 continue;
1468
1469 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1470 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1471 }
1472}
1473
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001474bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301475{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001476 int count = 50;
1477 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301478
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001479 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001480 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301481
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001482 do {
1483 reg = REG_READ(ah, AR_OBS_BUS_1);
1484
1485 if ((reg & 0x7E7FFFEF) == 0x00702400)
1486 continue;
1487
1488 switch (reg & 0x7E000B00) {
1489 case 0x1E000000:
1490 case 0x52000B00:
1491 case 0x18000B00:
1492 continue;
1493 default:
1494 return true;
1495 }
1496 } while (count-- > 0);
1497
1498 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301499}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001500EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301501
Sujithcbe61d82009-02-09 13:27:12 +05301502int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001503 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001504{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001505 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001506 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301507 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001508 u32 saveDefAntenna;
1509 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301510 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001511 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001512
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001513 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001514 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515
Felix Fietkaud9891c72010-09-29 17:15:27 +02001516 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001517 ath9k_hw_getnf(ah, curchan);
1518
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001519 ah->caldata = caldata;
1520 if (caldata &&
1521 (chan->channel != caldata->channel ||
1522 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1523 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1524 /* Operating channel changed, reset channel calibration data */
1525 memset(caldata, 0, sizeof(*caldata));
1526 ath9k_init_nfcal_hist_buffer(ah, chan);
1527 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001528 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001529
Rajkumar Manoharan7db062a2011-09-14 14:20:30 +05301530 if ((AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI) ||
1531 (AR_SREV_9300_20_OR_LATER(ah) && IS_CHAN_5GHZ(chan)))
1532 bChannelChange = false;
1533
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001534 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301535 (ah->chip_fullsleep != true) &&
1536 (ah->curchan != NULL) &&
1537 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001538 ((chan->channelFlags & CHANNEL_ALL) ==
Rajkumar Manoharan7db062a2011-09-14 14:20:30 +05301539 (ah->curchan->channelFlags & CHANNEL_ALL))) {
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001540 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301541 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001542 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301543 if (AR_SREV_9271(ah))
1544 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001545 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001546 }
1547 }
1548
1549 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1550 if (saveDefAntenna == 0)
1551 saveDefAntenna = 1;
1552
1553 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1554
Sujith46fe7822009-09-17 09:25:25 +05301555 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001556 if (AR_SREV_9100(ah) ||
1557 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301558 tsf = ath9k_hw_gettsf64(ah);
1559
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001560 saveLedState = REG_READ(ah, AR_CFG_LED) &
1561 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1562 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1563
1564 ath9k_hw_mark_phy_inactive(ah);
1565
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001566 ah->paprd_table_write_done = false;
1567
Sujith05020d22010-03-17 14:25:23 +05301568 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001569 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1570 REG_WRITE(ah,
1571 AR9271_RESET_POWER_DOWN_CONTROL,
1572 AR9271_RADIO_RF_RST);
1573 udelay(50);
1574 }
1575
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001576 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001577 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001578 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001579 }
1580
Sujith05020d22010-03-17 14:25:23 +05301581 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001582 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1583 ah->htc_reset_init = false;
1584 REG_WRITE(ah,
1585 AR9271_RESET_POWER_DOWN_CONTROL,
1586 AR9271_GATE_MAC_CTL);
1587 udelay(50);
1588 }
1589
Sujith46fe7822009-09-17 09:25:25 +05301590 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001591 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301592 ath9k_hw_settsf64(ah, tsf);
1593
Felix Fietkau7a370812010-09-22 12:34:52 +02001594 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301595 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001596
Sujithe9141f72010-06-01 15:14:10 +05301597 if (!AR_SREV_9300_20_OR_LATER(ah))
1598 ar9002_hw_enable_async_fifo(ah);
1599
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001600 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001601 if (r)
1602 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001603
Felix Fietkauf860d522010-06-30 02:07:48 +02001604 /*
1605 * Some AR91xx SoC devices frequently fail to accept TSF writes
1606 * right after the chip reset. When that happens, write a new
1607 * value after the initvals have been applied, with an offset
1608 * based on measured time difference
1609 */
1610 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1611 tsf += 1500;
1612 ath9k_hw_settsf64(ah, tsf);
1613 }
1614
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001615 /* Setup MFP options for CCMP */
1616 if (AR_SREV_9280_20_OR_LATER(ah)) {
1617 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1618 * frames when constructing CCMP AAD. */
1619 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1620 0xc7ff);
1621 ah->sw_mgmt_crypto = false;
1622 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1623 /* Disable hardware crypto for management frames */
1624 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1625 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1626 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1627 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1628 ah->sw_mgmt_crypto = true;
1629 } else
1630 ah->sw_mgmt_crypto = true;
1631
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001632 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1633 ath9k_hw_set_delta_slope(ah, chan);
1634
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001635 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301636 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001637
Sujith7d0d0df2010-04-16 11:53:57 +05301638 ENABLE_REGWRITE_BUFFER(ah);
1639
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001640 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1641 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001642 | macStaId1
1643 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301644 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301645 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301646 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001647 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001648 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001649 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001650 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001651 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1652
Sujith7d0d0df2010-04-16 11:53:57 +05301653 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301654
Sujith Manoharan00e00032011-01-26 21:59:05 +05301655 ath9k_hw_set_operating_mode(ah, ah->opmode);
1656
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001657 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001658 if (r)
1659 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001660
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001661 ath9k_hw_set_clockrate(ah);
1662
Sujith7d0d0df2010-04-16 11:53:57 +05301663 ENABLE_REGWRITE_BUFFER(ah);
1664
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001665 for (i = 0; i < AR_NUM_DCU; i++)
1666 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1667
Sujith7d0d0df2010-04-16 11:53:57 +05301668 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301669
Sujith2660b812009-02-09 13:27:26 +05301670 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001671 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001672 ath9k_hw_resettxqueue(ah, i);
1673
Sujith2660b812009-02-09 13:27:26 +05301674 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001675 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001676 ath9k_hw_init_qos(ah);
1677
Sujith2660b812009-02-09 13:27:26 +05301678 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001679 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301680
Felix Fietkau0005baf2010-01-15 02:33:40 +01001681 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001682
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001683 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1684 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1685 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1686 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1687 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1688 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1689 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301690 }
1691
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001692 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001693
1694 ath9k_hw_set_dma(ah);
1695
1696 REG_WRITE(ah, AR_OBS, 8);
1697
Sujith0ce024c2009-12-14 14:57:00 +05301698 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001699 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1700 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1701 }
1702
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001703 if (ah->config.tx_intr_mitigation) {
1704 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1705 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1706 }
1707
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001708 ath9k_hw_init_bb(ah, chan);
1709
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301710 if (caldata)
1711 caldata->done_txiqcal_once = false;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001712 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001713 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001714
Sujith7d0d0df2010-04-16 11:53:57 +05301715 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001716
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001717 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001718 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1719
Sujith7d0d0df2010-04-16 11:53:57 +05301720 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301721
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001722 /*
1723 * For big endian systems turn on swapping for descriptors
1724 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001725 if (AR_SREV_9100(ah)) {
1726 u32 mask;
1727 mask = REG_READ(ah, AR_CFG);
1728 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001729 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301730 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001731 } else {
1732 mask =
1733 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1734 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001735 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301736 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001737 }
1738 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301739 if (common->bus_ops->ath_bus_type == ATH_USB) {
1740 /* Configure AR9271 target WLAN */
1741 if (AR_SREV_9271(ah))
1742 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1743 else
1744 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1745 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001746#ifdef __BIG_ENDIAN
Gabor Juhos4033bda2011-06-21 11:23:35 +02001747 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301748 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1749 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001750 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751#endif
1752 }
1753
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001754 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301755 ath9k_hw_btcoex_enable(ah);
1756
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301757 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001758 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001759
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301760 ar9003_hw_disable_phy_restart(ah);
1761 }
1762
Felix Fietkau691680b2011-03-19 13:55:38 +01001763 ath9k_hw_apply_gpio_override(ah);
1764
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001765 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001767EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001768
Sujithf1dc5602008-10-29 10:16:30 +05301769/******************************/
1770/* Power Management (Chipset) */
1771/******************************/
1772
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001773/*
1774 * Notify Power Mgt is disabled in self-generated frames.
1775 * If requested, force chip to sleep.
1776 */
Sujithcbe61d82009-02-09 13:27:12 +05301777static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301778{
1779 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1780 if (setChip) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301781 if (AR_SREV_9480(ah)) {
1782 REG_WRITE(ah, AR_TIMER_MODE,
1783 REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
1784 REG_WRITE(ah, AR_NDP2_TIMER_MODE, REG_READ(ah,
1785 AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
1786 REG_WRITE(ah, AR_SLP32_INC,
1787 REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
1788 /* xxx Required for WLAN only case ? */
1789 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1790 udelay(100);
1791 }
1792
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001793 /*
1794 * Clear the RTC force wake bit to allow the
1795 * mac to go to sleep.
1796 */
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301797 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
1798
1799 if (AR_SREV_9480(ah))
1800 udelay(100);
1801
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001802 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301803 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1804
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001805 /* Shutdown chip. Active low */
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301806 if (!AR_SREV_5416(ah) &&
1807 !AR_SREV_9271(ah) && !AR_SREV_9480_10(ah)) {
1808 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
1809 udelay(2);
1810 }
Sujithf1dc5602008-10-29 10:16:30 +05301811 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001812
1813 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +05301814 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001815}
1816
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001817/*
1818 * Notify Power Management is enabled in self-generating
1819 * frames. If request, set power mode of chip to
1820 * auto/normal. Duration in units of 128us (1/8 TU).
1821 */
Sujithcbe61d82009-02-09 13:27:12 +05301822static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823{
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301824 u32 val;
1825
Sujithf1dc5602008-10-29 10:16:30 +05301826 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1827 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301828 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001829
Sujithf1dc5602008-10-29 10:16:30 +05301830 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001831 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301832 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1833 AR_RTC_FORCE_WAKE_ON_INT);
1834 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301835
1836 /* When chip goes into network sleep, it could be waken
1837 * up by MCI_INT interrupt caused by BT's HW messages
1838 * (LNA_xxx, CONT_xxx) which chould be in a very fast
1839 * rate (~100us). This will cause chip to leave and
1840 * re-enter network sleep mode frequently, which in
1841 * consequence will have WLAN MCI HW to generate lots of
1842 * SYS_WAKING and SYS_SLEEPING messages which will make
1843 * BT CPU to busy to process.
1844 */
1845 if (AR_SREV_9480(ah)) {
1846 val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
1847 ~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
1848 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
1849 }
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001850 /*
1851 * Clear the RTC force wake bit to allow the
1852 * mac to go to sleep.
1853 */
Sujithf1dc5602008-10-29 10:16:30 +05301854 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1855 AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301856
1857 if (AR_SREV_9480(ah))
1858 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05301859 }
1860 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001861
1862 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1863 if (AR_SREV_9300_20_OR_LATER(ah))
1864 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301865}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001866
Sujithcbe61d82009-02-09 13:27:12 +05301867static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301868{
1869 u32 val;
1870 int i;
1871
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001872 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1873 if (AR_SREV_9300_20_OR_LATER(ah)) {
1874 REG_WRITE(ah, AR_WA, ah->WARegVal);
1875 udelay(10);
1876 }
1877
Sujithf1dc5602008-10-29 10:16:30 +05301878 if (setChip) {
1879 if ((REG_READ(ah, AR_RTC_STATUS) &
1880 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1881 if (ath9k_hw_set_reset_reg(ah,
1882 ATH9K_RESET_POWER_ON) != true) {
1883 return false;
1884 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001885 if (!AR_SREV_9300_20_OR_LATER(ah))
1886 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301887 }
1888 if (AR_SREV_9100(ah))
1889 REG_SET_BIT(ah, AR_RTC_RESET,
1890 AR_RTC_RESET_EN);
1891
1892 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1893 AR_RTC_FORCE_WAKE_EN);
1894 udelay(50);
1895
1896 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1897 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1898 if (val == AR_RTC_STATUS_ON)
1899 break;
1900 udelay(50);
1901 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1902 AR_RTC_FORCE_WAKE_EN);
1903 }
1904 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001905 ath_err(ath9k_hw_common(ah),
1906 "Failed to wakeup in %uus\n",
1907 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301908 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001909 }
1910 }
1911
Sujithf1dc5602008-10-29 10:16:30 +05301912 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1913
1914 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001915}
1916
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001917bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301918{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001919 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301920 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301921 static const char *modes[] = {
1922 "AWAKE",
1923 "FULL-SLEEP",
1924 "NETWORK SLEEP",
1925 "UNDEFINED"
1926 };
Sujithf1dc5602008-10-29 10:16:30 +05301927
Gabor Juhoscbdec972009-07-24 17:27:22 +02001928 if (ah->power_mode == mode)
1929 return status;
1930
Joe Perches226afe62010-12-02 19:12:37 -08001931 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1932 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301933
1934 switch (mode) {
1935 case ATH9K_PM_AWAKE:
1936 status = ath9k_hw_set_power_awake(ah, setChip);
1937 break;
1938 case ATH9K_PM_FULL_SLEEP:
1939 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301940 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301941 break;
1942 case ATH9K_PM_NETWORK_SLEEP:
1943 ath9k_set_power_network_sleep(ah, setChip);
1944 break;
1945 default:
Joe Perches38002762010-12-02 19:12:36 -08001946 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301947 return false;
1948 }
Sujith2660b812009-02-09 13:27:26 +05301949 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301950
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001951 /*
1952 * XXX: If this warning never comes up after a while then
1953 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1954 * ath9k_hw_setpower() return type void.
1955 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301956
1957 if (!(ah->ah_flags & AH_UNPLUGGED))
1958 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001959
Sujithf1dc5602008-10-29 10:16:30 +05301960 return status;
1961}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001962EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301963
Sujithf1dc5602008-10-29 10:16:30 +05301964/*******************/
1965/* Beacon Handling */
1966/*******************/
1967
Sujithcbe61d82009-02-09 13:27:12 +05301968void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001969{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970 int flags = 0;
1971
Sujith7d0d0df2010-04-16 11:53:57 +05301972 ENABLE_REGWRITE_BUFFER(ah);
1973
Sujith2660b812009-02-09 13:27:26 +05301974 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001975 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001976 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001977 REG_SET_BIT(ah, AR_TXCFG,
1978 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001979 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1980 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001981 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001982 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001983 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1984 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1985 TU_TO_USEC(ah->config.dma_beacon_response_time));
1986 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1987 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988 flags |=
1989 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1990 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001991 default:
Joe Perches226afe62010-12-02 19:12:37 -08001992 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1993 "%s: unsupported opmode: %d\n",
1994 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001995 return;
1996 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001997 }
1998
Felix Fietkaudd347f22011-03-22 21:54:17 +01001999 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2000 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2001 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2002 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002003
Sujith7d0d0df2010-04-16 11:53:57 +05302004 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302005
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2007}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002008EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002009
Sujithcbe61d82009-02-09 13:27:12 +05302010void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302011 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002012{
2013 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302014 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002015 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002016
Sujith7d0d0df2010-04-16 11:53:57 +05302017 ENABLE_REGWRITE_BUFFER(ah);
2018
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002019 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2020
2021 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302022 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302024 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025
Sujith7d0d0df2010-04-16 11:53:57 +05302026 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302027
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028 REG_RMW_FIELD(ah, AR_RSSI_THR,
2029 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2030
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302031 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002032
2033 if (bs->bs_sleepduration > beaconintval)
2034 beaconintval = bs->bs_sleepduration;
2035
2036 dtimperiod = bs->bs_dtimperiod;
2037 if (bs->bs_sleepduration > dtimperiod)
2038 dtimperiod = bs->bs_sleepduration;
2039
2040 if (beaconintval == dtimperiod)
2041 nextTbtt = bs->bs_nextdtim;
2042 else
2043 nextTbtt = bs->bs_nexttbtt;
2044
Joe Perches226afe62010-12-02 19:12:37 -08002045 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2046 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
2047 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
2048 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002049
Sujith7d0d0df2010-04-16 11:53:57 +05302050 ENABLE_REGWRITE_BUFFER(ah);
2051
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052 REG_WRITE(ah, AR_NEXT_DTIM,
2053 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2054 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2055
2056 REG_WRITE(ah, AR_SLEEP1,
2057 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2058 | AR_SLEEP1_ASSUME_DTIM);
2059
Sujith60b67f52008-08-07 10:52:38 +05302060 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002061 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2062 else
2063 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2064
2065 REG_WRITE(ah, AR_SLEEP2,
2066 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2067
2068 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2069 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2070
Sujith7d0d0df2010-04-16 11:53:57 +05302071 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302072
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073 REG_SET_BIT(ah, AR_TIMER_MODE,
2074 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2075 AR_DTIM_TIMER_EN);
2076
Sujith4af9cf42009-02-12 10:06:47 +05302077 /* TSF Out of Range Threshold */
2078 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002080EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081
Sujithf1dc5602008-10-29 10:16:30 +05302082/*******************/
2083/* HW Capabilities */
2084/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002085
Felix Fietkau60540692011-07-19 08:46:44 +02002086static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2087{
2088 eeprom_chainmask &= chip_chainmask;
2089 if (eeprom_chainmask)
2090 return eeprom_chainmask;
2091 else
2092 return chip_chainmask;
2093}
2094
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002095int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002096{
Sujith2660b812009-02-09 13:27:26 +05302097 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002098 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002099 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002100 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Felix Fietkau60540692011-07-19 08:46:44 +02002101 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002102
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302103 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002104 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002105
Sujithf74df6f2009-02-09 13:27:24 +05302106 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002107 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302108
Sujith2660b812009-02-09 13:27:26 +05302109 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302110 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002111 if (regulatory->current_rd == 0x64 ||
2112 regulatory->current_rd == 0x65)
2113 regulatory->current_rd += 5;
2114 else if (regulatory->current_rd == 0x41)
2115 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08002116 ath_dbg(common, ATH_DBG_REGULATORY,
2117 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002118 }
Sujithdc2222a2008-08-14 13:26:55 +05302119
Sujithf74df6f2009-02-09 13:27:24 +05302120 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002121 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002122 ath_err(common,
2123 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002124 return -EINVAL;
2125 }
2126
Felix Fietkaud4659912010-10-14 16:02:39 +02002127 if (eeval & AR5416_OPFLAGS_11A)
2128 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129
Felix Fietkaud4659912010-10-14 16:02:39 +02002130 if (eeval & AR5416_OPFLAGS_11G)
2131 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302132
Felix Fietkau60540692011-07-19 08:46:44 +02002133 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2134 chip_chainmask = 1;
2135 else if (!AR_SREV_9280_20_OR_LATER(ah))
2136 chip_chainmask = 7;
2137 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2138 chip_chainmask = 3;
2139 else
2140 chip_chainmask = 7;
2141
Sujithf74df6f2009-02-09 13:27:24 +05302142 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002143 /*
2144 * For AR9271 we will temporarilly uses the rx chainmax as read from
2145 * the EEPROM.
2146 */
Sujith8147f5d2009-02-20 15:13:23 +05302147 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002148 !(eeval & AR5416_OPFLAGS_11A) &&
2149 !(AR_SREV_9271(ah)))
2150 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302151 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002152 else if (AR_SREV_9100(ah))
2153 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302154 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002155 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302156 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302157
Felix Fietkau60540692011-07-19 08:46:44 +02002158 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2159 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002160 ah->txchainmask = pCap->tx_chainmask;
2161 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002162
Felix Fietkau7a370812010-09-22 12:34:52 +02002163 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302164
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002165 /* enable key search for every frame in an aggregate */
2166 if (AR_SREV_9300_20_OR_LATER(ah))
2167 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2168
Bruno Randolfce2220d2010-09-17 11:36:25 +09002169 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2170
Felix Fietkau0db156e2011-03-23 20:57:29 +01002171 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302172 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2173 else
2174 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2175
Sujith5b5fa352010-03-17 14:25:15 +05302176 if (AR_SREV_9271(ah))
2177 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302178 else if (AR_DEVID_7010(ah))
2179 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302180 else if (AR_SREV_9300_20_OR_LATER(ah))
2181 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2182 else if (AR_SREV_9287_11_OR_LATER(ah))
2183 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002184 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302185 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002186 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302187 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2188 else
2189 pCap->num_gpio_pins = AR_NUM_GPIO;
2190
Sujithf1dc5602008-10-29 10:16:30 +05302191 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
2192 pCap->hw_caps |= ATH9K_HW_CAP_CST;
2193 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2194 } else {
2195 pCap->rts_aggr_limit = (8 * 1024);
2196 }
2197
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302198#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302199 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2200 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2201 ah->rfkill_gpio =
2202 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2203 ah->rfkill_polarity =
2204 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302205
2206 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2207 }
2208#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002209 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302210 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2211 else
2212 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302213
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302214 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302215 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2216 else
2217 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2218
Vivek Natarajana6ef5302011-04-26 10:39:53 +05302219 if (common->btcoex_enabled) {
2220 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002221 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
Vivek Natarajana6ef5302011-04-26 10:39:53 +05302222 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
2223 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
2224 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
2225 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
2226 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
2227 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;
2228
2229 if (AR_SREV_9285(ah)) {
2230 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2231 btcoex_hw->btpriority_gpio =
2232 ATH_BTPRIORITY_GPIO_9285;
2233 } else {
2234 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2235 }
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302236 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302237 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002238 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05302239 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002240
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002241 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002242 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002243 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002244 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2245
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002246 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2247 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2248 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002249 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002250 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002251 if (!ah->config.paprd_disable &&
2252 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04002253 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002254 } else {
2255 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002256 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002257 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002258 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002259
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002260 if (AR_SREV_9300_20_OR_LATER(ah))
2261 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2262
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002263 if (AR_SREV_9300_20_OR_LATER(ah))
2264 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2265
Felix Fietkaua42acef2010-09-22 12:34:54 +02002266 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002267 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2268
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002269 if (AR_SREV_9285(ah))
2270 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2271 ant_div_ctl1 =
2272 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2273 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2274 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2275 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302276 if (AR_SREV_9300_20_OR_LATER(ah)) {
2277 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2278 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2279 }
2280
2281
Gabor Juhos431da562011-06-21 11:23:41 +02002282 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302283 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2284 /*
2285 * enable the diversity-combining algorithm only when
2286 * both enable_lna_div and enable_fast_div are set
2287 * Table for Diversity
2288 * ant_div_alt_lnaconf bit 0-1
2289 * ant_div_main_lnaconf bit 2-3
2290 * ant_div_alt_gaintb bit 4
2291 * ant_div_main_gaintb bit 5
2292 * enable_ant_div_lnadiv bit 6
2293 * enable_ant_fast_div bit 7
2294 */
2295 if ((ant_div_ctl1 >> 0x6) == 0x3)
2296 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2297 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002298
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002299 if (AR_SREV_9485_10(ah)) {
2300 pCap->pcie_lcr_extsync_en = true;
2301 pCap->pcie_lcr_offset = 0x80;
2302 }
2303
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002304 tx_chainmask = pCap->tx_chainmask;
2305 rx_chainmask = pCap->rx_chainmask;
2306 while (tx_chainmask || rx_chainmask) {
2307 if (tx_chainmask & BIT(0))
2308 pCap->max_txchains++;
2309 if (rx_chainmask & BIT(0))
2310 pCap->max_rxchains++;
2311
2312 tx_chainmask >>= 1;
2313 rx_chainmask >>= 1;
2314 }
2315
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002316 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002317}
2318
Sujithf1dc5602008-10-29 10:16:30 +05302319/****************************/
2320/* GPIO / RFKILL / Antennae */
2321/****************************/
2322
Sujithcbe61d82009-02-09 13:27:12 +05302323static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302324 u32 gpio, u32 type)
2325{
2326 int addr;
2327 u32 gpio_shift, tmp;
2328
2329 if (gpio > 11)
2330 addr = AR_GPIO_OUTPUT_MUX3;
2331 else if (gpio > 5)
2332 addr = AR_GPIO_OUTPUT_MUX2;
2333 else
2334 addr = AR_GPIO_OUTPUT_MUX1;
2335
2336 gpio_shift = (gpio % 6) * 5;
2337
2338 if (AR_SREV_9280_20_OR_LATER(ah)
2339 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2340 REG_RMW(ah, addr, (type << gpio_shift),
2341 (0x1f << gpio_shift));
2342 } else {
2343 tmp = REG_READ(ah, addr);
2344 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2345 tmp &= ~(0x1f << gpio_shift);
2346 tmp |= (type << gpio_shift);
2347 REG_WRITE(ah, addr, tmp);
2348 }
2349}
2350
Sujithcbe61d82009-02-09 13:27:12 +05302351void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302352{
2353 u32 gpio_shift;
2354
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002355 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302356
Sujith88c1f4f2010-06-30 14:46:31 +05302357 if (AR_DEVID_7010(ah)) {
2358 gpio_shift = gpio;
2359 REG_RMW(ah, AR7010_GPIO_OE,
2360 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2361 (AR7010_GPIO_OE_MASK << gpio_shift));
2362 return;
2363 }
Sujithf1dc5602008-10-29 10:16:30 +05302364
Sujith88c1f4f2010-06-30 14:46:31 +05302365 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302366 REG_RMW(ah,
2367 AR_GPIO_OE_OUT,
2368 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2369 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2370}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002371EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302372
Sujithcbe61d82009-02-09 13:27:12 +05302373u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302374{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302375#define MS_REG_READ(x, y) \
2376 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2377
Sujith2660b812009-02-09 13:27:26 +05302378 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302379 return 0xffffffff;
2380
Sujith88c1f4f2010-06-30 14:46:31 +05302381 if (AR_DEVID_7010(ah)) {
2382 u32 val;
2383 val = REG_READ(ah, AR7010_GPIO_IN);
2384 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2385 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002386 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2387 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002388 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302389 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002390 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302391 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002392 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302393 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002394 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302395 return MS_REG_READ(AR928X, gpio) != 0;
2396 else
2397 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302398}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002399EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302400
Sujithcbe61d82009-02-09 13:27:12 +05302401void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302402 u32 ah_signal_type)
2403{
2404 u32 gpio_shift;
2405
Sujith88c1f4f2010-06-30 14:46:31 +05302406 if (AR_DEVID_7010(ah)) {
2407 gpio_shift = gpio;
2408 REG_RMW(ah, AR7010_GPIO_OE,
2409 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2410 (AR7010_GPIO_OE_MASK << gpio_shift));
2411 return;
2412 }
2413
Sujithf1dc5602008-10-29 10:16:30 +05302414 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302415 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302416 REG_RMW(ah,
2417 AR_GPIO_OE_OUT,
2418 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2419 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2420}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002421EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302422
Sujithcbe61d82009-02-09 13:27:12 +05302423void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302424{
Sujith88c1f4f2010-06-30 14:46:31 +05302425 if (AR_DEVID_7010(ah)) {
2426 val = val ? 0 : 1;
2427 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2428 AR_GPIO_BIT(gpio));
2429 return;
2430 }
2431
Sujith5b5fa352010-03-17 14:25:15 +05302432 if (AR_SREV_9271(ah))
2433 val = ~val;
2434
Sujithf1dc5602008-10-29 10:16:30 +05302435 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2436 AR_GPIO_BIT(gpio));
2437}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002438EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302439
Sujithcbe61d82009-02-09 13:27:12 +05302440u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302441{
2442 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2443}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002444EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302445
Sujithcbe61d82009-02-09 13:27:12 +05302446void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302447{
2448 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2449}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002450EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302451
Sujithf1dc5602008-10-29 10:16:30 +05302452/*********************/
2453/* General Operation */
2454/*********************/
2455
Sujithcbe61d82009-02-09 13:27:12 +05302456u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302457{
2458 u32 bits = REG_READ(ah, AR_RX_FILTER);
2459 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2460
2461 if (phybits & AR_PHY_ERR_RADAR)
2462 bits |= ATH9K_RX_FILTER_PHYRADAR;
2463 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2464 bits |= ATH9K_RX_FILTER_PHYERR;
2465
2466 return bits;
2467}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002468EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302469
Sujithcbe61d82009-02-09 13:27:12 +05302470void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302471{
2472 u32 phybits;
2473
Sujith7d0d0df2010-04-16 11:53:57 +05302474 ENABLE_REGWRITE_BUFFER(ah);
2475
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302476 if (AR_SREV_9480(ah))
2477 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2478
Sujith7ea310b2009-09-03 12:08:43 +05302479 REG_WRITE(ah, AR_RX_FILTER, bits);
2480
Sujithf1dc5602008-10-29 10:16:30 +05302481 phybits = 0;
2482 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2483 phybits |= AR_PHY_ERR_RADAR;
2484 if (bits & ATH9K_RX_FILTER_PHYERR)
2485 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2486 REG_WRITE(ah, AR_PHY_ERR, phybits);
2487
2488 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002489 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302490 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002491 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302492
2493 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302494}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002495EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302496
Sujithcbe61d82009-02-09 13:27:12 +05302497bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302498{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302499 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2500 return false;
2501
2502 ath9k_hw_init_pll(ah, NULL);
2503 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302504}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002505EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302506
Sujithcbe61d82009-02-09 13:27:12 +05302507bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302508{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002509 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302510 return false;
2511
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302512 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2513 return false;
2514
2515 ath9k_hw_init_pll(ah, NULL);
2516 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302517}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002518EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302519
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002520static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302521{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002522 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002523
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002524 if (IS_CHAN_2GHZ(chan))
2525 gain_param = EEP_ANTENNA_GAIN_2G;
2526 else
2527 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302528
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002529 return ah->eep_ops->get_eeprom(ah, gain_param);
2530}
2531
2532void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan)
2533{
2534 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2535 struct ieee80211_channel *channel;
2536 int chan_pwr, new_pwr, max_gain;
2537 int ant_gain, ant_reduction = 0;
2538
2539 if (!chan)
2540 return;
2541
2542 channel = chan->chan;
2543 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2544 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2545 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2546
2547 ant_gain = get_antenna_gain(ah, chan);
2548 if (ant_gain > max_gain)
2549 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302550
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002551 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002552 ath9k_regd_get_ctl(reg, chan),
2553 ant_reduction, new_pwr, false);
2554}
2555
2556void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2557{
2558 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2559 struct ath9k_channel *chan = ah->curchan;
2560 struct ieee80211_channel *channel = chan->chan;
2561
2562 reg->power_limit = min_t(int, limit, MAX_RATE_POWER);
2563 if (test)
2564 channel->max_power = MAX_RATE_POWER / 2;
2565
2566 ath9k_hw_apply_txpower(ah, chan);
2567
2568 if (test)
2569 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302570}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002571EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302572
Sujithcbe61d82009-02-09 13:27:12 +05302573void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302574{
Sujith2660b812009-02-09 13:27:26 +05302575 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302576}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002577EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302578
Sujithcbe61d82009-02-09 13:27:12 +05302579void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302580{
2581 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2582 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2583}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002584EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302585
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002586void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302587{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002588 struct ath_common *common = ath9k_hw_common(ah);
2589
2590 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2591 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2592 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302593}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002594EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302595
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002596#define ATH9K_MAX_TSF_READ 10
2597
Sujithcbe61d82009-02-09 13:27:12 +05302598u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302599{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002600 u32 tsf_lower, tsf_upper1, tsf_upper2;
2601 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302602
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002603 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2604 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2605 tsf_lower = REG_READ(ah, AR_TSF_L32);
2606 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2607 if (tsf_upper2 == tsf_upper1)
2608 break;
2609 tsf_upper1 = tsf_upper2;
2610 }
Sujithf1dc5602008-10-29 10:16:30 +05302611
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002612 WARN_ON( i == ATH9K_MAX_TSF_READ );
2613
2614 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302615}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002616EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302617
Sujithcbe61d82009-02-09 13:27:12 +05302618void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002619{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002620 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002621 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002622}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002623EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002624
Sujithcbe61d82009-02-09 13:27:12 +05302625void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302626{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002627 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2628 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002629 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2630 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002631
Sujithf1dc5602008-10-29 10:16:30 +05302632 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002633}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002634EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002635
Sujith54e4cec2009-08-07 09:45:09 +05302636void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002637{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002638 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302639 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002640 else
Sujith2660b812009-02-09 13:27:26 +05302641 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002642}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002643EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002644
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002645void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002646{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002647 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302648 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002649
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002650 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302651 macmode = AR_2040_JOINED_RX_CLEAR;
2652 else
2653 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002654
Sujithf1dc5602008-10-29 10:16:30 +05302655 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002656}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302657
2658/* HW Generic timers configuration */
2659
2660static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2661{
2662 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2663 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2664 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2665 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2666 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2667 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2668 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2669 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2670 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2671 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2672 AR_NDP2_TIMER_MODE, 0x0002},
2673 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2674 AR_NDP2_TIMER_MODE, 0x0004},
2675 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2676 AR_NDP2_TIMER_MODE, 0x0008},
2677 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2678 AR_NDP2_TIMER_MODE, 0x0010},
2679 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2680 AR_NDP2_TIMER_MODE, 0x0020},
2681 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2682 AR_NDP2_TIMER_MODE, 0x0040},
2683 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2684 AR_NDP2_TIMER_MODE, 0x0080}
2685};
2686
2687/* HW generic timer primitives */
2688
2689/* compute and clear index of rightmost 1 */
2690static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2691{
2692 u32 b;
2693
2694 b = *mask;
2695 b &= (0-b);
2696 *mask &= ~b;
2697 b *= debruijn32;
2698 b >>= 27;
2699
2700 return timer_table->gen_timer_index[b];
2701}
2702
Felix Fietkaudd347f22011-03-22 21:54:17 +01002703u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302704{
2705 return REG_READ(ah, AR_TSF_L32);
2706}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002707EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302708
2709struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2710 void (*trigger)(void *),
2711 void (*overflow)(void *),
2712 void *arg,
2713 u8 timer_index)
2714{
2715 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2716 struct ath_gen_timer *timer;
2717
2718 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2719
2720 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002721 ath_err(ath9k_hw_common(ah),
2722 "Failed to allocate memory for hw timer[%d]\n",
2723 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302724 return NULL;
2725 }
2726
2727 /* allocate a hardware generic timer slot */
2728 timer_table->timers[timer_index] = timer;
2729 timer->index = timer_index;
2730 timer->trigger = trigger;
2731 timer->overflow = overflow;
2732 timer->arg = arg;
2733
2734 return timer;
2735}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002736EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302737
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002738void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2739 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302740 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002741 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302742{
2743 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302744 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302745
2746 BUG_ON(!timer_period);
2747
2748 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2749
2750 tsf = ath9k_hw_gettsf32(ah);
2751
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302752 timer_next = tsf + trig_timeout;
2753
Joe Perches226afe62010-12-02 19:12:37 -08002754 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2755 "current tsf %x period %x timer_next %x\n",
2756 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302757
2758 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302759 * Program generic timer registers
2760 */
2761 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2762 timer_next);
2763 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2764 timer_period);
2765 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2766 gen_tmr_configuration[timer->index].mode_mask);
2767
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302768 if (AR_SREV_9480(ah)) {
2769 /*
2770 * Starting from AR9480, each generic timer can select which tsf
2771 * to use. But we still follow the old rule, 0 - 7 use tsf and
2772 * 8 - 15 use tsf2.
2773 */
2774 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2775 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2776 (1 << timer->index));
2777 else
2778 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2779 (1 << timer->index));
2780 }
2781
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302782 /* Enable both trigger and thresh interrupt masks */
2783 REG_SET_BIT(ah, AR_IMR_S5,
2784 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2785 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302786}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002787EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302788
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002789void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302790{
2791 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2792
2793 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2794 (timer->index >= ATH_MAX_GEN_TIMER)) {
2795 return;
2796 }
2797
2798 /* Clear generic timer enable bits. */
2799 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2800 gen_tmr_configuration[timer->index].mode_mask);
2801
2802 /* Disable both trigger and thresh interrupt masks */
2803 REG_CLR_BIT(ah, AR_IMR_S5,
2804 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2805 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2806
2807 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302808}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002809EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302810
2811void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2812{
2813 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2814
2815 /* free the hardware generic timer slot */
2816 timer_table->timers[timer->index] = NULL;
2817 kfree(timer);
2818}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002819EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302820
2821/*
2822 * Generic Timer Interrupts handling
2823 */
2824void ath_gen_timer_isr(struct ath_hw *ah)
2825{
2826 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2827 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002828 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302829 u32 trigger_mask, thresh_mask, index;
2830
2831 /* get hardware generic timer interrupt status */
2832 trigger_mask = ah->intr_gen_timer_trigger;
2833 thresh_mask = ah->intr_gen_timer_thresh;
2834 trigger_mask &= timer_table->timer_mask.val;
2835 thresh_mask &= timer_table->timer_mask.val;
2836
2837 trigger_mask &= ~thresh_mask;
2838
2839 while (thresh_mask) {
2840 index = rightmost_index(timer_table, &thresh_mask);
2841 timer = timer_table->timers[index];
2842 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002843 ath_dbg(common, ATH_DBG_HWTIMER,
2844 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302845 timer->overflow(timer->arg);
2846 }
2847
2848 while (trigger_mask) {
2849 index = rightmost_index(timer_table, &trigger_mask);
2850 timer = timer_table->timers[index];
2851 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002852 ath_dbg(common, ATH_DBG_HWTIMER,
2853 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302854 timer->trigger(timer->arg);
2855 }
2856}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002857EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002858
Sujith05020d22010-03-17 14:25:23 +05302859/********/
2860/* HTC */
2861/********/
2862
2863void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2864{
2865 ah->htc_reset_init = true;
2866}
2867EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2868
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002869static struct {
2870 u32 version;
2871 const char * name;
2872} ath_mac_bb_names[] = {
2873 /* Devices with external radios */
2874 { AR_SREV_VERSION_5416_PCI, "5416" },
2875 { AR_SREV_VERSION_5416_PCIE, "5418" },
2876 { AR_SREV_VERSION_9100, "9100" },
2877 { AR_SREV_VERSION_9160, "9160" },
2878 /* Single-chip solutions */
2879 { AR_SREV_VERSION_9280, "9280" },
2880 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002881 { AR_SREV_VERSION_9287, "9287" },
2882 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002883 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02002884 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02002885 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302886 { AR_SREV_VERSION_9485, "9485" },
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302887 { AR_SREV_VERSION_9480, "9480" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002888};
2889
2890/* For devices with external radios */
2891static struct {
2892 u16 version;
2893 const char * name;
2894} ath_rf_names[] = {
2895 { 0, "5133" },
2896 { AR_RAD5133_SREV_MAJOR, "5133" },
2897 { AR_RAD5122_SREV_MAJOR, "5122" },
2898 { AR_RAD2133_SREV_MAJOR, "2133" },
2899 { AR_RAD2122_SREV_MAJOR, "2122" }
2900};
2901
2902/*
2903 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2904 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002905static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002906{
2907 int i;
2908
2909 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2910 if (ath_mac_bb_names[i].version == mac_bb_version) {
2911 return ath_mac_bb_names[i].name;
2912 }
2913 }
2914
2915 return "????";
2916}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002917
2918/*
2919 * Return the RF name. "????" is returned if the RF is unknown.
2920 * Used for devices with external radios.
2921 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002922static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002923{
2924 int i;
2925
2926 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2927 if (ath_rf_names[i].version == rf_version) {
2928 return ath_rf_names[i].name;
2929 }
2930 }
2931
2932 return "????";
2933}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002934
2935void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2936{
2937 int used;
2938
2939 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002940 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002941 used = snprintf(hw_name, len,
2942 "Atheros AR%s Rev:%x",
2943 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2944 ah->hw_version.macRev);
2945 }
2946 else {
2947 used = snprintf(hw_name, len,
2948 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2949 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2950 ah->hw_version.macRev,
2951 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2952 AR_RADIO_SREV_MAJOR)),
2953 ah->hw_version.phyRev);
2954 }
2955
2956 hw_name[used] = '\0';
2957}
2958EXPORT_SYMBOL(ath9k_hw_name);