blob: ffea07ede222613196c60c63540853a736dd0656 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800125 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf4124502014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Ladi Prosek44889942017-09-22 07:53:15 +0200203 unsigned long vmcs_host_cr3; /* May not match real cr3 */
204 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Nadav Har'Eld462b812011-05-24 15:26:10 +0300205 struct list_head loaded_vmcss_on_cpu_link;
206};
207
Avi Kivity26bb0982009-09-07 11:14:12 +0300208struct shared_msr_entry {
209 unsigned index;
210 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200211 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300212};
213
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300214/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300215 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
216 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
217 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
218 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
219 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
220 * More than one of these structures may exist, if L1 runs multiple L2 guests.
221 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
222 * underlying hardware which will be used to run L2.
223 * This structure is packed to ensure that its layout is identical across
224 * machines (necessary for live migration).
225 * If there are changes in this struct, VMCS12_REVISION must be changed.
226 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300227typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300228struct __packed vmcs12 {
229 /* According to the Intel spec, a VMCS region must start with the
230 * following two fields. Then follow implementation-specific data.
231 */
232 u32 revision_id;
233 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300234
Nadav Har'El27d6c862011-05-25 23:06:59 +0300235 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
236 u32 padding[7]; /* room for future expansion */
237
Nadav Har'El22bd0352011-05-25 23:05:57 +0300238 u64 io_bitmap_a;
239 u64 io_bitmap_b;
240 u64 msr_bitmap;
241 u64 vm_exit_msr_store_addr;
242 u64 vm_exit_msr_load_addr;
243 u64 vm_entry_msr_load_addr;
244 u64 tsc_offset;
245 u64 virtual_apic_page_addr;
246 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800247 u64 posted_intr_desc_addr;
Bandan Das27c42a12017-08-03 15:54:42 -0400248 u64 vm_function_control;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300249 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800250 u64 eoi_exit_bitmap0;
251 u64 eoi_exit_bitmap1;
252 u64 eoi_exit_bitmap2;
253 u64 eoi_exit_bitmap3;
Bandan Das41ab9372017-08-03 15:54:43 -0400254 u64 eptp_list_address;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800255 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300256 u64 guest_physical_address;
257 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400258 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300259 u64 guest_ia32_debugctl;
260 u64 guest_ia32_pat;
261 u64 guest_ia32_efer;
262 u64 guest_ia32_perf_global_ctrl;
263 u64 guest_pdptr0;
264 u64 guest_pdptr1;
265 u64 guest_pdptr2;
266 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100267 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300268 u64 host_ia32_pat;
269 u64 host_ia32_efer;
270 u64 host_ia32_perf_global_ctrl;
271 u64 padding64[8]; /* room for future expansion */
272 /*
273 * To allow migration of L1 (complete with its L2 guests) between
274 * machines of different natural widths (32 or 64 bit), we cannot have
275 * unsigned long fields with no explict size. We use u64 (aliased
276 * natural_width) instead. Luckily, x86 is little-endian.
277 */
278 natural_width cr0_guest_host_mask;
279 natural_width cr4_guest_host_mask;
280 natural_width cr0_read_shadow;
281 natural_width cr4_read_shadow;
282 natural_width cr3_target_value0;
283 natural_width cr3_target_value1;
284 natural_width cr3_target_value2;
285 natural_width cr3_target_value3;
286 natural_width exit_qualification;
287 natural_width guest_linear_address;
288 natural_width guest_cr0;
289 natural_width guest_cr3;
290 natural_width guest_cr4;
291 natural_width guest_es_base;
292 natural_width guest_cs_base;
293 natural_width guest_ss_base;
294 natural_width guest_ds_base;
295 natural_width guest_fs_base;
296 natural_width guest_gs_base;
297 natural_width guest_ldtr_base;
298 natural_width guest_tr_base;
299 natural_width guest_gdtr_base;
300 natural_width guest_idtr_base;
301 natural_width guest_dr7;
302 natural_width guest_rsp;
303 natural_width guest_rip;
304 natural_width guest_rflags;
305 natural_width guest_pending_dbg_exceptions;
306 natural_width guest_sysenter_esp;
307 natural_width guest_sysenter_eip;
308 natural_width host_cr0;
309 natural_width host_cr3;
310 natural_width host_cr4;
311 natural_width host_fs_base;
312 natural_width host_gs_base;
313 natural_width host_tr_base;
314 natural_width host_gdtr_base;
315 natural_width host_idtr_base;
316 natural_width host_ia32_sysenter_esp;
317 natural_width host_ia32_sysenter_eip;
318 natural_width host_rsp;
319 natural_width host_rip;
320 natural_width paddingl[8]; /* room for future expansion */
321 u32 pin_based_vm_exec_control;
322 u32 cpu_based_vm_exec_control;
323 u32 exception_bitmap;
324 u32 page_fault_error_code_mask;
325 u32 page_fault_error_code_match;
326 u32 cr3_target_count;
327 u32 vm_exit_controls;
328 u32 vm_exit_msr_store_count;
329 u32 vm_exit_msr_load_count;
330 u32 vm_entry_controls;
331 u32 vm_entry_msr_load_count;
332 u32 vm_entry_intr_info_field;
333 u32 vm_entry_exception_error_code;
334 u32 vm_entry_instruction_len;
335 u32 tpr_threshold;
336 u32 secondary_vm_exec_control;
337 u32 vm_instruction_error;
338 u32 vm_exit_reason;
339 u32 vm_exit_intr_info;
340 u32 vm_exit_intr_error_code;
341 u32 idt_vectoring_info_field;
342 u32 idt_vectoring_error_code;
343 u32 vm_exit_instruction_len;
344 u32 vmx_instruction_info;
345 u32 guest_es_limit;
346 u32 guest_cs_limit;
347 u32 guest_ss_limit;
348 u32 guest_ds_limit;
349 u32 guest_fs_limit;
350 u32 guest_gs_limit;
351 u32 guest_ldtr_limit;
352 u32 guest_tr_limit;
353 u32 guest_gdtr_limit;
354 u32 guest_idtr_limit;
355 u32 guest_es_ar_bytes;
356 u32 guest_cs_ar_bytes;
357 u32 guest_ss_ar_bytes;
358 u32 guest_ds_ar_bytes;
359 u32 guest_fs_ar_bytes;
360 u32 guest_gs_ar_bytes;
361 u32 guest_ldtr_ar_bytes;
362 u32 guest_tr_ar_bytes;
363 u32 guest_interruptibility_info;
364 u32 guest_activity_state;
365 u32 guest_sysenter_cs;
366 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100367 u32 vmx_preemption_timer_value;
368 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300369 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800370 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300371 u16 guest_es_selector;
372 u16 guest_cs_selector;
373 u16 guest_ss_selector;
374 u16 guest_ds_selector;
375 u16 guest_fs_selector;
376 u16 guest_gs_selector;
377 u16 guest_ldtr_selector;
378 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800379 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400380 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300381 u16 host_es_selector;
382 u16 host_cs_selector;
383 u16 host_ss_selector;
384 u16 host_ds_selector;
385 u16 host_fs_selector;
386 u16 host_gs_selector;
387 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300388};
389
390/*
391 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
392 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
393 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
394 */
395#define VMCS12_REVISION 0x11e57ed0
396
397/*
398 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
399 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
400 * current implementation, 4K are reserved to avoid future complications.
401 */
402#define VMCS12_SIZE 0x1000
403
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300404/* Used to remember the last vmcs02 used for some recently used vmcs12s */
405struct vmcs02_list {
406 struct list_head list;
407 gpa_t vmptr;
408 struct loaded_vmcs vmcs02;
409};
410
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300411/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300412 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
413 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
414 */
415struct nested_vmx {
416 /* Has the level1 guest done vmxon? */
417 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400418 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400419 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300420
421 /* The guest-physical address of the current VMCS L1 keeps for L2 */
422 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700423 /*
424 * Cache of the guest's VMCS, existing outside of guest memory.
425 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700426 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700427 */
428 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300429 /*
430 * Indicates if the shadow vmcs must be updated with the
431 * data hold by vmcs12
432 */
433 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300434
435 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
436 struct list_head vmcs02_pool;
437 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200438 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300439 /* L2 must run next, and mustn't decide to exit to L1. */
440 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300441 /*
442 * Guest pages referred to in vmcs02 with host-physical pointers, so
443 * we must keep them pinned while L2 runs.
444 */
445 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800446 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800447 struct page *pi_desc_page;
448 struct pi_desc *pi_desc;
449 bool pi_pending;
450 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100451
Radim Krčmářd048c092016-08-08 20:16:22 +0200452 unsigned long *msr_bitmap;
453
Jan Kiszkaf4124502014-03-07 20:03:13 +0100454 struct hrtimer preemption_timer;
455 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200456
457 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
458 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800459
Wanpeng Li5c614b32015-10-13 09:18:36 -0700460 u16 vpid02;
461 u16 last_vpid;
462
David Matlack0115f9c2016-11-29 18:14:06 -0800463 /*
464 * We only store the "true" versions of the VMX capability MSRs. We
465 * generate the "non-true" versions by setting the must-be-1 bits
466 * according to the SDM.
467 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_procbased_ctls_low;
469 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800470 u32 nested_vmx_secondary_ctls_low;
471 u32 nested_vmx_secondary_ctls_high;
472 u32 nested_vmx_pinbased_ctls_low;
473 u32 nested_vmx_pinbased_ctls_high;
474 u32 nested_vmx_exit_ctls_low;
475 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_entry_ctls_low;
477 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800478 u32 nested_vmx_misc_low;
479 u32 nested_vmx_misc_high;
480 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700481 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800482 u64 nested_vmx_basic;
483 u64 nested_vmx_cr0_fixed0;
484 u64 nested_vmx_cr0_fixed1;
485 u64 nested_vmx_cr4_fixed0;
486 u64 nested_vmx_cr4_fixed1;
487 u64 nested_vmx_vmcs_enum;
Bandan Das27c42a12017-08-03 15:54:42 -0400488 u64 nested_vmx_vmfunc_controls;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300489};
490
Yang Zhang01e439b2013-04-11 19:25:12 +0800491#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800492#define POSTED_INTR_SN 1
493
Yang Zhang01e439b2013-04-11 19:25:12 +0800494/* Posted-Interrupt Descriptor */
495struct pi_desc {
496 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800497 union {
498 struct {
499 /* bit 256 - Outstanding Notification */
500 u16 on : 1,
501 /* bit 257 - Suppress Notification */
502 sn : 1,
503 /* bit 271:258 - Reserved */
504 rsvd_1 : 14;
505 /* bit 279:272 - Notification Vector */
506 u8 nv;
507 /* bit 287:280 - Reserved */
508 u8 rsvd_2;
509 /* bit 319:288 - Notification Destination */
510 u32 ndst;
511 };
512 u64 control;
513 };
514 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800515} __aligned(64);
516
Yang Zhanga20ed542013-04-11 19:25:15 +0800517static bool pi_test_and_set_on(struct pi_desc *pi_desc)
518{
519 return test_and_set_bit(POSTED_INTR_ON,
520 (unsigned long *)&pi_desc->control);
521}
522
523static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
524{
525 return test_and_clear_bit(POSTED_INTR_ON,
526 (unsigned long *)&pi_desc->control);
527}
528
529static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
530{
531 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
532}
533
Feng Wuebbfc762015-09-18 22:29:46 +0800534static inline void pi_clear_sn(struct pi_desc *pi_desc)
535{
536 return clear_bit(POSTED_INTR_SN,
537 (unsigned long *)&pi_desc->control);
538}
539
540static inline void pi_set_sn(struct pi_desc *pi_desc)
541{
542 return set_bit(POSTED_INTR_SN,
543 (unsigned long *)&pi_desc->control);
544}
545
Paolo Bonziniad361092016-09-20 16:15:05 +0200546static inline void pi_clear_on(struct pi_desc *pi_desc)
547{
548 clear_bit(POSTED_INTR_ON,
549 (unsigned long *)&pi_desc->control);
550}
551
Feng Wuebbfc762015-09-18 22:29:46 +0800552static inline int pi_test_on(struct pi_desc *pi_desc)
553{
554 return test_bit(POSTED_INTR_ON,
555 (unsigned long *)&pi_desc->control);
556}
557
558static inline int pi_test_sn(struct pi_desc *pi_desc)
559{
560 return test_bit(POSTED_INTR_SN,
561 (unsigned long *)&pi_desc->control);
562}
563
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000565 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300566 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300567 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300568 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200569 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200570 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300571 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400572 int nmsrs;
573 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800574 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400575#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300576 u64 msr_host_kernel_gs_base;
577 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400578#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200579 u32 vm_entry_controls_shadow;
580 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200581 u32 secondary_exec_control;
582
Nadav Har'Eld462b812011-05-24 15:26:10 +0300583 /*
584 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
585 * non-nested (L1) guest, it always points to vmcs01. For a nested
586 * guest (L2), it points to a different VMCS.
587 */
588 struct loaded_vmcs vmcs01;
589 struct loaded_vmcs *loaded_vmcs;
590 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300591 struct msr_autoload {
592 unsigned nr;
593 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
594 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
595 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400596 struct {
597 int loaded;
598 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300599#ifdef CONFIG_X86_64
600 u16 ds_sel, es_sel;
601#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200602 int gs_ldt_reload_needed;
603 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000604 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400605 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200606 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300607 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300608 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300609 struct kvm_segment segs[8];
610 } rmode;
611 struct {
612 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300613 struct kvm_save_segment {
614 u16 selector;
615 unsigned long base;
616 u32 limit;
617 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300618 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300619 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800620 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300621 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200622
Andi Kleena0861c02009-06-08 17:37:09 +0800623 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800624
Yang Zhang01e439b2013-04-11 19:25:12 +0800625 /* Posted interrupt descriptor */
626 struct pi_desc pi_desc;
627
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300628 /* Support for a guest hypervisor (nested VMX) */
629 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200630
631 /* Dynamic PLE window. */
632 int ple_window;
633 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800634
635 /* Support for PML */
636#define PML_ENTITY_NUM 512
637 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800638
Yunhong Jiang64672c92016-06-13 14:19:59 -0700639 /* apic deadline value in host tsc */
640 u64 hv_deadline_tsc;
641
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800642 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800643
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400769 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800771 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
772 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
773 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
774 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400775 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800776 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300777 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
778 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400779 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300780 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
781 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
782 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
783 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
784 FIELD64(GUEST_PDPTR0, guest_pdptr0),
785 FIELD64(GUEST_PDPTR1, guest_pdptr1),
786 FIELD64(GUEST_PDPTR2, guest_pdptr2),
787 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100788 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300789 FIELD64(HOST_IA32_PAT, host_ia32_pat),
790 FIELD64(HOST_IA32_EFER, host_ia32_efer),
791 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
792 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
793 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
794 FIELD(EXCEPTION_BITMAP, exception_bitmap),
795 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
796 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
797 FIELD(CR3_TARGET_COUNT, cr3_target_count),
798 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
799 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
800 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
801 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
802 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
803 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
804 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
805 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
806 FIELD(TPR_THRESHOLD, tpr_threshold),
807 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
808 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
809 FIELD(VM_EXIT_REASON, vm_exit_reason),
810 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
811 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
812 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
813 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
814 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
815 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
816 FIELD(GUEST_ES_LIMIT, guest_es_limit),
817 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
818 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
819 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
820 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
821 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
822 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
823 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
824 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
825 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
826 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
827 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
828 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
829 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
830 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
831 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
832 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
833 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
834 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
835 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
836 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
837 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100838 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300839 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
840 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
841 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
842 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
843 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
844 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
845 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
846 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
847 FIELD(EXIT_QUALIFICATION, exit_qualification),
848 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
849 FIELD(GUEST_CR0, guest_cr0),
850 FIELD(GUEST_CR3, guest_cr3),
851 FIELD(GUEST_CR4, guest_cr4),
852 FIELD(GUEST_ES_BASE, guest_es_base),
853 FIELD(GUEST_CS_BASE, guest_cs_base),
854 FIELD(GUEST_SS_BASE, guest_ss_base),
855 FIELD(GUEST_DS_BASE, guest_ds_base),
856 FIELD(GUEST_FS_BASE, guest_fs_base),
857 FIELD(GUEST_GS_BASE, guest_gs_base),
858 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
859 FIELD(GUEST_TR_BASE, guest_tr_base),
860 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
861 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
862 FIELD(GUEST_DR7, guest_dr7),
863 FIELD(GUEST_RSP, guest_rsp),
864 FIELD(GUEST_RIP, guest_rip),
865 FIELD(GUEST_RFLAGS, guest_rflags),
866 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
867 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
868 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
869 FIELD(HOST_CR0, host_cr0),
870 FIELD(HOST_CR3, host_cr3),
871 FIELD(HOST_CR4, host_cr4),
872 FIELD(HOST_FS_BASE, host_fs_base),
873 FIELD(HOST_GS_BASE, host_gs_base),
874 FIELD(HOST_TR_BASE, host_tr_base),
875 FIELD(HOST_GDTR_BASE, host_gdtr_base),
876 FIELD(HOST_IDTR_BASE, host_idtr_base),
877 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
878 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
879 FIELD(HOST_RSP, host_rsp),
880 FIELD(HOST_RIP, host_rip),
881};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300882
883static inline short vmcs_field_to_offset(unsigned long field)
884{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100885 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
886
887 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
888 vmcs_field_to_offset_table[field] == 0)
889 return -ENOENT;
890
Nadav Har'El22bd0352011-05-25 23:05:57 +0300891 return vmcs_field_to_offset_table[field];
892}
893
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300894static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
895{
David Matlack4f2777b2016-07-13 17:16:37 -0700896 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300897}
898
Peter Feiner995f00a2017-06-30 17:26:32 -0700899static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300900static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700901static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800902static bool vmx_xsaves_supported(void);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300903static void vmx_set_segment(struct kvm_vcpu *vcpu,
904 struct kvm_segment *var, int seg);
905static void vmx_get_segment(struct kvm_vcpu *vcpu,
906 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200907static bool guest_state_valid(struct kvm_vcpu *vcpu);
908static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordon16f5b902013-04-18 14:38:25 +0300909static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200910static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
911static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
912static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
913 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300914
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915static DEFINE_PER_CPU(struct vmcs *, vmxarea);
916static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300917/*
918 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
919 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
920 */
921static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800922
Feng Wubf9f6ac2015-09-18 22:29:55 +0800923/*
924 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
925 * can find which vCPU should be waken up.
926 */
927static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
928static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
929
Radim Krčmář23611332016-09-29 22:41:33 +0200930enum {
931 VMX_IO_BITMAP_A,
932 VMX_IO_BITMAP_B,
933 VMX_MSR_BITMAP_LEGACY,
934 VMX_MSR_BITMAP_LONGMODE,
935 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
936 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
937 VMX_MSR_BITMAP_LEGACY_X2APIC,
938 VMX_MSR_BITMAP_LONGMODE_X2APIC,
939 VMX_VMREAD_BITMAP,
940 VMX_VMWRITE_BITMAP,
941 VMX_BITMAP_NR
942};
943
944static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
945
946#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
947#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
948#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
949#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
950#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
951#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
952#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
953#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
954#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
955#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300956
Avi Kivity110312c2010-12-21 12:54:20 +0200957static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200958static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200959
Sheng Yang2384d2b2008-01-17 15:14:33 +0800960static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
961static DEFINE_SPINLOCK(vmx_vpid_lock);
962
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300963static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964 int size;
965 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300966 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300968 u32 pin_based_exec_ctrl;
969 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800970 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300971 u32 vmexit_ctrl;
972 u32 vmentry_ctrl;
973} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800974
Hannes Ederefff9e52008-11-28 17:02:06 +0100975static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800976 u32 ept;
977 u32 vpid;
978} vmx_capability;
979
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980#define VMX_SEGMENT_FIELD(seg) \
981 [VCPU_SREG_##seg] = { \
982 .selector = GUEST_##seg##_SELECTOR, \
983 .base = GUEST_##seg##_BASE, \
984 .limit = GUEST_##seg##_LIMIT, \
985 .ar_bytes = GUEST_##seg##_AR_BYTES, \
986 }
987
Mathias Krause772e0312012-08-30 01:30:19 +0200988static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989 unsigned selector;
990 unsigned base;
991 unsigned limit;
992 unsigned ar_bytes;
993} kvm_vmx_segment_fields[] = {
994 VMX_SEGMENT_FIELD(CS),
995 VMX_SEGMENT_FIELD(DS),
996 VMX_SEGMENT_FIELD(ES),
997 VMX_SEGMENT_FIELD(FS),
998 VMX_SEGMENT_FIELD(GS),
999 VMX_SEGMENT_FIELD(SS),
1000 VMX_SEGMENT_FIELD(TR),
1001 VMX_SEGMENT_FIELD(LDTR),
1002};
1003
Avi Kivity26bb0982009-09-07 11:14:12 +03001004static u64 host_efer;
1005
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001006static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1007
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001008/*
Brian Gerst8c065852010-07-17 09:03:26 -04001009 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001010 * away by decrementing the array size.
1011 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001013#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001014 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001016 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001017};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018
Jan Kiszka5bb16012016-02-09 20:14:21 +01001019static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020{
1021 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1022 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001023 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1024}
1025
Jan Kiszka6f054852016-02-09 20:15:18 +01001026static inline bool is_debug(u32 intr_info)
1027{
1028 return is_exception_n(intr_info, DB_VECTOR);
1029}
1030
1031static inline bool is_breakpoint(u32 intr_info)
1032{
1033 return is_exception_n(intr_info, BP_VECTOR);
1034}
1035
Jan Kiszka5bb16012016-02-09 20:14:21 +01001036static inline bool is_page_fault(u32 intr_info)
1037{
1038 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001039}
1040
Gui Jianfeng31299942010-03-15 17:29:09 +08001041static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001042{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001043 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001044}
1045
Gui Jianfeng31299942010-03-15 17:29:09 +08001046static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001047{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001048 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001049}
1050
Gui Jianfeng31299942010-03-15 17:29:09 +08001051static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001052{
1053 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1054 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1055}
1056
Gui Jianfeng31299942010-03-15 17:29:09 +08001057static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001058{
1059 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1060 INTR_INFO_VALID_MASK)) ==
1061 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1062}
1063
Gui Jianfeng31299942010-03-15 17:29:09 +08001064static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001065{
Sheng Yang04547152009-04-01 15:52:31 +08001066 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001067}
1068
Gui Jianfeng31299942010-03-15 17:29:09 +08001069static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001070{
Sheng Yang04547152009-04-01 15:52:31 +08001071 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001072}
1073
Paolo Bonzini35754c92015-07-29 12:05:37 +02001074static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001075{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001076 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001077}
1078
Gui Jianfeng31299942010-03-15 17:29:09 +08001079static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001080{
Sheng Yang04547152009-04-01 15:52:31 +08001081 return vmcs_config.cpu_based_exec_ctrl &
1082 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001083}
1084
Avi Kivity774ead32007-12-26 13:57:04 +02001085static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001086{
Sheng Yang04547152009-04-01 15:52:31 +08001087 return vmcs_config.cpu_based_2nd_exec_ctrl &
1088 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1089}
1090
Yang Zhang8d146952013-01-25 10:18:50 +08001091static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1092{
1093 return vmcs_config.cpu_based_2nd_exec_ctrl &
1094 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1095}
1096
Yang Zhang83d4c282013-01-25 10:18:49 +08001097static inline bool cpu_has_vmx_apic_register_virt(void)
1098{
1099 return vmcs_config.cpu_based_2nd_exec_ctrl &
1100 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1101}
1102
Yang Zhangc7c9c562013-01-25 10:18:51 +08001103static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1104{
1105 return vmcs_config.cpu_based_2nd_exec_ctrl &
1106 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1107}
1108
Yunhong Jiang64672c92016-06-13 14:19:59 -07001109/*
1110 * Comment's format: document - errata name - stepping - processor name.
1111 * Refer from
1112 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1113 */
1114static u32 vmx_preemption_cpu_tfms[] = {
1115/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11160x000206E6,
1117/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1118/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1119/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11200x00020652,
1121/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11220x00020655,
1123/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1124/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1125/*
1126 * 320767.pdf - AAP86 - B1 -
1127 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1128 */
11290x000106E5,
1130/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11310x000106A0,
1132/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11330x000106A1,
1134/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11350x000106A4,
1136 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1137 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1138 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11390x000106A5,
1140};
1141
1142static inline bool cpu_has_broken_vmx_preemption_timer(void)
1143{
1144 u32 eax = cpuid_eax(0x00000001), i;
1145
1146 /* Clear the reserved bits */
1147 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001148 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001149 if (eax == vmx_preemption_cpu_tfms[i])
1150 return true;
1151
1152 return false;
1153}
1154
1155static inline bool cpu_has_vmx_preemption_timer(void)
1156{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001157 return vmcs_config.pin_based_exec_ctrl &
1158 PIN_BASED_VMX_PREEMPTION_TIMER;
1159}
1160
Yang Zhang01e439b2013-04-11 19:25:12 +08001161static inline bool cpu_has_vmx_posted_intr(void)
1162{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001163 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1164 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001165}
1166
1167static inline bool cpu_has_vmx_apicv(void)
1168{
1169 return cpu_has_vmx_apic_register_virt() &&
1170 cpu_has_vmx_virtual_intr_delivery() &&
1171 cpu_has_vmx_posted_intr();
1172}
1173
Sheng Yang04547152009-04-01 15:52:31 +08001174static inline bool cpu_has_vmx_flexpriority(void)
1175{
1176 return cpu_has_vmx_tpr_shadow() &&
1177 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001178}
1179
Marcelo Tosattie7997942009-06-11 12:07:40 -03001180static inline bool cpu_has_vmx_ept_execute_only(void)
1181{
Gui Jianfeng31299942010-03-15 17:29:09 +08001182 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001183}
1184
Marcelo Tosattie7997942009-06-11 12:07:40 -03001185static inline bool cpu_has_vmx_ept_2m_page(void)
1186{
Gui Jianfeng31299942010-03-15 17:29:09 +08001187 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001188}
1189
Sheng Yang878403b2010-01-05 19:02:29 +08001190static inline bool cpu_has_vmx_ept_1g_page(void)
1191{
Gui Jianfeng31299942010-03-15 17:29:09 +08001192 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001193}
1194
Sheng Yang4bc9b982010-06-02 14:05:24 +08001195static inline bool cpu_has_vmx_ept_4levels(void)
1196{
1197 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1198}
1199
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001200static inline bool cpu_has_vmx_ept_mt_wb(void)
1201{
1202 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1203}
1204
Yu Zhang855feb62017-08-24 20:27:55 +08001205static inline bool cpu_has_vmx_ept_5levels(void)
1206{
1207 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1208}
1209
Xudong Hao83c3a332012-05-28 19:33:35 +08001210static inline bool cpu_has_vmx_ept_ad_bits(void)
1211{
1212 return vmx_capability.ept & VMX_EPT_AD_BIT;
1213}
1214
Gui Jianfeng31299942010-03-15 17:29:09 +08001215static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001216{
Gui Jianfeng31299942010-03-15 17:29:09 +08001217 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001218}
1219
Gui Jianfeng31299942010-03-15 17:29:09 +08001220static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001221{
Gui Jianfeng31299942010-03-15 17:29:09 +08001222 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001223}
1224
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001225static inline bool cpu_has_vmx_invvpid_single(void)
1226{
1227 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1228}
1229
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001230static inline bool cpu_has_vmx_invvpid_global(void)
1231{
1232 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1233}
1234
Wanpeng Li08d839c2017-03-23 05:30:08 -07001235static inline bool cpu_has_vmx_invvpid(void)
1236{
1237 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1238}
1239
Gui Jianfeng31299942010-03-15 17:29:09 +08001240static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001241{
Sheng Yang04547152009-04-01 15:52:31 +08001242 return vmcs_config.cpu_based_2nd_exec_ctrl &
1243 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001244}
1245
Gui Jianfeng31299942010-03-15 17:29:09 +08001246static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001247{
1248 return vmcs_config.cpu_based_2nd_exec_ctrl &
1249 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1250}
1251
Gui Jianfeng31299942010-03-15 17:29:09 +08001252static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001253{
1254 return vmcs_config.cpu_based_2nd_exec_ctrl &
1255 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1256}
1257
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001258static inline bool cpu_has_vmx_basic_inout(void)
1259{
1260 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1261}
1262
Paolo Bonzini35754c92015-07-29 12:05:37 +02001263static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001264{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001265 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001266}
1267
Gui Jianfeng31299942010-03-15 17:29:09 +08001268static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001269{
Sheng Yang04547152009-04-01 15:52:31 +08001270 return vmcs_config.cpu_based_2nd_exec_ctrl &
1271 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001272}
1273
Gui Jianfeng31299942010-03-15 17:29:09 +08001274static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001275{
1276 return vmcs_config.cpu_based_2nd_exec_ctrl &
1277 SECONDARY_EXEC_RDTSCP;
1278}
1279
Mao, Junjiead756a12012-07-02 01:18:48 +00001280static inline bool cpu_has_vmx_invpcid(void)
1281{
1282 return vmcs_config.cpu_based_2nd_exec_ctrl &
1283 SECONDARY_EXEC_ENABLE_INVPCID;
1284}
1285
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001286static inline bool cpu_has_vmx_wbinvd_exit(void)
1287{
1288 return vmcs_config.cpu_based_2nd_exec_ctrl &
1289 SECONDARY_EXEC_WBINVD_EXITING;
1290}
1291
Abel Gordonabc4fc52013-04-18 14:35:25 +03001292static inline bool cpu_has_vmx_shadow_vmcs(void)
1293{
1294 u64 vmx_msr;
1295 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1296 /* check if the cpu supports writing r/o exit information fields */
1297 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1298 return false;
1299
1300 return vmcs_config.cpu_based_2nd_exec_ctrl &
1301 SECONDARY_EXEC_SHADOW_VMCS;
1302}
1303
Kai Huang843e4332015-01-28 10:54:28 +08001304static inline bool cpu_has_vmx_pml(void)
1305{
1306 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1307}
1308
Haozhong Zhang64903d62015-10-20 15:39:09 +08001309static inline bool cpu_has_vmx_tsc_scaling(void)
1310{
1311 return vmcs_config.cpu_based_2nd_exec_ctrl &
1312 SECONDARY_EXEC_TSC_SCALING;
1313}
1314
Bandan Das2a499e42017-08-03 15:54:41 -04001315static inline bool cpu_has_vmx_vmfunc(void)
1316{
1317 return vmcs_config.cpu_based_2nd_exec_ctrl &
1318 SECONDARY_EXEC_ENABLE_VMFUNC;
1319}
1320
Sheng Yang04547152009-04-01 15:52:31 +08001321static inline bool report_flexpriority(void)
1322{
1323 return flexpriority_enabled;
1324}
1325
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001326static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1327{
1328 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1329}
1330
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001331static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1332{
1333 return vmcs12->cpu_based_vm_exec_control & bit;
1334}
1335
1336static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1337{
1338 return (vmcs12->cpu_based_vm_exec_control &
1339 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1340 (vmcs12->secondary_vm_exec_control & bit);
1341}
1342
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001343static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001344{
1345 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1346}
1347
Jan Kiszkaf4124502014-03-07 20:03:13 +01001348static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1349{
1350 return vmcs12->pin_based_vm_exec_control &
1351 PIN_BASED_VMX_PREEMPTION_TIMER;
1352}
1353
Nadav Har'El155a97a2013-08-05 11:07:16 +03001354static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1355{
1356 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1357}
1358
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001359static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1360{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001361 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001362}
1363
Bandan Dasc5f983f2017-05-05 15:25:14 -04001364static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1365{
1366 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1367}
1368
Wincy Vanf2b93282015-02-03 23:56:03 +08001369static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1370{
1371 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1372}
1373
Wanpeng Li5c614b32015-10-13 09:18:36 -07001374static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1375{
1376 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1377}
1378
Wincy Van82f0dd42015-02-03 23:57:18 +08001379static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1380{
1381 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1382}
1383
Wincy Van608406e2015-02-03 23:57:51 +08001384static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1385{
1386 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1387}
1388
Wincy Van705699a2015-02-03 23:58:17 +08001389static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1390{
1391 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1392}
1393
Bandan Das27c42a12017-08-03 15:54:42 -04001394static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1395{
1396 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1397}
1398
Bandan Das41ab9372017-08-03 15:54:43 -04001399static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1400{
1401 return nested_cpu_has_vmfunc(vmcs12) &&
1402 (vmcs12->vm_function_control &
1403 VMX_VMFUNC_EPTP_SWITCHING);
1404}
1405
Jim Mattsonef85b672016-12-12 11:01:37 -08001406static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001407{
1408 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001409 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001410}
1411
Jan Kiszka533558b2014-01-04 18:47:20 +01001412static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1413 u32 exit_intr_info,
1414 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001415static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1416 struct vmcs12 *vmcs12,
1417 u32 reason, unsigned long qualification);
1418
Rusty Russell8b9cf982007-07-30 16:31:43 +10001419static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001420{
1421 int i;
1422
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001423 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001424 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001425 return i;
1426 return -1;
1427}
1428
Sheng Yang2384d2b2008-01-17 15:14:33 +08001429static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1430{
1431 struct {
1432 u64 vpid : 16;
1433 u64 rsvd : 48;
1434 u64 gva;
1435 } operand = { vpid, 0, gva };
1436
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001437 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001438 /* CF==1 or ZF==1 --> rc = -1 */
1439 "; ja 1f ; ud2 ; 1:"
1440 : : "a"(&operand), "c"(ext) : "cc", "memory");
1441}
1442
Sheng Yang14394422008-04-28 12:24:45 +08001443static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1444{
1445 struct {
1446 u64 eptp, gpa;
1447 } operand = {eptp, gpa};
1448
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001449 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001450 /* CF==1 or ZF==1 --> rc = -1 */
1451 "; ja 1f ; ud2 ; 1:\n"
1452 : : "a" (&operand), "c" (ext) : "cc", "memory");
1453}
1454
Avi Kivity26bb0982009-09-07 11:14:12 +03001455static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001456{
1457 int i;
1458
Rusty Russell8b9cf982007-07-30 16:31:43 +10001459 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001460 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001461 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001462 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001463}
1464
Avi Kivity6aa8b732006-12-10 02:21:36 -08001465static void vmcs_clear(struct vmcs *vmcs)
1466{
1467 u64 phys_addr = __pa(vmcs);
1468 u8 error;
1469
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001470 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001471 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001472 : "cc", "memory");
1473 if (error)
1474 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1475 vmcs, phys_addr);
1476}
1477
Nadav Har'Eld462b812011-05-24 15:26:10 +03001478static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1479{
1480 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001481 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1482 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001483 loaded_vmcs->cpu = -1;
1484 loaded_vmcs->launched = 0;
1485}
1486
Dongxiao Xu7725b892010-05-11 18:29:38 +08001487static void vmcs_load(struct vmcs *vmcs)
1488{
1489 u64 phys_addr = __pa(vmcs);
1490 u8 error;
1491
1492 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001493 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001494 : "cc", "memory");
1495 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001496 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001497 vmcs, phys_addr);
1498}
1499
Dave Young2965faa2015-09-09 15:38:55 -07001500#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001501/*
1502 * This bitmap is used to indicate whether the vmclear
1503 * operation is enabled on all cpus. All disabled by
1504 * default.
1505 */
1506static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1507
1508static inline void crash_enable_local_vmclear(int cpu)
1509{
1510 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1511}
1512
1513static inline void crash_disable_local_vmclear(int cpu)
1514{
1515 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1516}
1517
1518static inline int crash_local_vmclear_enabled(int cpu)
1519{
1520 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1521}
1522
1523static void crash_vmclear_local_loaded_vmcss(void)
1524{
1525 int cpu = raw_smp_processor_id();
1526 struct loaded_vmcs *v;
1527
1528 if (!crash_local_vmclear_enabled(cpu))
1529 return;
1530
1531 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1532 loaded_vmcss_on_cpu_link)
1533 vmcs_clear(v->vmcs);
1534}
1535#else
1536static inline void crash_enable_local_vmclear(int cpu) { }
1537static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001538#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001539
Nadav Har'Eld462b812011-05-24 15:26:10 +03001540static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001541{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001542 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001543 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001544
Nadav Har'Eld462b812011-05-24 15:26:10 +03001545 if (loaded_vmcs->cpu != cpu)
1546 return; /* vcpu migration can race with cpu offline */
1547 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001549 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001550 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001551
1552 /*
1553 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1554 * is before setting loaded_vmcs->vcpu to -1 which is done in
1555 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1556 * then adds the vmcs into percpu list before it is deleted.
1557 */
1558 smp_wmb();
1559
Nadav Har'Eld462b812011-05-24 15:26:10 +03001560 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001561 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001562}
1563
Nadav Har'Eld462b812011-05-24 15:26:10 +03001564static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001565{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001566 int cpu = loaded_vmcs->cpu;
1567
1568 if (cpu != -1)
1569 smp_call_function_single(cpu,
1570 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001571}
1572
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001573static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001574{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001575 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001576 return;
1577
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001578 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001579 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001580}
1581
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001582static inline void vpid_sync_vcpu_global(void)
1583{
1584 if (cpu_has_vmx_invvpid_global())
1585 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1586}
1587
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001588static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001589{
1590 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001591 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001592 else
1593 vpid_sync_vcpu_global();
1594}
1595
Sheng Yang14394422008-04-28 12:24:45 +08001596static inline void ept_sync_global(void)
1597{
David Hildenbrandf5f51582017-08-24 20:51:30 +02001598 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
Sheng Yang14394422008-04-28 12:24:45 +08001599}
1600
1601static inline void ept_sync_context(u64 eptp)
1602{
David Hildenbrand0e1252d2017-08-24 20:51:28 +02001603 if (cpu_has_vmx_invept_context())
1604 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1605 else
1606 ept_sync_global();
Sheng Yang14394422008-04-28 12:24:45 +08001607}
1608
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001609static __always_inline void vmcs_check16(unsigned long field)
1610{
1611 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1612 "16-bit accessor invalid for 64-bit field");
1613 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1614 "16-bit accessor invalid for 64-bit high field");
1615 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1616 "16-bit accessor invalid for 32-bit high field");
1617 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1618 "16-bit accessor invalid for natural width field");
1619}
1620
1621static __always_inline void vmcs_check32(unsigned long field)
1622{
1623 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1624 "32-bit accessor invalid for 16-bit field");
1625 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1626 "32-bit accessor invalid for natural width field");
1627}
1628
1629static __always_inline void vmcs_check64(unsigned long field)
1630{
1631 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1632 "64-bit accessor invalid for 16-bit field");
1633 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1634 "64-bit accessor invalid for 64-bit high field");
1635 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1636 "64-bit accessor invalid for 32-bit field");
1637 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1638 "64-bit accessor invalid for natural width field");
1639}
1640
1641static __always_inline void vmcs_checkl(unsigned long field)
1642{
1643 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1644 "Natural width accessor invalid for 16-bit field");
1645 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1646 "Natural width accessor invalid for 64-bit field");
1647 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1648 "Natural width accessor invalid for 64-bit high field");
1649 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1650 "Natural width accessor invalid for 32-bit field");
1651}
1652
1653static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654{
Avi Kivity5e520e62011-05-15 10:13:12 -04001655 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001656
Avi Kivity5e520e62011-05-15 10:13:12 -04001657 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1658 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001659 return value;
1660}
1661
Avi Kivity96304212011-05-15 10:13:13 -04001662static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001664 vmcs_check16(field);
1665 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001666}
1667
Avi Kivity96304212011-05-15 10:13:13 -04001668static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670 vmcs_check32(field);
1671 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672}
1673
Avi Kivity96304212011-05-15 10:13:13 -04001674static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001675{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001677#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001678 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001679#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001680 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681#endif
1682}
1683
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001684static __always_inline unsigned long vmcs_readl(unsigned long field)
1685{
1686 vmcs_checkl(field);
1687 return __vmcs_readl(field);
1688}
1689
Avi Kivitye52de1b2007-01-05 16:36:56 -08001690static noinline void vmwrite_error(unsigned long field, unsigned long value)
1691{
1692 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1693 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1694 dump_stack();
1695}
1696
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001697static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001698{
1699 u8 error;
1700
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001701 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001702 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001703 if (unlikely(error))
1704 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705}
1706
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001707static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001709 vmcs_check16(field);
1710 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711}
1712
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001713static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001715 vmcs_check32(field);
1716 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717}
1718
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001719static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001720{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001721 vmcs_check64(field);
1722 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001723#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001724 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001725 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726#endif
1727}
1728
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001729static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001730{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001731 vmcs_checkl(field);
1732 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001733}
1734
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001735static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001736{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001737 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1738 "vmcs_clear_bits does not support 64-bit fields");
1739 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1740}
1741
1742static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1743{
1744 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1745 "vmcs_set_bits does not support 64-bit fields");
1746 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001747}
1748
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001749static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1750{
1751 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1752}
1753
Gleb Natapov2961e8762013-11-25 15:37:13 +02001754static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1755{
1756 vmcs_write32(VM_ENTRY_CONTROLS, val);
1757 vmx->vm_entry_controls_shadow = val;
1758}
1759
1760static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1761{
1762 if (vmx->vm_entry_controls_shadow != val)
1763 vm_entry_controls_init(vmx, val);
1764}
1765
1766static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1767{
1768 return vmx->vm_entry_controls_shadow;
1769}
1770
1771
1772static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1773{
1774 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1775}
1776
1777static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1778{
1779 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1780}
1781
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001782static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1783{
1784 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1785}
1786
Gleb Natapov2961e8762013-11-25 15:37:13 +02001787static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1788{
1789 vmcs_write32(VM_EXIT_CONTROLS, val);
1790 vmx->vm_exit_controls_shadow = val;
1791}
1792
1793static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1794{
1795 if (vmx->vm_exit_controls_shadow != val)
1796 vm_exit_controls_init(vmx, val);
1797}
1798
1799static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1800{
1801 return vmx->vm_exit_controls_shadow;
1802}
1803
1804
1805static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1806{
1807 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1808}
1809
1810static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1811{
1812 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1813}
1814
Avi Kivity2fb92db2011-04-27 19:42:18 +03001815static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1816{
1817 vmx->segment_cache.bitmask = 0;
1818}
1819
1820static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1821 unsigned field)
1822{
1823 bool ret;
1824 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1825
1826 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1827 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1828 vmx->segment_cache.bitmask = 0;
1829 }
1830 ret = vmx->segment_cache.bitmask & mask;
1831 vmx->segment_cache.bitmask |= mask;
1832 return ret;
1833}
1834
1835static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1836{
1837 u16 *p = &vmx->segment_cache.seg[seg].selector;
1838
1839 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1840 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1841 return *p;
1842}
1843
1844static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1845{
1846 ulong *p = &vmx->segment_cache.seg[seg].base;
1847
1848 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1849 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1850 return *p;
1851}
1852
1853static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1854{
1855 u32 *p = &vmx->segment_cache.seg[seg].limit;
1856
1857 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1858 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1859 return *p;
1860}
1861
1862static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1863{
1864 u32 *p = &vmx->segment_cache.seg[seg].ar;
1865
1866 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1867 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1868 return *p;
1869}
1870
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001871static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1872{
1873 u32 eb;
1874
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001875 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001876 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001877 if ((vcpu->guest_debug &
1878 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1879 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1880 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001881 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001882 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001883 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001884 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001885
1886 /* When we are running a nested L2 guest and L1 specified for it a
1887 * certain exception bitmap, we must trap the same exceptions and pass
1888 * them to L1. When running L2, we will only handle the exceptions
1889 * specified above if L1 did not want them.
1890 */
1891 if (is_guest_mode(vcpu))
1892 eb |= get_vmcs12(vcpu)->exception_bitmap;
1893
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001894 vmcs_write32(EXCEPTION_BITMAP, eb);
1895}
1896
Gleb Natapov2961e8762013-11-25 15:37:13 +02001897static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1898 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001899{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001900 vm_entry_controls_clearbit(vmx, entry);
1901 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001902}
1903
Avi Kivity61d2ef22010-04-28 16:40:38 +03001904static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1905{
1906 unsigned i;
1907 struct msr_autoload *m = &vmx->msr_autoload;
1908
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001909 switch (msr) {
1910 case MSR_EFER:
1911 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001912 clear_atomic_switch_msr_special(vmx,
1913 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001914 VM_EXIT_LOAD_IA32_EFER);
1915 return;
1916 }
1917 break;
1918 case MSR_CORE_PERF_GLOBAL_CTRL:
1919 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001920 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001921 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1922 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1923 return;
1924 }
1925 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001926 }
1927
Avi Kivity61d2ef22010-04-28 16:40:38 +03001928 for (i = 0; i < m->nr; ++i)
1929 if (m->guest[i].index == msr)
1930 break;
1931
1932 if (i == m->nr)
1933 return;
1934 --m->nr;
1935 m->guest[i] = m->guest[m->nr];
1936 m->host[i] = m->host[m->nr];
1937 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1938 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1939}
1940
Gleb Natapov2961e8762013-11-25 15:37:13 +02001941static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1942 unsigned long entry, unsigned long exit,
1943 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1944 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001945{
1946 vmcs_write64(guest_val_vmcs, guest_val);
1947 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001948 vm_entry_controls_setbit(vmx, entry);
1949 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001950}
1951
Avi Kivity61d2ef22010-04-28 16:40:38 +03001952static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1953 u64 guest_val, u64 host_val)
1954{
1955 unsigned i;
1956 struct msr_autoload *m = &vmx->msr_autoload;
1957
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001958 switch (msr) {
1959 case MSR_EFER:
1960 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001961 add_atomic_switch_msr_special(vmx,
1962 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001963 VM_EXIT_LOAD_IA32_EFER,
1964 GUEST_IA32_EFER,
1965 HOST_IA32_EFER,
1966 guest_val, host_val);
1967 return;
1968 }
1969 break;
1970 case MSR_CORE_PERF_GLOBAL_CTRL:
1971 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001972 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001973 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1974 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1975 GUEST_IA32_PERF_GLOBAL_CTRL,
1976 HOST_IA32_PERF_GLOBAL_CTRL,
1977 guest_val, host_val);
1978 return;
1979 }
1980 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001981 case MSR_IA32_PEBS_ENABLE:
1982 /* PEBS needs a quiescent period after being disabled (to write
1983 * a record). Disabling PEBS through VMX MSR swapping doesn't
1984 * provide that period, so a CPU could write host's record into
1985 * guest's memory.
1986 */
1987 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001988 }
1989
Avi Kivity61d2ef22010-04-28 16:40:38 +03001990 for (i = 0; i < m->nr; ++i)
1991 if (m->guest[i].index == msr)
1992 break;
1993
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001994 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001995 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001996 "Can't add msr %x\n", msr);
1997 return;
1998 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001999 ++m->nr;
2000 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2001 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2002 }
2003
2004 m->guest[i].index = msr;
2005 m->guest[i].value = guest_val;
2006 m->host[i].index = msr;
2007 m->host[i].value = host_val;
2008}
2009
Avi Kivity92c0d902009-10-29 11:00:16 +02002010static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002011{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002012 u64 guest_efer = vmx->vcpu.arch.efer;
2013 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002014
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002015 if (!enable_ept) {
2016 /*
2017 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2018 * host CPUID is more efficient than testing guest CPUID
2019 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2020 */
2021 if (boot_cpu_has(X86_FEATURE_SMEP))
2022 guest_efer |= EFER_NX;
2023 else if (!(guest_efer & EFER_NX))
2024 ignore_bits |= EFER_NX;
2025 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002026
Avi Kivity51c6cf62007-08-29 03:48:05 +03002027 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002028 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002029 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002030 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002031#ifdef CONFIG_X86_64
2032 ignore_bits |= EFER_LMA | EFER_LME;
2033 /* SCE is meaningful only in long mode on Intel */
2034 if (guest_efer & EFER_LMA)
2035 ignore_bits &= ~(u64)EFER_SCE;
2036#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002037
2038 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002039
2040 /*
2041 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2042 * On CPUs that support "load IA32_EFER", always switch EFER
2043 * atomically, since it's faster than switching it manually.
2044 */
2045 if (cpu_has_load_ia32_efer ||
2046 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002047 if (!(guest_efer & EFER_LMA))
2048 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002049 if (guest_efer != host_efer)
2050 add_atomic_switch_msr(vmx, MSR_EFER,
2051 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002052 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002053 } else {
2054 guest_efer &= ~ignore_bits;
2055 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002056
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002057 vmx->guest_msrs[efer_offset].data = guest_efer;
2058 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2059
2060 return true;
2061 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002062}
2063
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002064#ifdef CONFIG_X86_32
2065/*
2066 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2067 * VMCS rather than the segment table. KVM uses this helper to figure
2068 * out the current bases to poke them into the VMCS before entry.
2069 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002070static unsigned long segment_base(u16 selector)
2071{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002072 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002073 unsigned long v;
2074
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002075 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076 return 0;
2077
Thomas Garnier45fc8752017-03-14 10:05:08 -07002078 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002079
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002080 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002081 u16 ldt_selector = kvm_read_ldt();
2082
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002083 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002084 return 0;
2085
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002086 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002087 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002088 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002089 return v;
2090}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002091#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002092
Avi Kivity04d2cc72007-09-10 18:10:54 +03002093static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002094{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002095 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002096 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002097
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002098 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002099 return;
2100
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002101 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002102 /*
2103 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2104 * allow segment selectors with cpl > 0 or ti == 1.
2105 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002106 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002107 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002108 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002109 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002110 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002111 vmx->host_state.fs_reload_needed = 0;
2112 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002113 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002114 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002115 }
Avi Kivity9581d442010-10-19 16:46:55 +02002116 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002117 if (!(vmx->host_state.gs_sel & 7))
2118 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002119 else {
2120 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002121 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002122 }
2123
2124#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002125 savesegment(ds, vmx->host_state.ds_sel);
2126 savesegment(es, vmx->host_state.es_sel);
2127#endif
2128
2129#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002130 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2131 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2132#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002133 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2134 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002135#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002136
2137#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002138 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2139 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002140 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002141#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002142 if (boot_cpu_has(X86_FEATURE_MPX))
2143 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002144 for (i = 0; i < vmx->save_nmsrs; ++i)
2145 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002146 vmx->guest_msrs[i].data,
2147 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002148}
2149
Avi Kivitya9b21b62008-06-24 11:48:49 +03002150static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002151{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002152 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002153 return;
2154
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002155 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002156 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002157#ifdef CONFIG_X86_64
2158 if (is_long_mode(&vmx->vcpu))
2159 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2160#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002161 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002162 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002163#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002164 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002165#else
2166 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002167#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002168 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002169 if (vmx->host_state.fs_reload_needed)
2170 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002171#ifdef CONFIG_X86_64
2172 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2173 loadsegment(ds, vmx->host_state.ds_sel);
2174 loadsegment(es, vmx->host_state.es_sel);
2175 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002176#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002177 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002178#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002179 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002180#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002181 if (vmx->host_state.msr_host_bndcfgs)
2182 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002183 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002184}
2185
Avi Kivitya9b21b62008-06-24 11:48:49 +03002186static void vmx_load_host_state(struct vcpu_vmx *vmx)
2187{
2188 preempt_disable();
2189 __vmx_load_host_state(vmx);
2190 preempt_enable();
2191}
2192
Feng Wu28b835d2015-09-18 22:29:54 +08002193static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2194{
2195 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2196 struct pi_desc old, new;
2197 unsigned int dest;
2198
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002199 /*
2200 * In case of hot-plug or hot-unplug, we may have to undo
2201 * vmx_vcpu_pi_put even if there is no assigned device. And we
2202 * always keep PI.NDST up to date for simplicity: it makes the
2203 * code easier, and CPU migration is not a fast path.
2204 */
2205 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002206 return;
2207
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002208 /*
2209 * First handle the simple case where no cmpxchg is necessary; just
2210 * allow posting non-urgent interrupts.
2211 *
2212 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2213 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2214 * expects the VCPU to be on the blocked_vcpu_list that matches
2215 * PI.NDST.
2216 */
2217 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2218 vcpu->cpu == cpu) {
2219 pi_clear_sn(pi_desc);
2220 return;
2221 }
2222
2223 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002224 do {
2225 old.control = new.control = pi_desc->control;
2226
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002227 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002228
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002229 if (x2apic_enabled())
2230 new.ndst = dest;
2231 else
2232 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002233
Feng Wu28b835d2015-09-18 22:29:54 +08002234 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02002235 } while (cmpxchg64(&pi_desc->control, old.control,
2236 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002237}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002238
Peter Feinerc95ba922016-08-17 09:36:47 -07002239static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2240{
2241 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2242 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2243}
2244
Avi Kivity6aa8b732006-12-10 02:21:36 -08002245/*
2246 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2247 * vcpu mutex is already taken.
2248 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002249static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002250{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002251 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002252 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002253
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002254 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002255 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002256 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002257 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002258
2259 /*
2260 * Read loaded_vmcs->cpu should be before fetching
2261 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2262 * See the comments in __loaded_vmcs_clear().
2263 */
2264 smp_rmb();
2265
Nadav Har'Eld462b812011-05-24 15:26:10 +03002266 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2267 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002268 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002269 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002270 }
2271
2272 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2273 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2274 vmcs_load(vmx->loaded_vmcs->vmcs);
2275 }
2276
2277 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002278 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002279 unsigned long sysenter_esp;
2280
2281 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002282
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283 /*
2284 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002285 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002287 vmcs_writel(HOST_TR_BASE,
2288 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002289 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002290
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002291 /*
2292 * VM exits change the host TR limit to 0x67 after a VM
2293 * exit. This is okay, since 0x67 covers everything except
2294 * the IO bitmap and have have code to handle the IO bitmap
2295 * being lost after a VM exit.
2296 */
2297 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2298
Avi Kivity6aa8b732006-12-10 02:21:36 -08002299 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2300 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002301
Nadav Har'Eld462b812011-05-24 15:26:10 +03002302 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303 }
Feng Wu28b835d2015-09-18 22:29:54 +08002304
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002305 /* Setup TSC multiplier */
2306 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002307 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2308 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002309
Feng Wu28b835d2015-09-18 22:29:54 +08002310 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002311 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002312}
2313
2314static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2315{
2316 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2317
2318 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002319 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2320 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002321 return;
2322
2323 /* Set SN when the vCPU is preempted */
2324 if (vcpu->preempted)
2325 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002326}
2327
2328static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2329{
Feng Wu28b835d2015-09-18 22:29:54 +08002330 vmx_vcpu_pi_put(vcpu);
2331
Avi Kivitya9b21b62008-06-24 11:48:49 +03002332 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002333}
2334
Wanpeng Lif244dee2017-07-20 01:11:54 -07002335static bool emulation_required(struct kvm_vcpu *vcpu)
2336{
2337 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2338}
2339
Avi Kivityedcafe32009-12-30 18:07:40 +02002340static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2341
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002342/*
2343 * Return the cr0 value that a nested guest would read. This is a combination
2344 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2345 * its hypervisor (cr0_read_shadow).
2346 */
2347static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2348{
2349 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2350 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2351}
2352static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2353{
2354 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2355 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2356}
2357
Avi Kivity6aa8b732006-12-10 02:21:36 -08002358static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2359{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002360 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002361
Avi Kivity6de12732011-03-07 12:51:22 +02002362 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2363 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2364 rflags = vmcs_readl(GUEST_RFLAGS);
2365 if (to_vmx(vcpu)->rmode.vm86_active) {
2366 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2367 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2368 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2369 }
2370 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002371 }
Avi Kivity6de12732011-03-07 12:51:22 +02002372 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002373}
2374
2375static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2376{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002377 unsigned long old_rflags = vmx_get_rflags(vcpu);
2378
Avi Kivity6de12732011-03-07 12:51:22 +02002379 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2380 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002381 if (to_vmx(vcpu)->rmode.vm86_active) {
2382 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002383 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002384 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002385 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002386
2387 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2388 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002389}
2390
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002391static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002392{
2393 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2394 int ret = 0;
2395
2396 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002397 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002398 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002399 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002400
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002401 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002402}
2403
2404static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2405{
2406 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2407 u32 interruptibility = interruptibility_old;
2408
2409 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2410
Jan Kiszka48005f62010-02-19 19:38:07 +01002411 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002412 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002413 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002414 interruptibility |= GUEST_INTR_STATE_STI;
2415
2416 if ((interruptibility != interruptibility_old))
2417 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2418}
2419
Avi Kivity6aa8b732006-12-10 02:21:36 -08002420static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2421{
2422 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002423
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002424 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002425 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002426 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427
Glauber Costa2809f5d2009-05-12 16:21:05 -04002428 /* skipping an emulated instruction also counts */
2429 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002430}
2431
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002432static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2433 unsigned long exit_qual)
2434{
2435 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2436 unsigned int nr = vcpu->arch.exception.nr;
2437 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2438
2439 if (vcpu->arch.exception.has_error_code) {
2440 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2441 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2442 }
2443
2444 if (kvm_exception_is_soft(nr))
2445 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2446 else
2447 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2448
2449 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2450 vmx_get_nmi_mask(vcpu))
2451 intr_info |= INTR_INFO_UNBLOCK_NMI;
2452
2453 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2454}
2455
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002456/*
2457 * KVM wants to inject page-faults which it got to the guest. This function
2458 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002459 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002460static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002461{
2462 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002463 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002464
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002465 if (nr == PF_VECTOR) {
2466 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002467 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002468 return 1;
2469 }
2470 /*
2471 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2472 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2473 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2474 * can be written only when inject_pending_event runs. This should be
2475 * conditional on a new capability---if the capability is disabled,
2476 * kvm_multiple_exception would write the ancillary information to
2477 * CR2 or DR6, for backwards ABI-compatibility.
2478 */
2479 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2480 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002481 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002482 return 1;
2483 }
2484 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002485 if (vmcs12->exception_bitmap & (1u << nr)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002486 if (nr == DB_VECTOR)
2487 *exit_qual = vcpu->arch.dr6;
2488 else
2489 *exit_qual = 0;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002490 return 1;
2491 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002492 }
2493
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002494 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002495}
2496
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002497static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002498{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002499 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002500 unsigned nr = vcpu->arch.exception.nr;
2501 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002502 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002503 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002504
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002505 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002506 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002507 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2508 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002509
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002510 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002511 int inc_eip = 0;
2512 if (kvm_exception_is_soft(nr))
2513 inc_eip = vcpu->arch.event_exit_inst_len;
2514 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002515 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002516 return;
2517 }
2518
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002519 if (kvm_exception_is_soft(nr)) {
2520 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2521 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002522 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2523 } else
2524 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2525
2526 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002527}
2528
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002529static bool vmx_rdtscp_supported(void)
2530{
2531 return cpu_has_vmx_rdtscp();
2532}
2533
Mao, Junjiead756a12012-07-02 01:18:48 +00002534static bool vmx_invpcid_supported(void)
2535{
2536 return cpu_has_vmx_invpcid() && enable_ept;
2537}
2538
Avi Kivity6aa8b732006-12-10 02:21:36 -08002539/*
Eddie Donga75beee2007-05-17 18:55:15 +03002540 * Swap MSR entry in host/guest MSR entry array.
2541 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002542static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002543{
Avi Kivity26bb0982009-09-07 11:14:12 +03002544 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002545
2546 tmp = vmx->guest_msrs[to];
2547 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2548 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002549}
2550
Yang Zhang8d146952013-01-25 10:18:50 +08002551static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2552{
2553 unsigned long *msr_bitmap;
2554
Wincy Van670125b2015-03-04 14:31:56 +08002555 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002556 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002557 else if (cpu_has_secondary_exec_ctrls() &&
2558 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2559 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002560 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2561 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002562 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2563 else
2564 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2565 } else {
2566 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002567 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2568 else
2569 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002570 }
Yang Zhang8d146952013-01-25 10:18:50 +08002571 } else {
2572 if (is_long_mode(vcpu))
2573 msr_bitmap = vmx_msr_bitmap_longmode;
2574 else
2575 msr_bitmap = vmx_msr_bitmap_legacy;
2576 }
2577
2578 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2579}
2580
Eddie Donga75beee2007-05-17 18:55:15 +03002581/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002582 * Set up the vmcs to automatically save and restore system
2583 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2584 * mode, as fiddling with msrs is very expensive.
2585 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002586static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002587{
Avi Kivity26bb0982009-09-07 11:14:12 +03002588 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002589
Eddie Donga75beee2007-05-17 18:55:15 +03002590 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002591#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002592 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002593 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002594 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002595 move_msr_up(vmx, index, save_nmsrs++);
2596 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002597 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002598 move_msr_up(vmx, index, save_nmsrs++);
2599 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002600 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002601 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002602 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02002603 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002604 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002605 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002606 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002607 * if efer.sce is enabled.
2608 */
Brian Gerst8c065852010-07-17 09:03:26 -04002609 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002610 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002611 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002612 }
Eddie Donga75beee2007-05-17 18:55:15 +03002613#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002614 index = __find_msr_index(vmx, MSR_EFER);
2615 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002616 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002617
Avi Kivity26bb0982009-09-07 11:14:12 +03002618 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002619
Yang Zhang8d146952013-01-25 10:18:50 +08002620 if (cpu_has_vmx_msr_bitmap())
2621 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002622}
2623
2624/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002625 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002626 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2627 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002629static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002630{
2631 u64 host_tsc, tsc_offset;
2632
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002633 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002635 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636}
2637
2638/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002639 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002641static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002643 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002644 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002645 * We're here if L1 chose not to trap WRMSR to TSC. According
2646 * to the spec, this should set L1's TSC; The offset that L1
2647 * set for L2 remains unchanged, and still needs to be added
2648 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002649 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002650 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002651 /* recalculate vmcs02.TSC_OFFSET: */
2652 vmcs12 = get_vmcs12(vcpu);
2653 vmcs_write64(TSC_OFFSET, offset +
2654 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2655 vmcs12->tsc_offset : 0));
2656 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002657 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2658 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002659 vmcs_write64(TSC_OFFSET, offset);
2660 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661}
2662
Nadav Har'El801d3422011-05-25 23:02:23 +03002663/*
2664 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2665 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2666 * all guests if the "nested" module option is off, and can also be disabled
2667 * for a single guest by disabling its VMX cpuid bit.
2668 */
2669static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2670{
Radim Krčmářd6321d42017-08-05 00:12:49 +02002671 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03002672}
2673
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002675 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2676 * returned for the various VMX controls MSRs when nested VMX is enabled.
2677 * The same values should also be used to verify that vmcs12 control fields are
2678 * valid during nested entry from L1 to L2.
2679 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2680 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2681 * bit in the high half is on if the corresponding bit in the control field
2682 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002683 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002684static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002685{
2686 /*
2687 * Note that as a general rule, the high half of the MSRs (bits in
2688 * the control fields which may be 1) should be initialized by the
2689 * intersection of the underlying hardware's MSR (i.e., features which
2690 * can be supported) and the list of features we want to expose -
2691 * because they are known to be properly supported in our code.
2692 * Also, usually, the low half of the MSRs (bits which must be 1) can
2693 * be set to 0, meaning that L1 may turn off any of these bits. The
2694 * reason is that if one of these bits is necessary, it will appear
2695 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2696 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002697 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002698 * These rules have exceptions below.
2699 */
2700
2701 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002702 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002703 vmx->nested.nested_vmx_pinbased_ctls_low,
2704 vmx->nested.nested_vmx_pinbased_ctls_high);
2705 vmx->nested.nested_vmx_pinbased_ctls_low |=
2706 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2707 vmx->nested.nested_vmx_pinbased_ctls_high &=
2708 PIN_BASED_EXT_INTR_MASK |
2709 PIN_BASED_NMI_EXITING |
2710 PIN_BASED_VIRTUAL_NMIS;
2711 vmx->nested.nested_vmx_pinbased_ctls_high |=
2712 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002713 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002714 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002715 vmx->nested.nested_vmx_pinbased_ctls_high |=
2716 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002717
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002718 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002719 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002720 vmx->nested.nested_vmx_exit_ctls_low,
2721 vmx->nested.nested_vmx_exit_ctls_high);
2722 vmx->nested.nested_vmx_exit_ctls_low =
2723 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002724
Wincy Vanb9c237b2015-02-03 23:56:30 +08002725 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002726#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002727 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002728#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002729 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002730 vmx->nested.nested_vmx_exit_ctls_high |=
2731 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002732 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002733 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2734
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002735 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002737
Jan Kiszka2996fca2014-06-16 13:59:43 +02002738 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002739 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002740
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002741 /* entry controls */
2742 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002743 vmx->nested.nested_vmx_entry_ctls_low,
2744 vmx->nested.nested_vmx_entry_ctls_high);
2745 vmx->nested.nested_vmx_entry_ctls_low =
2746 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2747 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002748#ifdef CONFIG_X86_64
2749 VM_ENTRY_IA32E_MODE |
2750#endif
2751 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002752 vmx->nested.nested_vmx_entry_ctls_high |=
2753 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002754 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002755 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002756
Jan Kiszka2996fca2014-06-16 13:59:43 +02002757 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002758 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002759
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002760 /* cpu-based controls */
2761 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002762 vmx->nested.nested_vmx_procbased_ctls_low,
2763 vmx->nested.nested_vmx_procbased_ctls_high);
2764 vmx->nested.nested_vmx_procbased_ctls_low =
2765 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2766 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002767 CPU_BASED_VIRTUAL_INTR_PENDING |
2768 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002769 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2770 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2771 CPU_BASED_CR3_STORE_EXITING |
2772#ifdef CONFIG_X86_64
2773 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2774#endif
2775 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002776 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2777 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2778 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2779 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002780 /*
2781 * We can allow some features even when not supported by the
2782 * hardware. For example, L1 can specify an MSR bitmap - and we
2783 * can use it to avoid exits to L1 - even when L0 runs L2
2784 * without MSR bitmaps.
2785 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002786 vmx->nested.nested_vmx_procbased_ctls_high |=
2787 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002788 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002789
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002790 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002791 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002792 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2793
Paolo Bonzini80154d72017-08-24 13:55:35 +02002794 /*
2795 * secondary cpu-based controls. Do not include those that
2796 * depend on CPUID bits, they are added later by vmx_cpuid_update.
2797 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002798 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002799 vmx->nested.nested_vmx_secondary_ctls_low,
2800 vmx->nested.nested_vmx_secondary_ctls_high);
2801 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2802 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002803 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002804 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002805 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002806 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002807 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02002808 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002809
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002810 if (enable_ept) {
2811 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002812 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002813 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002814 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002815 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002816 if (cpu_has_vmx_ept_execute_only())
2817 vmx->nested.nested_vmx_ept_caps |=
2818 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002819 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002820 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002821 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2822 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002823 if (enable_ept_ad_bits) {
2824 vmx->nested.nested_vmx_secondary_ctls_high |=
2825 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002826 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002827 }
David Hildenbrand1c13bff2017-08-24 20:51:33 +02002828 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002829
Bandan Das27c42a12017-08-03 15:54:42 -04002830 if (cpu_has_vmx_vmfunc()) {
2831 vmx->nested.nested_vmx_secondary_ctls_high |=
2832 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04002833 /*
2834 * Advertise EPTP switching unconditionally
2835 * since we emulate it
2836 */
2837 vmx->nested.nested_vmx_vmfunc_controls =
2838 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04002839 }
2840
Paolo Bonzinief697a72016-03-18 16:58:38 +01002841 /*
2842 * Old versions of KVM use the single-context version without
2843 * checking for support, so declare that it is supported even
2844 * though it is treated as global context. The alternative is
2845 * not failing the single-context invvpid, and it is worse.
2846 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002847 if (enable_vpid) {
2848 vmx->nested.nested_vmx_secondary_ctls_high |=
2849 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002850 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002851 VMX_VPID_EXTENT_SUPPORTED_MASK;
David Hildenbrand1c13bff2017-08-24 20:51:33 +02002852 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002853
Radim Krčmář0790ec12015-03-17 14:02:32 +01002854 if (enable_unrestricted_guest)
2855 vmx->nested.nested_vmx_secondary_ctls_high |=
2856 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2857
Jan Kiszkac18911a2013-03-13 16:06:41 +01002858 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002859 rdmsr(MSR_IA32_VMX_MISC,
2860 vmx->nested.nested_vmx_misc_low,
2861 vmx->nested.nested_vmx_misc_high);
2862 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2863 vmx->nested.nested_vmx_misc_low |=
2864 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002865 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002866 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002867
2868 /*
2869 * This MSR reports some information about VMX support. We
2870 * should return information about the VMX we emulate for the
2871 * guest, and the VMCS structure we give it - not about the
2872 * VMX support of the underlying hardware.
2873 */
2874 vmx->nested.nested_vmx_basic =
2875 VMCS12_REVISION |
2876 VMX_BASIC_TRUE_CTLS |
2877 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2878 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2879
2880 if (cpu_has_vmx_basic_inout())
2881 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2882
2883 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002884 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002885 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2886 * We picked the standard core2 setting.
2887 */
2888#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2889#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2890 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002891 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002892
2893 /* These MSRs specify bits which the guest must keep fixed off. */
2894 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2895 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002896
2897 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2898 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002899}
2900
David Matlack38991522016-11-29 18:14:08 -08002901/*
2902 * if fixed0[i] == 1: val[i] must be 1
2903 * if fixed1[i] == 0: val[i] must be 0
2904 */
2905static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2906{
2907 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002908}
2909
2910static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2911{
David Matlack38991522016-11-29 18:14:08 -08002912 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002913}
2914
2915static inline u64 vmx_control_msr(u32 low, u32 high)
2916{
2917 return low | ((u64)high << 32);
2918}
2919
David Matlack62cc6b9d2016-11-29 18:14:07 -08002920static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2921{
2922 superset &= mask;
2923 subset &= mask;
2924
2925 return (superset | subset) == superset;
2926}
2927
2928static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2929{
2930 const u64 feature_and_reserved =
2931 /* feature (except bit 48; see below) */
2932 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2933 /* reserved */
2934 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2935 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2936
2937 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2938 return -EINVAL;
2939
2940 /*
2941 * KVM does not emulate a version of VMX that constrains physical
2942 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2943 */
2944 if (data & BIT_ULL(48))
2945 return -EINVAL;
2946
2947 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2948 vmx_basic_vmcs_revision_id(data))
2949 return -EINVAL;
2950
2951 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2952 return -EINVAL;
2953
2954 vmx->nested.nested_vmx_basic = data;
2955 return 0;
2956}
2957
2958static int
2959vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2960{
2961 u64 supported;
2962 u32 *lowp, *highp;
2963
2964 switch (msr_index) {
2965 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2966 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2967 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2968 break;
2969 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2970 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2971 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2972 break;
2973 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2974 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2975 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2976 break;
2977 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2978 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2979 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2980 break;
2981 case MSR_IA32_VMX_PROCBASED_CTLS2:
2982 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2983 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2984 break;
2985 default:
2986 BUG();
2987 }
2988
2989 supported = vmx_control_msr(*lowp, *highp);
2990
2991 /* Check must-be-1 bits are still 1. */
2992 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2993 return -EINVAL;
2994
2995 /* Check must-be-0 bits are still 0. */
2996 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2997 return -EINVAL;
2998
2999 *lowp = data;
3000 *highp = data >> 32;
3001 return 0;
3002}
3003
3004static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3005{
3006 const u64 feature_and_reserved_bits =
3007 /* feature */
3008 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3009 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3010 /* reserved */
3011 GENMASK_ULL(13, 9) | BIT_ULL(31);
3012 u64 vmx_misc;
3013
3014 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3015 vmx->nested.nested_vmx_misc_high);
3016
3017 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3018 return -EINVAL;
3019
3020 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3021 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3022 vmx_misc_preemption_timer_rate(data) !=
3023 vmx_misc_preemption_timer_rate(vmx_misc))
3024 return -EINVAL;
3025
3026 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3027 return -EINVAL;
3028
3029 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3030 return -EINVAL;
3031
3032 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3033 return -EINVAL;
3034
3035 vmx->nested.nested_vmx_misc_low = data;
3036 vmx->nested.nested_vmx_misc_high = data >> 32;
3037 return 0;
3038}
3039
3040static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3041{
3042 u64 vmx_ept_vpid_cap;
3043
3044 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3045 vmx->nested.nested_vmx_vpid_caps);
3046
3047 /* Every bit is either reserved or a feature bit. */
3048 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3049 return -EINVAL;
3050
3051 vmx->nested.nested_vmx_ept_caps = data;
3052 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3053 return 0;
3054}
3055
3056static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3057{
3058 u64 *msr;
3059
3060 switch (msr_index) {
3061 case MSR_IA32_VMX_CR0_FIXED0:
3062 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3063 break;
3064 case MSR_IA32_VMX_CR4_FIXED0:
3065 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3066 break;
3067 default:
3068 BUG();
3069 }
3070
3071 /*
3072 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3073 * must be 1 in the restored value.
3074 */
3075 if (!is_bitwise_subset(data, *msr, -1ULL))
3076 return -EINVAL;
3077
3078 *msr = data;
3079 return 0;
3080}
3081
3082/*
3083 * Called when userspace is restoring VMX MSRs.
3084 *
3085 * Returns 0 on success, non-0 otherwise.
3086 */
3087static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3088{
3089 struct vcpu_vmx *vmx = to_vmx(vcpu);
3090
3091 switch (msr_index) {
3092 case MSR_IA32_VMX_BASIC:
3093 return vmx_restore_vmx_basic(vmx, data);
3094 case MSR_IA32_VMX_PINBASED_CTLS:
3095 case MSR_IA32_VMX_PROCBASED_CTLS:
3096 case MSR_IA32_VMX_EXIT_CTLS:
3097 case MSR_IA32_VMX_ENTRY_CTLS:
3098 /*
3099 * The "non-true" VMX capability MSRs are generated from the
3100 * "true" MSRs, so we do not support restoring them directly.
3101 *
3102 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3103 * should restore the "true" MSRs with the must-be-1 bits
3104 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3105 * DEFAULT SETTINGS".
3106 */
3107 return -EINVAL;
3108 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3109 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3110 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3111 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3112 case MSR_IA32_VMX_PROCBASED_CTLS2:
3113 return vmx_restore_control_msr(vmx, msr_index, data);
3114 case MSR_IA32_VMX_MISC:
3115 return vmx_restore_vmx_misc(vmx, data);
3116 case MSR_IA32_VMX_CR0_FIXED0:
3117 case MSR_IA32_VMX_CR4_FIXED0:
3118 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3119 case MSR_IA32_VMX_CR0_FIXED1:
3120 case MSR_IA32_VMX_CR4_FIXED1:
3121 /*
3122 * These MSRs are generated based on the vCPU's CPUID, so we
3123 * do not support restoring them directly.
3124 */
3125 return -EINVAL;
3126 case MSR_IA32_VMX_EPT_VPID_CAP:
3127 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3128 case MSR_IA32_VMX_VMCS_ENUM:
3129 vmx->nested.nested_vmx_vmcs_enum = data;
3130 return 0;
3131 default:
3132 /*
3133 * The rest of the VMX capability MSRs do not support restore.
3134 */
3135 return -EINVAL;
3136 }
3137}
3138
Jan Kiszkacae50132014-01-04 18:47:22 +01003139/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003140static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3141{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003142 struct vcpu_vmx *vmx = to_vmx(vcpu);
3143
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003144 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003145 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003146 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003147 break;
3148 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3149 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003150 *pdata = vmx_control_msr(
3151 vmx->nested.nested_vmx_pinbased_ctls_low,
3152 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003153 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3154 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003155 break;
3156 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3157 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003158 *pdata = vmx_control_msr(
3159 vmx->nested.nested_vmx_procbased_ctls_low,
3160 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003161 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3162 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003163 break;
3164 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3165 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003166 *pdata = vmx_control_msr(
3167 vmx->nested.nested_vmx_exit_ctls_low,
3168 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003169 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3170 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003171 break;
3172 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3173 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003174 *pdata = vmx_control_msr(
3175 vmx->nested.nested_vmx_entry_ctls_low,
3176 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003177 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3178 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003179 break;
3180 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003181 *pdata = vmx_control_msr(
3182 vmx->nested.nested_vmx_misc_low,
3183 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003184 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003185 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003186 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003187 break;
3188 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003189 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003190 break;
3191 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003192 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003193 break;
3194 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003195 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003196 break;
3197 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003198 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003199 break;
3200 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003201 *pdata = vmx_control_msr(
3202 vmx->nested.nested_vmx_secondary_ctls_low,
3203 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003204 break;
3205 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003206 *pdata = vmx->nested.nested_vmx_ept_caps |
3207 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003208 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003209 case MSR_IA32_VMX_VMFUNC:
3210 *pdata = vmx->nested.nested_vmx_vmfunc_controls;
3211 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003212 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003213 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003214 }
3215
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003216 return 0;
3217}
3218
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003219static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3220 uint64_t val)
3221{
3222 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3223
3224 return !(val & ~valid_bits);
3225}
3226
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003227/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228 * Reads an msr value (of 'msr_index') into 'pdata'.
3229 * Returns 0 on success, non-0 otherwise.
3230 * Assumes vcpu_load() was already called.
3231 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003232static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233{
Avi Kivity26bb0982009-09-07 11:14:12 +03003234 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003236 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003237#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003238 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003239 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240 break;
3241 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003242 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003244 case MSR_KERNEL_GS_BASE:
3245 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003246 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003247 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003248#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003249 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003250 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303251 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003252 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 break;
3254 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003255 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003256 break;
3257 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003258 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 break;
3260 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003261 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003263 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003264 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003265 (!msr_info->host_initiated &&
3266 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003267 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003268 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003269 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003270 case MSR_IA32_MCG_EXT_CTL:
3271 if (!msr_info->host_initiated &&
3272 !(to_vmx(vcpu)->msr_ia32_feature_control &
3273 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003274 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003275 msr_info->data = vcpu->arch.mcg_ext_ctl;
3276 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003277 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003278 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003279 break;
3280 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3281 if (!nested_vmx_allowed(vcpu))
3282 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003283 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003284 case MSR_IA32_XSS:
3285 if (!vmx_xsaves_supported())
3286 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003287 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003288 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003289 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003290 if (!msr_info->host_initiated &&
3291 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003292 return 1;
3293 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003295 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003296 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003297 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003298 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003300 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301 }
3302
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303 return 0;
3304}
3305
Jan Kiszkacae50132014-01-04 18:47:22 +01003306static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3307
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308/*
3309 * Writes msr value into into the appropriate "register".
3310 * Returns 0 on success, non-0 otherwise.
3311 * Assumes vcpu_load() was already called.
3312 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003313static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003315 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003316 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003317 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003318 u32 msr_index = msr_info->index;
3319 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003320
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003322 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003323 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003324 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003325#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003326 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003327 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328 vmcs_writel(GUEST_FS_BASE, data);
3329 break;
3330 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003331 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003332 vmcs_writel(GUEST_GS_BASE, data);
3333 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003334 case MSR_KERNEL_GS_BASE:
3335 vmx_load_host_state(vmx);
3336 vmx->msr_guest_kernel_gs_base = data;
3337 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003338#endif
3339 case MSR_IA32_SYSENTER_CS:
3340 vmcs_write32(GUEST_SYSENTER_CS, data);
3341 break;
3342 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003343 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003344 break;
3345 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003346 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003347 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003348 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003349 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003350 (!msr_info->host_initiated &&
3351 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003352 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08003353 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07003354 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003356 vmcs_write64(GUEST_BNDCFGS, data);
3357 break;
3358 case MSR_IA32_TSC:
3359 kvm_write_tsc(vcpu, msr_info);
3360 break;
3361 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003362 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003363 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3364 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003365 vmcs_write64(GUEST_IA32_PAT, data);
3366 vcpu->arch.pat = data;
3367 break;
3368 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003369 ret = kvm_set_msr_common(vcpu, msr_info);
3370 break;
Will Auldba904632012-11-29 12:42:50 -08003371 case MSR_IA32_TSC_ADJUST:
3372 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003373 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003374 case MSR_IA32_MCG_EXT_CTL:
3375 if ((!msr_info->host_initiated &&
3376 !(to_vmx(vcpu)->msr_ia32_feature_control &
3377 FEATURE_CONTROL_LMCE)) ||
3378 (data & ~MCG_EXT_CTL_LMCE_EN))
3379 return 1;
3380 vcpu->arch.mcg_ext_ctl = data;
3381 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003382 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003383 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003384 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003385 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3386 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003387 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003388 if (msr_info->host_initiated && data == 0)
3389 vmx_leave_nested(vcpu);
3390 break;
3391 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003392 if (!msr_info->host_initiated)
3393 return 1; /* they are read-only */
3394 if (!nested_vmx_allowed(vcpu))
3395 return 1;
3396 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003397 case MSR_IA32_XSS:
3398 if (!vmx_xsaves_supported())
3399 return 1;
3400 /*
3401 * The only supported bit as of Skylake is bit 8, but
3402 * it is not supported on KVM.
3403 */
3404 if (data != 0)
3405 return 1;
3406 vcpu->arch.ia32_xss = data;
3407 if (vcpu->arch.ia32_xss != host_xss)
3408 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3409 vcpu->arch.ia32_xss, host_xss);
3410 else
3411 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3412 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003413 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003414 if (!msr_info->host_initiated &&
3415 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003416 return 1;
3417 /* Check reserved bit, higher 32 bits should be zero */
3418 if ((data >> 32) != 0)
3419 return 1;
3420 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003421 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003422 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003423 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003424 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003425 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003426 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3427 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003428 ret = kvm_set_shared_msr(msr->index, msr->data,
3429 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003430 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003431 if (ret)
3432 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003433 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003434 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003436 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437 }
3438
Eddie Dong2cc51562007-05-21 07:28:09 +03003439 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003440}
3441
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003442static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003444 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3445 switch (reg) {
3446 case VCPU_REGS_RSP:
3447 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3448 break;
3449 case VCPU_REGS_RIP:
3450 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3451 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003452 case VCPU_EXREG_PDPTR:
3453 if (enable_ept)
3454 ept_save_pdptrs(vcpu);
3455 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003456 default:
3457 break;
3458 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003459}
3460
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461static __init int cpu_has_kvm_support(void)
3462{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003463 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003464}
3465
3466static __init int vmx_disabled_by_bios(void)
3467{
3468 u64 msr;
3469
3470 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003471 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003472 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003473 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3474 && tboot_enabled())
3475 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003476 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003477 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003478 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003479 && !tboot_enabled()) {
3480 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003481 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003482 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003483 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003484 /* launched w/o TXT and VMX disabled */
3485 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3486 && !tboot_enabled())
3487 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003488 }
3489
3490 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003491}
3492
Dongxiao Xu7725b892010-05-11 18:29:38 +08003493static void kvm_cpu_vmxon(u64 addr)
3494{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003495 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003496 intel_pt_handle_vmx(1);
3497
Dongxiao Xu7725b892010-05-11 18:29:38 +08003498 asm volatile (ASM_VMX_VMXON_RAX
3499 : : "a"(&addr), "m"(addr)
3500 : "memory", "cc");
3501}
3502
Radim Krčmář13a34e02014-08-28 15:13:03 +02003503static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504{
3505 int cpu = raw_smp_processor_id();
3506 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003507 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003509 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003510 return -EBUSY;
3511
Nadav Har'Eld462b812011-05-24 15:26:10 +03003512 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003513 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3514 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003515
3516 /*
3517 * Now we can enable the vmclear operation in kdump
3518 * since the loaded_vmcss_on_cpu list on this cpu
3519 * has been initialized.
3520 *
3521 * Though the cpu is not in VMX operation now, there
3522 * is no problem to enable the vmclear operation
3523 * for the loaded_vmcss_on_cpu list is empty!
3524 */
3525 crash_enable_local_vmclear(cpu);
3526
Avi Kivity6aa8b732006-12-10 02:21:36 -08003527 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003528
3529 test_bits = FEATURE_CONTROL_LOCKED;
3530 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3531 if (tboot_enabled())
3532 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3533
3534 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003536 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3537 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003538 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02003539 if (enable_ept)
3540 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003541
3542 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543}
3544
Nadav Har'Eld462b812011-05-24 15:26:10 +03003545static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003546{
3547 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003548 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003549
Nadav Har'Eld462b812011-05-24 15:26:10 +03003550 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3551 loaded_vmcss_on_cpu_link)
3552 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003553}
3554
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003555
3556/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3557 * tricks.
3558 */
3559static void kvm_cpu_vmxoff(void)
3560{
3561 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003562
3563 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003564 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003565}
3566
Radim Krčmář13a34e02014-08-28 15:13:03 +02003567static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003568{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003569 vmclear_local_loaded_vmcss();
3570 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003571}
3572
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003573static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003574 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003575{
3576 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003577 u32 ctl = ctl_min | ctl_opt;
3578
3579 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3580
3581 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3582 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3583
3584 /* Ensure minimum (required) set of control bits are supported. */
3585 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003586 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003587
3588 *result = ctl;
3589 return 0;
3590}
3591
Avi Kivity110312c2010-12-21 12:54:20 +02003592static __init bool allow_1_setting(u32 msr, u32 ctl)
3593{
3594 u32 vmx_msr_low, vmx_msr_high;
3595
3596 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3597 return vmx_msr_high & ctl;
3598}
3599
Yang, Sheng002c7f72007-07-31 14:23:01 +03003600static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003601{
3602 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003603 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003604 u32 _pin_based_exec_control = 0;
3605 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003606 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003607 u32 _vmexit_control = 0;
3608 u32 _vmentry_control = 0;
3609
Raghavendra K T10166742012-02-07 23:19:20 +05303610 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003611#ifdef CONFIG_X86_64
3612 CPU_BASED_CR8_LOAD_EXITING |
3613 CPU_BASED_CR8_STORE_EXITING |
3614#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003615 CPU_BASED_CR3_LOAD_EXITING |
3616 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003617 CPU_BASED_USE_IO_BITMAPS |
3618 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003619 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003620 CPU_BASED_INVLPG_EXITING |
3621 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003622
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003623 if (!kvm_mwait_in_guest())
3624 min |= CPU_BASED_MWAIT_EXITING |
3625 CPU_BASED_MONITOR_EXITING;
3626
Sheng Yangf78e0e22007-10-29 09:40:42 +08003627 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003628 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003629 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003630 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3631 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003632 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003633#ifdef CONFIG_X86_64
3634 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3635 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3636 ~CPU_BASED_CR8_STORE_EXITING;
3637#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003638 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003639 min2 = 0;
3640 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003641 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003642 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003643 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003644 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003645 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003646 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003647 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003648 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003649 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003650 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003651 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003652 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02003653 SECONDARY_EXEC_RDSEED_EXITING |
3654 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003655 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04003656 SECONDARY_EXEC_TSC_SCALING |
3657 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08003658 if (adjust_vmx_controls(min2, opt2,
3659 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003660 &_cpu_based_2nd_exec_control) < 0)
3661 return -EIO;
3662 }
3663#ifndef CONFIG_X86_64
3664 if (!(_cpu_based_2nd_exec_control &
3665 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3666 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3667#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003668
3669 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3670 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003671 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003672 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3673 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003674
Sheng Yangd56f5462008-04-25 10:13:16 +08003675 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003676 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3677 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003678 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3679 CPU_BASED_CR3_STORE_EXITING |
3680 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003681 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3682 vmx_capability.ept, vmx_capability.vpid);
3683 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003684
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003685 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003686#ifdef CONFIG_X86_64
3687 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3688#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003689 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003690 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003691 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3692 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003693 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003694
Paolo Bonzini2c828782017-03-27 14:37:28 +02003695 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3696 PIN_BASED_VIRTUAL_NMIS;
3697 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003698 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3699 &_pin_based_exec_control) < 0)
3700 return -EIO;
3701
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003702 if (cpu_has_broken_vmx_preemption_timer())
3703 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003704 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003705 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003706 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3707
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003708 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003709 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003710 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3711 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003712 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003713
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003714 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003715
3716 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3717 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003718 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003719
3720#ifdef CONFIG_X86_64
3721 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3722 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003723 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003724#endif
3725
3726 /* Require Write-Back (WB) memory type for VMCS accesses. */
3727 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003728 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003729
Yang, Sheng002c7f72007-07-31 14:23:01 +03003730 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003731 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003732 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003733 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003734
Yang, Sheng002c7f72007-07-31 14:23:01 +03003735 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3736 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003737 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003738 vmcs_conf->vmexit_ctrl = _vmexit_control;
3739 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003740
Avi Kivity110312c2010-12-21 12:54:20 +02003741 cpu_has_load_ia32_efer =
3742 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3743 VM_ENTRY_LOAD_IA32_EFER)
3744 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3745 VM_EXIT_LOAD_IA32_EFER);
3746
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003747 cpu_has_load_perf_global_ctrl =
3748 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3749 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3750 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3751 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3752
3753 /*
3754 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003755 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003756 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3757 *
3758 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3759 *
3760 * AAK155 (model 26)
3761 * AAP115 (model 30)
3762 * AAT100 (model 37)
3763 * BC86,AAY89,BD102 (model 44)
3764 * BA97 (model 46)
3765 *
3766 */
3767 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3768 switch (boot_cpu_data.x86_model) {
3769 case 26:
3770 case 30:
3771 case 37:
3772 case 44:
3773 case 46:
3774 cpu_has_load_perf_global_ctrl = false;
3775 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3776 "does not work properly. Using workaround\n");
3777 break;
3778 default:
3779 break;
3780 }
3781 }
3782
Borislav Petkov782511b2016-04-04 22:25:03 +02003783 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003784 rdmsrl(MSR_IA32_XSS, host_xss);
3785
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003786 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003787}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788
3789static struct vmcs *alloc_vmcs_cpu(int cpu)
3790{
3791 int node = cpu_to_node(cpu);
3792 struct page *pages;
3793 struct vmcs *vmcs;
3794
Vlastimil Babka96db8002015-09-08 15:03:50 -07003795 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003796 if (!pages)
3797 return NULL;
3798 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003799 memset(vmcs, 0, vmcs_config.size);
3800 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003801 return vmcs;
3802}
3803
3804static struct vmcs *alloc_vmcs(void)
3805{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003806 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003807}
3808
3809static void free_vmcs(struct vmcs *vmcs)
3810{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003811 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003812}
3813
Nadav Har'Eld462b812011-05-24 15:26:10 +03003814/*
3815 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3816 */
3817static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3818{
3819 if (!loaded_vmcs->vmcs)
3820 return;
3821 loaded_vmcs_clear(loaded_vmcs);
3822 free_vmcs(loaded_vmcs->vmcs);
3823 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003824 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003825}
3826
Sam Ravnborg39959582007-06-01 00:47:13 -07003827static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828{
3829 int cpu;
3830
Zachary Amsden3230bb42009-09-29 11:38:37 -10003831 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003832 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003833 per_cpu(vmxarea, cpu) = NULL;
3834 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003835}
3836
Jim Mattson85fd5142017-07-07 12:51:41 -07003837enum vmcs_field_type {
3838 VMCS_FIELD_TYPE_U16 = 0,
3839 VMCS_FIELD_TYPE_U64 = 1,
3840 VMCS_FIELD_TYPE_U32 = 2,
3841 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3842};
3843
3844static inline int vmcs_field_type(unsigned long field)
3845{
3846 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3847 return VMCS_FIELD_TYPE_U32;
3848 return (field >> 13) & 0x3 ;
3849}
3850
3851static inline int vmcs_field_readonly(unsigned long field)
3852{
3853 return (((field >> 10) & 0x3) == 1);
3854}
3855
Bandan Dasfe2b2012014-04-21 15:20:14 -04003856static void init_vmcs_shadow_fields(void)
3857{
3858 int i, j;
3859
3860 /* No checks for read only fields yet */
3861
3862 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3863 switch (shadow_read_write_fields[i]) {
3864 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003865 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003866 continue;
3867 break;
3868 default:
3869 break;
3870 }
3871
3872 if (j < i)
3873 shadow_read_write_fields[j] =
3874 shadow_read_write_fields[i];
3875 j++;
3876 }
3877 max_shadow_read_write_fields = j;
3878
3879 /* shadowed fields guest access without vmexit */
3880 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003881 unsigned long field = shadow_read_write_fields[i];
3882
3883 clear_bit(field, vmx_vmwrite_bitmap);
3884 clear_bit(field, vmx_vmread_bitmap);
3885 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3886 clear_bit(field + 1, vmx_vmwrite_bitmap);
3887 clear_bit(field + 1, vmx_vmread_bitmap);
3888 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003889 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003890 for (i = 0; i < max_shadow_read_only_fields; i++) {
3891 unsigned long field = shadow_read_only_fields[i];
3892
3893 clear_bit(field, vmx_vmread_bitmap);
3894 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3895 clear_bit(field + 1, vmx_vmread_bitmap);
3896 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003897}
3898
Avi Kivity6aa8b732006-12-10 02:21:36 -08003899static __init int alloc_kvm_area(void)
3900{
3901 int cpu;
3902
Zachary Amsden3230bb42009-09-29 11:38:37 -10003903 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003904 struct vmcs *vmcs;
3905
3906 vmcs = alloc_vmcs_cpu(cpu);
3907 if (!vmcs) {
3908 free_kvm_area();
3909 return -ENOMEM;
3910 }
3911
3912 per_cpu(vmxarea, cpu) = vmcs;
3913 }
3914 return 0;
3915}
3916
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003917static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003918 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003919{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003920 if (!emulate_invalid_guest_state) {
3921 /*
3922 * CS and SS RPL should be equal during guest entry according
3923 * to VMX spec, but in reality it is not always so. Since vcpu
3924 * is in the middle of the transition from real mode to
3925 * protected mode it is safe to assume that RPL 0 is a good
3926 * default value.
3927 */
3928 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003929 save->selector &= ~SEGMENT_RPL_MASK;
3930 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003931 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003932 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003933 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003934}
3935
3936static void enter_pmode(struct kvm_vcpu *vcpu)
3937{
3938 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003939 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003940
Gleb Natapovd99e4152012-12-20 16:57:45 +02003941 /*
3942 * Update real mode segment cache. It may be not up-to-date if sement
3943 * register was written while vcpu was in a guest mode.
3944 */
3945 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3946 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3947 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3948 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3949 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3950 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3951
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003952 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003953
Avi Kivity2fb92db2011-04-27 19:42:18 +03003954 vmx_segment_cache_clear(vmx);
3955
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003956 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003957
3958 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003959 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3960 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003961 vmcs_writel(GUEST_RFLAGS, flags);
3962
Rusty Russell66aee912007-07-17 23:34:16 +10003963 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3964 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003965
3966 update_exception_bitmap(vcpu);
3967
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003968 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3969 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3970 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3971 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3972 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3973 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003974}
3975
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003976static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003977{
Mathias Krause772e0312012-08-30 01:30:19 +02003978 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003979 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003980
Gleb Natapovd99e4152012-12-20 16:57:45 +02003981 var.dpl = 0x3;
3982 if (seg == VCPU_SREG_CS)
3983 var.type = 0x3;
3984
3985 if (!emulate_invalid_guest_state) {
3986 var.selector = var.base >> 4;
3987 var.base = var.base & 0xffff0;
3988 var.limit = 0xffff;
3989 var.g = 0;
3990 var.db = 0;
3991 var.present = 1;
3992 var.s = 1;
3993 var.l = 0;
3994 var.unusable = 0;
3995 var.type = 0x3;
3996 var.avl = 0;
3997 if (save->base & 0xf)
3998 printk_once(KERN_WARNING "kvm: segment base is not "
3999 "paragraph aligned when entering "
4000 "protected mode (seg=%d)", seg);
4001 }
4002
4003 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004004 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004005 vmcs_write32(sf->limit, var.limit);
4006 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004007}
4008
4009static void enter_rmode(struct kvm_vcpu *vcpu)
4010{
4011 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004012 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004013
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004014 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4015 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4016 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4017 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4018 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004019 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4020 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004021
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004022 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004023
Gleb Natapov776e58e2011-03-13 12:34:27 +02004024 /*
4025 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004026 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004027 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004028 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004029 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4030 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004031
Avi Kivity2fb92db2011-04-27 19:42:18 +03004032 vmx_segment_cache_clear(vmx);
4033
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004034 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004035 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004036 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4037
4038 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004039 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004040
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004041 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004042
4043 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004044 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045 update_exception_bitmap(vcpu);
4046
Gleb Natapovd99e4152012-12-20 16:57:45 +02004047 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4048 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4049 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4050 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4051 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4052 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004053
Eddie Dong8668a3c2007-10-10 14:26:45 +08004054 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004055}
4056
Amit Shah401d10d2009-02-20 22:53:37 +05304057static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4058{
4059 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004060 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4061
4062 if (!msr)
4063 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304064
Avi Kivity44ea2b12009-09-06 15:55:37 +03004065 /*
4066 * Force kernel_gs_base reloading before EFER changes, as control
4067 * of this msr depends on is_long_mode().
4068 */
4069 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004070 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304071 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004072 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304073 msr->data = efer;
4074 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004075 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304076
4077 msr->data = efer & ~EFER_LME;
4078 }
4079 setup_msrs(vmx);
4080}
4081
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004082#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004083
4084static void enter_lmode(struct kvm_vcpu *vcpu)
4085{
4086 u32 guest_tr_ar;
4087
Avi Kivity2fb92db2011-04-27 19:42:18 +03004088 vmx_segment_cache_clear(to_vmx(vcpu));
4089
Avi Kivity6aa8b732006-12-10 02:21:36 -08004090 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004091 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004092 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4093 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004094 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004095 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4096 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097 }
Avi Kivityda38f432010-07-06 11:30:49 +03004098 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004099}
4100
4101static void exit_lmode(struct kvm_vcpu *vcpu)
4102{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004103 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004104 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004105}
4106
4107#endif
4108
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004109static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004110{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004111 if (enable_ept) {
4112 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4113 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004114 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004115 } else {
4116 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004117 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004118}
4119
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004120static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4121{
4122 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4123}
4124
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004125static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4126{
4127 if (enable_ept)
4128 vmx_flush_tlb(vcpu);
4129}
4130
Avi Kivitye8467fd2009-12-29 18:43:06 +02004131static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4132{
4133 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4134
4135 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4136 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4137}
4138
Avi Kivityaff48ba2010-12-05 18:56:11 +02004139static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4140{
4141 if (enable_ept && is_paging(vcpu))
4142 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4143 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4144}
4145
Anthony Liguori25c4c272007-04-27 09:29:21 +03004146static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004147{
Avi Kivityfc78f512009-12-07 12:16:48 +02004148 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4149
4150 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4151 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004152}
4153
Sheng Yang14394422008-04-28 12:24:45 +08004154static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4155{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004156 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4157
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004158 if (!test_bit(VCPU_EXREG_PDPTR,
4159 (unsigned long *)&vcpu->arch.regs_dirty))
4160 return;
4161
Sheng Yang14394422008-04-28 12:24:45 +08004162 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004163 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4164 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4165 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4166 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004167 }
4168}
4169
Avi Kivity8f5d5492009-05-31 18:41:29 +03004170static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4171{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004172 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4173
Avi Kivity8f5d5492009-05-31 18:41:29 +03004174 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004175 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4176 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4177 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4178 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004179 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004180
4181 __set_bit(VCPU_EXREG_PDPTR,
4182 (unsigned long *)&vcpu->arch.regs_avail);
4183 __set_bit(VCPU_EXREG_PDPTR,
4184 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004185}
4186
David Matlack38991522016-11-29 18:14:08 -08004187static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4188{
4189 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4190 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4191 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4192
4193 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4194 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4195 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4196 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4197
4198 return fixed_bits_valid(val, fixed0, fixed1);
4199}
4200
4201static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4202{
4203 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4204 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4205
4206 return fixed_bits_valid(val, fixed0, fixed1);
4207}
4208
4209static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4210{
4211 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4212 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4213
4214 return fixed_bits_valid(val, fixed0, fixed1);
4215}
4216
4217/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4218#define nested_guest_cr4_valid nested_cr4_valid
4219#define nested_host_cr4_valid nested_cr4_valid
4220
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004221static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004222
4223static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4224 unsigned long cr0,
4225 struct kvm_vcpu *vcpu)
4226{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004227 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4228 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004229 if (!(cr0 & X86_CR0_PG)) {
4230 /* From paging/starting to nonpaging */
4231 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004232 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004233 (CPU_BASED_CR3_LOAD_EXITING |
4234 CPU_BASED_CR3_STORE_EXITING));
4235 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004236 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004237 } else if (!is_paging(vcpu)) {
4238 /* From nonpaging to paging */
4239 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004240 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004241 ~(CPU_BASED_CR3_LOAD_EXITING |
4242 CPU_BASED_CR3_STORE_EXITING));
4243 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004244 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004245 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004246
4247 if (!(cr0 & X86_CR0_WP))
4248 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004249}
4250
Avi Kivity6aa8b732006-12-10 02:21:36 -08004251static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4252{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004253 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004254 unsigned long hw_cr0;
4255
Gleb Natapov50378782013-02-04 16:00:28 +02004256 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004257 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004258 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004259 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004260 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004261
Gleb Natapov218e7632013-01-21 15:36:45 +02004262 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4263 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004264
Gleb Natapov218e7632013-01-21 15:36:45 +02004265 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4266 enter_rmode(vcpu);
4267 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004268
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004269#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004270 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004271 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004272 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004273 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004274 exit_lmode(vcpu);
4275 }
4276#endif
4277
Avi Kivity089d0342009-03-23 18:26:32 +02004278 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004279 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4280
Avi Kivity6aa8b732006-12-10 02:21:36 -08004281 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004282 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004283 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004284
4285 /* depends on vcpu->arch.cr0 to be set to a new value */
4286 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004287}
4288
Yu Zhang855feb62017-08-24 20:27:55 +08004289static int get_ept_level(struct kvm_vcpu *vcpu)
4290{
4291 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
4292 return 5;
4293 return 4;
4294}
4295
Peter Feiner995f00a2017-06-30 17:26:32 -07004296static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004297{
Yu Zhang855feb62017-08-24 20:27:55 +08004298 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08004299
Yu Zhang855feb62017-08-24 20:27:55 +08004300 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08004301
Peter Feiner995f00a2017-06-30 17:26:32 -07004302 if (enable_ept_ad_bits &&
4303 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02004304 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004305 eptp |= (root_hpa & PAGE_MASK);
4306
4307 return eptp;
4308}
4309
Avi Kivity6aa8b732006-12-10 02:21:36 -08004310static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4311{
Sheng Yang14394422008-04-28 12:24:45 +08004312 unsigned long guest_cr3;
4313 u64 eptp;
4314
4315 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004316 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004317 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004318 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004319 if (is_paging(vcpu) || is_guest_mode(vcpu))
4320 guest_cr3 = kvm_read_cr3(vcpu);
4321 else
4322 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004323 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004324 }
4325
Sheng Yang2384d2b2008-01-17 15:14:33 +08004326 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004327 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004328}
4329
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004330static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004332 /*
4333 * Pass through host's Machine Check Enable value to hw_cr4, which
4334 * is in force while we are in guest mode. Do not let guests control
4335 * this bit, even if host CR4.MCE == 0.
4336 */
4337 unsigned long hw_cr4 =
4338 (cr4_read_shadow() & X86_CR4_MCE) |
4339 (cr4 & ~X86_CR4_MCE) |
4340 (to_vmx(vcpu)->rmode.vm86_active ?
4341 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004342
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004343 if (cr4 & X86_CR4_VMXE) {
4344 /*
4345 * To use VMXON (and later other VMX instructions), a guest
4346 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4347 * So basically the check on whether to allow nested VMX
4348 * is here.
4349 */
4350 if (!nested_vmx_allowed(vcpu))
4351 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004352 }
David Matlack38991522016-11-29 18:14:08 -08004353
4354 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004355 return 1;
4356
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004357 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004358 if (enable_ept) {
4359 if (!is_paging(vcpu)) {
4360 hw_cr4 &= ~X86_CR4_PAE;
4361 hw_cr4 |= X86_CR4_PSE;
4362 } else if (!(cr4 & X86_CR4_PAE)) {
4363 hw_cr4 &= ~X86_CR4_PAE;
4364 }
4365 }
Sheng Yang14394422008-04-28 12:24:45 +08004366
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004367 if (!enable_unrestricted_guest && !is_paging(vcpu))
4368 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004369 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4370 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4371 * to be manually disabled when guest switches to non-paging
4372 * mode.
4373 *
4374 * If !enable_unrestricted_guest, the CPU is always running
4375 * with CR0.PG=1 and CR4 needs to be modified.
4376 * If enable_unrestricted_guest, the CPU automatically
4377 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004378 */
Huaitong Handdba2622016-03-22 16:51:15 +08004379 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004380
Sheng Yang14394422008-04-28 12:24:45 +08004381 vmcs_writel(CR4_READ_SHADOW, cr4);
4382 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004383 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004384}
4385
Avi Kivity6aa8b732006-12-10 02:21:36 -08004386static void vmx_get_segment(struct kvm_vcpu *vcpu,
4387 struct kvm_segment *var, int seg)
4388{
Avi Kivitya9179492011-01-03 14:28:52 +02004389 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390 u32 ar;
4391
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004392 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004393 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004394 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004395 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004396 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004397 var->base = vmx_read_guest_seg_base(vmx, seg);
4398 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4399 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004400 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004401 var->base = vmx_read_guest_seg_base(vmx, seg);
4402 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4403 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4404 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004405 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406 var->type = ar & 15;
4407 var->s = (ar >> 4) & 1;
4408 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004409 /*
4410 * Some userspaces do not preserve unusable property. Since usable
4411 * segment has to be present according to VMX spec we can use present
4412 * property to amend userspace bug by making unusable segment always
4413 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4414 * segment as unusable.
4415 */
4416 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004417 var->avl = (ar >> 12) & 1;
4418 var->l = (ar >> 13) & 1;
4419 var->db = (ar >> 14) & 1;
4420 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004421}
4422
Avi Kivitya9179492011-01-03 14:28:52 +02004423static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4424{
Avi Kivitya9179492011-01-03 14:28:52 +02004425 struct kvm_segment s;
4426
4427 if (to_vmx(vcpu)->rmode.vm86_active) {
4428 vmx_get_segment(vcpu, &s, seg);
4429 return s.base;
4430 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004431 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004432}
4433
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004434static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004435{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004436 struct vcpu_vmx *vmx = to_vmx(vcpu);
4437
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004438 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004439 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004440 else {
4441 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004442 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004443 }
Avi Kivity69c73022011-03-07 15:26:44 +02004444}
4445
Avi Kivity653e3102007-05-07 10:55:37 +03004446static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004447{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004448 u32 ar;
4449
Avi Kivityf0495f92012-06-07 17:06:10 +03004450 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451 ar = 1 << 16;
4452 else {
4453 ar = var->type & 15;
4454 ar |= (var->s & 1) << 4;
4455 ar |= (var->dpl & 3) << 5;
4456 ar |= (var->present & 1) << 7;
4457 ar |= (var->avl & 1) << 12;
4458 ar |= (var->l & 1) << 13;
4459 ar |= (var->db & 1) << 14;
4460 ar |= (var->g & 1) << 15;
4461 }
Avi Kivity653e3102007-05-07 10:55:37 +03004462
4463 return ar;
4464}
4465
4466static void vmx_set_segment(struct kvm_vcpu *vcpu,
4467 struct kvm_segment *var, int seg)
4468{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004469 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004470 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004471
Avi Kivity2fb92db2011-04-27 19:42:18 +03004472 vmx_segment_cache_clear(vmx);
4473
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004474 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4475 vmx->rmode.segs[seg] = *var;
4476 if (seg == VCPU_SREG_TR)
4477 vmcs_write16(sf->selector, var->selector);
4478 else if (var->s)
4479 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004480 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004481 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004482
Avi Kivity653e3102007-05-07 10:55:37 +03004483 vmcs_writel(sf->base, var->base);
4484 vmcs_write32(sf->limit, var->limit);
4485 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004486
4487 /*
4488 * Fix the "Accessed" bit in AR field of segment registers for older
4489 * qemu binaries.
4490 * IA32 arch specifies that at the time of processor reset the
4491 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004492 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004493 * state vmexit when "unrestricted guest" mode is turned on.
4494 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4495 * tree. Newer qemu binaries with that qemu fix would not need this
4496 * kvm hack.
4497 */
4498 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004499 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004500
Gleb Natapovf924d662012-12-12 19:10:55 +02004501 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004502
4503out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004504 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004505}
4506
Avi Kivity6aa8b732006-12-10 02:21:36 -08004507static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4508{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004509 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004510
4511 *db = (ar >> 14) & 1;
4512 *l = (ar >> 13) & 1;
4513}
4514
Gleb Natapov89a27f42010-02-16 10:51:48 +02004515static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004516{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004517 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4518 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004519}
4520
Gleb Natapov89a27f42010-02-16 10:51:48 +02004521static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004522{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004523 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4524 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004525}
4526
Gleb Natapov89a27f42010-02-16 10:51:48 +02004527static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004528{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004529 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4530 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004531}
4532
Gleb Natapov89a27f42010-02-16 10:51:48 +02004533static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004534{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004535 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4536 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004537}
4538
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004539static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4540{
4541 struct kvm_segment var;
4542 u32 ar;
4543
4544 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004545 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004546 if (seg == VCPU_SREG_CS)
4547 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004548 ar = vmx_segment_access_rights(&var);
4549
4550 if (var.base != (var.selector << 4))
4551 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004552 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004553 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004554 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004555 return false;
4556
4557 return true;
4558}
4559
4560static bool code_segment_valid(struct kvm_vcpu *vcpu)
4561{
4562 struct kvm_segment cs;
4563 unsigned int cs_rpl;
4564
4565 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004566 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004567
Avi Kivity1872a3f2009-01-04 23:26:52 +02004568 if (cs.unusable)
4569 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004570 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004571 return false;
4572 if (!cs.s)
4573 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004574 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004575 if (cs.dpl > cs_rpl)
4576 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004577 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004578 if (cs.dpl != cs_rpl)
4579 return false;
4580 }
4581 if (!cs.present)
4582 return false;
4583
4584 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4585 return true;
4586}
4587
4588static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4589{
4590 struct kvm_segment ss;
4591 unsigned int ss_rpl;
4592
4593 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004594 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004595
Avi Kivity1872a3f2009-01-04 23:26:52 +02004596 if (ss.unusable)
4597 return true;
4598 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004599 return false;
4600 if (!ss.s)
4601 return false;
4602 if (ss.dpl != ss_rpl) /* DPL != RPL */
4603 return false;
4604 if (!ss.present)
4605 return false;
4606
4607 return true;
4608}
4609
4610static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4611{
4612 struct kvm_segment var;
4613 unsigned int rpl;
4614
4615 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004616 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004617
Avi Kivity1872a3f2009-01-04 23:26:52 +02004618 if (var.unusable)
4619 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004620 if (!var.s)
4621 return false;
4622 if (!var.present)
4623 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004624 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004625 if (var.dpl < rpl) /* DPL < RPL */
4626 return false;
4627 }
4628
4629 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4630 * rights flags
4631 */
4632 return true;
4633}
4634
4635static bool tr_valid(struct kvm_vcpu *vcpu)
4636{
4637 struct kvm_segment tr;
4638
4639 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4640
Avi Kivity1872a3f2009-01-04 23:26:52 +02004641 if (tr.unusable)
4642 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004643 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004644 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004645 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004646 return false;
4647 if (!tr.present)
4648 return false;
4649
4650 return true;
4651}
4652
4653static bool ldtr_valid(struct kvm_vcpu *vcpu)
4654{
4655 struct kvm_segment ldtr;
4656
4657 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4658
Avi Kivity1872a3f2009-01-04 23:26:52 +02004659 if (ldtr.unusable)
4660 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004661 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004662 return false;
4663 if (ldtr.type != 2)
4664 return false;
4665 if (!ldtr.present)
4666 return false;
4667
4668 return true;
4669}
4670
4671static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4672{
4673 struct kvm_segment cs, ss;
4674
4675 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4676 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4677
Nadav Amitb32a9912015-03-29 16:33:04 +03004678 return ((cs.selector & SEGMENT_RPL_MASK) ==
4679 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004680}
4681
4682/*
4683 * Check if guest state is valid. Returns true if valid, false if
4684 * not.
4685 * We assume that registers are always usable
4686 */
4687static bool guest_state_valid(struct kvm_vcpu *vcpu)
4688{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004689 if (enable_unrestricted_guest)
4690 return true;
4691
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004692 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004693 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004694 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4695 return false;
4696 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4697 return false;
4698 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4699 return false;
4700 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4701 return false;
4702 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4703 return false;
4704 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4705 return false;
4706 } else {
4707 /* protected mode guest state checks */
4708 if (!cs_ss_rpl_check(vcpu))
4709 return false;
4710 if (!code_segment_valid(vcpu))
4711 return false;
4712 if (!stack_segment_valid(vcpu))
4713 return false;
4714 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4715 return false;
4716 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4717 return false;
4718 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4719 return false;
4720 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4721 return false;
4722 if (!tr_valid(vcpu))
4723 return false;
4724 if (!ldtr_valid(vcpu))
4725 return false;
4726 }
4727 /* TODO:
4728 * - Add checks on RIP
4729 * - Add checks on RFLAGS
4730 */
4731
4732 return true;
4733}
4734
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004735static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4736{
4737 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4738}
4739
Mike Dayd77c26f2007-10-08 09:02:08 -04004740static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004741{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004742 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004743 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004744 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004745
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004746 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004747 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004748 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4749 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004750 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004751 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004752 r = kvm_write_guest_page(kvm, fn++, &data,
4753 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004754 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004755 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004756 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4757 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004758 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004759 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4760 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004761 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004762 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004763 r = kvm_write_guest_page(kvm, fn, &data,
4764 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4765 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004766out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004767 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004768 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004769}
4770
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004771static int init_rmode_identity_map(struct kvm *kvm)
4772{
Tang Chenf51770e2014-09-16 18:41:59 +08004773 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004774 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004775 u32 tmp;
4776
Tang Chena255d472014-09-16 18:41:58 +08004777 /* Protect kvm->arch.ept_identity_pagetable_done. */
4778 mutex_lock(&kvm->slots_lock);
4779
Tang Chenf51770e2014-09-16 18:41:59 +08004780 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004781 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004782
David Hildenbrandd8a6e362017-08-24 20:51:34 +02004783 if (!kvm->arch.ept_identity_map_addr)
4784 kvm->arch.ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004785 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004786
David Hildenbrandd8a6e362017-08-24 20:51:34 +02004787 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4788 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08004789 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004790 goto out2;
4791
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004792 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004793 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4794 if (r < 0)
4795 goto out;
4796 /* Set up identity-mapping pagetable for EPT in real mode */
4797 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4798 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4799 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4800 r = kvm_write_guest_page(kvm, identity_map_pfn,
4801 &tmp, i * sizeof(tmp), sizeof(tmp));
4802 if (r < 0)
4803 goto out;
4804 }
4805 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004806
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004807out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004808 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004809
4810out2:
4811 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004812 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004813}
4814
Avi Kivity6aa8b732006-12-10 02:21:36 -08004815static void seg_setup(int seg)
4816{
Mathias Krause772e0312012-08-30 01:30:19 +02004817 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004818 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004819
4820 vmcs_write16(sf->selector, 0);
4821 vmcs_writel(sf->base, 0);
4822 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004823 ar = 0x93;
4824 if (seg == VCPU_SREG_CS)
4825 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004826
4827 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004828}
4829
Sheng Yangf78e0e22007-10-29 09:40:42 +08004830static int alloc_apic_access_page(struct kvm *kvm)
4831{
Xiao Guangrong44841412012-09-07 14:14:20 +08004832 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004833 int r = 0;
4834
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004835 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004836 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004837 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004838 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4839 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004840 if (r)
4841 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004842
Tang Chen73a6d942014-09-11 13:38:00 +08004843 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004844 if (is_error_page(page)) {
4845 r = -EFAULT;
4846 goto out;
4847 }
4848
Tang Chenc24ae0d2014-09-24 15:57:58 +08004849 /*
4850 * Do not pin the page in memory, so that memory hot-unplug
4851 * is able to migrate it.
4852 */
4853 put_page(page);
4854 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004855out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004856 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004857 return r;
4858}
4859
Wanpeng Li991e7a02015-09-16 17:30:05 +08004860static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004861{
4862 int vpid;
4863
Avi Kivity919818a2009-03-23 18:01:29 +02004864 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004865 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004866 spin_lock(&vmx_vpid_lock);
4867 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004868 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004869 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004870 else
4871 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004872 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004873 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004874}
4875
Wanpeng Li991e7a02015-09-16 17:30:05 +08004876static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004877{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004878 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004879 return;
4880 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004881 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004882 spin_unlock(&vmx_vpid_lock);
4883}
4884
Yang Zhang8d146952013-01-25 10:18:50 +08004885#define MSR_TYPE_R 1
4886#define MSR_TYPE_W 2
4887static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4888 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004889{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004890 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004891
4892 if (!cpu_has_vmx_msr_bitmap())
4893 return;
4894
4895 /*
4896 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4897 * have the write-low and read-high bitmap offsets the wrong way round.
4898 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4899 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004900 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004901 if (type & MSR_TYPE_R)
4902 /* read-low */
4903 __clear_bit(msr, msr_bitmap + 0x000 / f);
4904
4905 if (type & MSR_TYPE_W)
4906 /* write-low */
4907 __clear_bit(msr, msr_bitmap + 0x800 / f);
4908
Sheng Yang25c5f222008-03-28 13:18:56 +08004909 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4910 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004911 if (type & MSR_TYPE_R)
4912 /* read-high */
4913 __clear_bit(msr, msr_bitmap + 0x400 / f);
4914
4915 if (type & MSR_TYPE_W)
4916 /* write-high */
4917 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4918
4919 }
4920}
4921
Wincy Vanf2b93282015-02-03 23:56:03 +08004922/*
4923 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4924 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4925 */
4926static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4927 unsigned long *msr_bitmap_nested,
4928 u32 msr, int type)
4929{
4930 int f = sizeof(unsigned long);
4931
4932 if (!cpu_has_vmx_msr_bitmap()) {
4933 WARN_ON(1);
4934 return;
4935 }
4936
4937 /*
4938 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4939 * have the write-low and read-high bitmap offsets the wrong way round.
4940 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4941 */
4942 if (msr <= 0x1fff) {
4943 if (type & MSR_TYPE_R &&
4944 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4945 /* read-low */
4946 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4947
4948 if (type & MSR_TYPE_W &&
4949 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4950 /* write-low */
4951 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4952
4953 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4954 msr &= 0x1fff;
4955 if (type & MSR_TYPE_R &&
4956 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4957 /* read-high */
4958 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4959
4960 if (type & MSR_TYPE_W &&
4961 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4962 /* write-high */
4963 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4964
4965 }
4966}
4967
Avi Kivity58972972009-02-24 22:26:47 +02004968static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4969{
4970 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004971 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4972 msr, MSR_TYPE_R | MSR_TYPE_W);
4973 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4974 msr, MSR_TYPE_R | MSR_TYPE_W);
4975}
4976
Radim Krčmář2e69f862016-09-29 22:41:32 +02004977static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004978{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004979 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004980 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004981 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004982 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004983 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004984 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004985 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004986 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004987 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004988 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004989 }
Avi Kivity58972972009-02-24 22:26:47 +02004990}
4991
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05004992static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004993{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004994 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004995}
4996
David Matlackc9f04402017-08-01 14:00:40 -07004997static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
4998{
4999 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5000 gfn_t gfn;
5001
5002 /*
5003 * Don't need to mark the APIC access page dirty; it is never
5004 * written to by the CPU during APIC virtualization.
5005 */
5006
5007 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5008 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5009 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5010 }
5011
5012 if (nested_cpu_has_posted_intr(vmcs12)) {
5013 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5014 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5015 }
5016}
5017
5018
David Hildenbrand6342c502017-01-25 11:58:58 +01005019static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005020{
5021 struct vcpu_vmx *vmx = to_vmx(vcpu);
5022 int max_irr;
5023 void *vapic_page;
5024 u16 status;
5025
David Matlackc9f04402017-08-01 14:00:40 -07005026 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5027 return;
Wincy Van705699a2015-02-03 23:58:17 +08005028
David Matlackc9f04402017-08-01 14:00:40 -07005029 vmx->nested.pi_pending = false;
5030 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5031 return;
Wincy Van705699a2015-02-03 23:58:17 +08005032
David Matlackc9f04402017-08-01 14:00:40 -07005033 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5034 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005035 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005036 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5037 kunmap(vmx->nested.virtual_apic_page);
5038
5039 status = vmcs_read16(GUEST_INTR_STATUS);
5040 if ((u8)max_irr > ((u8)status & 0xff)) {
5041 status &= ~0xff;
5042 status |= (u8)max_irr;
5043 vmcs_write16(GUEST_INTR_STATUS, status);
5044 }
5045 }
David Matlackc9f04402017-08-01 14:00:40 -07005046
5047 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005048}
5049
Wincy Van06a55242017-04-28 13:13:59 +08005050static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5051 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005052{
5053#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005054 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5055
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005056 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005057 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005058 * The vector of interrupt to be delivered to vcpu had
5059 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08005060 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005061 * Following cases will be reached in this block, and
5062 * we always send a notification event in all cases as
5063 * explained below.
5064 *
5065 * Case 1: vcpu keeps in non-root mode. Sending a
5066 * notification event posts the interrupt to vcpu.
5067 *
5068 * Case 2: vcpu exits to root mode and is still
5069 * runnable. PIR will be synced to vIRR before the
5070 * next vcpu entry. Sending a notification event in
5071 * this case has no effect, as vcpu is not in root
5072 * mode.
5073 *
5074 * Case 3: vcpu exits to root mode and is blocked.
5075 * vcpu_block() has already synced PIR to vIRR and
5076 * never blocks vcpu if vIRR is not cleared. Therefore,
5077 * a blocked vcpu here does not wait for any requested
5078 * interrupts in PIR, and sending a notification event
5079 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08005080 */
Feng Wu28b835d2015-09-18 22:29:54 +08005081
Wincy Van06a55242017-04-28 13:13:59 +08005082 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005083 return true;
5084 }
5085#endif
5086 return false;
5087}
5088
Wincy Van705699a2015-02-03 23:58:17 +08005089static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5090 int vector)
5091{
5092 struct vcpu_vmx *vmx = to_vmx(vcpu);
5093
5094 if (is_guest_mode(vcpu) &&
5095 vector == vmx->nested.posted_intr_nv) {
5096 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005097 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005098 /*
5099 * If a posted intr is not recognized by hardware,
5100 * we will accomplish it in the next vmentry.
5101 */
5102 vmx->nested.pi_pending = true;
5103 kvm_make_request(KVM_REQ_EVENT, vcpu);
5104 return 0;
5105 }
5106 return -1;
5107}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005108/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005109 * Send interrupt to vcpu via posted interrupt way.
5110 * 1. If target vcpu is running(non-root mode), send posted interrupt
5111 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5112 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5113 * interrupt from PIR in next vmentry.
5114 */
5115static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5116{
5117 struct vcpu_vmx *vmx = to_vmx(vcpu);
5118 int r;
5119
Wincy Van705699a2015-02-03 23:58:17 +08005120 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5121 if (!r)
5122 return;
5123
Yang Zhanga20ed542013-04-11 19:25:15 +08005124 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5125 return;
5126
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005127 /* If a previous notification has sent the IPI, nothing to do. */
5128 if (pi_test_and_set_on(&vmx->pi_desc))
5129 return;
5130
Wincy Van06a55242017-04-28 13:13:59 +08005131 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005132 kvm_vcpu_kick(vcpu);
5133}
5134
Avi Kivity6aa8b732006-12-10 02:21:36 -08005135/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005136 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5137 * will not change in the lifetime of the guest.
5138 * Note that host-state that does change is set elsewhere. E.g., host-state
5139 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5140 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005141static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005142{
5143 u32 low32, high32;
5144 unsigned long tmpl;
5145 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005146 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005147
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005148 cr0 = read_cr0();
5149 WARN_ON(cr0 & X86_CR0_TS);
5150 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005151
5152 /*
5153 * Save the most likely value for this task's CR3 in the VMCS.
5154 * We can't use __get_current_cr3_fast() because we're not atomic.
5155 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005156 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005157 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Ladi Prosek44889942017-09-22 07:53:15 +02005158 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005159
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005160 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005161 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005162 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Ladi Prosek44889942017-09-22 07:53:15 +02005163 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005164
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005165 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005166#ifdef CONFIG_X86_64
5167 /*
5168 * Load null selectors, so we can avoid reloading them in
5169 * __vmx_load_host_state(), in case userspace uses the null selectors
5170 * too (the expected case).
5171 */
5172 vmcs_write16(HOST_DS_SELECTOR, 0);
5173 vmcs_write16(HOST_ES_SELECTOR, 0);
5174#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005175 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5176 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005177#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005178 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5179 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5180
Juergen Gross87930012017-09-04 12:25:27 +02005181 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005182 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005183 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005184
Avi Kivity83287ea422012-09-16 15:10:57 +03005185 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005186
5187 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5188 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5189 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5190 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5191
5192 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5193 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5194 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5195 }
5196}
5197
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005198static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5199{
5200 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5201 if (enable_ept)
5202 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005203 if (is_guest_mode(&vmx->vcpu))
5204 vmx->vcpu.arch.cr4_guest_owned_bits &=
5205 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005206 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5207}
5208
Yang Zhang01e439b2013-04-11 19:25:12 +08005209static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5210{
5211 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5212
Andrey Smetanind62caab2015-11-10 15:36:33 +03005213 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005214 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005215 /* Enable the preemption timer dynamically */
5216 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005217 return pin_based_exec_ctrl;
5218}
5219
Andrey Smetanind62caab2015-11-10 15:36:33 +03005220static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5221{
5222 struct vcpu_vmx *vmx = to_vmx(vcpu);
5223
5224 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005225 if (cpu_has_secondary_exec_ctrls()) {
5226 if (kvm_vcpu_apicv_active(vcpu))
5227 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5228 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5229 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5230 else
5231 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5232 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5233 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5234 }
5235
5236 if (cpu_has_vmx_msr_bitmap())
5237 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005238}
5239
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005240static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5241{
5242 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005243
5244 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5245 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5246
Paolo Bonzini35754c92015-07-29 12:05:37 +02005247 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005248 exec_control &= ~CPU_BASED_TPR_SHADOW;
5249#ifdef CONFIG_X86_64
5250 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5251 CPU_BASED_CR8_LOAD_EXITING;
5252#endif
5253 }
5254 if (!enable_ept)
5255 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5256 CPU_BASED_CR3_LOAD_EXITING |
5257 CPU_BASED_INVLPG_EXITING;
5258 return exec_control;
5259}
5260
Jim Mattson45ec3682017-08-23 16:32:04 -07005261static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005262{
Jim Mattson45ec3682017-08-23 16:32:04 -07005263 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005264 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005265}
5266
Jim Mattson75f4fc82017-08-23 16:32:03 -07005267static bool vmx_rdseed_supported(void)
5268{
5269 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005270 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005271}
5272
Paolo Bonzini80154d72017-08-24 13:55:35 +02005273static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005274{
Paolo Bonzini80154d72017-08-24 13:55:35 +02005275 struct kvm_vcpu *vcpu = &vmx->vcpu;
5276
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005277 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005278 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005279 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5280 if (vmx->vpid == 0)
5281 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5282 if (!enable_ept) {
5283 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5284 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005285 /* Enable INVPCID for non-ept guests may cause performance regression. */
5286 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005287 }
5288 if (!enable_unrestricted_guest)
5289 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5290 if (!ple_gap)
5291 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005292 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005293 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5294 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005295 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005296 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5297 (handle_vmptrld).
5298 We can NOT enable shadow_vmcs here because we don't have yet
5299 a current VMCS12
5300 */
5301 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005302
5303 if (!enable_pml)
5304 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005305
Paolo Bonzini3db13482017-08-24 14:48:03 +02005306 if (vmx_xsaves_supported()) {
5307 /* Exposing XSAVES only when XSAVE is exposed */
5308 bool xsaves_enabled =
5309 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
5310 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
5311
5312 if (!xsaves_enabled)
5313 exec_control &= ~SECONDARY_EXEC_XSAVES;
5314
5315 if (nested) {
5316 if (xsaves_enabled)
5317 vmx->nested.nested_vmx_secondary_ctls_high |=
5318 SECONDARY_EXEC_XSAVES;
5319 else
5320 vmx->nested.nested_vmx_secondary_ctls_high &=
5321 ~SECONDARY_EXEC_XSAVES;
5322 }
5323 }
5324
Paolo Bonzini80154d72017-08-24 13:55:35 +02005325 if (vmx_rdtscp_supported()) {
5326 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
5327 if (!rdtscp_enabled)
5328 exec_control &= ~SECONDARY_EXEC_RDTSCP;
5329
5330 if (nested) {
5331 if (rdtscp_enabled)
5332 vmx->nested.nested_vmx_secondary_ctls_high |=
5333 SECONDARY_EXEC_RDTSCP;
5334 else
5335 vmx->nested.nested_vmx_secondary_ctls_high &=
5336 ~SECONDARY_EXEC_RDTSCP;
5337 }
5338 }
5339
5340 if (vmx_invpcid_supported()) {
5341 /* Exposing INVPCID only when PCID is exposed */
5342 bool invpcid_enabled =
5343 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
5344 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
5345
5346 if (!invpcid_enabled) {
5347 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
5348 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
5349 }
5350
5351 if (nested) {
5352 if (invpcid_enabled)
5353 vmx->nested.nested_vmx_secondary_ctls_high |=
5354 SECONDARY_EXEC_ENABLE_INVPCID;
5355 else
5356 vmx->nested.nested_vmx_secondary_ctls_high &=
5357 ~SECONDARY_EXEC_ENABLE_INVPCID;
5358 }
5359 }
5360
Jim Mattson45ec3682017-08-23 16:32:04 -07005361 if (vmx_rdrand_supported()) {
5362 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
5363 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02005364 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005365
5366 if (nested) {
5367 if (rdrand_enabled)
5368 vmx->nested.nested_vmx_secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005369 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005370 else
5371 vmx->nested.nested_vmx_secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005372 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005373 }
5374 }
5375
Jim Mattson75f4fc82017-08-23 16:32:03 -07005376 if (vmx_rdseed_supported()) {
5377 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
5378 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02005379 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005380
5381 if (nested) {
5382 if (rdseed_enabled)
5383 vmx->nested.nested_vmx_secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005384 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005385 else
5386 vmx->nested.nested_vmx_secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005387 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005388 }
5389 }
5390
Paolo Bonzini80154d72017-08-24 13:55:35 +02005391 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005392}
5393
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005394static void ept_set_mmio_spte_mask(void)
5395{
5396 /*
5397 * EPT Misconfigurations can be generated if the value of bits 2:0
5398 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005399 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005400 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5401 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005402}
5403
Wanpeng Lif53cd632014-12-02 19:14:58 +08005404#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005405/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005406 * Sets up the vmcs for emulated real mode.
5407 */
David Hildenbrand12d79912017-08-24 20:51:26 +02005408static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005409{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005410#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005411 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005412#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005413 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005414
Avi Kivity6aa8b732006-12-10 02:21:36 -08005415 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005416 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5417 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005418
Abel Gordon4607c2d2013-04-18 14:35:55 +03005419 if (enable_shadow_vmcs) {
5420 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5421 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5422 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005423 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005424 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005425
Avi Kivity6aa8b732006-12-10 02:21:36 -08005426 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5427
Avi Kivity6aa8b732006-12-10 02:21:36 -08005428 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005429 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005430 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005431
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005432 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005433
Dan Williamsdfa169b2016-06-02 11:17:24 -07005434 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02005435 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005436 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02005437 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07005438 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005439
Andrey Smetanind62caab2015-11-10 15:36:33 +03005440 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005441 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5442 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5443 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5444 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5445
5446 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005447
Li RongQing0bcf2612015-12-03 13:29:34 +08005448 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005449 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005450 }
5451
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005452 if (ple_gap) {
5453 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005454 vmx->ple_window = ple_window;
5455 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005456 }
5457
Xiao Guangrongc3707952011-07-12 03:28:04 +08005458 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5459 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005460 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5461
Avi Kivity9581d442010-10-19 16:46:55 +02005462 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5463 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005464 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005465#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005466 rdmsrl(MSR_FS_BASE, a);
5467 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5468 rdmsrl(MSR_GS_BASE, a);
5469 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5470#else
5471 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5472 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5473#endif
5474
Bandan Das2a499e42017-08-03 15:54:41 -04005475 if (cpu_has_vmx_vmfunc())
5476 vmcs_write64(VM_FUNCTION_CONTROL, 0);
5477
Eddie Dong2cc51562007-05-21 07:28:09 +03005478 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5479 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005480 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005481 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005482 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005483
Radim Krčmář74545702015-04-27 15:11:25 +02005484 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5485 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005486
Paolo Bonzini03916db2014-07-24 14:21:57 +02005487 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005488 u32 index = vmx_msr_index[i];
5489 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005490 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005491
5492 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5493 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005494 if (wrmsr_safe(index, data_low, data_high) < 0)
5495 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005496 vmx->guest_msrs[j].index = i;
5497 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005498 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005499 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005500 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005501
Gleb Natapov2961e8762013-11-25 15:37:13 +02005502
5503 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005504
5505 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005506 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005507
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005508 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5509 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5510
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005511 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005512
Wanpeng Lif53cd632014-12-02 19:14:58 +08005513 if (vmx_xsaves_supported())
5514 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5515
Peter Feiner4e595162016-07-07 14:49:58 -07005516 if (enable_pml) {
5517 ASSERT(vmx->pml_pg);
5518 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5519 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5520 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005521}
5522
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005523static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005524{
5525 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005526 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005527 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005528
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005529 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005530
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005531 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005532 kvm_set_cr8(vcpu, 0);
5533
5534 if (!init_event) {
5535 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5536 MSR_IA32_APICBASE_ENABLE;
5537 if (kvm_vcpu_is_reset_bsp(vcpu))
5538 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5539 apic_base_msr.host_initiated = true;
5540 kvm_set_apic_base(vcpu, &apic_base_msr);
5541 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005542
Avi Kivity2fb92db2011-04-27 19:42:18 +03005543 vmx_segment_cache_clear(vmx);
5544
Avi Kivity5706be02008-08-20 15:07:31 +03005545 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005546 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005547 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005548
5549 seg_setup(VCPU_SREG_DS);
5550 seg_setup(VCPU_SREG_ES);
5551 seg_setup(VCPU_SREG_FS);
5552 seg_setup(VCPU_SREG_GS);
5553 seg_setup(VCPU_SREG_SS);
5554
5555 vmcs_write16(GUEST_TR_SELECTOR, 0);
5556 vmcs_writel(GUEST_TR_BASE, 0);
5557 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5558 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5559
5560 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5561 vmcs_writel(GUEST_LDTR_BASE, 0);
5562 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5563 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5564
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005565 if (!init_event) {
5566 vmcs_write32(GUEST_SYSENTER_CS, 0);
5567 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5568 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5569 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5570 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005571
5572 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005573 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005574
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005575 vmcs_writel(GUEST_GDTR_BASE, 0);
5576 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5577
5578 vmcs_writel(GUEST_IDTR_BASE, 0);
5579 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5580
Anthony Liguori443381a2010-12-06 10:53:38 -06005581 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005582 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005583 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005584
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005585 setup_msrs(vmx);
5586
Avi Kivity6aa8b732006-12-10 02:21:36 -08005587 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5588
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005589 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005590 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005591 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005592 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005593 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005594 vmcs_write32(TPR_THRESHOLD, 0);
5595 }
5596
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005597 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005598
Andrey Smetanind62caab2015-11-10 15:36:33 +03005599 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005600 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5601
Sheng Yang2384d2b2008-01-17 15:14:33 +08005602 if (vmx->vpid != 0)
5603 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5604
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005605 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005606 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005607 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005608 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005609 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005610
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005611 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005612
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005613 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005614}
5615
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005616/*
5617 * In nested virtualization, check if L1 asked to exit on external interrupts.
5618 * For most existing hypervisors, this will always return true.
5619 */
5620static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5621{
5622 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5623 PIN_BASED_EXT_INTR_MASK;
5624}
5625
Bandan Das77b0f5d2014-04-19 18:17:45 -04005626/*
5627 * In nested virtualization, check if L1 has set
5628 * VM_EXIT_ACK_INTR_ON_EXIT
5629 */
5630static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5631{
5632 return get_vmcs12(vcpu)->vm_exit_controls &
5633 VM_EXIT_ACK_INTR_ON_EXIT;
5634}
5635
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005636static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5637{
5638 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5639 PIN_BASED_NMI_EXITING;
5640}
5641
Jan Kiszkac9a79532014-03-07 20:03:15 +01005642static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005643{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005644 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5645 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005646}
5647
Jan Kiszkac9a79532014-03-07 20:03:15 +01005648static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005649{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005650 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005651 enable_irq_window(vcpu);
5652 return;
5653 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005654
Paolo Bonzini47c01522016-12-19 11:44:07 +01005655 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5656 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005657}
5658
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005659static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005660{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005661 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005662 uint32_t intr;
5663 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005664
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005665 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005666
Avi Kivityfa89a812008-09-01 15:57:51 +03005667 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005668 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005669 int inc_eip = 0;
5670 if (vcpu->arch.interrupt.soft)
5671 inc_eip = vcpu->arch.event_exit_inst_len;
5672 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005673 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005674 return;
5675 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005676 intr = irq | INTR_INFO_VALID_MASK;
5677 if (vcpu->arch.interrupt.soft) {
5678 intr |= INTR_TYPE_SOFT_INTR;
5679 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5680 vmx->vcpu.arch.event_exit_inst_len);
5681 } else
5682 intr |= INTR_TYPE_EXT_INTR;
5683 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005684}
5685
Sheng Yangf08864b2008-05-15 18:23:25 +08005686static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5687{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005688 struct vcpu_vmx *vmx = to_vmx(vcpu);
5689
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005690 ++vcpu->stat.nmi_injections;
5691 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005692
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005693 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005694 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005695 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005696 return;
5697 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005698
Sheng Yangf08864b2008-05-15 18:23:25 +08005699 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5700 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005701}
5702
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005703static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5704{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005705 struct vcpu_vmx *vmx = to_vmx(vcpu);
5706 bool masked;
5707
5708 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005709 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005710 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5711 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5712 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005713}
5714
5715static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5716{
5717 struct vcpu_vmx *vmx = to_vmx(vcpu);
5718
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005719 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005720 if (masked)
5721 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5722 GUEST_INTR_STATE_NMI);
5723 else
5724 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5725 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005726}
5727
Jan Kiszka2505dc92013-04-14 12:12:47 +02005728static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5729{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005730 if (to_vmx(vcpu)->nested.nested_run_pending)
5731 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005732
Jan Kiszka2505dc92013-04-14 12:12:47 +02005733 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5734 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5735 | GUEST_INTR_STATE_NMI));
5736}
5737
Gleb Natapov78646122009-03-23 12:12:11 +02005738static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5739{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005740 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5741 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005742 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5743 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005744}
5745
Izik Eiduscbc94022007-10-25 00:29:55 +02005746static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5747{
5748 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005749
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005750 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5751 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005752 if (ret)
5753 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005754 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005755 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005756}
5757
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005758static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005760 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005761 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005762 /*
5763 * Update instruction length as we may reinject the exception
5764 * from user space while in guest debugging mode.
5765 */
5766 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5767 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005768 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005769 return false;
5770 /* fall through */
5771 case DB_VECTOR:
5772 if (vcpu->guest_debug &
5773 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5774 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005775 /* fall through */
5776 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005777 case OF_VECTOR:
5778 case BR_VECTOR:
5779 case UD_VECTOR:
5780 case DF_VECTOR:
5781 case SS_VECTOR:
5782 case GP_VECTOR:
5783 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005784 return true;
5785 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005786 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005787 return false;
5788}
5789
5790static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5791 int vec, u32 err_code)
5792{
5793 /*
5794 * Instruction with address size override prefix opcode 0x67
5795 * Cause the #SS fault with 0 error code in VM86 mode.
5796 */
5797 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5798 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5799 if (vcpu->arch.halt_request) {
5800 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005801 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005802 }
5803 return 1;
5804 }
5805 return 0;
5806 }
5807
5808 /*
5809 * Forward all other exceptions that are valid in real mode.
5810 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5811 * the required debugging infrastructure rework.
5812 */
5813 kvm_queue_exception(vcpu, vec);
5814 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005815}
5816
Andi Kleena0861c02009-06-08 17:37:09 +08005817/*
5818 * Trigger machine check on the host. We assume all the MSRs are already set up
5819 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5820 * We pass a fake environment to the machine check handler because we want
5821 * the guest to be always treated like user space, no matter what context
5822 * it used internally.
5823 */
5824static void kvm_machine_check(void)
5825{
5826#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5827 struct pt_regs regs = {
5828 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5829 .flags = X86_EFLAGS_IF,
5830 };
5831
5832 do_machine_check(&regs, 0);
5833#endif
5834}
5835
Avi Kivity851ba692009-08-24 11:10:17 +03005836static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005837{
5838 /* already handled by vcpu_run */
5839 return 1;
5840}
5841
Avi Kivity851ba692009-08-24 11:10:17 +03005842static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005843{
Avi Kivity1155f762007-11-22 11:30:47 +02005844 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005845 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005846 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005847 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005848 u32 vect_info;
5849 enum emulation_result er;
5850
Avi Kivity1155f762007-11-22 11:30:47 +02005851 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005852 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005853
Andi Kleena0861c02009-06-08 17:37:09 +08005854 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005855 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005856
Jim Mattsonef85b672016-12-12 11:01:37 -08005857 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005858 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005859
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005860 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005861 if (is_guest_mode(vcpu)) {
5862 kvm_queue_exception(vcpu, UD_VECTOR);
5863 return 1;
5864 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005865 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005866 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005867 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005868 return 1;
5869 }
5870
Avi Kivity6aa8b732006-12-10 02:21:36 -08005871 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005872 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005873 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005874
5875 /*
5876 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5877 * MMIO, it is better to report an internal error.
5878 * See the comments in vmx_handle_exit.
5879 */
5880 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5881 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5882 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5883 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005884 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005885 vcpu->run->internal.data[0] = vect_info;
5886 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005887 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005888 return 0;
5889 }
5890
Avi Kivity6aa8b732006-12-10 02:21:36 -08005891 if (is_page_fault(intr_info)) {
5892 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005893 /* EPT won't cause page fault directly */
5894 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5895 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5896 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005897 }
5898
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005899 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005900
5901 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5902 return handle_rmode_exception(vcpu, ex_no, error_code);
5903
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005904 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005905 case AC_VECTOR:
5906 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5907 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005908 case DB_VECTOR:
5909 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5910 if (!(vcpu->guest_debug &
5911 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005912 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005913 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005914 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5915 skip_emulated_instruction(vcpu);
5916
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005917 kvm_queue_exception(vcpu, DB_VECTOR);
5918 return 1;
5919 }
5920 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5921 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5922 /* fall through */
5923 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005924 /*
5925 * Update instruction length as we may reinject #BP from
5926 * user space while in guest debugging mode. Reading it for
5927 * #DB as well causes no harm, it is not used in that case.
5928 */
5929 vmx->vcpu.arch.event_exit_inst_len =
5930 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005931 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005932 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005933 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5934 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005935 break;
5936 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005937 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5938 kvm_run->ex.exception = ex_no;
5939 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005940 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005941 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005942 return 0;
5943}
5944
Avi Kivity851ba692009-08-24 11:10:17 +03005945static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005946{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005947 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005948 return 1;
5949}
5950
Avi Kivity851ba692009-08-24 11:10:17 +03005951static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005952{
Avi Kivity851ba692009-08-24 11:10:17 +03005953 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07005954 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08005955 return 0;
5956}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005957
Avi Kivity851ba692009-08-24 11:10:17 +03005958static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005959{
He, Qingbfdaab02007-09-12 14:18:28 +08005960 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005961 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005962 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005963
He, Qingbfdaab02007-09-12 14:18:28 +08005964 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005965 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005966 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005967
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005968 ++vcpu->stat.io_exits;
5969
5970 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005971 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005972
5973 port = exit_qualification >> 16;
5974 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005975
Kyle Huey6affcbe2016-11-29 12:40:40 -08005976 ret = kvm_skip_emulated_instruction(vcpu);
5977
5978 /*
5979 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5980 * KVM_EXIT_DEBUG here.
5981 */
5982 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005983}
5984
Ingo Molnar102d8322007-02-19 14:37:47 +02005985static void
5986vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5987{
5988 /*
5989 * Patch in the VMCALL instruction:
5990 */
5991 hypercall[0] = 0x0f;
5992 hypercall[1] = 0x01;
5993 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005994}
5995
Guo Chao0fa06072012-06-28 15:16:19 +08005996/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005997static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5998{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005999 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006000 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6001 unsigned long orig_val = val;
6002
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006003 /*
6004 * We get here when L2 changed cr0 in a way that did not change
6005 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006006 * but did change L0 shadowed bits. So we first calculate the
6007 * effective cr0 value that L1 would like to write into the
6008 * hardware. It consists of the L2-owned bits from the new
6009 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006010 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006011 val = (val & ~vmcs12->cr0_guest_host_mask) |
6012 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
6013
David Matlack38991522016-11-29 18:14:08 -08006014 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006015 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006016
6017 if (kvm_set_cr0(vcpu, val))
6018 return 1;
6019 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006020 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006021 } else {
6022 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08006023 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006024 return 1;
David Matlack38991522016-11-29 18:14:08 -08006025
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006026 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006027 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006028}
6029
6030static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
6031{
6032 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006033 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6034 unsigned long orig_val = val;
6035
6036 /* analogously to handle_set_cr0 */
6037 val = (val & ~vmcs12->cr4_guest_host_mask) |
6038 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
6039 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006040 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006041 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006042 return 0;
6043 } else
6044 return kvm_set_cr4(vcpu, val);
6045}
6046
Avi Kivity851ba692009-08-24 11:10:17 +03006047static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006048{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006049 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006050 int cr;
6051 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03006052 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006053 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006054
He, Qingbfdaab02007-09-12 14:18:28 +08006055 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006056 cr = exit_qualification & 15;
6057 reg = (exit_qualification >> 8) & 15;
6058 switch ((exit_qualification >> 4) & 3) {
6059 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03006060 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006061 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006062 switch (cr) {
6063 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006064 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006065 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006066 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03006067 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006068 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006069 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006070 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006071 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006072 case 8: {
6073 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03006074 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01006075 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006076 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006077 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08006078 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006079 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006080 return ret;
6081 /*
6082 * TODO: we might be squashing a
6083 * KVM_GUESTDBG_SINGLESTEP-triggered
6084 * KVM_EXIT_DEBUG here.
6085 */
Avi Kivity851ba692009-08-24 11:10:17 +03006086 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006087 return 0;
6088 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006089 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006090 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006091 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006092 WARN_ONCE(1, "Guest should always own CR0.TS");
6093 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006094 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006095 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006096 case 1: /*mov from cr*/
6097 switch (cr) {
6098 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02006099 val = kvm_read_cr3(vcpu);
6100 kvm_register_write(vcpu, reg, val);
6101 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006102 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006103 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006104 val = kvm_get_cr8(vcpu);
6105 kvm_register_write(vcpu, reg, val);
6106 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006107 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006108 }
6109 break;
6110 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006111 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006112 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006113 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006114
Kyle Huey6affcbe2016-11-29 12:40:40 -08006115 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006116 default:
6117 break;
6118 }
Avi Kivity851ba692009-08-24 11:10:17 +03006119 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006120 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006121 (int)(exit_qualification >> 4) & 3, cr);
6122 return 0;
6123}
6124
Avi Kivity851ba692009-08-24 11:10:17 +03006125static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006126{
He, Qingbfdaab02007-09-12 14:18:28 +08006127 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006128 int dr, dr7, reg;
6129
6130 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6131 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6132
6133 /* First, if DR does not exist, trigger UD */
6134 if (!kvm_require_dr(vcpu, dr))
6135 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006136
Jan Kiszkaf2483412010-01-20 18:20:20 +01006137 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006138 if (!kvm_require_cpl(vcpu, 0))
6139 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006140 dr7 = vmcs_readl(GUEST_DR7);
6141 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006142 /*
6143 * As the vm-exit takes precedence over the debug trap, we
6144 * need to emulate the latter, either for the host or the
6145 * guest debugging itself.
6146 */
6147 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006148 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006149 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006150 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006151 vcpu->run->debug.arch.exception = DB_VECTOR;
6152 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006153 return 0;
6154 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006155 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006156 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006157 kvm_queue_exception(vcpu, DB_VECTOR);
6158 return 1;
6159 }
6160 }
6161
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006162 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006163 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6164 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006165
6166 /*
6167 * No more DR vmexits; force a reload of the debug registers
6168 * and reenter on this instruction. The next vmexit will
6169 * retrieve the full state of the debug registers.
6170 */
6171 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6172 return 1;
6173 }
6174
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006175 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6176 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006177 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006178
6179 if (kvm_get_dr(vcpu, dr, &val))
6180 return 1;
6181 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006182 } else
Nadav Amit57773922014-06-18 17:19:23 +03006183 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006184 return 1;
6185
Kyle Huey6affcbe2016-11-29 12:40:40 -08006186 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006187}
6188
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006189static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6190{
6191 return vcpu->arch.dr6;
6192}
6193
6194static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6195{
6196}
6197
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006198static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6199{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006200 get_debugreg(vcpu->arch.db[0], 0);
6201 get_debugreg(vcpu->arch.db[1], 1);
6202 get_debugreg(vcpu->arch.db[2], 2);
6203 get_debugreg(vcpu->arch.db[3], 3);
6204 get_debugreg(vcpu->arch.dr6, 6);
6205 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6206
6207 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006208 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006209}
6210
Gleb Natapov020df072010-04-13 10:05:23 +03006211static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6212{
6213 vmcs_writel(GUEST_DR7, val);
6214}
6215
Avi Kivity851ba692009-08-24 11:10:17 +03006216static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006217{
Kyle Huey6a908b62016-11-29 12:40:37 -08006218 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006219}
6220
Avi Kivity851ba692009-08-24 11:10:17 +03006221static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006222{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006223 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006224 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006225
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006226 msr_info.index = ecx;
6227 msr_info.host_initiated = false;
6228 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006229 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006230 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006231 return 1;
6232 }
6233
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006234 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006235
Avi Kivity6aa8b732006-12-10 02:21:36 -08006236 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006237 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6238 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006239 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006240}
6241
Avi Kivity851ba692009-08-24 11:10:17 +03006242static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006243{
Will Auld8fe8ab42012-11-29 12:42:12 -08006244 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006245 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6246 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6247 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006248
Will Auld8fe8ab42012-11-29 12:42:12 -08006249 msr.data = data;
6250 msr.index = ecx;
6251 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006252 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006253 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006254 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006255 return 1;
6256 }
6257
Avi Kivity59200272010-01-25 19:47:02 +02006258 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006259 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006260}
6261
Avi Kivity851ba692009-08-24 11:10:17 +03006262static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006263{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006264 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006265 return 1;
6266}
6267
Avi Kivity851ba692009-08-24 11:10:17 +03006268static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006269{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006270 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6271 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006272
Avi Kivity3842d132010-07-27 12:30:24 +03006273 kvm_make_request(KVM_REQ_EVENT, vcpu);
6274
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006275 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006276 return 1;
6277}
6278
Avi Kivity851ba692009-08-24 11:10:17 +03006279static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006280{
Avi Kivityd3bef152007-06-05 15:53:05 +03006281 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006282}
6283
Avi Kivity851ba692009-08-24 11:10:17 +03006284static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006285{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006286 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006287}
6288
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006289static int handle_invd(struct kvm_vcpu *vcpu)
6290{
Andre Przywara51d8b662010-12-21 11:12:02 +01006291 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006292}
6293
Avi Kivity851ba692009-08-24 11:10:17 +03006294static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006295{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006296 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006297
6298 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006299 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006300}
6301
Avi Kivityfee84b02011-11-10 14:57:25 +02006302static int handle_rdpmc(struct kvm_vcpu *vcpu)
6303{
6304 int err;
6305
6306 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006307 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006308}
6309
Avi Kivity851ba692009-08-24 11:10:17 +03006310static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006311{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006312 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006313}
6314
Dexuan Cui2acf9232010-06-10 11:27:12 +08006315static int handle_xsetbv(struct kvm_vcpu *vcpu)
6316{
6317 u64 new_bv = kvm_read_edx_eax(vcpu);
6318 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6319
6320 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006321 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006322 return 1;
6323}
6324
Wanpeng Lif53cd632014-12-02 19:14:58 +08006325static int handle_xsaves(struct kvm_vcpu *vcpu)
6326{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006327 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006328 WARN(1, "this should never happen\n");
6329 return 1;
6330}
6331
6332static int handle_xrstors(struct kvm_vcpu *vcpu)
6333{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006334 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006335 WARN(1, "this should never happen\n");
6336 return 1;
6337}
6338
Avi Kivity851ba692009-08-24 11:10:17 +03006339static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006340{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006341 if (likely(fasteoi)) {
6342 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6343 int access_type, offset;
6344
6345 access_type = exit_qualification & APIC_ACCESS_TYPE;
6346 offset = exit_qualification & APIC_ACCESS_OFFSET;
6347 /*
6348 * Sane guest uses MOV to write EOI, with written value
6349 * not cared. So make a short-circuit here by avoiding
6350 * heavy instruction emulation.
6351 */
6352 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6353 (offset == APIC_EOI)) {
6354 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006355 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006356 }
6357 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006358 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006359}
6360
Yang Zhangc7c9c562013-01-25 10:18:51 +08006361static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6362{
6363 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6364 int vector = exit_qualification & 0xff;
6365
6366 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6367 kvm_apic_set_eoi_accelerated(vcpu, vector);
6368 return 1;
6369}
6370
Yang Zhang83d4c282013-01-25 10:18:49 +08006371static int handle_apic_write(struct kvm_vcpu *vcpu)
6372{
6373 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6374 u32 offset = exit_qualification & 0xfff;
6375
6376 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6377 kvm_apic_write_nodecode(vcpu, offset);
6378 return 1;
6379}
6380
Avi Kivity851ba692009-08-24 11:10:17 +03006381static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006382{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006383 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006384 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006385 bool has_error_code = false;
6386 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006387 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006388 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006389
6390 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006391 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006392 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006393
6394 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6395
6396 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006397 if (reason == TASK_SWITCH_GATE && idt_v) {
6398 switch (type) {
6399 case INTR_TYPE_NMI_INTR:
6400 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006401 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006402 break;
6403 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006404 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006405 kvm_clear_interrupt_queue(vcpu);
6406 break;
6407 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006408 if (vmx->idt_vectoring_info &
6409 VECTORING_INFO_DELIVER_CODE_MASK) {
6410 has_error_code = true;
6411 error_code =
6412 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6413 }
6414 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006415 case INTR_TYPE_SOFT_EXCEPTION:
6416 kvm_clear_exception_queue(vcpu);
6417 break;
6418 default:
6419 break;
6420 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006421 }
Izik Eidus37817f22008-03-24 23:14:53 +02006422 tss_selector = exit_qualification;
6423
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006424 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6425 type != INTR_TYPE_EXT_INTR &&
6426 type != INTR_TYPE_NMI_INTR))
6427 skip_emulated_instruction(vcpu);
6428
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006429 if (kvm_task_switch(vcpu, tss_selector,
6430 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6431 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006432 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6433 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6434 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006435 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006436 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006437
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006438 /*
6439 * TODO: What about debug traps on tss switch?
6440 * Are we supposed to inject them and update dr6?
6441 */
6442
6443 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006444}
6445
Avi Kivity851ba692009-08-24 11:10:17 +03006446static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006447{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006448 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006449 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01006450 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006451
Sheng Yangf9c617f2009-03-25 10:08:52 +08006452 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006453
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006454 /*
6455 * EPT violation happened while executing iret from NMI,
6456 * "blocked by NMI" bit has to be set before next VM entry.
6457 * There are errata that may cause this bit to not be set:
6458 * AAK134, BY25.
6459 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006460 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006461 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006462 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6463
Sheng Yang14394422008-04-28 12:24:45 +08006464 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006465 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006466
Junaid Shahid27959a42016-12-06 16:46:10 -08006467 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006468 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006469 ? PFERR_USER_MASK : 0;
6470 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006471 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006472 ? PFERR_WRITE_MASK : 0;
6473 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006474 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006475 ? PFERR_FETCH_MASK : 0;
6476 /* ept page table entry is present? */
6477 error_code |= (exit_qualification &
6478 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6479 EPT_VIOLATION_EXECUTABLE))
6480 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006481
Paolo Bonzinieebed242016-11-28 14:39:58 +01006482 error_code |= (exit_qualification & 0x100) != 0 ?
6483 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006484
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006485 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006486 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006487}
6488
Avi Kivity851ba692009-08-24 11:10:17 +03006489static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006490{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006491 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006492 gpa_t gpa;
6493
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006494 /*
6495 * A nested guest cannot optimize MMIO vmexits, because we have an
6496 * nGPA here instead of the required GPA.
6497 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006498 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006499 if (!is_guest_mode(vcpu) &&
6500 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006501 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006502 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006503 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006504
Paolo Bonzinie08d26f2017-08-17 18:36:56 +02006505 ret = kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
6506 if (ret >= 0)
6507 return ret;
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006508
6509 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006510 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006511
Avi Kivity851ba692009-08-24 11:10:17 +03006512 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6513 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006514
6515 return 0;
6516}
6517
Avi Kivity851ba692009-08-24 11:10:17 +03006518static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006519{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006520 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6521 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006522 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006523 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006524
6525 return 1;
6526}
6527
Mohammed Gamal80ced182009-09-01 12:48:18 +02006528static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006529{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006530 struct vcpu_vmx *vmx = to_vmx(vcpu);
6531 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006532 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006533 u32 cpu_exec_ctrl;
6534 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006535 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006536
6537 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6538 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006539
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006540 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006541 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006542 return handle_interrupt_window(&vmx->vcpu);
6543
Radim Krčmář72875d8a2017-04-26 22:32:19 +02006544 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006545 return 1;
6546
Gleb Natapov991eebf2013-04-11 12:10:51 +03006547 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006548
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006549 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006550 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006551 ret = 0;
6552 goto out;
6553 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006554
Avi Kivityde5f70e2012-06-12 20:22:28 +03006555 if (err != EMULATE_DONE) {
6556 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6557 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6558 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006559 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006560 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006561
Gleb Natapov8d76c492013-05-08 18:38:44 +03006562 if (vcpu->arch.halt_request) {
6563 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006564 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006565 goto out;
6566 }
6567
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006568 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006569 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006570 if (need_resched())
6571 schedule();
6572 }
6573
Mohammed Gamal80ced182009-09-01 12:48:18 +02006574out:
6575 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006576}
6577
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006578static int __grow_ple_window(int val)
6579{
6580 if (ple_window_grow < 1)
6581 return ple_window;
6582
6583 val = min(val, ple_window_actual_max);
6584
6585 if (ple_window_grow < ple_window)
6586 val *= ple_window_grow;
6587 else
6588 val += ple_window_grow;
6589
6590 return val;
6591}
6592
6593static int __shrink_ple_window(int val, int modifier, int minimum)
6594{
6595 if (modifier < 1)
6596 return ple_window;
6597
6598 if (modifier < ple_window)
6599 val /= modifier;
6600 else
6601 val -= modifier;
6602
6603 return max(val, minimum);
6604}
6605
6606static void grow_ple_window(struct kvm_vcpu *vcpu)
6607{
6608 struct vcpu_vmx *vmx = to_vmx(vcpu);
6609 int old = vmx->ple_window;
6610
6611 vmx->ple_window = __grow_ple_window(old);
6612
6613 if (vmx->ple_window != old)
6614 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006615
6616 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006617}
6618
6619static void shrink_ple_window(struct kvm_vcpu *vcpu)
6620{
6621 struct vcpu_vmx *vmx = to_vmx(vcpu);
6622 int old = vmx->ple_window;
6623
6624 vmx->ple_window = __shrink_ple_window(old,
6625 ple_window_shrink, ple_window);
6626
6627 if (vmx->ple_window != old)
6628 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006629
6630 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006631}
6632
6633/*
6634 * ple_window_actual_max is computed to be one grow_ple_window() below
6635 * ple_window_max. (See __grow_ple_window for the reason.)
6636 * This prevents overflows, because ple_window_max is int.
6637 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6638 * this process.
6639 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6640 */
6641static void update_ple_window_actual_max(void)
6642{
6643 ple_window_actual_max =
6644 __shrink_ple_window(max(ple_window_max, ple_window),
6645 ple_window_grow, INT_MIN);
6646}
6647
Feng Wubf9f6ac2015-09-18 22:29:55 +08006648/*
6649 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6650 */
6651static void wakeup_handler(void)
6652{
6653 struct kvm_vcpu *vcpu;
6654 int cpu = smp_processor_id();
6655
6656 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6657 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6658 blocked_vcpu_list) {
6659 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6660
6661 if (pi_test_on(pi_desc) == 1)
6662 kvm_vcpu_kick(vcpu);
6663 }
6664 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6665}
6666
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006667void vmx_enable_tdp(void)
6668{
6669 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6670 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6671 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6672 0ull, VMX_EPT_EXECUTABLE_MASK,
6673 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05006674 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006675
6676 ept_set_mmio_spte_mask();
6677 kvm_enable_tdp();
6678}
6679
Tiejun Chenf2c76482014-10-28 10:14:47 +08006680static __init int hardware_setup(void)
6681{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006682 int r = -ENOMEM, i, msr;
6683
6684 rdmsrl_safe(MSR_EFER, &host_efer);
6685
6686 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6687 kvm_define_shared_msr(i, vmx_msr_index[i]);
6688
Radim Krčmář23611332016-09-29 22:41:33 +02006689 for (i = 0; i < VMX_BITMAP_NR; i++) {
6690 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6691 if (!vmx_bitmap[i])
6692 goto out;
6693 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006694
6695 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006696 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6697 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6698
6699 /*
6700 * Allow direct access to the PC debug port (it is often used for I/O
6701 * delays, but the vmexits simply slow things down).
6702 */
6703 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6704 clear_bit(0x80, vmx_io_bitmap_a);
6705
6706 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6707
6708 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6709 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6710
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006711 if (setup_vmcs_config(&vmcs_config) < 0) {
6712 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006713 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006714 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006715
6716 if (boot_cpu_has(X86_FEATURE_NX))
6717 kvm_enable_efer_bits(EFER_NX);
6718
Wanpeng Li08d839c2017-03-23 05:30:08 -07006719 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6720 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006721 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006722
Tiejun Chenf2c76482014-10-28 10:14:47 +08006723 if (!cpu_has_vmx_shadow_vmcs())
6724 enable_shadow_vmcs = 0;
6725 if (enable_shadow_vmcs)
6726 init_vmcs_shadow_fields();
6727
6728 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02006729 !cpu_has_vmx_ept_4levels() ||
David Hildenbrandf5f51582017-08-24 20:51:30 +02006730 !cpu_has_vmx_ept_mt_wb() ||
6731 !cpu_has_vmx_invept_global()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006732 enable_ept = 0;
6733 enable_unrestricted_guest = 0;
6734 enable_ept_ad_bits = 0;
6735 }
6736
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006737 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006738 enable_ept_ad_bits = 0;
6739
6740 if (!cpu_has_vmx_unrestricted_guest())
6741 enable_unrestricted_guest = 0;
6742
Paolo Bonziniad15a292015-01-30 16:18:49 +01006743 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006744 flexpriority_enabled = 0;
6745
Paolo Bonziniad15a292015-01-30 16:18:49 +01006746 /*
6747 * set_apic_access_page_addr() is used to reload apic access
6748 * page upon invalidation. No need to do anything if not
6749 * using the APIC_ACCESS_ADDR VMCS field.
6750 */
6751 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006752 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006753
6754 if (!cpu_has_vmx_tpr_shadow())
6755 kvm_x86_ops->update_cr8_intercept = NULL;
6756
6757 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6758 kvm_disable_largepages();
6759
Wanpeng Li0f107682017-09-28 18:06:24 -07006760 if (!cpu_has_vmx_ple()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006761 ple_gap = 0;
Wanpeng Li0f107682017-09-28 18:06:24 -07006762 ple_window = 0;
6763 ple_window_grow = 0;
6764 ple_window_max = 0;
6765 ple_window_shrink = 0;
6766 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006767
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006768 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006769 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006770 kvm_x86_ops->sync_pir_to_irr = NULL;
6771 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006772
Haozhong Zhang64903d62015-10-20 15:39:09 +08006773 if (cpu_has_vmx_tsc_scaling()) {
6774 kvm_has_tsc_control = true;
6775 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6776 kvm_tsc_scaling_ratio_frac_bits = 48;
6777 }
6778
Tiejun Chenbaa03522014-12-23 16:21:11 +08006779 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6780 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6781 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6782 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6783 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6784 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006785
Wanpeng Lic63e4562016-09-23 19:17:16 +08006786 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6787 vmx_msr_bitmap_legacy, PAGE_SIZE);
6788 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6789 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006790 memcpy(vmx_msr_bitmap_legacy_x2apic,
6791 vmx_msr_bitmap_legacy, PAGE_SIZE);
6792 memcpy(vmx_msr_bitmap_longmode_x2apic,
6793 vmx_msr_bitmap_longmode, PAGE_SIZE);
6794
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006795 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6796
Radim Krčmář40d83382016-09-29 22:41:31 +02006797 for (msr = 0x800; msr <= 0x8ff; msr++) {
6798 if (msr == 0x839 /* TMCCT */)
6799 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006800 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006801 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006802
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006803 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006804 * TPR reads and writes can be virtualized even if virtual interrupt
6805 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006806 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006807 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6808 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6809
Roman Kagan3ce424e2016-05-18 17:48:20 +03006810 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006811 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006812 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006813 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006814
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006815 if (enable_ept)
6816 vmx_enable_tdp();
6817 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006818 kvm_disable_tdp();
6819
6820 update_ple_window_actual_max();
6821
Kai Huang843e4332015-01-28 10:54:28 +08006822 /*
6823 * Only enable PML when hardware supports PML feature, and both EPT
6824 * and EPT A/D bit features are enabled -- PML depends on them to work.
6825 */
6826 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6827 enable_pml = 0;
6828
6829 if (!enable_pml) {
6830 kvm_x86_ops->slot_enable_log_dirty = NULL;
6831 kvm_x86_ops->slot_disable_log_dirty = NULL;
6832 kvm_x86_ops->flush_log_dirty = NULL;
6833 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6834 }
6835
Yunhong Jiang64672c92016-06-13 14:19:59 -07006836 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6837 u64 vmx_msr;
6838
6839 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6840 cpu_preemption_timer_multi =
6841 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6842 } else {
6843 kvm_x86_ops->set_hv_timer = NULL;
6844 kvm_x86_ops->cancel_hv_timer = NULL;
6845 }
6846
Feng Wubf9f6ac2015-09-18 22:29:55 +08006847 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6848
Ashok Rajc45dcc72016-06-22 14:59:56 +08006849 kvm_mce_cap_supported |= MCG_LMCE_P;
6850
Tiejun Chenf2c76482014-10-28 10:14:47 +08006851 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006852
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006853out:
Radim Krčmář23611332016-09-29 22:41:33 +02006854 for (i = 0; i < VMX_BITMAP_NR; i++)
6855 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006856
6857 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006858}
6859
6860static __exit void hardware_unsetup(void)
6861{
Radim Krčmář23611332016-09-29 22:41:33 +02006862 int i;
6863
6864 for (i = 0; i < VMX_BITMAP_NR; i++)
6865 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006866
Tiejun Chenf2c76482014-10-28 10:14:47 +08006867 free_kvm_area();
6868}
6869
Avi Kivity6aa8b732006-12-10 02:21:36 -08006870/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006871 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6872 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6873 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006874static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006875{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006876 if (ple_gap)
6877 grow_ple_window(vcpu);
6878
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08006879 /*
6880 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
6881 * VM-execution control is ignored if CPL > 0. OTOH, KVM
6882 * never set PAUSE_EXITING and just set PLE if supported,
6883 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
6884 */
6885 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006886 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006887}
6888
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006889static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006890{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006891 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006892}
6893
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006894static int handle_mwait(struct kvm_vcpu *vcpu)
6895{
6896 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6897 return handle_nop(vcpu);
6898}
6899
Jim Mattson45ec3682017-08-23 16:32:04 -07006900static int handle_invalid_op(struct kvm_vcpu *vcpu)
6901{
6902 kvm_queue_exception(vcpu, UD_VECTOR);
6903 return 1;
6904}
6905
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006906static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6907{
6908 return 1;
6909}
6910
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006911static int handle_monitor(struct kvm_vcpu *vcpu)
6912{
6913 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6914 return handle_nop(vcpu);
6915}
6916
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006917/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006918 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6919 * We could reuse a single VMCS for all the L2 guests, but we also want the
6920 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6921 * allows keeping them loaded on the processor, and in the future will allow
6922 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6923 * every entry if they never change.
6924 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6925 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6926 *
6927 * The following functions allocate and free a vmcs02 in this pool.
6928 */
6929
6930/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6931static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6932{
6933 struct vmcs02_list *item;
6934 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6935 if (item->vmptr == vmx->nested.current_vmptr) {
6936 list_move(&item->list, &vmx->nested.vmcs02_pool);
6937 return &item->vmcs02;
6938 }
6939
6940 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6941 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006942 item = list_last_entry(&vmx->nested.vmcs02_pool,
6943 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006944 item->vmptr = vmx->nested.current_vmptr;
6945 list_move(&item->list, &vmx->nested.vmcs02_pool);
6946 return &item->vmcs02;
6947 }
6948
6949 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006950 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006951 if (!item)
6952 return NULL;
6953 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006954 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006955 if (!item->vmcs02.vmcs) {
6956 kfree(item);
6957 return NULL;
6958 }
6959 loaded_vmcs_init(&item->vmcs02);
6960 item->vmptr = vmx->nested.current_vmptr;
6961 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6962 vmx->nested.vmcs02_num++;
6963 return &item->vmcs02;
6964}
6965
6966/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6967static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6968{
6969 struct vmcs02_list *item;
6970 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6971 if (item->vmptr == vmptr) {
6972 free_loaded_vmcs(&item->vmcs02);
6973 list_del(&item->list);
6974 kfree(item);
6975 vmx->nested.vmcs02_num--;
6976 return;
6977 }
6978}
6979
6980/*
6981 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006982 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6983 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006984 */
6985static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6986{
6987 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006988
6989 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006990 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006991 /*
6992 * Something will leak if the above WARN triggers. Better than
6993 * a use-after-free.
6994 */
6995 if (vmx->loaded_vmcs == &item->vmcs02)
6996 continue;
6997
6998 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006999 list_del(&item->list);
7000 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007001 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007002 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007003}
7004
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007005/*
7006 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
7007 * set the success or error code of an emulated VMX instruction, as specified
7008 * by Vol 2B, VMX Instruction Reference, "Conventions".
7009 */
7010static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
7011{
7012 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
7013 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7014 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
7015}
7016
7017static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
7018{
7019 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7020 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
7021 X86_EFLAGS_SF | X86_EFLAGS_OF))
7022 | X86_EFLAGS_CF);
7023}
7024
Abel Gordon145c28d2013-04-18 14:36:55 +03007025static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007026 u32 vm_instruction_error)
7027{
7028 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
7029 /*
7030 * failValid writes the error number to the current VMCS, which
7031 * can't be done there isn't a current VMCS.
7032 */
7033 nested_vmx_failInvalid(vcpu);
7034 return;
7035 }
7036 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7037 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7038 X86_EFLAGS_SF | X86_EFLAGS_OF))
7039 | X86_EFLAGS_ZF);
7040 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
7041 /*
7042 * We don't need to force a shadow sync because
7043 * VM_INSTRUCTION_ERROR is not shadowed
7044 */
7045}
Abel Gordon145c28d2013-04-18 14:36:55 +03007046
Wincy Vanff651cb2014-12-11 08:52:58 +03007047static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
7048{
7049 /* TODO: not to reset guest simply here. */
7050 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02007051 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03007052}
7053
Jan Kiszkaf4124502014-03-07 20:03:13 +01007054static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
7055{
7056 struct vcpu_vmx *vmx =
7057 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
7058
7059 vmx->nested.preemption_timer_expired = true;
7060 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
7061 kvm_vcpu_kick(&vmx->vcpu);
7062
7063 return HRTIMER_NORESTART;
7064}
7065
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007066/*
Bandan Das19677e32014-05-06 02:19:15 -04007067 * Decode the memory-address operand of a vmx instruction, as recorded on an
7068 * exit caused by such an instruction (run by a guest hypervisor).
7069 * On success, returns 0. When the operand is invalid, returns 1 and throws
7070 * #UD or #GP.
7071 */
7072static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
7073 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007074 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04007075{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007076 gva_t off;
7077 bool exn;
7078 struct kvm_segment s;
7079
Bandan Das19677e32014-05-06 02:19:15 -04007080 /*
7081 * According to Vol. 3B, "Information for VM Exits Due to Instruction
7082 * Execution", on an exit, vmx_instruction_info holds most of the
7083 * addressing components of the operand. Only the displacement part
7084 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
7085 * For how an actual address is calculated from all these components,
7086 * refer to Vol. 1, "Operand Addressing".
7087 */
7088 int scaling = vmx_instruction_info & 3;
7089 int addr_size = (vmx_instruction_info >> 7) & 7;
7090 bool is_reg = vmx_instruction_info & (1u << 10);
7091 int seg_reg = (vmx_instruction_info >> 15) & 7;
7092 int index_reg = (vmx_instruction_info >> 18) & 0xf;
7093 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
7094 int base_reg = (vmx_instruction_info >> 23) & 0xf;
7095 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
7096
7097 if (is_reg) {
7098 kvm_queue_exception(vcpu, UD_VECTOR);
7099 return 1;
7100 }
7101
7102 /* Addr = segment_base + offset */
7103 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007104 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007105 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007106 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007107 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007108 off += kvm_register_read(vcpu, index_reg)<<scaling;
7109 vmx_get_segment(vcpu, &s, seg_reg);
7110 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007111
7112 if (addr_size == 1) /* 32 bit */
7113 *ret &= 0xffffffff;
7114
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007115 /* Checks for #GP/#SS exceptions. */
7116 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007117 if (is_long_mode(vcpu)) {
7118 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7119 * non-canonical form. This is the only check on the memory
7120 * destination for long mode!
7121 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08007122 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007123 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007124 /* Protected mode: apply checks for segment validity in the
7125 * following order:
7126 * - segment type check (#GP(0) may be thrown)
7127 * - usability check (#GP(0)/#SS(0))
7128 * - limit check (#GP(0)/#SS(0))
7129 */
7130 if (wr)
7131 /* #GP(0) if the destination operand is located in a
7132 * read-only data segment or any code segment.
7133 */
7134 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7135 else
7136 /* #GP(0) if the source operand is located in an
7137 * execute-only code segment
7138 */
7139 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007140 if (exn) {
7141 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7142 return 1;
7143 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007144 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7145 */
7146 exn = (s.unusable != 0);
7147 /* Protected mode: #GP(0)/#SS(0) if the memory
7148 * operand is outside the segment limit.
7149 */
7150 exn = exn || (off + sizeof(u64) > s.limit);
7151 }
7152 if (exn) {
7153 kvm_queue_exception_e(vcpu,
7154 seg_reg == VCPU_SREG_SS ?
7155 SS_VECTOR : GP_VECTOR,
7156 0);
7157 return 1;
7158 }
7159
Bandan Das19677e32014-05-06 02:19:15 -04007160 return 0;
7161}
7162
Radim Krčmářcbf71272017-05-19 15:48:51 +02007163static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007164{
7165 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007166 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007167
7168 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007169 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007170 return 1;
7171
Radim Krčmářcbf71272017-05-19 15:48:51 +02007172 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7173 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007174 kvm_inject_page_fault(vcpu, &e);
7175 return 1;
7176 }
7177
Bandan Das3573e222014-05-06 02:19:16 -04007178 return 0;
7179}
7180
Jim Mattsone29acc52016-11-30 12:03:43 -08007181static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7182{
7183 struct vcpu_vmx *vmx = to_vmx(vcpu);
7184 struct vmcs *shadow_vmcs;
7185
7186 if (cpu_has_vmx_msr_bitmap()) {
7187 vmx->nested.msr_bitmap =
7188 (unsigned long *)__get_free_page(GFP_KERNEL);
7189 if (!vmx->nested.msr_bitmap)
7190 goto out_msr_bitmap;
7191 }
7192
7193 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7194 if (!vmx->nested.cached_vmcs12)
7195 goto out_cached_vmcs12;
7196
7197 if (enable_shadow_vmcs) {
7198 shadow_vmcs = alloc_vmcs();
7199 if (!shadow_vmcs)
7200 goto out_shadow_vmcs;
7201 /* mark vmcs as shadow */
7202 shadow_vmcs->revision_id |= (1u << 31);
7203 /* init shadow vmcs */
7204 vmcs_clear(shadow_vmcs);
7205 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7206 }
7207
7208 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7209 vmx->nested.vmcs02_num = 0;
7210
7211 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7212 HRTIMER_MODE_REL_PINNED);
7213 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7214
7215 vmx->nested.vmxon = true;
7216 return 0;
7217
7218out_shadow_vmcs:
7219 kfree(vmx->nested.cached_vmcs12);
7220
7221out_cached_vmcs12:
7222 free_page((unsigned long)vmx->nested.msr_bitmap);
7223
7224out_msr_bitmap:
7225 return -ENOMEM;
7226}
7227
Bandan Das3573e222014-05-06 02:19:16 -04007228/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007229 * Emulate the VMXON instruction.
7230 * Currently, we just remember that VMX is active, and do not save or even
7231 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7232 * do not currently need to store anything in that guest-allocated memory
7233 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7234 * argument is different from the VMXON pointer (which the spec says they do).
7235 */
7236static int handle_vmon(struct kvm_vcpu *vcpu)
7237{
Jim Mattsone29acc52016-11-30 12:03:43 -08007238 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007239 gpa_t vmptr;
7240 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007241 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007242 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7243 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007244
Jim Mattson70f3aac2017-04-26 08:53:46 -07007245 /*
7246 * The Intel VMX Instruction Reference lists a bunch of bits that are
7247 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7248 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7249 * Otherwise, we should fail with #UD. But most faulting conditions
7250 * have already been checked by hardware, prior to the VM-exit for
7251 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7252 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007253 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007254 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007255 kvm_queue_exception(vcpu, UD_VECTOR);
7256 return 1;
7257 }
7258
Abel Gordon145c28d2013-04-18 14:36:55 +03007259 if (vmx->nested.vmxon) {
7260 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007261 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007262 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007263
Haozhong Zhang3b840802016-06-22 14:59:54 +08007264 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007265 != VMXON_NEEDED_FEATURES) {
7266 kvm_inject_gp(vcpu, 0);
7267 return 1;
7268 }
7269
Radim Krčmářcbf71272017-05-19 15:48:51 +02007270 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007271 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007272
7273 /*
7274 * SDM 3: 24.11.5
7275 * The first 4 bytes of VMXON region contain the supported
7276 * VMCS revision identifier
7277 *
7278 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7279 * which replaces physical address width with 32
7280 */
7281 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7282 nested_vmx_failInvalid(vcpu);
7283 return kvm_skip_emulated_instruction(vcpu);
7284 }
7285
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007286 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7287 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007288 nested_vmx_failInvalid(vcpu);
7289 return kvm_skip_emulated_instruction(vcpu);
7290 }
7291 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7292 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007293 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007294 nested_vmx_failInvalid(vcpu);
7295 return kvm_skip_emulated_instruction(vcpu);
7296 }
7297 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007298 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007299
7300 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007301 ret = enter_vmx_operation(vcpu);
7302 if (ret)
7303 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007304
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007305 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007306 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007307}
7308
7309/*
7310 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7311 * for running VMX instructions (except VMXON, whose prerequisites are
7312 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007313 * Note that many of these exceptions have priority over VM exits, so they
7314 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007315 */
7316static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7317{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007318 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007319 kvm_queue_exception(vcpu, UD_VECTOR);
7320 return 0;
7321 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007322 return 1;
7323}
7324
David Matlack8ca44e82017-08-01 14:00:39 -07007325static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7326{
7327 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7328 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7329}
7330
Abel Gordone7953d72013-04-18 14:37:55 +03007331static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7332{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007333 if (vmx->nested.current_vmptr == -1ull)
7334 return;
7335
Abel Gordon012f83c2013-04-18 14:39:25 +03007336 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007337 /* copy to memory all shadowed fields in case
7338 they were modified */
7339 copy_shadow_to_vmcs12(vmx);
7340 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007341 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007342 }
Wincy Van705699a2015-02-03 23:58:17 +08007343 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007344
7345 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007346 kvm_vcpu_write_guest_page(&vmx->vcpu,
7347 vmx->nested.current_vmptr >> PAGE_SHIFT,
7348 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007349
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007350 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007351}
7352
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007353/*
7354 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7355 * just stops using VMX.
7356 */
7357static void free_nested(struct vcpu_vmx *vmx)
7358{
7359 if (!vmx->nested.vmxon)
7360 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007361
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007362 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007363 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007364 vmx->nested.posted_intr_nv = -1;
7365 vmx->nested.current_vmptr = -1ull;
Radim Krčmářd048c092016-08-08 20:16:22 +02007366 if (vmx->nested.msr_bitmap) {
7367 free_page((unsigned long)vmx->nested.msr_bitmap);
7368 vmx->nested.msr_bitmap = NULL;
7369 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007370 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007371 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007372 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7373 free_vmcs(vmx->vmcs01.shadow_vmcs);
7374 vmx->vmcs01.shadow_vmcs = NULL;
7375 }
David Matlack4f2777b2016-07-13 17:16:37 -07007376 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007377 /* Unpin physical memory we referred to in current vmcs02 */
7378 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007379 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007380 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007381 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007382 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007383 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007384 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007385 }
Wincy Van705699a2015-02-03 23:58:17 +08007386 if (vmx->nested.pi_desc_page) {
7387 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007388 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08007389 vmx->nested.pi_desc_page = NULL;
7390 vmx->nested.pi_desc = NULL;
7391 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007392
7393 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007394}
7395
7396/* Emulate the VMXOFF instruction */
7397static int handle_vmoff(struct kvm_vcpu *vcpu)
7398{
7399 if (!nested_vmx_check_permission(vcpu))
7400 return 1;
7401 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007402 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007403 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007404}
7405
Nadav Har'El27d6c862011-05-25 23:06:59 +03007406/* Emulate the VMCLEAR instruction */
7407static int handle_vmclear(struct kvm_vcpu *vcpu)
7408{
7409 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007410 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007411 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007412
7413 if (!nested_vmx_check_permission(vcpu))
7414 return 1;
7415
Radim Krčmářcbf71272017-05-19 15:48:51 +02007416 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007417 return 1;
7418
Radim Krčmářcbf71272017-05-19 15:48:51 +02007419 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7420 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7421 return kvm_skip_emulated_instruction(vcpu);
7422 }
7423
7424 if (vmptr == vmx->nested.vmxon_ptr) {
7425 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7426 return kvm_skip_emulated_instruction(vcpu);
7427 }
7428
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007429 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007430 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007431
Jim Mattson587d7e722017-03-02 12:41:48 -08007432 kvm_vcpu_write_guest(vcpu,
7433 vmptr + offsetof(struct vmcs12, launch_state),
7434 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007435
7436 nested_free_vmcs02(vmx, vmptr);
7437
Nadav Har'El27d6c862011-05-25 23:06:59 +03007438 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007439 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007440}
7441
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007442static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7443
7444/* Emulate the VMLAUNCH instruction */
7445static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7446{
7447 return nested_vmx_run(vcpu, true);
7448}
7449
7450/* Emulate the VMRESUME instruction */
7451static int handle_vmresume(struct kvm_vcpu *vcpu)
7452{
7453
7454 return nested_vmx_run(vcpu, false);
7455}
7456
Nadav Har'El49f705c2011-05-25 23:08:30 +03007457/*
7458 * Read a vmcs12 field. Since these can have varying lengths and we return
7459 * one type, we chose the biggest type (u64) and zero-extend the return value
7460 * to that size. Note that the caller, handle_vmread, might need to use only
7461 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7462 * 64-bit fields are to be returned).
7463 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007464static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7465 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007466{
7467 short offset = vmcs_field_to_offset(field);
7468 char *p;
7469
7470 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007471 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007472
7473 p = ((char *)(get_vmcs12(vcpu))) + offset;
7474
7475 switch (vmcs_field_type(field)) {
7476 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7477 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007478 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007479 case VMCS_FIELD_TYPE_U16:
7480 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007481 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007482 case VMCS_FIELD_TYPE_U32:
7483 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007484 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007485 case VMCS_FIELD_TYPE_U64:
7486 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007487 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007488 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007489 WARN_ON(1);
7490 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007491 }
7492}
7493
Abel Gordon20b97fe2013-04-18 14:36:25 +03007494
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007495static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7496 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007497 short offset = vmcs_field_to_offset(field);
7498 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7499 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007500 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007501
7502 switch (vmcs_field_type(field)) {
7503 case VMCS_FIELD_TYPE_U16:
7504 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007505 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007506 case VMCS_FIELD_TYPE_U32:
7507 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007508 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007509 case VMCS_FIELD_TYPE_U64:
7510 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007511 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007512 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7513 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007514 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007515 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007516 WARN_ON(1);
7517 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007518 }
7519
7520}
7521
Abel Gordon16f5b902013-04-18 14:38:25 +03007522static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7523{
7524 int i;
7525 unsigned long field;
7526 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007527 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007528 const unsigned long *fields = shadow_read_write_fields;
7529 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007530
Jan Kiszka282da872014-10-08 18:05:39 +02007531 preempt_disable();
7532
Abel Gordon16f5b902013-04-18 14:38:25 +03007533 vmcs_load(shadow_vmcs);
7534
7535 for (i = 0; i < num_fields; i++) {
7536 field = fields[i];
7537 switch (vmcs_field_type(field)) {
7538 case VMCS_FIELD_TYPE_U16:
7539 field_value = vmcs_read16(field);
7540 break;
7541 case VMCS_FIELD_TYPE_U32:
7542 field_value = vmcs_read32(field);
7543 break;
7544 case VMCS_FIELD_TYPE_U64:
7545 field_value = vmcs_read64(field);
7546 break;
7547 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7548 field_value = vmcs_readl(field);
7549 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007550 default:
7551 WARN_ON(1);
7552 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007553 }
7554 vmcs12_write_any(&vmx->vcpu, field, field_value);
7555 }
7556
7557 vmcs_clear(shadow_vmcs);
7558 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007559
7560 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007561}
7562
Abel Gordonc3114422013-04-18 14:38:55 +03007563static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7564{
Mathias Krausec2bae892013-06-26 20:36:21 +02007565 const unsigned long *fields[] = {
7566 shadow_read_write_fields,
7567 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007568 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007569 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007570 max_shadow_read_write_fields,
7571 max_shadow_read_only_fields
7572 };
7573 int i, q;
7574 unsigned long field;
7575 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007576 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007577
7578 vmcs_load(shadow_vmcs);
7579
Mathias Krausec2bae892013-06-26 20:36:21 +02007580 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007581 for (i = 0; i < max_fields[q]; i++) {
7582 field = fields[q][i];
7583 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7584
7585 switch (vmcs_field_type(field)) {
7586 case VMCS_FIELD_TYPE_U16:
7587 vmcs_write16(field, (u16)field_value);
7588 break;
7589 case VMCS_FIELD_TYPE_U32:
7590 vmcs_write32(field, (u32)field_value);
7591 break;
7592 case VMCS_FIELD_TYPE_U64:
7593 vmcs_write64(field, (u64)field_value);
7594 break;
7595 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7596 vmcs_writel(field, (long)field_value);
7597 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007598 default:
7599 WARN_ON(1);
7600 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007601 }
7602 }
7603 }
7604
7605 vmcs_clear(shadow_vmcs);
7606 vmcs_load(vmx->loaded_vmcs->vmcs);
7607}
7608
Nadav Har'El49f705c2011-05-25 23:08:30 +03007609/*
7610 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7611 * used before) all generate the same failure when it is missing.
7612 */
7613static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7614{
7615 struct vcpu_vmx *vmx = to_vmx(vcpu);
7616 if (vmx->nested.current_vmptr == -1ull) {
7617 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007618 return 0;
7619 }
7620 return 1;
7621}
7622
7623static int handle_vmread(struct kvm_vcpu *vcpu)
7624{
7625 unsigned long field;
7626 u64 field_value;
7627 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7628 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7629 gva_t gva = 0;
7630
Kyle Hueyeb277562016-11-29 12:40:39 -08007631 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007632 return 1;
7633
Kyle Huey6affcbe2016-11-29 12:40:40 -08007634 if (!nested_vmx_check_vmcs12(vcpu))
7635 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007636
Nadav Har'El49f705c2011-05-25 23:08:30 +03007637 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007638 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007639 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007640 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007641 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007642 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007643 }
7644 /*
7645 * Now copy part of this value to register or memory, as requested.
7646 * Note that the number of bits actually copied is 32 or 64 depending
7647 * on the guest's mode (32 or 64 bit), not on the given field's length.
7648 */
7649 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007650 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007651 field_value);
7652 } else {
7653 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007654 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007655 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007656 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007657 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7658 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7659 }
7660
7661 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007662 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007663}
7664
7665
7666static int handle_vmwrite(struct kvm_vcpu *vcpu)
7667{
7668 unsigned long field;
7669 gva_t gva;
7670 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7671 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007672 /* The value to write might be 32 or 64 bits, depending on L1's long
7673 * mode, and eventually we need to write that into a field of several
7674 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007675 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007676 * bits into the vmcs12 field.
7677 */
7678 u64 field_value = 0;
7679 struct x86_exception e;
7680
Kyle Hueyeb277562016-11-29 12:40:39 -08007681 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007682 return 1;
7683
Kyle Huey6affcbe2016-11-29 12:40:40 -08007684 if (!nested_vmx_check_vmcs12(vcpu))
7685 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007686
Nadav Har'El49f705c2011-05-25 23:08:30 +03007687 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007688 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007689 (((vmx_instruction_info) >> 3) & 0xf));
7690 else {
7691 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007692 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007693 return 1;
7694 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007695 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007696 kvm_inject_page_fault(vcpu, &e);
7697 return 1;
7698 }
7699 }
7700
7701
Nadav Amit27e6fb52014-06-18 17:19:26 +03007702 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007703 if (vmcs_field_readonly(field)) {
7704 nested_vmx_failValid(vcpu,
7705 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007706 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007707 }
7708
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007709 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007710 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007711 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007712 }
7713
7714 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007715 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007716}
7717
Jim Mattsona8bc2842016-11-30 12:03:44 -08007718static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7719{
7720 vmx->nested.current_vmptr = vmptr;
7721 if (enable_shadow_vmcs) {
7722 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7723 SECONDARY_EXEC_SHADOW_VMCS);
7724 vmcs_write64(VMCS_LINK_POINTER,
7725 __pa(vmx->vmcs01.shadow_vmcs));
7726 vmx->nested.sync_shadow_vmcs = true;
7727 }
7728}
7729
Nadav Har'El63846662011-05-25 23:07:29 +03007730/* Emulate the VMPTRLD instruction */
7731static int handle_vmptrld(struct kvm_vcpu *vcpu)
7732{
7733 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007734 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007735
7736 if (!nested_vmx_check_permission(vcpu))
7737 return 1;
7738
Radim Krčmářcbf71272017-05-19 15:48:51 +02007739 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007740 return 1;
7741
Radim Krčmářcbf71272017-05-19 15:48:51 +02007742 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7743 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7744 return kvm_skip_emulated_instruction(vcpu);
7745 }
7746
7747 if (vmptr == vmx->nested.vmxon_ptr) {
7748 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7749 return kvm_skip_emulated_instruction(vcpu);
7750 }
7751
Nadav Har'El63846662011-05-25 23:07:29 +03007752 if (vmx->nested.current_vmptr != vmptr) {
7753 struct vmcs12 *new_vmcs12;
7754 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007755 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7756 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03007757 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007758 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007759 }
7760 new_vmcs12 = kmap(page);
7761 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7762 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007763 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03007764 nested_vmx_failValid(vcpu,
7765 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007766 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007767 }
Nadav Har'El63846662011-05-25 23:07:29 +03007768
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007769 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07007770 /*
7771 * Load VMCS12 from guest memory since it is not already
7772 * cached.
7773 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007774 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
7775 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007776 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007777
Jim Mattsona8bc2842016-11-30 12:03:44 -08007778 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007779 }
7780
7781 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007782 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007783}
7784
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007785/* Emulate the VMPTRST instruction */
7786static int handle_vmptrst(struct kvm_vcpu *vcpu)
7787{
7788 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7789 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7790 gva_t vmcs_gva;
7791 struct x86_exception e;
7792
7793 if (!nested_vmx_check_permission(vcpu))
7794 return 1;
7795
7796 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007797 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007798 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007799 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007800 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7801 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7802 sizeof(u64), &e)) {
7803 kvm_inject_page_fault(vcpu, &e);
7804 return 1;
7805 }
7806 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007807 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007808}
7809
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007810/* Emulate the INVEPT instruction */
7811static int handle_invept(struct kvm_vcpu *vcpu)
7812{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007813 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007814 u32 vmx_instruction_info, types;
7815 unsigned long type;
7816 gva_t gva;
7817 struct x86_exception e;
7818 struct {
7819 u64 eptp, gpa;
7820 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007821
Wincy Vanb9c237b2015-02-03 23:56:30 +08007822 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7823 SECONDARY_EXEC_ENABLE_EPT) ||
7824 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007825 kvm_queue_exception(vcpu, UD_VECTOR);
7826 return 1;
7827 }
7828
7829 if (!nested_vmx_check_permission(vcpu))
7830 return 1;
7831
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007832 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007833 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007834
Wincy Vanb9c237b2015-02-03 23:56:30 +08007835 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007836
Jim Mattson85c856b2016-10-26 08:38:38 -07007837 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007838 nested_vmx_failValid(vcpu,
7839 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007840 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007841 }
7842
7843 /* According to the Intel VMX instruction reference, the memory
7844 * operand is read even if it isn't needed (e.g., for type==global)
7845 */
7846 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007847 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007848 return 1;
7849 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7850 sizeof(operand), &e)) {
7851 kvm_inject_page_fault(vcpu, &e);
7852 return 1;
7853 }
7854
7855 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007856 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007857 /*
7858 * TODO: track mappings and invalidate
7859 * single context requests appropriately
7860 */
7861 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007862 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007863 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007864 nested_vmx_succeed(vcpu);
7865 break;
7866 default:
7867 BUG_ON(1);
7868 break;
7869 }
7870
Kyle Huey6affcbe2016-11-29 12:40:40 -08007871 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007872}
7873
Petr Matouseka642fc32014-09-23 20:22:30 +02007874static int handle_invvpid(struct kvm_vcpu *vcpu)
7875{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007876 struct vcpu_vmx *vmx = to_vmx(vcpu);
7877 u32 vmx_instruction_info;
7878 unsigned long type, types;
7879 gva_t gva;
7880 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007881 struct {
7882 u64 vpid;
7883 u64 gla;
7884 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007885
7886 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7887 SECONDARY_EXEC_ENABLE_VPID) ||
7888 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7889 kvm_queue_exception(vcpu, UD_VECTOR);
7890 return 1;
7891 }
7892
7893 if (!nested_vmx_check_permission(vcpu))
7894 return 1;
7895
7896 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7897 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7898
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007899 types = (vmx->nested.nested_vmx_vpid_caps &
7900 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007901
Jim Mattson85c856b2016-10-26 08:38:38 -07007902 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007903 nested_vmx_failValid(vcpu,
7904 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007905 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007906 }
7907
7908 /* according to the intel vmx instruction reference, the memory
7909 * operand is read even if it isn't needed (e.g., for type==global)
7910 */
7911 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7912 vmx_instruction_info, false, &gva))
7913 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007914 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7915 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007916 kvm_inject_page_fault(vcpu, &e);
7917 return 1;
7918 }
Jim Mattson40352602017-06-28 09:37:37 -07007919 if (operand.vpid >> 16) {
7920 nested_vmx_failValid(vcpu,
7921 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7922 return kvm_skip_emulated_instruction(vcpu);
7923 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007924
7925 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007926 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Yu Zhangfd8cb432017-08-24 20:27:56 +08007927 if (is_noncanonical_address(operand.gla, vcpu)) {
Jim Mattson40352602017-06-28 09:37:37 -07007928 nested_vmx_failValid(vcpu,
7929 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7930 return kvm_skip_emulated_instruction(vcpu);
7931 }
7932 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007933 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007934 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007935 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007936 nested_vmx_failValid(vcpu,
7937 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007938 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007939 }
7940 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007941 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007942 break;
7943 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007944 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007945 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007946 }
7947
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007948 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7949 nested_vmx_succeed(vcpu);
7950
Kyle Huey6affcbe2016-11-29 12:40:40 -08007951 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007952}
7953
Kai Huang843e4332015-01-28 10:54:28 +08007954static int handle_pml_full(struct kvm_vcpu *vcpu)
7955{
7956 unsigned long exit_qualification;
7957
7958 trace_kvm_pml_full(vcpu->vcpu_id);
7959
7960 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7961
7962 /*
7963 * PML buffer FULL happened while executing iret from NMI,
7964 * "blocked by NMI" bit has to be set before next VM entry.
7965 */
7966 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007967 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7968 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7969 GUEST_INTR_STATE_NMI);
7970
7971 /*
7972 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7973 * here.., and there's no userspace involvement needed for PML.
7974 */
7975 return 1;
7976}
7977
Yunhong Jiang64672c92016-06-13 14:19:59 -07007978static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7979{
7980 kvm_lapic_expired_hv_timer(vcpu);
7981 return 1;
7982}
7983
Bandan Das41ab9372017-08-03 15:54:43 -04007984static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
7985{
7986 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04007987 int maxphyaddr = cpuid_maxphyaddr(vcpu);
7988
7989 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02007990 switch (address & VMX_EPTP_MT_MASK) {
7991 case VMX_EPTP_MT_UC:
Bandan Das41ab9372017-08-03 15:54:43 -04007992 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_UC_BIT))
7993 return false;
7994 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02007995 case VMX_EPTP_MT_WB:
Bandan Das41ab9372017-08-03 15:54:43 -04007996 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_WB_BIT))
7997 return false;
7998 break;
7999 default:
8000 return false;
8001 }
8002
David Hildenbrandbb97a012017-08-10 23:15:28 +02008003 /* only 4 levels page-walk length are valid */
8004 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04008005 return false;
8006
8007 /* Reserved bits should not be set */
8008 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
8009 return false;
8010
8011 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008012 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Bandan Das41ab9372017-08-03 15:54:43 -04008013 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPT_AD_BIT))
8014 return false;
8015 }
8016
8017 return true;
8018}
8019
8020static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
8021 struct vmcs12 *vmcs12)
8022{
8023 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
8024 u64 address;
8025 bool accessed_dirty;
8026 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
8027
8028 if (!nested_cpu_has_eptp_switching(vmcs12) ||
8029 !nested_cpu_has_ept(vmcs12))
8030 return 1;
8031
8032 if (index >= VMFUNC_EPTP_ENTRIES)
8033 return 1;
8034
8035
8036 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
8037 &address, index * 8, 8))
8038 return 1;
8039
David Hildenbrandbb97a012017-08-10 23:15:28 +02008040 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04008041
8042 /*
8043 * If the (L2) guest does a vmfunc to the currently
8044 * active ept pointer, we don't have to do anything else
8045 */
8046 if (vmcs12->ept_pointer != address) {
8047 if (!valid_ept_address(vcpu, address))
8048 return 1;
8049
8050 kvm_mmu_unload(vcpu);
8051 mmu->ept_ad = accessed_dirty;
8052 mmu->base_role.ad_disabled = !accessed_dirty;
8053 vmcs12->ept_pointer = address;
8054 /*
8055 * TODO: Check what's the correct approach in case
8056 * mmu reload fails. Currently, we just let the next
8057 * reload potentially fail
8058 */
8059 kvm_mmu_reload(vcpu);
8060 }
8061
8062 return 0;
8063}
8064
Bandan Das2a499e42017-08-03 15:54:41 -04008065static int handle_vmfunc(struct kvm_vcpu *vcpu)
8066{
Bandan Das27c42a12017-08-03 15:54:42 -04008067 struct vcpu_vmx *vmx = to_vmx(vcpu);
8068 struct vmcs12 *vmcs12;
8069 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
8070
8071 /*
8072 * VMFUNC is only supported for nested guests, but we always enable the
8073 * secondary control for simplicity; for non-nested mode, fake that we
8074 * didn't by injecting #UD.
8075 */
8076 if (!is_guest_mode(vcpu)) {
8077 kvm_queue_exception(vcpu, UD_VECTOR);
8078 return 1;
8079 }
8080
8081 vmcs12 = get_vmcs12(vcpu);
8082 if ((vmcs12->vm_function_control & (1 << function)) == 0)
8083 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04008084
8085 switch (function) {
8086 case 0:
8087 if (nested_vmx_eptp_switching(vcpu, vmcs12))
8088 goto fail;
8089 break;
8090 default:
8091 goto fail;
8092 }
8093 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04008094
8095fail:
8096 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8097 vmcs_read32(VM_EXIT_INTR_INFO),
8098 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008099 return 1;
8100}
8101
Nadav Har'El0140cae2011-05-25 23:06:28 +03008102/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008103 * The exit handlers return 1 if the exit was handled fully and guest execution
8104 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8105 * to be done to userspace and return 0.
8106 */
Mathias Krause772e0312012-08-30 01:30:19 +02008107static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008108 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8109 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008110 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008111 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008112 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008113 [EXIT_REASON_CR_ACCESS] = handle_cr,
8114 [EXIT_REASON_DR_ACCESS] = handle_dr,
8115 [EXIT_REASON_CPUID] = handle_cpuid,
8116 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8117 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8118 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8119 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008120 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008121 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008122 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008123 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008124 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008125 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008126 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008127 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008128 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008129 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008130 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008131 [EXIT_REASON_VMOFF] = handle_vmoff,
8132 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008133 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8134 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008135 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008136 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008137 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008138 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008139 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008140 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008141 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8142 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008143 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008144 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008145 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008146 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008147 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008148 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07008149 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07008150 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008151 [EXIT_REASON_XSAVES] = handle_xsaves,
8152 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008153 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008154 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008155 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008156};
8157
8158static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008159 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008160
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008161static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8162 struct vmcs12 *vmcs12)
8163{
8164 unsigned long exit_qualification;
8165 gpa_t bitmap, last_bitmap;
8166 unsigned int port;
8167 int size;
8168 u8 b;
8169
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008170 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008171 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008172
8173 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8174
8175 port = exit_qualification >> 16;
8176 size = (exit_qualification & 7) + 1;
8177
8178 last_bitmap = (gpa_t)-1;
8179 b = -1;
8180
8181 while (size > 0) {
8182 if (port < 0x8000)
8183 bitmap = vmcs12->io_bitmap_a;
8184 else if (port < 0x10000)
8185 bitmap = vmcs12->io_bitmap_b;
8186 else
Joe Perches1d804d02015-03-30 16:46:09 -07008187 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008188 bitmap += (port & 0x7fff) / 8;
8189
8190 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008191 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008192 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008193 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008194 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008195
8196 port++;
8197 size--;
8198 last_bitmap = bitmap;
8199 }
8200
Joe Perches1d804d02015-03-30 16:46:09 -07008201 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008202}
8203
Nadav Har'El644d7112011-05-25 23:12:35 +03008204/*
8205 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8206 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8207 * disinterest in the current event (read or write a specific MSR) by using an
8208 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8209 */
8210static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8211 struct vmcs12 *vmcs12, u32 exit_reason)
8212{
8213 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8214 gpa_t bitmap;
8215
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008216 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008217 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008218
8219 /*
8220 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8221 * for the four combinations of read/write and low/high MSR numbers.
8222 * First we need to figure out which of the four to use:
8223 */
8224 bitmap = vmcs12->msr_bitmap;
8225 if (exit_reason == EXIT_REASON_MSR_WRITE)
8226 bitmap += 2048;
8227 if (msr_index >= 0xc0000000) {
8228 msr_index -= 0xc0000000;
8229 bitmap += 1024;
8230 }
8231
8232 /* Then read the msr_index'th bit from this bitmap: */
8233 if (msr_index < 1024*8) {
8234 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008235 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008236 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008237 return 1 & (b >> (msr_index & 7));
8238 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008239 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008240}
8241
8242/*
8243 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8244 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8245 * intercept (via guest_host_mask etc.) the current event.
8246 */
8247static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8248 struct vmcs12 *vmcs12)
8249{
8250 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8251 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008252 int reg;
8253 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008254
8255 switch ((exit_qualification >> 4) & 3) {
8256 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008257 reg = (exit_qualification >> 8) & 15;
8258 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008259 switch (cr) {
8260 case 0:
8261 if (vmcs12->cr0_guest_host_mask &
8262 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008263 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008264 break;
8265 case 3:
8266 if ((vmcs12->cr3_target_count >= 1 &&
8267 vmcs12->cr3_target_value0 == val) ||
8268 (vmcs12->cr3_target_count >= 2 &&
8269 vmcs12->cr3_target_value1 == val) ||
8270 (vmcs12->cr3_target_count >= 3 &&
8271 vmcs12->cr3_target_value2 == val) ||
8272 (vmcs12->cr3_target_count >= 4 &&
8273 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008274 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008275 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008276 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008277 break;
8278 case 4:
8279 if (vmcs12->cr4_guest_host_mask &
8280 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008281 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008282 break;
8283 case 8:
8284 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008285 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008286 break;
8287 }
8288 break;
8289 case 2: /* clts */
8290 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8291 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008292 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008293 break;
8294 case 1: /* mov from cr */
8295 switch (cr) {
8296 case 3:
8297 if (vmcs12->cpu_based_vm_exec_control &
8298 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008299 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008300 break;
8301 case 8:
8302 if (vmcs12->cpu_based_vm_exec_control &
8303 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008304 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008305 break;
8306 }
8307 break;
8308 case 3: /* lmsw */
8309 /*
8310 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8311 * cr0. Other attempted changes are ignored, with no exit.
8312 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008313 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008314 if (vmcs12->cr0_guest_host_mask & 0xe &
8315 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008316 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008317 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8318 !(vmcs12->cr0_read_shadow & 0x1) &&
8319 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008320 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008321 break;
8322 }
Joe Perches1d804d02015-03-30 16:46:09 -07008323 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008324}
8325
8326/*
8327 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8328 * should handle it ourselves in L0 (and then continue L2). Only call this
8329 * when in is_guest_mode (L2).
8330 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008331static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008332{
Nadav Har'El644d7112011-05-25 23:12:35 +03008333 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8334 struct vcpu_vmx *vmx = to_vmx(vcpu);
8335 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8336
Jim Mattson4f350c62017-09-14 16:31:44 -07008337 if (vmx->nested.nested_run_pending)
8338 return false;
8339
8340 if (unlikely(vmx->fail)) {
8341 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8342 vmcs_read32(VM_INSTRUCTION_ERROR));
8343 return true;
8344 }
Jan Kiszka542060e2014-01-04 18:47:21 +01008345
David Matlackc9f04402017-08-01 14:00:40 -07008346 /*
8347 * The host physical addresses of some pages of guest memory
8348 * are loaded into VMCS02 (e.g. L1's Virtual APIC Page). The CPU
8349 * may write to these pages via their host physical address while
8350 * L2 is running, bypassing any address-translation-based dirty
8351 * tracking (e.g. EPT write protection).
8352 *
8353 * Mark them dirty on every exit from L2 to prevent them from
8354 * getting out of sync with dirty tracking.
8355 */
8356 nested_mark_vmcs12_pages_dirty(vcpu);
8357
Jim Mattson4f350c62017-09-14 16:31:44 -07008358 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8359 vmcs_readl(EXIT_QUALIFICATION),
8360 vmx->idt_vectoring_info,
8361 intr_info,
8362 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8363 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03008364
8365 switch (exit_reason) {
8366 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008367 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008368 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008369 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008370 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008371 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008372 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008373 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008374 else if (is_debug(intr_info) &&
8375 vcpu->guest_debug &
8376 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8377 return false;
8378 else if (is_breakpoint(intr_info) &&
8379 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8380 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008381 return vmcs12->exception_bitmap &
8382 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8383 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008384 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008385 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008386 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008387 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008388 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008389 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008390 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008391 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008392 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008393 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008394 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008395 case EXIT_REASON_HLT:
8396 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8397 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008398 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008399 case EXIT_REASON_INVLPG:
8400 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8401 case EXIT_REASON_RDPMC:
8402 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008403 case EXIT_REASON_RDRAND:
David Hildenbrand736fdf72017-08-24 20:51:37 +02008404 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008405 case EXIT_REASON_RDSEED:
David Hildenbrand736fdf72017-08-24 20:51:37 +02008406 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008407 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008408 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8409 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8410 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8411 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8412 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8413 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008414 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008415 /*
8416 * VMX instructions trap unconditionally. This allows L1 to
8417 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8418 */
Joe Perches1d804d02015-03-30 16:46:09 -07008419 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008420 case EXIT_REASON_CR_ACCESS:
8421 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8422 case EXIT_REASON_DR_ACCESS:
8423 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8424 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008425 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008426 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8427 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008428 case EXIT_REASON_MSR_READ:
8429 case EXIT_REASON_MSR_WRITE:
8430 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8431 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008432 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008433 case EXIT_REASON_MWAIT_INSTRUCTION:
8434 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008435 case EXIT_REASON_MONITOR_TRAP_FLAG:
8436 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008437 case EXIT_REASON_MONITOR_INSTRUCTION:
8438 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8439 case EXIT_REASON_PAUSE_INSTRUCTION:
8440 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8441 nested_cpu_has2(vmcs12,
8442 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8443 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008444 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008445 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008446 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008447 case EXIT_REASON_APIC_ACCESS:
8448 return nested_cpu_has2(vmcs12,
8449 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008450 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008451 case EXIT_REASON_EOI_INDUCED:
8452 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008453 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008454 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008455 /*
8456 * L0 always deals with the EPT violation. If nested EPT is
8457 * used, and the nested mmu code discovers that the address is
8458 * missing in the guest EPT table (EPT12), the EPT violation
8459 * will be injected with nested_ept_inject_page_fault()
8460 */
Joe Perches1d804d02015-03-30 16:46:09 -07008461 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008462 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008463 /*
8464 * L2 never uses directly L1's EPT, but rather L0's own EPT
8465 * table (shadow on EPT) or a merged EPT table that L0 built
8466 * (EPT on EPT). So any problems with the structure of the
8467 * table is L0's fault.
8468 */
Joe Perches1d804d02015-03-30 16:46:09 -07008469 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008470 case EXIT_REASON_INVPCID:
8471 return
8472 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8473 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008474 case EXIT_REASON_WBINVD:
8475 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8476 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008477 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008478 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8479 /*
8480 * This should never happen, since it is not possible to
8481 * set XSS to a non-zero value---neither in L1 nor in L2.
8482 * If if it were, XSS would have to be checked against
8483 * the XSS exit bitmap in vmcs12.
8484 */
8485 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008486 case EXIT_REASON_PREEMPTION_TIMER:
8487 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008488 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008489 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008490 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04008491 case EXIT_REASON_VMFUNC:
8492 /* VM functions are emulated through L2->L0 vmexits. */
8493 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008494 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008495 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008496 }
8497}
8498
Paolo Bonzini7313c692017-07-27 10:31:25 +02008499static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8500{
8501 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8502
8503 /*
8504 * At this point, the exit interruption info in exit_intr_info
8505 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8506 * we need to query the in-kernel LAPIC.
8507 */
8508 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8509 if ((exit_intr_info &
8510 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8511 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8512 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8513 vmcs12->vm_exit_intr_error_code =
8514 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8515 }
8516
8517 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8518 vmcs_readl(EXIT_QUALIFICATION));
8519 return 1;
8520}
8521
Avi Kivity586f9602010-11-18 13:09:54 +02008522static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8523{
8524 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8525 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8526}
8527
Kai Huanga3eaa862015-11-04 13:46:05 +08008528static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008529{
Kai Huanga3eaa862015-11-04 13:46:05 +08008530 if (vmx->pml_pg) {
8531 __free_page(vmx->pml_pg);
8532 vmx->pml_pg = NULL;
8533 }
Kai Huang843e4332015-01-28 10:54:28 +08008534}
8535
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008536static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008537{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008538 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008539 u64 *pml_buf;
8540 u16 pml_idx;
8541
8542 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8543
8544 /* Do nothing if PML buffer is empty */
8545 if (pml_idx == (PML_ENTITY_NUM - 1))
8546 return;
8547
8548 /* PML index always points to next available PML buffer entity */
8549 if (pml_idx >= PML_ENTITY_NUM)
8550 pml_idx = 0;
8551 else
8552 pml_idx++;
8553
8554 pml_buf = page_address(vmx->pml_pg);
8555 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8556 u64 gpa;
8557
8558 gpa = pml_buf[pml_idx];
8559 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008560 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008561 }
8562
8563 /* reset PML index */
8564 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8565}
8566
8567/*
8568 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8569 * Called before reporting dirty_bitmap to userspace.
8570 */
8571static void kvm_flush_pml_buffers(struct kvm *kvm)
8572{
8573 int i;
8574 struct kvm_vcpu *vcpu;
8575 /*
8576 * We only need to kick vcpu out of guest mode here, as PML buffer
8577 * is flushed at beginning of all VMEXITs, and it's obvious that only
8578 * vcpus running in guest are possible to have unflushed GPAs in PML
8579 * buffer.
8580 */
8581 kvm_for_each_vcpu(i, vcpu, kvm)
8582 kvm_vcpu_kick(vcpu);
8583}
8584
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008585static void vmx_dump_sel(char *name, uint32_t sel)
8586{
8587 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008588 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008589 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8590 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8591 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8592}
8593
8594static void vmx_dump_dtsel(char *name, uint32_t limit)
8595{
8596 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8597 name, vmcs_read32(limit),
8598 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8599}
8600
8601static void dump_vmcs(void)
8602{
8603 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8604 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8605 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8606 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8607 u32 secondary_exec_control = 0;
8608 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008609 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008610 int i, n;
8611
8612 if (cpu_has_secondary_exec_ctrls())
8613 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8614
8615 pr_err("*** Guest State ***\n");
8616 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8617 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8618 vmcs_readl(CR0_GUEST_HOST_MASK));
8619 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8620 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8621 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8622 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8623 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8624 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008625 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8626 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8627 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8628 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008629 }
8630 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8631 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8632 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8633 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8634 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8635 vmcs_readl(GUEST_SYSENTER_ESP),
8636 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8637 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8638 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8639 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8640 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8641 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8642 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8643 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8644 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8645 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8646 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8647 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8648 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008649 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8650 efer, vmcs_read64(GUEST_IA32_PAT));
8651 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8652 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008653 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8654 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008655 pr_err("PerfGlobCtl = 0x%016llx\n",
8656 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008657 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008658 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008659 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8660 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8661 vmcs_read32(GUEST_ACTIVITY_STATE));
8662 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8663 pr_err("InterruptStatus = %04x\n",
8664 vmcs_read16(GUEST_INTR_STATUS));
8665
8666 pr_err("*** Host State ***\n");
8667 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8668 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8669 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8670 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8671 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8672 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8673 vmcs_read16(HOST_TR_SELECTOR));
8674 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8675 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8676 vmcs_readl(HOST_TR_BASE));
8677 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8678 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8679 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8680 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8681 vmcs_readl(HOST_CR4));
8682 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8683 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8684 vmcs_read32(HOST_IA32_SYSENTER_CS),
8685 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8686 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008687 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8688 vmcs_read64(HOST_IA32_EFER),
8689 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008690 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008691 pr_err("PerfGlobCtl = 0x%016llx\n",
8692 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008693
8694 pr_err("*** Control State ***\n");
8695 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8696 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8697 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8698 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8699 vmcs_read32(EXCEPTION_BITMAP),
8700 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8701 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8702 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8703 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8704 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8705 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8706 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8707 vmcs_read32(VM_EXIT_INTR_INFO),
8708 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8709 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8710 pr_err(" reason=%08x qualification=%016lx\n",
8711 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8712 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8713 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8714 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008715 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008716 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008717 pr_err("TSC Multiplier = 0x%016llx\n",
8718 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008719 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8720 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8721 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8722 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8723 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008724 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008725 n = vmcs_read32(CR3_TARGET_COUNT);
8726 for (i = 0; i + 1 < n; i += 4)
8727 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8728 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8729 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8730 if (i < n)
8731 pr_err("CR3 target%u=%016lx\n",
8732 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8733 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8734 pr_err("PLE Gap=%08x Window=%08x\n",
8735 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8736 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8737 pr_err("Virtual processor ID = 0x%04x\n",
8738 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8739}
8740
Avi Kivity6aa8b732006-12-10 02:21:36 -08008741/*
8742 * The guest has exited. See if we can fix it or if we need userspace
8743 * assistance.
8744 */
Avi Kivity851ba692009-08-24 11:10:17 +03008745static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008746{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008747 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008748 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008749 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008750
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008751 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8752
Kai Huang843e4332015-01-28 10:54:28 +08008753 /*
8754 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8755 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8756 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8757 * mode as if vcpus is in root mode, the PML buffer must has been
8758 * flushed already.
8759 */
8760 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008761 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008762
Mohammed Gamal80ced182009-09-01 12:48:18 +02008763 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008764 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008765 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008766
Paolo Bonzini7313c692017-07-27 10:31:25 +02008767 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8768 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008769
Mohammed Gamal51207022010-05-31 22:40:54 +03008770 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008771 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008772 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8773 vcpu->run->fail_entry.hardware_entry_failure_reason
8774 = exit_reason;
8775 return 0;
8776 }
8777
Avi Kivity29bd8a72007-09-10 17:27:03 +03008778 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008779 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8780 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008781 = vmcs_read32(VM_INSTRUCTION_ERROR);
8782 return 0;
8783 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008784
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008785 /*
8786 * Note:
8787 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8788 * delivery event since it indicates guest is accessing MMIO.
8789 * The vm-exit can be triggered again after return to guest that
8790 * will cause infinite loop.
8791 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008792 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008793 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008794 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008795 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008796 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8797 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8798 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008799 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008800 vcpu->run->internal.data[0] = vectoring_info;
8801 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008802 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8803 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8804 vcpu->run->internal.ndata++;
8805 vcpu->run->internal.data[3] =
8806 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8807 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008808 return 0;
8809 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008810
Avi Kivity6aa8b732006-12-10 02:21:36 -08008811 if (exit_reason < kvm_vmx_max_exit_handlers
8812 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008813 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008814 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008815 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8816 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008817 kvm_queue_exception(vcpu, UD_VECTOR);
8818 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008819 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008820}
8821
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008822static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008823{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008824 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8825
8826 if (is_guest_mode(vcpu) &&
8827 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8828 return;
8829
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008830 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008831 vmcs_write32(TPR_THRESHOLD, 0);
8832 return;
8833 }
8834
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008835 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008836}
8837
Yang Zhang8d146952013-01-25 10:18:50 +08008838static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8839{
8840 u32 sec_exec_control;
8841
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008842 /* Postpone execution until vmcs01 is the current VMCS. */
8843 if (is_guest_mode(vcpu)) {
8844 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8845 return;
8846 }
8847
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008848 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008849 return;
8850
Paolo Bonzini35754c92015-07-29 12:05:37 +02008851 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008852 return;
8853
8854 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8855
8856 if (set) {
8857 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8858 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8859 } else {
8860 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8861 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008862 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008863 }
8864 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8865
8866 vmx_set_msr_bitmap(vcpu);
8867}
8868
Tang Chen38b99172014-09-24 15:57:54 +08008869static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8870{
8871 struct vcpu_vmx *vmx = to_vmx(vcpu);
8872
8873 /*
8874 * Currently we do not handle the nested case where L2 has an
8875 * APIC access page of its own; that page is still pinned.
8876 * Hence, we skip the case where the VCPU is in guest mode _and_
8877 * L1 prepared an APIC access page for L2.
8878 *
8879 * For the case where L1 and L2 share the same APIC access page
8880 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8881 * in the vmcs12), this function will only update either the vmcs01
8882 * or the vmcs02. If the former, the vmcs02 will be updated by
8883 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8884 * the next L2->L1 exit.
8885 */
8886 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008887 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008888 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008889 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008890 vmx_flush_tlb_ept_only(vcpu);
8891 }
Tang Chen38b99172014-09-24 15:57:54 +08008892}
8893
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008894static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008895{
8896 u16 status;
8897 u8 old;
8898
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008899 if (max_isr == -1)
8900 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008901
8902 status = vmcs_read16(GUEST_INTR_STATUS);
8903 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008904 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008905 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008906 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008907 vmcs_write16(GUEST_INTR_STATUS, status);
8908 }
8909}
8910
8911static void vmx_set_rvi(int vector)
8912{
8913 u16 status;
8914 u8 old;
8915
Wei Wang4114c272014-11-05 10:53:43 +08008916 if (vector == -1)
8917 vector = 0;
8918
Yang Zhangc7c9c562013-01-25 10:18:51 +08008919 status = vmcs_read16(GUEST_INTR_STATUS);
8920 old = (u8)status & 0xff;
8921 if ((u8)vector != old) {
8922 status &= ~0xff;
8923 status |= (u8)vector;
8924 vmcs_write16(GUEST_INTR_STATUS, status);
8925 }
8926}
8927
8928static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8929{
Wanpeng Li963fee12014-07-17 19:03:00 +08008930 if (!is_guest_mode(vcpu)) {
8931 vmx_set_rvi(max_irr);
8932 return;
8933 }
8934
Wei Wang4114c272014-11-05 10:53:43 +08008935 if (max_irr == -1)
8936 return;
8937
Wanpeng Li963fee12014-07-17 19:03:00 +08008938 /*
Wei Wang4114c272014-11-05 10:53:43 +08008939 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8940 * handles it.
8941 */
8942 if (nested_exit_on_intr(vcpu))
8943 return;
8944
8945 /*
8946 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008947 * is run without virtual interrupt delivery.
8948 */
8949 if (!kvm_event_needs_reinjection(vcpu) &&
8950 vmx_interrupt_allowed(vcpu)) {
8951 kvm_queue_interrupt(vcpu, max_irr, false);
8952 vmx_inject_irq(vcpu);
8953 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008954}
8955
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008956static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008957{
8958 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008959 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008960
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008961 WARN_ON(!vcpu->arch.apicv_active);
8962 if (pi_test_on(&vmx->pi_desc)) {
8963 pi_clear_on(&vmx->pi_desc);
8964 /*
8965 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8966 * But on x86 this is just a compiler barrier anyway.
8967 */
8968 smp_mb__after_atomic();
8969 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8970 } else {
8971 max_irr = kvm_lapic_find_highest_irr(vcpu);
8972 }
8973 vmx_hwapic_irr_update(vcpu, max_irr);
8974 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008975}
8976
Andrey Smetanin63086302015-11-10 15:36:32 +03008977static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008978{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008979 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008980 return;
8981
Yang Zhangc7c9c562013-01-25 10:18:51 +08008982 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8983 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8984 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8985 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8986}
8987
Paolo Bonzini967235d2016-12-19 14:03:45 +01008988static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8989{
8990 struct vcpu_vmx *vmx = to_vmx(vcpu);
8991
8992 pi_clear_on(&vmx->pi_desc);
8993 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8994}
8995
Avi Kivity51aa01d2010-07-20 14:31:20 +03008996static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008997{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008998 u32 exit_intr_info = 0;
8999 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02009000
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009001 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
9002 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02009003 return;
9004
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009005 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9006 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9007 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08009008
Wanpeng Li1261bfa2017-07-13 18:30:40 -07009009 /* if exit due to PF check for async PF */
9010 if (is_page_fault(exit_intr_info))
9011 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
9012
Andi Kleena0861c02009-06-08 17:37:09 +08009013 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009014 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
9015 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08009016 kvm_machine_check();
9017
Gleb Natapov20f65982009-05-11 13:35:55 +03009018 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08009019 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009020 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03009021 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009022 kvm_after_handle_nmi(&vmx->vcpu);
9023 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03009024}
Gleb Natapov20f65982009-05-11 13:35:55 +03009025
Yang Zhanga547c6d2013-04-11 19:25:10 +08009026static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
9027{
9028 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9029
Yang Zhanga547c6d2013-04-11 19:25:10 +08009030 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
9031 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
9032 unsigned int vector;
9033 unsigned long entry;
9034 gate_desc *desc;
9035 struct vcpu_vmx *vmx = to_vmx(vcpu);
9036#ifdef CONFIG_X86_64
9037 unsigned long tmp;
9038#endif
9039
9040 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9041 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02009042 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009043 asm volatile(
9044#ifdef CONFIG_X86_64
9045 "mov %%" _ASM_SP ", %[sp]\n\t"
9046 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
9047 "push $%c[ss]\n\t"
9048 "push %[sp]\n\t"
9049#endif
9050 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08009051 __ASM_SIZE(push) " $%c[cs]\n\t"
9052 "call *%[entry]\n\t"
9053 :
9054#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06009055 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009056#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05009057 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08009058 :
9059 [entry]"r"(entry),
9060 [ss]"i"(__KERNEL_DS),
9061 [cs]"i"(__KERNEL_CS)
9062 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02009063 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08009064}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009065STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009066
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009067static bool vmx_has_high_real_mode_segbase(void)
9068{
9069 return enable_unrestricted_guest || emulate_invalid_guest_state;
9070}
9071
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009072static bool vmx_mpx_supported(void)
9073{
9074 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
9075 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
9076}
9077
Wanpeng Li55412b22014-12-02 19:21:30 +08009078static bool vmx_xsaves_supported(void)
9079{
9080 return vmcs_config.cpu_based_2nd_exec_ctrl &
9081 SECONDARY_EXEC_XSAVES;
9082}
9083
Avi Kivity51aa01d2010-07-20 14:31:20 +03009084static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
9085{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02009086 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03009087 bool unblock_nmi;
9088 u8 vector;
9089 bool idtv_info_valid;
9090
9091 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03009092
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009093 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02009094 return;
9095 /*
9096 * Can't use vmx->exit_intr_info since we're not sure what
9097 * the exit reason is.
9098 */
9099 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9100 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9101 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9102 /*
9103 * SDM 3: 27.7.1.2 (September 2008)
9104 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9105 * a guest IRET fault.
9106 * SDM 3: 23.2.2 (September 2008)
9107 * Bit 12 is undefined in any of the following cases:
9108 * If the VM exit sets the valid bit in the IDT-vectoring
9109 * information field.
9110 * If the VM exit is due to a double fault.
9111 */
9112 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9113 vector != DF_VECTOR && !idtv_info_valid)
9114 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9115 GUEST_INTR_STATE_NMI);
9116 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009117 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02009118 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9119 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009120}
9121
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009122static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009123 u32 idt_vectoring_info,
9124 int instr_len_field,
9125 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009126{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009127 u8 vector;
9128 int type;
9129 bool idtv_info_valid;
9130
9131 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009132
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009133 vcpu->arch.nmi_injected = false;
9134 kvm_clear_exception_queue(vcpu);
9135 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009136
9137 if (!idtv_info_valid)
9138 return;
9139
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009140 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009141
Avi Kivity668f6122008-07-02 09:28:55 +03009142 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9143 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009144
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009145 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009146 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009147 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009148 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009149 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009150 * Clear bit "block by NMI" before VM entry if a NMI
9151 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009152 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009153 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009154 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009155 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009156 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009157 /* fall through */
9158 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009159 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009160 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009161 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009162 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009163 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009164 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009165 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009166 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009167 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009168 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009169 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009170 break;
9171 default:
9172 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009173 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009174}
9175
Avi Kivity83422e12010-07-20 14:43:23 +03009176static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9177{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009178 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009179 VM_EXIT_INSTRUCTION_LEN,
9180 IDT_VECTORING_ERROR_CODE);
9181}
9182
Avi Kivityb463a6f2010-07-20 15:06:17 +03009183static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9184{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009185 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009186 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9187 VM_ENTRY_INSTRUCTION_LEN,
9188 VM_ENTRY_EXCEPTION_ERROR_CODE);
9189
9190 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9191}
9192
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009193static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9194{
9195 int i, nr_msrs;
9196 struct perf_guest_switch_msr *msrs;
9197
9198 msrs = perf_guest_get_msrs(&nr_msrs);
9199
9200 if (!msrs)
9201 return;
9202
9203 for (i = 0; i < nr_msrs; i++)
9204 if (msrs[i].host == msrs[i].guest)
9205 clear_atomic_switch_msr(vmx, msrs[i].msr);
9206 else
9207 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9208 msrs[i].host);
9209}
9210
Jiang Biao33365e72016-11-03 15:03:37 +08009211static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009212{
9213 struct vcpu_vmx *vmx = to_vmx(vcpu);
9214 u64 tscl;
9215 u32 delta_tsc;
9216
9217 if (vmx->hv_deadline_tsc == -1)
9218 return;
9219
9220 tscl = rdtsc();
9221 if (vmx->hv_deadline_tsc > tscl)
9222 /* sure to be 32 bit only because checked on set_hv_timer */
9223 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9224 cpu_preemption_timer_multi);
9225 else
9226 delta_tsc = 0;
9227
9228 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9229}
9230
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009231static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009232{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009233 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009234 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02009235
Avi Kivity104f2262010-11-18 13:12:52 +02009236 /* Don't enter VMX if guest state is invalid, let the exit handler
9237 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009238 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009239 return;
9240
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009241 if (vmx->ple_window_dirty) {
9242 vmx->ple_window_dirty = false;
9243 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9244 }
9245
Abel Gordon012f83c2013-04-18 14:39:25 +03009246 if (vmx->nested.sync_shadow_vmcs) {
9247 copy_vmcs12_to_shadow(vmx);
9248 vmx->nested.sync_shadow_vmcs = false;
9249 }
9250
Avi Kivity104f2262010-11-18 13:12:52 +02009251 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9252 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9253 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9254 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9255
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009256 cr3 = __get_current_cr3_fast();
Ladi Prosek44889942017-09-22 07:53:15 +02009257 if (unlikely(cr3 != vmx->loaded_vmcs->vmcs_host_cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009258 vmcs_writel(HOST_CR3, cr3);
Ladi Prosek44889942017-09-22 07:53:15 +02009259 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009260 }
9261
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009262 cr4 = cr4_read_shadow();
Ladi Prosek44889942017-09-22 07:53:15 +02009263 if (unlikely(cr4 != vmx->loaded_vmcs->vmcs_host_cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009264 vmcs_writel(HOST_CR4, cr4);
Ladi Prosek44889942017-09-22 07:53:15 +02009265 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009266 }
9267
Avi Kivity104f2262010-11-18 13:12:52 +02009268 /* When single-stepping over STI and MOV SS, we must clear the
9269 * corresponding interruptibility bits in the guest state. Otherwise
9270 * vmentry fails as it then expects bit 14 (BS) in pending debug
9271 * exceptions being set, but that's not correct for the guest debugging
9272 * case. */
9273 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9274 vmx_set_interrupt_shadow(vcpu, 0);
9275
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009276 if (static_cpu_has(X86_FEATURE_PKU) &&
9277 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
9278 vcpu->arch.pkru != vmx->host_pkru)
9279 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009280
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009281 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009282 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009283
Yunhong Jiang64672c92016-06-13 14:19:59 -07009284 vmx_arm_hv_timer(vcpu);
9285
Nadav Har'Eld462b812011-05-24 15:26:10 +03009286 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009287 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009288 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009289 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9290 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9291 "push %%" _ASM_CX " \n\t"
9292 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009293 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009294 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009295 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009296 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009297 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009298 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9299 "mov %%cr2, %%" _ASM_DX " \n\t"
9300 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009301 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009302 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009303 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009304 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009305 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009306 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009307 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9308 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9309 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9310 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9311 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9312 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009313#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009314 "mov %c[r8](%0), %%r8 \n\t"
9315 "mov %c[r9](%0), %%r9 \n\t"
9316 "mov %c[r10](%0), %%r10 \n\t"
9317 "mov %c[r11](%0), %%r11 \n\t"
9318 "mov %c[r12](%0), %%r12 \n\t"
9319 "mov %c[r13](%0), %%r13 \n\t"
9320 "mov %c[r14](%0), %%r14 \n\t"
9321 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009322#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009323 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009324
Avi Kivity6aa8b732006-12-10 02:21:36 -08009325 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009326 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009327 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009328 "jmp 2f \n\t"
9329 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9330 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009331 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009332 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009333 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009334 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9335 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9336 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9337 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9338 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9339 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9340 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009341#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009342 "mov %%r8, %c[r8](%0) \n\t"
9343 "mov %%r9, %c[r9](%0) \n\t"
9344 "mov %%r10, %c[r10](%0) \n\t"
9345 "mov %%r11, %c[r11](%0) \n\t"
9346 "mov %%r12, %c[r12](%0) \n\t"
9347 "mov %%r13, %c[r13](%0) \n\t"
9348 "mov %%r14, %c[r14](%0) \n\t"
9349 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009350#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009351 "mov %%cr2, %%" _ASM_AX " \n\t"
9352 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009353
Avi Kivityb188c81f2012-09-16 15:10:58 +03009354 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009355 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009356 ".pushsection .rodata \n\t"
9357 ".global vmx_return \n\t"
9358 "vmx_return: " _ASM_PTR " 2b \n\t"
9359 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009360 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009361 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009362 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009363 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009364 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9365 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9366 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9367 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9368 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9369 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9370 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009371#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009372 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9373 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9374 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9375 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9376 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9377 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9378 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9379 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009380#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009381 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9382 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009383 : "cc", "memory"
9384#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009385 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009386 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009387#else
9388 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009389#endif
9390 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009391
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009392 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9393 if (debugctlmsr)
9394 update_debugctlmsr(debugctlmsr);
9395
Avi Kivityaa67f602012-08-01 16:48:03 +03009396#ifndef CONFIG_X86_64
9397 /*
9398 * The sysexit path does not restore ds/es, so we must set them to
9399 * a reasonable value ourselves.
9400 *
9401 * We can't defer this to vmx_load_host_state() since that function
9402 * may be executed in interrupt context, which saves and restore segments
9403 * around it, nullifying its effect.
9404 */
9405 loadsegment(ds, __USER_DS);
9406 loadsegment(es, __USER_DS);
9407#endif
9408
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009409 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009410 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009411 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009412 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009413 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009414 vcpu->arch.regs_dirty = 0;
9415
Gleb Natapove0b890d2013-09-25 12:51:33 +03009416 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009417 * eager fpu is enabled if PKEY is supported and CR4 is switched
9418 * back on host, so it is safe to read guest PKRU from current
9419 * XSAVE.
9420 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009421 if (static_cpu_has(X86_FEATURE_PKU) &&
9422 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
9423 vcpu->arch.pkru = __read_pkru();
9424 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009425 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009426 }
9427
9428 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009429 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9430 * we did not inject a still-pending event to L1 now because of
9431 * nested_run_pending, we need to re-enable this bit.
9432 */
9433 if (vmx->nested.nested_run_pending)
9434 kvm_make_request(KVM_REQ_EVENT, vcpu);
9435
9436 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07009437 vmx->idt_vectoring_info = 0;
9438
9439 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
9440 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9441 return;
9442
9443 vmx->loaded_vmcs->launched = 1;
9444 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03009445
Avi Kivity51aa01d2010-07-20 14:31:20 +03009446 vmx_complete_atomic_exit(vmx);
9447 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009448 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009449}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009450STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009451
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009452static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009453{
9454 struct vcpu_vmx *vmx = to_vmx(vcpu);
9455 int cpu;
9456
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009457 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009458 return;
9459
9460 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009461 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009462 vmx_vcpu_put(vcpu);
9463 vmx_vcpu_load(vcpu, cpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009464 put_cpu();
9465}
9466
Jim Mattson2f1fe812016-07-08 15:36:06 -07009467/*
9468 * Ensure that the current vmcs of the logical processor is the
9469 * vmcs01 of the vcpu before calling free_nested().
9470 */
9471static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9472{
9473 struct vcpu_vmx *vmx = to_vmx(vcpu);
9474 int r;
9475
9476 r = vcpu_load(vcpu);
9477 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009478 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009479 free_nested(vmx);
9480 vcpu_put(vcpu);
9481}
9482
Avi Kivity6aa8b732006-12-10 02:21:36 -08009483static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9484{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009485 struct vcpu_vmx *vmx = to_vmx(vcpu);
9486
Kai Huang843e4332015-01-28 10:54:28 +08009487 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009488 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009489 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009490 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009491 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009492 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009493 kfree(vmx->guest_msrs);
9494 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009495 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009496}
9497
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009498static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009499{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009500 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009501 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009502 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009503
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009504 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009505 return ERR_PTR(-ENOMEM);
9506
Wanpeng Li991e7a02015-09-16 17:30:05 +08009507 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009508
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009509 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9510 if (err)
9511 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009512
Peter Feiner4e595162016-07-07 14:49:58 -07009513 err = -ENOMEM;
9514
9515 /*
9516 * If PML is turned on, failure on enabling PML just results in failure
9517 * of creating the vcpu, therefore we can simplify PML logic (by
9518 * avoiding dealing with cases, such as enabling PML partially on vcpus
9519 * for the guest, etc.
9520 */
9521 if (enable_pml) {
9522 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9523 if (!vmx->pml_pg)
9524 goto uninit_vcpu;
9525 }
9526
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009527 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009528 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9529 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009530
Peter Feiner4e595162016-07-07 14:49:58 -07009531 if (!vmx->guest_msrs)
9532 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009533
Nadav Har'Eld462b812011-05-24 15:26:10 +03009534 vmx->loaded_vmcs = &vmx->vmcs01;
9535 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009536 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009537 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009538 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009539 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009540
Avi Kivity15ad7142007-07-11 18:17:21 +03009541 cpu = get_cpu();
9542 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009543 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02009544 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009545 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009546 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02009547 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009548 err = alloc_apic_access_page(kvm);
9549 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009550 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009551 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009552
Sheng Yangb927a3c2009-07-21 10:42:48 +08009553 if (enable_ept) {
Tang Chenf51770e2014-09-16 18:41:59 +08009554 err = init_rmode_identity_map(kvm);
9555 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009556 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009557 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009558
Wanpeng Li5c614b32015-10-13 09:18:36 -07009559 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009560 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009561 vmx->nested.vpid02 = allocate_vpid();
9562 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009563
Wincy Van705699a2015-02-03 23:58:17 +08009564 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009565 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009566
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009567 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9568
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02009569 /*
9570 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
9571 * or POSTED_INTR_WAKEUP_VECTOR.
9572 */
9573 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
9574 vmx->pi_desc.sn = 1;
9575
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009576 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009577
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009578free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009579 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009580 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009581free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009582 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009583free_pml:
9584 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009585uninit_vcpu:
9586 kvm_vcpu_uninit(&vmx->vcpu);
9587free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009588 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009589 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009590 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009591}
9592
Yang, Sheng002c7f72007-07-31 14:23:01 +03009593static void __init vmx_check_processor_compat(void *rtn)
9594{
9595 struct vmcs_config vmcs_conf;
9596
9597 *(int *)rtn = 0;
9598 if (setup_vmcs_config(&vmcs_conf) < 0)
9599 *(int *)rtn = -EIO;
9600 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9601 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9602 smp_processor_id());
9603 *(int *)rtn = -EIO;
9604 }
9605}
9606
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009607static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009608{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009609 u8 cache;
9610 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009611
Sheng Yang522c68c2009-04-27 20:35:43 +08009612 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009613 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009614 * 2. EPT with VT-d:
9615 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009616 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009617 * b. VT-d with snooping control feature: snooping control feature of
9618 * VT-d engine can guarantee the cache correctness. Just set it
9619 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009620 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009621 * consistent with host MTRR
9622 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009623 if (is_mmio) {
9624 cache = MTRR_TYPE_UNCACHABLE;
9625 goto exit;
9626 }
9627
9628 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009629 ipat = VMX_EPT_IPAT_BIT;
9630 cache = MTRR_TYPE_WRBACK;
9631 goto exit;
9632 }
9633
9634 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9635 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009636 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009637 cache = MTRR_TYPE_WRBACK;
9638 else
9639 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009640 goto exit;
9641 }
9642
Xiao Guangrongff536042015-06-15 16:55:22 +08009643 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009644
9645exit:
9646 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009647}
9648
Sheng Yang17cc3932010-01-05 19:02:27 +08009649static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009650{
Sheng Yang878403b2010-01-05 19:02:29 +08009651 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9652 return PT_DIRECTORY_LEVEL;
9653 else
9654 /* For shadow and EPT supported 1GB page */
9655 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009656}
9657
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009658static void vmcs_set_secondary_exec_control(u32 new_ctl)
9659{
9660 /*
9661 * These bits in the secondary execution controls field
9662 * are dynamic, the others are mostly based on the hypervisor
9663 * architecture and the guest's CPUID. Do not touch the
9664 * dynamic bits.
9665 */
9666 u32 mask =
9667 SECONDARY_EXEC_SHADOW_VMCS |
9668 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9669 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9670
9671 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9672
9673 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9674 (new_ctl & ~mask) | (cur_ctl & mask));
9675}
9676
David Matlack8322ebb2016-11-29 18:14:09 -08009677/*
9678 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9679 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9680 */
9681static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9682{
9683 struct vcpu_vmx *vmx = to_vmx(vcpu);
9684 struct kvm_cpuid_entry2 *entry;
9685
9686 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9687 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9688
9689#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9690 if (entry && (entry->_reg & (_cpuid_mask))) \
9691 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9692} while (0)
9693
9694 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9695 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9696 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9697 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9698 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9699 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9700 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9701 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9702 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9703 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9704 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9705 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9706 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9707 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9708 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9709
9710 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9711 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9712 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9713 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9714 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9715 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9716 cr4_fixed1_update(bit(11), ecx, bit(2));
9717
9718#undef cr4_fixed1_update
9719}
9720
Sheng Yang0e851882009-12-18 16:48:46 +08009721static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9722{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009723 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009724
Paolo Bonzini80154d72017-08-24 13:55:35 +02009725 if (cpu_has_secondary_exec_ctrls()) {
9726 vmx_compute_secondary_exec_control(vmx);
9727 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009728 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009729
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009730 if (nested_vmx_allowed(vcpu))
9731 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9732 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9733 else
9734 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9735 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009736
9737 if (nested_vmx_allowed(vcpu))
9738 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009739}
9740
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009741static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9742{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009743 if (func == 1 && nested)
9744 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009745}
9746
Yang Zhang25d92082013-08-06 12:00:32 +03009747static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9748 struct x86_exception *fault)
9749{
Jan Kiszka533558b2014-01-04 18:47:20 +01009750 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009751 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009752 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009753 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009754
Bandan Dasc5f983f2017-05-05 15:25:14 -04009755 if (vmx->nested.pml_full) {
9756 exit_reason = EXIT_REASON_PML_FULL;
9757 vmx->nested.pml_full = false;
9758 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9759 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009760 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009761 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009762 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009763
9764 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009765 vmcs12->guest_physical_address = fault->address;
9766}
9767
Peter Feiner995f00a2017-06-30 17:26:32 -07009768static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9769{
David Hildenbrandbb97a012017-08-10 23:15:28 +02009770 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -07009771}
9772
Nadav Har'El155a97a2013-08-05 11:07:16 +03009773/* Callbacks for nested_ept_init_mmu_context: */
9774
9775static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9776{
9777 /* return the page table to be shadowed - in our case, EPT12 */
9778 return get_vmcs12(vcpu)->ept_pointer;
9779}
9780
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009781static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009782{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009783 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +02009784 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009785 return 1;
9786
9787 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009788 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009789 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009790 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +02009791 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +03009792 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9793 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9794 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9795
9796 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009797 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009798}
9799
9800static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9801{
9802 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9803}
9804
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009805static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9806 u16 error_code)
9807{
9808 bool inequality, bit;
9809
9810 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9811 inequality =
9812 (error_code & vmcs12->page_fault_error_code_mask) !=
9813 vmcs12->page_fault_error_code_match;
9814 return inequality ^ bit;
9815}
9816
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009817static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9818 struct x86_exception *fault)
9819{
9820 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9821
9822 WARN_ON(!is_guest_mode(vcpu));
9823
Wanpeng Li305d0ab2017-09-28 18:16:44 -07009824 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
9825 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009826 vmcs12->vm_exit_intr_error_code = fault->error_code;
9827 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9828 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9829 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9830 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009831 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009832 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009833 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009834}
9835
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009836static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9837 struct vmcs12 *vmcs12);
9838
9839static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009840 struct vmcs12 *vmcs12)
9841{
9842 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009843 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009844 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009845
9846 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009847 /*
9848 * Translate L1 physical address to host physical
9849 * address for vmcs02. Keep the page pinned, so this
9850 * physical address remains valid. We keep a reference
9851 * to it so we can release it later.
9852 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009853 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009854 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009855 vmx->nested.apic_access_page = NULL;
9856 }
9857 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009858 /*
9859 * If translation failed, no matter: This feature asks
9860 * to exit when accessing the given address, and if it
9861 * can never be accessed, this feature won't do
9862 * anything anyway.
9863 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009864 if (!is_error_page(page)) {
9865 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009866 hpa = page_to_phys(vmx->nested.apic_access_page);
9867 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9868 } else {
9869 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9870 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9871 }
9872 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9873 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9874 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9875 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9876 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009877 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009878
9879 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009880 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009881 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009882 vmx->nested.virtual_apic_page = NULL;
9883 }
9884 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009885
9886 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009887 * If translation failed, VM entry will fail because
9888 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9889 * Failing the vm entry is _not_ what the processor
9890 * does but it's basically the only possibility we
9891 * have. We could still enter the guest if CR8 load
9892 * exits are enabled, CR8 store exits are enabled, and
9893 * virtualize APIC access is disabled; in this case
9894 * the processor would never use the TPR shadow and we
9895 * could simply clear the bit from the execution
9896 * control. But such a configuration is useless, so
9897 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009898 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009899 if (!is_error_page(page)) {
9900 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009901 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9902 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9903 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009904 }
9905
Wincy Van705699a2015-02-03 23:58:17 +08009906 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009907 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9908 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02009909 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009910 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +08009911 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009912 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
9913 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009914 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009915 vmx->nested.pi_desc_page = page;
9916 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08009917 vmx->nested.pi_desc =
9918 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9919 (unsigned long)(vmcs12->posted_intr_desc_addr &
9920 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009921 vmcs_write64(POSTED_INTR_DESC_ADDR,
9922 page_to_phys(vmx->nested.pi_desc_page) +
9923 (unsigned long)(vmcs12->posted_intr_desc_addr &
9924 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009925 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009926 if (cpu_has_vmx_msr_bitmap() &&
9927 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9928 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9929 ;
9930 else
9931 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9932 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009933}
9934
Jan Kiszkaf4124502014-03-07 20:03:13 +01009935static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9936{
9937 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9938 struct vcpu_vmx *vmx = to_vmx(vcpu);
9939
9940 if (vcpu->arch.virtual_tsc_khz == 0)
9941 return;
9942
9943 /* Make sure short timeouts reliably trigger an immediate vmexit.
9944 * hrtimer_start does not guarantee this. */
9945 if (preemption_timeout <= 1) {
9946 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9947 return;
9948 }
9949
9950 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9951 preemption_timeout *= 1000000;
9952 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9953 hrtimer_start(&vmx->nested.preemption_timer,
9954 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9955}
9956
Jim Mattson56a20512017-07-06 16:33:06 -07009957static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9958 struct vmcs12 *vmcs12)
9959{
9960 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9961 return 0;
9962
9963 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9964 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9965 return -EINVAL;
9966
9967 return 0;
9968}
9969
Wincy Van3af18d92015-02-03 23:49:31 +08009970static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9971 struct vmcs12 *vmcs12)
9972{
Wincy Van3af18d92015-02-03 23:49:31 +08009973 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9974 return 0;
9975
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009976 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009977 return -EINVAL;
9978
9979 return 0;
9980}
9981
Jim Mattson712b12d2017-08-24 13:24:47 -07009982static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
9983 struct vmcs12 *vmcs12)
9984{
9985 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9986 return 0;
9987
9988 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
9989 return -EINVAL;
9990
9991 return 0;
9992}
9993
Wincy Van3af18d92015-02-03 23:49:31 +08009994/*
9995 * Merge L0's and L1's MSR bitmap, return false to indicate that
9996 * we do not use the hardware.
9997 */
9998static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9999 struct vmcs12 *vmcs12)
10000{
Wincy Van82f0dd42015-02-03 23:57:18 +080010001 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080010002 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020010003 unsigned long *msr_bitmap_l1;
10004 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +080010005
Radim Krčmářd048c092016-08-08 20:16:22 +020010006 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +080010007 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
10008 return false;
10009
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010010 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
10011 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080010012 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +020010013 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010014
Radim Krčmářd048c092016-08-08 20:16:22 +020010015 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
10016
Wincy Vanf2b93282015-02-03 23:56:03 +080010017 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +080010018 if (nested_cpu_has_apic_reg_virt(vmcs12))
10019 for (msr = 0x800; msr <= 0x8ff; msr++)
10020 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010021 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +080010022 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +020010023
10024 nested_vmx_disable_intercept_for_msr(
10025 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +080010026 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
10027 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +020010028
Wincy Van608406e2015-02-03 23:57:51 +080010029 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +080010030 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010031 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +080010032 APIC_BASE_MSR + (APIC_EOI >> 4),
10033 MSR_TYPE_W);
10034 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010035 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +080010036 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
10037 MSR_TYPE_W);
10038 }
Wincy Van82f0dd42015-02-03 23:57:18 +080010039 }
Wincy Vanf2b93282015-02-03 23:56:03 +080010040 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010041 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010042
10043 return true;
10044}
10045
10046static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
10047 struct vmcs12 *vmcs12)
10048{
Wincy Van82f0dd42015-02-03 23:57:18 +080010049 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080010050 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080010051 !nested_cpu_has_vid(vmcs12) &&
10052 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080010053 return 0;
10054
10055 /*
10056 * If virtualize x2apic mode is enabled,
10057 * virtualize apic access must be disabled.
10058 */
Wincy Van82f0dd42015-02-03 23:57:18 +080010059 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
10060 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080010061 return -EINVAL;
10062
Wincy Van608406e2015-02-03 23:57:51 +080010063 /*
10064 * If virtual interrupt delivery is enabled,
10065 * we must exit on external interrupts.
10066 */
10067 if (nested_cpu_has_vid(vmcs12) &&
10068 !nested_exit_on_intr(vcpu))
10069 return -EINVAL;
10070
Wincy Van705699a2015-02-03 23:58:17 +080010071 /*
10072 * bits 15:8 should be zero in posted_intr_nv,
10073 * the descriptor address has been already checked
10074 * in nested_get_vmcs12_pages.
10075 */
10076 if (nested_cpu_has_posted_intr(vmcs12) &&
10077 (!nested_cpu_has_vid(vmcs12) ||
10078 !nested_exit_intr_ack_set(vcpu) ||
10079 vmcs12->posted_intr_nv & 0xff00))
10080 return -EINVAL;
10081
Wincy Vanf2b93282015-02-03 23:56:03 +080010082 /* tpr shadow is needed by all apicv features. */
10083 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10084 return -EINVAL;
10085
10086 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010087}
10088
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010089static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10090 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010091 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010092{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010093 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010094 u64 count, addr;
10095
10096 if (vmcs12_read_any(vcpu, count_field, &count) ||
10097 vmcs12_read_any(vcpu, addr_field, &addr)) {
10098 WARN_ON(1);
10099 return -EINVAL;
10100 }
10101 if (count == 0)
10102 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010103 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010104 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10105 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010106 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010107 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10108 addr_field, maxphyaddr, count, addr);
10109 return -EINVAL;
10110 }
10111 return 0;
10112}
10113
10114static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10115 struct vmcs12 *vmcs12)
10116{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010117 if (vmcs12->vm_exit_msr_load_count == 0 &&
10118 vmcs12->vm_exit_msr_store_count == 0 &&
10119 vmcs12->vm_entry_msr_load_count == 0)
10120 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010121 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010122 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010123 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010124 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010125 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010126 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010127 return -EINVAL;
10128 return 0;
10129}
10130
Bandan Dasc5f983f2017-05-05 15:25:14 -040010131static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10132 struct vmcs12 *vmcs12)
10133{
10134 u64 address = vmcs12->pml_address;
10135 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10136
10137 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10138 if (!nested_cpu_has_ept(vmcs12) ||
10139 !IS_ALIGNED(address, 4096) ||
10140 address >> maxphyaddr)
10141 return -EINVAL;
10142 }
10143
10144 return 0;
10145}
10146
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010147static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10148 struct vmx_msr_entry *e)
10149{
10150 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010151 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010152 return -EINVAL;
10153 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10154 e->index == MSR_IA32_UCODE_REV)
10155 return -EINVAL;
10156 if (e->reserved != 0)
10157 return -EINVAL;
10158 return 0;
10159}
10160
10161static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10162 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010163{
10164 if (e->index == MSR_FS_BASE ||
10165 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010166 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10167 nested_vmx_msr_check_common(vcpu, e))
10168 return -EINVAL;
10169 return 0;
10170}
10171
10172static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10173 struct vmx_msr_entry *e)
10174{
10175 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10176 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010177 return -EINVAL;
10178 return 0;
10179}
10180
10181/*
10182 * Load guest's/host's msr at nested entry/exit.
10183 * return 0 for success, entry index for failure.
10184 */
10185static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10186{
10187 u32 i;
10188 struct vmx_msr_entry e;
10189 struct msr_data msr;
10190
10191 msr.host_initiated = false;
10192 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010193 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10194 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010195 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010196 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10197 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010198 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010199 }
10200 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010201 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010202 "%s check failed (%u, 0x%x, 0x%x)\n",
10203 __func__, i, e.index, e.reserved);
10204 goto fail;
10205 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010206 msr.index = e.index;
10207 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010208 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010209 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010210 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10211 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010212 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010213 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010214 }
10215 return 0;
10216fail:
10217 return i + 1;
10218}
10219
10220static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10221{
10222 u32 i;
10223 struct vmx_msr_entry e;
10224
10225 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010226 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010227 if (kvm_vcpu_read_guest(vcpu,
10228 gpa + i * sizeof(e),
10229 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010230 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010231 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10232 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010233 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010234 }
10235 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010236 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010237 "%s check failed (%u, 0x%x, 0x%x)\n",
10238 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010239 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010240 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010241 msr_info.host_initiated = false;
10242 msr_info.index = e.index;
10243 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010244 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010245 "%s cannot read MSR (%u, 0x%x)\n",
10246 __func__, i, e.index);
10247 return -EINVAL;
10248 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010249 if (kvm_vcpu_write_guest(vcpu,
10250 gpa + i * sizeof(e) +
10251 offsetof(struct vmx_msr_entry, value),
10252 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010253 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010254 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010255 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010256 return -EINVAL;
10257 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010258 }
10259 return 0;
10260}
10261
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010262static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10263{
10264 unsigned long invalid_mask;
10265
10266 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10267 return (val & invalid_mask) == 0;
10268}
10269
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010270/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010271 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10272 * emulating VM entry into a guest with EPT enabled.
10273 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10274 * is assigned to entry_failure_code on failure.
10275 */
10276static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010277 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010278{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010279 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010280 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010281 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10282 return 1;
10283 }
10284
10285 /*
10286 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10287 * must not be dereferenced.
10288 */
10289 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10290 !nested_ept) {
10291 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10292 *entry_failure_code = ENTRY_FAIL_PDPTE;
10293 return 1;
10294 }
10295 }
10296
10297 vcpu->arch.cr3 = cr3;
10298 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10299 }
10300
10301 kvm_mmu_reset_context(vcpu);
10302 return 0;
10303}
10304
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010305/*
10306 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10307 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010308 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010309 * guest in a way that will both be appropriate to L1's requests, and our
10310 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10311 * function also has additional necessary side-effects, like setting various
10312 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010313 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10314 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010315 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010316static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010317 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010318{
10319 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010320 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010321
10322 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10323 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10324 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10325 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10326 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10327 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10328 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10329 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10330 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10331 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10332 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10333 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10334 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10335 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10336 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10337 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10338 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10339 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10340 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10341 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10342 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10343 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10344 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10345 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10346 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10347 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10348 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10349 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10350 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10351 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10352 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10353 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10354 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10355 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10356 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10357 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10358
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010359 if (from_vmentry &&
10360 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010361 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10362 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10363 } else {
10364 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10365 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10366 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010367 if (from_vmentry) {
10368 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10369 vmcs12->vm_entry_intr_info_field);
10370 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10371 vmcs12->vm_entry_exception_error_code);
10372 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10373 vmcs12->vm_entry_instruction_len);
10374 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10375 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010376 vmx->loaded_vmcs->nmi_known_unmasked =
10377 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010378 } else {
10379 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10380 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010381 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010382 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010383 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10384 vmcs12->guest_pending_dbg_exceptions);
10385 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10386 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10387
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010388 if (nested_cpu_has_xsaves(vmcs12))
10389 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010390 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10391
Jan Kiszkaf4124502014-03-07 20:03:13 +010010392 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010393
Paolo Bonzini93140062016-07-06 13:23:51 +020010394 /* Preemption timer setting is only taken from vmcs01. */
10395 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10396 exec_control |= vmcs_config.pin_based_exec_ctrl;
10397 if (vmx->hv_deadline_tsc == -1)
10398 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10399
10400 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010401 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010402 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10403 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010404 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010405 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010406 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010407 }
Wincy Van705699a2015-02-03 23:58:17 +080010408
Jan Kiszkaf4124502014-03-07 20:03:13 +010010409 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010410
Jan Kiszkaf4124502014-03-07 20:03:13 +010010411 vmx->nested.preemption_timer_expired = false;
10412 if (nested_cpu_has_preemption_timer(vmcs12))
10413 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010414
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010415 /*
10416 * Whether page-faults are trapped is determined by a combination of
10417 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10418 * If enable_ept, L0 doesn't care about page faults and we should
10419 * set all of these to L1's desires. However, if !enable_ept, L0 does
10420 * care about (at least some) page faults, and because it is not easy
10421 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10422 * to exit on each and every L2 page fault. This is done by setting
10423 * MASK=MATCH=0 and (see below) EB.PF=1.
10424 * Note that below we don't need special code to set EB.PF beyond the
10425 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10426 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10427 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010428 */
10429 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10430 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10431 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10432 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10433
10434 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020010435 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080010436
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010437 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010438 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020010439 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010440 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020010441 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010442 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040010443 SECONDARY_EXEC_APIC_REGISTER_VIRT |
10444 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010445 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010446 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10447 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10448 ~SECONDARY_EXEC_ENABLE_PML;
10449 exec_control |= vmcs12_exec_ctrl;
10450 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010451
Bandan Das27c42a12017-08-03 15:54:42 -040010452 /* All VMFUNCs are currently emulated through L0 vmexits. */
10453 if (exec_control & SECONDARY_EXEC_ENABLE_VMFUNC)
10454 vmcs_write64(VM_FUNCTION_CONTROL, 0);
10455
Wincy Van608406e2015-02-03 23:57:51 +080010456 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10457 vmcs_write64(EOI_EXIT_BITMAP0,
10458 vmcs12->eoi_exit_bitmap0);
10459 vmcs_write64(EOI_EXIT_BITMAP1,
10460 vmcs12->eoi_exit_bitmap1);
10461 vmcs_write64(EOI_EXIT_BITMAP2,
10462 vmcs12->eoi_exit_bitmap2);
10463 vmcs_write64(EOI_EXIT_BITMAP3,
10464 vmcs12->eoi_exit_bitmap3);
10465 vmcs_write16(GUEST_INTR_STATUS,
10466 vmcs12->guest_intr_status);
10467 }
10468
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010469 /*
10470 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10471 * nested_get_vmcs12_pages will either fix it up or
10472 * remove the VM execution control.
10473 */
10474 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10475 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10476
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010477 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10478 }
10479
10480
10481 /*
10482 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10483 * Some constant fields are set here by vmx_set_constant_host_state().
10484 * Other fields are different per CPU, and will be set later when
10485 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10486 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010487 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010488
10489 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010490 * Set the MSR load/store lists to match L0's settings.
10491 */
10492 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10493 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10494 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10495 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10496 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10497
10498 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010499 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10500 * entry, but only if the current (host) sp changed from the value
10501 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10502 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10503 * here we just force the write to happen on entry.
10504 */
10505 vmx->host_rsp = 0;
10506
10507 exec_control = vmx_exec_control(vmx); /* L0's desires */
10508 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10509 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10510 exec_control &= ~CPU_BASED_TPR_SHADOW;
10511 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010512
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010513 /*
10514 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10515 * nested_get_vmcs12_pages can't fix it up, the illegal value
10516 * will result in a VM entry failure.
10517 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010518 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010519 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010520 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson51aa68e2017-09-12 13:02:54 -070010521 } else {
10522#ifdef CONFIG_X86_64
10523 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
10524 CPU_BASED_CR8_STORE_EXITING;
10525#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010526 }
10527
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010528 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010529 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010530 * Rather, exit every time.
10531 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010532 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10533 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10534
10535 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10536
10537 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10538 * bitwise-or of what L1 wants to trap for L2, and what we want to
10539 * trap. Note that CR0.TS also needs updating - we do this later.
10540 */
10541 update_exception_bitmap(vcpu);
10542 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10543 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10544
Nadav Har'El8049d652013-08-05 11:07:06 +030010545 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10546 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10547 * bits are further modified by vmx_set_efer() below.
10548 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010549 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010550
10551 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10552 * emulated by vmx_set_efer(), below.
10553 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010554 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010555 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10556 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010557 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10558
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010559 if (from_vmentry &&
10560 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010561 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010562 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010563 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010564 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010565 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010566
10567 set_cr4_guest_host_mask(vmx);
10568
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010569 if (from_vmentry &&
10570 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010571 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10572
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010573 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10574 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010575 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010576 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010577 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010578 if (kvm_has_tsc_control)
10579 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010580
10581 if (enable_vpid) {
10582 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010583 * There is no direct mapping between vpid02 and vpid12, the
10584 * vpid02 is per-vCPU for L0 and reused while the value of
10585 * vpid12 is changed w/ one invvpid during nested vmentry.
10586 * The vpid12 is allocated by L1 for L2, so it will not
10587 * influence global bitmap(for vpid01 and vpid02 allocation)
10588 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010589 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010590 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10591 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10592 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10593 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10594 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10595 }
10596 } else {
10597 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10598 vmx_flush_tlb(vcpu);
10599 }
10600
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010601 }
10602
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010603 if (enable_pml) {
10604 /*
10605 * Conceptually we want to copy the PML address and index from
10606 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10607 * since we always flush the log on each vmexit, this happens
10608 * to be equivalent to simply resetting the fields in vmcs02.
10609 */
10610 ASSERT(vmx->pml_pg);
10611 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10612 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10613 }
10614
Nadav Har'El155a97a2013-08-05 11:07:16 +030010615 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010616 if (nested_ept_init_mmu_context(vcpu)) {
10617 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10618 return 1;
10619 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010620 } else if (nested_cpu_has2(vmcs12,
10621 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10622 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010623 }
10624
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010625 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010626 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10627 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010628 * The CR0_READ_SHADOW is what L2 should have expected to read given
10629 * the specifications by L1; It's not enough to take
10630 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10631 * have more bits than L1 expected.
10632 */
10633 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10634 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10635
10636 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10637 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10638
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010639 if (from_vmentry &&
10640 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010641 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10642 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10643 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10644 else
10645 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10646 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10647 vmx_set_efer(vcpu, vcpu->arch.efer);
10648
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010649 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010650 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010651 entry_failure_code))
10652 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010653
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010654 if (!enable_ept)
10655 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10656
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010657 /*
10658 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10659 */
10660 if (enable_ept) {
10661 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10662 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10663 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10664 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10665 }
10666
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010667 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10668 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010669 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010670}
10671
Jim Mattsonca0bde22016-11-30 12:03:46 -080010672static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10673{
10674 struct vcpu_vmx *vmx = to_vmx(vcpu);
10675
10676 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10677 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10678 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10679
Jim Mattson56a20512017-07-06 16:33:06 -070010680 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10681 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10682
Jim Mattsonca0bde22016-11-30 12:03:46 -080010683 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10684 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10685
Jim Mattson712b12d2017-08-24 13:24:47 -070010686 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
10687 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10688
Jim Mattsonca0bde22016-11-30 12:03:46 -080010689 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10690 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10691
10692 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10693 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10694
Bandan Dasc5f983f2017-05-05 15:25:14 -040010695 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10696 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10697
Jim Mattsonca0bde22016-11-30 12:03:46 -080010698 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10699 vmx->nested.nested_vmx_procbased_ctls_low,
10700 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010701 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10702 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10703 vmx->nested.nested_vmx_secondary_ctls_low,
10704 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010705 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10706 vmx->nested.nested_vmx_pinbased_ctls_low,
10707 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10708 !vmx_control_verify(vmcs12->vm_exit_controls,
10709 vmx->nested.nested_vmx_exit_ctls_low,
10710 vmx->nested.nested_vmx_exit_ctls_high) ||
10711 !vmx_control_verify(vmcs12->vm_entry_controls,
10712 vmx->nested.nested_vmx_entry_ctls_low,
10713 vmx->nested.nested_vmx_entry_ctls_high))
10714 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10715
Bandan Das41ab9372017-08-03 15:54:43 -040010716 if (nested_cpu_has_vmfunc(vmcs12)) {
10717 if (vmcs12->vm_function_control &
10718 ~vmx->nested.nested_vmx_vmfunc_controls)
10719 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10720
10721 if (nested_cpu_has_eptp_switching(vmcs12)) {
10722 if (!nested_cpu_has_ept(vmcs12) ||
10723 !page_address_valid(vcpu, vmcs12->eptp_list_address))
10724 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10725 }
10726 }
Bandan Das27c42a12017-08-03 15:54:42 -040010727
Jim Mattsonc7c2c702017-05-05 11:28:09 -070010728 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10729 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10730
Jim Mattsonca0bde22016-11-30 12:03:46 -080010731 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10732 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10733 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10734 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10735
10736 return 0;
10737}
10738
10739static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10740 u32 *exit_qual)
10741{
10742 bool ia32e;
10743
10744 *exit_qual = ENTRY_FAIL_DEFAULT;
10745
10746 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10747 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10748 return 1;
10749
10750 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10751 vmcs12->vmcs_link_pointer != -1ull) {
10752 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10753 return 1;
10754 }
10755
10756 /*
10757 * If the load IA32_EFER VM-entry control is 1, the following checks
10758 * are performed on the field for the IA32_EFER MSR:
10759 * - Bits reserved in the IA32_EFER MSR must be 0.
10760 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10761 * the IA-32e mode guest VM-exit control. It must also be identical
10762 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10763 * CR0.PG) is 1.
10764 */
10765 if (to_vmx(vcpu)->nested.nested_run_pending &&
10766 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10767 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10768 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10769 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10770 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10771 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10772 return 1;
10773 }
10774
10775 /*
10776 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10777 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10778 * the values of the LMA and LME bits in the field must each be that of
10779 * the host address-space size VM-exit control.
10780 */
10781 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10782 ia32e = (vmcs12->vm_exit_controls &
10783 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10784 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10785 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10786 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10787 return 1;
10788 }
10789
10790 return 0;
10791}
10792
Jim Mattson858e25c2016-11-30 12:03:47 -080010793static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10794{
10795 struct vcpu_vmx *vmx = to_vmx(vcpu);
10796 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10797 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010798 u32 msr_entry_idx;
10799 u32 exit_qual;
10800
10801 vmcs02 = nested_get_current_vmcs02(vmx);
10802 if (!vmcs02)
10803 return -ENOMEM;
10804
10805 enter_guest_mode(vcpu);
10806
10807 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10808 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10809
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010810 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010811 vmx_segment_cache_clear(vmx);
10812
10813 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10814 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010815 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010816 nested_vmx_entry_failure(vcpu, vmcs12,
10817 EXIT_REASON_INVALID_STATE, exit_qual);
10818 return 1;
10819 }
10820
10821 nested_get_vmcs12_pages(vcpu, vmcs12);
10822
10823 msr_entry_idx = nested_vmx_load_msr(vcpu,
10824 vmcs12->vm_entry_msr_load_addr,
10825 vmcs12->vm_entry_msr_load_count);
10826 if (msr_entry_idx) {
10827 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010828 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010829 nested_vmx_entry_failure(vcpu, vmcs12,
10830 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10831 return 1;
10832 }
10833
Jim Mattson858e25c2016-11-30 12:03:47 -080010834 /*
10835 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10836 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10837 * returned as far as L1 is concerned. It will only return (and set
10838 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10839 */
10840 return 0;
10841}
10842
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010843/*
10844 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10845 * for running an L2 nested guest.
10846 */
10847static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10848{
10849 struct vmcs12 *vmcs12;
10850 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010851 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010852 u32 exit_qual;
10853 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010854
Kyle Hueyeb277562016-11-29 12:40:39 -080010855 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010856 return 1;
10857
Kyle Hueyeb277562016-11-29 12:40:39 -080010858 if (!nested_vmx_check_vmcs12(vcpu))
10859 goto out;
10860
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010861 vmcs12 = get_vmcs12(vcpu);
10862
Abel Gordon012f83c2013-04-18 14:39:25 +030010863 if (enable_shadow_vmcs)
10864 copy_shadow_to_vmcs12(vmx);
10865
Nadav Har'El7c177932011-05-25 23:12:04 +030010866 /*
10867 * The nested entry process starts with enforcing various prerequisites
10868 * on vmcs12 as required by the Intel SDM, and act appropriately when
10869 * they fail: As the SDM explains, some conditions should cause the
10870 * instruction to fail, while others will cause the instruction to seem
10871 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10872 * To speed up the normal (success) code path, we should avoid checking
10873 * for misconfigurations which will anyway be caught by the processor
10874 * when using the merged vmcs02.
10875 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010876 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10877 nested_vmx_failValid(vcpu,
10878 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10879 goto out;
10880 }
10881
Nadav Har'El7c177932011-05-25 23:12:04 +030010882 if (vmcs12->launch_state == launch) {
10883 nested_vmx_failValid(vcpu,
10884 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10885 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010886 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010887 }
10888
Jim Mattsonca0bde22016-11-30 12:03:46 -080010889 ret = check_vmentry_prereqs(vcpu, vmcs12);
10890 if (ret) {
10891 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010892 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010893 }
10894
Nadav Har'El7c177932011-05-25 23:12:04 +030010895 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010896 * After this point, the trap flag no longer triggers a singlestep trap
10897 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10898 * This is not 100% correct; for performance reasons, we delegate most
10899 * of the checks on host state to the processor. If those fail,
10900 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010901 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010902 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010903
Jim Mattsonca0bde22016-11-30 12:03:46 -080010904 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10905 if (ret) {
10906 nested_vmx_entry_failure(vcpu, vmcs12,
10907 EXIT_REASON_INVALID_STATE, exit_qual);
10908 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010909 }
10910
10911 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010912 * We're finally done with prerequisite checking, and can start with
10913 * the nested entry.
10914 */
10915
Jim Mattson858e25c2016-11-30 12:03:47 -080010916 ret = enter_vmx_non_root_mode(vcpu, true);
10917 if (ret)
10918 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010919
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010920 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010921 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010922
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010923 vmx->nested.nested_run_pending = 1;
10924
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010925 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010926
10927out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010928 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010929}
10930
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010931/*
10932 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10933 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10934 * This function returns the new value we should put in vmcs12.guest_cr0.
10935 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10936 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10937 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10938 * didn't trap the bit, because if L1 did, so would L0).
10939 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10940 * been modified by L2, and L1 knows it. So just leave the old value of
10941 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10942 * isn't relevant, because if L0 traps this bit it can set it to anything.
10943 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10944 * changed these bits, and therefore they need to be updated, but L0
10945 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10946 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10947 */
10948static inline unsigned long
10949vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10950{
10951 return
10952 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10953 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10954 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10955 vcpu->arch.cr0_guest_owned_bits));
10956}
10957
10958static inline unsigned long
10959vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10960{
10961 return
10962 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10963 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10964 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10965 vcpu->arch.cr4_guest_owned_bits));
10966}
10967
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010968static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10969 struct vmcs12 *vmcs12)
10970{
10971 u32 idt_vectoring;
10972 unsigned int nr;
10973
Wanpeng Li664f8e22017-08-24 03:35:09 -070010974 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010975 nr = vcpu->arch.exception.nr;
10976 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10977
10978 if (kvm_exception_is_soft(nr)) {
10979 vmcs12->vm_exit_instruction_len =
10980 vcpu->arch.event_exit_inst_len;
10981 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10982 } else
10983 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10984
10985 if (vcpu->arch.exception.has_error_code) {
10986 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10987 vmcs12->idt_vectoring_error_code =
10988 vcpu->arch.exception.error_code;
10989 }
10990
10991 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010992 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010993 vmcs12->idt_vectoring_info_field =
10994 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10995 } else if (vcpu->arch.interrupt.pending) {
10996 nr = vcpu->arch.interrupt.nr;
10997 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10998
10999 if (vcpu->arch.interrupt.soft) {
11000 idt_vectoring |= INTR_TYPE_SOFT_INTR;
11001 vmcs12->vm_entry_instruction_len =
11002 vcpu->arch.event_exit_inst_len;
11003 } else
11004 idt_vectoring |= INTR_TYPE_EXT_INTR;
11005
11006 vmcs12->idt_vectoring_info_field = idt_vectoring;
11007 }
11008}
11009
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011010static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
11011{
11012 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011013 unsigned long exit_qual;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011014
Wanpeng Li274bba52017-08-24 03:35:08 -070011015 if (kvm_event_needs_reinjection(vcpu))
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011016 return -EBUSY;
11017
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011018 if (vcpu->arch.exception.pending &&
11019 nested_vmx_check_exception(vcpu, &exit_qual)) {
11020 if (vmx->nested.nested_run_pending)
11021 return -EBUSY;
11022 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
11023 vcpu->arch.exception.pending = false;
11024 return 0;
11025 }
11026
Jan Kiszkaf4124502014-03-07 20:03:13 +010011027 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
11028 vmx->nested.preemption_timer_expired) {
11029 if (vmx->nested.nested_run_pending)
11030 return -EBUSY;
11031 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
11032 return 0;
11033 }
11034
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011035 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011036 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011037 return -EBUSY;
11038 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11039 NMI_VECTOR | INTR_TYPE_NMI_INTR |
11040 INTR_INFO_VALID_MASK, 0);
11041 /*
11042 * The NMI-triggered VM exit counts as injection:
11043 * clear this one and block further NMIs.
11044 */
11045 vcpu->arch.nmi_pending = 0;
11046 vmx_set_nmi_mask(vcpu, true);
11047 return 0;
11048 }
11049
11050 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
11051 nested_exit_on_intr(vcpu)) {
11052 if (vmx->nested.nested_run_pending)
11053 return -EBUSY;
11054 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080011055 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011056 }
11057
David Hildenbrand6342c502017-01-25 11:58:58 +010011058 vmx_complete_nested_posted_interrupt(vcpu);
11059 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011060}
11061
Jan Kiszkaf4124502014-03-07 20:03:13 +010011062static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
11063{
11064 ktime_t remaining =
11065 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
11066 u64 value;
11067
11068 if (ktime_to_ns(remaining) <= 0)
11069 return 0;
11070
11071 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
11072 do_div(value, 1000000);
11073 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11074}
11075
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011076/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011077 * Update the guest state fields of vmcs12 to reflect changes that
11078 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
11079 * VM-entry controls is also updated, since this is really a guest
11080 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011081 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011082static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011083{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011084 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
11085 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
11086
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011087 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
11088 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11089 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11090
11091 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11092 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11093 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11094 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11095 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11096 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11097 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11098 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11099 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11100 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11101 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11102 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11103 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11104 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11105 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11106 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11107 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11108 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11109 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11110 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11111 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11112 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11113 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11114 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11115 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11116 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11117 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11118 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11119 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11120 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11121 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11122 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11123 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11124 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11125 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11126 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11127
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011128 vmcs12->guest_interruptibility_info =
11129 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11130 vmcs12->guest_pending_dbg_exceptions =
11131 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011132 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11133 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11134 else
11135 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011136
Jan Kiszkaf4124502014-03-07 20:03:13 +010011137 if (nested_cpu_has_preemption_timer(vmcs12)) {
11138 if (vmcs12->vm_exit_controls &
11139 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11140 vmcs12->vmx_preemption_timer_value =
11141 vmx_get_preemption_timer_value(vcpu);
11142 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11143 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011144
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011145 /*
11146 * In some cases (usually, nested EPT), L2 is allowed to change its
11147 * own CR3 without exiting. If it has changed it, we must keep it.
11148 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11149 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11150 *
11151 * Additionally, restore L2's PDPTR to vmcs12.
11152 */
11153 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011154 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011155 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11156 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11157 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11158 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11159 }
11160
Jim Mattsond281e132017-06-01 12:44:46 -070011161 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011162
Wincy Van608406e2015-02-03 23:57:51 +080011163 if (nested_cpu_has_vid(vmcs12))
11164 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11165
Jan Kiszkac18911a2013-03-13 16:06:41 +010011166 vmcs12->vm_entry_controls =
11167 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011168 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011169
Jan Kiszka2996fca2014-06-16 13:59:43 +020011170 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11171 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11172 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11173 }
11174
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011175 /* TODO: These cannot have changed unless we have MSR bitmaps and
11176 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011177 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011178 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020011179 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
11180 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011181 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
11182 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
11183 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010011184 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011185 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011186}
11187
11188/*
11189 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
11190 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
11191 * and this function updates it to reflect the changes to the guest state while
11192 * L2 was running (and perhaps made some exits which were handled directly by L0
11193 * without going back to L1), and to reflect the exit reason.
11194 * Note that we do not have to copy here all VMCS fields, just those that
11195 * could have changed by the L2 guest or the exit - i.e., the guest-state and
11196 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
11197 * which already writes to vmcs12 directly.
11198 */
11199static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11200 u32 exit_reason, u32 exit_intr_info,
11201 unsigned long exit_qualification)
11202{
11203 /* update guest state fields: */
11204 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011205
11206 /* update exit information fields: */
11207
Jan Kiszka533558b2014-01-04 18:47:20 +010011208 vmcs12->vm_exit_reason = exit_reason;
11209 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010011210 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020011211
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011212 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011213 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
11214 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
11215
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011216 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070011217 vmcs12->launch_state = 1;
11218
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011219 /* vm_entry_intr_info_field is cleared on exit. Emulate this
11220 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011221 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011222
11223 /*
11224 * Transfer the event that L0 or L1 may wanted to inject into
11225 * L2 to IDT_VECTORING_INFO_FIELD.
11226 */
11227 vmcs12_save_pending_event(vcpu, vmcs12);
11228 }
11229
11230 /*
11231 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
11232 * preserved above and would only end up incorrectly in L1.
11233 */
11234 vcpu->arch.nmi_injected = false;
11235 kvm_clear_exception_queue(vcpu);
11236 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011237}
11238
11239/*
11240 * A part of what we need to when the nested L2 guest exits and we want to
11241 * run its L1 parent, is to reset L1's guest state to the host state specified
11242 * in vmcs12.
11243 * This function is to be called not only on normal nested exit, but also on
11244 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
11245 * Failures During or After Loading Guest State").
11246 * This function should be called when the active VMCS is L1's (vmcs01).
11247 */
Jan Kiszka733568f2013-02-23 15:07:47 +010011248static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
11249 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011250{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011251 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080011252 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011253
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011254 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
11255 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020011256 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011257 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11258 else
11259 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11260 vmx_set_efer(vcpu, vcpu->arch.efer);
11261
11262 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11263 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011264 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011265 /*
11266 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011267 * actually changed, because vmx_set_cr0 refers to efer set above.
11268 *
11269 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11270 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011271 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011272 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020011273 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011274
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011275 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011276 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080011277 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011278
Jan Kiszka29bf08f2013-12-28 16:31:52 +010011279 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011280
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011281 /*
11282 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11283 * couldn't have changed.
11284 */
11285 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11286 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011287
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011288 if (!enable_ept)
11289 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11290
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011291 if (enable_vpid) {
11292 /*
11293 * Trivially support vpid by letting L2s share their parent
11294 * L1's vpid. TODO: move to a more elaborate solution, giving
11295 * each L2 its own vpid and exposing the vpid feature to L1.
11296 */
11297 vmx_flush_tlb(vcpu);
11298 }
Wincy Van06a55242017-04-28 13:13:59 +080011299 /* Restore posted intr vector. */
11300 if (nested_cpu_has_posted_intr(vmcs12))
11301 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011302
11303 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11304 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11305 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11306 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11307 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011308
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011309 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11310 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11311 vmcs_write64(GUEST_BNDCFGS, 0);
11312
Jan Kiszka44811c02013-08-04 17:17:27 +020011313 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011314 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011315 vcpu->arch.pat = vmcs12->host_ia32_pat;
11316 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011317 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11318 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11319 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011320
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011321 /* Set L1 segment info according to Intel SDM
11322 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11323 seg = (struct kvm_segment) {
11324 .base = 0,
11325 .limit = 0xFFFFFFFF,
11326 .selector = vmcs12->host_cs_selector,
11327 .type = 11,
11328 .present = 1,
11329 .s = 1,
11330 .g = 1
11331 };
11332 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11333 seg.l = 1;
11334 else
11335 seg.db = 1;
11336 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11337 seg = (struct kvm_segment) {
11338 .base = 0,
11339 .limit = 0xFFFFFFFF,
11340 .type = 3,
11341 .present = 1,
11342 .s = 1,
11343 .db = 1,
11344 .g = 1
11345 };
11346 seg.selector = vmcs12->host_ds_selector;
11347 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11348 seg.selector = vmcs12->host_es_selector;
11349 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11350 seg.selector = vmcs12->host_ss_selector;
11351 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11352 seg.selector = vmcs12->host_fs_selector;
11353 seg.base = vmcs12->host_fs_base;
11354 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11355 seg.selector = vmcs12->host_gs_selector;
11356 seg.base = vmcs12->host_gs_base;
11357 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11358 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011359 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011360 .limit = 0x67,
11361 .selector = vmcs12->host_tr_selector,
11362 .type = 11,
11363 .present = 1
11364 };
11365 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11366
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011367 kvm_set_dr(vcpu, 7, 0x400);
11368 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011369
Wincy Van3af18d92015-02-03 23:49:31 +080011370 if (cpu_has_vmx_msr_bitmap())
11371 vmx_set_msr_bitmap(vcpu);
11372
Wincy Vanff651cb2014-12-11 08:52:58 +030011373 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11374 vmcs12->vm_exit_msr_load_count))
11375 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011376}
11377
11378/*
11379 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11380 * and modify vmcs12 to make it see what it would expect to see there if
11381 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11382 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011383static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11384 u32 exit_intr_info,
11385 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011386{
11387 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011388 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11389
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011390 /* trying to cancel vmlaunch/vmresume is a bug */
11391 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11392
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011393 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070011394 * The only expected VM-instruction error is "VM entry with
11395 * invalid control field(s)." Anything else indicates a
11396 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011397 */
Jim Mattson4f350c62017-09-14 16:31:44 -070011398 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
11399 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
11400
11401 leave_guest_mode(vcpu);
11402
11403 if (likely(!vmx->fail)) {
11404 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11405 exit_qualification);
11406
11407 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11408 vmcs12->vm_exit_msr_store_count))
11409 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040011410 }
11411
Jim Mattson4f350c62017-09-14 16:31:44 -070011412 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011413 vm_entry_controls_reset_shadow(vmx);
11414 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011415 vmx_segment_cache_clear(vmx);
11416
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011417 /* if no vmcs02 cache requested, remove the one we used */
11418 if (VMCS02_POOL_SIZE == 0)
11419 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11420
Paolo Bonzini93140062016-07-06 13:23:51 +020011421 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011422 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11423 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011424 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011425 if (vmx->hv_deadline_tsc == -1)
11426 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11427 PIN_BASED_VMX_PREEMPTION_TIMER);
11428 else
11429 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11430 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011431 if (kvm_has_tsc_control)
11432 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011433
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011434 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11435 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11436 vmx_set_virtual_x2apic_mode(vcpu,
11437 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011438 } else if (!nested_cpu_has_ept(vmcs12) &&
11439 nested_cpu_has2(vmcs12,
11440 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11441 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011442 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011443
11444 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11445 vmx->host_rsp = 0;
11446
11447 /* Unpin physical memory we referred to in vmcs02 */
11448 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011449 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011450 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011451 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011452 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011453 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011454 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011455 }
Wincy Van705699a2015-02-03 23:58:17 +080011456 if (vmx->nested.pi_desc_page) {
11457 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011458 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080011459 vmx->nested.pi_desc_page = NULL;
11460 vmx->nested.pi_desc = NULL;
11461 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011462
11463 /*
Tang Chen38b99172014-09-24 15:57:54 +080011464 * We are now running in L2, mmu_notifier will force to reload the
11465 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11466 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011467 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011468
Abel Gordon012f83c2013-04-18 14:39:25 +030011469 if (enable_shadow_vmcs)
11470 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011471
11472 /* in case we halted in L2 */
11473 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070011474
11475 if (likely(!vmx->fail)) {
11476 /*
11477 * TODO: SDM says that with acknowledge interrupt on
11478 * exit, bit 31 of the VM-exit interrupt information
11479 * (valid interrupt) is always set to 1 on
11480 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
11481 * need kvm_cpu_has_interrupt(). See the commit
11482 * message for details.
11483 */
11484 if (nested_exit_intr_ack_set(vcpu) &&
11485 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
11486 kvm_cpu_has_interrupt(vcpu)) {
11487 int irq = kvm_cpu_get_interrupt(vcpu);
11488 WARN_ON(irq < 0);
11489 vmcs12->vm_exit_intr_info = irq |
11490 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11491 }
11492
11493 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11494 vmcs12->exit_qualification,
11495 vmcs12->idt_vectoring_info_field,
11496 vmcs12->vm_exit_intr_info,
11497 vmcs12->vm_exit_intr_error_code,
11498 KVM_ISA_VMX);
11499
11500 load_vmcs12_host_state(vcpu, vmcs12);
11501
11502 return;
11503 }
11504
11505 /*
11506 * After an early L2 VM-entry failure, we're now back
11507 * in L1 which thinks it just finished a VMLAUNCH or
11508 * VMRESUME instruction, so we need to set the failure
11509 * flag and the VM-instruction error field of the VMCS
11510 * accordingly.
11511 */
11512 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
11513 /*
11514 * The emulated instruction was already skipped in
11515 * nested_vmx_run, but the updated RIP was never
11516 * written back to the vmcs01.
11517 */
11518 skip_emulated_instruction(vcpu);
11519 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011520}
11521
Nadav Har'El7c177932011-05-25 23:12:04 +030011522/*
Jan Kiszka42124922014-01-04 18:47:19 +010011523 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11524 */
11525static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11526{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011527 if (is_guest_mode(vcpu)) {
11528 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011529 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011530 }
Jan Kiszka42124922014-01-04 18:47:19 +010011531 free_nested(to_vmx(vcpu));
11532}
11533
11534/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011535 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11536 * 23.7 "VM-entry failures during or after loading guest state" (this also
11537 * lists the acceptable exit-reason and exit-qualification parameters).
11538 * It should only be called before L2 actually succeeded to run, and when
11539 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11540 */
11541static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11542 struct vmcs12 *vmcs12,
11543 u32 reason, unsigned long qualification)
11544{
11545 load_vmcs12_host_state(vcpu, vmcs12);
11546 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11547 vmcs12->exit_qualification = qualification;
11548 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011549 if (enable_shadow_vmcs)
11550 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011551}
11552
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011553static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11554 struct x86_instruction_info *info,
11555 enum x86_intercept_stage stage)
11556{
11557 return X86EMUL_CONTINUE;
11558}
11559
Yunhong Jiang64672c92016-06-13 14:19:59 -070011560#ifdef CONFIG_X86_64
11561/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11562static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11563 u64 divisor, u64 *result)
11564{
11565 u64 low = a << shift, high = a >> (64 - shift);
11566
11567 /* To avoid the overflow on divq */
11568 if (high >= divisor)
11569 return 1;
11570
11571 /* Low hold the result, high hold rem which is discarded */
11572 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11573 "rm" (divisor), "0" (low), "1" (high));
11574 *result = low;
11575
11576 return 0;
11577}
11578
11579static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11580{
11581 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011582 u64 tscl = rdtsc();
11583 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11584 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011585
11586 /* Convert to host delta tsc if tsc scaling is enabled */
11587 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11588 u64_shl_div_u64(delta_tsc,
11589 kvm_tsc_scaling_ratio_frac_bits,
11590 vcpu->arch.tsc_scaling_ratio,
11591 &delta_tsc))
11592 return -ERANGE;
11593
11594 /*
11595 * If the delta tsc can't fit in the 32 bit after the multi shift,
11596 * we can't use the preemption timer.
11597 * It's possible that it fits on later vmentries, but checking
11598 * on every vmentry is costly so we just use an hrtimer.
11599 */
11600 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11601 return -ERANGE;
11602
11603 vmx->hv_deadline_tsc = tscl + delta_tsc;
11604 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11605 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011606
11607 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011608}
11609
11610static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11611{
11612 struct vcpu_vmx *vmx = to_vmx(vcpu);
11613 vmx->hv_deadline_tsc = -1;
11614 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11615 PIN_BASED_VMX_PREEMPTION_TIMER);
11616}
11617#endif
11618
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011619static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011620{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011621 if (ple_gap)
11622 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011623}
11624
Kai Huang843e4332015-01-28 10:54:28 +080011625static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11626 struct kvm_memory_slot *slot)
11627{
11628 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11629 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11630}
11631
11632static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11633 struct kvm_memory_slot *slot)
11634{
11635 kvm_mmu_slot_set_dirty(kvm, slot);
11636}
11637
11638static void vmx_flush_log_dirty(struct kvm *kvm)
11639{
11640 kvm_flush_pml_buffers(kvm);
11641}
11642
Bandan Dasc5f983f2017-05-05 15:25:14 -040011643static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11644{
11645 struct vmcs12 *vmcs12;
11646 struct vcpu_vmx *vmx = to_vmx(vcpu);
11647 gpa_t gpa;
11648 struct page *page = NULL;
11649 u64 *pml_address;
11650
11651 if (is_guest_mode(vcpu)) {
11652 WARN_ON_ONCE(vmx->nested.pml_full);
11653
11654 /*
11655 * Check if PML is enabled for the nested guest.
11656 * Whether eptp bit 6 is set is already checked
11657 * as part of A/D emulation.
11658 */
11659 vmcs12 = get_vmcs12(vcpu);
11660 if (!nested_cpu_has_pml(vmcs12))
11661 return 0;
11662
Dan Carpenter47698862017-05-10 22:43:17 +030011663 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011664 vmx->nested.pml_full = true;
11665 return 1;
11666 }
11667
11668 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11669
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011670 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
11671 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040011672 return 0;
11673
11674 pml_address = kmap(page);
11675 pml_address[vmcs12->guest_pml_index--] = gpa;
11676 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011677 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040011678 }
11679
11680 return 0;
11681}
11682
Kai Huang843e4332015-01-28 10:54:28 +080011683static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11684 struct kvm_memory_slot *memslot,
11685 gfn_t offset, unsigned long mask)
11686{
11687 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11688}
11689
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011690static void __pi_post_block(struct kvm_vcpu *vcpu)
11691{
11692 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11693 struct pi_desc old, new;
11694 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011695
11696 do {
11697 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011698 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
11699 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011700
11701 dest = cpu_physical_id(vcpu->cpu);
11702
11703 if (x2apic_enabled())
11704 new.ndst = dest;
11705 else
11706 new.ndst = (dest << 8) & 0xFF00;
11707
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011708 /* set 'NV' to 'notification vector' */
11709 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020011710 } while (cmpxchg64(&pi_desc->control, old.control,
11711 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011712
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011713 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
11714 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011715 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011716 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011717 vcpu->pre_pcpu = -1;
11718 }
11719}
11720
Feng Wuefc64402015-09-18 22:29:51 +080011721/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011722 * This routine does the following things for vCPU which is going
11723 * to be blocked if VT-d PI is enabled.
11724 * - Store the vCPU to the wakeup list, so when interrupts happen
11725 * we can find the right vCPU to wake up.
11726 * - Change the Posted-interrupt descriptor as below:
11727 * 'NDST' <-- vcpu->pre_pcpu
11728 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11729 * - If 'ON' is set during this process, which means at least one
11730 * interrupt is posted for this vCPU, we cannot block it, in
11731 * this case, return 1, otherwise, return 0.
11732 *
11733 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011734static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011735{
Feng Wubf9f6ac2015-09-18 22:29:55 +080011736 unsigned int dest;
11737 struct pi_desc old, new;
11738 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11739
11740 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011741 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11742 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011743 return 0;
11744
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011745 WARN_ON(irqs_disabled());
11746 local_irq_disable();
11747 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
11748 vcpu->pre_pcpu = vcpu->cpu;
11749 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11750 list_add_tail(&vcpu->blocked_vcpu_list,
11751 &per_cpu(blocked_vcpu_on_cpu,
11752 vcpu->pre_pcpu));
11753 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11754 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080011755
11756 do {
11757 old.control = new.control = pi_desc->control;
11758
Feng Wubf9f6ac2015-09-18 22:29:55 +080011759 WARN((pi_desc->sn == 1),
11760 "Warning: SN field of posted-interrupts "
11761 "is set before blocking\n");
11762
11763 /*
11764 * Since vCPU can be preempted during this process,
11765 * vcpu->cpu could be different with pre_pcpu, we
11766 * need to set pre_pcpu as the destination of wakeup
11767 * notification event, then we can find the right vCPU
11768 * to wakeup in wakeup handler if interrupts happen
11769 * when the vCPU is in blocked state.
11770 */
11771 dest = cpu_physical_id(vcpu->pre_pcpu);
11772
11773 if (x2apic_enabled())
11774 new.ndst = dest;
11775 else
11776 new.ndst = (dest << 8) & 0xFF00;
11777
11778 /* set 'NV' to 'wakeup vector' */
11779 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020011780 } while (cmpxchg64(&pi_desc->control, old.control,
11781 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011782
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011783 /* We should not block the vCPU if an interrupt is posted for it. */
11784 if (pi_test_on(pi_desc) == 1)
11785 __pi_post_block(vcpu);
11786
11787 local_irq_enable();
11788 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011789}
11790
Yunhong Jiangbc225122016-06-13 14:19:58 -070011791static int vmx_pre_block(struct kvm_vcpu *vcpu)
11792{
11793 if (pi_pre_block(vcpu))
11794 return 1;
11795
Yunhong Jiang64672c92016-06-13 14:19:59 -070011796 if (kvm_lapic_hv_timer_in_use(vcpu))
11797 kvm_lapic_switch_to_sw_timer(vcpu);
11798
Yunhong Jiangbc225122016-06-13 14:19:58 -070011799 return 0;
11800}
11801
11802static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011803{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011804 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011805 return;
11806
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011807 WARN_ON(irqs_disabled());
11808 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020011809 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020011810 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080011811}
11812
Yunhong Jiangbc225122016-06-13 14:19:58 -070011813static void vmx_post_block(struct kvm_vcpu *vcpu)
11814{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011815 if (kvm_x86_ops->set_hv_timer)
11816 kvm_lapic_switch_to_hv_timer(vcpu);
11817
Yunhong Jiangbc225122016-06-13 14:19:58 -070011818 pi_post_block(vcpu);
11819}
11820
Feng Wubf9f6ac2015-09-18 22:29:55 +080011821/*
Feng Wuefc64402015-09-18 22:29:51 +080011822 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11823 *
11824 * @kvm: kvm
11825 * @host_irq: host irq of the interrupt
11826 * @guest_irq: gsi of the interrupt
11827 * @set: set or unset PI
11828 * returns 0 on success, < 0 on failure
11829 */
11830static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11831 uint32_t guest_irq, bool set)
11832{
11833 struct kvm_kernel_irq_routing_entry *e;
11834 struct kvm_irq_routing_table *irq_rt;
11835 struct kvm_lapic_irq irq;
11836 struct kvm_vcpu *vcpu;
11837 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010011838 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080011839
11840 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011841 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11842 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011843 return 0;
11844
11845 idx = srcu_read_lock(&kvm->irq_srcu);
11846 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010011847 if (guest_irq >= irq_rt->nr_rt_entries ||
11848 hlist_empty(&irq_rt->map[guest_irq])) {
11849 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
11850 guest_irq, irq_rt->nr_rt_entries);
11851 goto out;
11852 }
Feng Wuefc64402015-09-18 22:29:51 +080011853
11854 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11855 if (e->type != KVM_IRQ_ROUTING_MSI)
11856 continue;
11857 /*
11858 * VT-d PI cannot support posting multicast/broadcast
11859 * interrupts to a vCPU, we still use interrupt remapping
11860 * for these kind of interrupts.
11861 *
11862 * For lowest-priority interrupts, we only support
11863 * those with single CPU as the destination, e.g. user
11864 * configures the interrupts via /proc/irq or uses
11865 * irqbalance to make the interrupts single-CPU.
11866 *
11867 * We will support full lowest-priority interrupt later.
11868 */
11869
Radim Krčmář371313132016-07-12 22:09:27 +020011870 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011871 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11872 /*
11873 * Make sure the IRTE is in remapped mode if
11874 * we don't handle it in posted mode.
11875 */
11876 ret = irq_set_vcpu_affinity(host_irq, NULL);
11877 if (ret < 0) {
11878 printk(KERN_INFO
11879 "failed to back to remapped mode, irq: %u\n",
11880 host_irq);
11881 goto out;
11882 }
11883
Feng Wuefc64402015-09-18 22:29:51 +080011884 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011885 }
Feng Wuefc64402015-09-18 22:29:51 +080011886
11887 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11888 vcpu_info.vector = irq.vector;
11889
Feng Wub6ce9782016-01-25 16:53:35 +080011890 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011891 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11892
11893 if (set)
11894 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080011895 else
Feng Wuefc64402015-09-18 22:29:51 +080011896 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080011897
11898 if (ret < 0) {
11899 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11900 __func__);
11901 goto out;
11902 }
11903 }
11904
11905 ret = 0;
11906out:
11907 srcu_read_unlock(&kvm->irq_srcu, idx);
11908 return ret;
11909}
11910
Ashok Rajc45dcc72016-06-22 14:59:56 +080011911static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11912{
11913 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11914 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11915 FEATURE_CONTROL_LMCE;
11916 else
11917 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11918 ~FEATURE_CONTROL_LMCE;
11919}
11920
Kees Cook404f6aa2016-08-08 16:29:06 -070011921static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011922 .cpu_has_kvm_support = cpu_has_kvm_support,
11923 .disabled_by_bios = vmx_disabled_by_bios,
11924 .hardware_setup = hardware_setup,
11925 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011926 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011927 .hardware_enable = hardware_enable,
11928 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011929 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011930 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011931
11932 .vcpu_create = vmx_create_vcpu,
11933 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011934 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011935
Avi Kivity04d2cc72007-09-10 18:10:54 +030011936 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011937 .vcpu_load = vmx_vcpu_load,
11938 .vcpu_put = vmx_vcpu_put,
11939
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011940 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011941 .get_msr = vmx_get_msr,
11942 .set_msr = vmx_set_msr,
11943 .get_segment_base = vmx_get_segment_base,
11944 .get_segment = vmx_get_segment,
11945 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011946 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011947 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011948 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011949 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011950 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011951 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011952 .set_cr3 = vmx_set_cr3,
11953 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011954 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011955 .get_idt = vmx_get_idt,
11956 .set_idt = vmx_set_idt,
11957 .get_gdt = vmx_get_gdt,
11958 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011959 .get_dr6 = vmx_get_dr6,
11960 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011961 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011962 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011963 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011964 .get_rflags = vmx_get_rflags,
11965 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011966
Avi Kivity6aa8b732006-12-10 02:21:36 -080011967 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011968
Avi Kivity6aa8b732006-12-10 02:21:36 -080011969 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011970 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011971 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011972 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11973 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011974 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011975 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011976 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011977 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011978 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011979 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011980 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011981 .get_nmi_mask = vmx_get_nmi_mask,
11982 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011983 .enable_nmi_window = enable_nmi_window,
11984 .enable_irq_window = enable_irq_window,
11985 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011986 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011987 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011988 .get_enable_apicv = vmx_get_enable_apicv,
11989 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011990 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011991 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011992 .hwapic_irr_update = vmx_hwapic_irr_update,
11993 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011994 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11995 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011996
Izik Eiduscbc94022007-10-25 00:29:55 +020011997 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011998 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011999 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030012000
Avi Kivity586f9602010-11-18 13:09:54 +020012001 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020012002
Sheng Yang17cc3932010-01-05 19:02:27 +080012003 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080012004
12005 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080012006
12007 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000012008 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020012009
12010 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080012011
12012 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012013
12014 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020012015
12016 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012017
12018 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080012019 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000012020 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080012021 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012022
12023 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012024
12025 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080012026
12027 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
12028 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
12029 .flush_log_dirty = vmx_flush_log_dirty,
12030 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040012031 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f7f2015-06-19 15:45:05 +020012032
Feng Wubf9f6ac2015-09-18 22:29:55 +080012033 .pre_block = vmx_pre_block,
12034 .post_block = vmx_post_block,
12035
Wei Huang25462f7f2015-06-19 15:45:05 +020012036 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080012037
12038 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070012039
12040#ifdef CONFIG_X86_64
12041 .set_hv_timer = vmx_set_hv_timer,
12042 .cancel_hv_timer = vmx_cancel_hv_timer,
12043#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080012044
12045 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012046};
12047
12048static int __init vmx_init(void)
12049{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012050 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
12051 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030012052 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012053 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080012054
Dave Young2965faa2015-09-09 15:38:55 -070012055#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012056 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
12057 crash_vmclear_local_loaded_vmcss);
12058#endif
12059
He, Qingfdef3ad2007-04-30 09:45:24 +030012060 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080012061}
12062
12063static void __exit vmx_exit(void)
12064{
Dave Young2965faa2015-09-09 15:38:55 -070012065#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053012066 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012067 synchronize_rcu();
12068#endif
12069
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080012070 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080012071}
12072
12073module_init(vmx_init)
12074module_exit(vmx_exit)