blob: c1e235677c73acf7a360cec50af1b1477dfd4269 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000017#include <linux/delay.h>
18#include <linux/string.h>
19#include <linux/init.h>
20#include <linux/bootmem.h>
21#include <linux/irq.h>
22#include <linux/io.h>
23#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110024#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100025#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100026#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100027#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000028
29#include <asm/sections.h>
30#include <asm/io.h>
31#include <asm/prom.h>
32#include <asm/pci-bridge.h>
33#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000034#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000035#include <asm/ppc-pci.h>
36#include <asm/opal.h>
37#include <asm/iommu.h>
38#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000039#include <asm/xics.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110040#include <asm/debugfs.h>
Guo Chao262af552014-07-21 14:42:30 +100041#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110042#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100043#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110044
Michael Neulingec249dd2015-05-27 16:07:16 +100045#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000046
47#include "powernv.h"
48#include "pci.h"
49
Gavin Shan99451552016-05-05 12:02:13 +100050#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
51#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100052#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080053
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100054#define POWERNV_IOMMU_DEFAULT_LEVELS 1
55#define POWERNV_IOMMU_MAX_LEVELS 5
56
Frederic Barrat7f2c39e2018-01-23 12:31:36 +010057static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU_NVLINK",
58 "NPU_OCAPI" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100059static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
60
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100061void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070062 const char *fmt, ...)
63{
64 struct va_format vaf;
65 va_list args;
66 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000067
Joe Perches6d31c2f2014-09-21 10:55:06 -070068 va_start(args, fmt);
69
70 vaf.fmt = fmt;
71 vaf.va = &args;
72
Wei Yang781a8682015-03-25 16:23:57 +080073 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070074 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080075 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070076 sprintf(pfix, "%04x:%02x ",
77 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080078#ifdef CONFIG_PCI_IOV
79 else if (pe->flags & PNV_IODA_PE_VF)
80 sprintf(pfix, "%04x:%02x:%2x.%d",
81 pci_domain_nr(pe->parent_dev->bus),
82 (pe->rid & 0xff00) >> 8,
83 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
84#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070085
Russell Currey1f52f172016-11-16 14:02:15 +110086 printk("%spci %s: [PE# %.2x] %pV",
Joe Perches6d31c2f2014-09-21 10:55:06 -070087 level, pfix, pe->pe_number, &vaf);
88
89 va_end(args);
90}
91
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020092static bool pnv_iommu_bypass_disabled __read_mostly;
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -020093static bool pci_reset_phbs __read_mostly;
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020094
95static int __init iommu_setup(char *str)
96{
97 if (!str)
98 return -EINVAL;
99
100 while (*str) {
101 if (!strncmp(str, "nobypass", 8)) {
102 pnv_iommu_bypass_disabled = true;
103 pr_info("PowerNV: IOMMU bypass window disabled.\n");
104 break;
105 }
106 str += strcspn(str, ",");
107 if (*str == ',')
108 str++;
109 }
110
111 return 0;
112}
113early_param("iommu", iommu_setup);
114
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -0200115static int __init pci_reset_phbs_setup(char *str)
116{
117 pci_reset_phbs = true;
118 return 0;
119}
120
121early_param("ppc_pci_reset_phbs", pci_reset_phbs_setup);
122
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000123static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000124{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000125 /*
126 * WARNING: We cannot rely on the resource flags. The Linux PCI
127 * allocation code sometimes decides to put a 64-bit prefetchable
128 * BAR in the 32-bit window, so we have to compare the addresses.
129 *
130 * For simplicity we only test resource start.
131 */
132 return (r->start >= phb->ioda.m64_base &&
133 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000134}
135
Russell Curreyb79331a2016-09-14 16:37:17 +1000136static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
137{
138 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
139
140 return (resource_flags & flags) == flags;
141}
142
Gavin Shan1e916772016-05-03 15:41:36 +1000143static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
144{
Gavin Shan313483d2016-09-28 14:34:56 +1000145 s64 rc;
146
Gavin Shan1e916772016-05-03 15:41:36 +1000147 phb->ioda.pe_array[pe_no].phb = phb;
148 phb->ioda.pe_array[pe_no].pe_number = pe_no;
149
Gavin Shan313483d2016-09-28 14:34:56 +1000150 /*
151 * Clear the PE frozen state as it might be put into frozen state
152 * in the last PCI remove path. It's not harmful to do so when the
153 * PE is already in unfrozen state.
154 */
155 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
156 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
Russell Curreyd4791db2016-11-16 12:12:26 +1100157 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
Russell Currey1f52f172016-11-16 14:02:15 +1100158 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
Gavin Shan313483d2016-09-28 14:34:56 +1000159 __func__, rc, phb->hose->global_number, pe_no);
160
Gavin Shan1e916772016-05-03 15:41:36 +1000161 return &phb->ioda.pe_array[pe_no];
162}
163
Gavin Shan4b82ab12014-11-12 13:36:07 +1100164static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
165{
Gavin Shan92b8f132016-05-03 15:41:24 +1000166 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Russell Currey1f52f172016-11-16 14:02:15 +1100167 pr_warn("%s: Invalid PE %x on PHB#%x\n",
Gavin Shan4b82ab12014-11-12 13:36:07 +1100168 __func__, pe_no, phb->hose->global_number);
169 return;
170 }
171
Gavin Shane9dc4d72015-06-19 12:26:16 +1000172 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
Russell Currey1f52f172016-11-16 14:02:15 +1100173 pr_debug("%s: PE %x was reserved on PHB#%x\n",
Gavin Shane9dc4d72015-06-19 12:26:16 +1000174 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100175
Gavin Shan1e916772016-05-03 15:41:36 +1000176 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100177}
178
Gavin Shan1e916772016-05-03 15:41:36 +1000179static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000180{
Andrzej Hajda60964812016-08-17 12:03:05 +0200181 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000182
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000183 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
184 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
185 return pnv_ioda_init_pe(phb, pe);
186 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000187
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000188 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000189}
190
Gavin Shan1e916772016-05-03 15:41:36 +1000191static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000192{
Gavin Shan1e916772016-05-03 15:41:36 +1000193 struct pnv_phb *phb = pe->phb;
Gavin Shancaa58f82016-09-06 14:17:18 +1000194 unsigned int pe_num = pe->pe_number;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000195
Gavin Shan1e916772016-05-03 15:41:36 +1000196 WARN_ON(pe->pdev);
197
198 memset(pe, 0, sizeof(struct pnv_ioda_pe));
Gavin Shancaa58f82016-09-06 14:17:18 +1000199 clear_bit(pe_num, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000200}
201
Guo Chao262af552014-07-21 14:42:30 +1000202/* The default M64 BAR is shared by all PEs */
203static int pnv_ioda2_init_m64(struct pnv_phb *phb)
204{
205 const char *desc;
206 struct resource *r;
207 s64 rc;
208
209 /* Configure the default M64 BAR */
210 rc = opal_pci_set_phb_mem_window(phb->opal_id,
211 OPAL_M64_WINDOW_TYPE,
212 phb->ioda.m64_bar_idx,
213 phb->ioda.m64_base,
214 0, /* unused */
215 phb->ioda.m64_size);
216 if (rc != OPAL_SUCCESS) {
217 desc = "configuring";
218 goto fail;
219 }
220
221 /* Enable the default M64 BAR */
222 rc = opal_pci_phb_mmio_enable(phb->opal_id,
223 OPAL_M64_WINDOW_TYPE,
224 phb->ioda.m64_bar_idx,
225 OPAL_ENABLE_M64_SPLIT);
226 if (rc != OPAL_SUCCESS) {
227 desc = "enabling";
228 goto fail;
229 }
230
Guo Chao262af552014-07-21 14:42:30 +1000231 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000232 * Exclude the segments for reserved and root bus PE, which
233 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000234 */
235 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000236 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000237 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000238 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000239 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000240 else
Russell Currey1f52f172016-11-16 14:02:15 +1100241 pr_warn(" Cannot strip M64 segment for reserved PE#%x\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000242 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000243
244 return 0;
245
246fail:
247 pr_warn(" Failure %lld %s M64 BAR#%d\n",
248 rc, desc, phb->ioda.m64_bar_idx);
249 opal_pci_phb_mmio_enable(phb->opal_id,
250 OPAL_M64_WINDOW_TYPE,
251 phb->ioda.m64_bar_idx,
252 OPAL_DISABLE_M64);
253 return -EIO;
254}
255
Gavin Shanc4306702016-05-03 15:41:30 +1000256static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000257 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000258{
Gavin Shan96a2f922015-06-19 12:26:17 +1000259 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
260 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000261 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000262 resource_size_t base, sgsz, start, end;
263 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000264
Gavin Shan96a2f922015-06-19 12:26:17 +1000265 base = phb->ioda.m64_base;
266 sgsz = phb->ioda.m64_segsize;
267 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
268 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000269 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000270 continue;
Guo Chao262af552014-07-21 14:42:30 +1000271
Gavin Shan96a2f922015-06-19 12:26:17 +1000272 start = _ALIGN_DOWN(r->start - base, sgsz);
273 end = _ALIGN_UP(r->end - base, sgsz);
274 for (segno = start / sgsz; segno < end / sgsz; segno++) {
275 if (pe_bitmap)
276 set_bit(segno, pe_bitmap);
277 else
278 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000279 }
280 }
281}
282
Gavin Shan99451552016-05-05 12:02:13 +1000283static int pnv_ioda1_init_m64(struct pnv_phb *phb)
284{
285 struct resource *r;
286 int index;
287
288 /*
289 * There are 16 M64 BARs, each of which has 8 segments. So
290 * there are as many M64 segments as the maximum number of
291 * PEs, which is 128.
292 */
293 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
294 unsigned long base, segsz = phb->ioda.m64_segsize;
295 int64_t rc;
296
297 base = phb->ioda.m64_base +
298 index * PNV_IODA1_M64_SEGS * segsz;
299 rc = opal_pci_set_phb_mem_window(phb->opal_id,
300 OPAL_M64_WINDOW_TYPE, index, base, 0,
301 PNV_IODA1_M64_SEGS * segsz);
302 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100303 pr_warn(" Error %lld setting M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000304 rc, phb->hose->global_number, index);
305 goto fail;
306 }
307
308 rc = opal_pci_phb_mmio_enable(phb->opal_id,
309 OPAL_M64_WINDOW_TYPE, index,
310 OPAL_ENABLE_M64_SPLIT);
311 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100312 pr_warn(" Error %lld enabling M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000313 rc, phb->hose->global_number, index);
314 goto fail;
315 }
316 }
317
318 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000319 * Exclude the segments for reserved and root bus PE, which
320 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000321 */
322 r = &phb->hose->mem_resources[1];
323 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000324 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000325 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000326 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000327 else
Russell Currey1f52f172016-11-16 14:02:15 +1100328 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000329 phb->ioda.reserved_pe_idx, phb->hose->global_number);
330
331 return 0;
332
333fail:
334 for ( ; index >= 0; index--)
335 opal_pci_phb_mmio_enable(phb->opal_id,
336 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
337
338 return -EIO;
339}
340
Gavin Shanc4306702016-05-03 15:41:30 +1000341static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
342 unsigned long *pe_bitmap,
343 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000344{
Guo Chao262af552014-07-21 14:42:30 +1000345 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000346
347 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000348 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000349
350 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000351 pnv_ioda_reserve_m64_pe(pdev->subordinate,
352 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000353 }
354}
355
Gavin Shan1e916772016-05-03 15:41:36 +1000356static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000357{
Gavin Shan26ba2482015-06-19 12:26:19 +1000358 struct pci_controller *hose = pci_bus_to_host(bus);
359 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000360 struct pnv_ioda_pe *master_pe, *pe;
361 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000362 int i;
Guo Chao262af552014-07-21 14:42:30 +1000363
364 /* Root bus shouldn't use M64 */
365 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000366 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000367
Guo Chao262af552014-07-21 14:42:30 +1000368 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000369 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000370 pe_alloc = kzalloc(size, GFP_KERNEL);
371 if (!pe_alloc) {
372 pr_warn("%s: Out of memory !\n",
373 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000374 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000375 }
376
Gavin Shan26ba2482015-06-19 12:26:19 +1000377 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000378 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000379
380 /*
381 * the current bus might not own M64 window and that's all
382 * contributed by its child buses. For the case, we needn't
383 * pick M64 dependent PE#.
384 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000385 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000386 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000387 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000388 }
389
390 /*
391 * Figure out the master PE and put all slave PEs to master
392 * PE's list to form compound PE.
393 */
Guo Chao262af552014-07-21 14:42:30 +1000394 master_pe = NULL;
395 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000396 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
397 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000398 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000399
Gavin Shan93289d82016-05-03 15:41:29 +1000400 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000401 if (!master_pe) {
402 pe->flags |= PNV_IODA_PE_MASTER;
403 INIT_LIST_HEAD(&pe->slaves);
404 master_pe = pe;
405 } else {
406 pe->flags |= PNV_IODA_PE_SLAVE;
407 pe->master = master_pe;
408 list_add_tail(&pe->list, &master_pe->slaves);
409 }
Gavin Shan99451552016-05-05 12:02:13 +1000410
411 /*
412 * P7IOC supports M64DT, which helps mapping M64 segment
413 * to one particular PE#. However, PHB3 has fixed mapping
414 * between M64 segment and PE#. In order to have same logic
415 * for P7IOC and PHB3, we enforce fixed mapping between M64
416 * segment and PE# on P7IOC.
417 */
418 if (phb->type == PNV_PHB_IODA1) {
419 int64_t rc;
420
421 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
422 pe->pe_number, OPAL_M64_WINDOW_TYPE,
423 pe->pe_number / PNV_IODA1_M64_SEGS,
424 pe->pe_number % PNV_IODA1_M64_SEGS);
425 if (rc != OPAL_SUCCESS)
Russell Currey1f52f172016-11-16 14:02:15 +1100426 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000427 __func__, rc, phb->hose->global_number,
428 pe->pe_number);
429 }
Guo Chao262af552014-07-21 14:42:30 +1000430 }
431
432 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000433 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000434}
435
436static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
437{
438 struct pci_controller *hose = phb->hose;
439 struct device_node *dn = hose->dn;
440 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000441 u32 m64_range[2], i;
Gavin Shan0e7736c2016-08-02 14:10:35 +1000442 const __be32 *r;
Guo Chao262af552014-07-21 14:42:30 +1000443 u64 pci_addr;
444
Gavin Shan99451552016-05-05 12:02:13 +1000445 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100446 pr_info(" Not support M64 window\n");
447 return;
448 }
449
Stewart Smithe4d54f72015-12-09 17:18:20 +1100450 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000451 pr_info(" Firmware too old to support M64 window\n");
452 return;
453 }
454
455 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
456 if (!r) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500457 pr_info(" No <ibm,opal-m64-window> on %pOF\n",
458 dn);
Guo Chao262af552014-07-21 14:42:30 +1000459 return;
460 }
461
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000462 /*
463 * Find the available M64 BAR range and pickup the last one for
464 * covering the whole 64-bits space. We support only one range.
465 */
466 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
467 m64_range, 2)) {
468 /* In absence of the property, assume 0..15 */
469 m64_range[0] = 0;
470 m64_range[1] = 16;
471 }
472 /* We only support 64 bits in our allocator */
473 if (m64_range[1] > 63) {
474 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
475 __func__, m64_range[1], phb->hose->global_number);
476 m64_range[1] = 63;
477 }
478 /* Empty range, no m64 */
479 if (m64_range[1] <= m64_range[0]) {
480 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
481 __func__, phb->hose->global_number);
482 return;
483 }
484
485 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000486 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100487 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000488 res->start = of_translate_address(dn, r + 2);
489 res->end = res->start + of_read_number(r + 4, 2) - 1;
490 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
491 pci_addr = of_read_number(r, 2);
492 hose->mem_offset[1] = res->start - pci_addr;
493
494 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000495 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000496 phb->ioda.m64_base = pci_addr;
497
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000498 /* This lines up nicely with the display from processing OF ranges */
499 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
500 res->start, res->end, pci_addr, m64_range[0],
501 m64_range[0] + m64_range[1] - 1);
502
503 /* Mark all M64 used up by default */
504 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800505
Guo Chao262af552014-07-21 14:42:30 +1000506 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000507 m64_range[1]--;
508 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
509
510 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
511
512 /* Mark remaining ones free */
513 for (i = m64_range[0]; i < m64_range[1]; i++)
514 clear_bit(i, &phb->ioda.m64_bar_alloc);
515
516 /*
517 * Setup init functions for M64 based on IODA version, IODA3 uses
518 * the IODA2 code.
519 */
Gavin Shan99451552016-05-05 12:02:13 +1000520 if (phb->type == PNV_PHB_IODA1)
521 phb->init_m64 = pnv_ioda1_init_m64;
522 else
523 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000524 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
525 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000526}
527
Gavin Shan49dec922014-07-21 14:42:33 +1000528static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
529{
530 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
531 struct pnv_ioda_pe *slave;
532 s64 rc;
533
534 /* Fetch master PE */
535 if (pe->flags & PNV_IODA_PE_SLAVE) {
536 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100537 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
538 return;
539
Gavin Shan49dec922014-07-21 14:42:33 +1000540 pe_no = pe->pe_number;
541 }
542
543 /* Freeze master PE */
544 rc = opal_pci_eeh_freeze_set(phb->opal_id,
545 pe_no,
546 OPAL_EEH_ACTION_SET_FREEZE_ALL);
547 if (rc != OPAL_SUCCESS) {
548 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
549 __func__, rc, phb->hose->global_number, pe_no);
550 return;
551 }
552
553 /* Freeze slave PEs */
554 if (!(pe->flags & PNV_IODA_PE_MASTER))
555 return;
556
557 list_for_each_entry(slave, &pe->slaves, list) {
558 rc = opal_pci_eeh_freeze_set(phb->opal_id,
559 slave->pe_number,
560 OPAL_EEH_ACTION_SET_FREEZE_ALL);
561 if (rc != OPAL_SUCCESS)
562 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
563 __func__, rc, phb->hose->global_number,
564 slave->pe_number);
565 }
566}
567
Anton Blancharde51df2c2014-08-20 08:55:18 +1000568static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000569{
570 struct pnv_ioda_pe *pe, *slave;
571 s64 rc;
572
573 /* Find master PE */
574 pe = &phb->ioda.pe_array[pe_no];
575 if (pe->flags & PNV_IODA_PE_SLAVE) {
576 pe = pe->master;
577 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
578 pe_no = pe->pe_number;
579 }
580
581 /* Clear frozen state for master PE */
582 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
583 if (rc != OPAL_SUCCESS) {
584 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
585 __func__, rc, opt, phb->hose->global_number, pe_no);
586 return -EIO;
587 }
588
589 if (!(pe->flags & PNV_IODA_PE_MASTER))
590 return 0;
591
592 /* Clear frozen state for slave PEs */
593 list_for_each_entry(slave, &pe->slaves, list) {
594 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
595 slave->pe_number,
596 opt);
597 if (rc != OPAL_SUCCESS) {
598 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
599 __func__, rc, opt, phb->hose->global_number,
600 slave->pe_number);
601 return -EIO;
602 }
603 }
604
605 return 0;
606}
607
608static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
609{
610 struct pnv_ioda_pe *slave, *pe;
611 u8 fstate, state;
612 __be16 pcierr;
613 s64 rc;
614
615 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000616 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000617 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
618
619 /*
620 * Fetch the master PE and the PE instance might be
621 * not initialized yet.
622 */
623 pe = &phb->ioda.pe_array[pe_no];
624 if (pe->flags & PNV_IODA_PE_SLAVE) {
625 pe = pe->master;
626 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
627 pe_no = pe->pe_number;
628 }
629
630 /* Check the master PE */
631 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
632 &state, &pcierr, NULL);
633 if (rc != OPAL_SUCCESS) {
634 pr_warn("%s: Failure %lld getting "
635 "PHB#%x-PE#%x state\n",
636 __func__, rc,
637 phb->hose->global_number, pe_no);
638 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
639 }
640
641 /* Check the slave PE */
642 if (!(pe->flags & PNV_IODA_PE_MASTER))
643 return state;
644
645 list_for_each_entry(slave, &pe->slaves, list) {
646 rc = opal_pci_eeh_freeze_status(phb->opal_id,
647 slave->pe_number,
648 &fstate,
649 &pcierr,
650 NULL);
651 if (rc != OPAL_SUCCESS) {
652 pr_warn("%s: Failure %lld getting "
653 "PHB#%x-PE#%x state\n",
654 __func__, rc,
655 phb->hose->global_number, slave->pe_number);
656 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
657 }
658
659 /*
660 * Override the result based on the ascending
661 * priority.
662 */
663 if (fstate > state)
664 state = fstate;
665 }
666
667 return state;
668}
669
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000670/* Currently those 2 are only used when MSIs are enabled, this will change
671 * but in the meantime, we need to protect them to avoid warnings
672 */
673#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000674struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000675{
676 struct pci_controller *hose = pci_bus_to_host(dev->bus);
677 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000678 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000679
680 if (!pdn)
681 return NULL;
682 if (pdn->pe_number == IODA_INVALID_PE)
683 return NULL;
684 return &phb->ioda.pe_array[pdn->pe_number];
685}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000686#endif /* CONFIG_PCI_MSI */
687
Gavin Shanb131a842014-11-12 13:36:08 +1100688static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
689 struct pnv_ioda_pe *parent,
690 struct pnv_ioda_pe *child,
691 bool is_add)
692{
693 const char *desc = is_add ? "adding" : "removing";
694 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
695 OPAL_REMOVE_PE_FROM_DOMAIN;
696 struct pnv_ioda_pe *slave;
697 long rc;
698
699 /* Parent PE affects child PE */
700 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
701 child->pe_number, op);
702 if (rc != OPAL_SUCCESS) {
703 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
704 rc, desc);
705 return -ENXIO;
706 }
707
708 if (!(child->flags & PNV_IODA_PE_MASTER))
709 return 0;
710
711 /* Compound case: parent PE affects slave PEs */
712 list_for_each_entry(slave, &child->slaves, list) {
713 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
714 slave->pe_number, op);
715 if (rc != OPAL_SUCCESS) {
716 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
717 rc, desc);
718 return -ENXIO;
719 }
720 }
721
722 return 0;
723}
724
725static int pnv_ioda_set_peltv(struct pnv_phb *phb,
726 struct pnv_ioda_pe *pe,
727 bool is_add)
728{
729 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800730 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100731 int ret;
732
733 /*
734 * Clear PE frozen state. If it's master PE, we need
735 * clear slave PE frozen state as well.
736 */
737 if (is_add) {
738 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
739 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
740 if (pe->flags & PNV_IODA_PE_MASTER) {
741 list_for_each_entry(slave, &pe->slaves, list)
742 opal_pci_eeh_freeze_clear(phb->opal_id,
743 slave->pe_number,
744 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
745 }
746 }
747
748 /*
749 * Associate PE in PELT. We need add the PE into the
750 * corresponding PELT-V as well. Otherwise, the error
751 * originated from the PE might contribute to other
752 * PEs.
753 */
754 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
755 if (ret)
756 return ret;
757
758 /* For compound PEs, any one affects all of them */
759 if (pe->flags & PNV_IODA_PE_MASTER) {
760 list_for_each_entry(slave, &pe->slaves, list) {
761 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
762 if (ret)
763 return ret;
764 }
765 }
766
767 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
768 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800769 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100770 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800771#ifdef CONFIG_PCI_IOV
772 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000773 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800774#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100775 while (pdev) {
776 struct pci_dn *pdn = pci_get_pdn(pdev);
777 struct pnv_ioda_pe *parent;
778
779 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
780 parent = &phb->ioda.pe_array[pdn->pe_number];
781 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
782 if (ret)
783 return ret;
784 }
785
786 pdev = pdev->bus->self;
787 }
788
789 return 0;
790}
791
Wei Yang781a8682015-03-25 16:23:57 +0800792static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
793{
794 struct pci_dev *parent;
795 uint8_t bcomp, dcomp, fcomp;
796 int64_t rc;
797 long rid_end, rid;
798
799 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
800 if (pe->pbus) {
801 int count;
802
803 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
804 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
805 parent = pe->pbus->self;
806 if (pe->flags & PNV_IODA_PE_BUS_ALL)
807 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
808 else
809 count = 1;
810
811 switch(count) {
812 case 1: bcomp = OpalPciBusAll; break;
813 case 2: bcomp = OpalPciBus7Bits; break;
814 case 4: bcomp = OpalPciBus6Bits; break;
815 case 8: bcomp = OpalPciBus5Bits; break;
816 case 16: bcomp = OpalPciBus4Bits; break;
817 case 32: bcomp = OpalPciBus3Bits; break;
818 default:
819 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
820 count);
821 /* Do an exact match only */
822 bcomp = OpalPciBusAll;
823 }
824 rid_end = pe->rid + (count << 8);
825 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000826#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800827 if (pe->flags & PNV_IODA_PE_VF)
828 parent = pe->parent_dev;
829 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000830#endif
Wei Yang781a8682015-03-25 16:23:57 +0800831 parent = pe->pdev->bus->self;
832 bcomp = OpalPciBusAll;
833 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
834 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
835 rid_end = pe->rid + 1;
836 }
837
838 /* Clear the reverse map */
839 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000840 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800841
842 /* Release from all parents PELT-V */
843 while (parent) {
844 struct pci_dn *pdn = pci_get_pdn(parent);
845 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
846 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
847 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
848 /* XXX What to do in case of error ? */
849 }
850 parent = parent->bus->self;
851 }
852
Gavin Shanf951e512015-06-23 17:01:13 +1000853 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800854 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
855
856 /* Disassociate PE in PELT */
857 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
858 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
859 if (rc)
860 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
861 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
862 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
863 if (rc)
864 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
865
866 pe->pbus = NULL;
867 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000868#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800869 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000870#endif
Wei Yang781a8682015-03-25 16:23:57 +0800871
872 return 0;
873}
Wei Yang781a8682015-03-25 16:23:57 +0800874
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800875static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000876{
877 struct pci_dev *parent;
878 uint8_t bcomp, dcomp, fcomp;
879 long rc, rid_end, rid;
880
881 /* Bus validation ? */
882 if (pe->pbus) {
883 int count;
884
885 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
886 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
887 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000888 if (pe->flags & PNV_IODA_PE_BUS_ALL)
889 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
890 else
891 count = 1;
892
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000893 switch(count) {
894 case 1: bcomp = OpalPciBusAll; break;
895 case 2: bcomp = OpalPciBus7Bits; break;
896 case 4: bcomp = OpalPciBus6Bits; break;
897 case 8: bcomp = OpalPciBus5Bits; break;
898 case 16: bcomp = OpalPciBus4Bits; break;
899 case 32: bcomp = OpalPciBus3Bits; break;
900 default:
Wei Yang781a8682015-03-25 16:23:57 +0800901 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
902 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000903 /* Do an exact match only */
904 bcomp = OpalPciBusAll;
905 }
906 rid_end = pe->rid + (count << 8);
907 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800908#ifdef CONFIG_PCI_IOV
909 if (pe->flags & PNV_IODA_PE_VF)
910 parent = pe->parent_dev;
911 else
912#endif /* CONFIG_PCI_IOV */
913 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000914 bcomp = OpalPciBusAll;
915 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
916 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
917 rid_end = pe->rid + 1;
918 }
919
Gavin Shan631ad692013-11-04 16:32:46 +0800920 /*
921 * Associate PE in PELT. We need add the PE into the
922 * corresponding PELT-V as well. Otherwise, the error
923 * originated from the PE might contribute to other
924 * PEs.
925 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000926 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
927 bcomp, dcomp, fcomp, OPAL_MAP_PE);
928 if (rc) {
929 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
930 return -ENXIO;
931 }
Gavin Shan631ad692013-11-04 16:32:46 +0800932
Alistair Popple5d2aa712015-12-17 13:43:13 +1100933 /*
934 * Configure PELTV. NPUs don't have a PELTV table so skip
935 * configuration on them.
936 */
Frederic Barrat7f2c39e2018-01-23 12:31:36 +0100937 if (phb->type != PNV_PHB_NPU_NVLINK && phb->type != PNV_PHB_NPU_OCAPI)
Alistair Popple5d2aa712015-12-17 13:43:13 +1100938 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000939
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000940 /* Setup reverse map */
941 for (rid = pe->rid; rid < rid_end; rid++)
942 phb->ioda.pe_rmap[rid] = pe->pe_number;
943
944 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100945 if (phb->type != PNV_PHB_IODA1) {
946 pe->mve_number = 0;
947 goto out;
948 }
949
950 pe->mve_number = pe->pe_number;
951 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
952 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100953 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
Gavin Shan4773f762014-11-12 13:36:09 +1100954 rc, pe->mve_number);
955 pe->mve_number = -1;
956 } else {
957 rc = opal_pci_set_mve_enable(phb->opal_id,
958 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000959 if (rc) {
Russell Currey1f52f172016-11-16 14:02:15 +1100960 pe_err(pe, "OPAL error %ld enabling MVE %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000961 rc, pe->mve_number);
962 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000963 }
Gavin Shan4773f762014-11-12 13:36:09 +1100964 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000965
Gavin Shan4773f762014-11-12 13:36:09 +1100966out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000967 return 0;
968}
969
Wei Yang781a8682015-03-25 16:23:57 +0800970#ifdef CONFIG_PCI_IOV
971static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
972{
973 struct pci_dn *pdn = pci_get_pdn(dev);
974 int i;
975 struct resource *res, res2;
976 resource_size_t size;
977 u16 num_vfs;
978
979 if (!dev->is_physfn)
980 return -EINVAL;
981
982 /*
983 * "offset" is in VFs. The M64 windows are sized so that when they
984 * are segmented, each segment is the same size as the IOV BAR.
985 * Each segment is in a separate PE, and the high order bits of the
986 * address are the PE number. Therefore, each VF's BAR is in a
987 * separate PE, and changing the IOV BAR start address changes the
988 * range of PEs the VFs are in.
989 */
990 num_vfs = pdn->num_vfs;
991 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
992 res = &dev->resource[i + PCI_IOV_RESOURCES];
993 if (!res->flags || !res->parent)
994 continue;
995
Wei Yang781a8682015-03-25 16:23:57 +0800996 /*
997 * The actual IOV BAR range is determined by the start address
998 * and the actual size for num_vfs VFs BAR. This check is to
999 * make sure that after shifting, the range will not overlap
1000 * with another device.
1001 */
1002 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1003 res2.flags = res->flags;
1004 res2.start = res->start + (size * offset);
1005 res2.end = res2.start + (size * num_vfs) - 1;
1006
1007 if (res2.end > res->end) {
1008 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
1009 i, &res2, res, num_vfs, offset);
1010 return -EBUSY;
1011 }
1012 }
1013
1014 /*
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001015 * Since M64 BAR shares segments among all possible 256 PEs,
1016 * we have to shift the beginning of PF IOV BAR to make it start from
1017 * the segment which belongs to the PE number assigned to the first VF.
1018 * This creates a "hole" in the /proc/iomem which could be used for
1019 * allocating other resources so we reserve this area below and
1020 * release when IOV is released.
Wei Yang781a8682015-03-25 16:23:57 +08001021 */
1022 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1023 res = &dev->resource[i + PCI_IOV_RESOURCES];
1024 if (!res->flags || !res->parent)
1025 continue;
1026
Wei Yang781a8682015-03-25 16:23:57 +08001027 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1028 res2 = *res;
1029 res->start += size * offset;
1030
Wei Yang74703cc2015-07-20 18:14:58 +08001031 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1032 i, &res2, res, (offset > 0) ? "En" : "Dis",
1033 num_vfs, offset);
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001034
1035 if (offset < 0) {
1036 devm_release_resource(&dev->dev, &pdn->holes[i]);
1037 memset(&pdn->holes[i], 0, sizeof(pdn->holes[i]));
1038 }
1039
Wei Yang781a8682015-03-25 16:23:57 +08001040 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001041
1042 if (offset > 0) {
1043 pdn->holes[i].start = res2.start;
1044 pdn->holes[i].end = res2.start + size * offset - 1;
1045 pdn->holes[i].flags = IORESOURCE_BUS;
1046 pdn->holes[i].name = "pnv_iov_reserved";
1047 devm_request_resource(&dev->dev, res->parent,
1048 &pdn->holes[i]);
1049 }
Wei Yang781a8682015-03-25 16:23:57 +08001050 }
1051 return 0;
1052}
1053#endif /* CONFIG_PCI_IOV */
1054
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001055static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001056{
1057 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1058 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001059 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001060 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001061
1062 if (!pdn) {
1063 pr_err("%s: Device tree node not associated properly\n",
1064 pci_name(dev));
1065 return NULL;
1066 }
1067 if (pdn->pe_number != IODA_INVALID_PE)
1068 return NULL;
1069
Gavin Shan1e916772016-05-03 15:41:36 +10001070 pe = pnv_ioda_alloc_pe(phb);
1071 if (!pe) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001072 pr_warn("%s: Not enough PE# available, disabling device\n",
1073 pci_name(dev));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001074 return NULL;
1075 }
1076
1077 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1078 * pointer in the PE data structure, both should be destroyed at the
1079 * same time. However, this needs to be looked at more closely again
1080 * once we actually start removing things (Hotplug, SR-IOV, ...)
1081 *
1082 * At some point we want to remove the PDN completely anyways
1083 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001084 pci_dev_get(dev);
1085 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +10001086 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001087 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001088 pe->pdev = dev;
1089 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001090 pe->mve_number = -1;
1091 pe->rid = dev->bus->number << 8 | pdn->devfn;
1092
1093 pe_info(pe, "Associated device to PE\n");
1094
1095 if (pnv_ioda_configure_pe(phb, pe)) {
1096 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001097 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001098 pdn->pe_number = IODA_INVALID_PE;
1099 pe->pdev = NULL;
1100 pci_dev_put(dev);
1101 return NULL;
1102 }
1103
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001104 /* Put PE to the list */
1105 list_add_tail(&pe->list, &phb->ioda.pe_list);
1106
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001107 return pe;
1108}
1109
1110static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1111{
1112 struct pci_dev *dev;
1113
1114 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001115 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001116
1117 if (pdn == NULL) {
1118 pr_warn("%s: No device node associated with device !\n",
1119 pci_name(dev));
1120 continue;
1121 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001122
1123 /*
1124 * In partial hotplug case, the PCI device might be still
1125 * associated with the PE and needn't attach it to the PE
1126 * again.
1127 */
1128 if (pdn->pe_number != IODA_INVALID_PE)
1129 continue;
1130
Gavin Shanc5f77002016-05-20 16:41:35 +10001131 pe->device_count++;
Alistair Popple94973b22015-12-17 13:43:11 +11001132 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001133 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001134 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001135 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1136 }
1137}
1138
Gavin Shanfb446ad2012-08-20 03:49:14 +00001139/*
1140 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1141 * single PCI bus. Another one that contains the primary PCI bus and its
1142 * subordinate PCI devices and buses. The second type of PE is normally
1143 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1144 */
Gavin Shan1e916772016-05-03 15:41:36 +10001145static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001146{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001147 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001148 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001149 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001150 unsigned int pe_num;
1151
1152 /*
1153 * In partial hotplug case, the PE instance might be still alive.
1154 * We should reuse it instead of allocating a new one.
1155 */
1156 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1157 if (pe_num != IODA_INVALID_PE) {
1158 pe = &phb->ioda.pe_array[pe_num];
1159 pnv_ioda_setup_same_PE(bus, pe);
1160 return NULL;
1161 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001162
Gavin Shan63803c32016-05-20 16:41:32 +10001163 /* PE number for root bus should have been reserved */
1164 if (pci_is_root_bus(bus) &&
1165 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1166 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1167
Guo Chao262af552014-07-21 14:42:30 +10001168 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001169 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001170 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001171
1172 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001173 if (!pe)
1174 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001175
Gavin Shan1e916772016-05-03 15:41:36 +10001176 if (!pe) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001177 pr_warn("%s: Not enough PE# available for PCI bus %04x:%02x\n",
Gavin Shanfb446ad2012-08-20 03:49:14 +00001178 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001179 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001180 }
1181
Guo Chao262af552014-07-21 14:42:30 +10001182 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001183 pe->pbus = bus;
1184 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001185 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001186 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001187
Gavin Shanfb446ad2012-08-20 03:49:14 +00001188 if (all)
Russell Currey1f52f172016-11-16 14:02:15 +11001189 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001190 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001191 else
Russell Currey1f52f172016-11-16 14:02:15 +11001192 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001193 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001194
1195 if (pnv_ioda_configure_pe(phb, pe)) {
1196 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001197 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001198 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001199 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001200 }
1201
1202 /* Associate it with all child devices */
1203 pnv_ioda_setup_same_PE(bus, pe);
1204
Gavin Shan7ebdf952012-08-20 03:49:15 +00001205 /* Put PE to the list */
1206 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001207
1208 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001209}
1210
Alistair Poppleb5215492016-01-11 16:53:49 +11001211static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001212{
Alistair Poppleb5215492016-01-11 16:53:49 +11001213 int pe_num, found_pe = false, rc;
1214 long rid;
1215 struct pnv_ioda_pe *pe;
1216 struct pci_dev *gpu_pdev;
1217 struct pci_dn *npu_pdn;
1218 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1219 struct pnv_phb *phb = hose->private_data;
1220
1221 /*
1222 * Due to a hardware errata PE#0 on the NPU is reserved for
1223 * error handling. This means we only have three PEs remaining
1224 * which need to be assigned to four links, implying some
1225 * links must share PEs.
1226 *
1227 * To achieve this we assign PEs such that NPUs linking the
1228 * same GPU get assigned the same PE.
1229 */
1230 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001231 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001232 pe = &phb->ioda.pe_array[pe_num];
1233 if (!pe->pdev)
1234 continue;
1235
1236 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1237 /*
1238 * This device has the same peer GPU so should
1239 * be assigned the same PE as the existing
1240 * peer NPU.
1241 */
1242 dev_info(&npu_pdev->dev,
Russell Currey1f52f172016-11-16 14:02:15 +11001243 "Associating to existing PE %x\n", pe_num);
Alistair Poppleb5215492016-01-11 16:53:49 +11001244 pci_dev_get(npu_pdev);
1245 npu_pdn = pci_get_pdn(npu_pdev);
1246 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1247 npu_pdn->pcidev = npu_pdev;
1248 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001249 phb->ioda.pe_rmap[rid] = pe->pe_number;
1250
1251 /* Map the PE to this link */
1252 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1253 OpalPciBusAll,
1254 OPAL_COMPARE_RID_DEVICE_NUMBER,
1255 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1256 OPAL_MAP_PE);
1257 WARN_ON(rc != OPAL_SUCCESS);
1258 found_pe = true;
1259 break;
1260 }
1261 }
1262
1263 if (!found_pe)
1264 /*
1265 * Could not find an existing PE so allocate a new
1266 * one.
1267 */
1268 return pnv_ioda_setup_dev_PE(npu_pdev);
1269 else
1270 return pe;
1271}
1272
1273static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1274{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001275 struct pci_dev *pdev;
1276
1277 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001278 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001279}
1280
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001281static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001282{
1283 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001284 struct pnv_phb *phb;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01001285 struct pci_bus *bus;
1286 struct pci_dev *pdev;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001287
1288 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001289 phb = hose->private_data;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01001290 if (phb->type == PNV_PHB_NPU_NVLINK) {
Alistair Popple08f48f32016-01-11 16:53:50 +11001291 /* PE#0 is needed for error reporting */
1292 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001293 pnv_ioda_setup_npu_PEs(hose->bus);
Alistair Popple1ab66d12017-04-03 19:51:44 +10001294 if (phb->model == PNV_PHB_MODEL_NPU2)
1295 pnv_npu2_init(phb);
Gavin Shanccd1c192016-05-20 16:41:31 +10001296 }
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01001297 if (phb->type == PNV_PHB_NPU_OCAPI) {
1298 bus = hose->bus;
1299 list_for_each_entry(pdev, &bus->devices, bus_list)
1300 pnv_ioda_setup_dev_PE(pdev);
1301 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001302 }
1303}
1304
Gavin Shana8b2f822015-03-25 16:23:52 +08001305#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001306static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001307{
1308 struct pci_bus *bus;
1309 struct pci_controller *hose;
1310 struct pnv_phb *phb;
1311 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001312 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001313 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001314
1315 bus = pdev->bus;
1316 hose = pci_bus_to_host(bus);
1317 phb = hose->private_data;
1318 pdn = pci_get_pdn(pdev);
1319
Wei Yangee8222f2015-10-22 09:22:16 +08001320 if (pdn->m64_single_mode)
1321 m64_bars = num_vfs;
1322 else
1323 m64_bars = 1;
1324
Wei Yang02639b02015-03-25 16:23:59 +08001325 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001326 for (j = 0; j < m64_bars; j++) {
1327 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001328 continue;
1329 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001330 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1331 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1332 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001333 }
Wei Yang781a8682015-03-25 16:23:57 +08001334
Wei Yangee8222f2015-10-22 09:22:16 +08001335 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001336 return 0;
1337}
1338
Wei Yang02639b02015-03-25 16:23:59 +08001339static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001340{
1341 struct pci_bus *bus;
1342 struct pci_controller *hose;
1343 struct pnv_phb *phb;
1344 struct pci_dn *pdn;
1345 unsigned int win;
1346 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001347 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001348 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001349 int total_vfs;
1350 resource_size_t size, start;
1351 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001352 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001353
1354 bus = pdev->bus;
1355 hose = pci_bus_to_host(bus);
1356 phb = hose->private_data;
1357 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001358 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001359
Wei Yangee8222f2015-10-22 09:22:16 +08001360 if (pdn->m64_single_mode)
1361 m64_bars = num_vfs;
1362 else
1363 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001364
Markus Elfringfb37e122016-08-24 22:26:37 +02001365 pdn->m64_map = kmalloc_array(m64_bars,
1366 sizeof(*pdn->m64_map),
1367 GFP_KERNEL);
Wei Yangee8222f2015-10-22 09:22:16 +08001368 if (!pdn->m64_map)
1369 return -ENOMEM;
1370 /* Initialize the m64_map to IODA_INVALID_M64 */
1371 for (i = 0; i < m64_bars ; i++)
1372 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1373 pdn->m64_map[i][j] = IODA_INVALID_M64;
1374
Wei Yang781a8682015-03-25 16:23:57 +08001375
1376 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1377 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1378 if (!res->flags || !res->parent)
1379 continue;
1380
Wei Yangee8222f2015-10-22 09:22:16 +08001381 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001382 do {
1383 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1384 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001385
Wei Yang02639b02015-03-25 16:23:59 +08001386 if (win >= phb->ioda.m64_bar_idx + 1)
1387 goto m64_failed;
1388 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001389
Wei Yangee8222f2015-10-22 09:22:16 +08001390 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001391
Wei Yangee8222f2015-10-22 09:22:16 +08001392 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001393 size = pci_iov_resource_size(pdev,
1394 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001395 start = res->start + size * j;
1396 } else {
1397 size = resource_size(res);
1398 start = res->start;
1399 }
1400
1401 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001402 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001403 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001404 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1405 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001406 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001407 }
1408
1409 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001410 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001411 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001412 start,
Wei Yang781a8682015-03-25 16:23:57 +08001413 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001414 size);
Wei Yang781a8682015-03-25 16:23:57 +08001415
Wei Yang02639b02015-03-25 16:23:59 +08001416
1417 if (rc != OPAL_SUCCESS) {
1418 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1419 win, rc);
1420 goto m64_failed;
1421 }
1422
Wei Yangee8222f2015-10-22 09:22:16 +08001423 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001424 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001425 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001426 else
1427 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001428 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001429
1430 if (rc != OPAL_SUCCESS) {
1431 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1432 win, rc);
1433 goto m64_failed;
1434 }
Wei Yang781a8682015-03-25 16:23:57 +08001435 }
1436 }
1437 return 0;
1438
1439m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001440 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001441 return -EBUSY;
1442}
1443
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001444static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1445 int num);
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001446
Wei Yang781a8682015-03-25 16:23:57 +08001447static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1448{
Wei Yang781a8682015-03-25 16:23:57 +08001449 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001450 int64_t rc;
1451
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001452 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001453 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001454 if (rc)
1455 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1456
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001457 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001458 if (pe->table_group.group) {
1459 iommu_group_put(pe->table_group.group);
1460 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001461 }
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11001462 iommu_tce_table_put(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001463}
1464
Wei Yangee8222f2015-10-22 09:22:16 +08001465static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001466{
1467 struct pci_bus *bus;
1468 struct pci_controller *hose;
1469 struct pnv_phb *phb;
1470 struct pnv_ioda_pe *pe, *pe_n;
1471 struct pci_dn *pdn;
1472
1473 bus = pdev->bus;
1474 hose = pci_bus_to_host(bus);
1475 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001476 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001477
1478 if (!pdev->is_physfn)
1479 return;
1480
Wei Yang781a8682015-03-25 16:23:57 +08001481 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1482 if (pe->parent_dev != pdev)
1483 continue;
1484
1485 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1486
1487 /* Remove from list */
1488 mutex_lock(&phb->ioda.pe_list_mutex);
1489 list_del(&pe->list);
1490 mutex_unlock(&phb->ioda.pe_list_mutex);
1491
1492 pnv_ioda_deconfigure_pe(phb, pe);
1493
Gavin Shan1e916772016-05-03 15:41:36 +10001494 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001495 }
1496}
1497
1498void pnv_pci_sriov_disable(struct pci_dev *pdev)
1499{
1500 struct pci_bus *bus;
1501 struct pci_controller *hose;
1502 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001503 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001504 struct pci_dn *pdn;
Wei Yangbe283ee2015-10-22 09:22:19 +08001505 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001506
1507 bus = pdev->bus;
1508 hose = pci_bus_to_host(bus);
1509 phb = hose->private_data;
1510 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001511 num_vfs = pdn->num_vfs;
1512
1513 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001514 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001515
1516 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001517 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001518 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001519
1520 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001521 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001522
1523 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001524 if (pdn->m64_single_mode) {
1525 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001526 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1527 continue;
1528
1529 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1530 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001531 }
1532 } else
1533 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1534 /* Releasing pe_num_map */
1535 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001536 }
1537}
1538
1539static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1540 struct pnv_ioda_pe *pe);
1541static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1542{
1543 struct pci_bus *bus;
1544 struct pci_controller *hose;
1545 struct pnv_phb *phb;
1546 struct pnv_ioda_pe *pe;
1547 int pe_num;
1548 u16 vf_index;
1549 struct pci_dn *pdn;
1550
1551 bus = pdev->bus;
1552 hose = pci_bus_to_host(bus);
1553 phb = hose->private_data;
1554 pdn = pci_get_pdn(pdev);
1555
1556 if (!pdev->is_physfn)
1557 return;
1558
1559 /* Reserve PE for each VF */
1560 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001561 if (pdn->m64_single_mode)
1562 pe_num = pdn->pe_num_map[vf_index];
1563 else
1564 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001565
1566 pe = &phb->ioda.pe_array[pe_num];
1567 pe->pe_number = pe_num;
1568 pe->phb = phb;
1569 pe->flags = PNV_IODA_PE_VF;
1570 pe->pbus = NULL;
1571 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001572 pe->mve_number = -1;
1573 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1574 pci_iov_virtfn_devfn(pdev, vf_index);
1575
Russell Currey1f52f172016-11-16 14:02:15 +11001576 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
Wei Yang781a8682015-03-25 16:23:57 +08001577 hose->global_number, pdev->bus->number,
1578 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1579 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1580
1581 if (pnv_ioda_configure_pe(phb, pe)) {
1582 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001583 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001584 pe->pdev = NULL;
1585 continue;
1586 }
1587
Wei Yang781a8682015-03-25 16:23:57 +08001588 /* Put PE to the list */
1589 mutex_lock(&phb->ioda.pe_list_mutex);
1590 list_add_tail(&pe->list, &phb->ioda.pe_list);
1591 mutex_unlock(&phb->ioda.pe_list_mutex);
1592
1593 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1594 }
1595}
1596
1597int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1598{
1599 struct pci_bus *bus;
1600 struct pci_controller *hose;
1601 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001602 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001603 struct pci_dn *pdn;
1604 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001605 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001606
1607 bus = pdev->bus;
1608 hose = pci_bus_to_host(bus);
1609 phb = hose->private_data;
1610 pdn = pci_get_pdn(pdev);
1611
1612 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001613 if (!pdn->vfs_expanded) {
1614 dev_info(&pdev->dev, "don't support this SRIOV device"
1615 " with non 64bit-prefetchable IOV BAR\n");
1616 return -ENOSPC;
1617 }
1618
Wei Yangee8222f2015-10-22 09:22:16 +08001619 /*
1620 * When M64 BARs functions in Single PE mode, the number of VFs
1621 * could be enabled must be less than the number of M64 BARs.
1622 */
1623 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1624 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1625 return -EBUSY;
1626 }
1627
Wei Yangbe283ee2015-10-22 09:22:19 +08001628 /* Allocating pe_num_map */
1629 if (pdn->m64_single_mode)
Markus Elfringfb37e122016-08-24 22:26:37 +02001630 pdn->pe_num_map = kmalloc_array(num_vfs,
1631 sizeof(*pdn->pe_num_map),
1632 GFP_KERNEL);
Wei Yangbe283ee2015-10-22 09:22:19 +08001633 else
1634 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1635
1636 if (!pdn->pe_num_map)
1637 return -ENOMEM;
1638
1639 if (pdn->m64_single_mode)
1640 for (i = 0; i < num_vfs; i++)
1641 pdn->pe_num_map[i] = IODA_INVALID_PE;
1642
Wei Yang781a8682015-03-25 16:23:57 +08001643 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001644 if (pdn->m64_single_mode) {
1645 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001646 pe = pnv_ioda_alloc_pe(phb);
1647 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001648 ret = -EBUSY;
1649 goto m64_failed;
1650 }
Gavin Shan1e916772016-05-03 15:41:36 +10001651
1652 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001653 }
1654 } else {
1655 mutex_lock(&phb->ioda.pe_alloc_mutex);
1656 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001657 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001658 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001659 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001660 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1661 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1662 kfree(pdn->pe_num_map);
1663 return -EBUSY;
1664 }
1665 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001666 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001667 }
Wei Yang781a8682015-03-25 16:23:57 +08001668 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001669
1670 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001671 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001672 if (ret) {
1673 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1674 goto m64_failed;
1675 }
1676
1677 /*
1678 * When using one M64 BAR to map one IOV BAR, we need to shift
1679 * the IOV BAR according to the PE# allocated to the VFs.
1680 * Otherwise, the PE# for the VF will conflict with others.
1681 */
Wei Yangee8222f2015-10-22 09:22:16 +08001682 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001683 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001684 if (ret)
1685 goto m64_failed;
1686 }
Wei Yang781a8682015-03-25 16:23:57 +08001687 }
1688
1689 /* Setup VF PEs */
1690 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1691
1692 return 0;
1693
1694m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001695 if (pdn->m64_single_mode) {
1696 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001697 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1698 continue;
1699
1700 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1701 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001702 }
1703 } else
1704 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1705
1706 /* Releasing pe_num_map */
1707 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001708
1709 return ret;
1710}
1711
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06001712int pnv_pcibios_sriov_disable(struct pci_dev *pdev)
Gavin Shana8b2f822015-03-25 16:23:52 +08001713{
Wei Yang781a8682015-03-25 16:23:57 +08001714 pnv_pci_sriov_disable(pdev);
1715
Gavin Shana8b2f822015-03-25 16:23:52 +08001716 /* Release PCI data */
1717 remove_dev_pci_data(pdev);
1718 return 0;
1719}
1720
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06001721int pnv_pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
Gavin Shana8b2f822015-03-25 16:23:52 +08001722{
1723 /* Allocate PCI data */
1724 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001725
Wei Yangee8222f2015-10-22 09:22:16 +08001726 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001727}
1728#endif /* CONFIG_PCI_IOV */
1729
Gavin Shan959c9bd2013-04-25 19:21:02 +00001730static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001731{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001732 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001733 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001734
Gavin Shan959c9bd2013-04-25 19:21:02 +00001735 /*
1736 * The function can be called while the PE#
1737 * hasn't been assigned. Do nothing for the
1738 * case.
1739 */
1740 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1741 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001742
Gavin Shan959c9bd2013-04-25 19:21:02 +00001743 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001744 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001745 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001746 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001747 /*
1748 * Note: iommu_add_device() will fail here as
1749 * for physical PE: the device is already added by now;
1750 * for virtual PE: sysfs entries are not ready yet and
1751 * tce_iommu_bus_notifier will add the device to a group later.
1752 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001753}
1754
Russell Curreya0f98622017-06-21 17:18:03 +10001755static bool pnv_pci_ioda_pe_single_vendor(struct pnv_ioda_pe *pe)
1756{
1757 unsigned short vendor = 0;
1758 struct pci_dev *pdev;
1759
1760 if (pe->device_count == 1)
1761 return true;
1762
1763 /* pe->pdev should be set if it's a single device, pe->pbus if not */
1764 if (!pe->pbus)
1765 return true;
1766
1767 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
1768 if (!vendor) {
1769 vendor = pdev->vendor;
1770 continue;
1771 }
1772
1773 if (pdev->vendor != vendor)
1774 return false;
1775 }
1776
1777 return true;
1778}
1779
Russell Currey8e3f1b12017-06-21 17:18:04 +10001780/*
1781 * Reconfigure TVE#0 to be usable as 64-bit DMA space.
1782 *
1783 * The first 4GB of virtual memory for a PE is reserved for 32-bit accesses.
1784 * Devices can only access more than that if bit 59 of the PCI address is set
1785 * by hardware, which indicates TVE#1 should be used instead of TVE#0.
1786 * Many PCI devices are not capable of addressing that many bits, and as a
1787 * result are limited to the 4GB of virtual memory made available to 32-bit
1788 * devices in TVE#0.
1789 *
1790 * In order to work around this, reconfigure TVE#0 to be suitable for 64-bit
1791 * devices by configuring the virtual memory past the first 4GB inaccessible
1792 * by 64-bit DMAs. This should only be used by devices that want more than
1793 * 4GB, and only on PEs that have no 32-bit devices.
1794 *
1795 * Currently this will only work on PHB3 (POWER8).
1796 */
1797static int pnv_pci_ioda_dma_64bit_bypass(struct pnv_ioda_pe *pe)
1798{
1799 u64 window_size, table_size, tce_count, addr;
1800 struct page *table_pages;
1801 u64 tce_order = 28; /* 256MB TCEs */
1802 __be64 *tces;
1803 s64 rc;
1804
1805 /*
1806 * Window size needs to be a power of two, but needs to account for
1807 * shifting memory by the 4GB offset required to skip 32bit space.
1808 */
1809 window_size = roundup_pow_of_two(memory_hotplug_max() + (1ULL << 32));
1810 tce_count = window_size >> tce_order;
1811 table_size = tce_count << 3;
1812
1813 if (table_size < PAGE_SIZE)
1814 table_size = PAGE_SIZE;
1815
1816 table_pages = alloc_pages_node(pe->phb->hose->node, GFP_KERNEL,
1817 get_order(table_size));
1818 if (!table_pages)
1819 goto err;
1820
1821 tces = page_address(table_pages);
1822 if (!tces)
1823 goto err;
1824
1825 memset(tces, 0, table_size);
1826
1827 for (addr = 0; addr < memory_hotplug_max(); addr += (1 << tce_order)) {
1828 tces[(addr + (1ULL << 32)) >> tce_order] =
1829 cpu_to_be64(addr | TCE_PCI_READ | TCE_PCI_WRITE);
1830 }
1831
1832 rc = opal_pci_map_pe_dma_window(pe->phb->opal_id,
1833 pe->pe_number,
1834 /* reconfigure window 0 */
1835 (pe->pe_number << 1) + 0,
1836 1,
1837 __pa(tces),
1838 table_size,
1839 1 << tce_order);
1840 if (rc == OPAL_SUCCESS) {
1841 pe_info(pe, "Using 64-bit DMA iommu bypass (through TVE#0)\n");
1842 return 0;
1843 }
1844err:
1845 pe_err(pe, "Error configuring 64-bit DMA bypass\n");
1846 return -EIO;
1847}
1848
Daniel Axtens763d2d82015-04-28 15:12:07 +10001849static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001850{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001851 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1852 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001853 struct pci_dn *pdn = pci_get_pdn(pdev);
1854 struct pnv_ioda_pe *pe;
1855 uint64_t top;
1856 bool bypass = false;
Russell Currey8e3f1b12017-06-21 17:18:04 +10001857 s64 rc;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001858
1859 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1860 return -ENODEV;;
1861
1862 pe = &phb->ioda.pe_array[pdn->pe_number];
1863 if (pe->tce_bypass_enabled) {
1864 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1865 bypass = (dma_mask >= top);
1866 }
1867
1868 if (bypass) {
1869 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1870 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001871 } else {
Russell Currey8e3f1b12017-06-21 17:18:04 +10001872 /*
1873 * If the device can't set the TCE bypass bit but still wants
1874 * to access 4GB or more, on PHB3 we can reconfigure TVE#0 to
1875 * bypass the 32-bit region and be usable for 64-bit DMAs.
1876 * The device needs to be able to address all of this space.
1877 */
1878 if (dma_mask >> 32 &&
1879 dma_mask > (memory_hotplug_max() + (1ULL << 32)) &&
1880 pnv_pci_ioda_pe_single_vendor(pe) &&
1881 phb->model == PNV_PHB_MODEL_PHB3) {
1882 /* Configure the bypass mode */
1883 rc = pnv_pci_ioda_dma_64bit_bypass(pe);
1884 if (rc)
1885 return rc;
1886 /* 4GB offset bypasses 32-bit space */
1887 set_dma_offset(&pdev->dev, (1ULL << 32));
1888 set_dma_ops(&pdev->dev, &dma_direct_ops);
Alistair Popple253fd512017-07-26 15:26:40 +10001889 } else if (dma_mask >> 32 && dma_mask != DMA_BIT_MASK(64)) {
1890 /*
1891 * Fail the request if a DMA mask between 32 and 64 bits
1892 * was requested but couldn't be fulfilled. Ideally we
1893 * would do this for 64-bits but historically we have
1894 * always fallen back to 32-bits.
1895 */
1896 return -ENOMEM;
Russell Currey8e3f1b12017-06-21 17:18:04 +10001897 } else {
1898 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1899 set_dma_ops(&pdev->dev, &dma_iommu_ops);
1900 }
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001901 }
Brian W Harta32305b2014-07-31 14:24:37 -05001902 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001903
1904 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001905 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001906
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001907 return 0;
1908}
1909
Andrew Donnellan535229822015-08-07 13:45:54 +10001910static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001911{
Andrew Donnellan535229822015-08-07 13:45:54 +10001912 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1913 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001914 struct pci_dn *pdn = pci_get_pdn(pdev);
1915 struct pnv_ioda_pe *pe;
1916 u64 end, mask;
1917
1918 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1919 return 0;
1920
1921 pe = &phb->ioda.pe_array[pdn->pe_number];
1922 if (!pe->tce_bypass_enabled)
1923 return __dma_get_required_mask(&pdev->dev);
1924
1925
1926 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1927 mask = 1ULL << (fls64(end) - 1);
1928 mask += mask - 1;
1929
1930 return mask;
1931}
1932
Gavin Shandff4a392014-07-15 17:00:55 +10001933static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001934 struct pci_bus *bus,
1935 bool add_to_group)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001936{
1937 struct pci_dev *dev;
1938
1939 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001940 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001941 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001942 if (add_to_group)
1943 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001944
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001945 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001946 pnv_ioda_setup_bus_dma(pe, dev->subordinate,
1947 add_to_group);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001948 }
1949}
1950
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001951static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1952 bool real_mode)
1953{
1954 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1955 (phb->regs + 0x210);
1956}
1957
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001958static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001959 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001960{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001961 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1962 &tbl->it_group_list, struct iommu_table_group_link,
1963 next);
1964 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001965 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001966 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001967 unsigned long start, end, inc;
1968
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001969 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1970 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1971 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001972
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001973 /* p7ioc-style invalidation, 2 TCEs per write */
1974 start |= (1ull << 63);
1975 end |= (1ull << 63);
1976 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001977 end |= inc - 1; /* round up end to be different than start */
1978
1979 mb(); /* Ensure above stores are visible */
1980 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001981 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001982 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001983 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001984 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001985 start += inc;
1986 }
1987
1988 /*
1989 * The iommu layer will do another mb() for us on build()
1990 * and we don't care on free()
1991 */
1992}
1993
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001994static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1995 long npages, unsigned long uaddr,
1996 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001997 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001998{
1999 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2000 attrs);
2001
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002002 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002003 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002004
2005 return ret;
2006}
2007
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002008#ifdef CONFIG_IOMMU_API
2009static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
2010 unsigned long *hpa, enum dma_data_direction *direction)
2011{
2012 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2013
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002014 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002015 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002016
2017 return ret;
2018}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002019
2020static int pnv_ioda1_tce_xchg_rm(struct iommu_table *tbl, long index,
2021 unsigned long *hpa, enum dma_data_direction *direction)
2022{
2023 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2024
2025 if (!ret)
2026 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, true);
2027
2028 return ret;
2029}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002030#endif
2031
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002032static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
2033 long npages)
2034{
2035 pnv_tce_free(tbl, index, npages);
2036
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002037 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002038}
2039
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002040static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002041 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002042#ifdef CONFIG_IOMMU_API
2043 .exchange = pnv_ioda1_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002044 .exchange_rm = pnv_ioda1_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002045#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002046 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002047 .get = pnv_tce_get,
2048};
2049
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002050#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
2051#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
2052#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10002053
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002054static void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002055{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002056 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002057 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002058
2059 mb(); /* Ensure previous TCE table stores are visible */
2060 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002061 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002062 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002063 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002064}
2065
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002066static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002067{
2068 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002069 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002070 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002071
2072 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002073 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002074}
2075
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002076static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
2077 unsigned shift, unsigned long index,
2078 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00002079{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10002080 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00002081 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00002082
2083 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002084 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002085 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00002086 end = start;
2087
2088 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002089 start |= (index << shift);
2090 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10002091 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00002092 mb();
2093
2094 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002095 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002096 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002097 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002098 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00002099 start += inc;
2100 }
2101}
2102
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002103static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
2104{
2105 struct pnv_phb *phb = pe->phb;
2106
2107 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2108 pnv_pci_phb3_tce_invalidate_pe(pe);
2109 else
2110 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
2111 pe->pe_number, 0, 0, 0);
2112}
2113
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002114static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
2115 unsigned long index, unsigned long npages, bool rm)
2116{
2117 struct iommu_table_group_link *tgl;
2118
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002119 list_for_each_entry_lockless(tgl, &tbl->it_group_list, next) {
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002120 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
2121 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002122 struct pnv_phb *phb = pe->phb;
2123 unsigned int shift = tbl->it_page_shift;
2124
Alistair Popple616badd2017-01-10 15:41:44 +11002125 /*
2126 * NVLink1 can use the TCE kill register directly as
2127 * it's the same as PHB3. NVLink2 is different and
2128 * should go via the OPAL call.
2129 */
2130 if (phb->model == PNV_PHB_MODEL_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002131 /*
2132 * The NVLink hardware does not support TCE kill
2133 * per TCE entry so we have to invalidate
2134 * the entire cache for it.
2135 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002136 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10002137 continue;
2138 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002139 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2140 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
2141 index, npages);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002142 else
2143 opal_pci_tce_kill(phb->opal_id,
2144 OPAL_PCI_TCE_KILL_PAGES,
2145 pe->pe_number, 1u << shift,
2146 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002147 }
2148}
2149
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002150void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
2151{
2152 if (phb->model == PNV_PHB_MODEL_NPU || phb->model == PNV_PHB_MODEL_PHB3)
2153 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
2154 else
2155 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL, 0, 0, 0, 0);
2156}
2157
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002158static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
2159 long npages, unsigned long uaddr,
2160 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002161 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00002162{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002163 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2164 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00002165
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002166 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002167 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2168
2169 return ret;
2170}
2171
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002172#ifdef CONFIG_IOMMU_API
2173static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2174 unsigned long *hpa, enum dma_data_direction *direction)
2175{
2176 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2177
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002178 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002179 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2180
2181 return ret;
2182}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002183
2184static int pnv_ioda2_tce_xchg_rm(struct iommu_table *tbl, long index,
2185 unsigned long *hpa, enum dma_data_direction *direction)
2186{
2187 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2188
2189 if (!ret)
2190 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, true);
2191
2192 return ret;
2193}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002194#endif
2195
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002196static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2197 long npages)
2198{
2199 pnv_tce_free(tbl, index, npages);
2200
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002201 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00002202}
2203
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002204static void pnv_ioda2_table_free(struct iommu_table *tbl)
2205{
2206 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002207}
2208
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002209static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002210 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002211#ifdef CONFIG_IOMMU_API
2212 .exchange = pnv_ioda2_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002213 .exchange_rm = pnv_ioda2_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002214#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002215 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002216 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002217 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002218};
2219
Gavin Shan801846d2016-05-03 15:41:34 +10002220static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2221{
2222 unsigned int *weight = (unsigned int *)data;
2223
2224 /* This is quite simplistic. The "base" weight of a device
2225 * is 10. 0 means no DMA is to be accounted for it.
2226 */
2227 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2228 return 0;
2229
2230 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2231 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2232 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2233 *weight += 3;
2234 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2235 *weight += 15;
2236 else
2237 *weight += 10;
2238
2239 return 0;
2240}
2241
2242static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2243{
2244 unsigned int weight = 0;
2245
2246 /* SRIOV VF has same DMA32 weight as its PF */
2247#ifdef CONFIG_PCI_IOV
2248 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2249 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2250 return weight;
2251 }
2252#endif
2253
2254 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2255 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2256 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2257 struct pci_dev *pdev;
2258
2259 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2260 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2261 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2262 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2263 }
2264
2265 return weight;
2266}
2267
Gavin Shanb30d9362016-05-03 15:41:32 +10002268static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002269 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002270{
2271
2272 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002273 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002274 unsigned int weight, total_weight = 0;
2275 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002276 int64_t rc;
2277 void *addr;
2278
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002279 /* XXX FIXME: Handle 64-bit only DMA devices */
2280 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2281 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002282 weight = pnv_pci_ioda_pe_dma_weight(pe);
2283 if (!weight)
2284 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002285
Gavin Shan2b923ed2016-05-05 12:04:16 +10002286 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2287 &total_weight);
2288 segs = (weight * phb->ioda.dma32_count) / total_weight;
2289 if (!segs)
2290 segs = 1;
2291
2292 /*
2293 * Allocate contiguous DMA32 segments. We begin with the expected
2294 * number of segments. With one more attempt, the number of DMA32
2295 * segments to be allocated is decreased by one until one segment
2296 * is allocated successfully.
2297 */
2298 do {
2299 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2300 for (avail = 0, i = base; i < base + segs; i++) {
2301 if (phb->ioda.dma32_segmap[i] ==
2302 IODA_INVALID_PE)
2303 avail++;
2304 }
2305
2306 if (avail == segs)
2307 goto found;
2308 }
2309 } while (--segs);
2310
2311 if (!segs) {
2312 pe_warn(pe, "No available DMA32 segments\n");
2313 return;
2314 }
2315
2316found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002317 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiy82eae1a2017-03-27 19:27:37 +11002318 if (WARN_ON(!tbl))
2319 return;
2320
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002321 iommu_register_group(&pe->table_group, phb->hose->global_number,
2322 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002323 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002324
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002325 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002326 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2327 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002328 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002329 base * PNV_IODA1_DMA32_SEGSIZE,
2330 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002331
2332 /* XXX Currently, we allocate one big contiguous table for the
2333 * TCEs. We only really need one chunk per 256M of TCE space
2334 * (ie per segment) but that's an optimization for later, it
2335 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002336 *
2337 * Each TCE page is 4KB in size and each TCE entry occupies 8
2338 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002339 */
Gavin Shanacce9712016-05-03 15:41:33 +10002340 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002341 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002342 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002343 if (!tce_mem) {
2344 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2345 goto fail;
2346 }
2347 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002348 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002349
2350 /* Configure HW */
2351 for (i = 0; i < segs; i++) {
2352 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2353 pe->pe_number,
2354 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002355 __pa(addr) + tce32_segsz * i,
2356 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002357 if (rc) {
2358 pe_err(pe, " Failed to configure 32-bit TCE table,"
2359 " err %ld\n", rc);
2360 goto fail;
2361 }
2362 }
2363
Gavin Shan2b923ed2016-05-05 12:04:16 +10002364 /* Setup DMA32 segment mapping */
2365 for (i = base; i < base + segs; i++)
2366 phb->ioda.dma32_segmap[i] = pe->pe_number;
2367
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002368 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002369 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2370 base * PNV_IODA1_DMA32_SEGSIZE,
2371 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002372
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002373 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002374 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2375 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002376 iommu_init_table(tbl, phb->hose->node);
2377
Wei Yang781a8682015-03-25 16:23:57 +08002378 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002379 /*
2380 * Setting table base here only for carrying iommu_group
2381 * further down to let iommu_add_device() do the job.
2382 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2383 */
2384 set_iommu_table_base(&pe->pdev->dev, tbl);
2385 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002386 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002387 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002388
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002389 return;
2390 fail:
2391 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002392 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002393 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002394 if (tbl) {
2395 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002396 iommu_tce_table_put(tbl);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002397 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002398}
2399
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002400static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2401 int num, struct iommu_table *tbl)
2402{
2403 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2404 table_group);
2405 struct pnv_phb *phb = pe->phb;
2406 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002407 const unsigned long size = tbl->it_indirect_levels ?
2408 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002409 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2410 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2411
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002412 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002413 start_addr, start_addr + win_size - 1,
2414 IOMMU_PAGE_SIZE(tbl));
2415
2416 /*
2417 * Map TCE table through TVT. The TVE index is the PE number
2418 * shifted by 1 bit for 32-bits DMA space.
2419 */
2420 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2421 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002422 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002423 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002424 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002425 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002426 IOMMU_PAGE_SIZE(tbl));
2427 if (rc) {
2428 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2429 return rc;
2430 }
2431
2432 pnv_pci_link_table_and_group(phb->hose->node, num,
2433 tbl, &pe->table_group);
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002434 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002435
2436 return 0;
2437}
2438
Frederic Barrat25529102017-08-04 11:55:14 +02002439void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002440{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002441 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2442 int64_t rc;
2443
2444 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2445 if (enable) {
2446 phys_addr_t top = memblock_end_of_DRAM();
2447
2448 top = roundup_pow_of_two(top);
2449 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2450 pe->pe_number,
2451 window_id,
2452 pe->tce_bypass_base,
2453 top);
2454 } else {
2455 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2456 pe->pe_number,
2457 window_id,
2458 pe->tce_bypass_base,
2459 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002460 }
2461 if (rc)
2462 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2463 else
2464 pe->tce_bypass_enabled = enable;
2465}
2466
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002467static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2468 __u32 page_shift, __u64 window_size, __u32 levels,
2469 struct iommu_table *tbl);
2470
2471static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2472 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2473 struct iommu_table **ptbl)
2474{
2475 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2476 table_group);
2477 int nid = pe->phb->hose->node;
2478 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2479 long ret;
2480 struct iommu_table *tbl;
2481
2482 tbl = pnv_pci_table_alloc(nid);
2483 if (!tbl)
2484 return -ENOMEM;
2485
Alexey Kardashevskiy11edf112017-03-22 15:21:49 +11002486 tbl->it_ops = &pnv_ioda2_iommu_ops;
2487
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002488 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2489 bus_offset, page_shift, window_size,
2490 levels, tbl);
2491 if (ret) {
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002492 iommu_tce_table_put(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002493 return ret;
2494 }
2495
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002496 *ptbl = tbl;
2497
2498 return 0;
2499}
2500
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002501static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2502{
2503 struct iommu_table *tbl = NULL;
2504 long rc;
2505
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002506 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002507 * crashkernel= specifies the kdump kernel's maximum memory at
2508 * some offset and there is no guaranteed the result is a power
2509 * of 2, which will cause errors later.
2510 */
2511 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2512
2513 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002514 * In memory constrained environments, e.g. kdump kernel, the
2515 * DMA window can be larger than available memory, which will
2516 * cause errors later.
2517 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002518 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002519
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002520 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2521 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002522 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002523 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2524 if (rc) {
2525 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2526 rc);
2527 return rc;
2528 }
2529
2530 iommu_init_table(tbl, pe->phb->hose->node);
2531
2532 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2533 if (rc) {
2534 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2535 rc);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002536 iommu_tce_table_put(tbl);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002537 return rc;
2538 }
2539
2540 if (!pnv_iommu_bypass_disabled)
2541 pnv_pci_ioda2_set_bypass(pe, true);
2542
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002543 /*
2544 * Setting table base here only for carrying iommu_group
2545 * further down to let iommu_add_device() do the job.
2546 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2547 */
2548 if (pe->flags & PNV_IODA_PE_DEV)
2549 set_iommu_table_base(&pe->pdev->dev, tbl);
2550
2551 return 0;
2552}
2553
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002554#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2555static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2556 int num)
2557{
2558 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2559 table_group);
2560 struct pnv_phb *phb = pe->phb;
2561 long ret;
2562
2563 pe_info(pe, "Removing DMA window #%d\n", num);
2564
2565 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2566 (pe->pe_number << 1) + num,
2567 0/* levels */, 0/* table address */,
2568 0/* table size */, 0/* page size */);
2569 if (ret)
2570 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2571 else
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002572 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002573
2574 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2575
2576 return ret;
2577}
2578#endif
2579
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002580#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002581static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2582 __u64 window_size, __u32 levels)
2583{
2584 unsigned long bytes = 0;
2585 const unsigned window_shift = ilog2(window_size);
2586 unsigned entries_shift = window_shift - page_shift;
2587 unsigned table_shift = entries_shift + 3;
2588 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2589 unsigned long direct_table_size;
2590
2591 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002592 !is_power_of_2(window_size))
2593 return 0;
2594
2595 /* Calculate a direct table size from window_size and levels */
2596 entries_shift = (entries_shift + levels - 1) / levels;
2597 table_shift = entries_shift + 3;
2598 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2599 direct_table_size = 1UL << table_shift;
2600
2601 for ( ; levels; --levels) {
2602 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2603
2604 tce_table_size /= direct_table_size;
2605 tce_table_size <<= 3;
Alexey Kardashevskiye49a6a22017-04-13 17:05:27 +10002606 tce_table_size = max_t(unsigned long,
2607 tce_table_size, direct_table_size);
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002608 }
2609
2610 return bytes;
2611}
2612
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002613static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002614{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002615 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2616 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002617 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2618 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002619
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002620 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002621 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002622 if (pe->pbus)
2623 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002624 iommu_tce_table_put(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002625}
2626
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002627static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2628{
2629 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2630 table_group);
2631
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002632 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002633 if (pe->pbus)
2634 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002635}
2636
2637static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002638 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002639 .create_table = pnv_pci_ioda2_create_table,
2640 .set_window = pnv_pci_ioda2_set_window,
2641 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002642 .take_ownership = pnv_ioda2_take_ownership,
2643 .release_ownership = pnv_ioda2_release_ownership,
2644};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002645
2646static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2647{
2648 struct pci_controller *hose;
2649 struct pnv_phb *phb;
2650 struct pnv_ioda_pe **ptmppe = opaque;
2651 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2652 struct pci_dn *pdn = pci_get_pdn(pdev);
2653
2654 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2655 return 0;
2656
2657 hose = pci_bus_to_host(pdev->bus);
2658 phb = hose->private_data;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01002659 if (phb->type != PNV_PHB_NPU_NVLINK)
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002660 return 0;
2661
2662 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2663
2664 return 1;
2665}
2666
2667/*
2668 * This returns PE of associated NPU.
2669 * This assumes that NPU is in the same IOMMU group with GPU and there is
2670 * no other PEs.
2671 */
2672static struct pnv_ioda_pe *gpe_table_group_to_npe(
2673 struct iommu_table_group *table_group)
2674{
2675 struct pnv_ioda_pe *npe = NULL;
2676 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2677 gpe_table_group_to_npe_cb);
2678
2679 BUG_ON(!ret || !npe);
2680
2681 return npe;
2682}
2683
2684static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2685 int num, struct iommu_table *tbl)
2686{
2687 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2688
2689 if (ret)
2690 return ret;
2691
2692 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2693 if (ret)
2694 pnv_pci_ioda2_unset_window(table_group, num);
2695
2696 return ret;
2697}
2698
2699static long pnv_pci_ioda2_npu_unset_window(
2700 struct iommu_table_group *table_group,
2701 int num)
2702{
2703 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2704
2705 if (ret)
2706 return ret;
2707
2708 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2709}
2710
2711static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2712{
2713 /*
2714 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2715 * the iommu_table if 32bit DMA is enabled.
2716 */
2717 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2718 pnv_ioda2_take_ownership(table_group);
2719}
2720
2721static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2722 .get_table_size = pnv_pci_ioda2_get_table_size,
2723 .create_table = pnv_pci_ioda2_create_table,
2724 .set_window = pnv_pci_ioda2_npu_set_window,
2725 .unset_window = pnv_pci_ioda2_npu_unset_window,
2726 .take_ownership = pnv_ioda2_npu_take_ownership,
2727 .release_ownership = pnv_ioda2_release_ownership,
2728};
2729
2730static void pnv_pci_ioda_setup_iommu_api(void)
2731{
2732 struct pci_controller *hose, *tmp;
2733 struct pnv_phb *phb;
2734 struct pnv_ioda_pe *pe, *gpe;
2735
2736 /*
2737 * Now we have all PHBs discovered, time to add NPU devices to
2738 * the corresponding IOMMU groups.
2739 */
2740 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2741 phb = hose->private_data;
2742
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01002743 if (phb->type != PNV_PHB_NPU_NVLINK)
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002744 continue;
2745
2746 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2747 gpe = pnv_pci_npu_setup_iommu(pe);
2748 if (gpe)
2749 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2750 }
2751 }
2752}
2753#else /* !CONFIG_IOMMU_API */
2754static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002755#endif
2756
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002757static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2758 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002759 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002760{
2761 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002762 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002763 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002764 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2765 unsigned entries = 1UL << (shift - 3);
2766 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002767
2768 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2769 if (!tce_mem) {
2770 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2771 return NULL;
2772 }
2773 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002774 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002775 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002776
2777 --levels;
2778 if (!levels) {
2779 *current_offset += allocated;
2780 return addr;
2781 }
2782
2783 for (i = 0; i < entries; ++i) {
2784 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002785 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002786 if (!tmp)
2787 break;
2788
2789 addr[i] = cpu_to_be64(__pa(tmp) |
2790 TCE_PCI_READ | TCE_PCI_WRITE);
2791
2792 if (*current_offset >= limit)
2793 break;
2794 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002795
2796 return addr;
2797}
2798
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002799static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2800 unsigned long size, unsigned level);
2801
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002802static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002803 __u32 page_shift, __u64 window_size, __u32 levels,
2804 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002805{
2806 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002807 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002808 const unsigned window_shift = ilog2(window_size);
2809 unsigned entries_shift = window_shift - page_shift;
2810 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2811 const unsigned long tce_table_size = 1UL << table_shift;
2812
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002813 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2814 return -EINVAL;
2815
Alexey Kardashevskiy9003a242017-11-07 14:43:01 +11002816 if (!is_power_of_2(window_size))
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002817 return -EINVAL;
2818
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002819 /* Adjust direct table size from window_size and levels */
2820 entries_shift = (entries_shift + levels - 1) / levels;
2821 level_shift = entries_shift + 3;
2822 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2823
Alexey Kardashevskiy7aafac12017-02-22 15:43:59 +11002824 if ((level_shift - 3) * levels + page_shift >= 60)
2825 return -EINVAL;
2826
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002827 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002828 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002829 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002830
2831 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002832 if (!addr)
2833 return -ENOMEM;
2834
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002835 /*
2836 * First level was allocated but some lower level failed as
2837 * we did not allocate as much as we wanted,
2838 * release partially allocated table.
2839 */
2840 if (offset < tce_table_size) {
2841 pnv_pci_ioda2_table_do_free_pages(addr,
2842 1ULL << (level_shift - 3), levels - 1);
2843 return -ENOMEM;
2844 }
2845
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002846 /* Setup linux iommu table */
2847 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2848 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002849 tbl->it_level_size = 1ULL << (level_shift - 3);
2850 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002851 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002852
2853 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2854 window_size, tce_table_size, bus_offset);
2855
2856 return 0;
2857}
2858
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002859static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2860 unsigned long size, unsigned level)
2861{
2862 const unsigned long addr_ul = (unsigned long) addr &
2863 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2864
2865 if (level) {
2866 long i;
2867 u64 *tmp = (u64 *) addr_ul;
2868
2869 for (i = 0; i < size; ++i) {
2870 unsigned long hpa = be64_to_cpu(tmp[i]);
2871
2872 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2873 continue;
2874
2875 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2876 level - 1);
2877 }
2878 }
2879
2880 free_pages(addr_ul, get_order(size << 3));
2881}
2882
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002883static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2884{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002885 const unsigned long size = tbl->it_indirect_levels ?
2886 tbl->it_level_size : tbl->it_size;
2887
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002888 if (!tbl->it_size)
2889 return;
2890
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002891 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2892 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002893}
2894
Gavin Shan373f5652013-04-25 19:21:01 +00002895static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2896 struct pnv_ioda_pe *pe)
2897{
Gavin Shan373f5652013-04-25 19:21:01 +00002898 int64_t rc;
2899
Gavin Shanccd1c192016-05-20 16:41:31 +10002900 if (!pnv_pci_ioda_pe_dma_weight(pe))
2901 return;
2902
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002903 /* TVE #1 is selected by PCI address bit 59 */
2904 pe->tce_bypass_base = 1ull << 59;
2905
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002906 iommu_register_group(&pe->table_group, phb->hose->global_number,
2907 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002908
Gavin Shan373f5652013-04-25 19:21:01 +00002909 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002910 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002911 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002912
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002913 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002914 pe->table_group.tce32_start = 0;
2915 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2916 pe->table_group.max_dynamic_windows_supported =
2917 IOMMU_TABLE_GROUP_MAX_TABLES;
2918 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2919 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002920#ifdef CONFIG_IOMMU_API
2921 pe->table_group.ops = &pnv_pci_ioda2_ops;
2922#endif
2923
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002924 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002925 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002926 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002927
Alexey Kardashevskiy20f13b92017-02-21 13:40:20 +11002928 if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002929 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Gavin Shan373f5652013-04-25 19:21:01 +00002930}
2931
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002932#ifdef CONFIG_PCI_MSI
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002933int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
Gavin Shan137436c2013-04-25 19:20:59 +00002934{
Gavin Shan137436c2013-04-25 19:20:59 +00002935 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2936 ioda.irq_chip);
Gavin Shan137436c2013-04-25 19:20:59 +00002937
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002938 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2939}
2940
2941static void pnv_ioda2_msi_eoi(struct irq_data *d)
2942{
2943 int64_t rc;
2944 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2945 struct irq_chip *chip = irq_data_get_irq_chip(d);
2946
2947 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
Gavin Shan137436c2013-04-25 19:20:59 +00002948 WARN_ON_ONCE(rc);
2949
2950 icp_native_eoi(d);
2951}
2952
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002953
Ian Munsief4568342016-07-14 07:17:00 +10002954void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002955{
2956 struct irq_data *idata;
2957 struct irq_chip *ichip;
2958
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10002959 /* The MSI EOI OPAL call is only needed on PHB3 */
2960 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002961 return;
2962
2963 if (!phb->ioda.irq_chip_init) {
2964 /*
2965 * First time we setup an MSI IRQ, we need to setup the
2966 * corresponding IRQ chip to route correctly.
2967 */
2968 idata = irq_get_irq_data(virq);
2969 ichip = irq_data_get_irq_chip(idata);
2970 phb->ioda.irq_chip_init = 1;
2971 phb->ioda.irq_chip = *ichip;
2972 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2973 }
2974 irq_set_chip(virq, &phb->ioda.irq_chip);
2975}
2976
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002977/*
2978 * Returns true iff chip is something that we could call
2979 * pnv_opal_pci_msi_eoi for.
2980 */
2981bool is_pnv_opal_msi(struct irq_chip *chip)
2982{
2983 return chip->irq_eoi == pnv_ioda2_msi_eoi;
2984}
2985EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2986
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002987static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002988 unsigned int hwirq, unsigned int virq,
2989 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002990{
2991 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2992 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002993 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002994 int rc;
2995
2996 /* No PE assigned ? bail out ... no MSI for you ! */
2997 if (pe == NULL)
2998 return -ENXIO;
2999
3000 /* Check if we have an MVE */
3001 if (pe->mve_number < 0)
3002 return -ENXIO;
3003
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003004 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11003005 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003006 is_64 = 0;
3007
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003008 /* Assign XIVE to PE */
3009 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
3010 if (rc) {
3011 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
3012 pci_name(dev), rc, xive_num);
3013 return -EIO;
3014 }
3015
3016 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003017 __be64 addr64;
3018
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003019 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
3020 &addr64, &data);
3021 if (rc) {
3022 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
3023 pci_name(dev), rc);
3024 return -EIO;
3025 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003026 msg->address_hi = be64_to_cpu(addr64) >> 32;
3027 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003028 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003029 __be32 addr32;
3030
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003031 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
3032 &addr32, &data);
3033 if (rc) {
3034 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
3035 pci_name(dev), rc);
3036 return -EIO;
3037 }
3038 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003039 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003040 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003041 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003042
Ian Munsief4568342016-07-14 07:17:00 +10003043 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00003044
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003045 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
Russell Currey1f52f172016-11-16 14:02:15 +11003046 " address=%x_%08x data=%x PE# %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003047 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
3048 msg->address_hi, msg->address_lo, data, pe->pe_number);
3049
3050 return 0;
3051}
3052
3053static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
3054{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003055 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003056 const __be32 *prop = of_get_property(phb->hose->dn,
3057 "ibm,opal-msi-ranges", NULL);
3058 if (!prop) {
3059 /* BML Fallback */
3060 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
3061 }
3062 if (!prop)
3063 return;
3064
3065 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003066 count = be32_to_cpup(prop + 1);
3067 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003068 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
3069 phb->hose->global_number);
3070 return;
3071 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003072
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003073 phb->msi_setup = pnv_pci_ioda_msi_setup;
3074 phb->msi32_support = 1;
3075 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003076 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003077}
3078#else
3079static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
3080#endif /* CONFIG_PCI_MSI */
3081
Wei Yang6e628c72015-03-25 16:23:55 +08003082#ifdef CONFIG_PCI_IOV
3083static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
3084{
Wei Yangf2dd0af2015-10-22 09:22:17 +08003085 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3086 struct pnv_phb *phb = hose->private_data;
3087 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08003088 struct resource *res;
3089 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003090 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08003091 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08003092 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08003093
3094 if (!pdev->is_physfn || pdev->is_added)
3095 return;
3096
Wei Yang6e628c72015-03-25 16:23:55 +08003097 pdn = pci_get_pdn(pdev);
3098 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08003099 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08003100
Wei Yang5b88ec22015-03-25 16:23:58 +08003101 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10003102 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003103 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08003104
3105 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3106 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3107 if (!res->flags || res->parent)
3108 continue;
Russell Curreyb79331a2016-09-14 16:37:17 +10003109 if (!pnv_pci_is_m64_flags(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08003110 dev_warn(&pdev->dev, "Don't support SR-IOV with"
3111 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08003112 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08003113 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08003114 }
3115
Wei Yangdfcc8d42015-10-22 09:22:18 +08003116 total_vf_bar_sz += pci_iov_resource_size(pdev,
3117 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08003118
Wei Yangf2dd0af2015-10-22 09:22:17 +08003119 /*
3120 * If bigger than quarter of M64 segment size, just round up
3121 * power of two.
3122 *
3123 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
3124 * with other devices, IOV BAR size is expanded to be
3125 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
3126 * segment size , the expanded size would equal to half of the
3127 * whole M64 space size, which will exhaust the M64 Space and
3128 * limit the system flexibility. This is a design decision to
3129 * set the boundary to quarter of the M64 segment size.
3130 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08003131 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08003132 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08003133 dev_info(&pdev->dev,
3134 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
3135 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08003136 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08003137 break;
3138 }
3139 }
3140
Wei Yang6e628c72015-03-25 16:23:55 +08003141 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3142 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3143 if (!res->flags || res->parent)
3144 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08003145
Wei Yang6e628c72015-03-25 16:23:55 +08003146 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08003147 /*
3148 * On PHB3, the minimum size alignment of M64 BAR in single
3149 * mode is 32MB.
3150 */
3151 if (pdn->m64_single_mode && (size < SZ_32M))
3152 goto truncate_iov;
3153 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08003154 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08003155 dev_dbg(&pdev->dev, " %pR\n", res);
3156 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08003157 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08003158 }
Wei Yang5b88ec22015-03-25 16:23:58 +08003159 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08003160
3161 return;
3162
3163truncate_iov:
3164 /* To save MMIO space, IOV BAR is truncated. */
3165 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3166 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3167 res->flags = 0;
3168 res->end = res->start - 1;
3169 }
Wei Yang6e628c72015-03-25 16:23:55 +08003170}
3171#endif /* CONFIG_PCI_IOV */
3172
Gavin Shan23e79422016-05-03 15:41:27 +10003173static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
3174 struct resource *res)
3175{
3176 struct pnv_phb *phb = pe->phb;
3177 struct pci_bus_region region;
3178 int index;
3179 int64_t rc;
3180
3181 if (!res || !res->flags || res->start > res->end)
3182 return;
3183
3184 if (res->flags & IORESOURCE_IO) {
3185 region.start = res->start - phb->ioda.io_pci_base;
3186 region.end = res->end - phb->ioda.io_pci_base;
3187 index = region.start / phb->ioda.io_segsize;
3188
3189 while (index < phb->ioda.total_pe_num &&
3190 region.start <= region.end) {
3191 phb->ioda.io_segmap[index] = pe->pe_number;
3192 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3193 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3194 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003195 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
Gavin Shan23e79422016-05-03 15:41:27 +10003196 __func__, rc, index, pe->pe_number);
3197 break;
3198 }
3199
3200 region.start += phb->ioda.io_segsize;
3201 index++;
3202 }
3203 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003204 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10003205 region.start = res->start -
3206 phb->hose->mem_offset[0] -
3207 phb->ioda.m32_pci_base;
3208 region.end = res->end -
3209 phb->hose->mem_offset[0] -
3210 phb->ioda.m32_pci_base;
3211 index = region.start / phb->ioda.m32_segsize;
3212
3213 while (index < phb->ioda.total_pe_num &&
3214 region.start <= region.end) {
3215 phb->ioda.m32_segmap[index] = pe->pe_number;
3216 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3217 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3218 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003219 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
Gavin Shan23e79422016-05-03 15:41:27 +10003220 __func__, rc, index, pe->pe_number);
3221 break;
3222 }
3223
3224 region.start += phb->ioda.m32_segsize;
3225 index++;
3226 }
3227 }
3228}
3229
Gavin Shan11685be2012-08-20 03:49:16 +00003230/*
3231 * This function is supposed to be called on basis of PE from top
3232 * to bottom style. So the the I/O or MMIO segment assigned to
Masahiro Yamada03671052017-02-27 14:29:28 -08003233 * parent PE could be overridden by its child PEs if necessary.
Gavin Shan11685be2012-08-20 03:49:16 +00003234 */
Gavin Shan23e79422016-05-03 15:41:27 +10003235static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003236{
Gavin Shan69d733e2016-05-03 15:41:28 +10003237 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003238 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003239
3240 /*
3241 * NOTE: We only care PCI bus based PE for now. For PCI
3242 * device based PE, for example SRIOV sensitive VF should
3243 * be figured out later.
3244 */
3245 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3246
Gavin Shan69d733e2016-05-03 15:41:28 +10003247 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3248 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3249 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3250
3251 /*
3252 * If the PE contains all subordinate PCI buses, the
3253 * windows of the child bridges should be mapped to
3254 * the PE as well.
3255 */
3256 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3257 continue;
3258 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3259 pnv_ioda_setup_pe_res(pe,
3260 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3261 }
Gavin Shan11685be2012-08-20 03:49:16 +00003262}
3263
Russell Currey98b665d2016-07-28 15:05:03 +10003264#ifdef CONFIG_DEBUG_FS
3265static int pnv_pci_diag_data_set(void *data, u64 val)
3266{
3267 struct pci_controller *hose;
3268 struct pnv_phb *phb;
3269 s64 ret;
3270
3271 if (val != 1ULL)
3272 return -EINVAL;
3273
3274 hose = (struct pci_controller *)data;
3275 if (!hose || !hose->private_data)
3276 return -ENODEV;
3277
3278 phb = hose->private_data;
3279
3280 /* Retrieve the diag data from firmware */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003281 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag_data,
3282 phb->diag_data_size);
Russell Currey98b665d2016-07-28 15:05:03 +10003283 if (ret != OPAL_SUCCESS)
3284 return -EIO;
3285
3286 /* Print the diag data to the kernel log */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003287 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag_data);
Russell Currey98b665d2016-07-28 15:05:03 +10003288 return 0;
3289}
3290
3291DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3292 pnv_pci_diag_data_set, "%llu\n");
3293
3294#endif /* CONFIG_DEBUG_FS */
3295
Gavin Shan37c367f2013-06-20 18:13:25 +08003296static void pnv_pci_ioda_create_dbgfs(void)
3297{
3298#ifdef CONFIG_DEBUG_FS
3299 struct pci_controller *hose, *tmp;
3300 struct pnv_phb *phb;
3301 char name[16];
3302
3303 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3304 phb = hose->private_data;
3305
Gavin Shanccd1c192016-05-20 16:41:31 +10003306 /* Notify initialization of PHB done */
3307 phb->initialized = 1;
3308
Gavin Shan37c367f2013-06-20 18:13:25 +08003309 sprintf(name, "PCI%04x", hose->global_number);
3310 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003311 if (!phb->dbgfs) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07003312 pr_warn("%s: Error on creating debugfs on PHB#%x\n",
Gavin Shan37c367f2013-06-20 18:13:25 +08003313 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003314 continue;
3315 }
3316
3317 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3318 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003319 }
3320#endif /* CONFIG_DEBUG_FS */
3321}
3322
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003323static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003324{
3325 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003326 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003327 pnv_pci_ioda_create_dbgfs();
3328
Gavin Shane9cc17d2013-06-20 13:21:14 +08003329#ifdef CONFIG_EEH
Benjamin Herrenschmidtb9fde582017-09-07 16:35:44 +10003330 pnv_eeh_post_init();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003331#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003332}
3333
Gavin Shan271fd032012-09-11 16:59:47 -06003334/*
3335 * Returns the alignment for I/O or memory windows for P2P
3336 * bridges. That actually depends on how PEs are segmented.
3337 * For now, we return I/O or M32 segment size for PE sensitive
3338 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3339 * 1MiB for memory) will be returned.
3340 *
3341 * The current PCI bus might be put into one PE, which was
3342 * create against the parent PCI bridge. For that case, we
3343 * needn't enlarge the alignment so that we can save some
3344 * resources.
3345 */
3346static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3347 unsigned long type)
3348{
3349 struct pci_dev *bridge;
3350 struct pci_controller *hose = pci_bus_to_host(bus);
3351 struct pnv_phb *phb = hose->private_data;
3352 int num_pci_bridges = 0;
3353
3354 bridge = bus->self;
3355 while (bridge) {
3356 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3357 num_pci_bridges++;
3358 if (num_pci_bridges >= 2)
3359 return 1;
3360 }
3361
3362 bridge = bridge->bus->self;
3363 }
3364
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003365 /*
3366 * We fall back to M32 if M64 isn't supported. We enforce the M64
3367 * alignment for any 64-bit resource, PCIe doesn't care and
3368 * bridges only do 64-bit prefetchable anyway.
3369 */
Russell Curreyb79331a2016-09-14 16:37:17 +10003370 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
Guo Chao262af552014-07-21 14:42:30 +10003371 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003372 if (type & IORESOURCE_MEM)
3373 return phb->ioda.m32_segsize;
3374
3375 return phb->ioda.io_segsize;
3376}
3377
Gavin Shan40e2a472016-05-20 16:41:33 +10003378/*
3379 * We are updating root port or the upstream port of the
3380 * bridge behind the root port with PHB's windows in order
3381 * to accommodate the changes on required resources during
3382 * PCI (slot) hotplug, which is connected to either root
3383 * port or the downstream ports of PCIe switch behind the
3384 * root port.
3385 */
3386static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3387 unsigned long type)
3388{
3389 struct pci_controller *hose = pci_bus_to_host(bus);
3390 struct pnv_phb *phb = hose->private_data;
3391 struct pci_dev *bridge = bus->self;
3392 struct resource *r, *w;
3393 bool msi_region = false;
3394 int i;
3395
3396 /* Check if we need apply fixup to the bridge's windows */
3397 if (!pci_is_root_bus(bridge->bus) &&
3398 !pci_is_root_bus(bridge->bus->self->bus))
3399 return;
3400
3401 /* Fixup the resources */
3402 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3403 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3404 if (!r->flags || !r->parent)
3405 continue;
3406
3407 w = NULL;
3408 if (r->flags & type & IORESOURCE_IO)
3409 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003410 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003411 (type & IORESOURCE_PREFETCH) &&
3412 phb->ioda.m64_segsize)
3413 w = &hose->mem_resources[1];
3414 else if (r->flags & type & IORESOURCE_MEM) {
3415 w = &hose->mem_resources[0];
3416 msi_region = true;
3417 }
3418
3419 r->start = w->start;
3420 r->end = w->end;
3421
3422 /* The 64KB 32-bits MSI region shouldn't be included in
3423 * the 32-bits bridge window. Otherwise, we can see strange
3424 * issues. One of them is EEH error observed on Garrison.
3425 *
3426 * Exclude top 1MB region which is the minimal alignment of
3427 * 32-bits bridge window.
3428 */
3429 if (msi_region) {
3430 r->end += 0x10000;
3431 r->end -= 0x100000;
3432 }
3433 }
3434}
3435
Gavin Shanccd1c192016-05-20 16:41:31 +10003436static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3437{
3438 struct pci_controller *hose = pci_bus_to_host(bus);
3439 struct pnv_phb *phb = hose->private_data;
3440 struct pci_dev *bridge = bus->self;
3441 struct pnv_ioda_pe *pe;
3442 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3443
Gavin Shan40e2a472016-05-20 16:41:33 +10003444 /* Extend bridge's windows if necessary */
3445 pnv_pci_fixup_bridge_resources(bus, type);
3446
Gavin Shan63803c32016-05-20 16:41:32 +10003447 /* The PE for root bus should be realized before any one else */
3448 if (!phb->ioda.root_pe_populated) {
3449 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3450 if (pe) {
3451 phb->ioda.root_pe_idx = pe->pe_number;
3452 phb->ioda.root_pe_populated = true;
3453 }
3454 }
3455
Gavin Shanccd1c192016-05-20 16:41:31 +10003456 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3457 if (list_empty(&bus->devices))
3458 return;
3459
3460 /* Reserve PEs according to used M64 resources */
3461 if (phb->reserve_m64_pe)
3462 phb->reserve_m64_pe(bus, NULL, all);
3463
3464 /*
3465 * Assign PE. We might run here because of partial hotplug.
3466 * For the case, we just pick up the existing PE and should
3467 * not allocate resources again.
3468 */
3469 pe = pnv_ioda_setup_bus_PE(bus, all);
3470 if (!pe)
3471 return;
3472
3473 pnv_ioda_setup_pe_seg(pe);
3474 switch (phb->type) {
3475 case PNV_PHB_IODA1:
3476 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3477 break;
3478 case PNV_PHB_IODA2:
3479 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3480 break;
3481 default:
Russell Currey1f52f172016-11-16 14:02:15 +11003482 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
Gavin Shanccd1c192016-05-20 16:41:31 +10003483 __func__, phb->hose->global_number, phb->type);
3484 }
3485}
3486
Yongji Xie38274632017-04-10 19:58:13 +08003487static resource_size_t pnv_pci_default_alignment(void)
3488{
3489 return PAGE_SIZE;
3490}
3491
Wei Yang5350ab32015-03-25 16:23:56 +08003492#ifdef CONFIG_PCI_IOV
3493static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3494 int resno)
3495{
Wei Yangee8222f2015-10-22 09:22:16 +08003496 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3497 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003498 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003499 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003500
Wei Yang7fbe7a92015-10-22 09:22:15 +08003501 /*
3502 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3503 * SR-IOV. While from hardware perspective, the range mapped by M64
3504 * BAR should be size aligned.
3505 *
Wei Yangee8222f2015-10-22 09:22:16 +08003506 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3507 * powernv-specific hardware restriction is gone. But if just use the
3508 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3509 * in one segment of M64 #15, which introduces the PE conflict between
3510 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3511 * m64_segsize.
3512 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003513 * This function returns the total IOV BAR size if M64 BAR is in
3514 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003515 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3516 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003517 */
Wei Yang5350ab32015-03-25 16:23:56 +08003518 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003519 if (!pdn->vfs_expanded)
3520 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003521 if (pdn->m64_single_mode)
3522 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003523
Wei Yang7fbe7a92015-10-22 09:22:15 +08003524 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003525}
3526#endif /* CONFIG_PCI_IOV */
3527
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003528/* Prevent enabling devices for which we couldn't properly
3529 * assign a PE
3530 */
Ian Munsie4361b032016-07-14 07:17:06 +10003531bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003532{
Gavin Shandb1266c2012-08-20 03:49:18 +00003533 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3534 struct pnv_phb *phb = hose->private_data;
3535 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003536
Gavin Shandb1266c2012-08-20 03:49:18 +00003537 /* The function is probably called while the PEs have
3538 * not be created yet. For example, resource reassignment
3539 * during PCI probe period. We just skip the check if
3540 * PEs isn't ready.
3541 */
3542 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003543 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003544
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003545 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003546 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003547 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003548
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003549 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003550}
3551
Gavin Shanc5f77002016-05-20 16:41:35 +10003552static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3553 int num)
3554{
3555 struct pnv_ioda_pe *pe = container_of(table_group,
3556 struct pnv_ioda_pe, table_group);
3557 struct pnv_phb *phb = pe->phb;
3558 unsigned int idx;
3559 long rc;
3560
3561 pe_info(pe, "Removing DMA window #%d\n", num);
3562 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3563 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3564 continue;
3565
3566 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3567 idx, 0, 0ul, 0ul, 0ul);
3568 if (rc != OPAL_SUCCESS) {
3569 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3570 rc, idx);
3571 return rc;
3572 }
3573
3574 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3575 }
3576
3577 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3578 return OPAL_SUCCESS;
3579}
3580
3581static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3582{
3583 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3584 struct iommu_table *tbl = pe->table_group.tables[0];
3585 int64_t rc;
3586
3587 if (!weight)
3588 return;
3589
3590 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3591 if (rc != OPAL_SUCCESS)
3592 return;
3593
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003594 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003595 if (pe->table_group.group) {
3596 iommu_group_put(pe->table_group.group);
3597 WARN_ON(pe->table_group.group);
3598 }
3599
3600 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003601 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003602}
3603
3604static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3605{
3606 struct iommu_table *tbl = pe->table_group.tables[0];
3607 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3608#ifdef CONFIG_IOMMU_API
3609 int64_t rc;
3610#endif
3611
3612 if (!weight)
3613 return;
3614
3615#ifdef CONFIG_IOMMU_API
3616 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3617 if (rc)
3618 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3619#endif
3620
3621 pnv_pci_ioda2_set_bypass(pe, false);
3622 if (pe->table_group.group) {
3623 iommu_group_put(pe->table_group.group);
3624 WARN_ON(pe->table_group.group);
3625 }
3626
3627 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003628 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003629}
3630
3631static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3632 unsigned short win,
3633 unsigned int *map)
3634{
3635 struct pnv_phb *phb = pe->phb;
3636 int idx;
3637 int64_t rc;
3638
3639 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3640 if (map[idx] != pe->pe_number)
3641 continue;
3642
3643 if (win == OPAL_M64_WINDOW_TYPE)
3644 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3645 phb->ioda.reserved_pe_idx, win,
3646 idx / PNV_IODA1_M64_SEGS,
3647 idx % PNV_IODA1_M64_SEGS);
3648 else
3649 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3650 phb->ioda.reserved_pe_idx, win, 0, idx);
3651
3652 if (rc != OPAL_SUCCESS)
3653 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3654 rc, win, idx);
3655
3656 map[idx] = IODA_INVALID_PE;
3657 }
3658}
3659
3660static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3661{
3662 struct pnv_phb *phb = pe->phb;
3663
3664 if (phb->type == PNV_PHB_IODA1) {
3665 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3666 phb->ioda.io_segmap);
3667 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3668 phb->ioda.m32_segmap);
3669 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3670 phb->ioda.m64_segmap);
3671 } else if (phb->type == PNV_PHB_IODA2) {
3672 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3673 phb->ioda.m32_segmap);
3674 }
3675}
3676
3677static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3678{
3679 struct pnv_phb *phb = pe->phb;
3680 struct pnv_ioda_pe *slave, *tmp;
3681
Gavin Shanc5f77002016-05-20 16:41:35 +10003682 list_del(&pe->list);
3683 switch (phb->type) {
3684 case PNV_PHB_IODA1:
3685 pnv_pci_ioda1_release_pe_dma(pe);
3686 break;
3687 case PNV_PHB_IODA2:
3688 pnv_pci_ioda2_release_pe_dma(pe);
3689 break;
3690 default:
3691 WARN_ON(1);
3692 }
3693
3694 pnv_ioda_release_pe_seg(pe);
3695 pnv_ioda_deconfigure_pe(pe->phb, pe);
Gavin Shanb3144272016-09-06 14:16:44 +10003696
3697 /* Release slave PEs in the compound PE */
3698 if (pe->flags & PNV_IODA_PE_MASTER) {
3699 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3700 list_del(&slave->list);
3701 pnv_ioda_free_pe(slave);
3702 }
3703 }
3704
Gavin Shan6eaed162016-09-13 16:40:24 +10003705 /*
3706 * The PE for root bus can be removed because of hotplug in EEH
3707 * recovery for fenced PHB error. We need to mark the PE dead so
3708 * that it can be populated again in PCI hot add path. The PE
3709 * shouldn't be destroyed as it's the global reserved resource.
3710 */
3711 if (phb->ioda.root_pe_populated &&
3712 phb->ioda.root_pe_idx == pe->pe_number)
3713 phb->ioda.root_pe_populated = false;
3714 else
3715 pnv_ioda_free_pe(pe);
Gavin Shanc5f77002016-05-20 16:41:35 +10003716}
3717
3718static void pnv_pci_release_device(struct pci_dev *pdev)
3719{
3720 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3721 struct pnv_phb *phb = hose->private_data;
3722 struct pci_dn *pdn = pci_get_pdn(pdev);
3723 struct pnv_ioda_pe *pe;
3724
3725 if (pdev->is_virtfn)
3726 return;
3727
3728 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3729 return;
3730
Gavin Shan29bf2822016-09-06 16:34:01 +10003731 /*
3732 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3733 * isn't removed and added afterwards in this scenario. We should
3734 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3735 * device count is decreased on removing devices while failing to
3736 * be increased on adding devices. It leads to unbalanced PE's device
3737 * count and eventually make normal PCI hotplug path broken.
3738 */
Gavin Shanc5f77002016-05-20 16:41:35 +10003739 pe = &phb->ioda.pe_array[pdn->pe_number];
Gavin Shan29bf2822016-09-06 16:34:01 +10003740 pdn->pe_number = IODA_INVALID_PE;
3741
Gavin Shanc5f77002016-05-20 16:41:35 +10003742 WARN_ON(--pe->device_count < 0);
3743 if (pe->device_count == 0)
3744 pnv_ioda_release_pe(pe);
3745}
3746
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003747static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003748{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003749 struct pnv_phb *phb = hose->private_data;
3750
Gavin Shand1a85ee2014-09-30 12:39:05 +10003751 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003752 OPAL_ASSERT_RESET);
3753}
3754
Daniel Axtens92ae0352015-04-28 15:12:05 +10003755static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003756 .dma_dev_setup = pnv_pci_dma_dev_setup,
3757 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003758#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003759 .setup_msi_irqs = pnv_setup_msi_irqs,
3760 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003761#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003762 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003763 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003764 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003765 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003766 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3767 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3768 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3769 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003770};
3771
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003772static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3773{
3774 dev_err_once(&npdev->dev,
3775 "%s operation unsupported for NVLink devices\n",
3776 __func__);
3777 return -EPERM;
3778}
3779
Alistair Popple5d2aa712015-12-17 13:43:13 +11003780static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003781 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003782#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003783 .setup_msi_irqs = pnv_setup_msi_irqs,
3784 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003785#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003786 .enable_device_hook = pnv_pci_enable_device_hook,
3787 .window_alignment = pnv_pci_window_alignment,
3788 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3789 .dma_set_mask = pnv_npu_dma_set_mask,
3790 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003791};
3792
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01003793static const struct pci_controller_ops pnv_npu_ocapi_ioda_controller_ops = {
3794 .enable_device_hook = pnv_pci_enable_device_hook,
3795 .window_alignment = pnv_pci_window_alignment,
3796 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3797 .shutdown = pnv_pci_ioda_shutdown,
3798};
3799
Ian Munsie4361b032016-07-14 07:17:06 +10003800#ifdef CONFIG_CXL_BASE
3801const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3802 .dma_dev_setup = pnv_pci_dma_dev_setup,
3803 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003804#ifdef CONFIG_PCI_MSI
3805 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3806 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3807#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003808 .enable_device_hook = pnv_cxl_enable_device_hook,
3809 .disable_device = pnv_cxl_disable_device,
3810 .release_device = pnv_pci_release_device,
3811 .window_alignment = pnv_pci_window_alignment,
3812 .setup_bridge = pnv_pci_setup_bridge,
3813 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3814 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3815 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3816 .shutdown = pnv_pci_ioda_shutdown,
3817};
3818#endif
3819
Anton Blancharde51df2c2014-08-20 08:55:18 +10003820static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3821 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003822{
3823 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003824 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003825 unsigned long size, m64map_off, m32map_off, pemap_off;
3826 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003827 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003828 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003829 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003830 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003831 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003832 u64 phb_id;
3833 void *aux;
3834 long rc;
3835
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003836 if (!of_device_is_available(np))
3837 return;
3838
Rob Herringb7c670d2017-08-21 10:16:47 -05003839 pr_info("Initializing %s PHB (%pOF)\n", pnv_phb_names[ioda_type], np);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003840
3841 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3842 if (!prop64) {
3843 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3844 return;
3845 }
3846 phb_id = be64_to_cpup(prop64);
3847 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3848
Michael Ellermane39f223f2014-11-18 16:47:35 +11003849 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003850
3851 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003852 phb->hose = hose = pcibios_alloc_controller(np);
3853 if (!phb->hose) {
Rob Herringb7c670d2017-08-21 10:16:47 -05003854 pr_err(" Can't allocate PCI controller for %pOF\n",
3855 np);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003856 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003857 return;
3858 }
3859
3860 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003861 prop32 = of_get_property(np, "bus-range", &len);
3862 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003863 hose->first_busno = be32_to_cpu(prop32[0]);
3864 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003865 } else {
Rob Herringb7c670d2017-08-21 10:16:47 -05003866 pr_warn(" Broken <bus-range> on %pOF\n", np);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003867 hose->first_busno = 0;
3868 hose->last_busno = 0xff;
3869 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003870 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003871 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003872 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003873 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003874 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003875
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003876 /* Detect specific models for error handling */
3877 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3878 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003879 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003880 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003881 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3882 phb->model = PNV_PHB_MODEL_NPU;
Alistair Popple616badd2017-01-10 15:41:44 +11003883 else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3884 phb->model = PNV_PHB_MODEL_NPU2;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003885 else
3886 phb->model = PNV_PHB_MODEL_UNKNOWN;
3887
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003888 /* Initialize diagnostic data buffer */
3889 prop32 = of_get_property(np, "ibm,phb-diag-data-size", NULL);
3890 if (prop32)
3891 phb->diag_data_size = be32_to_cpup(prop32);
3892 else
3893 phb->diag_data_size = PNV_PCI_DIAG_BUF_SIZE;
3894
3895 phb->diag_data = memblock_virt_alloc(phb->diag_data_size, 0);
3896
Gavin Shanaa0c0332013-04-25 19:20:57 +00003897 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003898 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003899
Gavin Shanaa0c0332013-04-25 19:20:57 +00003900 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003901 if (!of_address_to_resource(np, 0, &r)) {
3902 phb->regs_phys = r.start;
3903 phb->regs = ioremap(r.start, resource_size(&r));
3904 if (phb->regs == NULL)
3905 pr_err(" Failed to map registers !\n");
3906 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003907
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003908 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003909 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003910 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003911 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003912 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003913 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3914 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003915 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003916
Gavin Shanc1275622016-05-20 16:41:29 +10003917 /* Invalidate RID to PE# mapping */
3918 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3919 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3920
Guo Chao262af552014-07-21 14:42:30 +10003921 /* Parse 64-bit MMIO range */
3922 pnv_ioda_parse_m64_window(phb);
3923
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003924 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003925 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003926 phb->ioda.m32_size += 0x10000;
3927
Gavin Shan92b8f132016-05-03 15:41:24 +10003928 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003929 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003930 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003931 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003932 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3933
Gavin Shan2b923ed2016-05-05 12:04:16 +10003934 /* Calculate how many 32-bit TCE segments we have */
3935 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3936 PNV_IODA1_DMA32_SEGSIZE;
3937
Gavin Shanc35d2a82013-07-31 16:47:04 +08003938 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003939 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3940 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003941 m64map_off = size;
3942 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003943 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003944 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003945 if (phb->type == PNV_PHB_IODA1) {
3946 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003947 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003948 dma32map_off = size;
3949 size += phb->ioda.dma32_count *
3950 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003951 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003952 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003953 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003954 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003955 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003956 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003957 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003958 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3959 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003960 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003961 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003962 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003963 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003964 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3965 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003966
3967 phb->ioda.dma32_segmap = aux + dma32map_off;
3968 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3969 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003970 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003971 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10003972
3973 /*
3974 * Choose PE number for root bus, which shouldn't have
3975 * M64 resources consumed by its child devices. To pick
3976 * the PE number adjacent to the reserved one if possible.
3977 */
3978 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3979 if (phb->ioda.reserved_pe_idx == 0) {
3980 phb->ioda.root_pe_idx = 1;
3981 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3982 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3983 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3984 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3985 } else {
3986 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3987 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003988
3989 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003990 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003991
3992 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003993 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003994 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003995
Gavin Shanaa0c0332013-04-25 19:20:57 +00003996#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003997 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3998 window_type,
3999 window_num,
4000 starting_real_address,
4001 starting_pci_address,
4002 segment_size);
4003#endif
4004
Guo Chao262af552014-07-21 14:42:30 +10004005 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10004006 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10004007 phb->ioda.m32_size, phb->ioda.m32_segsize);
4008 if (phb->ioda.m64_size)
4009 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
4010 phb->ioda.m64_size, phb->ioda.m64_segsize);
4011 if (phb->ioda.io_size)
4012 pr_info(" IO: 0x%x [segment=0x%x]\n",
4013 phb->ioda.io_size, phb->ioda.io_segsize);
4014
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004015
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004016 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10004017 phb->get_pe_state = pnv_ioda_get_pe_state;
4018 phb->freeze_pe = pnv_ioda_freeze_pe;
4019 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004020
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004021 /* Setup MSI support */
4022 pnv_pci_init_ioda_msis(phb);
4023
Gavin Shanc40a4212012-08-20 03:49:20 +00004024 /*
4025 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
4026 * to let the PCI core do resource assignment. It's supposed
4027 * that the PCI core will do correct I/O and MMIO alignment
4028 * for the P2P bridge bars so that each PCI bus (excluding
4029 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004030 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00004031 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11004032
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01004033 switch (phb->type) {
4034 case PNV_PHB_NPU_NVLINK:
Alistair Popple5d2aa712015-12-17 13:43:13 +11004035 hose->controller_ops = pnv_npu_ioda_controller_ops;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01004036 break;
4037 case PNV_PHB_NPU_OCAPI:
4038 hose->controller_ops = pnv_npu_ocapi_ioda_controller_ops;
4039 break;
4040 default:
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10004041 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11004042 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10004043 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10004044
Yongji Xie38274632017-04-10 19:58:13 +08004045 ppc_md.pcibios_default_alignment = pnv_pci_default_alignment;
4046
Wei Yang6e628c72015-03-25 16:23:55 +08004047#ifdef CONFIG_PCI_IOV
4048 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08004049 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06004050 ppc_md.pcibios_sriov_enable = pnv_pcibios_sriov_enable;
4051 ppc_md.pcibios_sriov_disable = pnv_pcibios_sriov_disable;
Michael Ellermanad30cb92015-04-14 09:29:23 +10004052#endif
4053
Gavin Shanc40a4212012-08-20 03:49:20 +00004054 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004055
4056 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10004057 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004058 if (rc)
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07004059 pr_warn(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10004060
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10004061 /*
4062 * If we're running in kdump kernel, the previous kernel never
Gavin Shan361f2a22014-04-24 18:00:25 +10004063 * shutdown PCI devices correctly. We already got IODA table
4064 * cleaned out. So we have to issue PHB reset to stop all PCI
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -02004065 * transactions from previous kernel. The ppc_pci_reset_phbs
4066 * kernel parameter will force this reset too.
Gavin Shan361f2a22014-04-24 18:00:25 +10004067 */
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -02004068 if (is_kdump_kernel() || pci_reset_phbs) {
Gavin Shan361f2a22014-04-24 18:00:25 +10004069 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11004070 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
4071 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10004072 }
Guo Chao262af552014-07-21 14:42:30 +10004073
Gavin Shan9e9e8932014-11-12 13:36:05 +11004074 /* Remove M64 resource if we can't configure it successfully */
4075 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10004076 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00004077}
4078
Bjorn Helgaas67975002013-07-02 12:20:03 -06004079void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00004080{
Gavin Shane9cc17d2013-06-20 13:21:14 +08004081 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004082}
4083
Alistair Popple5d2aa712015-12-17 13:43:13 +11004084void __init pnv_pci_init_npu_phb(struct device_node *np)
4085{
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01004086 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_NVLINK);
4087}
4088
4089void __init pnv_pci_init_npu2_opencapi_phb(struct device_node *np)
4090{
4091 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_OCAPI);
Alistair Popple5d2aa712015-12-17 13:43:13 +11004092}
4093
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004094void __init pnv_pci_init_ioda_hub(struct device_node *np)
4095{
4096 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10004097 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004098 u64 hub_id;
4099
Rob Herringb7c670d2017-08-21 10:16:47 -05004100 pr_info("Probing IODA IO-Hub %pOF\n", np);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004101
4102 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
4103 if (!prop64) {
4104 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
4105 return;
4106 }
4107 hub_id = be64_to_cpup(prop64);
4108 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
4109
4110 /* Count child PHBs */
4111 for_each_child_of_node(np, phbn) {
4112 /* Look for IODA1 PHBs */
4113 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08004114 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004115 }
4116}