blob: 6de50e44954dd9ea75dca87e16c14bfef0e6079c [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010035#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
36
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000037/**
38 * DOC: Global GTT views
39 *
40 * Background and previous state
41 *
42 * Historically objects could exists (be bound) in global GTT space only as
43 * singular instances with a view representing all of the object's backing pages
44 * in a linear fashion. This view will be called a normal view.
45 *
46 * To support multiple views of the same object, where the number of mapped
47 * pages is not equal to the backing store, or where the layout of the pages
48 * is not linear, concept of a GGTT view was added.
49 *
50 * One example of an alternative view is a stereo display driven by a single
51 * image. In this case we would have a framebuffer looking like this
52 * (2x2 pages):
53 *
54 * 12
55 * 34
56 *
57 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
58 * rendering. In contrast, fed to the display engine would be an alternative
59 * view which could look something like this:
60 *
61 * 1212
62 * 3434
63 *
64 * In this example both the size and layout of pages in the alternative view is
65 * different from the normal view.
66 *
67 * Implementation and usage
68 *
69 * GGTT views are implemented using VMAs and are distinguished via enum
70 * i915_ggtt_view_type and struct i915_ggtt_view.
71 *
72 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020073 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
74 * renaming in large amounts of code. They take the struct i915_ggtt_view
75 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000076 *
77 * As a helper for callers which are only interested in the normal view,
78 * globally const i915_ggtt_view_normal singleton instance exists. All old core
79 * GEM API functions, the ones not taking the view parameter, are operating on,
80 * or with the normal GGTT view.
81 *
82 * Code wanting to add or use a new GGTT view needs to:
83 *
84 * 1. Add a new enum with a suitable name.
85 * 2. Extend the metadata in the i915_ggtt_view structure if required.
86 * 3. Add support to i915_get_vma_pages().
87 *
88 * New views are required to build a scatter-gather table from within the
89 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
90 * exists for the lifetime of an VMA.
91 *
92 * Core API is designed to have copy semantics which means that passed in
93 * struct i915_ggtt_view does not need to be persistent (left around after
94 * calling the core API functions).
95 *
96 */
97
Chris Wilsonce7fda22016-04-28 09:56:38 +010098static inline struct i915_ggtt *
99i915_vm_to_ggtt(struct i915_address_space *vm)
100{
101 GEM_BUG_ON(!i915_is_ggtt(vm));
102 return container_of(vm, struct i915_ggtt, base);
103}
104
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200105static int
106i915_get_ggtt_vma_pages(struct i915_vma *vma);
107
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200108const struct i915_ggtt_view i915_ggtt_view_normal = {
109 .type = I915_GGTT_VIEW_NORMAL,
110};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200112 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200113};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
116 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117{
Chris Wilson1893a712014-09-19 11:56:27 +0100118 bool has_aliasing_ppgtt;
119 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100120 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100121
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
123 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
124 has_full_48bit_ppgtt =
125 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100126
Zhi Wange320d402016-09-06 12:04:12 +0800127 if (intel_vgpu_active(dev_priv)) {
128 /* emulation is too hard */
129 has_full_ppgtt = false;
130 has_full_48bit_ppgtt = false;
131 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800132
Chris Wilson0e4ca102016-04-29 13:18:22 +0100133 if (!has_aliasing_ppgtt)
134 return 0;
135
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000136 /*
137 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
138 * execlists, the sole mechanism available to submit work.
139 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100140 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200141 return 0;
142
143 if (enable_ppgtt == 1)
144 return 1;
145
Chris Wilson1893a712014-09-19 11:56:27 +0100146 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200147 return 2;
148
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100149 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
150 return 3;
151
Daniel Vetter93a25a92014-03-06 09:40:43 +0100152#ifdef CONFIG_INTEL_IOMMU
153 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100154 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100155 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200156 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100157 }
158#endif
159
Jesse Barnes62942ed2014-06-13 09:28:33 -0700160 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100161 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700162 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
163 return 0;
164 }
165
Zhi Wange320d402016-09-06 12:04:12 +0800166 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100167 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000168 else
169 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100170}
171
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200172static int ppgtt_bind_vma(struct i915_vma *vma,
173 enum i915_cache_level cache_level,
174 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200175{
176 u32 pte_flags = 0;
177
Chris Wilson247177d2016-08-15 10:48:47 +0100178 vma->pages = vma->obj->pages;
179
Daniel Vetter47552652015-04-14 17:35:24 +0200180 /* Currently applicable only to VLV */
181 if (vma->obj->gt_ro)
182 pte_flags |= PTE_READ_ONLY;
183
Chris Wilson247177d2016-08-15 10:48:47 +0100184 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter47552652015-04-14 17:35:24 +0200185 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200186
187 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200188}
189
190static void ppgtt_unbind_vma(struct i915_vma *vma)
191{
192 vma->vm->clear_range(vma->vm,
193 vma->node.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200194 vma->size);
Daniel Vetter47552652015-04-14 17:35:24 +0200195}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800196
Daniel Vetter2c642b02015-04-14 17:35:26 +0200197static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200198 enum i915_cache_level level)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700199{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200200 gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700201 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300202
203 switch (level) {
204 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800205 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300206 break;
207 case I915_CACHE_WT:
208 pte |= PPAT_DISPLAY_ELLC_INDEX;
209 break;
210 default:
211 pte |= PPAT_CACHED_INDEX;
212 break;
213 }
214
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700215 return pte;
216}
217
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300218static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
219 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800220{
Michel Thierry07749ef2015-03-16 16:00:54 +0000221 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800222 pde |= addr;
223 if (level != I915_CACHE_NONE)
224 pde |= PPAT_CACHED_PDE_INDEX;
225 else
226 pde |= PPAT_UNCACHED_INDEX;
227 return pde;
228}
229
Michel Thierry762d9932015-07-30 11:05:29 +0100230#define gen8_pdpe_encode gen8_pde_encode
231#define gen8_pml4e_encode gen8_pde_encode
232
Michel Thierry07749ef2015-03-16 16:00:54 +0000233static gen6_pte_t snb_pte_encode(dma_addr_t addr,
234 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200235 u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700236{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200237 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky54d12522012-09-24 16:44:32 -0700238 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700239
240 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100241 case I915_CACHE_L3_LLC:
242 case I915_CACHE_LLC:
243 pte |= GEN6_PTE_CACHE_LLC;
244 break;
245 case I915_CACHE_NONE:
246 pte |= GEN6_PTE_UNCACHED;
247 break;
248 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100249 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100250 }
251
252 return pte;
253}
254
Michel Thierry07749ef2015-03-16 16:00:54 +0000255static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
256 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200257 u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100258{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200259 gen6_pte_t pte = GEN6_PTE_VALID;
Chris Wilson350ec882013-08-06 13:17:02 +0100260 pte |= GEN6_PTE_ADDR_ENCODE(addr);
261
262 switch (level) {
263 case I915_CACHE_L3_LLC:
264 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700265 break;
266 case I915_CACHE_LLC:
267 pte |= GEN6_PTE_CACHE_LLC;
268 break;
269 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700270 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700271 break;
272 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100273 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700274 }
275
Ben Widawsky54d12522012-09-24 16:44:32 -0700276 return pte;
277}
278
Michel Thierry07749ef2015-03-16 16:00:54 +0000279static gen6_pte_t byt_pte_encode(dma_addr_t addr,
280 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200281 u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700282{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200283 gen6_pte_t pte = GEN6_PTE_VALID;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700284 pte |= GEN6_PTE_ADDR_ENCODE(addr);
285
Akash Goel24f3a8c2014-06-17 10:59:42 +0530286 if (!(flags & PTE_READ_ONLY))
287 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700288
289 if (level != I915_CACHE_NONE)
290 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
291
292 return pte;
293}
294
Michel Thierry07749ef2015-03-16 16:00:54 +0000295static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
296 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200297 u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700298{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200299 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700300 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700301
302 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700303 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700304
305 return pte;
306}
307
Michel Thierry07749ef2015-03-16 16:00:54 +0000308static gen6_pte_t iris_pte_encode(dma_addr_t addr,
309 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200310 u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700311{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200312 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700313 pte |= HSW_PTE_ADDR_ENCODE(addr);
314
Chris Wilson651d7942013-08-08 14:41:10 +0100315 switch (level) {
316 case I915_CACHE_NONE:
317 break;
318 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000319 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100320 break;
321 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000322 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100323 break;
324 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700325
326 return pte;
327}
328
Mika Kuoppalac114f762015-06-25 18:35:13 +0300329static int __setup_page_dma(struct drm_device *dev,
330 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331{
David Weinehallc49d13e2016-08-22 13:32:42 +0300332 struct device *kdev = &dev->pdev->dev;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000333
Mika Kuoppalac114f762015-06-25 18:35:13 +0300334 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300335 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000336 return -ENOMEM;
337
David Weinehallc49d13e2016-08-22 13:32:42 +0300338 p->daddr = dma_map_page(kdev,
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300339 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
340
David Weinehallc49d13e2016-08-22 13:32:42 +0300341 if (dma_mapping_error(kdev, p->daddr)) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300342 __free_page(p->page);
343 return -EINVAL;
344 }
345
Michel Thierry1266cdb2015-03-24 17:06:33 +0000346 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000347}
348
Mika Kuoppalac114f762015-06-25 18:35:13 +0300349static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
350{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100351 return __setup_page_dma(dev, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300352}
353
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300354static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
355{
David Weinehall52a05c32016-08-22 13:32:44 +0300356 struct pci_dev *pdev = dev->pdev;
357
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300358 if (WARN_ON(!p->page))
359 return;
360
David Weinehall52a05c32016-08-22 13:32:44 +0300361 dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300362 __free_page(p->page);
363 memset(p, 0, sizeof(*p));
364}
365
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300366static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300367{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368 return kmap_atomic(p->page);
369}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300370
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300371/* We use the flushing unmap only with ppgtt structures:
372 * page directories, page tables and scratch pages.
373 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100374static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300375{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300376 /* There are only few exceptions for gen >=6. chv and bxt.
377 * And we are not sure about the latter so play safe for now.
378 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100379 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300380 drm_clflush_virt_range(vaddr, PAGE_SIZE);
381
382 kunmap_atomic(vaddr);
383}
384
Mika Kuoppala567047b2015-06-25 18:35:12 +0300385#define kmap_px(px) kmap_page_dma(px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100386#define kunmap_px(ppgtt, vaddr) \
387 kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300388
Mika Kuoppala567047b2015-06-25 18:35:12 +0300389#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
390#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100391#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
392#define fill32_px(dev_priv, px, v) \
393 fill_page_dma_32((dev_priv), px_base(px), (v))
Mika Kuoppala567047b2015-06-25 18:35:12 +0300394
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100395static void fill_page_dma(struct drm_i915_private *dev_priv,
396 struct i915_page_dma *p, const uint64_t val)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300397{
398 int i;
399 uint64_t * const vaddr = kmap_page_dma(p);
400
401 for (i = 0; i < 512; i++)
402 vaddr[i] = val;
403
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100404 kunmap_page_dma(dev_priv, vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300405}
406
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100407static void fill_page_dma_32(struct drm_i915_private *dev_priv,
408 struct i915_page_dma *p, const uint32_t val32)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300409{
410 uint64_t v = val32;
411
412 v = v << 32 | val32;
413
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100414 fill_page_dma(dev_priv, p, v);
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300415}
416
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100417static int
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100418setup_scratch_page(struct drm_device *dev,
419 struct i915_page_dma *scratch,
420 gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300421{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100422 return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300423}
424
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100425static void cleanup_scratch_page(struct drm_device *dev,
426 struct i915_page_dma *scratch)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300427{
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100428 cleanup_page_dma(dev, scratch);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300429}
430
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300431static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000432{
Michel Thierryec565b32015-04-08 12:13:23 +0100433 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000434 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
435 GEN8_PTES : GEN6_PTES;
436 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000437
438 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
439 if (!pt)
440 return ERR_PTR(-ENOMEM);
441
Ben Widawsky678d96f2015-03-16 16:00:56 +0000442 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
443 GFP_KERNEL);
444
445 if (!pt->used_ptes)
446 goto fail_bitmap;
447
Mika Kuoppala567047b2015-06-25 18:35:12 +0300448 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000449 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300450 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000451
452 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000453
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300454fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000455 kfree(pt->used_ptes);
456fail_bitmap:
457 kfree(pt);
458
459 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000460}
461
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300462static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000463{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300464 cleanup_px(dev, pt);
465 kfree(pt->used_ptes);
466 kfree(pt);
467}
468
469static void gen8_initialize_pt(struct i915_address_space *vm,
470 struct i915_page_table *pt)
471{
472 gen8_pte_t scratch_pte;
473
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100474 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200475 I915_CACHE_LLC);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300476
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100477 fill_px(to_i915(vm->dev), pt, scratch_pte);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300478}
479
480static void gen6_initialize_pt(struct i915_address_space *vm,
481 struct i915_page_table *pt)
482{
483 gen6_pte_t scratch_pte;
484
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100485 WARN_ON(vm->scratch_page.daddr == 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300486
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100487 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200488 I915_CACHE_LLC, 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300489
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100490 fill32_px(to_i915(vm->dev), pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000491}
492
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300493static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000494{
Michel Thierryec565b32015-04-08 12:13:23 +0100495 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100496 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000497
498 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
499 if (!pd)
500 return ERR_PTR(-ENOMEM);
501
Michel Thierry33c88192015-04-08 12:13:33 +0100502 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
503 sizeof(*pd->used_pdes), GFP_KERNEL);
504 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300505 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100506
Mika Kuoppala567047b2015-06-25 18:35:12 +0300507 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100508 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300509 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100510
Ben Widawsky06fda602015-02-24 16:22:36 +0000511 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100512
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300513fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100514 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300515fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100516 kfree(pd);
517
518 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000519}
520
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300521static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
522{
523 if (px_page(pd)) {
524 cleanup_px(dev, pd);
525 kfree(pd->used_pdes);
526 kfree(pd);
527 }
528}
529
530static void gen8_initialize_pd(struct i915_address_space *vm,
531 struct i915_page_directory *pd)
532{
533 gen8_pde_t scratch_pde;
534
535 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
536
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100537 fill_px(to_i915(vm->dev), pd, scratch_pde);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300538}
539
Michel Thierry6ac18502015-07-29 17:23:46 +0100540static int __pdp_init(struct drm_device *dev,
541 struct i915_page_directory_pointer *pdp)
542{
543 size_t pdpes = I915_PDPES_PER_PDP(dev);
544
545 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
546 sizeof(unsigned long),
547 GFP_KERNEL);
548 if (!pdp->used_pdpes)
549 return -ENOMEM;
550
551 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
552 GFP_KERNEL);
553 if (!pdp->page_directory) {
554 kfree(pdp->used_pdpes);
555 /* the PDP might be the statically allocated top level. Keep it
556 * as clean as possible */
557 pdp->used_pdpes = NULL;
558 return -ENOMEM;
559 }
560
561 return 0;
562}
563
564static void __pdp_fini(struct i915_page_directory_pointer *pdp)
565{
566 kfree(pdp->used_pdpes);
567 kfree(pdp->page_directory);
568 pdp->page_directory = NULL;
569}
570
Michel Thierry762d9932015-07-30 11:05:29 +0100571static struct
572i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
573{
574 struct i915_page_directory_pointer *pdp;
575 int ret = -ENOMEM;
576
577 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
578
579 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
580 if (!pdp)
581 return ERR_PTR(-ENOMEM);
582
583 ret = __pdp_init(dev, pdp);
584 if (ret)
585 goto fail_bitmap;
586
587 ret = setup_px(dev, pdp);
588 if (ret)
589 goto fail_page_m;
590
591 return pdp;
592
593fail_page_m:
594 __pdp_fini(pdp);
595fail_bitmap:
596 kfree(pdp);
597
598 return ERR_PTR(ret);
599}
600
Michel Thierry6ac18502015-07-29 17:23:46 +0100601static void free_pdp(struct drm_device *dev,
602 struct i915_page_directory_pointer *pdp)
603{
604 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100605 if (USES_FULL_48BIT_PPGTT(dev)) {
606 cleanup_px(dev, pdp);
607 kfree(pdp);
608 }
609}
610
Michel Thierry69ab76f2015-07-29 17:23:55 +0100611static void gen8_initialize_pdp(struct i915_address_space *vm,
612 struct i915_page_directory_pointer *pdp)
613{
614 gen8_ppgtt_pdpe_t scratch_pdpe;
615
616 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
617
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100618 fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100619}
620
621static void gen8_initialize_pml4(struct i915_address_space *vm,
622 struct i915_pml4 *pml4)
623{
624 gen8_ppgtt_pml4e_t scratch_pml4e;
625
626 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
627 I915_CACHE_LLC);
628
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100629 fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100630}
631
Michel Thierry762d9932015-07-30 11:05:29 +0100632static void
633gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
634 struct i915_page_directory_pointer *pdp,
635 struct i915_page_directory *pd,
636 int index)
637{
638 gen8_ppgtt_pdpe_t *page_directorypo;
639
640 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
641 return;
642
643 page_directorypo = kmap_px(pdp);
644 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
645 kunmap_px(ppgtt, page_directorypo);
646}
647
648static void
649gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
650 struct i915_pml4 *pml4,
651 struct i915_page_directory_pointer *pdp,
652 int index)
653{
654 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
655
656 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
657 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
658 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100659}
660
Ben Widawsky94e409c2013-11-04 22:29:36 -0800661/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100662static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100663 unsigned entry,
664 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800665{
Chris Wilson7e37f882016-08-02 22:50:21 +0100666 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000667 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800668 int ret;
669
670 BUG_ON(entry >= 4);
671
John Harrison5fb9de12015-05-29 17:44:07 +0100672 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800673 if (ret)
674 return ret;
675
Chris Wilsonb5321f32016-08-02 22:50:18 +0100676 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
677 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
678 intel_ring_emit(ring, upper_32_bits(addr));
679 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
680 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
681 intel_ring_emit(ring, lower_32_bits(addr));
682 intel_ring_advance(ring);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800683
684 return 0;
685}
686
Michel Thierry2dba3232015-07-30 11:06:23 +0100687static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
688 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800689{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800690 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800691
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100692 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300693 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
694
John Harrisone85b26d2015-05-29 17:43:56 +0100695 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800696 if (ret)
697 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800698 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800699
Ben Widawskyeeb94882013-12-06 14:11:10 -0800700 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800701}
702
Michel Thierry2dba3232015-07-30 11:06:23 +0100703static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
704 struct drm_i915_gem_request *req)
705{
706 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
707}
708
Michel Thierryf9b5b782015-07-30 11:02:49 +0100709static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
710 struct i915_page_directory_pointer *pdp,
711 uint64_t start,
712 uint64_t length,
713 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700714{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300715 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100716 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100717 unsigned pdpe = gen8_pdpe_index(start);
718 unsigned pde = gen8_pde_index(start);
719 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800720 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700721 unsigned last_pte, i;
722
Michel Thierryf9b5b782015-07-30 11:02:49 +0100723 if (WARN_ON(!pdp))
724 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700725
726 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100727 struct i915_page_directory *pd;
728 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000729
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100730 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100731 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000732
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100733 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000734
735 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100736 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000737
738 pt = pd->page_table[pde];
739
Mika Kuoppala567047b2015-06-25 18:35:12 +0300740 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100741 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000742
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800743 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000744 if (last_pte > GEN8_PTES)
745 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700746
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300747 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700748
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800749 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700750 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800751 num_entries--;
752 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700753
Matthew Auld44a71022016-04-12 16:57:42 +0100754 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700755
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800756 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000757 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100758 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
759 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800760 pde = 0;
761 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700762 }
763}
764
Michel Thierryf9b5b782015-07-30 11:02:49 +0100765static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200766 uint64_t start, uint64_t length)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700767{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300768 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100769 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200770 I915_CACHE_LLC);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100771
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100772 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
773 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
774 scratch_pte);
775 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000776 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100777 struct i915_page_directory_pointer *pdp;
778
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000779 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100780 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
781 scratch_pte);
782 }
783 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100784}
785
786static void
787gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
788 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100789 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100790 uint64_t start,
791 enum i915_cache_level cache_level)
792{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300793 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000794 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100795 unsigned pdpe = gen8_pdpe_index(start);
796 unsigned pde = gen8_pde_index(start);
797 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700798
Chris Wilson6f1cc992013-12-31 15:50:31 +0000799 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700800
Michel Thierry3387d432015-08-03 09:52:47 +0100801 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000802 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100803 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100804 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300805 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000806 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800807
808 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100809 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200810 cache_level);
Michel Thierry07749ef2015-03-16 16:00:54 +0000811 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300812 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000813 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000814 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100815 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
816 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800817 pde = 0;
818 }
819 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700820 }
821 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300822
823 if (pt_vaddr)
824 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700825}
826
Michel Thierryf9b5b782015-07-30 11:02:49 +0100827static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
828 struct sg_table *pages,
829 uint64_t start,
830 enum i915_cache_level cache_level,
831 u32 unused)
832{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300833 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100834 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100835
Michel Thierry3387d432015-08-03 09:52:47 +0100836 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100837
838 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
839 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
840 cache_level);
841 } else {
842 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000843 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100844 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
845
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000846 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100847 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
848 start, cache_level);
849 }
850 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100851}
852
Michel Thierryf37c0502015-06-10 17:46:39 +0100853static void gen8_free_page_tables(struct drm_device *dev,
854 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800855{
856 int i;
857
Mika Kuoppala567047b2015-06-25 18:35:12 +0300858 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800859 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800860
Michel Thierry33c88192015-04-08 12:13:33 +0100861 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000862 if (WARN_ON(!pd->page_table[i]))
863 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800864
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300865 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000866 pd->page_table[i] = NULL;
867 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000868}
869
Mika Kuoppala8776f022015-06-30 18:16:40 +0300870static int gen8_init_scratch(struct i915_address_space *vm)
871{
872 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100873 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300874
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100875 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100876 if (ret)
877 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300878
879 vm->scratch_pt = alloc_pt(dev);
880 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100881 ret = PTR_ERR(vm->scratch_pt);
882 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300883 }
884
885 vm->scratch_pd = alloc_pd(dev);
886 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100887 ret = PTR_ERR(vm->scratch_pd);
888 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300889 }
890
Michel Thierry69ab76f2015-07-29 17:23:55 +0100891 if (USES_FULL_48BIT_PPGTT(dev)) {
892 vm->scratch_pdp = alloc_pdp(dev);
893 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100894 ret = PTR_ERR(vm->scratch_pdp);
895 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100896 }
897 }
898
Mika Kuoppala8776f022015-06-30 18:16:40 +0300899 gen8_initialize_pt(vm, vm->scratch_pt);
900 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100901 if (USES_FULL_48BIT_PPGTT(dev))
902 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300903
904 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100905
906free_pd:
907 free_pd(dev, vm->scratch_pd);
908free_pt:
909 free_pt(dev, vm->scratch_pt);
910free_scratch_page:
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100911 cleanup_scratch_page(dev, &vm->scratch_page);
Matthew Auld64c050d2016-04-27 13:19:25 +0100912
913 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300914}
915
Zhiyuan Lv650da342015-08-28 15:41:18 +0800916static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
917{
918 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100919 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800920 int i;
921
Matthew Aulddf285642016-04-22 12:09:25 +0100922 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800923 u64 daddr = px_dma(&ppgtt->pml4);
924
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200925 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
926 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800927
928 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
929 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
930 } else {
931 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
932 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
933
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200934 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
935 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800936 }
937
938 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
939 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
940 }
941
942 I915_WRITE(vgtif_reg(g2v_notify), msg);
943
944 return 0;
945}
946
Mika Kuoppala8776f022015-06-30 18:16:40 +0300947static void gen8_free_scratch(struct i915_address_space *vm)
948{
949 struct drm_device *dev = vm->dev;
950
Michel Thierry69ab76f2015-07-29 17:23:55 +0100951 if (USES_FULL_48BIT_PPGTT(dev))
952 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300953 free_pd(dev, vm->scratch_pd);
954 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100955 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300956}
957
Michel Thierry762d9932015-07-30 11:05:29 +0100958static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
959 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800960{
961 int i;
962
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100963 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
964 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000965 continue;
966
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100967 gen8_free_page_tables(dev, pdp->page_directory[i]);
968 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800969 }
Michel Thierry69876be2015-04-08 12:13:27 +0100970
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100971 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100972}
973
974static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
975{
976 int i;
977
978 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
979 if (WARN_ON(!ppgtt->pml4.pdps[i]))
980 continue;
981
982 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
983 }
984
985 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
986}
987
988static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
989{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300990 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100991
Chris Wilsonc0336662016-05-06 15:40:21 +0100992 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +0800993 gen8_ppgtt_notify_vgt(ppgtt, false);
994
Michel Thierry762d9932015-07-30 11:05:29 +0100995 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
996 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
997 else
998 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100999
Mika Kuoppala8776f022015-06-30 18:16:40 +03001000 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001001}
1002
Michel Thierryd7b26332015-04-08 12:13:34 +01001003/**
1004 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001005 * @vm: Master vm structure.
1006 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001007 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001008 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001009 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1010 * caller to free on error.
1011 *
1012 * Allocate the required number of page tables. Extremely similar to
1013 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1014 * the page directory boundary (instead of the page directory pointer). That
1015 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1016 * possible, and likely that the caller will need to use multiple calls of this
1017 * function to achieve the appropriate allocation.
1018 *
1019 * Return: 0 if success; negative error code otherwise.
1020 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001021static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001022 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001023 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001024 uint64_t length,
1025 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001026{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001027 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001028 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001029 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001030
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001031 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001032 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001033 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001034 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001035 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 continue;
1037 }
1038
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001039 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001040 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001041 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001042
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001043 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001044 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001045 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001046 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001047 }
1048
1049 return 0;
1050
1051unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001052 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001053 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001054
1055 return -ENOMEM;
1056}
1057
Michel Thierryd7b26332015-04-08 12:13:34 +01001058/**
1059 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001060 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001061 * @pdp: Page directory pointer for this address range.
1062 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001063 * @length: Size of the allocations.
1064 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001065 * caller to free on error.
1066 *
1067 * Allocate the required number of page directories starting at the pde index of
1068 * @start, and ending at the pde index @start + @length. This function will skip
1069 * over already allocated page directories within the range, and only allocate
1070 * new ones, setting the appropriate pointer within the pdp as well as the
1071 * correct position in the bitmap @new_pds.
1072 *
1073 * The function will only allocate the pages within the range for a give page
1074 * directory pointer. In other words, if @start + @length straddles a virtually
1075 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1076 * required by the caller, This is not currently possible, and the BUG in the
1077 * code will prevent it.
1078 *
1079 * Return: 0 if success; negative error code otherwise.
1080 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001081static int
1082gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1083 struct i915_page_directory_pointer *pdp,
1084 uint64_t start,
1085 uint64_t length,
1086 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001087{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001088 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001089 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001090 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001091 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001092
Michel Thierry6ac18502015-07-29 17:23:46 +01001093 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001094
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001095 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001096 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001097 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001098
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001099 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001100 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001101 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001102
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001103 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001104 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001105 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001106 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001107 }
1108
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001109 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001110
1111unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001112 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001113 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001114
1115 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001116}
1117
Michel Thierry762d9932015-07-30 11:05:29 +01001118/**
1119 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1120 * @vm: Master vm structure.
1121 * @pml4: Page map level 4 for this address range.
1122 * @start: Starting virtual address to begin allocations.
1123 * @length: Size of the allocations.
1124 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1125 * caller to free on error.
1126 *
1127 * Allocate the required number of page directory pointers. Extremely similar to
1128 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1129 * The main difference is here we are limited by the pml4 boundary (instead of
1130 * the page directory pointer).
1131 *
1132 * Return: 0 if success; negative error code otherwise.
1133 */
1134static int
1135gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1136 struct i915_pml4 *pml4,
1137 uint64_t start,
1138 uint64_t length,
1139 unsigned long *new_pdps)
1140{
1141 struct drm_device *dev = vm->dev;
1142 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001143 uint32_t pml4e;
1144
1145 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1146
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001147 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001148 if (!test_bit(pml4e, pml4->used_pml4es)) {
1149 pdp = alloc_pdp(dev);
1150 if (IS_ERR(pdp))
1151 goto unwind_out;
1152
Michel Thierry69ab76f2015-07-29 17:23:55 +01001153 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001154 pml4->pdps[pml4e] = pdp;
1155 __set_bit(pml4e, new_pdps);
1156 trace_i915_page_directory_pointer_entry_alloc(vm,
1157 pml4e,
1158 start,
1159 GEN8_PML4E_SHIFT);
1160 }
1161 }
1162
1163 return 0;
1164
1165unwind_out:
1166 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1167 free_pdp(dev, pml4->pdps[pml4e]);
1168
1169 return -ENOMEM;
1170}
1171
Michel Thierryd7b26332015-04-08 12:13:34 +01001172static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001173free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001174{
Michel Thierryd7b26332015-04-08 12:13:34 +01001175 kfree(new_pts);
1176 kfree(new_pds);
1177}
1178
1179/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1180 * of these are based on the number of PDPEs in the system.
1181 */
1182static
1183int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001184 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001185 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001186{
Michel Thierryd7b26332015-04-08 12:13:34 +01001187 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001188 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001189
Michał Winiarski3a41a052015-09-03 19:22:18 +02001190 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001191 if (!pds)
1192 return -ENOMEM;
1193
Michał Winiarski3a41a052015-09-03 19:22:18 +02001194 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1195 GFP_TEMPORARY);
1196 if (!pts)
1197 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001198
1199 *new_pds = pds;
1200 *new_pts = pts;
1201
1202 return 0;
1203
1204err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001205 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001206 return -ENOMEM;
1207}
1208
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001209/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1210 * the page table structures, we mark them dirty so that
1211 * context switching/execlist queuing code takes extra steps
1212 * to ensure that tlbs are flushed.
1213 */
1214static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1215{
1216 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1217}
1218
Michel Thierry762d9932015-07-30 11:05:29 +01001219static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1220 struct i915_page_directory_pointer *pdp,
1221 uint64_t start,
1222 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001223{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001224 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001225 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001226 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001227 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001228 const uint64_t orig_start = start;
1229 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001230 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001231 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001232 int ret;
1233
Michel Thierryd7b26332015-04-08 12:13:34 +01001234 /* Wrap is never okay since we can only represent 48b, and we don't
1235 * actually use the other side of the canonical address space.
1236 */
1237 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001238 return -ENODEV;
1239
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001240 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001241 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001242
Michel Thierry6ac18502015-07-29 17:23:46 +01001243 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001244 if (ret)
1245 return ret;
1246
Michel Thierryd7b26332015-04-08 12:13:34 +01001247 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001248 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1249 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001250 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001251 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001252 return ret;
1253 }
1254
1255 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001256 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001257 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001258 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001259 if (ret)
1260 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001261 }
1262
Michel Thierry33c88192015-04-08 12:13:33 +01001263 start = orig_start;
1264 length = orig_length;
1265
Michel Thierryd7b26332015-04-08 12:13:34 +01001266 /* Allocations have completed successfully, so set the bitmaps, and do
1267 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001268 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001269 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001270 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001271 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001272 uint64_t pd_start = start;
1273 uint32_t pde;
1274
Michel Thierryd7b26332015-04-08 12:13:34 +01001275 /* Every pd should be allocated, we just did that above. */
1276 WARN_ON(!pd);
1277
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001278 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001279 /* Same reasoning as pd */
1280 WARN_ON(!pt);
1281 WARN_ON(!pd_len);
1282 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1283
1284 /* Set our used ptes within the page table */
1285 bitmap_set(pt->used_ptes,
1286 gen8_pte_index(pd_start),
1287 gen8_pte_count(pd_start, pd_len));
1288
1289 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001290 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001291
1292 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001293 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1294 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001295 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1296 gen8_pte_index(start),
1297 gen8_pte_count(start, length),
1298 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001299
1300 /* NB: We haven't yet mapped ptes to pages. At this
1301 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001302 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001303
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001304 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001305 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001306 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001307 }
1308
Michał Winiarski3a41a052015-09-03 19:22:18 +02001309 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001310 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001311 return 0;
1312
1313err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001314 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001315 unsigned long temp;
1316
Michał Winiarski3a41a052015-09-03 19:22:18 +02001317 for_each_set_bit(temp, new_page_tables + pdpe *
1318 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001319 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001320 }
1321
Michel Thierry6ac18502015-07-29 17:23:46 +01001322 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001323 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001324
Michał Winiarski3a41a052015-09-03 19:22:18 +02001325 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001326 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001327 return ret;
1328}
1329
Michel Thierry762d9932015-07-30 11:05:29 +01001330static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1331 struct i915_pml4 *pml4,
1332 uint64_t start,
1333 uint64_t length)
1334{
1335 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001336 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001337 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001338 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001339 int ret = 0;
1340
1341 /* Do the pml4 allocations first, so we don't need to track the newly
1342 * allocated tables below the pdp */
1343 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1344
1345 /* The pagedirectory and pagetable allocations are done in the shared 3
1346 * and 4 level code. Just allocate the pdps.
1347 */
1348 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1349 new_pdps);
1350 if (ret)
1351 return ret;
1352
1353 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1354 "The allocation has spanned more than 512GB. "
1355 "It is highly likely this is incorrect.");
1356
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001357 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001358 WARN_ON(!pdp);
1359
1360 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1361 if (ret)
1362 goto err_out;
1363
1364 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1365 }
1366
1367 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1368 GEN8_PML4ES_PER_PML4);
1369
1370 return 0;
1371
1372err_out:
1373 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1374 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1375
1376 return ret;
1377}
1378
1379static int gen8_alloc_va_range(struct i915_address_space *vm,
1380 uint64_t start, uint64_t length)
1381{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001382 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001383
1384 if (USES_FULL_48BIT_PPGTT(vm->dev))
1385 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1386 else
1387 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1388}
1389
Michel Thierryea91e402015-07-29 17:23:57 +01001390static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1391 uint64_t start, uint64_t length,
1392 gen8_pte_t scratch_pte,
1393 struct seq_file *m)
1394{
1395 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001396 uint32_t pdpe;
1397
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001398 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001399 struct i915_page_table *pt;
1400 uint64_t pd_len = length;
1401 uint64_t pd_start = start;
1402 uint32_t pde;
1403
1404 if (!test_bit(pdpe, pdp->used_pdpes))
1405 continue;
1406
1407 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001408 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001409 uint32_t pte;
1410 gen8_pte_t *pt_vaddr;
1411
1412 if (!test_bit(pde, pd->used_pdes))
1413 continue;
1414
1415 pt_vaddr = kmap_px(pt);
1416 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1417 uint64_t va =
1418 (pdpe << GEN8_PDPE_SHIFT) |
1419 (pde << GEN8_PDE_SHIFT) |
1420 (pte << GEN8_PTE_SHIFT);
1421 int i;
1422 bool found = false;
1423
1424 for (i = 0; i < 4; i++)
1425 if (pt_vaddr[pte + i] != scratch_pte)
1426 found = true;
1427 if (!found)
1428 continue;
1429
1430 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1431 for (i = 0; i < 4; i++) {
1432 if (pt_vaddr[pte + i] != scratch_pte)
1433 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1434 else
1435 seq_puts(m, " SCRATCH ");
1436 }
1437 seq_puts(m, "\n");
1438 }
1439 /* don't use kunmap_px, it could trigger
1440 * an unnecessary flush.
1441 */
1442 kunmap_atomic(pt_vaddr);
1443 }
1444 }
1445}
1446
1447static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1448{
1449 struct i915_address_space *vm = &ppgtt->base;
1450 uint64_t start = ppgtt->base.start;
1451 uint64_t length = ppgtt->base.total;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001452 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001453 I915_CACHE_LLC);
Michel Thierryea91e402015-07-29 17:23:57 +01001454
1455 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1456 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1457 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001458 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001459 struct i915_pml4 *pml4 = &ppgtt->pml4;
1460 struct i915_page_directory_pointer *pdp;
1461
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001462 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001463 if (!test_bit(pml4e, pml4->used_pml4es))
1464 continue;
1465
1466 seq_printf(m, " PML4E #%llu\n", pml4e);
1467 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1468 }
1469 }
1470}
1471
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001472static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1473{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001474 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001475 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1476 int ret;
1477
1478 /* We allocate temp bitmap for page tables for no gain
1479 * but as this is for init only, lets keep the things simple
1480 */
1481 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1482 if (ret)
1483 return ret;
1484
1485 /* Allocate for all pdps regardless of how the ppgtt
1486 * was defined.
1487 */
1488 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1489 0, 1ULL << 32,
1490 new_page_dirs);
1491 if (!ret)
1492 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1493
Michał Winiarski3a41a052015-09-03 19:22:18 +02001494 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001495
1496 return ret;
1497}
1498
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001499/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001500 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1501 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1502 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1503 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001504 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001505 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001506static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001507{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001508 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001509
Mika Kuoppala8776f022015-06-30 18:16:40 +03001510 ret = gen8_init_scratch(&ppgtt->base);
1511 if (ret)
1512 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001513
Michel Thierryd7b26332015-04-08 12:13:34 +01001514 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001515 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001516 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001517 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001518 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001519 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1520 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001521 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001522
Michel Thierry762d9932015-07-30 11:05:29 +01001523 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1524 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1525 if (ret)
1526 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001527
Michel Thierry69ab76f2015-07-29 17:23:55 +01001528 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1529
Michel Thierry762d9932015-07-30 11:05:29 +01001530 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001531 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001532 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001533 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001534 if (ret)
1535 goto free_scratch;
1536
1537 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001538 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001539 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1540 0, 0,
1541 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001542
Chris Wilsonc0336662016-05-06 15:40:21 +01001543 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001544 ret = gen8_preallocate_top_level_pdps(ppgtt);
1545 if (ret)
1546 goto free_scratch;
1547 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001548 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001549
Chris Wilsonc0336662016-05-06 15:40:21 +01001550 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001551 gen8_ppgtt_notify_vgt(ppgtt, true);
1552
Michel Thierryd7b26332015-04-08 12:13:34 +01001553 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001554
1555free_scratch:
1556 gen8_free_scratch(&ppgtt->base);
1557 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001558}
1559
Ben Widawsky87d60b62013-12-06 14:11:29 -08001560static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1561{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001562 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001563 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001564 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001565 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001566 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001567 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001568
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001569 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001570 I915_CACHE_LLC, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001571
Dave Gordon731f74c2016-06-24 19:37:46 +01001572 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001573 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001574 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001575 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001576 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001577 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1578
1579 if (pd_entry != expected)
1580 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1581 pde,
1582 pd_entry,
1583 expected);
1584 seq_printf(m, "\tPDE: %x\n", pd_entry);
1585
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001586 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1587
Michel Thierry07749ef2015-03-16 16:00:54 +00001588 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001589 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001590 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001591 (pte * PAGE_SIZE);
1592 int i;
1593 bool found = false;
1594 for (i = 0; i < 4; i++)
1595 if (pt_vaddr[pte + i] != scratch_pte)
1596 found = true;
1597 if (!found)
1598 continue;
1599
1600 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1601 for (i = 0; i < 4; i++) {
1602 if (pt_vaddr[pte + i] != scratch_pte)
1603 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1604 else
1605 seq_puts(m, " SCRATCH ");
1606 }
1607 seq_puts(m, "\n");
1608 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001609 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001610 }
1611}
1612
Ben Widawsky678d96f2015-03-16 16:00:56 +00001613/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001614static void gen6_write_pde(struct i915_page_directory *pd,
1615 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001616{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001617 /* Caller needs to make sure the write completes if necessary */
1618 struct i915_hw_ppgtt *ppgtt =
1619 container_of(pd, struct i915_hw_ppgtt, pd);
1620 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001621
Mika Kuoppala567047b2015-06-25 18:35:12 +03001622 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001623 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001624
Ben Widawsky678d96f2015-03-16 16:00:56 +00001625 writel(pd_entry, ppgtt->pd_addr + pde);
1626}
Ben Widawsky61973492013-04-08 18:43:54 -07001627
Ben Widawsky678d96f2015-03-16 16:00:56 +00001628/* Write all the page tables found in the ppgtt structure to incrementing page
1629 * directories. */
1630static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001631 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001632 uint32_t start, uint32_t length)
1633{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001634 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001635 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001636 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001637
Dave Gordon731f74c2016-06-24 19:37:46 +01001638 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001639 gen6_write_pde(pd, pde, pt);
1640
1641 /* Make sure write is complete before other code can use this page
1642 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001643 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001644}
1645
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001646static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001647{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001648 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001649
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001650 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001651}
Ben Widawsky61973492013-04-08 18:43:54 -07001652
Ben Widawsky90252e52013-12-06 14:11:12 -08001653static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001654 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001655{
Chris Wilson7e37f882016-08-02 22:50:21 +01001656 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001657 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001658 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001659
Ben Widawsky90252e52013-12-06 14:11:12 -08001660 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001661 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001662 if (ret)
1663 return ret;
1664
John Harrison5fb9de12015-05-29 17:44:07 +01001665 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001666 if (ret)
1667 return ret;
1668
Chris Wilsonb5321f32016-08-02 22:50:18 +01001669 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1670 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1671 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1672 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1673 intel_ring_emit(ring, get_pd_offset(ppgtt));
1674 intel_ring_emit(ring, MI_NOOP);
1675 intel_ring_advance(ring);
Ben Widawsky90252e52013-12-06 14:11:12 -08001676
1677 return 0;
1678}
1679
Ben Widawsky48a10382013-12-06 14:11:11 -08001680static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001681 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001682{
Chris Wilson7e37f882016-08-02 22:50:21 +01001683 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001684 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001685 int ret;
1686
Ben Widawsky48a10382013-12-06 14:11:11 -08001687 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001688 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky48a10382013-12-06 14:11:11 -08001689 if (ret)
1690 return ret;
1691
John Harrison5fb9de12015-05-29 17:44:07 +01001692 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001693 if (ret)
1694 return ret;
1695
Chris Wilsonb5321f32016-08-02 22:50:18 +01001696 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1697 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1698 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1699 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1700 intel_ring_emit(ring, get_pd_offset(ppgtt));
1701 intel_ring_emit(ring, MI_NOOP);
1702 intel_ring_advance(ring);
Ben Widawsky48a10382013-12-06 14:11:11 -08001703
Ben Widawsky90252e52013-12-06 14:11:12 -08001704 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001705 if (engine->id != RCS) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001706 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001707 if (ret)
1708 return ret;
1709 }
1710
Ben Widawsky48a10382013-12-06 14:11:11 -08001711 return 0;
1712}
1713
Ben Widawskyeeb94882013-12-06 14:11:10 -08001714static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001715 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001716{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001717 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001718 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001719
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001720 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1721 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001722 return 0;
1723}
1724
Daniel Vetter82460d92014-08-06 20:19:53 +02001725static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001726{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001727 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001728 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301729 enum intel_engine_id id;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730
Akash Goel3b3f1652016-10-13 22:44:48 +05301731 for_each_engine(engine, dev_priv, id) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001732 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001733 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001734 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001735 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001736}
1737
Daniel Vetter82460d92014-08-06 20:19:53 +02001738static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001739{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001740 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001741 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001742 uint32_t ecochk, ecobits;
Akash Goel3b3f1652016-10-13 22:44:48 +05301743 enum intel_engine_id id;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001744
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001745 ecobits = I915_READ(GAC_ECO_BITS);
1746 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1747
1748 ecochk = I915_READ(GAM_ECOCHK);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001749 if (IS_HASWELL(dev_priv)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001750 ecochk |= ECOCHK_PPGTT_WB_HSW;
1751 } else {
1752 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1753 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1754 }
1755 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001756
Akash Goel3b3f1652016-10-13 22:44:48 +05301757 for_each_engine(engine, dev_priv, id) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001758 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001759 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001760 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001761 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001762}
1763
Daniel Vetter82460d92014-08-06 20:19:53 +02001764static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001765{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001766 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001767 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001768
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001769 ecobits = I915_READ(GAC_ECO_BITS);
1770 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1771 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001772
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001773 gab_ctl = I915_READ(GAB_CTL);
1774 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001775
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001776 ecochk = I915_READ(GAM_ECOCHK);
1777 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001778
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001779 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001780}
1781
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001782/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001783static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001784 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001785 uint64_t length)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001786{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001787 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001788 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001789 unsigned first_entry = start >> PAGE_SHIFT;
1790 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001791 unsigned act_pt = first_entry / GEN6_PTES;
1792 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001793 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001794
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001795 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001796 I915_CACHE_LLC, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001797
Daniel Vetter7bddb012012-02-09 17:15:47 +01001798 while (num_entries) {
1799 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001800 if (last_pte > GEN6_PTES)
1801 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001802
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001803 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001804
1805 for (i = first_pte; i < last_pte; i++)
1806 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001807
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001808 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001809
Daniel Vetter7bddb012012-02-09 17:15:47 +01001810 num_entries -= last_pte - first_pte;
1811 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001812 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001813 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814}
1815
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001816static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001817 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001818 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301819 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001820{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001821 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001822 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001823 unsigned act_pt = first_entry / GEN6_PTES;
1824 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001825 gen6_pte_t *pt_vaddr = NULL;
1826 struct sgt_iter sgt_iter;
1827 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001828
Dave Gordon85d12252016-05-20 11:54:06 +01001829 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001830 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001831 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001832
Chris Wilsoncc797142013-12-31 15:50:30 +00001833 pt_vaddr[act_pte] =
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001834 vm->pte_encode(addr, cache_level, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301835
Michel Thierry07749ef2015-03-16 16:00:54 +00001836 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001837 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001838 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001839 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001840 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001841 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001842 }
Dave Gordon85d12252016-05-20 11:54:06 +01001843
Chris Wilsoncc797142013-12-31 15:50:30 +00001844 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001845 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001846}
1847
Ben Widawsky678d96f2015-03-16 16:00:56 +00001848static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001849 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001850{
Michel Thierry4933d512015-03-24 15:46:22 +00001851 DECLARE_BITMAP(new_page_tables, I915_PDES);
1852 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001853 struct drm_i915_private *dev_priv = to_i915(dev);
1854 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001855 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001856 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001857 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001858 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001859 int ret;
1860
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001861 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1862 return -ENODEV;
1863
1864 start = start_save = start_in;
1865 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001866
1867 bitmap_zero(new_page_tables, I915_PDES);
1868
1869 /* The allocation is done in two stages so that we can bail out with
1870 * minimal amount of pain. The first stage finds new page tables that
1871 * need allocation. The second stage marks use ptes within the page
1872 * tables.
1873 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001874 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001875 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001876 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1877 continue;
1878 }
1879
1880 /* We've already allocated a page table */
1881 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1882
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001883 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001884 if (IS_ERR(pt)) {
1885 ret = PTR_ERR(pt);
1886 goto unwind_out;
1887 }
1888
1889 gen6_initialize_pt(vm, pt);
1890
1891 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001892 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001893 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001894 }
1895
1896 start = start_save;
1897 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001898
Dave Gordon731f74c2016-06-24 19:37:46 +01001899 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001900 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1901
1902 bitmap_zero(tmp_bitmap, GEN6_PTES);
1903 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1904 gen6_pte_count(start, length));
1905
Mika Kuoppala966082c2015-06-25 18:35:19 +03001906 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001907 gen6_write_pde(&ppgtt->pd, pde, pt);
1908
Michel Thierry72744cb2015-03-24 15:46:23 +00001909 trace_i915_page_table_entry_map(vm, pde, pt,
1910 gen6_pte_index(start),
1911 gen6_pte_count(start, length),
1912 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001913 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001914 GEN6_PTES);
1915 }
1916
Michel Thierry4933d512015-03-24 15:46:22 +00001917 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1918
1919 /* Make sure write is complete before other code can use this page
1920 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001921 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001922
Ben Widawsky563222a2015-03-19 12:53:28 +00001923 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001924 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001925
1926unwind_out:
1927 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001928 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001929
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001930 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001931 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001932 }
1933
1934 mark_tlbs_dirty(ppgtt);
1935 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001936}
1937
Mika Kuoppala8776f022015-06-30 18:16:40 +03001938static int gen6_init_scratch(struct i915_address_space *vm)
1939{
1940 struct drm_device *dev = vm->dev;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001941 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001942
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01001943 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001944 if (ret)
1945 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001946
1947 vm->scratch_pt = alloc_pt(dev);
1948 if (IS_ERR(vm->scratch_pt)) {
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001949 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001950 return PTR_ERR(vm->scratch_pt);
1951 }
1952
1953 gen6_initialize_pt(vm, vm->scratch_pt);
1954
1955 return 0;
1956}
1957
1958static void gen6_free_scratch(struct i915_address_space *vm)
1959{
1960 struct drm_device *dev = vm->dev;
1961
1962 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001963 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001964}
1965
Daniel Vetter061dd492015-04-14 17:35:13 +02001966static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001967{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001968 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001969 struct i915_page_directory *pd = &ppgtt->pd;
1970 struct drm_device *dev = vm->dev;
Michel Thierry09942c62015-04-08 12:13:30 +01001971 struct i915_page_table *pt;
1972 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001973
Daniel Vetter061dd492015-04-14 17:35:13 +02001974 drm_mm_remove_node(&ppgtt->node);
1975
Dave Gordon731f74c2016-06-24 19:37:46 +01001976 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001977 if (pt != vm->scratch_pt)
Dave Gordon731f74c2016-06-24 19:37:46 +01001978 free_pt(dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001979
Mika Kuoppala8776f022015-06-30 18:16:40 +03001980 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001981}
1982
Ben Widawskyb1465202014-02-19 22:05:49 -08001983static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001984{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001985 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001986 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001987 struct drm_i915_private *dev_priv = to_i915(dev);
1988 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001989 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001990 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001991
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001992 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1993 * allocator works in address space sizes, so it's multiplied by page
1994 * size. We allocate at the top of the GTT to avoid fragmentation.
1995 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001996 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001997
Mika Kuoppala8776f022015-06-30 18:16:40 +03001998 ret = gen6_init_scratch(vm);
1999 if (ret)
2000 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002001
Ben Widawskye3cc1992013-12-06 14:11:08 -08002002alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002003 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002004 &ppgtt->node, GEN6_PD_SIZE,
2005 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002006 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002007 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002008 if (ret == -ENOSPC && !retried) {
Chris Wilsone522ac22016-08-04 16:32:18 +01002009 ret = i915_gem_evict_something(&ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002010 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002011 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002012 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002013 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002014 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002015 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002016
2017 retried = true;
2018 goto alloc;
2019 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002020
Ben Widawskyc8c26622015-01-22 17:01:25 +00002021 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002022 goto err_out;
2023
Ben Widawskyc8c26622015-01-22 17:01:25 +00002024
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002025 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002026 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002027
Ben Widawskyc8c26622015-01-22 17:01:25 +00002028 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002029
2030err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002031 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002032 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002033}
2034
Ben Widawskyb1465202014-02-19 22:05:49 -08002035static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2036{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002037 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002038}
2039
Michel Thierry4933d512015-03-24 15:46:22 +00002040static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2041 uint64_t start, uint64_t length)
2042{
Michel Thierryec565b32015-04-08 12:13:23 +01002043 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002044 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002045
Dave Gordon731f74c2016-06-24 19:37:46 +01002046 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002047 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002048}
2049
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002050static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002051{
2052 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002053 struct drm_i915_private *dev_priv = to_i915(dev);
2054 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002055 int ret;
2056
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002057 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002058 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08002059 ppgtt->switch_mm = gen6_mm_switch;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002060 else if (IS_HASWELL(dev_priv))
Ben Widawsky90252e52013-12-06 14:11:12 -08002061 ppgtt->switch_mm = hsw_mm_switch;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002062 else if (IS_GEN7(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08002063 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002064 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002065 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002066
2067 ret = gen6_ppgtt_alloc(ppgtt);
2068 if (ret)
2069 return ret;
2070
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002071 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002072 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2073 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002074 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2075 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002076 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08002077 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002078 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002079 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002080
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002081 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002082 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002083
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002084 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002085 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002086
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002087 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002088
Ben Widawsky678d96f2015-03-16 16:00:56 +00002089 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2090
Thierry Reding440fd522015-01-23 09:05:06 +01002091 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002092 ppgtt->node.size >> 20,
2093 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002094
Daniel Vetterfa76da32014-08-06 20:19:54 +02002095 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002096 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002097
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002098 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002099}
2100
Chris Wilson2bfa9962016-08-04 07:52:25 +01002101static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2102 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08002103{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002104 ppgtt->base.dev = &dev_priv->drm;
Daniel Vetter3440d262013-01-24 13:49:56 -08002105
Chris Wilson2bfa9962016-08-04 07:52:25 +01002106 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002107 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002108 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002109 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002110}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002111
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002112static void i915_address_space_init(struct i915_address_space *vm,
2113 struct drm_i915_private *dev_priv)
2114{
2115 drm_mm_init(&vm->mm, vm->start, vm->total);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002116 INIT_LIST_HEAD(&vm->active_list);
2117 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01002118 INIT_LIST_HEAD(&vm->unbound_list);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002119 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2120}
2121
Tim Gored5165eb2016-02-04 11:49:34 +00002122static void gtt_write_workarounds(struct drm_device *dev)
2123{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002124 struct drm_i915_private *dev_priv = to_i915(dev);
Tim Gored5165eb2016-02-04 11:49:34 +00002125
2126 /* This function is for gtt related workarounds. This function is
2127 * called on driver load and after a GPU reset, so you can place
2128 * workarounds here even if they get overwritten by GPU reset.
2129 */
2130 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002131 if (IS_BROADWELL(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002132 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002133 else if (IS_CHERRYVIEW(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002134 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002135 else if (IS_SKYLAKE(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002136 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002137 else if (IS_BROXTON(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002138 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2139}
2140
Chris Wilson2bfa9962016-08-04 07:52:25 +01002141static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2142 struct drm_i915_private *dev_priv,
2143 struct drm_i915_file_private *file_priv)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002144{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002145 int ret;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002146
Chris Wilson2bfa9962016-08-04 07:52:25 +01002147 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002148 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002149 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002150 i915_address_space_init(&ppgtt->base, dev_priv);
Chris Wilson2bfa9962016-08-04 07:52:25 +01002151 ppgtt->base.file = file_priv;
Ben Widawsky93bd8642013-07-16 16:50:06 -07002152 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002153
2154 return ret;
2155}
2156
Daniel Vetter82460d92014-08-06 20:19:53 +02002157int i915_ppgtt_init_hw(struct drm_device *dev)
2158{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002159 struct drm_i915_private *dev_priv = to_i915(dev);
2160
Tim Gored5165eb2016-02-04 11:49:34 +00002161 gtt_write_workarounds(dev);
2162
Thomas Daniel671b50132014-08-20 16:24:50 +01002163 /* In the case of execlists, PPGTT is enabled by the context descriptor
2164 * and the PDPs are contained within the context itself. We don't
2165 * need to do anything here. */
2166 if (i915.enable_execlists)
2167 return 0;
2168
Daniel Vetter82460d92014-08-06 20:19:53 +02002169 if (!USES_PPGTT(dev))
2170 return 0;
2171
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002172 if (IS_GEN6(dev_priv))
Daniel Vetter82460d92014-08-06 20:19:53 +02002173 gen6_ppgtt_enable(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002174 else if (IS_GEN7(dev_priv))
Daniel Vetter82460d92014-08-06 20:19:53 +02002175 gen7_ppgtt_enable(dev);
2176 else if (INTEL_INFO(dev)->gen >= 8)
2177 gen8_ppgtt_enable(dev);
2178 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002179 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002180
John Harrison4ad2fd82015-06-18 13:11:20 +01002181 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002182}
John Harrison4ad2fd82015-06-18 13:11:20 +01002183
Daniel Vetter4d884702014-08-06 15:04:47 +02002184struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01002185i915_ppgtt_create(struct drm_i915_private *dev_priv,
2186 struct drm_i915_file_private *fpriv)
Daniel Vetter4d884702014-08-06 15:04:47 +02002187{
2188 struct i915_hw_ppgtt *ppgtt;
2189 int ret;
2190
2191 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2192 if (!ppgtt)
2193 return ERR_PTR(-ENOMEM);
2194
Chris Wilson2bfa9962016-08-04 07:52:25 +01002195 ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
Daniel Vetter4d884702014-08-06 15:04:47 +02002196 if (ret) {
2197 kfree(ppgtt);
2198 return ERR_PTR(ret);
2199 }
2200
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002201 trace_i915_ppgtt_create(&ppgtt->base);
2202
Daniel Vetter4d884702014-08-06 15:04:47 +02002203 return ppgtt;
2204}
2205
Daniel Vetteree960be2014-08-06 15:04:45 +02002206void i915_ppgtt_release(struct kref *kref)
2207{
2208 struct i915_hw_ppgtt *ppgtt =
2209 container_of(kref, struct i915_hw_ppgtt, ref);
2210
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002211 trace_i915_ppgtt_release(&ppgtt->base);
2212
Chris Wilson50e046b2016-08-04 07:52:46 +01002213 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002214 WARN_ON(!list_empty(&ppgtt->base.active_list));
2215 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002216 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002217
Daniel Vetter19dd1202014-08-06 15:04:55 +02002218 list_del(&ppgtt->base.global_link);
2219 drm_mm_takedown(&ppgtt->base.mm);
2220
Daniel Vetteree960be2014-08-06 15:04:45 +02002221 ppgtt->base.cleanup(&ppgtt->base);
2222 kfree(ppgtt);
2223}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002224
Ben Widawskya81cc002013-01-18 12:30:31 -08002225/* Certain Gen5 chipsets require require idling the GPU before
2226 * unmapping anything from the GTT when VT-d is enabled.
2227 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002228static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002229{
2230#ifdef CONFIG_INTEL_IOMMU
2231 /* Query intel_iommu to see if we need the workaround. Presumably that
2232 * was loaded first.
2233 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002234 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08002235 return true;
2236#endif
2237 return false;
2238}
2239
Chris Wilsondc979972016-05-10 14:10:04 +01002240void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002241{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002242 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302243 enum intel_engine_id id;
Ben Widawsky828c7902013-10-16 09:21:30 -07002244
Chris Wilsondc979972016-05-10 14:10:04 +01002245 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002246 return;
2247
Akash Goel3b3f1652016-10-13 22:44:48 +05302248 for_each_engine(engine, dev_priv, id) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002249 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002250 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002251 if (fault_reg & RING_FAULT_VALID) {
2252 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002253 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002254 "\tAddress space: %s\n"
2255 "\tSource ID: %d\n"
2256 "\tType: %d\n",
2257 fault_reg & PAGE_MASK,
2258 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2259 RING_FAULT_SRCID(fault_reg),
2260 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002261 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002262 fault_reg & ~RING_FAULT_VALID);
2263 }
2264 }
Akash Goel3b3f1652016-10-13 22:44:48 +05302265
2266 /* Engine specific init may not have been done till this point. */
2267 if (dev_priv->engine[RCS])
2268 POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002269}
2270
Chris Wilson91e56492014-09-25 10:13:12 +01002271static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2272{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002273 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002274 intel_gtt_chipset_flush();
2275 } else {
2276 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2277 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2278 }
2279}
2280
Ben Widawsky828c7902013-10-16 09:21:30 -07002281void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2282{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002283 struct drm_i915_private *dev_priv = to_i915(dev);
2284 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002285
2286 /* Don't bother messing with faults pre GEN6 as we have little
2287 * documentation supporting that it's a good idea.
2288 */
2289 if (INTEL_INFO(dev)->gen < 6)
2290 return;
2291
Chris Wilsondc979972016-05-10 14:10:04 +01002292 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002293
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002294 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
Chris Wilson91e56492014-09-25 10:13:12 +01002295
2296 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002297}
2298
Daniel Vetter74163902012-02-15 23:50:21 +01002299int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002300{
Chris Wilson9da3da62012-06-01 15:20:22 +01002301 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2302 obj->pages->sgl, obj->pages->nents,
2303 PCI_DMA_BIDIRECTIONAL))
2304 return -ENOSPC;
2305
2306 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002307}
2308
Daniel Vetter2c642b02015-04-14 17:35:26 +02002309static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002310{
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002311 writeq(pte, addr);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002312}
2313
Chris Wilsond6473f52016-06-10 14:22:59 +05302314static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2315 dma_addr_t addr,
2316 uint64_t offset,
2317 enum i915_cache_level level,
2318 u32 unused)
2319{
2320 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2321 gen8_pte_t __iomem *pte =
2322 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2323 (offset >> PAGE_SHIFT);
2324 int rpm_atomic_seq;
2325
2326 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2327
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002328 gen8_set_pte(pte, gen8_pte_encode(addr, level));
Chris Wilsond6473f52016-06-10 14:22:59 +05302329
2330 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2331 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2332
2333 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2334}
2335
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002336static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2337 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002338 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302339 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002340{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002341 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002342 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002343 struct sgt_iter sgt_iter;
2344 gen8_pte_t __iomem *gtt_entries;
2345 gen8_pte_t gtt_entry;
2346 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002347 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002348 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002349
2350 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002351
Dave Gordon85d12252016-05-20 11:54:06 +01002352 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2353
2354 for_each_sgt_dma(addr, sgt_iter, st) {
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002355 gtt_entry = gen8_pte_encode(addr, level);
Dave Gordon85d12252016-05-20 11:54:06 +01002356 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002357 }
2358
2359 /*
2360 * XXX: This serves as a posting read to make sure that the PTE has
2361 * actually been updated. There is some concern that even though
2362 * registers and PTEs are within the same BAR that they are potentially
2363 * of NUMA access patterns. Therefore, even with the way we assume
2364 * hardware should work, we must keep this posting read for paranoia.
2365 */
2366 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002367 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002368
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002369 /* This next bit makes the above posting read even more important. We
2370 * want to flush the TLBs only after we're certain all the PTE updates
2371 * have finished.
2372 */
2373 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2374 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002375
2376 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002377}
2378
Chris Wilsonc1403302015-11-18 15:19:39 +00002379struct insert_entries {
2380 struct i915_address_space *vm;
2381 struct sg_table *st;
2382 uint64_t start;
2383 enum i915_cache_level level;
2384 u32 flags;
2385};
2386
2387static int gen8_ggtt_insert_entries__cb(void *_arg)
2388{
2389 struct insert_entries *arg = _arg;
2390 gen8_ggtt_insert_entries(arg->vm, arg->st,
2391 arg->start, arg->level, arg->flags);
2392 return 0;
2393}
2394
2395static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2396 struct sg_table *st,
2397 uint64_t start,
2398 enum i915_cache_level level,
2399 u32 flags)
2400{
2401 struct insert_entries arg = { vm, st, start, level, flags };
2402 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2403}
2404
Chris Wilsond6473f52016-06-10 14:22:59 +05302405static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2406 dma_addr_t addr,
2407 uint64_t offset,
2408 enum i915_cache_level level,
2409 u32 flags)
2410{
2411 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2412 gen6_pte_t __iomem *pte =
2413 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2414 (offset >> PAGE_SHIFT);
2415 int rpm_atomic_seq;
2416
2417 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2418
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002419 iowrite32(vm->pte_encode(addr, level, flags), pte);
Chris Wilsond6473f52016-06-10 14:22:59 +05302420
2421 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2422 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2423
2424 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2425}
2426
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002427/*
2428 * Binds an object into the global gtt with the specified cache level. The object
2429 * will be accessible to the GPU via commands whose operands reference offsets
2430 * within the global GTT as well as accessible by the GPU through the GMADR
2431 * mapped BAR (dev_priv->mm.gtt->gtt).
2432 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002433static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002434 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002435 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302436 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002437{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002438 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002439 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002440 struct sgt_iter sgt_iter;
2441 gen6_pte_t __iomem *gtt_entries;
2442 gen6_pte_t gtt_entry;
2443 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002444 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002445 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002446
2447 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002448
Dave Gordon85d12252016-05-20 11:54:06 +01002449 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2450
2451 for_each_sgt_dma(addr, sgt_iter, st) {
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002452 gtt_entry = vm->pte_encode(addr, level, flags);
Dave Gordon85d12252016-05-20 11:54:06 +01002453 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002454 }
2455
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002456 /* XXX: This serves as a posting read to make sure that the PTE has
2457 * actually been updated. There is some concern that even though
2458 * registers and PTEs are within the same BAR that they are potentially
2459 * of NUMA access patterns. Therefore, even with the way we assume
2460 * hardware should work, we must keep this posting read for paranoia.
2461 */
Dave Gordon85d12252016-05-20 11:54:06 +01002462 if (i != 0)
2463 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002464
2465 /* This next bit makes the above posting read even more important. We
2466 * want to flush the TLBs only after we're certain all the PTE updates
2467 * have finished.
2468 */
2469 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2470 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002471
2472 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002473}
2474
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002475static void nop_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002476 uint64_t start, uint64_t length)
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002477{
2478}
2479
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002480static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002481 uint64_t start, uint64_t length)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002482{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002483 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002484 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002485 unsigned first_entry = start >> PAGE_SHIFT;
2486 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002487 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002488 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2489 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002490 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002491 int rpm_atomic_seq;
2492
2493 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002494
2495 if (WARN(num_entries > max_entries,
2496 "First entry = %d; Num entries = %d (max=%d)\n",
2497 first_entry, num_entries, max_entries))
2498 num_entries = max_entries;
2499
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002500 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002501 I915_CACHE_LLC);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002502 for (i = 0; i < num_entries; i++)
2503 gen8_set_pte(&gtt_base[i], scratch_pte);
2504 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002505
2506 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002507}
2508
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002509static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002510 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002511 uint64_t length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002512{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002513 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002514 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002515 unsigned first_entry = start >> PAGE_SHIFT;
2516 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002517 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002518 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2519 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002520 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002521 int rpm_atomic_seq;
2522
2523 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002524
2525 if (WARN(num_entries > max_entries,
2526 "First entry = %d; Num entries = %d (max=%d)\n",
2527 first_entry, num_entries, max_entries))
2528 num_entries = max_entries;
2529
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002530 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002531 I915_CACHE_LLC, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002532
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002533 for (i = 0; i < num_entries; i++)
2534 iowrite32(scratch_pte, &gtt_base[i]);
2535 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002536
2537 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002538}
2539
Chris Wilsond6473f52016-06-10 14:22:59 +05302540static void i915_ggtt_insert_page(struct i915_address_space *vm,
2541 dma_addr_t addr,
2542 uint64_t offset,
2543 enum i915_cache_level cache_level,
2544 u32 unused)
2545{
2546 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2547 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2548 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2549 int rpm_atomic_seq;
2550
2551 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2552
2553 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2554
2555 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2556}
2557
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002558static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2559 struct sg_table *pages,
2560 uint64_t start,
2561 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002562{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002563 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002564 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2565 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002566 int rpm_atomic_seq;
2567
2568 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002569
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002570 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002571
Imre Deakbe694592015-12-15 20:10:38 +02002572 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2573
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002574}
2575
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002576static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002577 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002578 uint64_t length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002579{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002580 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Ben Widawsky782f1492014-02-20 11:50:33 -08002581 unsigned first_entry = start >> PAGE_SHIFT;
2582 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002583 int rpm_atomic_seq;
2584
2585 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2586
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002587 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002588
2589 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002590}
2591
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002592static int ggtt_bind_vma(struct i915_vma *vma,
2593 enum i915_cache_level cache_level,
2594 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002595{
Daniel Vetter0a878712015-10-15 14:23:01 +02002596 struct drm_i915_gem_object *obj = vma->obj;
2597 u32 pte_flags = 0;
2598 int ret;
2599
2600 ret = i915_get_ggtt_vma_pages(vma);
2601 if (ret)
2602 return ret;
2603
2604 /* Currently applicable only to VLV */
2605 if (obj->gt_ro)
2606 pte_flags |= PTE_READ_ONLY;
2607
Chris Wilson247177d2016-08-15 10:48:47 +01002608 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter0a878712015-10-15 14:23:01 +02002609 cache_level, pte_flags);
2610
2611 /*
2612 * Without aliasing PPGTT there's no difference between
2613 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2614 * upgrade to both bound if we bind either to avoid double-binding.
2615 */
Chris Wilson3272db52016-08-04 16:32:32 +01002616 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002617
2618 return 0;
2619}
2620
2621static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2622 enum i915_cache_level cache_level,
2623 u32 flags)
2624{
Chris Wilson321d1782015-11-20 10:27:18 +00002625 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002626 int ret;
2627
2628 ret = i915_get_ggtt_vma_pages(vma);
2629 if (ret)
2630 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002631
Akash Goel24f3a8c2014-06-17 10:59:42 +05302632 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002633 pte_flags = 0;
2634 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002635 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302636
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002637
Chris Wilson3272db52016-08-04 16:32:32 +01002638 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002639 vma->vm->insert_entries(vma->vm,
Chris Wilson247177d2016-08-15 10:48:47 +01002640 vma->pages, vma->node.start,
Daniel Vetter08755462015-04-20 09:04:05 -07002641 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002642 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002643
Chris Wilson3272db52016-08-04 16:32:32 +01002644 if (flags & I915_VMA_LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002645 struct i915_hw_ppgtt *appgtt =
2646 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2647 appgtt->base.insert_entries(&appgtt->base,
Chris Wilson247177d2016-08-15 10:48:47 +01002648 vma->pages, vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002649 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002650 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002651
2652 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002653}
2654
2655static void ggtt_unbind_vma(struct i915_vma *vma)
2656{
Chris Wilsonde180032016-08-04 16:32:29 +01002657 struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2658 const u64 size = min(vma->size, vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002659
Chris Wilson3272db52016-08-04 16:32:32 +01002660 if (vma->flags & I915_VMA_GLOBAL_BIND)
Ben Widawsky782f1492014-02-20 11:50:33 -08002661 vma->vm->clear_range(vma->vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002662 vma->node.start, size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002663
Chris Wilson3272db52016-08-04 16:32:32 +01002664 if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002665 appgtt->base.clear_range(&appgtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002666 vma->node.start, size);
Daniel Vetter74163902012-02-15 23:50:21 +01002667}
2668
2669void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2670{
David Weinehall52a05c32016-08-22 13:32:44 +03002671 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2672 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002673 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002674
Chris Wilson307dc252016-08-05 10:14:12 +01002675 if (unlikely(ggtt->do_idle_maps)) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01002676 if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
Chris Wilson307dc252016-08-05 10:14:12 +01002677 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2678 /* Wait a bit, in hopes it avoids the hang */
2679 udelay(10);
2680 }
2681 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002682
David Weinehall52a05c32016-08-22 13:32:44 +03002683 dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
Imre Deak5ec5b512015-07-08 19:18:59 +03002684 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002685}
Daniel Vetter644ec022012-03-26 09:45:40 +02002686
Chris Wilson42d6ab42012-07-26 11:49:32 +01002687static void i915_gtt_color_adjust(struct drm_mm_node *node,
2688 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002689 u64 *start,
2690 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002691{
2692 if (node->color != color)
2693 *start += 4096;
2694
Chris Wilson2a1d7752016-07-26 12:01:51 +01002695 node = list_first_entry_or_null(&node->node_list,
2696 struct drm_mm_node,
2697 node_list);
2698 if (node && node->allocated && node->color != color)
2699 *end -= 4096;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002700}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002701
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002702int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002703{
Ben Widawskye78891c2013-01-25 16:41:04 -08002704 /* Let GEM Manage all of the aperture.
2705 *
2706 * However, leave one page at the end still bound to the scratch page.
2707 * There are a number of places where the hardware apparently prefetches
2708 * past the end of the object, and we've seen multiple hangs with the
2709 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2710 * aperture. One page should be enough to keep any prefetching inside
2711 * of the aperture.
2712 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002713 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002714 unsigned long hole_start, hole_end;
Chris Wilson95374d72016-10-12 10:05:20 +01002715 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002716 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002717 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002718
Zhi Wangb02d22a2016-06-16 08:06:59 -04002719 ret = intel_vgt_balloon(dev_priv);
2720 if (ret)
2721 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002722
Chris Wilson95374d72016-10-12 10:05:20 +01002723 /* Reserve a mappable slot for our lockless error capture */
2724 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
2725 &ggtt->error_capture,
2726 4096, 0, -1,
2727 0, ggtt->mappable_end,
2728 0, 0);
2729 if (ret)
2730 return ret;
2731
Chris Wilsoned2f3452012-11-15 11:32:19 +00002732 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002733 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002734 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2735 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002736 ggtt->base.clear_range(&ggtt->base, hole_start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002737 hole_end - hole_start);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002738 }
2739
2740 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002741 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002742 ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002743
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002744 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Daniel Vetterfa76da32014-08-06 20:19:54 +02002745 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
Chris Wilson95374d72016-10-12 10:05:20 +01002746 if (!ppgtt) {
2747 ret = -ENOMEM;
2748 goto err;
Michel Thierry4933d512015-03-24 15:46:22 +00002749 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002750
Chris Wilson95374d72016-10-12 10:05:20 +01002751 ret = __hw_ppgtt_init(ppgtt, dev_priv);
2752 if (ret)
2753 goto err_ppgtt;
2754
2755 if (ppgtt->base.allocate_va_range) {
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002756 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2757 ppgtt->base.total);
Chris Wilson95374d72016-10-12 10:05:20 +01002758 if (ret)
2759 goto err_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002760 }
2761
2762 ppgtt->base.clear_range(&ppgtt->base,
2763 ppgtt->base.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002764 ppgtt->base.total);
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002765
Daniel Vetterfa76da32014-08-06 20:19:54 +02002766 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002767 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2768 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002769 }
2770
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002771 return 0;
Chris Wilson95374d72016-10-12 10:05:20 +01002772
2773err_ppgtt_cleanup:
2774 ppgtt->base.cleanup(&ppgtt->base);
2775err_ppgtt:
2776 kfree(ppgtt);
2777err:
2778 drm_mm_remove_node(&ggtt->error_capture);
2779 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002780}
2781
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002782/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002783 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002784 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002785 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002786void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002787{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002788 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002789
Daniel Vetter70e32542014-08-06 15:04:57 +02002790 if (dev_priv->mm.aliasing_ppgtt) {
2791 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter70e32542014-08-06 15:04:57 +02002792 ppgtt->base.cleanup(&ppgtt->base);
Matthew Auldcb7f2762016-08-05 19:04:40 +01002793 kfree(ppgtt);
Daniel Vetter70e32542014-08-06 15:04:57 +02002794 }
2795
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002796 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002797
Chris Wilson95374d72016-10-12 10:05:20 +01002798 if (drm_mm_node_allocated(&ggtt->error_capture))
2799 drm_mm_remove_node(&ggtt->error_capture);
2800
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002801 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002802 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002803
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002804 drm_mm_takedown(&ggtt->base.mm);
2805 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002806 }
2807
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002808 ggtt->base.cleanup(&ggtt->base);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002809
2810 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002811 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002812}
Daniel Vetter70e32542014-08-06 15:04:57 +02002813
Daniel Vetter2c642b02015-04-14 17:35:26 +02002814static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002815{
2816 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2817 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2818 return snb_gmch_ctl << 20;
2819}
2820
Daniel Vetter2c642b02015-04-14 17:35:26 +02002821static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002822{
2823 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2824 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2825 if (bdw_gmch_ctl)
2826 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002827
2828#ifdef CONFIG_X86_32
2829 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2830 if (bdw_gmch_ctl > 4)
2831 bdw_gmch_ctl = 4;
2832#endif
2833
Ben Widawsky9459d252013-11-03 16:53:55 -08002834 return bdw_gmch_ctl << 20;
2835}
2836
Daniel Vetter2c642b02015-04-14 17:35:26 +02002837static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002838{
2839 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2840 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2841
2842 if (gmch_ctrl)
2843 return 1 << (20 + gmch_ctrl);
2844
2845 return 0;
2846}
2847
Daniel Vetter2c642b02015-04-14 17:35:26 +02002848static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002849{
2850 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2851 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2852 return snb_gmch_ctl << 25; /* 32 MB units */
2853}
2854
Daniel Vetter2c642b02015-04-14 17:35:26 +02002855static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002856{
2857 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2858 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2859 return bdw_gmch_ctl << 25; /* 32 MB units */
2860}
2861
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002862static size_t chv_get_stolen_size(u16 gmch_ctrl)
2863{
2864 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2865 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2866
2867 /*
2868 * 0x0 to 0x10: 32MB increments starting at 0MB
2869 * 0x11 to 0x16: 4MB increments starting at 8MB
2870 * 0x17 to 0x1d: 4MB increments start at 36MB
2871 */
2872 if (gmch_ctrl < 0x11)
2873 return gmch_ctrl << 25;
2874 else if (gmch_ctrl < 0x17)
2875 return (gmch_ctrl - 0x11 + 2) << 22;
2876 else
2877 return (gmch_ctrl - 0x17 + 9) << 22;
2878}
2879
Damien Lespiau66375012014-01-09 18:02:46 +00002880static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2881{
2882 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2883 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2884
2885 if (gen9_gmch_ctl < 0xf0)
2886 return gen9_gmch_ctl << 25; /* 32 MB units */
2887 else
2888 /* 4MB increments starting at 0xf0 for 4MB */
2889 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2890}
2891
Chris Wilson34c998b2016-08-04 07:52:24 +01002892static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002893{
Chris Wilson34c998b2016-08-04 07:52:24 +01002894 struct pci_dev *pdev = ggtt->base.dev->pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002895 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002896 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002897
2898 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002899 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002900
Imre Deak2a073f892015-03-27 13:07:33 +02002901 /*
2902 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2903 * dropped. For WC mappings in general we have 64 byte burst writes
2904 * when the WC buffer is flushed, so we can't use it, but have to
2905 * resort to an uncached mapping. The WC issue is easily caught by the
2906 * readback check when writing GTT PTE entries.
2907 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002908 if (IS_BROXTON(to_i915(ggtt->base.dev)))
Chris Wilson34c998b2016-08-04 07:52:24 +01002909 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002910 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002911 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002912 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002913 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002914 return -ENOMEM;
2915 }
2916
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01002917 ret = setup_scratch_page(ggtt->base.dev,
2918 &ggtt->base.scratch_page,
2919 GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002920 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002921 DRM_ERROR("Scratch setup failed\n");
2922 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002923 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002924 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002925 }
2926
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002927 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002928}
2929
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002930/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2931 * bits. When using advanced contexts each context stores its own PAT, but
2932 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002933static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002934{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002935 uint64_t pat;
2936
2937 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2938 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2939 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2940 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2941 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2942 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2943 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2944 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2945
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002946 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002947 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2948 * so RTL will always use the value corresponding to
2949 * pat_sel = 000".
2950 * So let's disable cache for GGTT to avoid screen corruptions.
2951 * MOCS still can be used though.
2952 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2953 * before this patch, i.e. the same uncached + snooping access
2954 * like on gen6/7 seems to be in effect.
2955 * - So this just fixes blitter/render access. Again it looks
2956 * like it's not just uncached access, but uncached + snooping.
2957 * So we can still hold onto all our assumptions wrt cpu
2958 * clflushing on LLC machines.
2959 */
2960 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2961
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002962 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2963 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002964 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2965 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002966}
2967
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002968static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2969{
2970 uint64_t pat;
2971
2972 /*
2973 * Map WB on BDW to snooped on CHV.
2974 *
2975 * Only the snoop bit has meaning for CHV, the rest is
2976 * ignored.
2977 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002978 * The hardware will never snoop for certain types of accesses:
2979 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2980 * - PPGTT page tables
2981 * - some other special cycles
2982 *
2983 * As with BDW, we also need to consider the following for GT accesses:
2984 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2985 * so RTL will always use the value corresponding to
2986 * pat_sel = 000".
2987 * Which means we must set the snoop bit in PAT entry 0
2988 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002989 */
2990 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2991 GEN8_PPAT(1, 0) |
2992 GEN8_PPAT(2, 0) |
2993 GEN8_PPAT(3, 0) |
2994 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2995 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2996 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2997 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2998
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002999 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3000 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003001}
3002
Chris Wilson34c998b2016-08-04 07:52:24 +01003003static void gen6_gmch_remove(struct i915_address_space *vm)
3004{
3005 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
3006
3007 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01003008 cleanup_scratch_page(vm->dev, &vm->scratch_page);
Chris Wilson34c998b2016-08-04 07:52:24 +01003009}
3010
Joonas Lahtinend507d732016-03-18 10:42:58 +02003011static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003012{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003013 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3014 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003015 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08003016 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08003017
3018 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003019 ggtt->mappable_base = pci_resource_start(pdev, 2);
3020 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003021
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003022 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
3023 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08003024
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003025 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08003026
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003027 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003028 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003029 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003030 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003031 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003032 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003033 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003034 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003035 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003036 }
Ben Widawsky63340132013-11-04 19:32:22 -08003037
Chris Wilson34c998b2016-08-04 07:52:24 +01003038 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003039
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003040 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003041 chv_setup_private_ppat(dev_priv);
3042 else
3043 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003044
Chris Wilson34c998b2016-08-04 07:52:24 +01003045 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003046 ggtt->base.bind_vma = ggtt_bind_vma;
3047 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303048 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003049 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003050 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003051 ggtt->base.clear_range = gen8_ggtt_clear_range;
3052
3053 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3054 if (IS_CHERRYVIEW(dev_priv))
3055 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3056
Chris Wilson34c998b2016-08-04 07:52:24 +01003057 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08003058}
3059
Joonas Lahtinend507d732016-03-18 10:42:58 +02003060static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003061{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003062 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3063 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003064 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003065 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003066
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003067 ggtt->mappable_base = pci_resource_start(pdev, 2);
3068 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003069
Ben Widawskybaa09f52013-01-24 13:49:57 -08003070 /* 64/512MB is the current min/max we actually know of, but this is just
3071 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003072 */
Chris Wilson34c998b2016-08-04 07:52:24 +01003073 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003074 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003075 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003076 }
3077
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003078 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
3079 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3080 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003081
Joonas Lahtinend507d732016-03-18 10:42:58 +02003082 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003083
Chris Wilson34c998b2016-08-04 07:52:24 +01003084 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3085 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003086
Joonas Lahtinend507d732016-03-18 10:42:58 +02003087 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303088 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003089 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3090 ggtt->base.bind_vma = ggtt_bind_vma;
3091 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003092 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003093
Chris Wilson34c998b2016-08-04 07:52:24 +01003094 if (HAS_EDRAM(dev_priv))
3095 ggtt->base.pte_encode = iris_pte_encode;
3096 else if (IS_HASWELL(dev_priv))
3097 ggtt->base.pte_encode = hsw_pte_encode;
3098 else if (IS_VALLEYVIEW(dev_priv))
3099 ggtt->base.pte_encode = byt_pte_encode;
3100 else if (INTEL_GEN(dev_priv) >= 7)
3101 ggtt->base.pte_encode = ivb_pte_encode;
3102 else
3103 ggtt->base.pte_encode = snb_pte_encode;
3104
3105 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003106}
3107
Chris Wilson34c998b2016-08-04 07:52:24 +01003108static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003109{
Chris Wilson34c998b2016-08-04 07:52:24 +01003110 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003111}
3112
Joonas Lahtinend507d732016-03-18 10:42:58 +02003113static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003114{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003115 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003116 int ret;
3117
Chris Wilson91c8a322016-07-05 10:40:23 +01003118 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003119 if (!ret) {
3120 DRM_ERROR("failed to set up gmch\n");
3121 return -EIO;
3122 }
3123
Joonas Lahtinend507d732016-03-18 10:42:58 +02003124 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3125 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003126
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003127 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303128 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003129 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3130 ggtt->base.clear_range = i915_ggtt_clear_range;
3131 ggtt->base.bind_vma = ggtt_bind_vma;
3132 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003133 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003134
Joonas Lahtinend507d732016-03-18 10:42:58 +02003135 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003136 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3137
Ben Widawskybaa09f52013-01-24 13:49:57 -08003138 return 0;
3139}
3140
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003141/**
Chris Wilson0088e522016-08-04 07:52:21 +01003142 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003143 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003144 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003145int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003146{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003147 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003148 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003149
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003150 ggtt->base.dev = &dev_priv->drm;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003151
Chris Wilson34c998b2016-08-04 07:52:24 +01003152 if (INTEL_GEN(dev_priv) <= 5)
3153 ret = i915_gmch_probe(ggtt);
3154 else if (INTEL_GEN(dev_priv) < 8)
3155 ret = gen6_gmch_probe(ggtt);
3156 else
3157 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003158 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003159 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003160
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003161 if ((ggtt->base.total - 1) >> 32) {
3162 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003163 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003164 ggtt->base.total >> 20);
3165 ggtt->base.total = 1ULL << 32;
3166 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3167 }
3168
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003169 if (ggtt->mappable_end > ggtt->base.total) {
3170 DRM_ERROR("mappable aperture extends past end of GGTT,"
3171 " aperture=%llx, total=%llx\n",
3172 ggtt->mappable_end, ggtt->base.total);
3173 ggtt->mappable_end = ggtt->base.total;
3174 }
3175
Ben Widawskybaa09f52013-01-24 13:49:57 -08003176 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003177 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003178 ggtt->base.total >> 20);
3179 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3180 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003181#ifdef CONFIG_INTEL_IOMMU
3182 if (intel_iommu_gfx_mapped)
3183 DRM_INFO("VT-d active for gfx access\n");
3184#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003185
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003186 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003187}
3188
3189/**
3190 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003191 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003192 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003193int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003194{
Chris Wilson0088e522016-08-04 07:52:21 +01003195 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3196 int ret;
3197
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003198 INIT_LIST_HEAD(&dev_priv->vm_list);
3199
3200 /* Subtract the guard page before address space initialization to
3201 * shrink the range used by drm_mm.
3202 */
3203 ggtt->base.total -= PAGE_SIZE;
3204 i915_address_space_init(&ggtt->base, dev_priv);
3205 ggtt->base.total += PAGE_SIZE;
3206 if (!HAS_LLC(dev_priv))
3207 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
3208
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003209 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
3210 dev_priv->ggtt.mappable_base,
3211 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003212 ret = -EIO;
3213 goto out_gtt_cleanup;
3214 }
3215
3216 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3217
Chris Wilson0088e522016-08-04 07:52:21 +01003218 /*
3219 * Initialise stolen early so that we may reserve preallocated
3220 * objects for the BIOS to KMS transition.
3221 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003222 ret = i915_gem_init_stolen(&dev_priv->drm);
Chris Wilson0088e522016-08-04 07:52:21 +01003223 if (ret)
3224 goto out_gtt_cleanup;
3225
3226 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003227
3228out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003229 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003230 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003231}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003232
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003233int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003234{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003235 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003236 return -EIO;
3237
3238 return 0;
3239}
3240
Daniel Vetterfa423312015-04-14 17:35:23 +02003241void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3242{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003243 struct drm_i915_private *dev_priv = to_i915(dev);
3244 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003245 struct drm_i915_gem_object *obj, *on;
Daniel Vetterfa423312015-04-14 17:35:23 +02003246
Chris Wilsondc979972016-05-10 14:10:04 +01003247 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003248
3249 /* First fill our portion of the GTT with scratch pages */
Michał Winiarski4fb84d92016-10-13 14:02:40 +02003250 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
Daniel Vetterfa423312015-04-14 17:35:23 +02003251
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003252 ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */
3253
3254 /* clflush objects bound into the GGTT and rebind them. */
3255 list_for_each_entry_safe(obj, on,
3256 &dev_priv->mm.bound_list, global_list) {
3257 bool ggtt_bound = false;
3258 struct i915_vma *vma;
3259
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003260 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003261 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003262 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003263
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003264 if (!i915_vma_unbind(vma))
3265 continue;
3266
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003267 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3268 PIN_UPDATE));
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003269 ggtt_bound = true;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003270 }
3271
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003272 if (ggtt_bound)
Chris Wilson975f7ff2016-05-14 07:26:34 +01003273 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003274 }
3275
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003276 ggtt->base.closed = false;
3277
Daniel Vetterfa423312015-04-14 17:35:23 +02003278 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01003279 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Daniel Vetterfa423312015-04-14 17:35:23 +02003280 chv_setup_private_ppat(dev_priv);
3281 else
3282 bdw_setup_private_ppat(dev_priv);
3283
3284 return;
3285 }
3286
3287 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003288 struct i915_address_space *vm;
3289
Daniel Vetterfa423312015-04-14 17:35:23 +02003290 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3291 /* TODO: Perhaps it shouldn't be gen6 specific */
3292
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003293 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003294
Chris Wilson2bfa9962016-08-04 07:52:25 +01003295 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003296 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003297 else
3298 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003299
3300 gen6_write_page_range(dev_priv, &ppgtt->pd,
3301 0, ppgtt->base.total);
3302 }
3303 }
3304
3305 i915_ggtt_flush(dev_priv);
3306}
3307
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003308static void
3309i915_vma_retire(struct i915_gem_active *active,
3310 struct drm_i915_gem_request *rq)
3311{
3312 const unsigned int idx = rq->engine->id;
3313 struct i915_vma *vma =
3314 container_of(active, struct i915_vma, last_read[idx]);
3315
3316 GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));
3317
3318 i915_vma_clear_active(vma, idx);
3319 if (i915_vma_is_active(vma))
3320 return;
3321
3322 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson3272db52016-08-04 16:32:32 +01003323 if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003324 WARN_ON(i915_vma_unbind(vma));
3325}
3326
3327void i915_vma_destroy(struct i915_vma *vma)
3328{
3329 GEM_BUG_ON(vma->node.allocated);
3330 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01003331 GEM_BUG_ON(!i915_vma_is_closed(vma));
Chris Wilson49ef5292016-08-18 17:17:00 +01003332 GEM_BUG_ON(vma->fence);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003333
3334 list_del(&vma->vm_link);
Chris Wilson3272db52016-08-04 16:32:32 +01003335 if (!i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003336 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
3337
3338 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
3339}
3340
3341void i915_vma_close(struct i915_vma *vma)
3342{
Chris Wilson3272db52016-08-04 16:32:32 +01003343 GEM_BUG_ON(i915_vma_is_closed(vma));
3344 vma->flags |= I915_VMA_CLOSED;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003345
3346 list_del_init(&vma->obj_link);
Chris Wilson20dfbde2016-08-04 16:32:30 +01003347 if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
Chris Wilsondf0e9a22016-08-04 07:52:47 +01003348 WARN_ON(i915_vma_unbind(vma));
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003349}
3350
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003351static struct i915_vma *
Chris Wilson058d88c2016-08-15 10:49:06 +01003352__i915_vma_create(struct drm_i915_gem_object *obj,
3353 struct i915_address_space *vm,
3354 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003355{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003356 struct i915_vma *vma;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003357 int i;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003358
Chris Wilson50e046b2016-08-04 07:52:46 +01003359 GEM_BUG_ON(vm->closed);
3360
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003361 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003362 if (vma == NULL)
3363 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003364
Ben Widawsky6f65e292013-12-06 14:10:56 -08003365 INIT_LIST_HEAD(&vma->exec_list);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003366 for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
3367 init_request_active(&vma->last_read[i], i915_vma_retire);
Chris Wilson49ef5292016-08-18 17:17:00 +01003368 init_request_active(&vma->last_fence, NULL);
Chris Wilson50e046b2016-08-04 07:52:46 +01003369 list_add(&vma->vm_link, &vm->unbound_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003370 vma->vm = vm;
3371 vma->obj = obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003372 vma->size = obj->base.size;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003373
Chris Wilson058d88c2016-08-15 10:49:06 +01003374 if (view) {
Chris Wilsonde180032016-08-04 16:32:29 +01003375 vma->ggtt_view = *view;
3376 if (view->type == I915_GGTT_VIEW_PARTIAL) {
3377 vma->size = view->params.partial.size;
3378 vma->size <<= PAGE_SHIFT;
3379 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3380 vma->size =
3381 intel_rotation_info_size(&view->params.rotated);
3382 vma->size <<= PAGE_SHIFT;
3383 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003384 }
3385
3386 if (i915_is_ggtt(vm)) {
3387 vma->flags |= I915_VMA_GGTT;
Chris Wilsonde180032016-08-04 16:32:29 +01003388 } else {
Chris Wilson596c5922016-02-26 11:03:20 +00003389 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Chris Wilsonde180032016-08-04 16:32:29 +01003390 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08003391
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003392 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003393 return vma;
3394}
3395
Chris Wilson058d88c2016-08-15 10:49:06 +01003396static inline bool vma_matches(struct i915_vma *vma,
3397 struct i915_address_space *vm,
3398 const struct i915_ggtt_view *view)
3399{
3400 if (vma->vm != vm)
3401 return false;
3402
3403 if (!i915_vma_is_ggtt(vma))
3404 return true;
3405
3406 if (!view)
3407 return vma->ggtt_view.type == 0;
3408
3409 if (vma->ggtt_view.type != view->type)
3410 return false;
3411
3412 return memcmp(&vma->ggtt_view.params,
3413 &view->params,
3414 sizeof(view->params)) == 0;
3415}
3416
Ben Widawsky6f65e292013-12-06 14:10:56 -08003417struct i915_vma *
Chris Wilson81a8aa42016-08-15 10:48:48 +01003418i915_vma_create(struct drm_i915_gem_object *obj,
3419 struct i915_address_space *vm,
3420 const struct i915_ggtt_view *view)
3421{
3422 GEM_BUG_ON(view && !i915_is_ggtt(vm));
Chris Wilson058d88c2016-08-15 10:49:06 +01003423 GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
Chris Wilson81a8aa42016-08-15 10:48:48 +01003424
Chris Wilson058d88c2016-08-15 10:49:06 +01003425 return __i915_vma_create(obj, vm, view);
3426}
3427
3428struct i915_vma *
3429i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3430 struct i915_address_space *vm,
3431 const struct i915_ggtt_view *view)
3432{
3433 struct i915_vma *vma;
3434
3435 list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
3436 if (vma_matches(vma, vm, view))
3437 return vma;
3438
3439 return NULL;
Chris Wilson81a8aa42016-08-15 10:48:48 +01003440}
3441
3442struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003443i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003444 struct i915_address_space *vm,
3445 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003446{
3447 struct i915_vma *vma;
3448
Chris Wilson058d88c2016-08-15 10:49:06 +01003449 GEM_BUG_ON(view && !i915_is_ggtt(vm));
3450
3451 vma = i915_gem_obj_to_vma(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003452 if (!vma)
Chris Wilson058d88c2016-08-15 10:49:06 +01003453 vma = __i915_vma_create(obj, vm, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003454
Chris Wilson3272db52016-08-04 16:32:32 +01003455 GEM_BUG_ON(i915_vma_is_closed(vma));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003456 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003457}
3458
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003459static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003460rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003461 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003462 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003463 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003464{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003465 unsigned int column, row;
3466 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003467
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003468 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003469 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003470 for (row = 0; row < height; row++) {
3471 st->nents++;
3472 /* We don't need the pages, but need to initialize
3473 * the entries so the sg list can be happily traversed.
3474 * The only thing we need are DMA addresses.
3475 */
3476 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003477 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003478 sg_dma_len(sg) = PAGE_SIZE;
3479 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003480 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003481 }
3482 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003483
3484 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003485}
3486
3487static struct sg_table *
Ville Syrjälä6687c902015-09-15 13:16:41 +03003488intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003489 struct drm_i915_gem_object *obj)
3490{
Dave Gordon85d12252016-05-20 11:54:06 +01003491 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003492 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003493 struct sgt_iter sgt_iter;
3494 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003495 unsigned long i;
3496 dma_addr_t *page_addr_list;
3497 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003498 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003499 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003500
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003501 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003502 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003503 sizeof(dma_addr_t),
3504 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003505 if (!page_addr_list)
3506 return ERR_PTR(ret);
3507
3508 /* Allocate target SG list. */
3509 st = kmalloc(sizeof(*st), GFP_KERNEL);
3510 if (!st)
3511 goto err_st_alloc;
3512
Ville Syrjälä6687c902015-09-15 13:16:41 +03003513 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003514 if (ret)
3515 goto err_sg_alloc;
3516
3517 /* Populate source page list from the object. */
3518 i = 0;
Dave Gordon85d12252016-05-20 11:54:06 +01003519 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3520 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003521
Dave Gordon85d12252016-05-20 11:54:06 +01003522 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003523 st->nents = 0;
3524 sg = st->sgl;
3525
Ville Syrjälä6687c902015-09-15 13:16:41 +03003526 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3527 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3528 rot_info->plane[i].width, rot_info->plane[i].height,
3529 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003530 }
3531
Ville Syrjälä6687c902015-09-15 13:16:41 +03003532 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3533 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003534
3535 drm_free_large(page_addr_list);
3536
3537 return st;
3538
3539err_sg_alloc:
3540 kfree(st);
3541err_st_alloc:
3542 drm_free_large(page_addr_list);
3543
Ville Syrjälä6687c902015-09-15 13:16:41 +03003544 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3545 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3546
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003547 return ERR_PTR(ret);
3548}
3549
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003550static struct sg_table *
3551intel_partial_pages(const struct i915_ggtt_view *view,
3552 struct drm_i915_gem_object *obj)
3553{
3554 struct sg_table *st;
3555 struct scatterlist *sg;
3556 struct sg_page_iter obj_sg_iter;
3557 int ret = -ENOMEM;
3558
3559 st = kmalloc(sizeof(*st), GFP_KERNEL);
3560 if (!st)
3561 goto err_st_alloc;
3562
3563 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3564 if (ret)
3565 goto err_sg_alloc;
3566
3567 sg = st->sgl;
3568 st->nents = 0;
3569 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3570 view->params.partial.offset)
3571 {
3572 if (st->nents >= view->params.partial.size)
3573 break;
3574
3575 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3576 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3577 sg_dma_len(sg) = PAGE_SIZE;
3578
3579 sg = sg_next(sg);
3580 st->nents++;
3581 }
3582
3583 return st;
3584
3585err_sg_alloc:
3586 kfree(st);
3587err_st_alloc:
3588 return ERR_PTR(ret);
3589}
3590
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003591static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003592i915_get_ggtt_vma_pages(struct i915_vma *vma)
3593{
3594 int ret = 0;
3595
Chris Wilson247177d2016-08-15 10:48:47 +01003596 if (vma->pages)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003597 return 0;
3598
3599 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003600 vma->pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003601 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
Chris Wilson247177d2016-08-15 10:48:47 +01003602 vma->pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003603 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003604 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003605 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003606 else
3607 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3608 vma->ggtt_view.type);
3609
Chris Wilson247177d2016-08-15 10:48:47 +01003610 if (!vma->pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003611 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003612 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003613 ret = -EINVAL;
Chris Wilson247177d2016-08-15 10:48:47 +01003614 } else if (IS_ERR(vma->pages)) {
3615 ret = PTR_ERR(vma->pages);
3616 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003617 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3618 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003619 }
3620
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003621 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003622}
3623
3624/**
3625 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3626 * @vma: VMA to map
3627 * @cache_level: mapping cache level
3628 * @flags: flags like global or local mapping
3629 *
3630 * DMA addresses are taken from the scatter-gather table of this object (or of
3631 * this VMA in case of non-default GGTT views) and PTE entries set up.
3632 * Note that DMA addresses are also the only part of the SG table we care about.
3633 */
3634int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3635 u32 flags)
3636{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003637 u32 bind_flags;
Chris Wilson3272db52016-08-04 16:32:32 +01003638 u32 vma_flags;
3639 int ret;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003640
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003641 if (WARN_ON(flags == 0))
3642 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003643
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003644 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003645 if (flags & PIN_GLOBAL)
Chris Wilson3272db52016-08-04 16:32:32 +01003646 bind_flags |= I915_VMA_GLOBAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003647 if (flags & PIN_USER)
Chris Wilson3272db52016-08-04 16:32:32 +01003648 bind_flags |= I915_VMA_LOCAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003649
Chris Wilson3272db52016-08-04 16:32:32 +01003650 vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Daniel Vetter08755462015-04-20 09:04:05 -07003651 if (flags & PIN_UPDATE)
Chris Wilson3272db52016-08-04 16:32:32 +01003652 bind_flags |= vma_flags;
Daniel Vetter08755462015-04-20 09:04:05 -07003653 else
Chris Wilson3272db52016-08-04 16:32:32 +01003654 bind_flags &= ~vma_flags;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003655 if (bind_flags == 0)
3656 return 0;
3657
Chris Wilson3272db52016-08-04 16:32:32 +01003658 if (vma_flags == 0 && vma->vm->allocate_va_range) {
Chris Wilson596c5922016-02-26 11:03:20 +00003659 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003660 ret = vma->vm->allocate_va_range(vma->vm,
3661 vma->node.start,
3662 vma->node.size);
3663 if (ret)
3664 return ret;
3665 }
3666
3667 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003668 if (ret)
3669 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003670
Chris Wilson3272db52016-08-04 16:32:32 +01003671 vma->flags |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003672 return 0;
3673}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003674
Chris Wilson8ef85612016-04-28 09:56:39 +01003675void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3676{
3677 void __iomem *ptr;
3678
Chris Wilsone5cdb222016-08-15 10:48:56 +01003679 /* Access through the GTT requires the device to be awake. */
3680 assert_rpm_wakelock_held(to_i915(vma->vm->dev));
3681
Chris Wilson8ef85612016-04-28 09:56:39 +01003682 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson05a20d02016-08-18 17:16:55 +01003683 if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
Chris Wilson406ea8d2016-07-20 13:31:55 +01003684 return IO_ERR_PTR(-ENODEV);
Chris Wilson8ef85612016-04-28 09:56:39 +01003685
Chris Wilson3272db52016-08-04 16:32:32 +01003686 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
3687 GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
Chris Wilson8ef85612016-04-28 09:56:39 +01003688
3689 ptr = vma->iomap;
3690 if (ptr == NULL) {
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003691 ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
Chris Wilson8ef85612016-04-28 09:56:39 +01003692 vma->node.start,
3693 vma->node.size);
3694 if (ptr == NULL)
Chris Wilson406ea8d2016-07-20 13:31:55 +01003695 return IO_ERR_PTR(-ENOMEM);
Chris Wilson8ef85612016-04-28 09:56:39 +01003696
3697 vma->iomap = ptr;
3698 }
3699
Chris Wilson20dfbde2016-08-04 16:32:30 +01003700 __i915_vma_pin(vma);
Chris Wilson8ef85612016-04-28 09:56:39 +01003701 return ptr;
3702}
Chris Wilson19880c42016-08-15 10:49:05 +01003703
3704void i915_vma_unpin_and_release(struct i915_vma **p_vma)
3705{
3706 struct i915_vma *vma;
3707
3708 vma = fetch_and_zero(p_vma);
3709 if (!vma)
3710 return;
3711
3712 i915_vma_unpin(vma);
3713 i915_vma_put(vma);
3714}