blob: 1eef0de0315926672bc6582a1e3b2c511e9a388a [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010035#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
36
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000037/**
38 * DOC: Global GTT views
39 *
40 * Background and previous state
41 *
42 * Historically objects could exists (be bound) in global GTT space only as
43 * singular instances with a view representing all of the object's backing pages
44 * in a linear fashion. This view will be called a normal view.
45 *
46 * To support multiple views of the same object, where the number of mapped
47 * pages is not equal to the backing store, or where the layout of the pages
48 * is not linear, concept of a GGTT view was added.
49 *
50 * One example of an alternative view is a stereo display driven by a single
51 * image. In this case we would have a framebuffer looking like this
52 * (2x2 pages):
53 *
54 * 12
55 * 34
56 *
57 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
58 * rendering. In contrast, fed to the display engine would be an alternative
59 * view which could look something like this:
60 *
61 * 1212
62 * 3434
63 *
64 * In this example both the size and layout of pages in the alternative view is
65 * different from the normal view.
66 *
67 * Implementation and usage
68 *
69 * GGTT views are implemented using VMAs and are distinguished via enum
70 * i915_ggtt_view_type and struct i915_ggtt_view.
71 *
72 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020073 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
74 * renaming in large amounts of code. They take the struct i915_ggtt_view
75 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000076 *
77 * As a helper for callers which are only interested in the normal view,
78 * globally const i915_ggtt_view_normal singleton instance exists. All old core
79 * GEM API functions, the ones not taking the view parameter, are operating on,
80 * or with the normal GGTT view.
81 *
82 * Code wanting to add or use a new GGTT view needs to:
83 *
84 * 1. Add a new enum with a suitable name.
85 * 2. Extend the metadata in the i915_ggtt_view structure if required.
86 * 3. Add support to i915_get_vma_pages().
87 *
88 * New views are required to build a scatter-gather table from within the
89 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
90 * exists for the lifetime of an VMA.
91 *
92 * Core API is designed to have copy semantics which means that passed in
93 * struct i915_ggtt_view does not need to be persistent (left around after
94 * calling the core API functions).
95 *
96 */
97
Chris Wilsonce7fda22016-04-28 09:56:38 +010098static inline struct i915_ggtt *
99i915_vm_to_ggtt(struct i915_address_space *vm)
100{
101 GEM_BUG_ON(!i915_is_ggtt(vm));
102 return container_of(vm, struct i915_ggtt, base);
103}
104
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200105static int
106i915_get_ggtt_vma_pages(struct i915_vma *vma);
107
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200108const struct i915_ggtt_view i915_ggtt_view_normal = {
109 .type = I915_GGTT_VIEW_NORMAL,
110};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200112 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200113};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
116 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117{
Chris Wilson1893a712014-09-19 11:56:27 +0100118 bool has_aliasing_ppgtt;
119 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100120 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100121
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
123 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
124 has_full_48bit_ppgtt =
125 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100126
Zhi Wange320d402016-09-06 12:04:12 +0800127 if (intel_vgpu_active(dev_priv)) {
128 /* emulation is too hard */
129 has_full_ppgtt = false;
130 has_full_48bit_ppgtt = false;
131 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800132
Chris Wilson0e4ca102016-04-29 13:18:22 +0100133 if (!has_aliasing_ppgtt)
134 return 0;
135
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000136 /*
137 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
138 * execlists, the sole mechanism available to submit work.
139 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100140 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200141 return 0;
142
143 if (enable_ppgtt == 1)
144 return 1;
145
Chris Wilson1893a712014-09-19 11:56:27 +0100146 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200147 return 2;
148
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100149 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
150 return 3;
151
Daniel Vetter93a25a92014-03-06 09:40:43 +0100152#ifdef CONFIG_INTEL_IOMMU
153 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100154 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100155 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200156 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100157 }
158#endif
159
Jesse Barnes62942ed2014-06-13 09:28:33 -0700160 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100161 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700162 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
163 return 0;
164 }
165
Zhi Wange320d402016-09-06 12:04:12 +0800166 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100167 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000168 else
169 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100170}
171
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200172static int ppgtt_bind_vma(struct i915_vma *vma,
173 enum i915_cache_level cache_level,
174 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200175{
176 u32 pte_flags = 0;
177
Chris Wilson247177d2016-08-15 10:48:47 +0100178 vma->pages = vma->obj->pages;
179
Daniel Vetter47552652015-04-14 17:35:24 +0200180 /* Currently applicable only to VLV */
181 if (vma->obj->gt_ro)
182 pte_flags |= PTE_READ_ONLY;
183
Chris Wilson247177d2016-08-15 10:48:47 +0100184 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter47552652015-04-14 17:35:24 +0200185 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200186
187 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200188}
189
190static void ppgtt_unbind_vma(struct i915_vma *vma)
191{
192 vma->vm->clear_range(vma->vm,
193 vma->node.start,
Chris Wilsonde180032016-08-04 16:32:29 +0100194 vma->size,
Daniel Vetter47552652015-04-14 17:35:24 +0200195 true);
196}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800197
Daniel Vetter2c642b02015-04-14 17:35:26 +0200198static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
199 enum i915_cache_level level,
200 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700201{
Michel Thierry07749ef2015-03-16 16:00:54 +0000202 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700203 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300204
205 switch (level) {
206 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800207 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300208 break;
209 case I915_CACHE_WT:
210 pte |= PPAT_DISPLAY_ELLC_INDEX;
211 break;
212 default:
213 pte |= PPAT_CACHED_INDEX;
214 break;
215 }
216
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700217 return pte;
218}
219
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300220static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
221 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800222{
Michel Thierry07749ef2015-03-16 16:00:54 +0000223 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800224 pde |= addr;
225 if (level != I915_CACHE_NONE)
226 pde |= PPAT_CACHED_PDE_INDEX;
227 else
228 pde |= PPAT_UNCACHED_INDEX;
229 return pde;
230}
231
Michel Thierry762d9932015-07-30 11:05:29 +0100232#define gen8_pdpe_encode gen8_pde_encode
233#define gen8_pml4e_encode gen8_pde_encode
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t snb_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700241
242 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100243 case I915_CACHE_L3_LLC:
244 case I915_CACHE_LLC:
245 pte |= GEN6_PTE_CACHE_LLC;
246 break;
247 case I915_CACHE_NONE:
248 pte |= GEN6_PTE_UNCACHED;
249 break;
250 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100251 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100252 }
253
254 return pte;
255}
256
Michel Thierry07749ef2015-03-16 16:00:54 +0000257static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
258 enum i915_cache_level level,
259 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100260{
Michel Thierry07749ef2015-03-16 16:00:54 +0000261 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100262 pte |= GEN6_PTE_ADDR_ENCODE(addr);
263
264 switch (level) {
265 case I915_CACHE_L3_LLC:
266 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700267 break;
268 case I915_CACHE_LLC:
269 pte |= GEN6_PTE_CACHE_LLC;
270 break;
271 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700272 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700273 break;
274 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100275 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700276 }
277
Ben Widawsky54d12522012-09-24 16:44:32 -0700278 return pte;
279}
280
Michel Thierry07749ef2015-03-16 16:00:54 +0000281static gen6_pte_t byt_pte_encode(dma_addr_t addr,
282 enum i915_cache_level level,
283 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700284{
Michel Thierry07749ef2015-03-16 16:00:54 +0000285 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700286 pte |= GEN6_PTE_ADDR_ENCODE(addr);
287
Akash Goel24f3a8c2014-06-17 10:59:42 +0530288 if (!(flags & PTE_READ_ONLY))
289 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700290
291 if (level != I915_CACHE_NONE)
292 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
293
294 return pte;
295}
296
Michel Thierry07749ef2015-03-16 16:00:54 +0000297static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
298 enum i915_cache_level level,
299 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700300{
Michel Thierry07749ef2015-03-16 16:00:54 +0000301 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700302 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700303
304 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700305 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700306
307 return pte;
308}
309
Michel Thierry07749ef2015-03-16 16:00:54 +0000310static gen6_pte_t iris_pte_encode(dma_addr_t addr,
311 enum i915_cache_level level,
312 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700313{
Michel Thierry07749ef2015-03-16 16:00:54 +0000314 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700315 pte |= HSW_PTE_ADDR_ENCODE(addr);
316
Chris Wilson651d7942013-08-08 14:41:10 +0100317 switch (level) {
318 case I915_CACHE_NONE:
319 break;
320 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000321 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100322 break;
323 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000324 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100325 break;
326 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700327
328 return pte;
329}
330
Mika Kuoppalac114f762015-06-25 18:35:13 +0300331static int __setup_page_dma(struct drm_device *dev,
332 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000333{
David Weinehallc49d13e2016-08-22 13:32:42 +0300334 struct device *kdev = &dev->pdev->dev;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000335
Mika Kuoppalac114f762015-06-25 18:35:13 +0300336 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300337 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000338 return -ENOMEM;
339
David Weinehallc49d13e2016-08-22 13:32:42 +0300340 p->daddr = dma_map_page(kdev,
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300341 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
342
David Weinehallc49d13e2016-08-22 13:32:42 +0300343 if (dma_mapping_error(kdev, p->daddr)) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300344 __free_page(p->page);
345 return -EINVAL;
346 }
347
Michel Thierry1266cdb2015-03-24 17:06:33 +0000348 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000349}
350
Mika Kuoppalac114f762015-06-25 18:35:13 +0300351static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
352{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100353 return __setup_page_dma(dev, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300354}
355
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300356static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
357{
David Weinehall52a05c32016-08-22 13:32:44 +0300358 struct pci_dev *pdev = dev->pdev;
359
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300360 if (WARN_ON(!p->page))
361 return;
362
David Weinehall52a05c32016-08-22 13:32:44 +0300363 dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300364 __free_page(p->page);
365 memset(p, 0, sizeof(*p));
366}
367
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300369{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300370 return kmap_atomic(p->page);
371}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300372
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300373/* We use the flushing unmap only with ppgtt structures:
374 * page directories, page tables and scratch pages.
375 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100376static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300377{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300378 /* There are only few exceptions for gen >=6. chv and bxt.
379 * And we are not sure about the latter so play safe for now.
380 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100381 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300382 drm_clflush_virt_range(vaddr, PAGE_SIZE);
383
384 kunmap_atomic(vaddr);
385}
386
Mika Kuoppala567047b2015-06-25 18:35:12 +0300387#define kmap_px(px) kmap_page_dma(px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100388#define kunmap_px(ppgtt, vaddr) \
389 kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300390
Mika Kuoppala567047b2015-06-25 18:35:12 +0300391#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
392#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100393#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
394#define fill32_px(dev_priv, px, v) \
395 fill_page_dma_32((dev_priv), px_base(px), (v))
Mika Kuoppala567047b2015-06-25 18:35:12 +0300396
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100397static void fill_page_dma(struct drm_i915_private *dev_priv,
398 struct i915_page_dma *p, const uint64_t val)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300399{
400 int i;
401 uint64_t * const vaddr = kmap_page_dma(p);
402
403 for (i = 0; i < 512; i++)
404 vaddr[i] = val;
405
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100406 kunmap_page_dma(dev_priv, vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300407}
408
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100409static void fill_page_dma_32(struct drm_i915_private *dev_priv,
410 struct i915_page_dma *p, const uint32_t val32)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300411{
412 uint64_t v = val32;
413
414 v = v << 32 | val32;
415
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100416 fill_page_dma(dev_priv, p, v);
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300417}
418
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100419static int
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100420setup_scratch_page(struct drm_device *dev,
421 struct i915_page_dma *scratch,
422 gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300423{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100424 return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300425}
426
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100427static void cleanup_scratch_page(struct drm_device *dev,
428 struct i915_page_dma *scratch)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300429{
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100430 cleanup_page_dma(dev, scratch);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300431}
432
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300433static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000434{
Michel Thierryec565b32015-04-08 12:13:23 +0100435 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000436 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
437 GEN8_PTES : GEN6_PTES;
438 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000439
440 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
441 if (!pt)
442 return ERR_PTR(-ENOMEM);
443
Ben Widawsky678d96f2015-03-16 16:00:56 +0000444 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
445 GFP_KERNEL);
446
447 if (!pt->used_ptes)
448 goto fail_bitmap;
449
Mika Kuoppala567047b2015-06-25 18:35:12 +0300450 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000451 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300452 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000453
454 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000455
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300456fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000457 kfree(pt->used_ptes);
458fail_bitmap:
459 kfree(pt);
460
461 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000462}
463
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300464static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000465{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300466 cleanup_px(dev, pt);
467 kfree(pt->used_ptes);
468 kfree(pt);
469}
470
471static void gen8_initialize_pt(struct i915_address_space *vm,
472 struct i915_page_table *pt)
473{
474 gen8_pte_t scratch_pte;
475
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100476 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300477 I915_CACHE_LLC, true);
478
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100479 fill_px(to_i915(vm->dev), pt, scratch_pte);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300480}
481
482static void gen6_initialize_pt(struct i915_address_space *vm,
483 struct i915_page_table *pt)
484{
485 gen6_pte_t scratch_pte;
486
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100487 WARN_ON(vm->scratch_page.daddr == 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300488
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100489 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300490 I915_CACHE_LLC, true, 0);
491
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100492 fill32_px(to_i915(vm->dev), pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000493}
494
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300495static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000496{
Michel Thierryec565b32015-04-08 12:13:23 +0100497 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100498 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000499
500 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
501 if (!pd)
502 return ERR_PTR(-ENOMEM);
503
Michel Thierry33c88192015-04-08 12:13:33 +0100504 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
505 sizeof(*pd->used_pdes), GFP_KERNEL);
506 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300507 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100508
Mika Kuoppala567047b2015-06-25 18:35:12 +0300509 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100510 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300511 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100512
Ben Widawsky06fda602015-02-24 16:22:36 +0000513 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100514
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300515fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100516 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300517fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100518 kfree(pd);
519
520 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000521}
522
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300523static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
524{
525 if (px_page(pd)) {
526 cleanup_px(dev, pd);
527 kfree(pd->used_pdes);
528 kfree(pd);
529 }
530}
531
532static void gen8_initialize_pd(struct i915_address_space *vm,
533 struct i915_page_directory *pd)
534{
535 gen8_pde_t scratch_pde;
536
537 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
538
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100539 fill_px(to_i915(vm->dev), pd, scratch_pde);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300540}
541
Michel Thierry6ac18502015-07-29 17:23:46 +0100542static int __pdp_init(struct drm_device *dev,
543 struct i915_page_directory_pointer *pdp)
544{
545 size_t pdpes = I915_PDPES_PER_PDP(dev);
546
547 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
548 sizeof(unsigned long),
549 GFP_KERNEL);
550 if (!pdp->used_pdpes)
551 return -ENOMEM;
552
553 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
554 GFP_KERNEL);
555 if (!pdp->page_directory) {
556 kfree(pdp->used_pdpes);
557 /* the PDP might be the statically allocated top level. Keep it
558 * as clean as possible */
559 pdp->used_pdpes = NULL;
560 return -ENOMEM;
561 }
562
563 return 0;
564}
565
566static void __pdp_fini(struct i915_page_directory_pointer *pdp)
567{
568 kfree(pdp->used_pdpes);
569 kfree(pdp->page_directory);
570 pdp->page_directory = NULL;
571}
572
Michel Thierry762d9932015-07-30 11:05:29 +0100573static struct
574i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
575{
576 struct i915_page_directory_pointer *pdp;
577 int ret = -ENOMEM;
578
579 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
580
581 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
582 if (!pdp)
583 return ERR_PTR(-ENOMEM);
584
585 ret = __pdp_init(dev, pdp);
586 if (ret)
587 goto fail_bitmap;
588
589 ret = setup_px(dev, pdp);
590 if (ret)
591 goto fail_page_m;
592
593 return pdp;
594
595fail_page_m:
596 __pdp_fini(pdp);
597fail_bitmap:
598 kfree(pdp);
599
600 return ERR_PTR(ret);
601}
602
Michel Thierry6ac18502015-07-29 17:23:46 +0100603static void free_pdp(struct drm_device *dev,
604 struct i915_page_directory_pointer *pdp)
605{
606 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100607 if (USES_FULL_48BIT_PPGTT(dev)) {
608 cleanup_px(dev, pdp);
609 kfree(pdp);
610 }
611}
612
Michel Thierry69ab76f2015-07-29 17:23:55 +0100613static void gen8_initialize_pdp(struct i915_address_space *vm,
614 struct i915_page_directory_pointer *pdp)
615{
616 gen8_ppgtt_pdpe_t scratch_pdpe;
617
618 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
619
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100620 fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100621}
622
623static void gen8_initialize_pml4(struct i915_address_space *vm,
624 struct i915_pml4 *pml4)
625{
626 gen8_ppgtt_pml4e_t scratch_pml4e;
627
628 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
629 I915_CACHE_LLC);
630
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100631 fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100632}
633
Michel Thierry762d9932015-07-30 11:05:29 +0100634static void
635gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
636 struct i915_page_directory_pointer *pdp,
637 struct i915_page_directory *pd,
638 int index)
639{
640 gen8_ppgtt_pdpe_t *page_directorypo;
641
642 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
643 return;
644
645 page_directorypo = kmap_px(pdp);
646 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
647 kunmap_px(ppgtt, page_directorypo);
648}
649
650static void
651gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
652 struct i915_pml4 *pml4,
653 struct i915_page_directory_pointer *pdp,
654 int index)
655{
656 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
657
658 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
659 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
660 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100661}
662
Ben Widawsky94e409c2013-11-04 22:29:36 -0800663/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100664static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100665 unsigned entry,
666 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800667{
Chris Wilson7e37f882016-08-02 22:50:21 +0100668 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000669 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800670 int ret;
671
672 BUG_ON(entry >= 4);
673
John Harrison5fb9de12015-05-29 17:44:07 +0100674 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800675 if (ret)
676 return ret;
677
Chris Wilsonb5321f32016-08-02 22:50:18 +0100678 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
679 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
680 intel_ring_emit(ring, upper_32_bits(addr));
681 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
682 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
683 intel_ring_emit(ring, lower_32_bits(addr));
684 intel_ring_advance(ring);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800685
686 return 0;
687}
688
Michel Thierry2dba3232015-07-30 11:06:23 +0100689static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
690 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800691{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800692 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800693
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100694 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300695 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
696
John Harrisone85b26d2015-05-29 17:43:56 +0100697 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800698 if (ret)
699 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800700 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800701
Ben Widawskyeeb94882013-12-06 14:11:10 -0800702 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800703}
704
Michel Thierry2dba3232015-07-30 11:06:23 +0100705static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
706 struct drm_i915_gem_request *req)
707{
708 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
709}
710
Michel Thierryf9b5b782015-07-30 11:02:49 +0100711static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
712 struct i915_page_directory_pointer *pdp,
713 uint64_t start,
714 uint64_t length,
715 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700716{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300717 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100718 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100719 unsigned pdpe = gen8_pdpe_index(start);
720 unsigned pde = gen8_pde_index(start);
721 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800722 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700723 unsigned last_pte, i;
724
Michel Thierryf9b5b782015-07-30 11:02:49 +0100725 if (WARN_ON(!pdp))
726 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700727
728 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100729 struct i915_page_directory *pd;
730 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000731
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100732 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100733 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000734
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100735 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000736
737 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100738 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000739
740 pt = pd->page_table[pde];
741
Mika Kuoppala567047b2015-06-25 18:35:12 +0300742 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100743 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000744
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800745 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000746 if (last_pte > GEN8_PTES)
747 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700748
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300749 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700750
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800751 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700752 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800753 num_entries--;
754 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700755
Matthew Auld44a71022016-04-12 16:57:42 +0100756 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700757
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800758 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000759 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100760 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
761 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800762 pde = 0;
763 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700764 }
765}
766
Michel Thierryf9b5b782015-07-30 11:02:49 +0100767static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
768 uint64_t start,
769 uint64_t length,
770 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700771{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300772 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100773 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100774 I915_CACHE_LLC, use_scratch);
775
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100776 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
777 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
778 scratch_pte);
779 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000780 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100781 struct i915_page_directory_pointer *pdp;
782
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000783 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100784 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
785 scratch_pte);
786 }
787 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100788}
789
790static void
791gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
792 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100793 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100794 uint64_t start,
795 enum i915_cache_level cache_level)
796{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300797 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000798 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100799 unsigned pdpe = gen8_pdpe_index(start);
800 unsigned pde = gen8_pde_index(start);
801 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700802
Chris Wilson6f1cc992013-12-31 15:50:31 +0000803 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700804
Michel Thierry3387d432015-08-03 09:52:47 +0100805 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000806 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100807 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100808 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300809 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000810 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800811
812 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100813 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000814 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000815 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300816 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000817 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000818 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100819 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
820 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800821 pde = 0;
822 }
823 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700824 }
825 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300826
827 if (pt_vaddr)
828 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700829}
830
Michel Thierryf9b5b782015-07-30 11:02:49 +0100831static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
832 struct sg_table *pages,
833 uint64_t start,
834 enum i915_cache_level cache_level,
835 u32 unused)
836{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300837 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100838 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100839
Michel Thierry3387d432015-08-03 09:52:47 +0100840 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100841
842 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
843 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
844 cache_level);
845 } else {
846 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000847 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100848 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
849
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000850 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100851 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
852 start, cache_level);
853 }
854 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100855}
856
Michel Thierryf37c0502015-06-10 17:46:39 +0100857static void gen8_free_page_tables(struct drm_device *dev,
858 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800859{
860 int i;
861
Mika Kuoppala567047b2015-06-25 18:35:12 +0300862 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800863 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800864
Michel Thierry33c88192015-04-08 12:13:33 +0100865 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000866 if (WARN_ON(!pd->page_table[i]))
867 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800868
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300869 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000870 pd->page_table[i] = NULL;
871 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000872}
873
Mika Kuoppala8776f022015-06-30 18:16:40 +0300874static int gen8_init_scratch(struct i915_address_space *vm)
875{
876 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100877 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300878
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100879 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100880 if (ret)
881 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300882
883 vm->scratch_pt = alloc_pt(dev);
884 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100885 ret = PTR_ERR(vm->scratch_pt);
886 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300887 }
888
889 vm->scratch_pd = alloc_pd(dev);
890 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100891 ret = PTR_ERR(vm->scratch_pd);
892 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300893 }
894
Michel Thierry69ab76f2015-07-29 17:23:55 +0100895 if (USES_FULL_48BIT_PPGTT(dev)) {
896 vm->scratch_pdp = alloc_pdp(dev);
897 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100898 ret = PTR_ERR(vm->scratch_pdp);
899 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100900 }
901 }
902
Mika Kuoppala8776f022015-06-30 18:16:40 +0300903 gen8_initialize_pt(vm, vm->scratch_pt);
904 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100905 if (USES_FULL_48BIT_PPGTT(dev))
906 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300907
908 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100909
910free_pd:
911 free_pd(dev, vm->scratch_pd);
912free_pt:
913 free_pt(dev, vm->scratch_pt);
914free_scratch_page:
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100915 cleanup_scratch_page(dev, &vm->scratch_page);
Matthew Auld64c050d2016-04-27 13:19:25 +0100916
917 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300918}
919
Zhiyuan Lv650da342015-08-28 15:41:18 +0800920static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
921{
922 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100923 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800924 int i;
925
Matthew Aulddf285642016-04-22 12:09:25 +0100926 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800927 u64 daddr = px_dma(&ppgtt->pml4);
928
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200929 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
930 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800931
932 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
933 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
934 } else {
935 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
936 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
937
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200938 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
939 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800940 }
941
942 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
943 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
944 }
945
946 I915_WRITE(vgtif_reg(g2v_notify), msg);
947
948 return 0;
949}
950
Mika Kuoppala8776f022015-06-30 18:16:40 +0300951static void gen8_free_scratch(struct i915_address_space *vm)
952{
953 struct drm_device *dev = vm->dev;
954
Michel Thierry69ab76f2015-07-29 17:23:55 +0100955 if (USES_FULL_48BIT_PPGTT(dev))
956 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300957 free_pd(dev, vm->scratch_pd);
958 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100959 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300960}
961
Michel Thierry762d9932015-07-30 11:05:29 +0100962static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
963 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800964{
965 int i;
966
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100967 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
968 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000969 continue;
970
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100971 gen8_free_page_tables(dev, pdp->page_directory[i]);
972 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800973 }
Michel Thierry69876be2015-04-08 12:13:27 +0100974
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100975 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100976}
977
978static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
979{
980 int i;
981
982 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
983 if (WARN_ON(!ppgtt->pml4.pdps[i]))
984 continue;
985
986 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
987 }
988
989 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
990}
991
992static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
993{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300994 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100995
Chris Wilsonc0336662016-05-06 15:40:21 +0100996 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +0800997 gen8_ppgtt_notify_vgt(ppgtt, false);
998
Michel Thierry762d9932015-07-30 11:05:29 +0100999 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
1000 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
1001 else
1002 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001003
Mika Kuoppala8776f022015-06-30 18:16:40 +03001004 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001005}
1006
Michel Thierryd7b26332015-04-08 12:13:34 +01001007/**
1008 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001009 * @vm: Master vm structure.
1010 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001011 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001012 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001013 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1014 * caller to free on error.
1015 *
1016 * Allocate the required number of page tables. Extremely similar to
1017 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1018 * the page directory boundary (instead of the page directory pointer). That
1019 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1020 * possible, and likely that the caller will need to use multiple calls of this
1021 * function to achieve the appropriate allocation.
1022 *
1023 * Return: 0 if success; negative error code otherwise.
1024 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001025static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001026 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001027 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001028 uint64_t length,
1029 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001030{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001031 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001032 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001033 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001034
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001035 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001037 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001038 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001039 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001040 continue;
1041 }
1042
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001043 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001044 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001045 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001046
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001047 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001048 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001049 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001050 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001051 }
1052
1053 return 0;
1054
1055unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001056 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001057 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001058
1059 return -ENOMEM;
1060}
1061
Michel Thierryd7b26332015-04-08 12:13:34 +01001062/**
1063 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001064 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001065 * @pdp: Page directory pointer for this address range.
1066 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001067 * @length: Size of the allocations.
1068 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001069 * caller to free on error.
1070 *
1071 * Allocate the required number of page directories starting at the pde index of
1072 * @start, and ending at the pde index @start + @length. This function will skip
1073 * over already allocated page directories within the range, and only allocate
1074 * new ones, setting the appropriate pointer within the pdp as well as the
1075 * correct position in the bitmap @new_pds.
1076 *
1077 * The function will only allocate the pages within the range for a give page
1078 * directory pointer. In other words, if @start + @length straddles a virtually
1079 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1080 * required by the caller, This is not currently possible, and the BUG in the
1081 * code will prevent it.
1082 *
1083 * Return: 0 if success; negative error code otherwise.
1084 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001085static int
1086gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1087 struct i915_page_directory_pointer *pdp,
1088 uint64_t start,
1089 uint64_t length,
1090 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001091{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001092 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001093 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001094 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001095 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001096
Michel Thierry6ac18502015-07-29 17:23:46 +01001097 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001098
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001099 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001100 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001101 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001102
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001103 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001104 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001105 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001106
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001107 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001108 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001109 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001110 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001111 }
1112
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001113 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001114
1115unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001116 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001117 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001118
1119 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001120}
1121
Michel Thierry762d9932015-07-30 11:05:29 +01001122/**
1123 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1124 * @vm: Master vm structure.
1125 * @pml4: Page map level 4 for this address range.
1126 * @start: Starting virtual address to begin allocations.
1127 * @length: Size of the allocations.
1128 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1129 * caller to free on error.
1130 *
1131 * Allocate the required number of page directory pointers. Extremely similar to
1132 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1133 * The main difference is here we are limited by the pml4 boundary (instead of
1134 * the page directory pointer).
1135 *
1136 * Return: 0 if success; negative error code otherwise.
1137 */
1138static int
1139gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1140 struct i915_pml4 *pml4,
1141 uint64_t start,
1142 uint64_t length,
1143 unsigned long *new_pdps)
1144{
1145 struct drm_device *dev = vm->dev;
1146 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001147 uint32_t pml4e;
1148
1149 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1150
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001151 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001152 if (!test_bit(pml4e, pml4->used_pml4es)) {
1153 pdp = alloc_pdp(dev);
1154 if (IS_ERR(pdp))
1155 goto unwind_out;
1156
Michel Thierry69ab76f2015-07-29 17:23:55 +01001157 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001158 pml4->pdps[pml4e] = pdp;
1159 __set_bit(pml4e, new_pdps);
1160 trace_i915_page_directory_pointer_entry_alloc(vm,
1161 pml4e,
1162 start,
1163 GEN8_PML4E_SHIFT);
1164 }
1165 }
1166
1167 return 0;
1168
1169unwind_out:
1170 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1171 free_pdp(dev, pml4->pdps[pml4e]);
1172
1173 return -ENOMEM;
1174}
1175
Michel Thierryd7b26332015-04-08 12:13:34 +01001176static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001177free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001178{
Michel Thierryd7b26332015-04-08 12:13:34 +01001179 kfree(new_pts);
1180 kfree(new_pds);
1181}
1182
1183/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1184 * of these are based on the number of PDPEs in the system.
1185 */
1186static
1187int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001188 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001189 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001190{
Michel Thierryd7b26332015-04-08 12:13:34 +01001191 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001192 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001193
Michał Winiarski3a41a052015-09-03 19:22:18 +02001194 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001195 if (!pds)
1196 return -ENOMEM;
1197
Michał Winiarski3a41a052015-09-03 19:22:18 +02001198 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1199 GFP_TEMPORARY);
1200 if (!pts)
1201 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001202
1203 *new_pds = pds;
1204 *new_pts = pts;
1205
1206 return 0;
1207
1208err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001209 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001210 return -ENOMEM;
1211}
1212
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001213/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1214 * the page table structures, we mark them dirty so that
1215 * context switching/execlist queuing code takes extra steps
1216 * to ensure that tlbs are flushed.
1217 */
1218static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1219{
1220 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1221}
1222
Michel Thierry762d9932015-07-30 11:05:29 +01001223static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1224 struct i915_page_directory_pointer *pdp,
1225 uint64_t start,
1226 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001227{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001228 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001229 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001230 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001231 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001232 const uint64_t orig_start = start;
1233 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001234 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001235 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001236 int ret;
1237
Michel Thierryd7b26332015-04-08 12:13:34 +01001238 /* Wrap is never okay since we can only represent 48b, and we don't
1239 * actually use the other side of the canonical address space.
1240 */
1241 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001242 return -ENODEV;
1243
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001244 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001245 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001246
Michel Thierry6ac18502015-07-29 17:23:46 +01001247 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001248 if (ret)
1249 return ret;
1250
Michel Thierryd7b26332015-04-08 12:13:34 +01001251 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001252 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1253 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001254 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001255 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001256 return ret;
1257 }
1258
1259 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001260 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001261 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001262 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001263 if (ret)
1264 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001265 }
1266
Michel Thierry33c88192015-04-08 12:13:33 +01001267 start = orig_start;
1268 length = orig_length;
1269
Michel Thierryd7b26332015-04-08 12:13:34 +01001270 /* Allocations have completed successfully, so set the bitmaps, and do
1271 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001272 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001273 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001274 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001275 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001276 uint64_t pd_start = start;
1277 uint32_t pde;
1278
Michel Thierryd7b26332015-04-08 12:13:34 +01001279 /* Every pd should be allocated, we just did that above. */
1280 WARN_ON(!pd);
1281
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001282 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001283 /* Same reasoning as pd */
1284 WARN_ON(!pt);
1285 WARN_ON(!pd_len);
1286 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1287
1288 /* Set our used ptes within the page table */
1289 bitmap_set(pt->used_ptes,
1290 gen8_pte_index(pd_start),
1291 gen8_pte_count(pd_start, pd_len));
1292
1293 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001294 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001295
1296 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001297 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1298 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001299 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1300 gen8_pte_index(start),
1301 gen8_pte_count(start, length),
1302 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001303
1304 /* NB: We haven't yet mapped ptes to pages. At this
1305 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001306 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001307
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001308 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001309 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001310 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001311 }
1312
Michał Winiarski3a41a052015-09-03 19:22:18 +02001313 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001314 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001315 return 0;
1316
1317err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001318 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001319 unsigned long temp;
1320
Michał Winiarski3a41a052015-09-03 19:22:18 +02001321 for_each_set_bit(temp, new_page_tables + pdpe *
1322 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001323 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001324 }
1325
Michel Thierry6ac18502015-07-29 17:23:46 +01001326 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001327 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001328
Michał Winiarski3a41a052015-09-03 19:22:18 +02001329 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001330 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001331 return ret;
1332}
1333
Michel Thierry762d9932015-07-30 11:05:29 +01001334static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1335 struct i915_pml4 *pml4,
1336 uint64_t start,
1337 uint64_t length)
1338{
1339 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001340 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001341 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001342 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001343 int ret = 0;
1344
1345 /* Do the pml4 allocations first, so we don't need to track the newly
1346 * allocated tables below the pdp */
1347 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1348
1349 /* The pagedirectory and pagetable allocations are done in the shared 3
1350 * and 4 level code. Just allocate the pdps.
1351 */
1352 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1353 new_pdps);
1354 if (ret)
1355 return ret;
1356
1357 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1358 "The allocation has spanned more than 512GB. "
1359 "It is highly likely this is incorrect.");
1360
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001361 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001362 WARN_ON(!pdp);
1363
1364 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1365 if (ret)
1366 goto err_out;
1367
1368 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1369 }
1370
1371 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1372 GEN8_PML4ES_PER_PML4);
1373
1374 return 0;
1375
1376err_out:
1377 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1378 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1379
1380 return ret;
1381}
1382
1383static int gen8_alloc_va_range(struct i915_address_space *vm,
1384 uint64_t start, uint64_t length)
1385{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001386 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001387
1388 if (USES_FULL_48BIT_PPGTT(vm->dev))
1389 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1390 else
1391 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1392}
1393
Michel Thierryea91e402015-07-29 17:23:57 +01001394static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1395 uint64_t start, uint64_t length,
1396 gen8_pte_t scratch_pte,
1397 struct seq_file *m)
1398{
1399 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001400 uint32_t pdpe;
1401
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001402 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001403 struct i915_page_table *pt;
1404 uint64_t pd_len = length;
1405 uint64_t pd_start = start;
1406 uint32_t pde;
1407
1408 if (!test_bit(pdpe, pdp->used_pdpes))
1409 continue;
1410
1411 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001412 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001413 uint32_t pte;
1414 gen8_pte_t *pt_vaddr;
1415
1416 if (!test_bit(pde, pd->used_pdes))
1417 continue;
1418
1419 pt_vaddr = kmap_px(pt);
1420 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1421 uint64_t va =
1422 (pdpe << GEN8_PDPE_SHIFT) |
1423 (pde << GEN8_PDE_SHIFT) |
1424 (pte << GEN8_PTE_SHIFT);
1425 int i;
1426 bool found = false;
1427
1428 for (i = 0; i < 4; i++)
1429 if (pt_vaddr[pte + i] != scratch_pte)
1430 found = true;
1431 if (!found)
1432 continue;
1433
1434 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1435 for (i = 0; i < 4; i++) {
1436 if (pt_vaddr[pte + i] != scratch_pte)
1437 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1438 else
1439 seq_puts(m, " SCRATCH ");
1440 }
1441 seq_puts(m, "\n");
1442 }
1443 /* don't use kunmap_px, it could trigger
1444 * an unnecessary flush.
1445 */
1446 kunmap_atomic(pt_vaddr);
1447 }
1448 }
1449}
1450
1451static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1452{
1453 struct i915_address_space *vm = &ppgtt->base;
1454 uint64_t start = ppgtt->base.start;
1455 uint64_t length = ppgtt->base.total;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001456 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michel Thierryea91e402015-07-29 17:23:57 +01001457 I915_CACHE_LLC, true);
1458
1459 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1460 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1461 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001462 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001463 struct i915_pml4 *pml4 = &ppgtt->pml4;
1464 struct i915_page_directory_pointer *pdp;
1465
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001466 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001467 if (!test_bit(pml4e, pml4->used_pml4es))
1468 continue;
1469
1470 seq_printf(m, " PML4E #%llu\n", pml4e);
1471 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1472 }
1473 }
1474}
1475
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001476static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1477{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001478 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001479 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1480 int ret;
1481
1482 /* We allocate temp bitmap for page tables for no gain
1483 * but as this is for init only, lets keep the things simple
1484 */
1485 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1486 if (ret)
1487 return ret;
1488
1489 /* Allocate for all pdps regardless of how the ppgtt
1490 * was defined.
1491 */
1492 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1493 0, 1ULL << 32,
1494 new_page_dirs);
1495 if (!ret)
1496 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1497
Michał Winiarski3a41a052015-09-03 19:22:18 +02001498 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001499
1500 return ret;
1501}
1502
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001503/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001504 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1505 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1506 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1507 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001508 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001509 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001510static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001511{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001512 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001513
Mika Kuoppala8776f022015-06-30 18:16:40 +03001514 ret = gen8_init_scratch(&ppgtt->base);
1515 if (ret)
1516 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001517
Michel Thierryd7b26332015-04-08 12:13:34 +01001518 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001519 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001520 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001521 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001522 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001523 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1524 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001525 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001526
Michel Thierry762d9932015-07-30 11:05:29 +01001527 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1528 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1529 if (ret)
1530 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001531
Michel Thierry69ab76f2015-07-29 17:23:55 +01001532 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1533
Michel Thierry762d9932015-07-30 11:05:29 +01001534 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001535 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001536 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001537 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001538 if (ret)
1539 goto free_scratch;
1540
1541 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001542 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001543 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1544 0, 0,
1545 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001546
Chris Wilsonc0336662016-05-06 15:40:21 +01001547 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001548 ret = gen8_preallocate_top_level_pdps(ppgtt);
1549 if (ret)
1550 goto free_scratch;
1551 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001552 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001553
Chris Wilsonc0336662016-05-06 15:40:21 +01001554 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001555 gen8_ppgtt_notify_vgt(ppgtt, true);
1556
Michel Thierryd7b26332015-04-08 12:13:34 +01001557 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001558
1559free_scratch:
1560 gen8_free_scratch(&ppgtt->base);
1561 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001562}
1563
Ben Widawsky87d60b62013-12-06 14:11:29 -08001564static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1565{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001566 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001567 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001568 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001569 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001570 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001571 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001572
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001573 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001574 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001575
Dave Gordon731f74c2016-06-24 19:37:46 +01001576 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001577 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001578 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001579 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001580 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001581 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1582
1583 if (pd_entry != expected)
1584 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1585 pde,
1586 pd_entry,
1587 expected);
1588 seq_printf(m, "\tPDE: %x\n", pd_entry);
1589
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001590 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1591
Michel Thierry07749ef2015-03-16 16:00:54 +00001592 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001593 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001594 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001595 (pte * PAGE_SIZE);
1596 int i;
1597 bool found = false;
1598 for (i = 0; i < 4; i++)
1599 if (pt_vaddr[pte + i] != scratch_pte)
1600 found = true;
1601 if (!found)
1602 continue;
1603
1604 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1605 for (i = 0; i < 4; i++) {
1606 if (pt_vaddr[pte + i] != scratch_pte)
1607 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1608 else
1609 seq_puts(m, " SCRATCH ");
1610 }
1611 seq_puts(m, "\n");
1612 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001613 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001614 }
1615}
1616
Ben Widawsky678d96f2015-03-16 16:00:56 +00001617/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001618static void gen6_write_pde(struct i915_page_directory *pd,
1619 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001620{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001621 /* Caller needs to make sure the write completes if necessary */
1622 struct i915_hw_ppgtt *ppgtt =
1623 container_of(pd, struct i915_hw_ppgtt, pd);
1624 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001625
Mika Kuoppala567047b2015-06-25 18:35:12 +03001626 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001627 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001628
Ben Widawsky678d96f2015-03-16 16:00:56 +00001629 writel(pd_entry, ppgtt->pd_addr + pde);
1630}
Ben Widawsky61973492013-04-08 18:43:54 -07001631
Ben Widawsky678d96f2015-03-16 16:00:56 +00001632/* Write all the page tables found in the ppgtt structure to incrementing page
1633 * directories. */
1634static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001635 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001636 uint32_t start, uint32_t length)
1637{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001638 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001639 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001640 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001641
Dave Gordon731f74c2016-06-24 19:37:46 +01001642 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001643 gen6_write_pde(pd, pde, pt);
1644
1645 /* Make sure write is complete before other code can use this page
1646 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001647 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001648}
1649
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001650static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001651{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001652 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001653
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001654 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001655}
Ben Widawsky61973492013-04-08 18:43:54 -07001656
Ben Widawsky90252e52013-12-06 14:11:12 -08001657static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001658 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001659{
Chris Wilson7e37f882016-08-02 22:50:21 +01001660 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001661 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001662 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001663
Ben Widawsky90252e52013-12-06 14:11:12 -08001664 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001665 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001666 if (ret)
1667 return ret;
1668
John Harrison5fb9de12015-05-29 17:44:07 +01001669 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001670 if (ret)
1671 return ret;
1672
Chris Wilsonb5321f32016-08-02 22:50:18 +01001673 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1674 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1675 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1676 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1677 intel_ring_emit(ring, get_pd_offset(ppgtt));
1678 intel_ring_emit(ring, MI_NOOP);
1679 intel_ring_advance(ring);
Ben Widawsky90252e52013-12-06 14:11:12 -08001680
1681 return 0;
1682}
1683
Ben Widawsky48a10382013-12-06 14:11:11 -08001684static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001685 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001686{
Chris Wilson7e37f882016-08-02 22:50:21 +01001687 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001688 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001689 int ret;
1690
Ben Widawsky48a10382013-12-06 14:11:11 -08001691 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001692 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky48a10382013-12-06 14:11:11 -08001693 if (ret)
1694 return ret;
1695
John Harrison5fb9de12015-05-29 17:44:07 +01001696 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001697 if (ret)
1698 return ret;
1699
Chris Wilsonb5321f32016-08-02 22:50:18 +01001700 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1701 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1702 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1703 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1704 intel_ring_emit(ring, get_pd_offset(ppgtt));
1705 intel_ring_emit(ring, MI_NOOP);
1706 intel_ring_advance(ring);
Ben Widawsky48a10382013-12-06 14:11:11 -08001707
Ben Widawsky90252e52013-12-06 14:11:12 -08001708 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001709 if (engine->id != RCS) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001710 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001711 if (ret)
1712 return ret;
1713 }
1714
Ben Widawsky48a10382013-12-06 14:11:11 -08001715 return 0;
1716}
1717
Ben Widawskyeeb94882013-12-06 14:11:10 -08001718static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001719 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001720{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001721 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001722 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001723
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001724 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1725 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001726 return 0;
1727}
1728
Daniel Vetter82460d92014-08-06 20:19:53 +02001729static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001731 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001732 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301733 enum intel_engine_id id;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001734
Akash Goel3b3f1652016-10-13 22:44:48 +05301735 for_each_engine(engine, dev_priv, id) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001736 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001737 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001738 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001739 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001740}
1741
Daniel Vetter82460d92014-08-06 20:19:53 +02001742static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001743{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001744 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001745 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001746 uint32_t ecochk, ecobits;
Akash Goel3b3f1652016-10-13 22:44:48 +05301747 enum intel_engine_id id;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001748
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001749 ecobits = I915_READ(GAC_ECO_BITS);
1750 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1751
1752 ecochk = I915_READ(GAM_ECOCHK);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001753 if (IS_HASWELL(dev_priv)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001754 ecochk |= ECOCHK_PPGTT_WB_HSW;
1755 } else {
1756 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1757 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1758 }
1759 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001760
Akash Goel3b3f1652016-10-13 22:44:48 +05301761 for_each_engine(engine, dev_priv, id) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001762 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001763 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001764 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001765 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001766}
1767
Daniel Vetter82460d92014-08-06 20:19:53 +02001768static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001769{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001770 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001771 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001772
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001773 ecobits = I915_READ(GAC_ECO_BITS);
1774 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1775 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001776
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001777 gab_ctl = I915_READ(GAB_CTL);
1778 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001779
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001780 ecochk = I915_READ(GAM_ECOCHK);
1781 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001782
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001783 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001784}
1785
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001786/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001787static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001788 uint64_t start,
1789 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001790 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001791{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001792 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001793 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001794 unsigned first_entry = start >> PAGE_SHIFT;
1795 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001796 unsigned act_pt = first_entry / GEN6_PTES;
1797 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001798 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001799
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001800 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppalac114f762015-06-25 18:35:13 +03001801 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001802
Daniel Vetter7bddb012012-02-09 17:15:47 +01001803 while (num_entries) {
1804 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001805 if (last_pte > GEN6_PTES)
1806 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001807
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001808 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001809
1810 for (i = first_pte; i < last_pte; i++)
1811 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001812
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001813 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814
Daniel Vetter7bddb012012-02-09 17:15:47 +01001815 num_entries -= last_pte - first_pte;
1816 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001817 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001818 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001819}
1820
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001821static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001822 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001823 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301824 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001825{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001826 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001827 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001828 unsigned act_pt = first_entry / GEN6_PTES;
1829 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001830 gen6_pte_t *pt_vaddr = NULL;
1831 struct sgt_iter sgt_iter;
1832 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001833
Dave Gordon85d12252016-05-20 11:54:06 +01001834 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001835 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001836 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001837
Chris Wilsoncc797142013-12-31 15:50:30 +00001838 pt_vaddr[act_pte] =
Dave Gordon85d12252016-05-20 11:54:06 +01001839 vm->pte_encode(addr, cache_level, true, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301840
Michel Thierry07749ef2015-03-16 16:00:54 +00001841 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001842 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001843 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001844 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001845 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001846 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001847 }
Dave Gordon85d12252016-05-20 11:54:06 +01001848
Chris Wilsoncc797142013-12-31 15:50:30 +00001849 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001850 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001851}
1852
Ben Widawsky678d96f2015-03-16 16:00:56 +00001853static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001854 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001855{
Michel Thierry4933d512015-03-24 15:46:22 +00001856 DECLARE_BITMAP(new_page_tables, I915_PDES);
1857 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001858 struct drm_i915_private *dev_priv = to_i915(dev);
1859 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001860 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001861 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001862 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001863 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001864 int ret;
1865
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001866 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1867 return -ENODEV;
1868
1869 start = start_save = start_in;
1870 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001871
1872 bitmap_zero(new_page_tables, I915_PDES);
1873
1874 /* The allocation is done in two stages so that we can bail out with
1875 * minimal amount of pain. The first stage finds new page tables that
1876 * need allocation. The second stage marks use ptes within the page
1877 * tables.
1878 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001879 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001880 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001881 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1882 continue;
1883 }
1884
1885 /* We've already allocated a page table */
1886 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1887
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001888 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001889 if (IS_ERR(pt)) {
1890 ret = PTR_ERR(pt);
1891 goto unwind_out;
1892 }
1893
1894 gen6_initialize_pt(vm, pt);
1895
1896 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001897 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001898 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001899 }
1900
1901 start = start_save;
1902 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001903
Dave Gordon731f74c2016-06-24 19:37:46 +01001904 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001905 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1906
1907 bitmap_zero(tmp_bitmap, GEN6_PTES);
1908 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1909 gen6_pte_count(start, length));
1910
Mika Kuoppala966082c2015-06-25 18:35:19 +03001911 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001912 gen6_write_pde(&ppgtt->pd, pde, pt);
1913
Michel Thierry72744cb2015-03-24 15:46:23 +00001914 trace_i915_page_table_entry_map(vm, pde, pt,
1915 gen6_pte_index(start),
1916 gen6_pte_count(start, length),
1917 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001918 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001919 GEN6_PTES);
1920 }
1921
Michel Thierry4933d512015-03-24 15:46:22 +00001922 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1923
1924 /* Make sure write is complete before other code can use this page
1925 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001926 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001927
Ben Widawsky563222a2015-03-19 12:53:28 +00001928 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001929 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001930
1931unwind_out:
1932 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001933 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001934
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001935 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001936 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001937 }
1938
1939 mark_tlbs_dirty(ppgtt);
1940 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001941}
1942
Mika Kuoppala8776f022015-06-30 18:16:40 +03001943static int gen6_init_scratch(struct i915_address_space *vm)
1944{
1945 struct drm_device *dev = vm->dev;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001946 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001947
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01001948 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001949 if (ret)
1950 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001951
1952 vm->scratch_pt = alloc_pt(dev);
1953 if (IS_ERR(vm->scratch_pt)) {
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001954 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001955 return PTR_ERR(vm->scratch_pt);
1956 }
1957
1958 gen6_initialize_pt(vm, vm->scratch_pt);
1959
1960 return 0;
1961}
1962
1963static void gen6_free_scratch(struct i915_address_space *vm)
1964{
1965 struct drm_device *dev = vm->dev;
1966
1967 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001968 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001969}
1970
Daniel Vetter061dd492015-04-14 17:35:13 +02001971static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001972{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001973 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001974 struct i915_page_directory *pd = &ppgtt->pd;
1975 struct drm_device *dev = vm->dev;
Michel Thierry09942c62015-04-08 12:13:30 +01001976 struct i915_page_table *pt;
1977 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001978
Daniel Vetter061dd492015-04-14 17:35:13 +02001979 drm_mm_remove_node(&ppgtt->node);
1980
Dave Gordon731f74c2016-06-24 19:37:46 +01001981 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001982 if (pt != vm->scratch_pt)
Dave Gordon731f74c2016-06-24 19:37:46 +01001983 free_pt(dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001984
Mika Kuoppala8776f022015-06-30 18:16:40 +03001985 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001986}
1987
Ben Widawskyb1465202014-02-19 22:05:49 -08001988static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001989{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001990 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001991 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001992 struct drm_i915_private *dev_priv = to_i915(dev);
1993 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001994 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001995 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001996
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001997 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1998 * allocator works in address space sizes, so it's multiplied by page
1999 * size. We allocate at the top of the GTT to avoid fragmentation.
2000 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002001 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002002
Mika Kuoppala8776f022015-06-30 18:16:40 +03002003 ret = gen6_init_scratch(vm);
2004 if (ret)
2005 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002006
Ben Widawskye3cc1992013-12-06 14:11:08 -08002007alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002008 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002009 &ppgtt->node, GEN6_PD_SIZE,
2010 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002011 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002012 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002013 if (ret == -ENOSPC && !retried) {
Chris Wilsone522ac22016-08-04 16:32:18 +01002014 ret = i915_gem_evict_something(&ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002015 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002016 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002017 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002018 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002019 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002020 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002021
2022 retried = true;
2023 goto alloc;
2024 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002025
Ben Widawskyc8c26622015-01-22 17:01:25 +00002026 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002027 goto err_out;
2028
Ben Widawskyc8c26622015-01-22 17:01:25 +00002029
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002030 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002031 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002032
Ben Widawskyc8c26622015-01-22 17:01:25 +00002033 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002034
2035err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002036 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002037 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002038}
2039
Ben Widawskyb1465202014-02-19 22:05:49 -08002040static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2041{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002042 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002043}
2044
Michel Thierry4933d512015-03-24 15:46:22 +00002045static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2046 uint64_t start, uint64_t length)
2047{
Michel Thierryec565b32015-04-08 12:13:23 +01002048 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002049 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002050
Dave Gordon731f74c2016-06-24 19:37:46 +01002051 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002052 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002053}
2054
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002055static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002056{
2057 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002058 struct drm_i915_private *dev_priv = to_i915(dev);
2059 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002060 int ret;
2061
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002062 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Chris Wilson8eb95202016-07-04 08:48:31 +01002063 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002064 ppgtt->switch_mm = gen6_mm_switch;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002065 else if (IS_HASWELL(dev_priv))
Ben Widawsky90252e52013-12-06 14:11:12 -08002066 ppgtt->switch_mm = hsw_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002067 else if (IS_GEN7(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002068 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002069 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002070 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002071
2072 ret = gen6_ppgtt_alloc(ppgtt);
2073 if (ret)
2074 return ret;
2075
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002076 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002077 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2078 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002079 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2080 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002081 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08002082 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002083 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002084 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002085
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002086 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002087 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002088
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002089 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002090 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002091
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002092 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002093
Ben Widawsky678d96f2015-03-16 16:00:56 +00002094 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2095
Thierry Reding440fd522015-01-23 09:05:06 +01002096 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002097 ppgtt->node.size >> 20,
2098 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002099
Daniel Vetterfa76da32014-08-06 20:19:54 +02002100 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002101 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002102
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002103 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002104}
2105
Chris Wilson2bfa9962016-08-04 07:52:25 +01002106static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2107 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08002108{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002109 ppgtt->base.dev = &dev_priv->drm;
Daniel Vetter3440d262013-01-24 13:49:56 -08002110
Chris Wilson2bfa9962016-08-04 07:52:25 +01002111 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002112 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002113 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002114 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002115}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002116
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002117static void i915_address_space_init(struct i915_address_space *vm,
2118 struct drm_i915_private *dev_priv)
2119{
2120 drm_mm_init(&vm->mm, vm->start, vm->total);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002121 INIT_LIST_HEAD(&vm->active_list);
2122 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01002123 INIT_LIST_HEAD(&vm->unbound_list);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002124 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2125}
2126
Tim Gored5165eb2016-02-04 11:49:34 +00002127static void gtt_write_workarounds(struct drm_device *dev)
2128{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tim Gored5165eb2016-02-04 11:49:34 +00002130
2131 /* This function is for gtt related workarounds. This function is
2132 * called on driver load and after a GPU reset, so you can place
2133 * workarounds here even if they get overwritten by GPU reset.
2134 */
2135 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002136 if (IS_BROADWELL(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002137 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2138 else if (IS_CHERRYVIEW(dev))
2139 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002140 else if (IS_SKYLAKE(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002141 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002142 else if (IS_BROXTON(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002143 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2144}
2145
Chris Wilson2bfa9962016-08-04 07:52:25 +01002146static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2147 struct drm_i915_private *dev_priv,
2148 struct drm_i915_file_private *file_priv)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002149{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002150 int ret;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002151
Chris Wilson2bfa9962016-08-04 07:52:25 +01002152 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002153 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002154 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002155 i915_address_space_init(&ppgtt->base, dev_priv);
Chris Wilson2bfa9962016-08-04 07:52:25 +01002156 ppgtt->base.file = file_priv;
Ben Widawsky93bd8642013-07-16 16:50:06 -07002157 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002158
2159 return ret;
2160}
2161
Daniel Vetter82460d92014-08-06 20:19:53 +02002162int i915_ppgtt_init_hw(struct drm_device *dev)
2163{
Tim Gored5165eb2016-02-04 11:49:34 +00002164 gtt_write_workarounds(dev);
2165
Thomas Daniel671b50132014-08-20 16:24:50 +01002166 /* In the case of execlists, PPGTT is enabled by the context descriptor
2167 * and the PDPs are contained within the context itself. We don't
2168 * need to do anything here. */
2169 if (i915.enable_execlists)
2170 return 0;
2171
Daniel Vetter82460d92014-08-06 20:19:53 +02002172 if (!USES_PPGTT(dev))
2173 return 0;
2174
2175 if (IS_GEN6(dev))
2176 gen6_ppgtt_enable(dev);
2177 else if (IS_GEN7(dev))
2178 gen7_ppgtt_enable(dev);
2179 else if (INTEL_INFO(dev)->gen >= 8)
2180 gen8_ppgtt_enable(dev);
2181 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002182 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002183
John Harrison4ad2fd82015-06-18 13:11:20 +01002184 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002185}
John Harrison4ad2fd82015-06-18 13:11:20 +01002186
Daniel Vetter4d884702014-08-06 15:04:47 +02002187struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01002188i915_ppgtt_create(struct drm_i915_private *dev_priv,
2189 struct drm_i915_file_private *fpriv)
Daniel Vetter4d884702014-08-06 15:04:47 +02002190{
2191 struct i915_hw_ppgtt *ppgtt;
2192 int ret;
2193
2194 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2195 if (!ppgtt)
2196 return ERR_PTR(-ENOMEM);
2197
Chris Wilson2bfa9962016-08-04 07:52:25 +01002198 ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
Daniel Vetter4d884702014-08-06 15:04:47 +02002199 if (ret) {
2200 kfree(ppgtt);
2201 return ERR_PTR(ret);
2202 }
2203
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002204 trace_i915_ppgtt_create(&ppgtt->base);
2205
Daniel Vetter4d884702014-08-06 15:04:47 +02002206 return ppgtt;
2207}
2208
Daniel Vetteree960be2014-08-06 15:04:45 +02002209void i915_ppgtt_release(struct kref *kref)
2210{
2211 struct i915_hw_ppgtt *ppgtt =
2212 container_of(kref, struct i915_hw_ppgtt, ref);
2213
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002214 trace_i915_ppgtt_release(&ppgtt->base);
2215
Chris Wilson50e046b2016-08-04 07:52:46 +01002216 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002217 WARN_ON(!list_empty(&ppgtt->base.active_list));
2218 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002219 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002220
Daniel Vetter19dd1202014-08-06 15:04:55 +02002221 list_del(&ppgtt->base.global_link);
2222 drm_mm_takedown(&ppgtt->base.mm);
2223
Daniel Vetteree960be2014-08-06 15:04:45 +02002224 ppgtt->base.cleanup(&ppgtt->base);
2225 kfree(ppgtt);
2226}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002227
Ben Widawskya81cc002013-01-18 12:30:31 -08002228/* Certain Gen5 chipsets require require idling the GPU before
2229 * unmapping anything from the GTT when VT-d is enabled.
2230 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002231static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002232{
2233#ifdef CONFIG_INTEL_IOMMU
2234 /* Query intel_iommu to see if we need the workaround. Presumably that
2235 * was loaded first.
2236 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002237 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08002238 return true;
2239#endif
2240 return false;
2241}
2242
Chris Wilsondc979972016-05-10 14:10:04 +01002243void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002244{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002245 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302246 enum intel_engine_id id;
Ben Widawsky828c7902013-10-16 09:21:30 -07002247
Chris Wilsondc979972016-05-10 14:10:04 +01002248 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002249 return;
2250
Akash Goel3b3f1652016-10-13 22:44:48 +05302251 for_each_engine(engine, dev_priv, id) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002252 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002253 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002254 if (fault_reg & RING_FAULT_VALID) {
2255 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002256 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002257 "\tAddress space: %s\n"
2258 "\tSource ID: %d\n"
2259 "\tType: %d\n",
2260 fault_reg & PAGE_MASK,
2261 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2262 RING_FAULT_SRCID(fault_reg),
2263 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002264 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002265 fault_reg & ~RING_FAULT_VALID);
2266 }
2267 }
Akash Goel3b3f1652016-10-13 22:44:48 +05302268
2269 /* Engine specific init may not have been done till this point. */
2270 if (dev_priv->engine[RCS])
2271 POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002272}
2273
Chris Wilson91e56492014-09-25 10:13:12 +01002274static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2275{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002276 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002277 intel_gtt_chipset_flush();
2278 } else {
2279 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2280 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2281 }
2282}
2283
Ben Widawsky828c7902013-10-16 09:21:30 -07002284void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2285{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002286 struct drm_i915_private *dev_priv = to_i915(dev);
2287 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002288
2289 /* Don't bother messing with faults pre GEN6 as we have little
2290 * documentation supporting that it's a good idea.
2291 */
2292 if (INTEL_INFO(dev)->gen < 6)
2293 return;
2294
Chris Wilsondc979972016-05-10 14:10:04 +01002295 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002296
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002297 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2298 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002299
2300 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002301}
2302
Daniel Vetter74163902012-02-15 23:50:21 +01002303int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002304{
Chris Wilson9da3da62012-06-01 15:20:22 +01002305 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2306 obj->pages->sgl, obj->pages->nents,
2307 PCI_DMA_BIDIRECTIONAL))
2308 return -ENOSPC;
2309
2310 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002311}
2312
Daniel Vetter2c642b02015-04-14 17:35:26 +02002313static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002314{
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002315 writeq(pte, addr);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002316}
2317
Chris Wilsond6473f52016-06-10 14:22:59 +05302318static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2319 dma_addr_t addr,
2320 uint64_t offset,
2321 enum i915_cache_level level,
2322 u32 unused)
2323{
2324 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2325 gen8_pte_t __iomem *pte =
2326 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2327 (offset >> PAGE_SHIFT);
2328 int rpm_atomic_seq;
2329
2330 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2331
2332 gen8_set_pte(pte, gen8_pte_encode(addr, level, true));
2333
2334 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2335 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2336
2337 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2338}
2339
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002340static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2341 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002342 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302343 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002344{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002345 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002346 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002347 struct sgt_iter sgt_iter;
2348 gen8_pte_t __iomem *gtt_entries;
2349 gen8_pte_t gtt_entry;
2350 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002351 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002352 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002353
2354 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002355
Dave Gordon85d12252016-05-20 11:54:06 +01002356 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2357
2358 for_each_sgt_dma(addr, sgt_iter, st) {
2359 gtt_entry = gen8_pte_encode(addr, level, true);
2360 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002361 }
2362
2363 /*
2364 * XXX: This serves as a posting read to make sure that the PTE has
2365 * actually been updated. There is some concern that even though
2366 * registers and PTEs are within the same BAR that they are potentially
2367 * of NUMA access patterns. Therefore, even with the way we assume
2368 * hardware should work, we must keep this posting read for paranoia.
2369 */
2370 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002371 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002372
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002373 /* This next bit makes the above posting read even more important. We
2374 * want to flush the TLBs only after we're certain all the PTE updates
2375 * have finished.
2376 */
2377 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2378 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002379
2380 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002381}
2382
Chris Wilsonc1403302015-11-18 15:19:39 +00002383struct insert_entries {
2384 struct i915_address_space *vm;
2385 struct sg_table *st;
2386 uint64_t start;
2387 enum i915_cache_level level;
2388 u32 flags;
2389};
2390
2391static int gen8_ggtt_insert_entries__cb(void *_arg)
2392{
2393 struct insert_entries *arg = _arg;
2394 gen8_ggtt_insert_entries(arg->vm, arg->st,
2395 arg->start, arg->level, arg->flags);
2396 return 0;
2397}
2398
2399static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2400 struct sg_table *st,
2401 uint64_t start,
2402 enum i915_cache_level level,
2403 u32 flags)
2404{
2405 struct insert_entries arg = { vm, st, start, level, flags };
2406 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2407}
2408
Chris Wilsond6473f52016-06-10 14:22:59 +05302409static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2410 dma_addr_t addr,
2411 uint64_t offset,
2412 enum i915_cache_level level,
2413 u32 flags)
2414{
2415 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2416 gen6_pte_t __iomem *pte =
2417 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2418 (offset >> PAGE_SHIFT);
2419 int rpm_atomic_seq;
2420
2421 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2422
2423 iowrite32(vm->pte_encode(addr, level, true, flags), pte);
2424
2425 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2426 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2427
2428 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2429}
2430
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002431/*
2432 * Binds an object into the global gtt with the specified cache level. The object
2433 * will be accessible to the GPU via commands whose operands reference offsets
2434 * within the global GTT as well as accessible by the GPU through the GMADR
2435 * mapped BAR (dev_priv->mm.gtt->gtt).
2436 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002437static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002438 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002439 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302440 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002441{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002442 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002443 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002444 struct sgt_iter sgt_iter;
2445 gen6_pte_t __iomem *gtt_entries;
2446 gen6_pte_t gtt_entry;
2447 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002448 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002449 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002450
2451 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002452
Dave Gordon85d12252016-05-20 11:54:06 +01002453 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2454
2455 for_each_sgt_dma(addr, sgt_iter, st) {
2456 gtt_entry = vm->pte_encode(addr, level, true, flags);
2457 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002458 }
2459
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002460 /* XXX: This serves as a posting read to make sure that the PTE has
2461 * actually been updated. There is some concern that even though
2462 * registers and PTEs are within the same BAR that they are potentially
2463 * of NUMA access patterns. Therefore, even with the way we assume
2464 * hardware should work, we must keep this posting read for paranoia.
2465 */
Dave Gordon85d12252016-05-20 11:54:06 +01002466 if (i != 0)
2467 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002468
2469 /* This next bit makes the above posting read even more important. We
2470 * want to flush the TLBs only after we're certain all the PTE updates
2471 * have finished.
2472 */
2473 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2474 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002475
2476 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002477}
2478
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002479static void nop_clear_range(struct i915_address_space *vm,
2480 uint64_t start,
2481 uint64_t length,
2482 bool use_scratch)
2483{
2484}
2485
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002486static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002487 uint64_t start,
2488 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002489 bool use_scratch)
2490{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002491 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002492 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002493 unsigned first_entry = start >> PAGE_SHIFT;
2494 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002495 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002496 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2497 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002498 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002499 int rpm_atomic_seq;
2500
2501 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002502
2503 if (WARN(num_entries > max_entries,
2504 "First entry = %d; Num entries = %d (max=%d)\n",
2505 first_entry, num_entries, max_entries))
2506 num_entries = max_entries;
2507
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002508 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002509 I915_CACHE_LLC,
2510 use_scratch);
2511 for (i = 0; i < num_entries; i++)
2512 gen8_set_pte(&gtt_base[i], scratch_pte);
2513 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002514
2515 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002516}
2517
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002518static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002519 uint64_t start,
2520 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002521 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002522{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002523 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002524 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002525 unsigned first_entry = start >> PAGE_SHIFT;
2526 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002527 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002528 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2529 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002530 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002531 int rpm_atomic_seq;
2532
2533 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002534
2535 if (WARN(num_entries > max_entries,
2536 "First entry = %d; Num entries = %d (max=%d)\n",
2537 first_entry, num_entries, max_entries))
2538 num_entries = max_entries;
2539
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002540 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppalac114f762015-06-25 18:35:13 +03002541 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002542
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002543 for (i = 0; i < num_entries; i++)
2544 iowrite32(scratch_pte, &gtt_base[i]);
2545 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002546
2547 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002548}
2549
Chris Wilsond6473f52016-06-10 14:22:59 +05302550static void i915_ggtt_insert_page(struct i915_address_space *vm,
2551 dma_addr_t addr,
2552 uint64_t offset,
2553 enum i915_cache_level cache_level,
2554 u32 unused)
2555{
2556 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2557 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2558 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2559 int rpm_atomic_seq;
2560
2561 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2562
2563 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2564
2565 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2566}
2567
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002568static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2569 struct sg_table *pages,
2570 uint64_t start,
2571 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002572{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002573 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002574 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2575 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002576 int rpm_atomic_seq;
2577
2578 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002579
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002580 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002581
Imre Deakbe694592015-12-15 20:10:38 +02002582 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2583
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002584}
2585
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002586static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002587 uint64_t start,
2588 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002589 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002590{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002591 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Ben Widawsky782f1492014-02-20 11:50:33 -08002592 unsigned first_entry = start >> PAGE_SHIFT;
2593 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002594 int rpm_atomic_seq;
2595
2596 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2597
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002598 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002599
2600 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002601}
2602
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002603static int ggtt_bind_vma(struct i915_vma *vma,
2604 enum i915_cache_level cache_level,
2605 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002606{
Daniel Vetter0a878712015-10-15 14:23:01 +02002607 struct drm_i915_gem_object *obj = vma->obj;
2608 u32 pte_flags = 0;
2609 int ret;
2610
2611 ret = i915_get_ggtt_vma_pages(vma);
2612 if (ret)
2613 return ret;
2614
2615 /* Currently applicable only to VLV */
2616 if (obj->gt_ro)
2617 pte_flags |= PTE_READ_ONLY;
2618
Chris Wilson247177d2016-08-15 10:48:47 +01002619 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter0a878712015-10-15 14:23:01 +02002620 cache_level, pte_flags);
2621
2622 /*
2623 * Without aliasing PPGTT there's no difference between
2624 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2625 * upgrade to both bound if we bind either to avoid double-binding.
2626 */
Chris Wilson3272db52016-08-04 16:32:32 +01002627 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002628
2629 return 0;
2630}
2631
2632static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2633 enum i915_cache_level cache_level,
2634 u32 flags)
2635{
Chris Wilson321d1782015-11-20 10:27:18 +00002636 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002637 int ret;
2638
2639 ret = i915_get_ggtt_vma_pages(vma);
2640 if (ret)
2641 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002642
Akash Goel24f3a8c2014-06-17 10:59:42 +05302643 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002644 pte_flags = 0;
2645 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002646 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302647
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002648
Chris Wilson3272db52016-08-04 16:32:32 +01002649 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002650 vma->vm->insert_entries(vma->vm,
Chris Wilson247177d2016-08-15 10:48:47 +01002651 vma->pages, vma->node.start,
Daniel Vetter08755462015-04-20 09:04:05 -07002652 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002653 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002654
Chris Wilson3272db52016-08-04 16:32:32 +01002655 if (flags & I915_VMA_LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002656 struct i915_hw_ppgtt *appgtt =
2657 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2658 appgtt->base.insert_entries(&appgtt->base,
Chris Wilson247177d2016-08-15 10:48:47 +01002659 vma->pages, vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002660 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002661 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002662
2663 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002664}
2665
2666static void ggtt_unbind_vma(struct i915_vma *vma)
2667{
Chris Wilsonde180032016-08-04 16:32:29 +01002668 struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2669 const u64 size = min(vma->size, vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002670
Chris Wilson3272db52016-08-04 16:32:32 +01002671 if (vma->flags & I915_VMA_GLOBAL_BIND)
Ben Widawsky782f1492014-02-20 11:50:33 -08002672 vma->vm->clear_range(vma->vm,
Chris Wilsonde180032016-08-04 16:32:29 +01002673 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002674 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002675
Chris Wilson3272db52016-08-04 16:32:32 +01002676 if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002677 appgtt->base.clear_range(&appgtt->base,
Chris Wilsonde180032016-08-04 16:32:29 +01002678 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002679 true);
Daniel Vetter74163902012-02-15 23:50:21 +01002680}
2681
2682void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2683{
David Weinehall52a05c32016-08-22 13:32:44 +03002684 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2685 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002686 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002687
Chris Wilson307dc252016-08-05 10:14:12 +01002688 if (unlikely(ggtt->do_idle_maps)) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01002689 if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
Chris Wilson307dc252016-08-05 10:14:12 +01002690 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2691 /* Wait a bit, in hopes it avoids the hang */
2692 udelay(10);
2693 }
2694 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002695
David Weinehall52a05c32016-08-22 13:32:44 +03002696 dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
Imre Deak5ec5b512015-07-08 19:18:59 +03002697 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002698}
Daniel Vetter644ec022012-03-26 09:45:40 +02002699
Chris Wilson42d6ab42012-07-26 11:49:32 +01002700static void i915_gtt_color_adjust(struct drm_mm_node *node,
2701 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002702 u64 *start,
2703 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002704{
2705 if (node->color != color)
2706 *start += 4096;
2707
Chris Wilson2a1d7752016-07-26 12:01:51 +01002708 node = list_first_entry_or_null(&node->node_list,
2709 struct drm_mm_node,
2710 node_list);
2711 if (node && node->allocated && node->color != color)
2712 *end -= 4096;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002713}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002714
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002715int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002716{
Ben Widawskye78891c2013-01-25 16:41:04 -08002717 /* Let GEM Manage all of the aperture.
2718 *
2719 * However, leave one page at the end still bound to the scratch page.
2720 * There are a number of places where the hardware apparently prefetches
2721 * past the end of the object, and we've seen multiple hangs with the
2722 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2723 * aperture. One page should be enough to keep any prefetching inside
2724 * of the aperture.
2725 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002726 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002727 unsigned long hole_start, hole_end;
Chris Wilson95374d72016-10-12 10:05:20 +01002728 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002729 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002730 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002731
Zhi Wangb02d22a2016-06-16 08:06:59 -04002732 ret = intel_vgt_balloon(dev_priv);
2733 if (ret)
2734 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002735
Chris Wilson95374d72016-10-12 10:05:20 +01002736 /* Reserve a mappable slot for our lockless error capture */
2737 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
2738 &ggtt->error_capture,
2739 4096, 0, -1,
2740 0, ggtt->mappable_end,
2741 0, 0);
2742 if (ret)
2743 return ret;
2744
Chris Wilsoned2f3452012-11-15 11:32:19 +00002745 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002746 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002747 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2748 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002749 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002750 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002751 }
2752
2753 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002754 ggtt->base.clear_range(&ggtt->base,
2755 ggtt->base.total - PAGE_SIZE, PAGE_SIZE,
2756 true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002757
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002758 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Daniel Vetterfa76da32014-08-06 20:19:54 +02002759 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
Chris Wilson95374d72016-10-12 10:05:20 +01002760 if (!ppgtt) {
2761 ret = -ENOMEM;
2762 goto err;
Michel Thierry4933d512015-03-24 15:46:22 +00002763 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002764
Chris Wilson95374d72016-10-12 10:05:20 +01002765 ret = __hw_ppgtt_init(ppgtt, dev_priv);
2766 if (ret)
2767 goto err_ppgtt;
2768
2769 if (ppgtt->base.allocate_va_range) {
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002770 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2771 ppgtt->base.total);
Chris Wilson95374d72016-10-12 10:05:20 +01002772 if (ret)
2773 goto err_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002774 }
2775
2776 ppgtt->base.clear_range(&ppgtt->base,
2777 ppgtt->base.start,
2778 ppgtt->base.total,
2779 true);
2780
Daniel Vetterfa76da32014-08-06 20:19:54 +02002781 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002782 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2783 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002784 }
2785
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002786 return 0;
Chris Wilson95374d72016-10-12 10:05:20 +01002787
2788err_ppgtt_cleanup:
2789 ppgtt->base.cleanup(&ppgtt->base);
2790err_ppgtt:
2791 kfree(ppgtt);
2792err:
2793 drm_mm_remove_node(&ggtt->error_capture);
2794 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002795}
2796
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002797/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002798 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002799 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002800 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002801void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002802{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002803 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002804
Daniel Vetter70e32542014-08-06 15:04:57 +02002805 if (dev_priv->mm.aliasing_ppgtt) {
2806 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter70e32542014-08-06 15:04:57 +02002807 ppgtt->base.cleanup(&ppgtt->base);
Matthew Auldcb7f2762016-08-05 19:04:40 +01002808 kfree(ppgtt);
Daniel Vetter70e32542014-08-06 15:04:57 +02002809 }
2810
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002811 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002812
Chris Wilson95374d72016-10-12 10:05:20 +01002813 if (drm_mm_node_allocated(&ggtt->error_capture))
2814 drm_mm_remove_node(&ggtt->error_capture);
2815
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002816 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002817 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002818
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002819 drm_mm_takedown(&ggtt->base.mm);
2820 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002821 }
2822
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002823 ggtt->base.cleanup(&ggtt->base);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002824
2825 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002826 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002827}
Daniel Vetter70e32542014-08-06 15:04:57 +02002828
Daniel Vetter2c642b02015-04-14 17:35:26 +02002829static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002830{
2831 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2832 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2833 return snb_gmch_ctl << 20;
2834}
2835
Daniel Vetter2c642b02015-04-14 17:35:26 +02002836static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002837{
2838 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2839 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2840 if (bdw_gmch_ctl)
2841 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002842
2843#ifdef CONFIG_X86_32
2844 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2845 if (bdw_gmch_ctl > 4)
2846 bdw_gmch_ctl = 4;
2847#endif
2848
Ben Widawsky9459d252013-11-03 16:53:55 -08002849 return bdw_gmch_ctl << 20;
2850}
2851
Daniel Vetter2c642b02015-04-14 17:35:26 +02002852static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002853{
2854 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2855 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2856
2857 if (gmch_ctrl)
2858 return 1 << (20 + gmch_ctrl);
2859
2860 return 0;
2861}
2862
Daniel Vetter2c642b02015-04-14 17:35:26 +02002863static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002864{
2865 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2866 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2867 return snb_gmch_ctl << 25; /* 32 MB units */
2868}
2869
Daniel Vetter2c642b02015-04-14 17:35:26 +02002870static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002871{
2872 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2873 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2874 return bdw_gmch_ctl << 25; /* 32 MB units */
2875}
2876
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002877static size_t chv_get_stolen_size(u16 gmch_ctrl)
2878{
2879 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2880 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2881
2882 /*
2883 * 0x0 to 0x10: 32MB increments starting at 0MB
2884 * 0x11 to 0x16: 4MB increments starting at 8MB
2885 * 0x17 to 0x1d: 4MB increments start at 36MB
2886 */
2887 if (gmch_ctrl < 0x11)
2888 return gmch_ctrl << 25;
2889 else if (gmch_ctrl < 0x17)
2890 return (gmch_ctrl - 0x11 + 2) << 22;
2891 else
2892 return (gmch_ctrl - 0x17 + 9) << 22;
2893}
2894
Damien Lespiau66375012014-01-09 18:02:46 +00002895static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2896{
2897 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2898 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2899
2900 if (gen9_gmch_ctl < 0xf0)
2901 return gen9_gmch_ctl << 25; /* 32 MB units */
2902 else
2903 /* 4MB increments starting at 0xf0 for 4MB */
2904 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2905}
2906
Chris Wilson34c998b2016-08-04 07:52:24 +01002907static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002908{
Chris Wilson34c998b2016-08-04 07:52:24 +01002909 struct pci_dev *pdev = ggtt->base.dev->pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002910 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002911 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002912
2913 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002914 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002915
Imre Deak2a073f892015-03-27 13:07:33 +02002916 /*
2917 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2918 * dropped. For WC mappings in general we have 64 byte burst writes
2919 * when the WC buffer is flushed, so we can't use it, but have to
2920 * resort to an uncached mapping. The WC issue is easily caught by the
2921 * readback check when writing GTT PTE entries.
2922 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002923 if (IS_BROXTON(to_i915(ggtt->base.dev)))
Chris Wilson34c998b2016-08-04 07:52:24 +01002924 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002925 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002926 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002927 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002928 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002929 return -ENOMEM;
2930 }
2931
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01002932 ret = setup_scratch_page(ggtt->base.dev,
2933 &ggtt->base.scratch_page,
2934 GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002935 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002936 DRM_ERROR("Scratch setup failed\n");
2937 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002938 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002939 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002940 }
2941
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002942 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002943}
2944
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002945/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2946 * bits. When using advanced contexts each context stores its own PAT, but
2947 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002948static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002949{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002950 uint64_t pat;
2951
2952 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2953 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2954 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2955 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2956 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2957 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2958 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2959 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2960
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002961 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002962 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2963 * so RTL will always use the value corresponding to
2964 * pat_sel = 000".
2965 * So let's disable cache for GGTT to avoid screen corruptions.
2966 * MOCS still can be used though.
2967 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2968 * before this patch, i.e. the same uncached + snooping access
2969 * like on gen6/7 seems to be in effect.
2970 * - So this just fixes blitter/render access. Again it looks
2971 * like it's not just uncached access, but uncached + snooping.
2972 * So we can still hold onto all our assumptions wrt cpu
2973 * clflushing on LLC machines.
2974 */
2975 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2976
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002977 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2978 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002979 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2980 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002981}
2982
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002983static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2984{
2985 uint64_t pat;
2986
2987 /*
2988 * Map WB on BDW to snooped on CHV.
2989 *
2990 * Only the snoop bit has meaning for CHV, the rest is
2991 * ignored.
2992 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002993 * The hardware will never snoop for certain types of accesses:
2994 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2995 * - PPGTT page tables
2996 * - some other special cycles
2997 *
2998 * As with BDW, we also need to consider the following for GT accesses:
2999 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3000 * so RTL will always use the value corresponding to
3001 * pat_sel = 000".
3002 * Which means we must set the snoop bit in PAT entry 0
3003 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003004 */
3005 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3006 GEN8_PPAT(1, 0) |
3007 GEN8_PPAT(2, 0) |
3008 GEN8_PPAT(3, 0) |
3009 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3010 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3011 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3012 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3013
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003014 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3015 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003016}
3017
Chris Wilson34c998b2016-08-04 07:52:24 +01003018static void gen6_gmch_remove(struct i915_address_space *vm)
3019{
3020 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
3021
3022 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01003023 cleanup_scratch_page(vm->dev, &vm->scratch_page);
Chris Wilson34c998b2016-08-04 07:52:24 +01003024}
3025
Joonas Lahtinend507d732016-03-18 10:42:58 +02003026static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003027{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003028 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3029 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003030 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08003031 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08003032
3033 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003034 ggtt->mappable_base = pci_resource_start(pdev, 2);
3035 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003036
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003037 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
3038 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08003039
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003040 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08003041
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003042 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003043 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003044 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003045 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003046 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003047 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003048 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003049 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003050 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003051 }
Ben Widawsky63340132013-11-04 19:32:22 -08003052
Chris Wilson34c998b2016-08-04 07:52:24 +01003053 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003054
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003055 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003056 chv_setup_private_ppat(dev_priv);
3057 else
3058 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003059
Chris Wilson34c998b2016-08-04 07:52:24 +01003060 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003061 ggtt->base.bind_vma = ggtt_bind_vma;
3062 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303063 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003064 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003065 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003066 ggtt->base.clear_range = gen8_ggtt_clear_range;
3067
3068 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3069 if (IS_CHERRYVIEW(dev_priv))
3070 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3071
Chris Wilson34c998b2016-08-04 07:52:24 +01003072 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08003073}
3074
Joonas Lahtinend507d732016-03-18 10:42:58 +02003075static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003076{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003077 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3078 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003079 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003080 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003081
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003082 ggtt->mappable_base = pci_resource_start(pdev, 2);
3083 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003084
Ben Widawskybaa09f52013-01-24 13:49:57 -08003085 /* 64/512MB is the current min/max we actually know of, but this is just
3086 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003087 */
Chris Wilson34c998b2016-08-04 07:52:24 +01003088 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003089 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003090 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003091 }
3092
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003093 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
3094 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3095 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003096
Joonas Lahtinend507d732016-03-18 10:42:58 +02003097 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003098
Chris Wilson34c998b2016-08-04 07:52:24 +01003099 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3100 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003101
Joonas Lahtinend507d732016-03-18 10:42:58 +02003102 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303103 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003104 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3105 ggtt->base.bind_vma = ggtt_bind_vma;
3106 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003107 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003108
Chris Wilson34c998b2016-08-04 07:52:24 +01003109 if (HAS_EDRAM(dev_priv))
3110 ggtt->base.pte_encode = iris_pte_encode;
3111 else if (IS_HASWELL(dev_priv))
3112 ggtt->base.pte_encode = hsw_pte_encode;
3113 else if (IS_VALLEYVIEW(dev_priv))
3114 ggtt->base.pte_encode = byt_pte_encode;
3115 else if (INTEL_GEN(dev_priv) >= 7)
3116 ggtt->base.pte_encode = ivb_pte_encode;
3117 else
3118 ggtt->base.pte_encode = snb_pte_encode;
3119
3120 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003121}
3122
Chris Wilson34c998b2016-08-04 07:52:24 +01003123static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003124{
Chris Wilson34c998b2016-08-04 07:52:24 +01003125 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003126}
3127
Joonas Lahtinend507d732016-03-18 10:42:58 +02003128static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003129{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003130 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003131 int ret;
3132
Chris Wilson91c8a322016-07-05 10:40:23 +01003133 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003134 if (!ret) {
3135 DRM_ERROR("failed to set up gmch\n");
3136 return -EIO;
3137 }
3138
Joonas Lahtinend507d732016-03-18 10:42:58 +02003139 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3140 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003141
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003142 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303143 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003144 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3145 ggtt->base.clear_range = i915_ggtt_clear_range;
3146 ggtt->base.bind_vma = ggtt_bind_vma;
3147 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003148 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003149
Joonas Lahtinend507d732016-03-18 10:42:58 +02003150 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003151 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3152
Ben Widawskybaa09f52013-01-24 13:49:57 -08003153 return 0;
3154}
3155
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003156/**
Chris Wilson0088e522016-08-04 07:52:21 +01003157 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003158 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003159 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003160int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003161{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003162 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003163 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003164
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003165 ggtt->base.dev = &dev_priv->drm;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003166
Chris Wilson34c998b2016-08-04 07:52:24 +01003167 if (INTEL_GEN(dev_priv) <= 5)
3168 ret = i915_gmch_probe(ggtt);
3169 else if (INTEL_GEN(dev_priv) < 8)
3170 ret = gen6_gmch_probe(ggtt);
3171 else
3172 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003173 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003174 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003175
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003176 if ((ggtt->base.total - 1) >> 32) {
3177 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003178 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003179 ggtt->base.total >> 20);
3180 ggtt->base.total = 1ULL << 32;
3181 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3182 }
3183
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003184 if (ggtt->mappable_end > ggtt->base.total) {
3185 DRM_ERROR("mappable aperture extends past end of GGTT,"
3186 " aperture=%llx, total=%llx\n",
3187 ggtt->mappable_end, ggtt->base.total);
3188 ggtt->mappable_end = ggtt->base.total;
3189 }
3190
Ben Widawskybaa09f52013-01-24 13:49:57 -08003191 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003192 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003193 ggtt->base.total >> 20);
3194 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3195 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003196#ifdef CONFIG_INTEL_IOMMU
3197 if (intel_iommu_gfx_mapped)
3198 DRM_INFO("VT-d active for gfx access\n");
3199#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003200
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003201 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003202}
3203
3204/**
3205 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003206 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003207 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003208int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003209{
Chris Wilson0088e522016-08-04 07:52:21 +01003210 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3211 int ret;
3212
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003213 INIT_LIST_HEAD(&dev_priv->vm_list);
3214
3215 /* Subtract the guard page before address space initialization to
3216 * shrink the range used by drm_mm.
3217 */
3218 ggtt->base.total -= PAGE_SIZE;
3219 i915_address_space_init(&ggtt->base, dev_priv);
3220 ggtt->base.total += PAGE_SIZE;
3221 if (!HAS_LLC(dev_priv))
3222 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
3223
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003224 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
3225 dev_priv->ggtt.mappable_base,
3226 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003227 ret = -EIO;
3228 goto out_gtt_cleanup;
3229 }
3230
3231 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3232
Chris Wilson0088e522016-08-04 07:52:21 +01003233 /*
3234 * Initialise stolen early so that we may reserve preallocated
3235 * objects for the BIOS to KMS transition.
3236 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003237 ret = i915_gem_init_stolen(&dev_priv->drm);
Chris Wilson0088e522016-08-04 07:52:21 +01003238 if (ret)
3239 goto out_gtt_cleanup;
3240
3241 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003242
3243out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003244 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003245 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003246}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003247
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003248int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003249{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003250 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003251 return -EIO;
3252
3253 return 0;
3254}
3255
Daniel Vetterfa423312015-04-14 17:35:23 +02003256void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3257{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003258 struct drm_i915_private *dev_priv = to_i915(dev);
3259 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003260 struct drm_i915_gem_object *obj, *on;
Daniel Vetterfa423312015-04-14 17:35:23 +02003261
Chris Wilsondc979972016-05-10 14:10:04 +01003262 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003263
3264 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003265 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3266 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003267
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003268 ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */
3269
3270 /* clflush objects bound into the GGTT and rebind them. */
3271 list_for_each_entry_safe(obj, on,
3272 &dev_priv->mm.bound_list, global_list) {
3273 bool ggtt_bound = false;
3274 struct i915_vma *vma;
3275
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003276 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003277 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003278 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003279
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003280 if (!i915_vma_unbind(vma))
3281 continue;
3282
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003283 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3284 PIN_UPDATE));
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003285 ggtt_bound = true;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003286 }
3287
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003288 if (ggtt_bound)
Chris Wilson975f7ff2016-05-14 07:26:34 +01003289 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003290 }
3291
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003292 ggtt->base.closed = false;
3293
Daniel Vetterfa423312015-04-14 17:35:23 +02003294 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01003295 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Daniel Vetterfa423312015-04-14 17:35:23 +02003296 chv_setup_private_ppat(dev_priv);
3297 else
3298 bdw_setup_private_ppat(dev_priv);
3299
3300 return;
3301 }
3302
3303 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003304 struct i915_address_space *vm;
3305
Daniel Vetterfa423312015-04-14 17:35:23 +02003306 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3307 /* TODO: Perhaps it shouldn't be gen6 specific */
3308
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003309 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003310
Chris Wilson2bfa9962016-08-04 07:52:25 +01003311 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003312 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003313 else
3314 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003315
3316 gen6_write_page_range(dev_priv, &ppgtt->pd,
3317 0, ppgtt->base.total);
3318 }
3319 }
3320
3321 i915_ggtt_flush(dev_priv);
3322}
3323
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003324static void
3325i915_vma_retire(struct i915_gem_active *active,
3326 struct drm_i915_gem_request *rq)
3327{
3328 const unsigned int idx = rq->engine->id;
3329 struct i915_vma *vma =
3330 container_of(active, struct i915_vma, last_read[idx]);
3331
3332 GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));
3333
3334 i915_vma_clear_active(vma, idx);
3335 if (i915_vma_is_active(vma))
3336 return;
3337
3338 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson3272db52016-08-04 16:32:32 +01003339 if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003340 WARN_ON(i915_vma_unbind(vma));
3341}
3342
3343void i915_vma_destroy(struct i915_vma *vma)
3344{
3345 GEM_BUG_ON(vma->node.allocated);
3346 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01003347 GEM_BUG_ON(!i915_vma_is_closed(vma));
Chris Wilson49ef5292016-08-18 17:17:00 +01003348 GEM_BUG_ON(vma->fence);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003349
3350 list_del(&vma->vm_link);
Chris Wilson3272db52016-08-04 16:32:32 +01003351 if (!i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003352 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
3353
3354 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
3355}
3356
3357void i915_vma_close(struct i915_vma *vma)
3358{
Chris Wilson3272db52016-08-04 16:32:32 +01003359 GEM_BUG_ON(i915_vma_is_closed(vma));
3360 vma->flags |= I915_VMA_CLOSED;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003361
3362 list_del_init(&vma->obj_link);
Chris Wilson20dfbde2016-08-04 16:32:30 +01003363 if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
Chris Wilsondf0e9a22016-08-04 07:52:47 +01003364 WARN_ON(i915_vma_unbind(vma));
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003365}
3366
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003367static struct i915_vma *
Chris Wilson058d88c2016-08-15 10:49:06 +01003368__i915_vma_create(struct drm_i915_gem_object *obj,
3369 struct i915_address_space *vm,
3370 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003371{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003372 struct i915_vma *vma;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003373 int i;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003374
Chris Wilson50e046b2016-08-04 07:52:46 +01003375 GEM_BUG_ON(vm->closed);
3376
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003377 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003378 if (vma == NULL)
3379 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003380
Ben Widawsky6f65e292013-12-06 14:10:56 -08003381 INIT_LIST_HEAD(&vma->exec_list);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003382 for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
3383 init_request_active(&vma->last_read[i], i915_vma_retire);
Chris Wilson49ef5292016-08-18 17:17:00 +01003384 init_request_active(&vma->last_fence, NULL);
Chris Wilson50e046b2016-08-04 07:52:46 +01003385 list_add(&vma->vm_link, &vm->unbound_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003386 vma->vm = vm;
3387 vma->obj = obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003388 vma->size = obj->base.size;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003389
Chris Wilson058d88c2016-08-15 10:49:06 +01003390 if (view) {
Chris Wilsonde180032016-08-04 16:32:29 +01003391 vma->ggtt_view = *view;
3392 if (view->type == I915_GGTT_VIEW_PARTIAL) {
3393 vma->size = view->params.partial.size;
3394 vma->size <<= PAGE_SHIFT;
3395 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3396 vma->size =
3397 intel_rotation_info_size(&view->params.rotated);
3398 vma->size <<= PAGE_SHIFT;
3399 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003400 }
3401
3402 if (i915_is_ggtt(vm)) {
3403 vma->flags |= I915_VMA_GGTT;
Chris Wilsonde180032016-08-04 16:32:29 +01003404 } else {
Chris Wilson596c5922016-02-26 11:03:20 +00003405 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Chris Wilsonde180032016-08-04 16:32:29 +01003406 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08003407
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003408 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003409 return vma;
3410}
3411
Chris Wilson058d88c2016-08-15 10:49:06 +01003412static inline bool vma_matches(struct i915_vma *vma,
3413 struct i915_address_space *vm,
3414 const struct i915_ggtt_view *view)
3415{
3416 if (vma->vm != vm)
3417 return false;
3418
3419 if (!i915_vma_is_ggtt(vma))
3420 return true;
3421
3422 if (!view)
3423 return vma->ggtt_view.type == 0;
3424
3425 if (vma->ggtt_view.type != view->type)
3426 return false;
3427
3428 return memcmp(&vma->ggtt_view.params,
3429 &view->params,
3430 sizeof(view->params)) == 0;
3431}
3432
Ben Widawsky6f65e292013-12-06 14:10:56 -08003433struct i915_vma *
Chris Wilson81a8aa42016-08-15 10:48:48 +01003434i915_vma_create(struct drm_i915_gem_object *obj,
3435 struct i915_address_space *vm,
3436 const struct i915_ggtt_view *view)
3437{
3438 GEM_BUG_ON(view && !i915_is_ggtt(vm));
Chris Wilson058d88c2016-08-15 10:49:06 +01003439 GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
Chris Wilson81a8aa42016-08-15 10:48:48 +01003440
Chris Wilson058d88c2016-08-15 10:49:06 +01003441 return __i915_vma_create(obj, vm, view);
3442}
3443
3444struct i915_vma *
3445i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3446 struct i915_address_space *vm,
3447 const struct i915_ggtt_view *view)
3448{
3449 struct i915_vma *vma;
3450
3451 list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
3452 if (vma_matches(vma, vm, view))
3453 return vma;
3454
3455 return NULL;
Chris Wilson81a8aa42016-08-15 10:48:48 +01003456}
3457
3458struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003459i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003460 struct i915_address_space *vm,
3461 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003462{
3463 struct i915_vma *vma;
3464
Chris Wilson058d88c2016-08-15 10:49:06 +01003465 GEM_BUG_ON(view && !i915_is_ggtt(vm));
3466
3467 vma = i915_gem_obj_to_vma(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003468 if (!vma)
Chris Wilson058d88c2016-08-15 10:49:06 +01003469 vma = __i915_vma_create(obj, vm, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003470
Chris Wilson3272db52016-08-04 16:32:32 +01003471 GEM_BUG_ON(i915_vma_is_closed(vma));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003472 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003473}
3474
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003475static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003476rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003477 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003478 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003479 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003480{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003481 unsigned int column, row;
3482 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003483
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003484 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003485 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003486 for (row = 0; row < height; row++) {
3487 st->nents++;
3488 /* We don't need the pages, but need to initialize
3489 * the entries so the sg list can be happily traversed.
3490 * The only thing we need are DMA addresses.
3491 */
3492 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003493 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003494 sg_dma_len(sg) = PAGE_SIZE;
3495 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003496 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003497 }
3498 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003499
3500 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003501}
3502
3503static struct sg_table *
Ville Syrjälä6687c902015-09-15 13:16:41 +03003504intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003505 struct drm_i915_gem_object *obj)
3506{
Dave Gordon85d12252016-05-20 11:54:06 +01003507 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003508 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003509 struct sgt_iter sgt_iter;
3510 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003511 unsigned long i;
3512 dma_addr_t *page_addr_list;
3513 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003514 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003515 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003516
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003517 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003518 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003519 sizeof(dma_addr_t),
3520 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003521 if (!page_addr_list)
3522 return ERR_PTR(ret);
3523
3524 /* Allocate target SG list. */
3525 st = kmalloc(sizeof(*st), GFP_KERNEL);
3526 if (!st)
3527 goto err_st_alloc;
3528
Ville Syrjälä6687c902015-09-15 13:16:41 +03003529 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003530 if (ret)
3531 goto err_sg_alloc;
3532
3533 /* Populate source page list from the object. */
3534 i = 0;
Dave Gordon85d12252016-05-20 11:54:06 +01003535 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3536 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003537
Dave Gordon85d12252016-05-20 11:54:06 +01003538 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003539 st->nents = 0;
3540 sg = st->sgl;
3541
Ville Syrjälä6687c902015-09-15 13:16:41 +03003542 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3543 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3544 rot_info->plane[i].width, rot_info->plane[i].height,
3545 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003546 }
3547
Ville Syrjälä6687c902015-09-15 13:16:41 +03003548 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3549 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003550
3551 drm_free_large(page_addr_list);
3552
3553 return st;
3554
3555err_sg_alloc:
3556 kfree(st);
3557err_st_alloc:
3558 drm_free_large(page_addr_list);
3559
Ville Syrjälä6687c902015-09-15 13:16:41 +03003560 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3561 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3562
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003563 return ERR_PTR(ret);
3564}
3565
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003566static struct sg_table *
3567intel_partial_pages(const struct i915_ggtt_view *view,
3568 struct drm_i915_gem_object *obj)
3569{
3570 struct sg_table *st;
3571 struct scatterlist *sg;
3572 struct sg_page_iter obj_sg_iter;
3573 int ret = -ENOMEM;
3574
3575 st = kmalloc(sizeof(*st), GFP_KERNEL);
3576 if (!st)
3577 goto err_st_alloc;
3578
3579 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3580 if (ret)
3581 goto err_sg_alloc;
3582
3583 sg = st->sgl;
3584 st->nents = 0;
3585 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3586 view->params.partial.offset)
3587 {
3588 if (st->nents >= view->params.partial.size)
3589 break;
3590
3591 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3592 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3593 sg_dma_len(sg) = PAGE_SIZE;
3594
3595 sg = sg_next(sg);
3596 st->nents++;
3597 }
3598
3599 return st;
3600
3601err_sg_alloc:
3602 kfree(st);
3603err_st_alloc:
3604 return ERR_PTR(ret);
3605}
3606
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003607static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003608i915_get_ggtt_vma_pages(struct i915_vma *vma)
3609{
3610 int ret = 0;
3611
Chris Wilson247177d2016-08-15 10:48:47 +01003612 if (vma->pages)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003613 return 0;
3614
3615 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003616 vma->pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003617 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
Chris Wilson247177d2016-08-15 10:48:47 +01003618 vma->pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003619 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003620 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003621 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003622 else
3623 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3624 vma->ggtt_view.type);
3625
Chris Wilson247177d2016-08-15 10:48:47 +01003626 if (!vma->pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003627 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003628 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003629 ret = -EINVAL;
Chris Wilson247177d2016-08-15 10:48:47 +01003630 } else if (IS_ERR(vma->pages)) {
3631 ret = PTR_ERR(vma->pages);
3632 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003633 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3634 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003635 }
3636
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003637 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003638}
3639
3640/**
3641 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3642 * @vma: VMA to map
3643 * @cache_level: mapping cache level
3644 * @flags: flags like global or local mapping
3645 *
3646 * DMA addresses are taken from the scatter-gather table of this object (or of
3647 * this VMA in case of non-default GGTT views) and PTE entries set up.
3648 * Note that DMA addresses are also the only part of the SG table we care about.
3649 */
3650int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3651 u32 flags)
3652{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003653 u32 bind_flags;
Chris Wilson3272db52016-08-04 16:32:32 +01003654 u32 vma_flags;
3655 int ret;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003656
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003657 if (WARN_ON(flags == 0))
3658 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003659
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003660 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003661 if (flags & PIN_GLOBAL)
Chris Wilson3272db52016-08-04 16:32:32 +01003662 bind_flags |= I915_VMA_GLOBAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003663 if (flags & PIN_USER)
Chris Wilson3272db52016-08-04 16:32:32 +01003664 bind_flags |= I915_VMA_LOCAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003665
Chris Wilson3272db52016-08-04 16:32:32 +01003666 vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Daniel Vetter08755462015-04-20 09:04:05 -07003667 if (flags & PIN_UPDATE)
Chris Wilson3272db52016-08-04 16:32:32 +01003668 bind_flags |= vma_flags;
Daniel Vetter08755462015-04-20 09:04:05 -07003669 else
Chris Wilson3272db52016-08-04 16:32:32 +01003670 bind_flags &= ~vma_flags;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003671 if (bind_flags == 0)
3672 return 0;
3673
Chris Wilson3272db52016-08-04 16:32:32 +01003674 if (vma_flags == 0 && vma->vm->allocate_va_range) {
Chris Wilson596c5922016-02-26 11:03:20 +00003675 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003676 ret = vma->vm->allocate_va_range(vma->vm,
3677 vma->node.start,
3678 vma->node.size);
3679 if (ret)
3680 return ret;
3681 }
3682
3683 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003684 if (ret)
3685 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003686
Chris Wilson3272db52016-08-04 16:32:32 +01003687 vma->flags |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003688 return 0;
3689}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003690
Chris Wilson8ef85612016-04-28 09:56:39 +01003691void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3692{
3693 void __iomem *ptr;
3694
Chris Wilsone5cdb222016-08-15 10:48:56 +01003695 /* Access through the GTT requires the device to be awake. */
3696 assert_rpm_wakelock_held(to_i915(vma->vm->dev));
3697
Chris Wilson8ef85612016-04-28 09:56:39 +01003698 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson05a20d02016-08-18 17:16:55 +01003699 if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
Chris Wilson406ea8d2016-07-20 13:31:55 +01003700 return IO_ERR_PTR(-ENODEV);
Chris Wilson8ef85612016-04-28 09:56:39 +01003701
Chris Wilson3272db52016-08-04 16:32:32 +01003702 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
3703 GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
Chris Wilson8ef85612016-04-28 09:56:39 +01003704
3705 ptr = vma->iomap;
3706 if (ptr == NULL) {
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003707 ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
Chris Wilson8ef85612016-04-28 09:56:39 +01003708 vma->node.start,
3709 vma->node.size);
3710 if (ptr == NULL)
Chris Wilson406ea8d2016-07-20 13:31:55 +01003711 return IO_ERR_PTR(-ENOMEM);
Chris Wilson8ef85612016-04-28 09:56:39 +01003712
3713 vma->iomap = ptr;
3714 }
3715
Chris Wilson20dfbde2016-08-04 16:32:30 +01003716 __i915_vma_pin(vma);
Chris Wilson8ef85612016-04-28 09:56:39 +01003717 return ptr;
3718}
Chris Wilson19880c42016-08-15 10:49:05 +01003719
3720void i915_vma_unpin_and_release(struct i915_vma **p_vma)
3721{
3722 struct i915_vma *vma;
3723
3724 vma = fetch_and_zero(p_vma);
3725 if (!vma)
3726 return;
3727
3728 i915_vma_unpin(vma);
3729 i915_vma_put(vma);
3730}