blob: a93339f5178f2eff247144eb9244c077225094bc [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f82017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Daniel Borkmannd2852a22017-02-21 16:09:33 +010019 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070020 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080021 select ARCH_HAS_STRICT_KERNEL_RWX
22 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010023 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070024 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010025 select ARCH_INLINE_READ_LOCK if !PREEMPT
26 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
27 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
29 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
30 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
33 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
34 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
37 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
38 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010041 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010042 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010043 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020044 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070045 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000046 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000047 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080048 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000049 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000050 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000051 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010052 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050053 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010054 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050055 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010056 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010057 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000058 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070059 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000060 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000061 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010062 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080063 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070064 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010065 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010067 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000068 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070069 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010070 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010071 select GENERIC_IRQ_PROBE
72 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010073 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010074 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070075 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000077 select GENERIC_STRNCPY_FROM_USER
78 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010080 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080082 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010083 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010084 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010085 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010086 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080087 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080088 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000089 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080090 select HAVE_ARCH_MMAP_RND_BITS
91 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000092 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070094 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010095 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -070096 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020097 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010098 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010099 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100100 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100101 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700102 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700103 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700104 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +0000106 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100107 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000108 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100109 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900110 select HAVE_FUNCTION_TRACER
111 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200112 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100113 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000115 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700117 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700118 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000119 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100121 select HAVE_PERF_REGS
122 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400123 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700124 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100125 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400126 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900127 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100128 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100129 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200130 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100131 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100132 select NO_BOOTMEM
133 select OF
134 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100135 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200136 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000137 select POWER_RESET
138 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700139 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700141 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000142 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100143 help
144 ARM 64-bit (AArch64) Linux support.
145
146config 64BIT
147 def_bool y
148
149config ARCH_PHYS_ADDR_T_64BIT
150 def_bool y
151
152config MMU
153 def_bool y
154
Mark Rutland030c4d22016-05-31 15:57:59 +0100155config ARM64_PAGE_SHIFT
156 int
157 default 16 if ARM64_64K_PAGES
158 default 14 if ARM64_16K_PAGES
159 default 12
160
161config ARM64_CONT_SHIFT
162 int
163 default 5 if ARM64_64K_PAGES
164 default 7 if ARM64_16K_PAGES
165 default 4
166
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800167config ARCH_MMAP_RND_BITS_MIN
168 default 14 if ARM64_64K_PAGES
169 default 16 if ARM64_16K_PAGES
170 default 18
171
172# max bits determined by the following formula:
173# VA_BITS - PAGE_SHIFT - 3
174config ARCH_MMAP_RND_BITS_MAX
175 default 19 if ARM64_VA_BITS=36
176 default 24 if ARM64_VA_BITS=39
177 default 27 if ARM64_VA_BITS=42
178 default 30 if ARM64_VA_BITS=47
179 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
180 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
181 default 33 if ARM64_VA_BITS=48
182 default 14 if ARM64_64K_PAGES
183 default 16 if ARM64_16K_PAGES
184 default 18
185
186config ARCH_MMAP_RND_COMPAT_BITS_MIN
187 default 7 if ARM64_64K_PAGES
188 default 9 if ARM64_16K_PAGES
189 default 11
190
191config ARCH_MMAP_RND_COMPAT_BITS_MAX
192 default 16
193
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700194config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100195 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196
197config STACKTRACE_SUPPORT
198 def_bool y
199
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100200config ILLEGAL_POINTER_VALUE
201 hex
202 default 0xdead000000000000
203
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100204config LOCKDEP_SUPPORT
205 def_bool y
206
207config TRACE_IRQFLAGS_SUPPORT
208 def_bool y
209
Will Deaconc209f792014-03-14 17:47:05 +0000210config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100211 def_bool y
212
Dave P Martin9fb74102015-07-24 16:37:48 +0100213config GENERIC_BUG
214 def_bool y
215 depends on BUG
216
217config GENERIC_BUG_RELATIVE_POINTERS
218 def_bool y
219 depends on GENERIC_BUG
220
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100221config GENERIC_HWEIGHT
222 def_bool y
223
224config GENERIC_CSUM
225 def_bool y
226
227config GENERIC_CALIBRATE_DELAY
228 def_bool y
229
Catalin Marinas19e76402014-02-27 12:09:22 +0000230config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100231 def_bool y
232
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300233config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700234 def_bool y
235
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100236config ARCH_DMA_ADDR_T_64BIT
237 def_bool y
238
239config NEED_DMA_MAP_STATE
240 def_bool y
241
242config NEED_SG_DMA_LENGTH
243 def_bool y
244
Will Deacon4b3dc962015-05-29 18:28:44 +0100245config SMP
246 def_bool y
247
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100248config SWIOTLB
249 def_bool y
250
251config IOMMU_HELPER
252 def_bool SWIOTLB
253
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100254config KERNEL_MODE_NEON
255 def_bool y
256
Rob Herring92cc15f2014-04-18 17:19:59 -0500257config FIX_EARLYCON_MEM
258 def_bool y
259
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700260config PGTABLE_LEVELS
261 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100262 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700263 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
264 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
265 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100266 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
267 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700268
Pratyush Anand9842cea2016-11-02 14:40:46 +0530269config ARCH_SUPPORTS_UPROBES
270 def_bool y
271
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200272config ARCH_PROC_KCORE_TEXT
273 def_bool y
274
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100275source "init/Kconfig"
276
277source "kernel/Kconfig.freezer"
278
Olof Johansson6a377492015-07-20 12:09:16 -0700279source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100280
281menu "Bus support"
282
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100283config PCI
284 bool "PCI support"
285 help
286 This feature enables support for PCI bus system. If you say Y
287 here, the kernel will include drivers and infrastructure code
288 to support PCI bus devices.
289
290config PCI_DOMAINS
291 def_bool PCI
292
293config PCI_DOMAINS_GENERIC
294 def_bool PCI
295
296config PCI_SYSCALL
297 def_bool PCI
298
299source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100300
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100301endmenu
302
303menu "Kernel Features"
304
Andre Przywarac0a01b82014-11-14 15:54:12 +0000305menu "ARM errata workarounds via the alternatives framework"
306
307config ARM64_ERRATUM_826319
308 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
309 default y
310 help
311 This option adds an alternative code sequence to work around ARM
312 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
313 AXI master interface and an L2 cache.
314
315 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
316 and is unable to accept a certain write via this interface, it will
317 not progress on read data presented on the read data channel and the
318 system can deadlock.
319
320 The workaround promotes data cache clean instructions to
321 data cache clean-and-invalidate.
322 Please note that this does not necessarily enable the workaround,
323 as it depends on the alternative framework, which will only patch
324 the kernel if an affected CPU is detected.
325
326 If unsure, say Y.
327
328config ARM64_ERRATUM_827319
329 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
330 default y
331 help
332 This option adds an alternative code sequence to work around ARM
333 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
334 master interface and an L2 cache.
335
336 Under certain conditions this erratum can cause a clean line eviction
337 to occur at the same time as another transaction to the same address
338 on the AMBA 5 CHI interface, which can cause data corruption if the
339 interconnect reorders the two transactions.
340
341 The workaround promotes data cache clean instructions to
342 data cache clean-and-invalidate.
343 Please note that this does not necessarily enable the workaround,
344 as it depends on the alternative framework, which will only patch
345 the kernel if an affected CPU is detected.
346
347 If unsure, say Y.
348
349config ARM64_ERRATUM_824069
350 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
351 default y
352 help
353 This option adds an alternative code sequence to work around ARM
354 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
355 to a coherent interconnect.
356
357 If a Cortex-A53 processor is executing a store or prefetch for
358 write instruction at the same time as a processor in another
359 cluster is executing a cache maintenance operation to the same
360 address, then this erratum might cause a clean cache line to be
361 incorrectly marked as dirty.
362
363 The workaround promotes data cache clean instructions to
364 data cache clean-and-invalidate.
365 Please note that this option does not necessarily enable the
366 workaround, as it depends on the alternative framework, which will
367 only patch the kernel if an affected CPU is detected.
368
369 If unsure, say Y.
370
371config ARM64_ERRATUM_819472
372 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
373 default y
374 help
375 This option adds an alternative code sequence to work around ARM
376 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
377 present when it is connected to a coherent interconnect.
378
379 If the processor is executing a load and store exclusive sequence at
380 the same time as a processor in another cluster is executing a cache
381 maintenance operation to the same address, then this erratum might
382 cause data corruption.
383
384 The workaround promotes data cache clean instructions to
385 data cache clean-and-invalidate.
386 Please note that this does not necessarily enable the workaround,
387 as it depends on the alternative framework, which will only patch
388 the kernel if an affected CPU is detected.
389
390 If unsure, say Y.
391
392config ARM64_ERRATUM_832075
393 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
394 default y
395 help
396 This option adds an alternative code sequence to work around ARM
397 erratum 832075 on Cortex-A57 parts up to r1p2.
398
399 Affected Cortex-A57 parts might deadlock when exclusive load/store
400 instructions to Write-Back memory are mixed with Device loads.
401
402 The workaround is to promote device loads to use Load-Acquire
403 semantics.
404 Please note that this does not necessarily enable the workaround,
405 as it depends on the alternative framework, which will only patch
406 the kernel if an affected CPU is detected.
407
408 If unsure, say Y.
409
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000410config ARM64_ERRATUM_834220
411 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
412 depends on KVM
413 default y
414 help
415 This option adds an alternative code sequence to work around ARM
416 erratum 834220 on Cortex-A57 parts up to r1p2.
417
418 Affected Cortex-A57 parts might report a Stage 2 translation
419 fault as the result of a Stage 1 fault for load crossing a
420 page boundary when there is a permission or device memory
421 alignment fault at Stage 1 and a translation fault at Stage 2.
422
423 The workaround is to verify that the Stage 1 translation
424 doesn't generate a fault before handling the Stage 2 fault.
425 Please note that this does not necessarily enable the workaround,
426 as it depends on the alternative framework, which will only patch
427 the kernel if an affected CPU is detected.
428
429 If unsure, say Y.
430
Will Deacon905e8c52015-03-23 19:07:02 +0000431config ARM64_ERRATUM_845719
432 bool "Cortex-A53: 845719: a load might read incorrect data"
433 depends on COMPAT
434 default y
435 help
436 This option adds an alternative code sequence to work around ARM
437 erratum 845719 on Cortex-A53 parts up to r0p4.
438
439 When running a compat (AArch32) userspace on an affected Cortex-A53
440 part, a load at EL0 from a virtual address that matches the bottom 32
441 bits of the virtual address used by a recent load at (AArch64) EL1
442 might return incorrect data.
443
444 The workaround is to write the contextidr_el1 register on exception
445 return to a 32-bit task.
446 Please note that this does not necessarily enable the workaround,
447 as it depends on the alternative framework, which will only patch
448 the kernel if an affected CPU is detected.
449
450 If unsure, say Y.
451
Will Deacondf057cc2015-03-17 12:15:02 +0000452config ARM64_ERRATUM_843419
453 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000454 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100455 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000456 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100457 This option links the kernel with '--fix-cortex-a53-843419' and
458 builds modules using the large memory model in order to avoid the use
459 of the ADRP instruction, which can cause a subsequent memory access
460 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000461
462 If unsure, say Y.
463
Robert Richter94100972015-09-21 22:58:38 +0200464config CAVIUM_ERRATUM_22375
465 bool "Cavium erratum 22375, 24313"
466 default y
467 help
468 Enable workaround for erratum 22375, 24313.
469
470 This implements two gicv3-its errata workarounds for ThunderX. Both
471 with small impact affecting only ITS table allocation.
472
473 erratum 22375: only alloc 8MB table size
474 erratum 24313: ignore memory access type
475
476 The fixes are in ITS initialization and basically ignore memory access
477 type and table size provided by the TYPER and BASER registers.
478
479 If unsure, say Y.
480
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200481config CAVIUM_ERRATUM_23144
482 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
483 depends on NUMA
484 default y
485 help
486 ITS SYNC command hang for cross node io and collections/cpu mapping.
487
488 If unsure, say Y.
489
Robert Richter6d4e11c2015-09-21 22:58:35 +0200490config CAVIUM_ERRATUM_23154
491 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
492 default y
493 help
494 The gicv3 of ThunderX requires a modified version for
495 reading the IAR status to ensure data synchronization
496 (access to icc_iar1_el1 is not sync'ed before and after).
497
498 If unsure, say Y.
499
Andrew Pinski104a0c02016-02-24 17:44:57 -0800500config CAVIUM_ERRATUM_27456
501 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
502 default y
503 help
504 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
505 instructions may cause the icache to become corrupted if it
506 contains data for a non-current ASID. The fix is to
507 invalidate the icache when changing the mm context.
508
509 If unsure, say Y.
510
David Daney690a3412017-06-09 12:49:48 +0100511config CAVIUM_ERRATUM_30115
512 bool "Cavium erratum 30115: Guest may disable interrupts in host"
513 default y
514 help
515 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
516 1.2, and T83 Pass 1.0, KVM guest execution may disable
517 interrupts in host. Trapping both GICv3 group-0 and group-1
518 accesses sidesteps the issue.
519
520 If unsure, say Y.
521
Christopher Covington38fd94b2017-02-08 15:08:37 -0500522config QCOM_FALKOR_ERRATUM_1003
523 bool "Falkor E1003: Incorrect translation due to ASID change"
524 default y
525 select ARM64_PAN if ARM64_SW_TTBR0_PAN
526 help
527 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
528 and BADDR are changed together in TTBRx_EL1. The workaround for this
529 issue is to use a reserved ASID in cpu_do_switch_mm() before
530 switching to the new ASID. Saying Y here selects ARM64_PAN if
531 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
532 maintaining the E1003 workaround in the software PAN emulation code
533 would be an unnecessary complication. The affected Falkor v1 CPU
534 implements ARMv8.1 hardware PAN support and using hardware PAN
535 support versus software PAN emulation is mutually exclusive at
536 runtime.
537
538 If unsure, say Y.
539
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500540config QCOM_FALKOR_ERRATUM_1009
541 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
542 default y
543 help
544 On Falkor v1, the CPU may prematurely complete a DSB following a
545 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
546 one more time to fix the issue.
547
548 If unsure, say Y.
549
Shanker Donthineni90922a22017-03-07 08:20:38 -0600550config QCOM_QDF2400_ERRATUM_0065
551 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
552 default y
553 help
554 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
555 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
556 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
557
558 If unsure, say Y.
559
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100560
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100561config SOCIONEXT_SYNQUACER_PREITS
562 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
563 default y
564 help
565 Socionext Synquacer SoCs implement a separate h/w block to generate
566 MSI doorbell writes with non-zero values for the device ID.
567
568 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100569
570config HISILICON_ERRATUM_161600802
571 bool "Hip07 161600802: Erroneous redistributor VLPI base"
572 default y
573 help
574 The HiSilicon Hip07 SoC usees the wrong redistributor base
575 when issued ITS commands such as VMOVP and VMAPP, and requires
576 a 128kB offset to be applied to the target address in this commands.
577
578 If unsure, say Y.
Andre Przywarac0a01b82014-11-14 15:54:12 +0000579endmenu
580
581
Jungseok Leee41ceed2014-05-12 10:40:38 +0100582choice
583 prompt "Page size"
584 default ARM64_4K_PAGES
585 help
586 Page size (translation granule) configuration.
587
588config ARM64_4K_PAGES
589 bool "4KB"
590 help
591 This feature enables 4KB pages support.
592
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100593config ARM64_16K_PAGES
594 bool "16KB"
595 help
596 The system will use 16KB pages support. AArch32 emulation
597 requires applications compiled with 16K (or a multiple of 16K)
598 aligned segments.
599
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100600config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100601 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100602 help
603 This feature enables 64KB pages support (4KB by default)
604 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100605 look-up. AArch32 emulation requires applications compiled
606 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100607
Jungseok Leee41ceed2014-05-12 10:40:38 +0100608endchoice
609
610choice
611 prompt "Virtual address space size"
612 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100613 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100614 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
615 help
616 Allows choosing one of multiple possible virtual address
617 space sizes. The level of translation table is determined by
618 a combination of page size and virtual address space size.
619
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100620config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100621 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100622 depends on ARM64_16K_PAGES
623
Jungseok Leee41ceed2014-05-12 10:40:38 +0100624config ARM64_VA_BITS_39
625 bool "39-bit"
626 depends on ARM64_4K_PAGES
627
628config ARM64_VA_BITS_42
629 bool "42-bit"
630 depends on ARM64_64K_PAGES
631
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100632config ARM64_VA_BITS_47
633 bool "47-bit"
634 depends on ARM64_16K_PAGES
635
Jungseok Leec79b9542014-05-12 18:40:51 +0900636config ARM64_VA_BITS_48
637 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900638
Jungseok Leee41ceed2014-05-12 10:40:38 +0100639endchoice
640
641config ARM64_VA_BITS
642 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100643 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100644 default 39 if ARM64_VA_BITS_39
645 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100646 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900647 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100648
Will Deacona8720132013-10-11 14:52:19 +0100649config CPU_BIG_ENDIAN
650 bool "Build big-endian kernel"
651 help
652 Say Y if you plan on running a kernel in big-endian mode.
653
Mark Brownf6e763b2014-03-04 07:51:17 +0000654config SCHED_MC
655 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000656 help
657 Multi-core scheduler support improves the CPU scheduler's decision
658 making when dealing with multi-core CPU chips at a cost of slightly
659 increased overhead in some places. If unsure say N here.
660
661config SCHED_SMT
662 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000663 help
664 Improves the CPU scheduler's decision making when dealing with
665 MultiThreading at a cost of slightly increased overhead in some
666 places. If unsure say N here.
667
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100668config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000669 int "Maximum number of CPUs (2-4096)"
670 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100671 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100672 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100673
Mark Rutland9327e2c2013-10-24 20:30:18 +0100674config HOTPLUG_CPU
675 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800676 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100677 help
678 Say Y here to experiment with turning CPUs off and on. CPUs
679 can be controlled through /sys/devices/system/cpu.
680
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700681# Common NUMA Features
682config NUMA
683 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800684 select ACPI_NUMA if ACPI
685 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700686 help
687 Enable NUMA (Non Uniform Memory Access) support.
688
689 The kernel will try to allocate memory used by a CPU on the
690 local memory of the CPU and add some more
691 NUMA awareness to the kernel.
692
693config NODES_SHIFT
694 int "Maximum NUMA Nodes (as a power of 2)"
695 range 1 10
696 default "2"
697 depends on NEED_MULTIPLE_NODES
698 help
699 Specify the maximum number of NUMA Nodes available on the target
700 system. Increases memory reserved to accommodate various tables.
701
702config USE_PERCPU_NUMA_NODE_ID
703 def_bool y
704 depends on NUMA
705
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800706config HAVE_SETUP_PER_CPU_AREA
707 def_bool y
708 depends on NUMA
709
710config NEED_PER_CPU_EMBED_FIRST_CHUNK
711 def_bool y
712 depends on NUMA
713
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000714config HOLES_IN_ZONE
715 def_bool y
716 depends on NUMA
717
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100718source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800719source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100720
Laura Abbott83863f22016-02-05 16:24:47 -0800721config ARCH_SUPPORTS_DEBUG_PAGEALLOC
722 def_bool y
723
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100724config ARCH_HAS_HOLES_MEMORYMODEL
725 def_bool y if SPARSEMEM
726
727config ARCH_SPARSEMEM_ENABLE
728 def_bool y
729 select SPARSEMEM_VMEMMAP_ENABLE
730
731config ARCH_SPARSEMEM_DEFAULT
732 def_bool ARCH_SPARSEMEM_ENABLE
733
734config ARCH_SELECT_MEMORY_MODEL
735 def_bool ARCH_SPARSEMEM_ENABLE
736
737config HAVE_ARCH_PFN_VALID
738 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
739
740config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100741 def_bool y
742 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100743
Steve Capper084bd292013-04-10 13:48:00 +0100744config SYS_SUPPORTS_HUGETLBFS
745 def_bool y
746
Steve Capper084bd292013-04-10 13:48:00 +0100747config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100748 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100749
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100750config ARCH_HAS_CACHE_LINE_SIZE
751 def_bool y
752
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100753source "mm/Kconfig"
754
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000755config SECCOMP
756 bool "Enable seccomp to safely compute untrusted bytecode"
757 ---help---
758 This kernel feature is useful for number crunching applications
759 that may need to compute untrusted bytecode during their
760 execution. By using pipes or other transports made available to
761 the process as file descriptors supporting the read/write
762 syscalls, it's possible to isolate those applications in
763 their own address space using seccomp. Once seccomp is
764 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
765 and the task is only allowed to execute a few safe syscalls
766 defined by each seccomp mode.
767
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000768config PARAVIRT
769 bool "Enable paravirtualization code"
770 help
771 This changes the kernel so it can modify itself when it is run
772 under a hypervisor, potentially improving performance significantly
773 over full virtualization.
774
775config PARAVIRT_TIME_ACCOUNTING
776 bool "Paravirtual steal time accounting"
777 select PARAVIRT
778 default n
779 help
780 Select this option to enable fine granularity task steal time
781 accounting. Time spent executing other tasks in parallel with
782 the current vCPU is discounted from the vCPU power. To account for
783 that, there can be a small performance impact.
784
785 If in doubt, say N here.
786
Geoff Levandd28f6df2016-06-23 17:54:48 +0000787config KEXEC
788 depends on PM_SLEEP_SMP
789 select KEXEC_CORE
790 bool "kexec system call"
791 ---help---
792 kexec is a system call that implements the ability to shutdown your
793 current kernel, and to start another kernel. It is like a reboot
794 but it is independent of the system firmware. And like a reboot
795 you can start any kernel with it, not just Linux.
796
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900797config CRASH_DUMP
798 bool "Build kdump crash kernel"
799 help
800 Generate crash dump after being started by kexec. This should
801 be normally only set in special crash dump kernels which are
802 loaded in the main kernel with kexec-tools into a specially
803 reserved region and then later executed after a crash by
804 kdump/kexec.
805
806 For more details see Documentation/kdump/kdump.txt
807
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000808config XEN_DOM0
809 def_bool y
810 depends on XEN
811
812config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700813 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000814 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000815 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000816 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000817 help
818 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
819
Steve Capperd03bb142013-04-25 15:19:21 +0100820config FORCE_MAX_ZONEORDER
821 int
822 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100823 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100824 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100825 help
826 The kernel memory allocator divides physically contiguous memory
827 blocks into "zones", where each zone is a power of two number of
828 pages. This option selects the largest power of two that the kernel
829 keeps in the memory allocator. If you need to allocate very large
830 blocks of physically contiguous memory, then you may need to
831 increase this value.
832
833 This config option is actually maximum order plus one. For example,
834 a value of 11 means that the largest free memory block is 2^10 pages.
835
836 We make sure that we can allocate upto a HugePage size for each configuration.
837 Hence we have :
838 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
839
840 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
841 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100842
Will Deacon1b907f42014-11-20 16:51:10 +0000843menuconfig ARMV8_DEPRECATED
844 bool "Emulate deprecated/obsolete ARMv8 instructions"
845 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000846 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000847 help
848 Legacy software support may require certain instructions
849 that have been deprecated or obsoleted in the architecture.
850
851 Enable this config to enable selective emulation of these
852 features.
853
854 If unsure, say Y
855
856if ARMV8_DEPRECATED
857
858config SWP_EMULATION
859 bool "Emulate SWP/SWPB instructions"
860 help
861 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
862 they are always undefined. Say Y here to enable software
863 emulation of these instructions for userspace using LDXR/STXR.
864
865 In some older versions of glibc [<=2.8] SWP is used during futex
866 trylock() operations with the assumption that the code will not
867 be preempted. This invalid assumption may be more likely to fail
868 with SWP emulation enabled, leading to deadlock of the user
869 application.
870
871 NOTE: when accessing uncached shared regions, LDXR/STXR rely
872 on an external transaction monitoring block called a global
873 monitor to maintain update atomicity. If your system does not
874 implement a global monitor, this option can cause programs that
875 perform SWP operations to uncached memory to deadlock.
876
877 If unsure, say Y
878
879config CP15_BARRIER_EMULATION
880 bool "Emulate CP15 Barrier instructions"
881 help
882 The CP15 barrier instructions - CP15ISB, CP15DSB, and
883 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
884 strongly recommended to use the ISB, DSB, and DMB
885 instructions instead.
886
887 Say Y here to enable software emulation of these
888 instructions for AArch32 userspace code. When this option is
889 enabled, CP15 barrier usage is traced which can help
890 identify software that needs updating.
891
892 If unsure, say Y
893
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000894config SETEND_EMULATION
895 bool "Emulate SETEND instruction"
896 help
897 The SETEND instruction alters the data-endianness of the
898 AArch32 EL0, and is deprecated in ARMv8.
899
900 Say Y here to enable software emulation of the instruction
901 for AArch32 userspace code.
902
903 Note: All the cpus on the system must have mixed endian support at EL0
904 for this feature to be enabled. If a new CPU - which doesn't support mixed
905 endian - is hotplugged in after this feature has been enabled, there could
906 be unexpected results in the applications.
907
908 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000909endif
910
Catalin Marinasba428222016-07-01 18:25:31 +0100911config ARM64_SW_TTBR0_PAN
912 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
913 help
914 Enabling this option prevents the kernel from accessing
915 user-space memory directly by pointing TTBR0_EL1 to a reserved
916 zeroed area and reserved ASID. The user access routines
917 restore the valid TTBR0_EL1 temporarily.
918
Will Deacon0e4a0702015-07-27 15:54:13 +0100919menu "ARMv8.1 architectural features"
920
921config ARM64_HW_AFDBM
922 bool "Support for hardware updates of the Access and Dirty page flags"
923 default y
924 help
925 The ARMv8.1 architecture extensions introduce support for
926 hardware updates of the access and dirty information in page
927 table entries. When enabled in TCR_EL1 (HA and HD bits) on
928 capable processors, accesses to pages with PTE_AF cleared will
929 set this bit instead of raising an access flag fault.
930 Similarly, writes to read-only pages with the DBM bit set will
931 clear the read-only bit (AP[2]) instead of raising a
932 permission fault.
933
934 Kernels built with this configuration option enabled continue
935 to work on pre-ARMv8.1 hardware and the performance impact is
936 minimal. If unsure, say Y.
937
938config ARM64_PAN
939 bool "Enable support for Privileged Access Never (PAN)"
940 default y
941 help
942 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
943 prevents the kernel or hypervisor from accessing user-space (EL0)
944 memory directly.
945
946 Choosing this option will cause any unprotected (not using
947 copy_to_user et al) memory access to fail with a permission fault.
948
949 The feature is detected at runtime, and will remain as a 'nop'
950 instruction if the cpu does not implement the feature.
951
952config ARM64_LSE_ATOMICS
953 bool "Atomic instructions"
954 help
955 As part of the Large System Extensions, ARMv8.1 introduces new
956 atomic instructions that are designed specifically to scale in
957 very large systems.
958
959 Say Y here to make use of these instructions for the in-kernel
960 atomic routines. This incurs a small overhead on CPUs that do
961 not support these instructions and requires the kernel to be
962 built with binutils >= 2.25.
963
Marc Zyngier1f364c82014-02-19 09:33:14 +0000964config ARM64_VHE
965 bool "Enable support for Virtualization Host Extensions (VHE)"
966 default y
967 help
968 Virtualization Host Extensions (VHE) allow the kernel to run
969 directly at EL2 (instead of EL1) on processors that support
970 it. This leads to better performance for KVM, as they reduce
971 the cost of the world switch.
972
973 Selecting this option allows the VHE feature to be detected
974 at runtime, and does not affect processors that do not
975 implement this feature.
976
Will Deacon0e4a0702015-07-27 15:54:13 +0100977endmenu
978
Will Deaconf9933182016-02-26 16:30:14 +0000979menu "ARMv8.2 architectural features"
980
James Morse57f49592016-02-05 14:58:48 +0000981config ARM64_UAO
982 bool "Enable support for User Access Override (UAO)"
983 default y
984 help
985 User Access Override (UAO; part of the ARMv8.2 Extensions)
986 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +0900987 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +0000988
989 This option changes get_user() and friends to use the 'unprivileged'
990 variant of the load/store instructions. This ensures that user-space
991 really did have access to the supplied memory. When addr_limit is
992 set to kernel memory the UAO bit will be set, allowing privileged
993 access to kernel memory.
994
995 Choosing this option will cause copy_to_user() et al to use user-space
996 memory permissions.
997
998 The feature is detected at runtime, the kernel will use the
999 regular load/store instructions if the cpu does not implement the
1000 feature.
1001
Robin Murphyd50e0712017-07-25 11:55:42 +01001002config ARM64_PMEM
1003 bool "Enable support for persistent memory"
1004 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001005 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001006 help
1007 Say Y to enable support for the persistent memory API based on the
1008 ARMv8.2 DCPoP feature.
1009
1010 The feature is detected at runtime, and the kernel will use DC CVAC
1011 operations if DC CVAP is not supported (following the behaviour of
1012 DC CVAP itself if the system does not define a point of persistence).
1013
Will Deaconf9933182016-02-26 16:30:14 +00001014endmenu
1015
Dave Martinddd25ad2017-10-31 15:51:02 +00001016config ARM64_SVE
1017 bool "ARM Scalable Vector Extension support"
1018 default y
1019 help
1020 The Scalable Vector Extension (SVE) is an extension to the AArch64
1021 execution state which complements and extends the SIMD functionality
1022 of the base architecture to support much larger vectors and to enable
1023 additional vectorisation opportunities.
1024
1025 To enable use of this extension on CPUs that implement it, say Y.
1026
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001027config ARM64_MODULE_CMODEL_LARGE
1028 bool
1029
1030config ARM64_MODULE_PLTS
1031 bool
1032 select ARM64_MODULE_CMODEL_LARGE
1033 select HAVE_MOD_ARCH_SPECIFIC
1034
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001035config RELOCATABLE
1036 bool
1037 help
1038 This builds the kernel as a Position Independent Executable (PIE),
1039 which retains all relocation metadata required to relocate the
1040 kernel binary at runtime to a different virtual address than the
1041 address it was linked at.
1042 Since AArch64 uses the RELA relocation format, this requires a
1043 relocation pass at runtime even if the kernel is loaded at the
1044 same address it was linked at.
1045
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001046config RANDOMIZE_BASE
1047 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001048 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001049 select RELOCATABLE
1050 help
1051 Randomizes the virtual address at which the kernel image is
1052 loaded, as a security feature that deters exploit attempts
1053 relying on knowledge of the location of kernel internals.
1054
1055 It is the bootloader's job to provide entropy, by passing a
1056 random u64 value in /chosen/kaslr-seed at kernel entry.
1057
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001058 When booting via the UEFI stub, it will invoke the firmware's
1059 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1060 to the kernel proper. In addition, it will randomise the physical
1061 location of the kernel Image as well.
1062
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001063 If unsure, say N.
1064
1065config RANDOMIZE_MODULE_REGION_FULL
1066 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001067 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001068 default y
1069 help
1070 Randomizes the location of the module region without considering the
1071 location of the core kernel. This way, it is impossible for modules
1072 to leak information about the location of core kernel data structures
1073 but it does imply that function calls between modules and the core
1074 kernel will need to be resolved via veneers in the module PLT.
1075
1076 When this option is not set, the module region will be randomized over
1077 a limited range that contains the [_stext, _etext] interval of the
1078 core kernel, so branch relocations are always in range.
1079
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001080endmenu
1081
1082menu "Boot options"
1083
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001084config ARM64_ACPI_PARKING_PROTOCOL
1085 bool "Enable support for the ARM64 ACPI parking protocol"
1086 depends on ACPI
1087 help
1088 Enable support for the ARM64 ACPI parking protocol. If disabled
1089 the kernel will not allow booting through the ARM64 ACPI parking
1090 protocol even if the corresponding data is present in the ACPI
1091 MADT table.
1092
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001093config CMDLINE
1094 string "Default kernel command string"
1095 default ""
1096 help
1097 Provide a set of default command-line options at build time by
1098 entering them here. As a minimum, you should specify the the
1099 root device (e.g. root=/dev/nfs).
1100
1101config CMDLINE_FORCE
1102 bool "Always use the default kernel command string"
1103 help
1104 Always use the default kernel command string, even if the boot
1105 loader passes other arguments to the kernel.
1106 This is useful if you cannot or don't want to change the
1107 command-line options your boot loader passes to the kernel.
1108
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001109config EFI_STUB
1110 bool
1111
Mark Salterf84d0272014-04-15 21:59:30 -04001112config EFI
1113 bool "UEFI runtime support"
1114 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001115 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001116 select LIBFDT
1117 select UCS2_STRING
1118 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001119 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001120 select EFI_STUB
1121 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001122 default y
1123 help
1124 This option provides support for runtime services provided
1125 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001126 clock, and platform reset). A UEFI stub is also provided to
1127 allow the kernel to be booted as an EFI application. This
1128 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001129
Yi Lid1ae8c02014-10-04 23:46:43 +08001130config DMI
1131 bool "Enable support for SMBIOS (DMI) tables"
1132 depends on EFI
1133 default y
1134 help
1135 This enables SMBIOS/DMI feature for systems.
1136
1137 This option is only useful on systems that have UEFI firmware.
1138 However, even with this option, the resultant kernel should
1139 continue to boot on existing non-UEFI platforms.
1140
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001141endmenu
1142
1143menu "Userspace binary formats"
1144
1145source "fs/Kconfig.binfmt"
1146
1147config COMPAT
1148 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001149 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001150 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001151 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001152 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001153 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001154 help
1155 This option enables support for a 32-bit EL0 running under a 64-bit
1156 kernel at EL1. AArch32-specific components such as system calls,
1157 the user helper functions, VFP support and the ptrace interface are
1158 handled appropriately by the kernel.
1159
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001160 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1161 that you will only be able to execute AArch32 binaries that were compiled
1162 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001163
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001164 If you want to execute 32-bit userspace applications, say Y.
1165
1166config SYSVIPC_COMPAT
1167 def_bool y
1168 depends on COMPAT && SYSVIPC
1169
1170endmenu
1171
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001172menu "Power management options"
1173
1174source "kernel/power/Kconfig"
1175
James Morse82869ac2016-04-27 17:47:12 +01001176config ARCH_HIBERNATION_POSSIBLE
1177 def_bool y
1178 depends on CPU_PM
1179
1180config ARCH_HIBERNATION_HEADER
1181 def_bool y
1182 depends on HIBERNATION
1183
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001184config ARCH_SUSPEND_POSSIBLE
1185 def_bool y
1186
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001187endmenu
1188
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001189menu "CPU Power Management"
1190
1191source "drivers/cpuidle/Kconfig"
1192
Rob Herring52e7e812014-02-24 11:27:57 +09001193source "drivers/cpufreq/Kconfig"
1194
1195endmenu
1196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001197source "net/Kconfig"
1198
1199source "drivers/Kconfig"
1200
Mark Salterf84d0272014-04-15 21:59:30 -04001201source "drivers/firmware/Kconfig"
1202
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001203source "drivers/acpi/Kconfig"
1204
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001205source "fs/Kconfig"
1206
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001207source "arch/arm64/kvm/Kconfig"
1208
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001209source "arch/arm64/Kconfig.debug"
1210
1211source "security/Kconfig"
1212
1213source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001214if CRYPTO
1215source "arch/arm64/crypto/Kconfig"
1216endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001217
1218source "lib/Kconfig"