blob: aa94110f0be42fe999ff540272baa843440c9fd9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
31#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +080034#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drm.h"
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080052
Jesse Barnes79e53942008-11-07 14:24:08 -080053
Chris Wilson2e88e402010-08-07 11:01:27 +010054static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080055 "NTSC_M" , "NTSC_J" , "NTSC_443",
56 "PAL_B" , "PAL_D" , "PAL_G" ,
57 "PAL_H" , "PAL_I" , "PAL_M" ,
58 "PAL_N" , "PAL_NC" , "PAL_60" ,
59 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
60 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
61 "SECAM_60"
62};
63
64#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
65
Chris Wilsonea5b2132010-08-04 13:50:23 +010066struct intel_sdvo {
67 struct intel_encoder base;
68
Chris Wilsonf899fc62010-07-20 15:44:45 -070069 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070070 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080071
Chris Wilsone957d772010-09-24 12:52:03 +010072 struct i2c_adapter ddc;
73
Jesse Barnese2f0ba92009-02-02 15:11:52 -080074 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070075 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Jesse Barnese2f0ba92009-02-02 15:11:52 -080077 /* Active outputs controlled by this SDVO output */
78 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnese2f0ba92009-02-02 15:11:52 -080080 /*
81 * Capabilities of the SDVO device returned by
82 * i830_sdvo_get_capabilities()
83 */
Jesse Barnes79e53942008-11-07 14:24:08 -080084 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080085
86 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080087 int pixel_clock_min, pixel_clock_max;
88
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080089 /*
90 * For multiple function SDVO device,
91 * this is for current attached outputs.
92 */
93 uint16_t attached_output;
94
Jesse Barnese2f0ba92009-02-02 15:11:52 -080095 /**
Chris Wilsone953fd72011-02-21 22:23:52 +000096 * This is used to select the color range of RBG outputs in HDMI mode.
97 * It is only valid when using TMDS encoding and 8 bit per color mode.
98 */
99 uint32_t color_range;
100
101 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 * This is set if we're going to treat the device as TV-out.
103 *
104 * While we have these nice friendly flags for output types that ought
105 * to decide this for us, the S-Video output on our HDMI+S-Video card
106 * shows up as RGB1 (VGA).
107 */
108 bool is_tv;
109
Zhao Yakuice6feab2009-08-24 13:50:26 +0800110 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100111 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800112
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800113 /**
114 * This is set if we treat the device as HDMI, instead of DVI.
115 */
116 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000117 bool has_hdmi_monitor;
118 bool has_hdmi_audio;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800119
Ma Ling7086c872009-05-13 11:20:06 +0800120 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100121 * This is set if we detect output of sdvo device as LVDS and
122 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800123 */
124 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800125
126 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800127 * This is sdvo fixed pannel mode pointer
128 */
129 struct drm_display_mode *sdvo_lvds_fixed_mode;
130
Eric Anholtc751ce42010-03-25 11:48:48 -0700131 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800132 uint8_t ddc_bus;
133
Chris Wilson6c9547f2010-08-25 10:05:17 +0100134 /* Input timings for adjusted_mode */
135 struct intel_sdvo_dtd input_dtd;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800136};
137
138struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100139 struct intel_connector base;
140
Zhenyu Wang14571b42010-03-30 14:06:33 +0800141 /* Mark the type of connector */
142 uint16_t output_flag;
143
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100144 int force_audio;
145
Zhenyu Wang14571b42010-03-30 14:06:33 +0800146 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100147 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800148 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100149 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800150
Zhao Yakuib9219c52009-09-10 15:45:46 +0800151 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100152 struct drm_property *left;
153 struct drm_property *right;
154 struct drm_property *top;
155 struct drm_property *bottom;
156 struct drm_property *hpos;
157 struct drm_property *vpos;
158 struct drm_property *contrast;
159 struct drm_property *saturation;
160 struct drm_property *hue;
161 struct drm_property *sharpness;
162 struct drm_property *flicker_filter;
163 struct drm_property *flicker_filter_adaptive;
164 struct drm_property *flicker_filter_2d;
165 struct drm_property *tv_chroma_filter;
166 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100167 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800168
169 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100170 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800171
172 /* Add variable to record current setting for the above property */
173 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100174
Zhao Yakuib9219c52009-09-10 15:45:46 +0800175 /* this is to get the range of margin.*/
176 u32 max_hscan, max_vscan;
177 u32 max_hpos, cur_hpos;
178 u32 max_vpos, cur_vpos;
179 u32 cur_brightness, max_brightness;
180 u32 cur_contrast, max_contrast;
181 u32 cur_saturation, max_saturation;
182 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 u32 cur_sharpness, max_sharpness;
184 u32 cur_flicker_filter, max_flicker_filter;
185 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
186 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
187 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
188 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100189 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190};
191
Chris Wilson890f3352010-09-14 16:46:59 +0100192static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100193{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100194 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100195}
196
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
198{
199 return container_of(intel_attached_encoder(connector),
200 struct intel_sdvo, base);
201}
202
Chris Wilson615fb932010-08-04 13:50:24 +0100203static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
204{
205 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
206}
207
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800208static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100209intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100210static bool
211intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
212 struct intel_sdvo_connector *intel_sdvo_connector,
213 int type);
214static bool
215intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
216 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800217
Jesse Barnes79e53942008-11-07 14:24:08 -0800218/**
219 * Writes the SDVOB or SDVOC with the given value, but always writes both
220 * SDVOB and SDVOC to work around apparent hardware issues (according to
221 * comments in the BIOS).
222 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100223static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800224{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100225 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800226 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800227 u32 bval = val, cval = val;
228 int i;
229
Chris Wilsonea5b2132010-08-04 13:50:23 +0100230 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
231 I915_WRITE(intel_sdvo->sdvo_reg, val);
232 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800233 return;
234 }
235
Chris Wilsonea5b2132010-08-04 13:50:23 +0100236 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800237 cval = I915_READ(SDVOC);
238 } else {
239 bval = I915_READ(SDVOB);
240 }
241 /*
242 * Write the registers twice for luck. Sometimes,
243 * writing them only once doesn't appear to 'stick'.
244 * The BIOS does this too. Yay, magic
245 */
246 for (i = 0; i < 2; i++)
247 {
248 I915_WRITE(SDVOB, bval);
249 I915_READ(SDVOB);
250 I915_WRITE(SDVOC, cval);
251 I915_READ(SDVOC);
252 }
253}
254
Chris Wilson32aad862010-08-04 13:50:25 +0100255static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800256{
Jesse Barnes79e53942008-11-07 14:24:08 -0800257 struct i2c_msg msgs[] = {
258 {
Chris Wilsone957d772010-09-24 12:52:03 +0100259 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800260 .flags = 0,
261 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100262 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800263 },
264 {
Chris Wilsone957d772010-09-24 12:52:03 +0100265 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800266 .flags = I2C_M_RD,
267 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100268 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 }
270 };
Chris Wilson32aad862010-08-04 13:50:25 +0100271 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800272
Chris Wilsonf899fc62010-07-20 15:44:45 -0700273 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800274 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800275
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800276 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 return false;
278}
279
Jesse Barnes79e53942008-11-07 14:24:08 -0800280#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
281/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100282static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800283 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100284 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800285} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
287 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
288 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
289 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
290 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
291 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
292 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
293 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
294 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
295 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
296 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100329
Akshay Joshi0206e352011-08-16 15:34:10 -0400330 /* Add the op code for SDVO enhancements */
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100375
Akshay Joshi0206e352011-08-16 15:34:10 -0400376 /* HDMI op code */
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800397};
398
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800399#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100400#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800401
Chris Wilsonea5b2132010-08-04 13:50:23 +0100402static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100403 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800404{
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 int i;
406
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800407 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100408 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800409 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800410 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800411 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800412 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400413 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800414 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800415 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 break;
417 }
418 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400419 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800420 DRM_LOG_KMS("(%02X)", cmd);
421 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800422}
Jesse Barnes79e53942008-11-07 14:24:08 -0800423
Jesse Barnes79e53942008-11-07 14:24:08 -0800424static const char *cmd_status_names[] = {
425 "Power on",
426 "Success",
427 "Not supported",
428 "Invalid arg",
429 "Pending",
430 "Target not specified",
431 "Scaling not supported"
432};
433
Chris Wilsone957d772010-09-24 12:52:03 +0100434static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
435 const void *args, int args_len)
436{
437 u8 buf[args_len*2 + 2], status;
438 struct i2c_msg msgs[args_len + 3];
439 int i, ret;
440
441 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
442
443 for (i = 0; i < args_len; i++) {
444 msgs[i].addr = intel_sdvo->slave_addr;
445 msgs[i].flags = 0;
446 msgs[i].len = 2;
447 msgs[i].buf = buf + 2 *i;
448 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
449 buf[2*i + 1] = ((u8*)args)[i];
450 }
451 msgs[i].addr = intel_sdvo->slave_addr;
452 msgs[i].flags = 0;
453 msgs[i].len = 2;
454 msgs[i].buf = buf + 2*i;
455 buf[2*i + 0] = SDVO_I2C_OPCODE;
456 buf[2*i + 1] = cmd;
457
458 /* the following two are to read the response */
459 status = SDVO_I2C_CMD_STATUS;
460 msgs[i+1].addr = intel_sdvo->slave_addr;
461 msgs[i+1].flags = 0;
462 msgs[i+1].len = 1;
463 msgs[i+1].buf = &status;
464
465 msgs[i+2].addr = intel_sdvo->slave_addr;
466 msgs[i+2].flags = I2C_M_RD;
467 msgs[i+2].len = 1;
468 msgs[i+2].buf = &status;
469
470 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
471 if (ret < 0) {
472 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
473 return false;
474 }
475 if (ret != i+3) {
476 /* failure in I2C transfer */
477 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
478 return false;
479 }
480
Chris Wilsone957d772010-09-24 12:52:03 +0100481 return true;
482}
483
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100484static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
485 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800486{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100487 u8 retry = 5;
488 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800489 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800490
Chris Wilsond121a5d2011-01-25 15:00:01 +0000491 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
492
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100493 /*
494 * The documentation states that all commands will be
495 * processed within 15µs, and that we need only poll
496 * the status byte a maximum of 3 times in order for the
497 * command to be complete.
498 *
499 * Check 5 times in case the hardware failed to read the docs.
500 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000501 if (!intel_sdvo_read_byte(intel_sdvo,
502 SDVO_I2C_CMD_STATUS,
503 &status))
504 goto log_fail;
505
506 while (status == SDVO_CMD_STATUS_PENDING && retry--) {
507 udelay(15);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100508 if (!intel_sdvo_read_byte(intel_sdvo,
509 SDVO_I2C_CMD_STATUS,
510 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000511 goto log_fail;
512 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100513
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800515 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 else
yakui_zhao342dc382009-06-02 14:12:00 +0800517 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100519 if (status != SDVO_CMD_STATUS_SUCCESS)
520 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800521
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100522 /* Read the command response */
523 for (i = 0; i < response_len; i++) {
524 if (!intel_sdvo_read_byte(intel_sdvo,
525 SDVO_I2C_RETURN_0 + i,
526 &((u8 *)response)[i]))
527 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100528 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100530 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100531 return true;
532
533log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000534 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100535 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800536}
537
Hannes Ederb358d0a2008-12-18 21:18:47 +0100538static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800539{
540 if (mode->clock >= 100000)
541 return 1;
542 else if (mode->clock >= 50000)
543 return 2;
544 else
545 return 4;
546}
547
Chris Wilsone957d772010-09-24 12:52:03 +0100548static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
549 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000551 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100552 return intel_sdvo_write_cmd(intel_sdvo,
553 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
554 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800555}
556
Chris Wilson32aad862010-08-04 13:50:25 +0100557static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
558{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000559 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
560 return false;
561
562 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100563}
564
565static bool
566intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
567{
568 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
569 return false;
570
571 return intel_sdvo_read_response(intel_sdvo, value, len);
572}
573
574static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800575{
576 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100577 return intel_sdvo_set_value(intel_sdvo,
578 SDVO_CMD_SET_TARGET_INPUT,
579 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800580}
581
582/**
583 * Return whether each input is trained.
584 *
585 * This function is making an assumption about the layout of the response,
586 * which should be checked against the docs.
587 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100588static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
590 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800591
Chris Wilson1a3665c2011-01-25 13:59:37 +0000592 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100593 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
594 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 return false;
596
597 *input_1 = response.input0_trained;
598 *input_2 = response.input1_trained;
599 return true;
600}
601
Chris Wilsonea5b2132010-08-04 13:50:23 +0100602static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 u16 outputs)
604{
Chris Wilson32aad862010-08-04 13:50:25 +0100605 return intel_sdvo_set_value(intel_sdvo,
606 SDVO_CMD_SET_ACTIVE_OUTPUTS,
607 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800608}
609
Chris Wilsonea5b2132010-08-04 13:50:23 +0100610static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 int mode)
612{
Chris Wilson32aad862010-08-04 13:50:25 +0100613 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800614
615 switch (mode) {
616 case DRM_MODE_DPMS_ON:
617 state = SDVO_ENCODER_STATE_ON;
618 break;
619 case DRM_MODE_DPMS_STANDBY:
620 state = SDVO_ENCODER_STATE_STANDBY;
621 break;
622 case DRM_MODE_DPMS_SUSPEND:
623 state = SDVO_ENCODER_STATE_SUSPEND;
624 break;
625 case DRM_MODE_DPMS_OFF:
626 state = SDVO_ENCODER_STATE_OFF;
627 break;
628 }
629
Chris Wilson32aad862010-08-04 13:50:25 +0100630 return intel_sdvo_set_value(intel_sdvo,
631 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800632}
633
Chris Wilsonea5b2132010-08-04 13:50:23 +0100634static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 int *clock_min,
636 int *clock_max)
637{
638 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800639
Chris Wilson1a3665c2011-01-25 13:59:37 +0000640 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100641 if (!intel_sdvo_get_value(intel_sdvo,
642 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
643 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 return false;
645
646 /* Convert the values from units of 10 kHz to kHz. */
647 *clock_min = clocks.min * 10;
648 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 return true;
650}
651
Chris Wilsonea5b2132010-08-04 13:50:23 +0100652static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 u16 outputs)
654{
Chris Wilson32aad862010-08-04 13:50:25 +0100655 return intel_sdvo_set_value(intel_sdvo,
656 SDVO_CMD_SET_TARGET_OUTPUT,
657 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800658}
659
Chris Wilsonea5b2132010-08-04 13:50:23 +0100660static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 struct intel_sdvo_dtd *dtd)
662{
Chris Wilson32aad862010-08-04 13:50:25 +0100663 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
664 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800665}
666
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 struct intel_sdvo_dtd *dtd)
669{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
672}
673
Chris Wilsonea5b2132010-08-04 13:50:23 +0100674static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 struct intel_sdvo_dtd *dtd)
676{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100677 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
679}
680
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800681static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100682intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800683 uint16_t clock,
684 uint16_t width,
685 uint16_t height)
686{
687 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800688
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800689 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800690 args.clock = clock;
691 args.width = width;
692 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800693 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800694
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695 if (intel_sdvo->is_lvds &&
696 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
697 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800698 args.scaled = 1;
699
Chris Wilson32aad862010-08-04 13:50:25 +0100700 return intel_sdvo_set_value(intel_sdvo,
701 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
702 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800703}
704
Chris Wilsonea5b2132010-08-04 13:50:23 +0100705static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800706 struct intel_sdvo_dtd *dtd)
707{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000708 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
709 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100710 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
711 &dtd->part1, sizeof(dtd->part1)) &&
712 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
713 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800714}
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Chris Wilsonea5b2132010-08-04 13:50:23 +0100716static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800717{
Chris Wilson32aad862010-08-04 13:50:25 +0100718 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800719}
720
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800721static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100722 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800723{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800724 uint16_t width, height;
725 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
726 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800727
728 width = mode->crtc_hdisplay;
729 height = mode->crtc_vdisplay;
730
731 /* do some mode translations */
732 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
733 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
734
735 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
736 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
737
738 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
739 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
740
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800741 dtd->part1.clock = mode->clock / 10;
742 dtd->part1.h_active = width & 0xff;
743 dtd->part1.h_blank = h_blank_len & 0xff;
744 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800746 dtd->part1.v_active = height & 0xff;
747 dtd->part1.v_blank = v_blank_len & 0xff;
748 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 ((v_blank_len >> 8) & 0xf);
750
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800751 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800752 dtd->part2.h_sync_width = h_sync_len & 0xff;
753 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800755 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
757 ((v_sync_len & 0x30) >> 4);
758
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800759 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800761 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800763 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800764
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765 dtd->part2.sdvo_flags = 0;
766 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
767 dtd->part2.reserved = 0;
768}
Jesse Barnes79e53942008-11-07 14:24:08 -0800769
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800770static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100771 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800772{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800773 mode->hdisplay = dtd->part1.h_active;
774 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
775 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800776 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800777 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
778 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
779 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
780 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
781
782 mode->vdisplay = dtd->part1.v_active;
783 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
784 mode->vsync_start = mode->vdisplay;
785 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800786 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800787 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
788 mode->vsync_end = mode->vsync_start +
789 (dtd->part2.v_sync_off_width & 0xf);
790 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
791 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
792 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
793
794 mode->clock = dtd->part1.clock * 10;
795
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800796 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800797 if (dtd->part2.dtd_flags & 0x2)
798 mode->flags |= DRM_MODE_FLAG_PHSYNC;
799 if (dtd->part2.dtd_flags & 0x4)
800 mode->flags |= DRM_MODE_FLAG_PVSYNC;
801}
802
Chris Wilsone27d8532010-10-22 09:15:22 +0100803static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800804{
Chris Wilsone27d8532010-10-22 09:15:22 +0100805 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800806
Chris Wilson1a3665c2011-01-25 13:59:37 +0000807 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100808 return intel_sdvo_get_value(intel_sdvo,
809 SDVO_CMD_GET_SUPP_ENCODE,
810 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800811}
812
Chris Wilsonea5b2132010-08-04 13:50:23 +0100813static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700814 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800815{
Chris Wilson32aad862010-08-04 13:50:25 +0100816 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800817}
818
Chris Wilsonea5b2132010-08-04 13:50:23 +0100819static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800820 uint8_t mode)
821{
Chris Wilson32aad862010-08-04 13:50:25 +0100822 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800823}
824
825#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100826static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800827{
828 int i, j;
829 uint8_t set_buf_index[2];
830 uint8_t av_split;
831 uint8_t buf_size;
832 uint8_t buf[48];
833 uint8_t *pos;
834
Chris Wilson32aad862010-08-04 13:50:25 +0100835 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800836
837 for (i = 0; i <= av_split; i++) {
838 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700839 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700841 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
842 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800843
844 pos = buf;
845 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700846 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800847 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700848 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800849 pos += 8;
850 }
851 }
852}
853#endif
854
David Härdeman3c17fe42010-09-24 21:44:32 +0200855static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856{
857 struct dip_infoframe avi_if = {
858 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200859 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800860 .len = DIP_LEN_AVI,
861 };
David Härdeman3c17fe42010-09-24 21:44:32 +0200862 uint8_t tx_rate = SDVO_HBUF_TX_VSYNC;
863 uint8_t set_buf_index[2] = { 1, 0 };
864 uint64_t *data = (uint64_t *)&avi_if;
865 unsigned i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800866
David Härdeman3c17fe42010-09-24 21:44:32 +0200867 intel_dip_infoframe_csum(&avi_if);
868
Chris Wilsond121a5d2011-01-25 15:00:01 +0000869 if (!intel_sdvo_set_value(intel_sdvo,
870 SDVO_CMD_SET_HBUF_INDEX,
David Härdeman3c17fe42010-09-24 21:44:32 +0200871 set_buf_index, 2))
872 return false;
873
874 for (i = 0; i < sizeof(avi_if); i += 8) {
Chris Wilsond121a5d2011-01-25 15:00:01 +0000875 if (!intel_sdvo_set_value(intel_sdvo,
876 SDVO_CMD_SET_HBUF_DATA,
David Härdeman3c17fe42010-09-24 21:44:32 +0200877 data, 8))
878 return false;
879 data++;
880 }
881
Chris Wilsond121a5d2011-01-25 15:00:01 +0000882 return intel_sdvo_set_value(intel_sdvo,
883 SDVO_CMD_SET_HBUF_TXRATE,
David Härdeman3c17fe42010-09-24 21:44:32 +0200884 &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800885}
886
Chris Wilson32aad862010-08-04 13:50:25 +0100887static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800888{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800889 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100890 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800891
Chris Wilson40039752010-08-04 13:50:26 +0100892 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800893 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100894 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800895
Chris Wilson32aad862010-08-04 13:50:25 +0100896 BUILD_BUG_ON(sizeof(format) != 6);
897 return intel_sdvo_set_value(intel_sdvo,
898 SDVO_CMD_SET_TV_FORMAT,
899 &format, sizeof(format));
900}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800901
Chris Wilson32aad862010-08-04 13:50:25 +0100902static bool
903intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
904 struct drm_display_mode *mode)
905{
906 struct intel_sdvo_dtd output_dtd;
907
908 if (!intel_sdvo_set_target_output(intel_sdvo,
909 intel_sdvo->attached_output))
910 return false;
911
912 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
913 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
914 return false;
915
916 return true;
917}
918
919static bool
920intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
921 struct drm_display_mode *mode,
922 struct drm_display_mode *adjusted_mode)
923{
Chris Wilson32aad862010-08-04 13:50:25 +0100924 /* Reset the input timing to the screen. Assume always input 0. */
925 if (!intel_sdvo_set_target_input(intel_sdvo))
926 return false;
927
928 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
929 mode->clock / 10,
930 mode->hdisplay,
931 mode->vdisplay))
932 return false;
933
934 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100935 &intel_sdvo->input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +0100936 return false;
937
Chris Wilson6c9547f2010-08-25 10:05:17 +0100938 intel_sdvo_get_mode_from_dtd(adjusted_mode, &intel_sdvo->input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +0100939
940 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100941 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800942}
943
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800944static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
945 struct drm_display_mode *mode,
946 struct drm_display_mode *adjusted_mode)
947{
Chris Wilson890f3352010-09-14 16:46:59 +0100948 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100949 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800950
Chris Wilson32aad862010-08-04 13:50:25 +0100951 /* We need to construct preferred input timings based on our
952 * output timings. To do that, we have to set the output
953 * timings, even though this isn't really the right place in
954 * the sequence to do it. Oh well.
955 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100956 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +0100957 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800958 return false;
Chris Wilson32aad862010-08-04 13:50:25 +0100959
Pavel Roskinc74696b2010-09-02 14:46:34 -0400960 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
961 mode,
962 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100963 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +0100964 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100965 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800966 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800967
Pavel Roskinc74696b2010-09-02 14:46:34 -0400968 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
969 mode,
970 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800971 }
Chris Wilson32aad862010-08-04 13:50:25 +0100972
973 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +0100974 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +0100975 */
Chris Wilson6c9547f2010-08-25 10:05:17 +0100976 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
977 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +0100978
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800979 return true;
980}
981
982static void intel_sdvo_mode_set(struct drm_encoder *encoder,
983 struct drm_display_mode *mode,
984 struct drm_display_mode *adjusted_mode)
985{
986 struct drm_device *dev = encoder->dev;
987 struct drm_i915_private *dev_priv = dev->dev_private;
988 struct drm_crtc *crtc = encoder->crtc;
989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +0100990 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100991 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800992 struct intel_sdvo_in_out_map in_out;
993 struct intel_sdvo_dtd input_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +0100994 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
995 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800996
997 if (!mode)
998 return;
999
1000 /* First, set the input mapping for the first input to our controlled
1001 * output. This is only correct if we're a single-input device, in
1002 * which case the first input is the output from the appropriate SDVO
1003 * channel on the motherboard. In a two-input device, the first input
1004 * will be SDVOB and the second SDVOC.
1005 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001006 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001007 in_out.in1 = 0;
1008
Pavel Roskinc74696b2010-09-02 14:46:34 -04001009 intel_sdvo_set_value(intel_sdvo,
1010 SDVO_CMD_SET_IN_OUT_MAP,
1011 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001012
Chris Wilson6c9547f2010-08-25 10:05:17 +01001013 /* Set the output timings to the screen */
1014 if (!intel_sdvo_set_target_output(intel_sdvo,
1015 intel_sdvo->attached_output))
1016 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001017
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001018 /* We have tried to get input timing in mode_fixup, and filled into
Chris Wilson6c9547f2010-08-25 10:05:17 +01001019 * adjusted_mode.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001020 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001021 if (intel_sdvo->is_tv || intel_sdvo->is_lvds) {
1022 input_dtd = intel_sdvo->input_dtd;
1023 } else {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001024 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001025 if (!intel_sdvo_set_target_output(intel_sdvo,
1026 intel_sdvo->attached_output))
1027 return;
1028
Chris Wilson6c9547f2010-08-25 10:05:17 +01001029 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Pavel Roskinc74696b2010-09-02 14:46:34 -04001030 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001031 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001032
1033 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001034 if (!intel_sdvo_set_target_input(intel_sdvo))
1035 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001036
Chris Wilson97aaf912011-01-04 20:10:52 +00001037 if (intel_sdvo->has_hdmi_monitor) {
1038 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1039 intel_sdvo_set_colorimetry(intel_sdvo,
1040 SDVO_COLORIMETRY_RGB256);
1041 intel_sdvo_set_avi_infoframe(intel_sdvo);
1042 } else
1043 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001044
Chris Wilson6c9547f2010-08-25 10:05:17 +01001045 if (intel_sdvo->is_tv &&
1046 !intel_sdvo_set_tv_format(intel_sdvo))
1047 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001048
Pavel Roskinc74696b2010-09-02 14:46:34 -04001049 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnes79e53942008-11-07 14:24:08 -08001050
Chris Wilson6c9547f2010-08-25 10:05:17 +01001051 switch (pixel_multiplier) {
1052 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001053 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1054 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1055 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001056 }
Chris Wilson32aad862010-08-04 13:50:25 +01001057 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1058 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001059
1060 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001061 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson6714afb2010-12-17 04:10:51 +00001062 sdvox = 0;
Chris Wilsone953fd72011-02-21 22:23:52 +00001063 if (intel_sdvo->is_hdmi)
1064 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001065 if (INTEL_INFO(dev)->gen < 5)
1066 sdvox |= SDVO_BORDER_ENABLE;
Adam Jackson81a14b42010-07-16 14:46:32 -04001067 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1068 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
1069 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1070 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001071 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001072 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001073 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001074 case SDVOB:
1075 sdvox &= SDVOB_PRESERVE_MASK;
1076 break;
1077 case SDVOC:
1078 sdvox &= SDVOC_PRESERVE_MASK;
1079 break;
1080 }
1081 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1082 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001083 if (intel_crtc->pipe == 1)
1084 sdvox |= SDVO_PIPE_B_SELECT;
Chris Wilsonda79de92010-11-22 11:12:46 +00001085 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001086 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001087
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001088 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001089 /* done in crtc_mode_set as the dpll_md reg must be written early */
1090 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1091 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001092 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001093 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001094 }
1095
Chris Wilson6714afb2010-12-17 04:10:51 +00001096 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1097 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001098 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001099 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001100}
1101
1102static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1103{
1104 struct drm_device *dev = encoder->dev;
1105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +01001106 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001107 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001108 u32 temp;
1109
1110 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001111 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001112 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001113 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001114
1115 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001116 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001117 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001118 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001119 }
1120 }
1121 } else {
1122 bool input1, input2;
1123 int i;
1124 u8 status;
1125
Chris Wilsonea5b2132010-08-04 13:50:23 +01001126 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001127 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001128 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001129 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001130 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001131
Chris Wilson32aad862010-08-04 13:50:25 +01001132 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001133 /* Warn if the device reported failure to sync.
1134 * A lot of SDVO devices fail to notify of sync, but it's
1135 * a given it the status is a success, we succeeded.
1136 */
1137 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001138 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001139 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001140 }
1141
1142 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001143 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1144 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001145 }
1146 return;
1147}
1148
Jesse Barnes79e53942008-11-07 14:24:08 -08001149static int intel_sdvo_mode_valid(struct drm_connector *connector,
1150 struct drm_display_mode *mode)
1151{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001152 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001153
1154 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1155 return MODE_NO_DBLESCAN;
1156
Chris Wilsonea5b2132010-08-04 13:50:23 +01001157 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001158 return MODE_CLOCK_LOW;
1159
Chris Wilsonea5b2132010-08-04 13:50:23 +01001160 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001161 return MODE_CLOCK_HIGH;
1162
Chris Wilson85454232010-08-08 14:28:23 +01001163 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001164 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001165 return MODE_PANEL;
1166
Chris Wilsonea5b2132010-08-04 13:50:23 +01001167 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001168 return MODE_PANEL;
1169 }
1170
Jesse Barnes79e53942008-11-07 14:24:08 -08001171 return MODE_OK;
1172}
1173
Chris Wilsonea5b2132010-08-04 13:50:23 +01001174static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001175{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001176 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001177 if (!intel_sdvo_get_value(intel_sdvo,
1178 SDVO_CMD_GET_DEVICE_CAPS,
1179 caps, sizeof(*caps)))
1180 return false;
1181
1182 DRM_DEBUG_KMS("SDVO capabilities:\n"
1183 " vendor_id: %d\n"
1184 " device_id: %d\n"
1185 " device_rev_id: %d\n"
1186 " sdvo_version_major: %d\n"
1187 " sdvo_version_minor: %d\n"
1188 " sdvo_inputs_mask: %d\n"
1189 " smooth_scaling: %d\n"
1190 " sharp_scaling: %d\n"
1191 " up_scaling: %d\n"
1192 " down_scaling: %d\n"
1193 " stall_support: %d\n"
1194 " output_flags: %d\n",
1195 caps->vendor_id,
1196 caps->device_id,
1197 caps->device_rev_id,
1198 caps->sdvo_version_major,
1199 caps->sdvo_version_minor,
1200 caps->sdvo_inputs_mask,
1201 caps->smooth_scaling,
1202 caps->sharp_scaling,
1203 caps->up_scaling,
1204 caps->down_scaling,
1205 caps->stall_support,
1206 caps->output_flags);
1207
1208 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001209}
1210
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001211/* No use! */
1212#if 0
Jesse Barnes79e53942008-11-07 14:24:08 -08001213struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
1214{
1215 struct drm_connector *connector = NULL;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001216 struct intel_sdvo *iout = NULL;
1217 struct intel_sdvo *sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001218
1219 /* find the sdvo connector */
1220 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001221 iout = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001222
1223 if (iout->type != INTEL_OUTPUT_SDVO)
1224 continue;
1225
1226 sdvo = iout->dev_priv;
1227
Eric Anholtc751ce42010-03-25 11:48:48 -07001228 if (sdvo->sdvo_reg == SDVOB && sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001229 return connector;
1230
Eric Anholtc751ce42010-03-25 11:48:48 -07001231 if (sdvo->sdvo_reg == SDVOC && !sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001232 return connector;
1233
1234 }
1235
1236 return NULL;
1237}
1238
1239int intel_sdvo_supports_hotplug(struct drm_connector *connector)
1240{
1241 u8 response[2];
1242 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001243 struct intel_sdvo *intel_sdvo;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001244 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001245
1246 if (!connector)
1247 return 0;
1248
Chris Wilsonea5b2132010-08-04 13:50:23 +01001249 intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001250
Chris Wilson32aad862010-08-04 13:50:25 +01001251 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1252 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001253}
1254
1255void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
1256{
1257 u8 response[2];
1258 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001259 struct intel_sdvo *intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001260
Chris Wilsonea5b2132010-08-04 13:50:23 +01001261 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1262 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001263
1264 if (on) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001265 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
1266 status = intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001267
Chris Wilsonea5b2132010-08-04 13:50:23 +01001268 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001269 } else {
1270 response[0] = 0;
1271 response[1] = 0;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001272 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001273 }
1274
Chris Wilsonea5b2132010-08-04 13:50:23 +01001275 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1276 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001277}
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001278#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001279
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001280static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001281intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001282{
Chris Wilsonbc652122011-01-25 13:28:29 +00001283 /* Is there more than one type of output? */
1284 int caps = intel_sdvo->caps.output_flags & 0xf;
1285 return caps & -caps;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001286}
1287
Chris Wilsonf899fc62010-07-20 15:44:45 -07001288static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001289intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001290{
Chris Wilsone957d772010-09-24 12:52:03 +01001291 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1292 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001293}
1294
Chris Wilsonff482d82010-09-15 10:40:38 +01001295/* Mac mini hack -- use the same DDC as the analog connector */
1296static struct edid *
1297intel_sdvo_get_analog_edid(struct drm_connector *connector)
1298{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001299 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001300
Chris Wilson0c1dab82010-11-23 22:37:01 +00001301 return drm_get_edid(connector,
1302 &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
Chris Wilsonff482d82010-09-15 10:40:38 +01001303}
1304
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001305enum drm_connector_status
Adam Jackson149c36a2010-04-29 14:05:18 -04001306intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001307{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001308 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001309 enum drm_connector_status status;
1310 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001311
Chris Wilsone957d772010-09-24 12:52:03 +01001312 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001313
Chris Wilsonea5b2132010-08-04 13:50:23 +01001314 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001315 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001316
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001317 /*
1318 * Don't use the 1 as the argument of DDC bus switch to get
1319 * the EDID. It is used for SDVO SPD ROM.
1320 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001321 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001322 intel_sdvo->ddc_bus = ddc;
1323 edid = intel_sdvo_get_edid(connector);
1324 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001325 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001326 }
Chris Wilsone957d772010-09-24 12:52:03 +01001327 /*
1328 * If we found the EDID on the other bus,
1329 * assume that is the correct DDC bus.
1330 */
1331 if (edid == NULL)
1332 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001333 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001334
1335 /*
1336 * When there is no edid and no monitor is connected with VGA
1337 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001338 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001339 if (edid == NULL)
1340 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001341
Chris Wilson2f551c82010-09-15 10:42:50 +01001342 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001343 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001344 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001345 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1346 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001347 if (intel_sdvo->is_hdmi) {
1348 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1349 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1350 }
Chris Wilson139467432011-02-09 20:01:16 +00001351 } else
1352 status = connector_status_disconnected;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001353 connector->display_info.raw_edid = NULL;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001354 kfree(edid);
1355 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001356
1357 if (status == connector_status_connected) {
1358 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
1359 if (intel_sdvo_connector->force_audio)
Chris Wilsonda79de92010-11-22 11:12:46 +00001360 intel_sdvo->has_hdmi_audio = intel_sdvo_connector->force_audio > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001361 }
1362
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001363 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001364}
1365
Chris Wilson7b334fc2010-09-09 23:51:02 +01001366static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001367intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001368{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001369 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001370 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001371 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001372 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001373
Chris Wilson32aad862010-08-04 13:50:25 +01001374 if (!intel_sdvo_write_cmd(intel_sdvo,
Chris Wilsone957d772010-09-24 12:52:03 +01001375 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
Chris Wilson32aad862010-08-04 13:50:25 +01001376 return connector_status_unknown;
Chris Wilsonba84cd12010-11-24 17:37:17 +00001377
1378 /* add 30ms delay when the output type might be TV */
1379 if (intel_sdvo->caps.output_flags &
1380 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_CVBS0))
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001381 mdelay(30);
Chris Wilsonba84cd12010-11-24 17:37:17 +00001382
Chris Wilson32aad862010-08-04 13:50:25 +01001383 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1384 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001385
Chris Wilsone957d772010-09-24 12:52:03 +01001386 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1387 response & 0xff, response >> 8,
1388 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001389
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001390 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001391 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001392
Chris Wilsonea5b2132010-08-04 13:50:23 +01001393 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001394
Chris Wilson97aaf912011-01-04 20:10:52 +00001395 intel_sdvo->has_hdmi_monitor = false;
1396 intel_sdvo->has_hdmi_audio = false;
1397
Chris Wilson615fb932010-08-04 13:50:24 +01001398 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001399 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001400 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson149c36a2010-04-29 14:05:18 -04001401 ret = intel_sdvo_hdmi_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001402 else {
1403 struct edid *edid;
1404
1405 /* if we have an edid check it matches the connection */
1406 edid = intel_sdvo_get_edid(connector);
1407 if (edid == NULL)
1408 edid = intel_sdvo_get_analog_edid(connector);
1409 if (edid != NULL) {
1410 if (edid->input & DRM_EDID_INPUT_DIGITAL)
1411 ret = connector_status_disconnected;
1412 else
1413 ret = connector_status_connected;
1414 connector->display_info.raw_edid = NULL;
1415 kfree(edid);
1416 } else
1417 ret = connector_status_connected;
1418 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001419
1420 /* May update encoder flag for like clock for SDVO TV, etc.*/
1421 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001422 intel_sdvo->is_tv = false;
1423 intel_sdvo->is_lvds = false;
1424 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001425
1426 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001427 intel_sdvo->is_tv = true;
1428 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001429 }
1430 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001431 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001432 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001433
1434 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001435}
1436
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001437static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001438{
Chris Wilsonff482d82010-09-15 10:40:38 +01001439 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001440
1441 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001442 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001443
Keith Packard57cdaf92009-09-04 13:07:54 +08001444 /*
1445 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1446 * link between analog and digital outputs. So, if the regular SDVO
1447 * DDC fails, check to see if the analog output is disconnected, in
1448 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001449 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001450 if (edid == NULL)
1451 edid = intel_sdvo_get_analog_edid(connector);
1452
Chris Wilsonff482d82010-09-15 10:40:38 +01001453 if (edid != NULL) {
Chris Wilson139467432011-02-09 20:01:16 +00001454 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
1455 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1456 bool connector_is_digital = !!IS_TMDS(intel_sdvo_connector);
1457
1458 if (connector_is_digital == monitor_is_digital) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001459 drm_mode_connector_update_edid_property(connector, edid);
1460 drm_add_edid_modes(connector, edid);
1461 }
Chris Wilson139467432011-02-09 20:01:16 +00001462
Chris Wilsonff482d82010-09-15 10:40:38 +01001463 connector->display_info.raw_edid = NULL;
1464 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001465 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001466}
1467
1468/*
1469 * Set of SDVO TV modes.
1470 * Note! This is in reply order (see loop in get_tv_modes).
1471 * XXX: all 60Hz refresh?
1472 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001473static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001474 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1475 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001476 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001477 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1478 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001479 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001480 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1481 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001482 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001483 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1484 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001485 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001486 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1487 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001488 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001489 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1490 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001491 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001492 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1493 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001494 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001495 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1496 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001497 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001498 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1499 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001500 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001501 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1502 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001503 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001504 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1505 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001506 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001507 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1508 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001509 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001510 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1511 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001512 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001513 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1514 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001515 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001516 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1517 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001518 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001519 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1520 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001521 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001522 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1523 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001524 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001525 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1526 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001527 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001528 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1529 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001530 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1531};
1532
1533static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1534{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001535 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001536 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001537 uint32_t reply = 0, format_map = 0;
1538 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001539
1540 /* Read the list of supported input resolutions for the selected TV
1541 * format.
1542 */
Chris Wilson40039752010-08-04 13:50:26 +01001543 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001544 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001545 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001546
Chris Wilson32aad862010-08-04 13:50:25 +01001547 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1548 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001549
Chris Wilson32aad862010-08-04 13:50:25 +01001550 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001551 if (!intel_sdvo_write_cmd(intel_sdvo,
1552 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001553 &tv_res, sizeof(tv_res)))
1554 return;
1555 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001556 return;
1557
1558 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001559 if (reply & (1 << i)) {
1560 struct drm_display_mode *nmode;
1561 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001562 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001563 if (nmode)
1564 drm_mode_probed_add(connector, nmode);
1565 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001566}
1567
Ma Ling7086c872009-05-13 11:20:06 +08001568static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1569{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001570 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001571 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001572 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001573
1574 /*
1575 * Attempt to get the mode list from DDC.
1576 * Assume that the preferred modes are
1577 * arranged in priority order.
1578 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001579 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001580 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001581 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001582
1583 /* Fetch modes from VBT */
1584 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001585 newmode = drm_mode_duplicate(connector->dev,
1586 dev_priv->sdvo_lvds_vbt_mode);
1587 if (newmode != NULL) {
1588 /* Guarantee the mode is preferred */
1589 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1590 DRM_MODE_TYPE_DRIVER);
1591 drm_mode_probed_add(connector, newmode);
1592 }
1593 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001594
1595end:
1596 list_for_each_entry(newmode, &connector->probed_modes, head) {
1597 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001598 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001599 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001600
1601 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode,
1602 0);
1603
Chris Wilson85454232010-08-08 14:28:23 +01001604 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001605 break;
1606 }
1607 }
1608
Ma Ling7086c872009-05-13 11:20:06 +08001609}
1610
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001611static int intel_sdvo_get_modes(struct drm_connector *connector)
1612{
Chris Wilson615fb932010-08-04 13:50:24 +01001613 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001614
Chris Wilson615fb932010-08-04 13:50:24 +01001615 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001616 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001617 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001618 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001619 else
1620 intel_sdvo_get_ddc_modes(connector);
1621
Chris Wilson32aad862010-08-04 13:50:25 +01001622 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001623}
1624
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001625static void
1626intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001627{
Chris Wilson615fb932010-08-04 13:50:24 +01001628 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001629 struct drm_device *dev = connector->dev;
1630
Chris Wilsonc5521702010-08-04 13:50:28 +01001631 if (intel_sdvo_connector->left)
1632 drm_property_destroy(dev, intel_sdvo_connector->left);
1633 if (intel_sdvo_connector->right)
1634 drm_property_destroy(dev, intel_sdvo_connector->right);
1635 if (intel_sdvo_connector->top)
1636 drm_property_destroy(dev, intel_sdvo_connector->top);
1637 if (intel_sdvo_connector->bottom)
1638 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1639 if (intel_sdvo_connector->hpos)
1640 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1641 if (intel_sdvo_connector->vpos)
1642 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1643 if (intel_sdvo_connector->saturation)
1644 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1645 if (intel_sdvo_connector->contrast)
1646 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1647 if (intel_sdvo_connector->hue)
1648 drm_property_destroy(dev, intel_sdvo_connector->hue);
1649 if (intel_sdvo_connector->sharpness)
1650 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1651 if (intel_sdvo_connector->flicker_filter)
1652 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1653 if (intel_sdvo_connector->flicker_filter_2d)
1654 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1655 if (intel_sdvo_connector->flicker_filter_adaptive)
1656 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1657 if (intel_sdvo_connector->tv_luma_filter)
1658 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1659 if (intel_sdvo_connector->tv_chroma_filter)
1660 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001661 if (intel_sdvo_connector->dot_crawl)
1662 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001663 if (intel_sdvo_connector->brightness)
1664 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001665}
1666
Jesse Barnes79e53942008-11-07 14:24:08 -08001667static void intel_sdvo_destroy(struct drm_connector *connector)
1668{
Chris Wilson615fb932010-08-04 13:50:24 +01001669 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001670
Chris Wilsonc5521702010-08-04 13:50:28 +01001671 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001672 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001673 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001674
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001675 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001676 drm_sysfs_connector_remove(connector);
1677 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001678 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001679}
1680
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001681static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1682{
1683 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1684 struct edid *edid;
1685 bool has_audio = false;
1686
1687 if (!intel_sdvo->is_hdmi)
1688 return false;
1689
1690 edid = intel_sdvo_get_edid(connector);
1691 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1692 has_audio = drm_detect_monitor_audio(edid);
1693
1694 return has_audio;
1695}
1696
Zhao Yakuice6feab2009-08-24 13:50:26 +08001697static int
1698intel_sdvo_set_property(struct drm_connector *connector,
1699 struct drm_property *property,
1700 uint64_t val)
1701{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001702 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001703 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001704 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001705 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001706 uint8_t cmd;
1707 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001708
1709 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001710 if (ret)
1711 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001712
Chris Wilson3f43c482011-05-12 22:17:24 +01001713 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001714 int i = val;
1715 bool has_audio;
1716
1717 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001718 return 0;
1719
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001720 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001721
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001722 if (i == 0)
1723 has_audio = intel_sdvo_detect_hdmi_audio(connector);
1724 else
1725 has_audio = i > 0;
1726
1727 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001728 return 0;
1729
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001730 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001731 goto done;
1732 }
1733
Chris Wilsone953fd72011-02-21 22:23:52 +00001734 if (property == dev_priv->broadcast_rgb_property) {
1735 if (val == !!intel_sdvo->color_range)
1736 return 0;
1737
1738 intel_sdvo->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001739 goto done;
1740 }
1741
Chris Wilsonc5521702010-08-04 13:50:28 +01001742#define CHECK_PROPERTY(name, NAME) \
1743 if (intel_sdvo_connector->name == property) { \
1744 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1745 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1746 cmd = SDVO_CMD_SET_##NAME; \
1747 intel_sdvo_connector->cur_##name = temp_value; \
1748 goto set_value; \
1749 }
1750
1751 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001752 if (val >= TV_FORMAT_NUM)
1753 return -EINVAL;
1754
Chris Wilson40039752010-08-04 13:50:26 +01001755 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001756 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001757 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001758
Chris Wilson40039752010-08-04 13:50:26 +01001759 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001760 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001761 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001762 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001763 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001764 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001765 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001766 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001767 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001768
Chris Wilson615fb932010-08-04 13:50:24 +01001769 intel_sdvo_connector->left_margin = temp_value;
1770 intel_sdvo_connector->right_margin = temp_value;
1771 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001772 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001773 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001774 goto set_value;
1775 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001776 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001777 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001778 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001779 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001780
Chris Wilson615fb932010-08-04 13:50:24 +01001781 intel_sdvo_connector->left_margin = temp_value;
1782 intel_sdvo_connector->right_margin = temp_value;
1783 temp_value = intel_sdvo_connector->max_hscan -
1784 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001785 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001786 goto set_value;
1787 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001788 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001789 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001790 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001791 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001792
Chris Wilson615fb932010-08-04 13:50:24 +01001793 intel_sdvo_connector->top_margin = temp_value;
1794 intel_sdvo_connector->bottom_margin = temp_value;
1795 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001796 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001797 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001798 goto set_value;
1799 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001800 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001801 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001802 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001803 return 0;
1804
Chris Wilson615fb932010-08-04 13:50:24 +01001805 intel_sdvo_connector->top_margin = temp_value;
1806 intel_sdvo_connector->bottom_margin = temp_value;
1807 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001808 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001809 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001810 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001811 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001812 CHECK_PROPERTY(hpos, HPOS)
1813 CHECK_PROPERTY(vpos, VPOS)
1814 CHECK_PROPERTY(saturation, SATURATION)
1815 CHECK_PROPERTY(contrast, CONTRAST)
1816 CHECK_PROPERTY(hue, HUE)
1817 CHECK_PROPERTY(brightness, BRIGHTNESS)
1818 CHECK_PROPERTY(sharpness, SHARPNESS)
1819 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1820 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1821 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1822 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1823 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001824 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001825 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001826
1827 return -EINVAL; /* unknown property */
1828
1829set_value:
1830 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1831 return -EIO;
1832
1833
1834done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001835 if (intel_sdvo->base.base.crtc) {
1836 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001837 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001838 crtc->y, crtc->fb);
1839 }
1840
Chris Wilson32aad862010-08-04 13:50:25 +01001841 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001842#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001843}
1844
Jesse Barnes79e53942008-11-07 14:24:08 -08001845static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1846 .dpms = intel_sdvo_dpms,
1847 .mode_fixup = intel_sdvo_mode_fixup,
1848 .prepare = intel_encoder_prepare,
1849 .mode_set = intel_sdvo_mode_set,
1850 .commit = intel_encoder_commit,
1851};
1852
1853static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001854 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001855 .detect = intel_sdvo_detect,
1856 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001857 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001858 .destroy = intel_sdvo_destroy,
1859};
1860
1861static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1862 .get_modes = intel_sdvo_get_modes,
1863 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001864 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001865};
1866
Hannes Ederb358d0a2008-12-18 21:18:47 +01001867static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001868{
Chris Wilson890f3352010-09-14 16:46:59 +01001869 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001870
Chris Wilsonea5b2132010-08-04 13:50:23 +01001871 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001872 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001873 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001874
Chris Wilsone957d772010-09-24 12:52:03 +01001875 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001876 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001877}
1878
1879static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1880 .destroy = intel_sdvo_enc_destroy,
1881};
1882
Chris Wilsonb66d8422010-08-12 15:26:41 +01001883static void
1884intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1885{
1886 uint16_t mask = 0;
1887 unsigned int num_bits;
1888
1889 /* Make a mask of outputs less than or equal to our own priority in the
1890 * list.
1891 */
1892 switch (sdvo->controlled_output) {
1893 case SDVO_OUTPUT_LVDS1:
1894 mask |= SDVO_OUTPUT_LVDS1;
1895 case SDVO_OUTPUT_LVDS0:
1896 mask |= SDVO_OUTPUT_LVDS0;
1897 case SDVO_OUTPUT_TMDS1:
1898 mask |= SDVO_OUTPUT_TMDS1;
1899 case SDVO_OUTPUT_TMDS0:
1900 mask |= SDVO_OUTPUT_TMDS0;
1901 case SDVO_OUTPUT_RGB1:
1902 mask |= SDVO_OUTPUT_RGB1;
1903 case SDVO_OUTPUT_RGB0:
1904 mask |= SDVO_OUTPUT_RGB0;
1905 break;
1906 }
1907
1908 /* Count bits to find what number we are in the priority list. */
1909 mask &= sdvo->caps.output_flags;
1910 num_bits = hweight16(mask);
1911 /* If more than 3 outputs, default to DDC bus 3 for now. */
1912 if (num_bits > 3)
1913 num_bits = 3;
1914
1915 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1916 sdvo->ddc_bus = 1 << num_bits;
1917}
Jesse Barnes79e53942008-11-07 14:24:08 -08001918
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001919/**
1920 * Choose the appropriate DDC bus for control bus switch command for this
1921 * SDVO output based on the controlled output.
1922 *
1923 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1924 * outputs, then LVDS outputs.
1925 */
1926static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001927intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001928 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001929{
Adam Jacksonb1083332010-04-23 16:07:40 -04001930 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001931
Adam Jacksonb1083332010-04-23 16:07:40 -04001932 if (IS_SDVOB(reg))
1933 mapping = &(dev_priv->sdvo_mappings[0]);
1934 else
1935 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001936
Chris Wilsonb66d8422010-08-12 15:26:41 +01001937 if (mapping->initialized)
1938 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1939 else
1940 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001941}
1942
Chris Wilsone957d772010-09-24 12:52:03 +01001943static void
1944intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
1945 struct intel_sdvo *sdvo, u32 reg)
1946{
1947 struct sdvo_device_mapping *mapping;
1948 u8 pin, speed;
1949
1950 if (IS_SDVOB(reg))
1951 mapping = &dev_priv->sdvo_mappings[0];
1952 else
1953 mapping = &dev_priv->sdvo_mappings[1];
1954
1955 pin = GMBUS_PORT_DPB;
1956 speed = GMBUS_RATE_1MHZ >> 8;
1957 if (mapping->initialized) {
1958 pin = mapping->i2c_pin;
1959 speed = mapping->i2c_speed;
1960 }
1961
Chris Wilson63abf3e2010-12-08 16:48:21 +00001962 if (pin < GMBUS_NUM_PORTS) {
1963 sdvo->i2c = &dev_priv->gmbus[pin].adapter;
1964 intel_gmbus_set_speed(sdvo->i2c, speed);
1965 intel_gmbus_force_bit(sdvo->i2c, true);
1966 } else
1967 sdvo->i2c = &dev_priv->gmbus[GMBUS_PORT_DPB].adapter;
Chris Wilsone957d772010-09-24 12:52:03 +01001968}
1969
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001970static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01001971intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001972{
Chris Wilson97aaf912011-01-04 20:10:52 +00001973 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001974}
1975
yakui_zhao714605e2009-05-31 17:18:07 +08001976static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07001977intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08001978{
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 struct sdvo_device_mapping *my_mapping, *other_mapping;
1981
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001982 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08001983 my_mapping = &dev_priv->sdvo_mappings[0];
1984 other_mapping = &dev_priv->sdvo_mappings[1];
1985 } else {
1986 my_mapping = &dev_priv->sdvo_mappings[1];
1987 other_mapping = &dev_priv->sdvo_mappings[0];
1988 }
1989
1990 /* If the BIOS described our SDVO device, take advantage of it. */
1991 if (my_mapping->slave_addr)
1992 return my_mapping->slave_addr;
1993
1994 /* If the BIOS only described a different SDVO device, use the
1995 * address that it isn't using.
1996 */
1997 if (other_mapping->slave_addr) {
1998 if (other_mapping->slave_addr == 0x70)
1999 return 0x72;
2000 else
2001 return 0x70;
2002 }
2003
2004 /* No SDVO device info is found for another DVO port,
2005 * so use mapping assumption we had before BIOS parsing.
2006 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002007 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08002008 return 0x70;
2009 else
2010 return 0x72;
2011}
2012
Zhenyu Wang14571b42010-03-30 14:06:33 +08002013static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002014intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2015 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002016{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002017 drm_connector_init(encoder->base.base.dev,
2018 &connector->base.base,
2019 &intel_sdvo_connector_funcs,
2020 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002021
Chris Wilsondf0e9242010-09-09 16:20:55 +01002022 drm_connector_helper_add(&connector->base.base,
2023 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002024
Chris Wilsondf0e9242010-09-09 16:20:55 +01002025 connector->base.base.interlace_allowed = 0;
2026 connector->base.base.doublescan_allowed = 0;
2027 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002028
Chris Wilsondf0e9242010-09-09 16:20:55 +01002029 intel_connector_attach_encoder(&connector->base, &encoder->base);
2030 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002031}
2032
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002033static void
2034intel_sdvo_add_hdmi_properties(struct intel_sdvo_connector *connector)
2035{
2036 struct drm_device *dev = connector->base.base.dev;
2037
Chris Wilson3f43c482011-05-12 22:17:24 +01002038 intel_attach_force_audio_property(&connector->base.base);
Chris Wilsone953fd72011-02-21 22:23:52 +00002039 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev))
2040 intel_attach_broadcast_rgb_property(&connector->base.base);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002041}
2042
Zhenyu Wang14571b42010-03-30 14:06:33 +08002043static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002044intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002045{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002046 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002047 struct drm_connector *connector;
2048 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002049 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002050
Chris Wilson615fb932010-08-04 13:50:24 +01002051 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2052 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002053 return false;
2054
Zhenyu Wang14571b42010-03-30 14:06:33 +08002055 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002056 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002057 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002058 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002059 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002060 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002061 }
2062
Chris Wilson615fb932010-08-04 13:50:24 +01002063 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002064 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002065 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002066 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2067 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2068
Chris Wilsone27d8532010-10-22 09:15:22 +01002069 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002070 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002071 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002072 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002073 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2074 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002075
Chris Wilsondf0e9242010-09-09 16:20:55 +01002076 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002077 if (intel_sdvo->is_hdmi)
2078 intel_sdvo_add_hdmi_properties(intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002079
2080 return true;
2081}
2082
2083static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002084intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002085{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002086 struct drm_encoder *encoder = &intel_sdvo->base.base;
2087 struct drm_connector *connector;
2088 struct intel_connector *intel_connector;
2089 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002090
Chris Wilson615fb932010-08-04 13:50:24 +01002091 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2092 if (!intel_sdvo_connector)
2093 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002094
Chris Wilson615fb932010-08-04 13:50:24 +01002095 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002096 connector = &intel_connector->base;
2097 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2098 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002099
Chris Wilson4ef69c72010-09-09 15:14:28 +01002100 intel_sdvo->controlled_output |= type;
2101 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002102
Chris Wilson4ef69c72010-09-09 15:14:28 +01002103 intel_sdvo->is_tv = true;
2104 intel_sdvo->base.needs_tv_clock = true;
2105 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002106
Chris Wilsondf0e9242010-09-09 16:20:55 +01002107 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002108
Chris Wilson4ef69c72010-09-09 15:14:28 +01002109 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002110 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002111
Chris Wilson4ef69c72010-09-09 15:14:28 +01002112 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002113 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002114
Chris Wilson4ef69c72010-09-09 15:14:28 +01002115 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002116
2117err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002118 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002119 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002120}
2121
2122static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002123intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002124{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002125 struct drm_encoder *encoder = &intel_sdvo->base.base;
2126 struct drm_connector *connector;
2127 struct intel_connector *intel_connector;
2128 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002129
Chris Wilson615fb932010-08-04 13:50:24 +01002130 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2131 if (!intel_sdvo_connector)
2132 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002133
Chris Wilson615fb932010-08-04 13:50:24 +01002134 intel_connector = &intel_sdvo_connector->base;
2135 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002136 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2137 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2138 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002139
Chris Wilson4ef69c72010-09-09 15:14:28 +01002140 if (device == 0) {
2141 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2142 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2143 } else if (device == 1) {
2144 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2145 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2146 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002147
Chris Wilson4ef69c72010-09-09 15:14:28 +01002148 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2149 (1 << INTEL_ANALOG_CLONE_BIT));
2150
Chris Wilsondf0e9242010-09-09 16:20:55 +01002151 intel_sdvo_connector_init(intel_sdvo_connector,
2152 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002153 return true;
2154}
2155
2156static bool
2157intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2158{
2159 struct drm_encoder *encoder = &intel_sdvo->base.base;
2160 struct drm_connector *connector;
2161 struct intel_connector *intel_connector;
2162 struct intel_sdvo_connector *intel_sdvo_connector;
2163
2164 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2165 if (!intel_sdvo_connector)
2166 return false;
2167
2168 intel_connector = &intel_sdvo_connector->base;
2169 connector = &intel_connector->base;
2170 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2171 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2172
2173 if (device == 0) {
2174 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2175 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2176 } else if (device == 1) {
2177 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2178 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2179 }
2180
2181 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002182 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002183
Chris Wilsondf0e9242010-09-09 16:20:55 +01002184 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002185 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002186 goto err;
2187
2188 return true;
2189
2190err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002191 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002192 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002193}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002194
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002195static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002196intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002197{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002198 intel_sdvo->is_tv = false;
2199 intel_sdvo->base.needs_tv_clock = false;
2200 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002201
Zhenyu Wang14571b42010-03-30 14:06:33 +08002202 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002203
Zhenyu Wang14571b42010-03-30 14:06:33 +08002204 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002205 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002206 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002207
Zhenyu Wang14571b42010-03-30 14:06:33 +08002208 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002209 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002210 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002211
Zhenyu Wang14571b42010-03-30 14:06:33 +08002212 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002213 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002214 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002215 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002216
Zhenyu Wang14571b42010-03-30 14:06:33 +08002217 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002218 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002219 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002220
Zhenyu Wang14571b42010-03-30 14:06:33 +08002221 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002222 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002223 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002224
Zhenyu Wang14571b42010-03-30 14:06:33 +08002225 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002226 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002227 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002228
Zhenyu Wang14571b42010-03-30 14:06:33 +08002229 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002230 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002231 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002232
Zhenyu Wang14571b42010-03-30 14:06:33 +08002233 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002234 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002235 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002236
Zhenyu Wang14571b42010-03-30 14:06:33 +08002237 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002238 unsigned char bytes[2];
2239
Chris Wilsonea5b2132010-08-04 13:50:23 +01002240 intel_sdvo->controlled_output = 0;
2241 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002242 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002243 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002244 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002245 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002246 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002247 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002248
Zhenyu Wang14571b42010-03-30 14:06:33 +08002249 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002250}
2251
Chris Wilson32aad862010-08-04 13:50:25 +01002252static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2253 struct intel_sdvo_connector *intel_sdvo_connector,
2254 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002255{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002256 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002257 struct intel_sdvo_tv_format format;
2258 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002259
Chris Wilson32aad862010-08-04 13:50:25 +01002260 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2261 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002262
Chris Wilson1a3665c2011-01-25 13:59:37 +00002263 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002264 if (!intel_sdvo_get_value(intel_sdvo,
2265 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2266 &format, sizeof(format)))
2267 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002268
Chris Wilson32aad862010-08-04 13:50:25 +01002269 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002270
2271 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002272 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002273
Chris Wilson615fb932010-08-04 13:50:24 +01002274 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002275 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002276 if (format_map & (1 << i))
2277 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002278
2279
Chris Wilsonc5521702010-08-04 13:50:28 +01002280 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002281 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2282 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002283 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002284 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002285
Chris Wilson615fb932010-08-04 13:50:24 +01002286 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002287 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002288 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002289 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002290
Chris Wilson40039752010-08-04 13:50:26 +01002291 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002292 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002293 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002294 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002295
2296}
2297
Chris Wilsonc5521702010-08-04 13:50:28 +01002298#define ENHANCEMENT(name, NAME) do { \
2299 if (enhancements.name) { \
2300 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2301 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2302 return false; \
2303 intel_sdvo_connector->max_##name = data_value[0]; \
2304 intel_sdvo_connector->cur_##name = response; \
2305 intel_sdvo_connector->name = \
2306 drm_property_create(dev, DRM_MODE_PROP_RANGE, #name, 2); \
2307 if (!intel_sdvo_connector->name) return false; \
2308 intel_sdvo_connector->name->values[0] = 0; \
2309 intel_sdvo_connector->name->values[1] = data_value[0]; \
2310 drm_connector_attach_property(connector, \
2311 intel_sdvo_connector->name, \
2312 intel_sdvo_connector->cur_##name); \
2313 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2314 data_value[0], data_value[1], response); \
2315 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002316} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002317
2318static bool
2319intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2320 struct intel_sdvo_connector *intel_sdvo_connector,
2321 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002322{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002323 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002324 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002325 uint16_t response, data_value[2];
2326
Chris Wilsonc5521702010-08-04 13:50:28 +01002327 /* when horizontal overscan is supported, Add the left/right property */
2328 if (enhancements.overscan_h) {
2329 if (!intel_sdvo_get_value(intel_sdvo,
2330 SDVO_CMD_GET_MAX_OVERSCAN_H,
2331 &data_value, 4))
2332 return false;
2333
2334 if (!intel_sdvo_get_value(intel_sdvo,
2335 SDVO_CMD_GET_OVERSCAN_H,
2336 &response, 2))
2337 return false;
2338
2339 intel_sdvo_connector->max_hscan = data_value[0];
2340 intel_sdvo_connector->left_margin = data_value[0] - response;
2341 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2342 intel_sdvo_connector->left =
2343 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2344 "left_margin", 2);
2345 if (!intel_sdvo_connector->left)
2346 return false;
2347
2348 intel_sdvo_connector->left->values[0] = 0;
2349 intel_sdvo_connector->left->values[1] = data_value[0];
2350 drm_connector_attach_property(connector,
2351 intel_sdvo_connector->left,
2352 intel_sdvo_connector->left_margin);
2353
2354 intel_sdvo_connector->right =
2355 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2356 "right_margin", 2);
2357 if (!intel_sdvo_connector->right)
2358 return false;
2359
2360 intel_sdvo_connector->right->values[0] = 0;
2361 intel_sdvo_connector->right->values[1] = data_value[0];
2362 drm_connector_attach_property(connector,
2363 intel_sdvo_connector->right,
2364 intel_sdvo_connector->right_margin);
2365 DRM_DEBUG_KMS("h_overscan: max %d, "
2366 "default %d, current %d\n",
2367 data_value[0], data_value[1], response);
2368 }
2369
2370 if (enhancements.overscan_v) {
2371 if (!intel_sdvo_get_value(intel_sdvo,
2372 SDVO_CMD_GET_MAX_OVERSCAN_V,
2373 &data_value, 4))
2374 return false;
2375
2376 if (!intel_sdvo_get_value(intel_sdvo,
2377 SDVO_CMD_GET_OVERSCAN_V,
2378 &response, 2))
2379 return false;
2380
2381 intel_sdvo_connector->max_vscan = data_value[0];
2382 intel_sdvo_connector->top_margin = data_value[0] - response;
2383 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2384 intel_sdvo_connector->top =
2385 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2386 "top_margin", 2);
2387 if (!intel_sdvo_connector->top)
2388 return false;
2389
2390 intel_sdvo_connector->top->values[0] = 0;
2391 intel_sdvo_connector->top->values[1] = data_value[0];
2392 drm_connector_attach_property(connector,
2393 intel_sdvo_connector->top,
2394 intel_sdvo_connector->top_margin);
2395
2396 intel_sdvo_connector->bottom =
2397 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2398 "bottom_margin", 2);
2399 if (!intel_sdvo_connector->bottom)
2400 return false;
2401
2402 intel_sdvo_connector->bottom->values[0] = 0;
2403 intel_sdvo_connector->bottom->values[1] = data_value[0];
2404 drm_connector_attach_property(connector,
2405 intel_sdvo_connector->bottom,
2406 intel_sdvo_connector->bottom_margin);
2407 DRM_DEBUG_KMS("v_overscan: max %d, "
2408 "default %d, current %d\n",
2409 data_value[0], data_value[1], response);
2410 }
2411
2412 ENHANCEMENT(hpos, HPOS);
2413 ENHANCEMENT(vpos, VPOS);
2414 ENHANCEMENT(saturation, SATURATION);
2415 ENHANCEMENT(contrast, CONTRAST);
2416 ENHANCEMENT(hue, HUE);
2417 ENHANCEMENT(sharpness, SHARPNESS);
2418 ENHANCEMENT(brightness, BRIGHTNESS);
2419 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2420 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2421 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2422 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2423 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2424
Chris Wilsone0442182010-08-04 13:50:29 +01002425 if (enhancements.dot_crawl) {
2426 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2427 return false;
2428
2429 intel_sdvo_connector->max_dot_crawl = 1;
2430 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2431 intel_sdvo_connector->dot_crawl =
2432 drm_property_create(dev, DRM_MODE_PROP_RANGE, "dot_crawl", 2);
2433 if (!intel_sdvo_connector->dot_crawl)
2434 return false;
2435
2436 intel_sdvo_connector->dot_crawl->values[0] = 0;
2437 intel_sdvo_connector->dot_crawl->values[1] = 1;
2438 drm_connector_attach_property(connector,
2439 intel_sdvo_connector->dot_crawl,
2440 intel_sdvo_connector->cur_dot_crawl);
2441 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2442 }
2443
Chris Wilsonc5521702010-08-04 13:50:28 +01002444 return true;
2445}
2446
2447static bool
2448intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2449 struct intel_sdvo_connector *intel_sdvo_connector,
2450 struct intel_sdvo_enhancements_reply enhancements)
2451{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002452 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002453 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2454 uint16_t response, data_value[2];
2455
2456 ENHANCEMENT(brightness, BRIGHTNESS);
2457
2458 return true;
2459}
2460#undef ENHANCEMENT
2461
2462static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2463 struct intel_sdvo_connector *intel_sdvo_connector)
2464{
2465 union {
2466 struct intel_sdvo_enhancements_reply reply;
2467 uint16_t response;
2468 } enhancements;
2469
Chris Wilson1a3665c2011-01-25 13:59:37 +00002470 BUILD_BUG_ON(sizeof(enhancements) != 2);
2471
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002472 enhancements.response = 0;
2473 intel_sdvo_get_value(intel_sdvo,
2474 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2475 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002476 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002477 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002478 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002479 }
Chris Wilson32aad862010-08-04 13:50:25 +01002480
Chris Wilsonc5521702010-08-04 13:50:28 +01002481 if (IS_TV(intel_sdvo_connector))
2482 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002483 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002484 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2485 else
2486 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002487}
Chris Wilson32aad862010-08-04 13:50:25 +01002488
Chris Wilsone957d772010-09-24 12:52:03 +01002489static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2490 struct i2c_msg *msgs,
2491 int num)
2492{
2493 struct intel_sdvo *sdvo = adapter->algo_data;
2494
2495 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2496 return -EIO;
2497
2498 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2499}
2500
2501static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2502{
2503 struct intel_sdvo *sdvo = adapter->algo_data;
2504 return sdvo->i2c->algo->functionality(sdvo->i2c);
2505}
2506
2507static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2508 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2509 .functionality = intel_sdvo_ddc_proxy_func
2510};
2511
2512static bool
2513intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2514 struct drm_device *dev)
2515{
2516 sdvo->ddc.owner = THIS_MODULE;
2517 sdvo->ddc.class = I2C_CLASS_DDC;
2518 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2519 sdvo->ddc.dev.parent = &dev->pdev->dev;
2520 sdvo->ddc.algo_data = sdvo;
2521 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2522
2523 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002524}
2525
Eric Anholtc751ce42010-03-25 11:48:48 -07002526bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002527{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002528 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002529 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002530 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002531 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002532
Chris Wilsonea5b2132010-08-04 13:50:23 +01002533 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2534 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002535 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002536
Chris Wilson56184e32011-05-17 14:03:50 +01002537 intel_sdvo->sdvo_reg = sdvo_reg;
2538 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg) >> 1;
2539 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Chris Wilsone957d772010-09-24 12:52:03 +01002540 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev)) {
2541 kfree(intel_sdvo);
2542 return false;
2543 }
2544
Chris Wilson56184e32011-05-17 14:03:50 +01002545 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002546 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002547 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002548 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002549
Jesse Barnes79e53942008-11-07 14:24:08 -08002550 /* Read the regs to test if we can talk to the device */
2551 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002552 u8 byte;
2553
2554 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002555 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002556 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002557 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002558 }
2559 }
2560
Chris Wilsonf899fc62010-07-20 15:44:45 -07002561 if (IS_SDVOB(sdvo_reg))
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002562 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Chris Wilsonf899fc62010-07-20 15:44:45 -07002563 else
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002564 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Ma Ling619ac3b2009-05-18 16:12:46 +08002565
Chris Wilson4ef69c72010-09-09 15:14:28 +01002566 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002567
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002568 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002569 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002570 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002571
Chris Wilsonea5b2132010-08-04 13:50:23 +01002572 if (intel_sdvo_output_setup(intel_sdvo,
2573 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002574 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002575 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002576 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002577 }
2578
Chris Wilsonea5b2132010-08-04 13:50:23 +01002579 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002580
Jesse Barnes79e53942008-11-07 14:24:08 -08002581 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002582 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002583 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002584
Chris Wilson32aad862010-08-04 13:50:25 +01002585 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2586 &intel_sdvo->pixel_clock_min,
2587 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002588 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002589
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002590 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002591 "clock range %dMHz - %dMHz, "
2592 "input 1: %c, input 2: %c, "
2593 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002594 SDVO_NAME(intel_sdvo),
2595 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2596 intel_sdvo->caps.device_rev_id,
2597 intel_sdvo->pixel_clock_min / 1000,
2598 intel_sdvo->pixel_clock_max / 1000,
2599 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2600 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002601 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002602 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002603 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002604 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002605 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002606 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002607
Chris Wilsonf899fc62010-07-20 15:44:45 -07002608err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002609 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002610 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002611 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002612
Eric Anholt7d573822009-01-02 13:33:00 -08002613 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002614}