blob: db9d36fb588356400174af9e39cd7351c02d6d69 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
87 size_t size)
88{
89 dev_priv->mm.gtt_count++;
90 dev_priv->mm.gtt_memory += size;
91}
92
93static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
94 size_t size)
95{
96 dev_priv->mm.gtt_count--;
97 dev_priv->mm.gtt_memory -= size;
98}
99
100static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
101 size_t size)
102{
103 dev_priv->mm.pin_count++;
104 dev_priv->mm.pin_memory += size;
105}
106
107static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
108 size_t size)
109{
110 dev_priv->mm.pin_count--;
111 dev_priv->mm.pin_memory -= size;
112}
113
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114int
115i915_gem_check_is_wedged(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct completion *x = &dev_priv->error_completion;
119 unsigned long flags;
120 int ret;
121
122 if (!atomic_read(&dev_priv->mm.wedged))
123 return 0;
124
125 ret = wait_for_completion_interruptible(x);
126 if (ret)
127 return ret;
128
129 /* Success, we reset the GPU! */
130 if (!atomic_read(&dev_priv->mm.wedged))
131 return 0;
132
133 /* GPU is hung, bump the completion count to account for
134 * the token we just consumed so that we never hit zero and
135 * end up waiting upon a subsequent completion event that
136 * will never happen.
137 */
138 spin_lock_irqsave(&x->wait.lock, flags);
139 x->done++;
140 spin_unlock_irqrestore(&x->wait.lock, flags);
141 return -EIO;
142}
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144static int i915_mutex_lock_interruptible(struct drm_device *dev)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 int ret;
148
149 ret = i915_gem_check_is_wedged(dev);
150 if (ret)
151 return ret;
152
153 ret = mutex_lock_interruptible(&dev->struct_mutex);
154 if (ret)
155 return ret;
156
157 if (atomic_read(&dev_priv->mm.wedged)) {
158 mutex_unlock(&dev->struct_mutex);
159 return -EAGAIN;
160 }
161
Chris Wilson23bc5982010-09-29 16:10:57 +0100162 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100163 return 0;
164}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100165
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166static inline bool
167i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
168{
169 return obj_priv->gtt_space &&
170 !obj_priv->active &&
171 obj_priv->pin_count == 0;
172}
173
Chris Wilson73aa8082010-09-30 11:46:12 +0100174int i915_gem_do_init(struct drm_device *dev,
175 unsigned long start,
Jesse Barnes79e53942008-11-07 14:24:08 -0800176 unsigned long end)
177{
178 drm_i915_private_t *dev_priv = dev->dev_private;
179
180 if (start >= end ||
181 (start & (PAGE_SIZE - 1)) != 0 ||
182 (end & (PAGE_SIZE - 1)) != 0) {
183 return -EINVAL;
184 }
185
186 drm_mm_init(&dev_priv->mm.gtt_space, start,
187 end - start);
188
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 dev_priv->mm.gtt_total = end - start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190
191 return 0;
192}
Keith Packard6dbe2772008-10-14 21:41:13 -0700193
Eric Anholt673a3942008-07-30 12:06:12 -0700194int
195i915_gem_init_ioctl(struct drm_device *dev, void *data,
196 struct drm_file *file_priv)
197{
Eric Anholt673a3942008-07-30 12:06:12 -0700198 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700200
201 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800202 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700203 mutex_unlock(&dev->struct_mutex);
204
Jesse Barnes79e53942008-11-07 14:24:08 -0800205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700206}
207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208int
209i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
210 struct drm_file *file_priv)
211{
Chris Wilson73aa8082010-09-30 11:46:12 +0100212 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700213 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700214
215 if (!(dev->driver->driver_features & DRIVER_GEM))
216 return -ENODEV;
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218 mutex_lock(&dev->struct_mutex);
219 args->aper_size = dev_priv->mm.gtt_total;
220 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
221 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700222
223 return 0;
224}
225
Eric Anholt673a3942008-07-30 12:06:12 -0700226
227/**
228 * Creates a new mm object and returns a handle to it.
229 */
230int
231i915_gem_create_ioctl(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
234 struct drm_i915_gem_create *args = data;
235 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
239 args->size = roundup(args->size, PAGE_SIZE);
240
241 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000242 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700243 if (obj == NULL)
244 return -ENOMEM;
245
246 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100247 if (ret) {
248 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700249 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100250 }
251
252 /* Sink the floating reference from kref_init(handlecount) */
253 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700254
255 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700256 return 0;
257}
258
Eric Anholt40123c12009-03-09 13:42:30 -0700259static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700260fast_shmem_read(struct page **pages,
261 loff_t page_base, int page_offset,
262 char __user *data,
263 int length)
264{
265 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200266 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700267
268 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
269 if (vaddr == NULL)
270 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200271 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700272 kunmap_atomic(vaddr, KM_USER0);
273
Florian Mickler2bc43b52009-04-06 22:55:41 +0200274 if (unwritten)
275 return -EFAULT;
276
277 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700278}
279
Eric Anholt280b7132009-03-12 16:56:27 -0700280static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
281{
282 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100283 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700284
285 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
286 obj_priv->tiling_mode != I915_TILING_NONE;
287}
288
Chris Wilson99a03df2010-05-27 14:15:34 +0100289static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700290slow_shmem_copy(struct page *dst_page,
291 int dst_offset,
292 struct page *src_page,
293 int src_offset,
294 int length)
295{
296 char *dst_vaddr, *src_vaddr;
297
Chris Wilson99a03df2010-05-27 14:15:34 +0100298 dst_vaddr = kmap(dst_page);
299 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700300
301 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
302
Chris Wilson99a03df2010-05-27 14:15:34 +0100303 kunmap(src_page);
304 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700305}
306
Chris Wilson99a03df2010-05-27 14:15:34 +0100307static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700308slow_shmem_bit17_copy(struct page *gpu_page,
309 int gpu_offset,
310 struct page *cpu_page,
311 int cpu_offset,
312 int length,
313 int is_read)
314{
315 char *gpu_vaddr, *cpu_vaddr;
316
317 /* Use the unswizzled path if this page isn't affected. */
318 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
319 if (is_read)
320 return slow_shmem_copy(cpu_page, cpu_offset,
321 gpu_page, gpu_offset, length);
322 else
323 return slow_shmem_copy(gpu_page, gpu_offset,
324 cpu_page, cpu_offset, length);
325 }
326
Chris Wilson99a03df2010-05-27 14:15:34 +0100327 gpu_vaddr = kmap(gpu_page);
328 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700329
330 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
331 * XORing with the other bits (A9 for Y, A9 and A10 for X)
332 */
333 while (length > 0) {
334 int cacheline_end = ALIGN(gpu_offset + 1, 64);
335 int this_length = min(cacheline_end - gpu_offset, length);
336 int swizzled_gpu_offset = gpu_offset ^ 64;
337
338 if (is_read) {
339 memcpy(cpu_vaddr + cpu_offset,
340 gpu_vaddr + swizzled_gpu_offset,
341 this_length);
342 } else {
343 memcpy(gpu_vaddr + swizzled_gpu_offset,
344 cpu_vaddr + cpu_offset,
345 this_length);
346 }
347 cpu_offset += this_length;
348 gpu_offset += this_length;
349 length -= this_length;
350 }
351
Chris Wilson99a03df2010-05-27 14:15:34 +0100352 kunmap(cpu_page);
353 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700354}
355
Eric Anholt673a3942008-07-30 12:06:12 -0700356/**
Eric Anholteb014592009-03-10 11:44:52 -0700357 * This is the fast shmem pread path, which attempts to copy_from_user directly
358 * from the backing pages of the object to the user's address space. On a
359 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
360 */
361static int
362i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
363 struct drm_i915_gem_pread *args,
364 struct drm_file *file_priv)
365{
Daniel Vetter23010e42010-03-08 13:35:02 +0100366 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700367 ssize_t remain;
368 loff_t offset, page_base;
369 char __user *user_data;
370 int page_offset, page_length;
371 int ret;
372
373 user_data = (char __user *) (uintptr_t) args->data_ptr;
374 remain = args->size;
375
Chris Wilson76c1dec2010-09-25 11:22:51 +0100376 ret = i915_mutex_lock_interruptible(dev);
377 if (ret)
378 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700379
Chris Wilson4bdadb92010-01-27 13:36:32 +0000380 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700381 if (ret != 0)
382 goto fail_unlock;
383
384 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
385 args->size);
386 if (ret != 0)
387 goto fail_put_pages;
388
Daniel Vetter23010e42010-03-08 13:35:02 +0100389 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700390 offset = args->offset;
391
392 while (remain > 0) {
393 /* Operation in this page
394 *
395 * page_base = page offset within aperture
396 * page_offset = offset within page
397 * page_length = bytes to copy for this page
398 */
399 page_base = (offset & ~(PAGE_SIZE-1));
400 page_offset = offset & (PAGE_SIZE-1);
401 page_length = remain;
402 if ((page_offset + remain) > PAGE_SIZE)
403 page_length = PAGE_SIZE - page_offset;
404
405 ret = fast_shmem_read(obj_priv->pages,
406 page_base, page_offset,
407 user_data, page_length);
408 if (ret)
409 goto fail_put_pages;
410
411 remain -= page_length;
412 user_data += page_length;
413 offset += page_length;
414 }
415
416fail_put_pages:
417 i915_gem_object_put_pages(obj);
418fail_unlock:
419 mutex_unlock(&dev->struct_mutex);
420
421 return ret;
422}
423
Chris Wilson07f73f62009-09-14 16:50:30 +0100424static int
425i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
426{
427 int ret;
428
Chris Wilson4bdadb92010-01-27 13:36:32 +0000429 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100430
431 /* If we've insufficient memory to map in the pages, attempt
432 * to make some space by throwing out some old buffers.
433 */
434 if (ret == -ENOMEM) {
435 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100436
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100437 ret = i915_gem_evict_something(dev, obj->size,
438 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100439 if (ret)
440 return ret;
441
Chris Wilson4bdadb92010-01-27 13:36:32 +0000442 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100443 }
444
445 return ret;
446}
447
Eric Anholteb014592009-03-10 11:44:52 -0700448/**
449 * This is the fallback shmem pread path, which allocates temporary storage
450 * in kernel space to copy_to_user into outside of the struct_mutex, so we
451 * can copy out of the object's backing pages while holding the struct mutex
452 * and not take page faults.
453 */
454static int
455i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
456 struct drm_i915_gem_pread *args,
457 struct drm_file *file_priv)
458{
Daniel Vetter23010e42010-03-08 13:35:02 +0100459 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700460 struct mm_struct *mm = current->mm;
461 struct page **user_pages;
462 ssize_t remain;
463 loff_t offset, pinned_pages, i;
464 loff_t first_data_page, last_data_page, num_pages;
465 int shmem_page_index, shmem_page_offset;
466 int data_page_index, data_page_offset;
467 int page_length;
468 int ret;
469 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700470 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700471
472 remain = args->size;
473
474 /* Pin the user pages containing the data. We can't fault while
475 * holding the struct mutex, yet we want to hold it while
476 * dereferencing the user data.
477 */
478 first_data_page = data_ptr / PAGE_SIZE;
479 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
480 num_pages = last_data_page - first_data_page + 1;
481
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700482 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700483 if (user_pages == NULL)
484 return -ENOMEM;
485
486 down_read(&mm->mmap_sem);
487 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700488 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700489 up_read(&mm->mmap_sem);
490 if (pinned_pages < num_pages) {
491 ret = -EFAULT;
492 goto fail_put_user_pages;
493 }
494
Eric Anholt280b7132009-03-12 16:56:27 -0700495 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
496
Chris Wilson76c1dec2010-09-25 11:22:51 +0100497 ret = i915_mutex_lock_interruptible(dev);
498 if (ret)
499 goto fail_put_user_pages;
Eric Anholteb014592009-03-10 11:44:52 -0700500
Chris Wilson07f73f62009-09-14 16:50:30 +0100501 ret = i915_gem_object_get_pages_or_evict(obj);
502 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700503 goto fail_unlock;
504
505 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
506 args->size);
507 if (ret != 0)
508 goto fail_put_pages;
509
Daniel Vetter23010e42010-03-08 13:35:02 +0100510 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700511 offset = args->offset;
512
513 while (remain > 0) {
514 /* Operation in this page
515 *
516 * shmem_page_index = page number within shmem file
517 * shmem_page_offset = offset within page in shmem file
518 * data_page_index = page number in get_user_pages return
519 * data_page_offset = offset with data_page_index page.
520 * page_length = bytes to copy for this page
521 */
522 shmem_page_index = offset / PAGE_SIZE;
523 shmem_page_offset = offset & ~PAGE_MASK;
524 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
525 data_page_offset = data_ptr & ~PAGE_MASK;
526
527 page_length = remain;
528 if ((shmem_page_offset + page_length) > PAGE_SIZE)
529 page_length = PAGE_SIZE - shmem_page_offset;
530 if ((data_page_offset + page_length) > PAGE_SIZE)
531 page_length = PAGE_SIZE - data_page_offset;
532
Eric Anholt280b7132009-03-12 16:56:27 -0700533 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100534 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700535 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100536 user_pages[data_page_index],
537 data_page_offset,
538 page_length,
539 1);
540 } else {
541 slow_shmem_copy(user_pages[data_page_index],
542 data_page_offset,
543 obj_priv->pages[shmem_page_index],
544 shmem_page_offset,
545 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700546 }
Eric Anholteb014592009-03-10 11:44:52 -0700547
548 remain -= page_length;
549 data_ptr += page_length;
550 offset += page_length;
551 }
552
553fail_put_pages:
554 i915_gem_object_put_pages(obj);
555fail_unlock:
556 mutex_unlock(&dev->struct_mutex);
557fail_put_user_pages:
558 for (i = 0; i < pinned_pages; i++) {
559 SetPageDirty(user_pages[i]);
560 page_cache_release(user_pages[i]);
561 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700562 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700563
564 return ret;
565}
566
Eric Anholt673a3942008-07-30 12:06:12 -0700567/**
568 * Reads data from the object referenced by handle.
569 *
570 * On error, the contents of *data are undefined.
571 */
572int
573i915_gem_pread_ioctl(struct drm_device *dev, void *data,
574 struct drm_file *file_priv)
575{
576 struct drm_i915_gem_pread *args = data;
577 struct drm_gem_object *obj;
578 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 int ret;
580
581 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
582 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100583 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100584 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700585
586 /* Bounds check source.
587 *
588 * XXX: This could use review for overflow issues...
589 */
590 if (args->offset > obj->size || args->size > obj->size ||
591 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000592 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700593 return -EINVAL;
594 }
595
Eric Anholt280b7132009-03-12 16:56:27 -0700596 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700597 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700598 } else {
599 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
600 if (ret != 0)
601 ret = i915_gem_shmem_pread_slow(dev, obj, args,
602 file_priv);
603 }
Eric Anholt673a3942008-07-30 12:06:12 -0700604
Luca Barbieribc9025b2010-02-09 05:49:12 +0000605 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700606
Eric Anholteb014592009-03-10 11:44:52 -0700607 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700608}
609
Keith Packard0839ccb2008-10-30 19:38:48 -0700610/* This is the fast write path which cannot handle
611 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700612 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700613
Keith Packard0839ccb2008-10-30 19:38:48 -0700614static inline int
615fast_user_write(struct io_mapping *mapping,
616 loff_t page_base, int page_offset,
617 char __user *user_data,
618 int length)
619{
620 char *vaddr_atomic;
621 unsigned long unwritten;
622
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100623 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
625 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100626 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 if (unwritten)
628 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700629 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700630}
631
632/* Here's the write path which can sleep for
633 * page faults
634 */
635
Chris Wilsonab34c222010-05-27 14:15:35 +0100636static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700637slow_kernel_write(struct io_mapping *mapping,
638 loff_t gtt_base, int gtt_offset,
639 struct page *user_page, int user_offset,
640 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700641{
Chris Wilsonab34c222010-05-27 14:15:35 +0100642 char __iomem *dst_vaddr;
643 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700644
Chris Wilsonab34c222010-05-27 14:15:35 +0100645 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
646 src_vaddr = kmap(user_page);
647
648 memcpy_toio(dst_vaddr + gtt_offset,
649 src_vaddr + user_offset,
650 length);
651
652 kunmap(user_page);
653 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700654}
655
Eric Anholt40123c12009-03-09 13:42:30 -0700656static inline int
657fast_shmem_write(struct page **pages,
658 loff_t page_base, int page_offset,
659 char __user *data,
660 int length)
661{
662 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400663 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700664
665 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
666 if (vaddr == NULL)
667 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400668 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700669 kunmap_atomic(vaddr, KM_USER0);
670
Dave Airlied0088772009-03-28 20:29:48 -0400671 if (unwritten)
672 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700673 return 0;
674}
675
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676/**
677 * This is the fast pwrite path, where we copy the data directly from the
678 * user into the GTT, uncached.
679 */
Eric Anholt673a3942008-07-30 12:06:12 -0700680static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700681i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
682 struct drm_i915_gem_pwrite *args,
683 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700684{
Daniel Vetter23010e42010-03-08 13:35:02 +0100685 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700686 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700687 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700688 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700689 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700690 int page_offset, page_length;
691 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700692
693 user_data = (char __user *) (uintptr_t) args->data_ptr;
694 remain = args->size;
695 if (!access_ok(VERIFY_READ, user_data, remain))
696 return -EFAULT;
697
Chris Wilson76c1dec2010-09-25 11:22:51 +0100698 ret = i915_mutex_lock_interruptible(dev);
699 if (ret)
700 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Eric Anholt673a3942008-07-30 12:06:12 -0700702 ret = i915_gem_object_pin(obj, 0);
703 if (ret) {
704 mutex_unlock(&dev->struct_mutex);
705 return ret;
706 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800707 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700708 if (ret)
709 goto fail;
710
Daniel Vetter23010e42010-03-08 13:35:02 +0100711 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700712 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700713
714 while (remain > 0) {
715 /* Operation in this page
716 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700717 * page_base = page offset within aperture
718 * page_offset = offset within page
719 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700720 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 page_base = (offset & ~(PAGE_SIZE-1));
722 page_offset = offset & (PAGE_SIZE-1);
723 page_length = remain;
724 if ((page_offset + remain) > PAGE_SIZE)
725 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700726
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
728 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700729
Keith Packard0839ccb2008-10-30 19:38:48 -0700730 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700731 * source page isn't available. Return the error and we'll
732 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700733 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700734 if (ret)
735 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700736
Keith Packard0839ccb2008-10-30 19:38:48 -0700737 remain -= page_length;
738 user_data += page_length;
739 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700740 }
Eric Anholt673a3942008-07-30 12:06:12 -0700741
742fail:
743 i915_gem_object_unpin(obj);
744 mutex_unlock(&dev->struct_mutex);
745
746 return ret;
747}
748
Eric Anholt3de09aa2009-03-09 09:42:23 -0700749/**
750 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
751 * the memory and maps it using kmap_atomic for copying.
752 *
753 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
754 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
755 */
Eric Anholt3043c602008-10-02 12:24:47 -0700756static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700757i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
758 struct drm_i915_gem_pwrite *args,
759 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700760{
Daniel Vetter23010e42010-03-08 13:35:02 +0100761 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700762 drm_i915_private_t *dev_priv = dev->dev_private;
763 ssize_t remain;
764 loff_t gtt_page_base, offset;
765 loff_t first_data_page, last_data_page, num_pages;
766 loff_t pinned_pages, i;
767 struct page **user_pages;
768 struct mm_struct *mm = current->mm;
769 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700770 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700771 uint64_t data_ptr = args->data_ptr;
772
773 remain = args->size;
774
775 /* Pin the user pages containing the data. We can't fault while
776 * holding the struct mutex, and all of the pwrite implementations
777 * want to hold it while dereferencing the user data.
778 */
779 first_data_page = data_ptr / PAGE_SIZE;
780 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
781 num_pages = last_data_page - first_data_page + 1;
782
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700783 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700784 if (user_pages == NULL)
785 return -ENOMEM;
786
787 down_read(&mm->mmap_sem);
788 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
789 num_pages, 0, 0, user_pages, NULL);
790 up_read(&mm->mmap_sem);
791 if (pinned_pages < num_pages) {
792 ret = -EFAULT;
793 goto out_unpin_pages;
794 }
795
Chris Wilson76c1dec2010-09-25 11:22:51 +0100796 ret = i915_mutex_lock_interruptible(dev);
797 if (ret)
798 goto out_unpin_pages;
799
Eric Anholt3de09aa2009-03-09 09:42:23 -0700800 ret = i915_gem_object_pin(obj, 0);
801 if (ret)
802 goto out_unlock;
803
804 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
805 if (ret)
806 goto out_unpin_object;
807
Daniel Vetter23010e42010-03-08 13:35:02 +0100808 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700809 offset = obj_priv->gtt_offset + args->offset;
810
811 while (remain > 0) {
812 /* Operation in this page
813 *
814 * gtt_page_base = page offset within aperture
815 * gtt_page_offset = offset within page in aperture
816 * data_page_index = page number in get_user_pages return
817 * data_page_offset = offset with data_page_index page.
818 * page_length = bytes to copy for this page
819 */
820 gtt_page_base = offset & PAGE_MASK;
821 gtt_page_offset = offset & ~PAGE_MASK;
822 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
823 data_page_offset = data_ptr & ~PAGE_MASK;
824
825 page_length = remain;
826 if ((gtt_page_offset + page_length) > PAGE_SIZE)
827 page_length = PAGE_SIZE - gtt_page_offset;
828 if ((data_page_offset + page_length) > PAGE_SIZE)
829 page_length = PAGE_SIZE - data_page_offset;
830
Chris Wilsonab34c222010-05-27 14:15:35 +0100831 slow_kernel_write(dev_priv->mm.gtt_mapping,
832 gtt_page_base, gtt_page_offset,
833 user_pages[data_page_index],
834 data_page_offset,
835 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700836
837 remain -= page_length;
838 offset += page_length;
839 data_ptr += page_length;
840 }
841
842out_unpin_object:
843 i915_gem_object_unpin(obj);
844out_unlock:
845 mutex_unlock(&dev->struct_mutex);
846out_unpin_pages:
847 for (i = 0; i < pinned_pages; i++)
848 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700849 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700850
851 return ret;
852}
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854/**
855 * This is the fast shmem pwrite path, which attempts to directly
856 * copy_from_user into the kmapped pages backing the object.
857 */
Eric Anholt673a3942008-07-30 12:06:12 -0700858static int
Eric Anholt40123c12009-03-09 13:42:30 -0700859i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
860 struct drm_i915_gem_pwrite *args,
861 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700862{
Daniel Vetter23010e42010-03-08 13:35:02 +0100863 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700864 ssize_t remain;
865 loff_t offset, page_base;
866 char __user *user_data;
867 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700868 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700869
870 user_data = (char __user *) (uintptr_t) args->data_ptr;
871 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700872
Chris Wilson76c1dec2010-09-25 11:22:51 +0100873 ret = i915_mutex_lock_interruptible(dev);
874 if (ret)
875 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700876
Chris Wilson4bdadb92010-01-27 13:36:32 +0000877 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700878 if (ret != 0)
879 goto fail_unlock;
880
Eric Anholte47c68e2008-11-14 13:35:19 -0800881 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700882 if (ret != 0)
883 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700884
Daniel Vetter23010e42010-03-08 13:35:02 +0100885 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700886 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700887 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700888
Eric Anholt40123c12009-03-09 13:42:30 -0700889 while (remain > 0) {
890 /* Operation in this page
891 *
892 * page_base = page offset within aperture
893 * page_offset = offset within page
894 * page_length = bytes to copy for this page
895 */
896 page_base = (offset & ~(PAGE_SIZE-1));
897 page_offset = offset & (PAGE_SIZE-1);
898 page_length = remain;
899 if ((page_offset + remain) > PAGE_SIZE)
900 page_length = PAGE_SIZE - page_offset;
901
902 ret = fast_shmem_write(obj_priv->pages,
903 page_base, page_offset,
904 user_data, page_length);
905 if (ret)
906 goto fail_put_pages;
907
908 remain -= page_length;
909 user_data += page_length;
910 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700911 }
912
Eric Anholt40123c12009-03-09 13:42:30 -0700913fail_put_pages:
914 i915_gem_object_put_pages(obj);
915fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700916 mutex_unlock(&dev->struct_mutex);
917
Eric Anholt40123c12009-03-09 13:42:30 -0700918 return ret;
919}
920
921/**
922 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
923 * the memory and maps it using kmap_atomic for copying.
924 *
925 * This avoids taking mmap_sem for faulting on the user's address while the
926 * struct_mutex is held.
927 */
928static int
929i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
930 struct drm_i915_gem_pwrite *args,
931 struct drm_file *file_priv)
932{
Daniel Vetter23010e42010-03-08 13:35:02 +0100933 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700934 struct mm_struct *mm = current->mm;
935 struct page **user_pages;
936 ssize_t remain;
937 loff_t offset, pinned_pages, i;
938 loff_t first_data_page, last_data_page, num_pages;
939 int shmem_page_index, shmem_page_offset;
940 int data_page_index, data_page_offset;
941 int page_length;
942 int ret;
943 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700944 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700945
946 remain = args->size;
947
948 /* Pin the user pages containing the data. We can't fault while
949 * holding the struct mutex, and all of the pwrite implementations
950 * want to hold it while dereferencing the user data.
951 */
952 first_data_page = data_ptr / PAGE_SIZE;
953 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
954 num_pages = last_data_page - first_data_page + 1;
955
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700956 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700957 if (user_pages == NULL)
958 return -ENOMEM;
959
960 down_read(&mm->mmap_sem);
961 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
962 num_pages, 0, 0, user_pages, NULL);
963 up_read(&mm->mmap_sem);
964 if (pinned_pages < num_pages) {
965 ret = -EFAULT;
966 goto fail_put_user_pages;
967 }
968
Eric Anholt280b7132009-03-12 16:56:27 -0700969 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
970
Chris Wilson76c1dec2010-09-25 11:22:51 +0100971 ret = i915_mutex_lock_interruptible(dev);
972 if (ret)
973 goto fail_put_user_pages;
Eric Anholt40123c12009-03-09 13:42:30 -0700974
Chris Wilson07f73f62009-09-14 16:50:30 +0100975 ret = i915_gem_object_get_pages_or_evict(obj);
976 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700977 goto fail_unlock;
978
979 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
980 if (ret != 0)
981 goto fail_put_pages;
982
Daniel Vetter23010e42010-03-08 13:35:02 +0100983 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700984 offset = args->offset;
985 obj_priv->dirty = 1;
986
987 while (remain > 0) {
988 /* Operation in this page
989 *
990 * shmem_page_index = page number within shmem file
991 * shmem_page_offset = offset within page in shmem file
992 * data_page_index = page number in get_user_pages return
993 * data_page_offset = offset with data_page_index page.
994 * page_length = bytes to copy for this page
995 */
996 shmem_page_index = offset / PAGE_SIZE;
997 shmem_page_offset = offset & ~PAGE_MASK;
998 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
999 data_page_offset = data_ptr & ~PAGE_MASK;
1000
1001 page_length = remain;
1002 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1003 page_length = PAGE_SIZE - shmem_page_offset;
1004 if ((data_page_offset + page_length) > PAGE_SIZE)
1005 page_length = PAGE_SIZE - data_page_offset;
1006
Eric Anholt280b7132009-03-12 16:56:27 -07001007 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +01001008 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -07001009 shmem_page_offset,
1010 user_pages[data_page_index],
1011 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +01001012 page_length,
1013 0);
1014 } else {
1015 slow_shmem_copy(obj_priv->pages[shmem_page_index],
1016 shmem_page_offset,
1017 user_pages[data_page_index],
1018 data_page_offset,
1019 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -07001020 }
Eric Anholt40123c12009-03-09 13:42:30 -07001021
1022 remain -= page_length;
1023 data_ptr += page_length;
1024 offset += page_length;
1025 }
1026
1027fail_put_pages:
1028 i915_gem_object_put_pages(obj);
1029fail_unlock:
1030 mutex_unlock(&dev->struct_mutex);
1031fail_put_user_pages:
1032 for (i = 0; i < pinned_pages; i++)
1033 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001034 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -07001035
1036 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001037}
1038
1039/**
1040 * Writes data to the object referenced by handle.
1041 *
1042 * On error, the contents of the buffer that were to be modified are undefined.
1043 */
1044int
1045i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1046 struct drm_file *file_priv)
1047{
1048 struct drm_i915_gem_pwrite *args = data;
1049 struct drm_gem_object *obj;
1050 struct drm_i915_gem_object *obj_priv;
1051 int ret = 0;
1052
1053 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1054 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001055 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001056 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001057
1058 /* Bounds check destination.
1059 *
1060 * XXX: This could use review for overflow issues...
1061 */
1062 if (args->offset > obj->size || args->size > obj->size ||
1063 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00001064 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001065 return -EINVAL;
1066 }
1067
1068 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1069 * it would end up going through the fenced access, and we'll get
1070 * different detiling behavior between reading and writing.
1071 * pread/pwrite currently are reading and writing from the CPU
1072 * perspective, requiring manual detiling by the client.
1073 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001074 if (obj_priv->phys_obj)
1075 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
1076 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001077 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001078 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -07001079 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
1080 if (ret == -EFAULT) {
1081 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
1082 file_priv);
1083 }
Eric Anholt280b7132009-03-12 16:56:27 -07001084 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
1085 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -07001086 } else {
1087 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
1088 if (ret == -EFAULT) {
1089 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
1090 file_priv);
1091 }
1092 }
Eric Anholt673a3942008-07-30 12:06:12 -07001093
1094#if WATCH_PWRITE
1095 if (ret)
1096 DRM_INFO("pwrite failed %d\n", ret);
1097#endif
1098
Luca Barbieribc9025b2010-02-09 05:49:12 +00001099 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001100
1101 return ret;
1102}
1103
1104/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001105 * Called when user space prepares to use an object with the CPU, either
1106 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001107 */
1108int
1109i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv)
1111{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001112 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001113 struct drm_i915_gem_set_domain *args = data;
1114 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001115 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001116 uint32_t read_domains = args->read_domains;
1117 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001118 int ret;
1119
1120 if (!(dev->driver->driver_features & DRIVER_GEM))
1121 return -ENODEV;
1122
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001123 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001124 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001125 return -EINVAL;
1126
Chris Wilson21d509e2009-06-06 09:46:02 +01001127 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001128 return -EINVAL;
1129
1130 /* Having something in the write domain implies it's in the read
1131 * domain, and only that read domain. Enforce that in the request.
1132 */
1133 if (write_domain != 0 && read_domains != write_domain)
1134 return -EINVAL;
1135
Eric Anholt673a3942008-07-30 12:06:12 -07001136 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1137 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001138 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001139 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001140
Chris Wilson76c1dec2010-09-25 11:22:51 +01001141 ret = i915_mutex_lock_interruptible(dev);
1142 if (ret) {
1143 drm_gem_object_unreference_unlocked(obj);
1144 return ret;
1145 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001146
1147 intel_mark_busy(dev, obj);
1148
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001149 if (read_domains & I915_GEM_DOMAIN_GTT) {
1150 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001151
Eric Anholta09ba7f2009-08-29 12:49:51 -07001152 /* Update the LRU on the fence for the CPU access that's
1153 * about to occur.
1154 */
1155 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001156 struct drm_i915_fence_reg *reg =
1157 &dev_priv->fence_regs[obj_priv->fence_reg];
1158 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001159 &dev_priv->mm.fence_list);
1160 }
1161
Eric Anholt02354392008-11-26 13:58:13 -08001162 /* Silently promote "you're not bound, there was nothing to do"
1163 * to success, since the client was just asking us to
1164 * make sure everything was done.
1165 */
1166 if (ret == -EINVAL)
1167 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001168 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001169 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001170 }
1171
Chris Wilson7d1c4802010-08-07 21:45:03 +01001172 /* Maintain LRU order of "inactive" objects */
1173 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1174 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1175
Eric Anholt673a3942008-07-30 12:06:12 -07001176 drm_gem_object_unreference(obj);
1177 mutex_unlock(&dev->struct_mutex);
1178 return ret;
1179}
1180
1181/**
1182 * Called when user space has done writes to this buffer
1183 */
1184int
1185i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1186 struct drm_file *file_priv)
1187{
1188 struct drm_i915_gem_sw_finish *args = data;
1189 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001190 int ret = 0;
1191
1192 if (!(dev->driver->driver_features & DRIVER_GEM))
1193 return -ENODEV;
1194
Eric Anholt673a3942008-07-30 12:06:12 -07001195 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson76c1dec2010-09-25 11:22:51 +01001196 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001197 return -ENOENT;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001198
1199 ret = i915_mutex_lock_interruptible(dev);
1200 if (ret) {
1201 drm_gem_object_unreference_unlocked(obj);
1202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203 }
1204
Eric Anholt673a3942008-07-30 12:06:12 -07001205 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001206 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001207 i915_gem_object_flush_cpu_write_domain(obj);
1208
Eric Anholt673a3942008-07-30 12:06:12 -07001209 drm_gem_object_unreference(obj);
1210 mutex_unlock(&dev->struct_mutex);
1211 return ret;
1212}
1213
1214/**
1215 * Maps the contents of an object, returning the address it is mapped
1216 * into.
1217 *
1218 * While the mapping holds a reference on the contents of the object, it doesn't
1219 * imply a ref on the object itself.
1220 */
1221int
1222i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1223 struct drm_file *file_priv)
1224{
1225 struct drm_i915_gem_mmap *args = data;
1226 struct drm_gem_object *obj;
1227 loff_t offset;
1228 unsigned long addr;
1229
1230 if (!(dev->driver->driver_features & DRIVER_GEM))
1231 return -ENODEV;
1232
1233 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1234 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001235 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001236
1237 offset = args->offset;
1238
1239 down_write(&current->mm->mmap_sem);
1240 addr = do_mmap(obj->filp, 0, args->size,
1241 PROT_READ | PROT_WRITE, MAP_SHARED,
1242 args->offset);
1243 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001244 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001245 if (IS_ERR((void *)addr))
1246 return addr;
1247
1248 args->addr_ptr = (uint64_t) addr;
1249
1250 return 0;
1251}
1252
Jesse Barnesde151cf2008-11-12 10:03:55 -08001253/**
1254 * i915_gem_fault - fault a page into the GTT
1255 * vma: VMA in question
1256 * vmf: fault info
1257 *
1258 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1259 * from userspace. The fault handler takes care of binding the object to
1260 * the GTT (if needed), allocating and programming a fence register (again,
1261 * only if needed based on whether the old reg is still valid or the object
1262 * is tiled) and inserting a new PTE into the faulting process.
1263 *
1264 * Note that the faulting process may involve evicting existing objects
1265 * from the GTT and/or fence registers to make room. So performance may
1266 * suffer if the GTT working set is large or there are few fence registers
1267 * left.
1268 */
1269int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1270{
1271 struct drm_gem_object *obj = vma->vm_private_data;
1272 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001273 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001274 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001275 pgoff_t page_offset;
1276 unsigned long pfn;
1277 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001278 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001279
1280 /* We don't use vmf->pgoff since that has the fake offset */
1281 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1282 PAGE_SHIFT;
1283
1284 /* Now bind it into the GTT if needed */
1285 mutex_lock(&dev->struct_mutex);
1286 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001287 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001288 if (ret)
1289 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001290
Jesse Barnesde151cf2008-11-12 10:03:55 -08001291 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001292 if (ret)
1293 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001294 }
1295
1296 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001297 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001298 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001299 if (ret)
1300 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001301 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001302
Chris Wilson7d1c4802010-08-07 21:45:03 +01001303 if (i915_gem_object_is_inactive(obj_priv))
1304 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1305
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1307 page_offset;
1308
1309 /* Finally, remap it using the new GTT offset */
1310 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001311unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312 mutex_unlock(&dev->struct_mutex);
1313
1314 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001315 case 0:
1316 case -ERESTARTSYS:
1317 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001318 case -ENOMEM:
1319 case -EAGAIN:
1320 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001321 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001322 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001323 }
1324}
1325
1326/**
1327 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1328 * @obj: obj in question
1329 *
1330 * GEM memory mapping works by handing back to userspace a fake mmap offset
1331 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1332 * up the object based on the offset and sets up the various memory mapping
1333 * structures.
1334 *
1335 * This routine allocates and attaches a fake offset for @obj.
1336 */
1337static int
1338i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1339{
1340 struct drm_device *dev = obj->dev;
1341 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001344 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001345 int ret = 0;
1346
1347 /* Set the object up for mmap'ing */
1348 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001349 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350 if (!list->map)
1351 return -ENOMEM;
1352
1353 map = list->map;
1354 map->type = _DRM_GEM;
1355 map->size = obj->size;
1356 map->handle = obj;
1357
1358 /* Get a DRM GEM mmap offset allocated... */
1359 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1360 obj->size / PAGE_SIZE, 0, 0);
1361 if (!list->file_offset_node) {
1362 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001363 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364 goto out_free_list;
1365 }
1366
1367 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1368 obj->size / PAGE_SIZE, 0);
1369 if (!list->file_offset_node) {
1370 ret = -ENOMEM;
1371 goto out_free_list;
1372 }
1373
1374 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001375 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1376 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 DRM_ERROR("failed to add to map hash\n");
1378 goto out_free_mm;
1379 }
1380
1381 /* By now we should be all set, any drm_mmap request on the offset
1382 * below will get to our mmap & fault handler */
1383 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1384
1385 return 0;
1386
1387out_free_mm:
1388 drm_mm_put_block(list->file_offset_node);
1389out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001390 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001391
1392 return ret;
1393}
1394
Chris Wilson901782b2009-07-10 08:18:50 +01001395/**
1396 * i915_gem_release_mmap - remove physical page mappings
1397 * @obj: obj in question
1398 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001399 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001400 * relinquish ownership of the pages back to the system.
1401 *
1402 * It is vital that we remove the page mapping if we have mapped a tiled
1403 * object through the GTT and then lose the fence register due to
1404 * resource pressure. Similarly if the object has been moved out of the
1405 * aperture, than pages mapped into userspace must be revoked. Removing the
1406 * mapping will then trigger a page fault on the next user access, allowing
1407 * fixup by i915_gem_fault().
1408 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001409void
Chris Wilson901782b2009-07-10 08:18:50 +01001410i915_gem_release_mmap(struct drm_gem_object *obj)
1411{
1412 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001413 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001414
1415 if (dev->dev_mapping)
1416 unmap_mapping_range(dev->dev_mapping,
1417 obj_priv->mmap_offset, obj->size, 1);
1418}
1419
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001420static void
1421i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1422{
1423 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001424 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001425 struct drm_gem_mm *mm = dev->mm_private;
1426 struct drm_map_list *list;
1427
1428 list = &obj->map_list;
1429 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1430
1431 if (list->file_offset_node) {
1432 drm_mm_put_block(list->file_offset_node);
1433 list->file_offset_node = NULL;
1434 }
1435
1436 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001437 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001438 list->map = NULL;
1439 }
1440
1441 obj_priv->mmap_offset = 0;
1442}
1443
Jesse Barnesde151cf2008-11-12 10:03:55 -08001444/**
1445 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1446 * @obj: object to check
1447 *
1448 * Return the required GTT alignment for an object, taking into account
1449 * potential fence register mapping if needed.
1450 */
1451static uint32_t
1452i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1453{
1454 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001455 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001456 int start, i;
1457
1458 /*
1459 * Minimum alignment is 4k (GTT page size), but might be greater
1460 * if a fence register is needed for the object.
1461 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001462 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001463 return 4096;
1464
1465 /*
1466 * Previous chips need to be aligned to the size of the smallest
1467 * fence register that can contain the object.
1468 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001469 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470 start = 1024*1024;
1471 else
1472 start = 512*1024;
1473
1474 for (i = start; i < obj->size; i <<= 1)
1475 ;
1476
1477 return i;
1478}
1479
1480/**
1481 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1482 * @dev: DRM device
1483 * @data: GTT mapping ioctl data
1484 * @file_priv: GEM object info
1485 *
1486 * Simply returns the fake offset to userspace so it can mmap it.
1487 * The mmap call will end up in drm_gem_mmap(), which will set things
1488 * up so we can get faults in the handler above.
1489 *
1490 * The fault handler will take care of binding the object into the GTT
1491 * (since it may have been evicted to make room for something), allocating
1492 * a fence register, and mapping the appropriate aperture address into
1493 * userspace.
1494 */
1495int
1496i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1497 struct drm_file *file_priv)
1498{
1499 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001500 struct drm_gem_object *obj;
1501 struct drm_i915_gem_object *obj_priv;
1502 int ret;
1503
1504 if (!(dev->driver->driver_features & DRIVER_GEM))
1505 return -ENODEV;
1506
1507 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1508 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001509 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001510
Chris Wilson76c1dec2010-09-25 11:22:51 +01001511 ret = i915_mutex_lock_interruptible(dev);
1512 if (ret) {
1513 drm_gem_object_unreference_unlocked(obj);
1514 return ret;
1515 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001516
Daniel Vetter23010e42010-03-08 13:35:02 +01001517 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001518
Chris Wilsonab182822009-09-22 18:46:17 +01001519 if (obj_priv->madv != I915_MADV_WILLNEED) {
1520 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1521 drm_gem_object_unreference(obj);
1522 mutex_unlock(&dev->struct_mutex);
1523 return -EINVAL;
1524 }
1525
1526
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527 if (!obj_priv->mmap_offset) {
1528 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001529 if (ret) {
1530 drm_gem_object_unreference(obj);
1531 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001532 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001533 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534 }
1535
1536 args->offset = obj_priv->mmap_offset;
1537
Jesse Barnesde151cf2008-11-12 10:03:55 -08001538 /*
1539 * Pull it into the GTT so that we have a page list (makes the
1540 * initial fault faster and any subsequent flushing possible).
1541 */
1542 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001543 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001544 if (ret) {
1545 drm_gem_object_unreference(obj);
1546 mutex_unlock(&dev->struct_mutex);
1547 return ret;
1548 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001549 }
1550
1551 drm_gem_object_unreference(obj);
1552 mutex_unlock(&dev->struct_mutex);
1553
1554 return 0;
1555}
1556
Chris Wilson5cdf5882010-09-27 15:51:07 +01001557static void
Eric Anholt856fa192009-03-19 14:10:50 -07001558i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001559{
Daniel Vetter23010e42010-03-08 13:35:02 +01001560 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001561 int page_count = obj->size / PAGE_SIZE;
1562 int i;
1563
Eric Anholt856fa192009-03-19 14:10:50 -07001564 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001565 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001566
1567 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001568 return;
1569
Eric Anholt280b7132009-03-12 16:56:27 -07001570 if (obj_priv->tiling_mode != I915_TILING_NONE)
1571 i915_gem_object_save_bit_17_swizzle(obj);
1572
Chris Wilson3ef94da2009-09-14 16:50:29 +01001573 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001574 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001575
1576 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001577 if (obj_priv->dirty)
1578 set_page_dirty(obj_priv->pages[i]);
1579
1580 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001581 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001582
1583 page_cache_release(obj_priv->pages[i]);
1584 }
Eric Anholt673a3942008-07-30 12:06:12 -07001585 obj_priv->dirty = 0;
1586
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001587 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001588 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001589}
1590
Chris Wilsona56ba562010-09-28 10:07:56 +01001591static uint32_t
1592i915_gem_next_request_seqno(struct drm_device *dev,
1593 struct intel_ring_buffer *ring)
1594{
1595 drm_i915_private_t *dev_priv = dev->dev_private;
1596
1597 ring->outstanding_lazy_request = true;
1598 return dev_priv->next_seqno;
1599}
1600
Eric Anholt673a3942008-07-30 12:06:12 -07001601static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001602i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001603 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001604{
Chris Wilsona56ba562010-09-28 10:07:56 +01001605 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001606 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001607 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001608
Zou Nan hai852835f2010-05-21 09:08:56 +08001609 BUG_ON(ring == NULL);
1610 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001611
1612 /* Add a reference if we're newly entering the active list. */
1613 if (!obj_priv->active) {
1614 drm_gem_object_reference(obj);
1615 obj_priv->active = 1;
1616 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001617
Eric Anholt673a3942008-07-30 12:06:12 -07001618 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001619 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilsona56ba562010-09-28 10:07:56 +01001620 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001621}
1622
Eric Anholtce44b0e2008-11-06 16:00:31 -08001623static void
1624i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1625{
1626 struct drm_device *dev = obj->dev;
1627 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001628 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001629
1630 BUG_ON(!obj_priv->active);
1631 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1632 obj_priv->last_rendering_seqno = 0;
1633}
Eric Anholt673a3942008-07-30 12:06:12 -07001634
Chris Wilson963b4832009-09-20 23:03:54 +01001635/* Immediately discard the backing storage */
1636static void
1637i915_gem_object_truncate(struct drm_gem_object *obj)
1638{
Daniel Vetter23010e42010-03-08 13:35:02 +01001639 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001640 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001641
Chris Wilsonae9fed62010-08-07 11:01:30 +01001642 /* Our goal here is to return as much of the memory as
1643 * is possible back to the system as we are called from OOM.
1644 * To do this we must instruct the shmfs to drop all of its
1645 * backing pages, *now*. Here we mirror the actions taken
1646 * when by shmem_delete_inode() to release the backing store.
1647 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001648 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001649 truncate_inode_pages(inode->i_mapping, 0);
1650 if (inode->i_op->truncate_range)
1651 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001652
1653 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001654}
1655
1656static inline int
1657i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1658{
1659 return obj_priv->madv == I915_MADV_DONTNEED;
1660}
1661
Eric Anholt673a3942008-07-30 12:06:12 -07001662static void
1663i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1664{
1665 struct drm_device *dev = obj->dev;
1666 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001667 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001668
Eric Anholt673a3942008-07-30 12:06:12 -07001669 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001670 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001671 else
1672 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1673
Daniel Vetter99fcb762010-02-07 16:20:18 +01001674 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1675
Eric Anholtce44b0e2008-11-06 16:00:31 -08001676 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001677 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001678 if (obj_priv->active) {
1679 obj_priv->active = 0;
1680 drm_gem_object_unreference(obj);
1681 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001682 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001683}
1684
Chris Wilson92204342010-09-18 11:02:01 +01001685static void
Daniel Vetter63560392010-02-19 11:51:59 +01001686i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001687 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001688 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001689{
1690 drm_i915_private_t *dev_priv = dev->dev_private;
1691 struct drm_i915_gem_object *obj_priv, *next;
1692
1693 list_for_each_entry_safe(obj_priv, next,
1694 &dev_priv->mm.gpu_write_list,
1695 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001696 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001697
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001698 if (obj->write_domain & flush_domains &&
1699 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001700 uint32_t old_write_domain = obj->write_domain;
1701
1702 obj->write_domain = 0;
1703 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001704 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001705
1706 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001707 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1708 struct drm_i915_fence_reg *reg =
1709 &dev_priv->fence_regs[obj_priv->fence_reg];
1710 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001711 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001712 }
Daniel Vetter63560392010-02-19 11:51:59 +01001713
1714 trace_i915_gem_object_change_domain(obj,
1715 obj->read_domains,
1716 old_write_domain);
1717 }
1718 }
1719}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001720
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001721uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001722i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001723 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001724 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001725 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001726{
1727 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001728 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001729 uint32_t seqno;
1730 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001731
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001732 if (file != NULL)
1733 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001734
Chris Wilson8dc5d142010-08-12 12:36:12 +01001735 if (request == NULL) {
1736 request = kzalloc(sizeof(*request), GFP_KERNEL);
1737 if (request == NULL)
1738 return 0;
1739 }
Eric Anholt673a3942008-07-30 12:06:12 -07001740
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001741 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001742 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001743
1744 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001745 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001746 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001747 was_empty = list_empty(&ring->request_list);
1748 list_add_tail(&request->list, &ring->request_list);
1749
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001750 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001751 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001752 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001753 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001754 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001755 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001756 }
Eric Anholt673a3942008-07-30 12:06:12 -07001757
Ben Gamarif65d9422009-09-14 17:48:44 -04001758 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001759 mod_timer(&dev_priv->hangcheck_timer,
1760 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001761 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001762 queue_delayed_work(dev_priv->wq,
1763 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001764 }
Eric Anholt673a3942008-07-30 12:06:12 -07001765 return seqno;
1766}
1767
1768/**
1769 * Command execution barrier
1770 *
1771 * Ensures that all commands in the ring are finished
1772 * before signalling the CPU
1773 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001774static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001775i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001776{
Eric Anholt673a3942008-07-30 12:06:12 -07001777 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001778
1779 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001780 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001781 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001782
1783 ring->flush(dev, ring,
1784 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001785}
1786
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001787static inline void
1788i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001789{
Chris Wilson1c255952010-09-26 11:03:27 +01001790 struct drm_i915_file_private *file_priv = request->file_priv;
1791
1792 if (!file_priv)
1793 return;
1794
1795 spin_lock(&file_priv->mm.lock);
1796 list_del(&request->client_list);
1797 request->file_priv = NULL;
1798 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001799}
1800
Chris Wilsondfaae392010-09-22 10:31:52 +01001801static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1802 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001803{
Chris Wilsondfaae392010-09-22 10:31:52 +01001804 while (!list_empty(&ring->request_list)) {
1805 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001806
Chris Wilsondfaae392010-09-22 10:31:52 +01001807 request = list_first_entry(&ring->request_list,
1808 struct drm_i915_gem_request,
1809 list);
1810
1811 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001812 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001813 kfree(request);
1814 }
1815
1816 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001817 struct drm_i915_gem_object *obj_priv;
1818
Chris Wilsondfaae392010-09-22 10:31:52 +01001819 obj_priv = list_first_entry(&ring->active_list,
1820 struct drm_i915_gem_object,
1821 list);
1822
1823 obj_priv->base.write_domain = 0;
1824 list_del_init(&obj_priv->gpu_write_list);
1825 i915_gem_object_move_to_inactive(&obj_priv->base);
1826 }
1827}
1828
Chris Wilson069efc12010-09-30 16:53:18 +01001829void i915_gem_reset(struct drm_device *dev)
Chris Wilsondfaae392010-09-22 10:31:52 +01001830{
1831 struct drm_i915_private *dev_priv = dev->dev_private;
1832 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001833 int i;
Chris Wilsondfaae392010-09-22 10:31:52 +01001834
1835 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1836 if (HAS_BSD(dev))
1837 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1838
1839 /* Remove anything from the flushing lists. The GPU cache is likely
1840 * to be lost on reset along with the data, so simply move the
1841 * lost bo to the inactive list.
1842 */
1843 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001844 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1845 struct drm_i915_gem_object,
1846 list);
1847
1848 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001849 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001850 i915_gem_object_move_to_inactive(&obj_priv->base);
1851 }
Chris Wilson9375e442010-09-19 12:21:28 +01001852
Chris Wilsondfaae392010-09-22 10:31:52 +01001853 /* Move everything out of the GPU domains to ensure we do any
1854 * necessary invalidation upon reuse.
1855 */
Chris Wilson77f01232010-09-19 12:31:36 +01001856 list_for_each_entry(obj_priv,
1857 &dev_priv->mm.inactive_list,
1858 list)
1859 {
1860 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1861 }
Chris Wilson069efc12010-09-30 16:53:18 +01001862
1863 /* The fence registers are invalidated so clear them out */
1864 for (i = 0; i < 16; i++) {
1865 struct drm_i915_fence_reg *reg;
1866
1867 reg = &dev_priv->fence_regs[i];
1868 if (!reg->obj)
1869 continue;
1870
1871 i915_gem_clear_fence_reg(reg->obj);
1872 }
Chris Wilson77f01232010-09-19 12:31:36 +01001873}
1874
Eric Anholt673a3942008-07-30 12:06:12 -07001875/**
1876 * This function clears the request list as sequence numbers are passed.
1877 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001878static void
1879i915_gem_retire_requests_ring(struct drm_device *dev,
1880 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001881{
1882 drm_i915_private_t *dev_priv = dev->dev_private;
1883 uint32_t seqno;
1884
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001885 if (!ring->status_page.page_addr ||
1886 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001887 return;
1888
Chris Wilson23bc5982010-09-29 16:10:57 +01001889 WARN_ON(i915_verify_lists(dev));
1890
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001891 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001892 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001893 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001894
Zou Nan hai852835f2010-05-21 09:08:56 +08001895 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001896 struct drm_i915_gem_request,
1897 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001898
Chris Wilsondfaae392010-09-22 10:31:52 +01001899 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001900 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001901
1902 trace_i915_gem_request_retire(dev, request->seqno);
1903
1904 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001905 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001906 kfree(request);
1907 }
1908
1909 /* Move any buffers on the active list that are no longer referenced
1910 * by the ringbuffer to the flushing/inactive lists as appropriate.
1911 */
1912 while (!list_empty(&ring->active_list)) {
1913 struct drm_gem_object *obj;
1914 struct drm_i915_gem_object *obj_priv;
1915
1916 obj_priv = list_first_entry(&ring->active_list,
1917 struct drm_i915_gem_object,
1918 list);
1919
Chris Wilsondfaae392010-09-22 10:31:52 +01001920 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001921 break;
1922
1923 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001924 if (obj->write_domain != 0)
1925 i915_gem_object_move_to_flushing(obj);
1926 else
1927 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001928 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001929
1930 if (unlikely (dev_priv->trace_irq_seqno &&
1931 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001932 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001933 dev_priv->trace_irq_seqno = 0;
1934 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001935
1936 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001937}
1938
1939void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001940i915_gem_retire_requests(struct drm_device *dev)
1941{
1942 drm_i915_private_t *dev_priv = dev->dev_private;
1943
Chris Wilsonbe726152010-07-23 23:18:50 +01001944 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1945 struct drm_i915_gem_object *obj_priv, *tmp;
1946
1947 /* We must be careful that during unbind() we do not
1948 * accidentally infinitely recurse into retire requests.
1949 * Currently:
1950 * retire -> free -> unbind -> wait -> retire_ring
1951 */
1952 list_for_each_entry_safe(obj_priv, tmp,
1953 &dev_priv->mm.deferred_free_list,
1954 list)
1955 i915_gem_free_object_tail(&obj_priv->base);
1956 }
1957
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001958 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1959 if (HAS_BSD(dev))
1960 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1961}
1962
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001963static void
Eric Anholt673a3942008-07-30 12:06:12 -07001964i915_gem_retire_work_handler(struct work_struct *work)
1965{
1966 drm_i915_private_t *dev_priv;
1967 struct drm_device *dev;
1968
1969 dev_priv = container_of(work, drm_i915_private_t,
1970 mm.retire_work.work);
1971 dev = dev_priv->dev;
1972
Chris Wilson891b48c2010-09-29 12:26:37 +01001973 /* Come back later if the device is busy... */
1974 if (!mutex_trylock(&dev->struct_mutex)) {
1975 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1976 return;
1977 }
1978
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001979 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001980
Keith Packard6dbe2772008-10-14 21:41:13 -07001981 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001982 (!list_empty(&dev_priv->render_ring.request_list) ||
1983 (HAS_BSD(dev) &&
1984 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001985 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001986 mutex_unlock(&dev->struct_mutex);
1987}
1988
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001989int
Zou Nan hai852835f2010-05-21 09:08:56 +08001990i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001991 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001992{
1993 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001994 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001995 int ret = 0;
1996
1997 BUG_ON(seqno == 0);
1998
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001999 if (atomic_read(&dev_priv->mm.wedged))
2000 return -EAGAIN;
2001
Chris Wilsona56ba562010-09-28 10:07:56 +01002002 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01002003 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002004 if (seqno == 0)
2005 return -ENOMEM;
2006 }
Chris Wilsona56ba562010-09-28 10:07:56 +01002007 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002008
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002009 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07002010 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002011 ier = I915_READ(DEIER) | I915_READ(GTIER);
2012 else
2013 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002014 if (!ier) {
2015 DRM_ERROR("something (likely vbetool) disabled "
2016 "interrupts, re-enabling\n");
2017 i915_driver_irq_preinstall(dev);
2018 i915_driver_irq_postinstall(dev);
2019 }
2020
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002021 trace_i915_gem_request_wait_begin(dev, seqno);
2022
Zou Nan hai852835f2010-05-21 09:08:56 +08002023 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002024 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002025 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002026 ret = wait_event_interruptible(ring->irq_queue,
2027 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002028 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002029 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002030 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002031 wait_event(ring->irq_queue,
2032 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002033 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002034 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002035
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002036 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002037 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002038
2039 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002040 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002041 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002042 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002043
2044 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002045 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002046 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002047 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002048
2049 /* Directly dispatch request retiring. While we have the work queue
2050 * to handle this, the waiter on a request often wants an associated
2051 * buffer to have made it to the inactive list, and we would need
2052 * a separate wait queue to handle that.
2053 */
2054 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002055 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002056
2057 return ret;
2058}
2059
Daniel Vetter48764bf2009-09-15 22:57:32 +02002060/**
2061 * Waits for a sequence number to be signaled, and cleans up the
2062 * request and object lists appropriately for that event.
2063 */
2064static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002065i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002066 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002067{
Zou Nan hai852835f2010-05-21 09:08:56 +08002068 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002069}
2070
Chris Wilson20f0cd52010-09-23 11:00:38 +01002071static void
Chris Wilson92204342010-09-18 11:02:01 +01002072i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002073 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002074 struct intel_ring_buffer *ring,
2075 uint32_t invalidate_domains,
2076 uint32_t flush_domains)
2077{
2078 ring->flush(dev, ring, invalidate_domains, flush_domains);
2079 i915_gem_process_flushing_list(dev, flush_domains, ring);
2080}
2081
2082static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002083i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002084 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002085 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002086 uint32_t flush_domains,
2087 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002088{
2089 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002090
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002091 if (flush_domains & I915_GEM_DOMAIN_CPU)
2092 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01002093
Chris Wilson92204342010-09-18 11:02:01 +01002094 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2095 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002096 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002097 &dev_priv->render_ring,
2098 invalidate_domains, flush_domains);
2099 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002100 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002101 &dev_priv->bsd_ring,
2102 invalidate_domains, flush_domains);
2103 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002104}
2105
Eric Anholt673a3942008-07-30 12:06:12 -07002106/**
2107 * Ensures that all rendering to the object has completed and the object is
2108 * safe to unbind from the GTT or access from the CPU.
2109 */
2110static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002111i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2112 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002113{
2114 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002115 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002116 int ret;
2117
Eric Anholte47c68e2008-11-14 13:35:19 -08002118 /* This function only exists to support waiting for existing rendering,
2119 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002120 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002121 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002122
2123 /* If there is rendering queued on the buffer being evicted, wait for
2124 * it.
2125 */
2126 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002127 ret = i915_do_wait_request(dev,
2128 obj_priv->last_rendering_seqno,
2129 interruptible,
2130 obj_priv->ring);
2131 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002132 return ret;
2133 }
2134
2135 return 0;
2136}
2137
2138/**
2139 * Unbinds an object from the GTT aperture.
2140 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002141int
Eric Anholt673a3942008-07-30 12:06:12 -07002142i915_gem_object_unbind(struct drm_gem_object *obj)
2143{
2144 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002146 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002147 int ret = 0;
2148
Eric Anholt673a3942008-07-30 12:06:12 -07002149 if (obj_priv->gtt_space == NULL)
2150 return 0;
2151
2152 if (obj_priv->pin_count != 0) {
2153 DRM_ERROR("Attempting to unbind pinned buffer\n");
2154 return -EINVAL;
2155 }
2156
Eric Anholt5323fd02009-09-09 11:50:45 -07002157 /* blow away mappings if mapped through GTT */
2158 i915_gem_release_mmap(obj);
2159
Eric Anholt673a3942008-07-30 12:06:12 -07002160 /* Move the object to the CPU domain to ensure that
2161 * any possible CPU writes while it's not in the GTT
2162 * are flushed when we go to remap it. This will
2163 * also ensure that all pending GPU writes are finished
2164 * before we unbind.
2165 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002166 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002167 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002168 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002169 /* Continue on if we fail due to EIO, the GPU is hung so we
2170 * should be safe and we need to cleanup or else we might
2171 * cause memory corruption through use-after-free.
2172 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002173 if (ret) {
2174 i915_gem_clflush_object(obj);
2175 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2176 }
Eric Anholt673a3942008-07-30 12:06:12 -07002177
Daniel Vetter96b47b62009-12-15 17:50:00 +01002178 /* release the fence reg _after_ flushing */
2179 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2180 i915_gem_clear_fence_reg(obj);
2181
Chris Wilson73aa8082010-09-30 11:46:12 +01002182 drm_unbind_agp(obj_priv->agp_mem);
2183 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002184
Eric Anholt856fa192009-03-19 14:10:50 -07002185 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002186 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002187
Chris Wilson73aa8082010-09-30 11:46:12 +01002188 i915_gem_info_remove_gtt(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002189 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002190
Chris Wilson73aa8082010-09-30 11:46:12 +01002191 drm_mm_put_block(obj_priv->gtt_space);
2192 obj_priv->gtt_space = NULL;
2193
Chris Wilson963b4832009-09-20 23:03:54 +01002194 if (i915_gem_object_is_purgeable(obj_priv))
2195 i915_gem_object_truncate(obj);
2196
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002197 trace_i915_gem_object_unbind(obj);
2198
Chris Wilson8dc17752010-07-23 23:18:51 +01002199 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002200}
2201
Chris Wilsona56ba562010-09-28 10:07:56 +01002202static int i915_ring_idle(struct drm_device *dev,
2203 struct intel_ring_buffer *ring)
2204{
2205 i915_gem_flush_ring(dev, NULL, ring,
2206 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2207 return i915_wait_request(dev,
2208 i915_gem_next_request_seqno(dev, ring),
2209 ring);
2210}
2211
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002212int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002213i915_gpu_idle(struct drm_device *dev)
2214{
2215 drm_i915_private_t *dev_priv = dev->dev_private;
2216 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002217 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002218
Zou Nan haid1b851f2010-05-21 09:08:57 +08002219 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2220 list_empty(&dev_priv->render_ring.active_list) &&
2221 (!HAS_BSD(dev) ||
2222 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002223 if (lists_empty)
2224 return 0;
2225
2226 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002227 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002228 if (ret)
2229 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002230
2231 if (HAS_BSD(dev)) {
Chris Wilsona56ba562010-09-28 10:07:56 +01002232 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002233 if (ret)
2234 return ret;
2235 }
2236
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002237 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002238}
2239
Chris Wilson5cdf5882010-09-27 15:51:07 +01002240static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002241i915_gem_object_get_pages(struct drm_gem_object *obj,
2242 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002243{
Daniel Vetter23010e42010-03-08 13:35:02 +01002244 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002245 int page_count, i;
2246 struct address_space *mapping;
2247 struct inode *inode;
2248 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002249
Daniel Vetter778c3542010-05-13 11:49:44 +02002250 BUG_ON(obj_priv->pages_refcount
2251 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2252
Eric Anholt856fa192009-03-19 14:10:50 -07002253 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002254 return 0;
2255
2256 /* Get the list of pages out of our struct file. They'll be pinned
2257 * at this point until we release them.
2258 */
2259 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002260 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002261 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002262 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002263 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002264 return -ENOMEM;
2265 }
2266
2267 inode = obj->filp->f_path.dentry->d_inode;
2268 mapping = inode->i_mapping;
2269 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002270 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002271 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002272 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002273 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002274 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002275 if (IS_ERR(page))
2276 goto err_pages;
2277
Eric Anholt856fa192009-03-19 14:10:50 -07002278 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002279 }
Eric Anholt280b7132009-03-12 16:56:27 -07002280
2281 if (obj_priv->tiling_mode != I915_TILING_NONE)
2282 i915_gem_object_do_bit_17_swizzle(obj);
2283
Eric Anholt673a3942008-07-30 12:06:12 -07002284 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002285
2286err_pages:
2287 while (i--)
2288 page_cache_release(obj_priv->pages[i]);
2289
2290 drm_free_large(obj_priv->pages);
2291 obj_priv->pages = NULL;
2292 obj_priv->pages_refcount--;
2293 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002294}
2295
Eric Anholt4e901fd2009-10-26 16:44:17 -07002296static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2297{
2298 struct drm_gem_object *obj = reg->obj;
2299 struct drm_device *dev = obj->dev;
2300 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002301 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002302 int regnum = obj_priv->fence_reg;
2303 uint64_t val;
2304
2305 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2306 0xfffff000) << 32;
2307 val |= obj_priv->gtt_offset & 0xfffff000;
2308 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2309 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2310
2311 if (obj_priv->tiling_mode == I915_TILING_Y)
2312 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2313 val |= I965_FENCE_REG_VALID;
2314
2315 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2316}
2317
Jesse Barnesde151cf2008-11-12 10:03:55 -08002318static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2319{
2320 struct drm_gem_object *obj = reg->obj;
2321 struct drm_device *dev = obj->dev;
2322 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002323 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002324 int regnum = obj_priv->fence_reg;
2325 uint64_t val;
2326
2327 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2328 0xfffff000) << 32;
2329 val |= obj_priv->gtt_offset & 0xfffff000;
2330 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2331 if (obj_priv->tiling_mode == I915_TILING_Y)
2332 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2333 val |= I965_FENCE_REG_VALID;
2334
2335 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2336}
2337
2338static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2339{
2340 struct drm_gem_object *obj = reg->obj;
2341 struct drm_device *dev = obj->dev;
2342 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002343 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002344 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002345 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002346 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002347 uint32_t pitch_val;
2348
2349 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2350 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002351 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002352 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002353 return;
2354 }
2355
Jesse Barnes0f973f22009-01-26 17:10:45 -08002356 if (obj_priv->tiling_mode == I915_TILING_Y &&
2357 HAS_128_BYTE_Y_TILING(dev))
2358 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002359 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002360 tile_width = 512;
2361
2362 /* Note: pitch better be a power of two tile widths */
2363 pitch_val = obj_priv->stride / tile_width;
2364 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002365
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002366 if (obj_priv->tiling_mode == I915_TILING_Y &&
2367 HAS_128_BYTE_Y_TILING(dev))
2368 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2369 else
2370 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2371
Jesse Barnesde151cf2008-11-12 10:03:55 -08002372 val = obj_priv->gtt_offset;
2373 if (obj_priv->tiling_mode == I915_TILING_Y)
2374 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2375 val |= I915_FENCE_SIZE_BITS(obj->size);
2376 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2377 val |= I830_FENCE_REG_VALID;
2378
Eric Anholtdc529a42009-03-10 22:34:49 -07002379 if (regnum < 8)
2380 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2381 else
2382 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2383 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002384}
2385
2386static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2387{
2388 struct drm_gem_object *obj = reg->obj;
2389 struct drm_device *dev = obj->dev;
2390 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002391 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002392 int regnum = obj_priv->fence_reg;
2393 uint32_t val;
2394 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002395 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002396
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002397 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002398 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002399 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002400 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002401 return;
2402 }
2403
Eric Anholte76a16d2009-05-26 17:44:56 -07002404 pitch_val = obj_priv->stride / 128;
2405 pitch_val = ffs(pitch_val) - 1;
2406 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2407
Jesse Barnesde151cf2008-11-12 10:03:55 -08002408 val = obj_priv->gtt_offset;
2409 if (obj_priv->tiling_mode == I915_TILING_Y)
2410 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002411 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2412 WARN_ON(fence_size_bits & ~0x00000f00);
2413 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002414 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2415 val |= I830_FENCE_REG_VALID;
2416
2417 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002418}
2419
Chris Wilson2cf34d72010-09-14 13:03:28 +01002420static int i915_find_fence_reg(struct drm_device *dev,
2421 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002422{
2423 struct drm_i915_fence_reg *reg = NULL;
2424 struct drm_i915_gem_object *obj_priv = NULL;
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426 struct drm_gem_object *obj = NULL;
2427 int i, avail, ret;
2428
2429 /* First try to find a free reg */
2430 avail = 0;
2431 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2432 reg = &dev_priv->fence_regs[i];
2433 if (!reg->obj)
2434 return i;
2435
Daniel Vetter23010e42010-03-08 13:35:02 +01002436 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002437 if (!obj_priv->pin_count)
2438 avail++;
2439 }
2440
2441 if (avail == 0)
2442 return -ENOSPC;
2443
2444 /* None available, try to steal one or wait for a user to finish */
2445 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002446 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2447 lru_list) {
2448 obj = reg->obj;
2449 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002450
2451 if (obj_priv->pin_count)
2452 continue;
2453
2454 /* found one! */
2455 i = obj_priv->fence_reg;
2456 break;
2457 }
2458
2459 BUG_ON(i == I915_FENCE_REG_NONE);
2460
2461 /* We only have a reference on obj from the active list. put_fence_reg
2462 * might drop that one, causing a use-after-free in it. So hold a
2463 * private reference to obj like the other callers of put_fence_reg
2464 * (set_tiling ioctl) do. */
2465 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002466 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002467 drm_gem_object_unreference(obj);
2468 if (ret != 0)
2469 return ret;
2470
2471 return i;
2472}
2473
Jesse Barnesde151cf2008-11-12 10:03:55 -08002474/**
2475 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2476 * @obj: object to map through a fence reg
2477 *
2478 * When mapping objects through the GTT, userspace wants to be able to write
2479 * to them without having to worry about swizzling if the object is tiled.
2480 *
2481 * This function walks the fence regs looking for a free one for @obj,
2482 * stealing one if it can't find any.
2483 *
2484 * It then sets up the reg based on the object's properties: address, pitch
2485 * and tiling format.
2486 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002487int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002488i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2489 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002490{
2491 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002492 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002493 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002494 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002495 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002496
Eric Anholta09ba7f2009-08-29 12:49:51 -07002497 /* Just update our place in the LRU if our fence is getting used. */
2498 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002499 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2500 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002501 return 0;
2502 }
2503
Jesse Barnesde151cf2008-11-12 10:03:55 -08002504 switch (obj_priv->tiling_mode) {
2505 case I915_TILING_NONE:
2506 WARN(1, "allocating a fence for non-tiled object?\n");
2507 break;
2508 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002509 if (!obj_priv->stride)
2510 return -EINVAL;
2511 WARN((obj_priv->stride & (512 - 1)),
2512 "object 0x%08x is X tiled but has non-512B pitch\n",
2513 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002514 break;
2515 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002516 if (!obj_priv->stride)
2517 return -EINVAL;
2518 WARN((obj_priv->stride & (128 - 1)),
2519 "object 0x%08x is Y tiled but has non-128B pitch\n",
2520 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002521 break;
2522 }
2523
Chris Wilson2cf34d72010-09-14 13:03:28 +01002524 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002525 if (ret < 0)
2526 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002527
Daniel Vetterae3db242010-02-19 11:51:58 +01002528 obj_priv->fence_reg = ret;
2529 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002530 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002531
Jesse Barnesde151cf2008-11-12 10:03:55 -08002532 reg->obj = obj;
2533
Chris Wilsone259bef2010-09-17 00:32:02 +01002534 switch (INTEL_INFO(dev)->gen) {
2535 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002536 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002537 break;
2538 case 5:
2539 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002540 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002541 break;
2542 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002543 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002544 break;
2545 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002546 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002547 break;
2548 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002549
Daniel Vetterae3db242010-02-19 11:51:58 +01002550 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2551 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002552
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002553 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002554}
2555
2556/**
2557 * i915_gem_clear_fence_reg - clear out fence register info
2558 * @obj: object to clear
2559 *
2560 * Zeroes out the fence register itself and clears out the associated
2561 * data structures in dev_priv and obj_priv.
2562 */
2563static void
2564i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2565{
2566 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002567 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002568 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002569 struct drm_i915_fence_reg *reg =
2570 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002571 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002572
Chris Wilsone259bef2010-09-17 00:32:02 +01002573 switch (INTEL_INFO(dev)->gen) {
2574 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002575 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2576 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002577 break;
2578 case 5:
2579 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002581 break;
2582 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002583 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002584 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002585 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002586 case 2:
2587 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002588
2589 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002590 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002591 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002592
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002593 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002594 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002595 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002596}
2597
Eric Anholt673a3942008-07-30 12:06:12 -07002598/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002599 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2600 * to the buffer to finish, and then resets the fence register.
2601 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002602 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002603 *
2604 * Zeroes out the fence register itself and clears out the associated
2605 * data structures in dev_priv and obj_priv.
2606 */
2607int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002608i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2609 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002610{
2611 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002612 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002613 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002614 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002615
2616 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2617 return 0;
2618
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002619 /* If we've changed tiling, GTT-mappings of the object
2620 * need to re-fault to ensure that the correct fence register
2621 * setup is in place.
2622 */
2623 i915_gem_release_mmap(obj);
2624
Chris Wilson52dc7d32009-06-06 09:46:01 +01002625 /* On the i915, GPU access to tiled buffers is via a fence,
2626 * therefore we must wait for any outstanding access to complete
2627 * before clearing the fence.
2628 */
Chris Wilson53640e12010-09-20 11:40:50 +01002629 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2630 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002631 int ret;
2632
Chris Wilson2cf34d72010-09-14 13:03:28 +01002633 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002634 if (ret)
2635 return ret;
2636
Chris Wilson2cf34d72010-09-14 13:03:28 +01002637 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002638 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002639 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002640
2641 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002642 }
2643
Daniel Vetter4a726612010-02-01 13:59:16 +01002644 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002645 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002646
2647 return 0;
2648}
2649
2650/**
Eric Anholt673a3942008-07-30 12:06:12 -07002651 * Finds free space in the GTT aperture and binds the object there.
2652 */
2653static int
2654i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2655{
2656 struct drm_device *dev = obj->dev;
2657 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002658 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002659 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002660 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002661 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002662
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002663 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002664 DRM_ERROR("Attempting to bind a purgeable object\n");
2665 return -EINVAL;
2666 }
2667
Eric Anholt673a3942008-07-30 12:06:12 -07002668 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002669 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002670 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002671 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2672 return -EINVAL;
2673 }
2674
Chris Wilson654fc602010-05-27 13:18:21 +01002675 /* If the object is bigger than the entire aperture, reject it early
2676 * before evicting everything in a vain attempt to find space.
2677 */
Chris Wilson73aa8082010-09-30 11:46:12 +01002678 if (obj->size > dev_priv->mm.gtt_total) {
Chris Wilson654fc602010-05-27 13:18:21 +01002679 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2680 return -E2BIG;
2681 }
2682
Eric Anholt673a3942008-07-30 12:06:12 -07002683 search_free:
2684 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2685 obj->size, alignment, 0);
2686 if (free_space != NULL) {
2687 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2688 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002689 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002690 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002691 }
2692 if (obj_priv->gtt_space == NULL) {
2693 /* If the gtt is empty and we're still having trouble
2694 * fitting our object in, we're out of memory.
2695 */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002696 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002697 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002698 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002699
Eric Anholt673a3942008-07-30 12:06:12 -07002700 goto search_free;
2701 }
2702
Chris Wilson4bdadb92010-01-27 13:36:32 +00002703 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002704 if (ret) {
2705 drm_mm_put_block(obj_priv->gtt_space);
2706 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002707
2708 if (ret == -ENOMEM) {
2709 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002710 ret = i915_gem_evict_something(dev, obj->size,
2711 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002712 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002713 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002714 if (gfpmask) {
2715 gfpmask = 0;
2716 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002717 }
2718
2719 return ret;
2720 }
2721
2722 goto search_free;
2723 }
2724
Eric Anholt673a3942008-07-30 12:06:12 -07002725 return ret;
2726 }
2727
Eric Anholt673a3942008-07-30 12:06:12 -07002728 /* Create an AGP memory structure pointing at our pages, and bind it
2729 * into the GTT.
2730 */
2731 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002732 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002733 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002734 obj_priv->gtt_offset,
2735 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002736 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002737 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002738 drm_mm_put_block(obj_priv->gtt_space);
2739 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002740
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002741 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002742 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002743 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002744
2745 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002746 }
Eric Anholt673a3942008-07-30 12:06:12 -07002747
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002748 /* keep track of bounds object by adding it to the inactive list */
2749 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01002750 i915_gem_info_add_gtt(dev_priv, obj->size);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002751
Eric Anholt673a3942008-07-30 12:06:12 -07002752 /* Assert that the object is not currently in any GPU domain. As it
2753 * wasn't in the GTT, there shouldn't be any way it could have been in
2754 * a GPU cache
2755 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002756 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2757 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002758
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002759 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2760
Eric Anholt673a3942008-07-30 12:06:12 -07002761 return 0;
2762}
2763
2764void
2765i915_gem_clflush_object(struct drm_gem_object *obj)
2766{
Daniel Vetter23010e42010-03-08 13:35:02 +01002767 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002768
2769 /* If we don't have a page list set up, then we're not pinned
2770 * to GPU, and we can ignore the cache flush because it'll happen
2771 * again at bind time.
2772 */
Eric Anholt856fa192009-03-19 14:10:50 -07002773 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002774 return;
2775
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002776 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002777
Eric Anholt856fa192009-03-19 14:10:50 -07002778 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002779}
2780
Eric Anholte47c68e2008-11-14 13:35:19 -08002781/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002782static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002783i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2784 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002785{
2786 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002787 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002788
2789 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002790 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002791
2792 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002793 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002794 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002795 to_intel_bo(obj)->ring,
2796 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002797 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002798
2799 trace_i915_gem_object_change_domain(obj,
2800 obj->read_domains,
2801 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002802
2803 if (pipelined)
2804 return 0;
2805
Chris Wilson2cf34d72010-09-14 13:03:28 +01002806 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002807}
2808
2809/** Flushes the GTT write domain for the object if it's dirty. */
2810static void
2811i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2812{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002813 uint32_t old_write_domain;
2814
Eric Anholte47c68e2008-11-14 13:35:19 -08002815 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2816 return;
2817
2818 /* No actual flushing is required for the GTT write domain. Writes
2819 * to it immediately go to main memory as far as we know, so there's
2820 * no chipset flush. It also doesn't land in render cache.
2821 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002822 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002823 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002824
2825 trace_i915_gem_object_change_domain(obj,
2826 obj->read_domains,
2827 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002828}
2829
2830/** Flushes the CPU write domain for the object if it's dirty. */
2831static void
2832i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2833{
2834 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002835 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002836
2837 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2838 return;
2839
2840 i915_gem_clflush_object(obj);
2841 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002842 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002843 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002844
2845 trace_i915_gem_object_change_domain(obj,
2846 obj->read_domains,
2847 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002848}
2849
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002850/**
2851 * Moves a single object to the GTT read, and possibly write domain.
2852 *
2853 * This function returns when the move is complete, including waiting on
2854 * flushes to occur.
2855 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002856int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002857i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2858{
Daniel Vetter23010e42010-03-08 13:35:02 +01002859 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002860 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002861 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002862
Eric Anholt02354392008-11-26 13:58:13 -08002863 /* Not valid to be called on unbound objects. */
2864 if (obj_priv->gtt_space == NULL)
2865 return -EINVAL;
2866
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002867 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002868 if (ret != 0)
2869 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002870
Chris Wilson72133422010-09-13 23:56:38 +01002871 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002872
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002873 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002874 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002875 if (ret)
2876 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002877 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002878
Chris Wilson72133422010-09-13 23:56:38 +01002879 old_write_domain = obj->write_domain;
2880 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002881
2882 /* It should now be out of any other write domains, and we can update
2883 * the domain values for our changes.
2884 */
2885 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2886 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002887 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002888 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002889 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002890 obj_priv->dirty = 1;
2891 }
2892
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002893 trace_i915_gem_object_change_domain(obj,
2894 old_read_domains,
2895 old_write_domain);
2896
Eric Anholte47c68e2008-11-14 13:35:19 -08002897 return 0;
2898}
2899
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002900/*
2901 * Prepare buffer for display plane. Use uninterruptible for possible flush
2902 * wait, as in modesetting process we're not supposed to be interrupted.
2903 */
2904int
Chris Wilson48b956c2010-09-14 12:50:34 +01002905i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2906 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002907{
Daniel Vetter23010e42010-03-08 13:35:02 +01002908 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002909 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002910 int ret;
2911
2912 /* Not valid to be called on unbound objects. */
2913 if (obj_priv->gtt_space == NULL)
2914 return -EINVAL;
2915
Chris Wilsonced270f2010-09-26 22:47:46 +01002916 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002917 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002918 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002919
Chris Wilsonced270f2010-09-26 22:47:46 +01002920 /* Currently, we are always called from an non-interruptible context. */
2921 if (!pipelined) {
2922 ret = i915_gem_object_wait_rendering(obj, false);
2923 if (ret)
2924 return ret;
2925 }
2926
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002927 i915_gem_object_flush_cpu_write_domain(obj);
2928
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002929 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002930 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002931
2932 trace_i915_gem_object_change_domain(obj,
2933 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002934 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002935
2936 return 0;
2937}
2938
Eric Anholte47c68e2008-11-14 13:35:19 -08002939/**
2940 * Moves a single object to the CPU read, and possibly write domain.
2941 *
2942 * This function returns when the move is complete, including waiting on
2943 * flushes to occur.
2944 */
2945static int
2946i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2947{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002948 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002949 int ret;
2950
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002951 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002952 if (ret != 0)
2953 return ret;
2954
2955 i915_gem_object_flush_gtt_write_domain(obj);
2956
2957 /* If we have a partially-valid cache of the object in the CPU,
2958 * finish invalidating it and free the per-page flags.
2959 */
2960 i915_gem_object_set_to_full_cpu_read_domain(obj);
2961
Chris Wilson72133422010-09-13 23:56:38 +01002962 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002963 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002964 if (ret)
2965 return ret;
2966 }
2967
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002968 old_write_domain = obj->write_domain;
2969 old_read_domains = obj->read_domains;
2970
Eric Anholte47c68e2008-11-14 13:35:19 -08002971 /* Flush the CPU cache if it's still invalid. */
2972 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2973 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002974
2975 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2976 }
2977
2978 /* It should now be out of any other write domains, and we can update
2979 * the domain values for our changes.
2980 */
2981 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2982
2983 /* If we're writing through the CPU, then the GPU read domains will
2984 * need to be invalidated at next use.
2985 */
2986 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002987 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002988 obj->write_domain = I915_GEM_DOMAIN_CPU;
2989 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002990
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002991 trace_i915_gem_object_change_domain(obj,
2992 old_read_domains,
2993 old_write_domain);
2994
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002995 return 0;
2996}
2997
Eric Anholt673a3942008-07-30 12:06:12 -07002998/*
2999 * Set the next domain for the specified object. This
3000 * may not actually perform the necessary flushing/invaliding though,
3001 * as that may want to be batched with other set_domain operations
3002 *
3003 * This is (we hope) the only really tricky part of gem. The goal
3004 * is fairly simple -- track which caches hold bits of the object
3005 * and make sure they remain coherent. A few concrete examples may
3006 * help to explain how it works. For shorthand, we use the notation
3007 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3008 * a pair of read and write domain masks.
3009 *
3010 * Case 1: the batch buffer
3011 *
3012 * 1. Allocated
3013 * 2. Written by CPU
3014 * 3. Mapped to GTT
3015 * 4. Read by GPU
3016 * 5. Unmapped from GTT
3017 * 6. Freed
3018 *
3019 * Let's take these a step at a time
3020 *
3021 * 1. Allocated
3022 * Pages allocated from the kernel may still have
3023 * cache contents, so we set them to (CPU, CPU) always.
3024 * 2. Written by CPU (using pwrite)
3025 * The pwrite function calls set_domain (CPU, CPU) and
3026 * this function does nothing (as nothing changes)
3027 * 3. Mapped by GTT
3028 * This function asserts that the object is not
3029 * currently in any GPU-based read or write domains
3030 * 4. Read by GPU
3031 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3032 * As write_domain is zero, this function adds in the
3033 * current read domains (CPU+COMMAND, 0).
3034 * flush_domains is set to CPU.
3035 * invalidate_domains is set to COMMAND
3036 * clflush is run to get data out of the CPU caches
3037 * then i915_dev_set_domain calls i915_gem_flush to
3038 * emit an MI_FLUSH and drm_agp_chipset_flush
3039 * 5. Unmapped from GTT
3040 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3041 * flush_domains and invalidate_domains end up both zero
3042 * so no flushing/invalidating happens
3043 * 6. Freed
3044 * yay, done
3045 *
3046 * Case 2: The shared render buffer
3047 *
3048 * 1. Allocated
3049 * 2. Mapped to GTT
3050 * 3. Read/written by GPU
3051 * 4. set_domain to (CPU,CPU)
3052 * 5. Read/written by CPU
3053 * 6. Read/written by GPU
3054 *
3055 * 1. Allocated
3056 * Same as last example, (CPU, CPU)
3057 * 2. Mapped to GTT
3058 * Nothing changes (assertions find that it is not in the GPU)
3059 * 3. Read/written by GPU
3060 * execbuffer calls set_domain (RENDER, RENDER)
3061 * flush_domains gets CPU
3062 * invalidate_domains gets GPU
3063 * clflush (obj)
3064 * MI_FLUSH and drm_agp_chipset_flush
3065 * 4. set_domain (CPU, CPU)
3066 * flush_domains gets GPU
3067 * invalidate_domains gets CPU
3068 * wait_rendering (obj) to make sure all drawing is complete.
3069 * This will include an MI_FLUSH to get the data from GPU
3070 * to memory
3071 * clflush (obj) to invalidate the CPU cache
3072 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3073 * 5. Read/written by CPU
3074 * cache lines are loaded and dirtied
3075 * 6. Read written by GPU
3076 * Same as last GPU access
3077 *
3078 * Case 3: The constant buffer
3079 *
3080 * 1. Allocated
3081 * 2. Written by CPU
3082 * 3. Read by GPU
3083 * 4. Updated (written) by CPU again
3084 * 5. Read by GPU
3085 *
3086 * 1. Allocated
3087 * (CPU, CPU)
3088 * 2. Written by CPU
3089 * (CPU, CPU)
3090 * 3. Read by GPU
3091 * (CPU+RENDER, 0)
3092 * flush_domains = CPU
3093 * invalidate_domains = RENDER
3094 * clflush (obj)
3095 * MI_FLUSH
3096 * drm_agp_chipset_flush
3097 * 4. Updated (written) by CPU again
3098 * (CPU, CPU)
3099 * flush_domains = 0 (no previous write domain)
3100 * invalidate_domains = 0 (no new read domains)
3101 * 5. Read by GPU
3102 * (CPU+RENDER, 0)
3103 * flush_domains = CPU
3104 * invalidate_domains = RENDER
3105 * clflush (obj)
3106 * MI_FLUSH
3107 * drm_agp_chipset_flush
3108 */
Keith Packardc0d90822008-11-20 23:11:08 -08003109static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003110i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003111{
3112 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003113 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003114 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003115 uint32_t invalidate_domains = 0;
3116 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003117 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003118
Eric Anholt8b0e3782009-02-19 14:40:50 -08003119 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3120 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07003121
Jesse Barnes652c3932009-08-17 13:31:43 -07003122 intel_mark_busy(dev, obj);
3123
Eric Anholt673a3942008-07-30 12:06:12 -07003124 /*
3125 * If the object isn't moving to a new write domain,
3126 * let the object stay in multiple read domains
3127 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003128 if (obj->pending_write_domain == 0)
3129 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003130 else
3131 obj_priv->dirty = 1;
3132
3133 /*
3134 * Flush the current write domain if
3135 * the new read domains don't match. Invalidate
3136 * any read domains which differ from the old
3137 * write domain
3138 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003139 if (obj->write_domain &&
3140 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003141 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003142 invalidate_domains |=
3143 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003144 }
3145 /*
3146 * Invalidate any read caches which may have
3147 * stale data. That is, any new read domains.
3148 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003149 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003150 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003151 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003152
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003153 old_read_domains = obj->read_domains;
3154
Eric Anholtefbeed92009-02-19 14:54:51 -08003155 /* The actual obj->write_domain will be updated with
3156 * pending_write_domain after we emit the accumulated flush for all
3157 * of our domain changes in execbuffers (which clears objects'
3158 * write_domains). So if we have a current write domain that we
3159 * aren't changing, set pending_write_domain to that.
3160 */
3161 if (flush_domains == 0 && obj->pending_write_domain == 0)
3162 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003163 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003164
3165 dev->invalidate_domains |= invalidate_domains;
3166 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003167 if (obj_priv->ring)
3168 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003169
3170 trace_i915_gem_object_change_domain(obj,
3171 old_read_domains,
3172 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003173}
3174
3175/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003176 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003177 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003178 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3179 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3180 */
3181static void
3182i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3183{
Daniel Vetter23010e42010-03-08 13:35:02 +01003184 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003185
3186 if (!obj_priv->page_cpu_valid)
3187 return;
3188
3189 /* If we're partially in the CPU read domain, finish moving it in.
3190 */
3191 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3192 int i;
3193
3194 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3195 if (obj_priv->page_cpu_valid[i])
3196 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003197 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003198 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003199 }
3200
3201 /* Free the page_cpu_valid mappings which are now stale, whether
3202 * or not we've got I915_GEM_DOMAIN_CPU.
3203 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003204 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003205 obj_priv->page_cpu_valid = NULL;
3206}
3207
3208/**
3209 * Set the CPU read domain on a range of the object.
3210 *
3211 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3212 * not entirely valid. The page_cpu_valid member of the object flags which
3213 * pages have been flushed, and will be respected by
3214 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3215 * of the whole object.
3216 *
3217 * This function returns when the move is complete, including waiting on
3218 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003219 */
3220static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003221i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3222 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003223{
Daniel Vetter23010e42010-03-08 13:35:02 +01003224 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003225 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003226 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003227
Eric Anholte47c68e2008-11-14 13:35:19 -08003228 if (offset == 0 && size == obj->size)
3229 return i915_gem_object_set_to_cpu_domain(obj, 0);
3230
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003231 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003232 if (ret != 0)
3233 return ret;
3234 i915_gem_object_flush_gtt_write_domain(obj);
3235
3236 /* If we're already fully in the CPU read domain, we're done. */
3237 if (obj_priv->page_cpu_valid == NULL &&
3238 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003239 return 0;
3240
Eric Anholte47c68e2008-11-14 13:35:19 -08003241 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3242 * newly adding I915_GEM_DOMAIN_CPU
3243 */
Eric Anholt673a3942008-07-30 12:06:12 -07003244 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003245 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3246 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003247 if (obj_priv->page_cpu_valid == NULL)
3248 return -ENOMEM;
3249 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3250 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003251
3252 /* Flush the cache on any pages that are still invalid from the CPU's
3253 * perspective.
3254 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003255 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3256 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003257 if (obj_priv->page_cpu_valid[i])
3258 continue;
3259
Eric Anholt856fa192009-03-19 14:10:50 -07003260 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003261
3262 obj_priv->page_cpu_valid[i] = 1;
3263 }
3264
Eric Anholte47c68e2008-11-14 13:35:19 -08003265 /* It should now be out of any other write domains, and we can update
3266 * the domain values for our changes.
3267 */
3268 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3269
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003270 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003271 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3272
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003273 trace_i915_gem_object_change_domain(obj,
3274 old_read_domains,
3275 obj->write_domain);
3276
Eric Anholt673a3942008-07-30 12:06:12 -07003277 return 0;
3278}
3279
3280/**
Eric Anholt673a3942008-07-30 12:06:12 -07003281 * Pin an object to the GTT and evaluate the relocations landing in it.
3282 */
3283static int
3284i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3285 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003286 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003287 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003288{
3289 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003290 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003291 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003292 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003293 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003294 bool need_fence;
3295
3296 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3297 obj_priv->tiling_mode != I915_TILING_NONE;
3298
3299 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003300 if (need_fence &&
3301 !i915_gem_object_fence_offset_ok(obj,
3302 obj_priv->tiling_mode)) {
3303 ret = i915_gem_object_unbind(obj);
3304 if (ret)
3305 return ret;
3306 }
Eric Anholt673a3942008-07-30 12:06:12 -07003307
3308 /* Choose the GTT offset for our buffer and put it there. */
3309 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3310 if (ret)
3311 return ret;
3312
Jesse Barnes76446ca2009-12-17 22:05:42 -05003313 /*
3314 * Pre-965 chips need a fence register set up in order to
3315 * properly handle blits to/from tiled surfaces.
3316 */
3317 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003318 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003319 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003320 i915_gem_object_unpin(obj);
3321 return ret;
3322 }
Chris Wilson53640e12010-09-20 11:40:50 +01003323
3324 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003325 }
3326
Eric Anholt673a3942008-07-30 12:06:12 -07003327 entry->offset = obj_priv->gtt_offset;
3328
Eric Anholt673a3942008-07-30 12:06:12 -07003329 /* Apply the relocations, using the GTT aperture to avoid cache
3330 * flushing requirements.
3331 */
3332 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003333 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003334 struct drm_gem_object *target_obj;
3335 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003336 uint32_t reloc_val, reloc_offset;
3337 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003338
Eric Anholt673a3942008-07-30 12:06:12 -07003339 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003340 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003341 if (target_obj == NULL) {
3342 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003343 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003344 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003345 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003346
Chris Wilson8542a0b2009-09-09 21:15:15 +01003347#if WATCH_RELOC
3348 DRM_INFO("%s: obj %p offset %08x target %d "
3349 "read %08x write %08x gtt %08x "
3350 "presumed %08x delta %08x\n",
3351 __func__,
3352 obj,
3353 (int) reloc->offset,
3354 (int) reloc->target_handle,
3355 (int) reloc->read_domains,
3356 (int) reloc->write_domain,
3357 (int) target_obj_priv->gtt_offset,
3358 (int) reloc->presumed_offset,
3359 reloc->delta);
3360#endif
3361
Eric Anholt673a3942008-07-30 12:06:12 -07003362 /* The target buffer should have appeared before us in the
3363 * exec_object list, so it should have a GTT space bound by now.
3364 */
3365 if (target_obj_priv->gtt_space == NULL) {
3366 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003367 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003368 drm_gem_object_unreference(target_obj);
3369 i915_gem_object_unpin(obj);
3370 return -EINVAL;
3371 }
3372
Chris Wilson8542a0b2009-09-09 21:15:15 +01003373 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003374 if (reloc->write_domain & (reloc->write_domain - 1)) {
3375 DRM_ERROR("reloc with multiple write domains: "
3376 "obj %p target %d offset %d "
3377 "read %08x write %08x",
3378 obj, reloc->target_handle,
3379 (int) reloc->offset,
3380 reloc->read_domains,
3381 reloc->write_domain);
3382 return -EINVAL;
3383 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003384 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3385 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3386 DRM_ERROR("reloc with read/write CPU domains: "
3387 "obj %p target %d offset %d "
3388 "read %08x write %08x",
3389 obj, reloc->target_handle,
3390 (int) reloc->offset,
3391 reloc->read_domains,
3392 reloc->write_domain);
3393 drm_gem_object_unreference(target_obj);
3394 i915_gem_object_unpin(obj);
3395 return -EINVAL;
3396 }
3397 if (reloc->write_domain && target_obj->pending_write_domain &&
3398 reloc->write_domain != target_obj->pending_write_domain) {
3399 DRM_ERROR("Write domain conflict: "
3400 "obj %p target %d offset %d "
3401 "new %08x old %08x\n",
3402 obj, reloc->target_handle,
3403 (int) reloc->offset,
3404 reloc->write_domain,
3405 target_obj->pending_write_domain);
3406 drm_gem_object_unreference(target_obj);
3407 i915_gem_object_unpin(obj);
3408 return -EINVAL;
3409 }
3410
3411 target_obj->pending_read_domains |= reloc->read_domains;
3412 target_obj->pending_write_domain |= reloc->write_domain;
3413
3414 /* If the relocation already has the right value in it, no
3415 * more work needs to be done.
3416 */
3417 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3418 drm_gem_object_unreference(target_obj);
3419 continue;
3420 }
3421
3422 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003423 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003424 DRM_ERROR("Relocation beyond object bounds: "
3425 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003426 obj, reloc->target_handle,
3427 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003428 drm_gem_object_unreference(target_obj);
3429 i915_gem_object_unpin(obj);
3430 return -EINVAL;
3431 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003432 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003433 DRM_ERROR("Relocation not 4-byte aligned: "
3434 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003435 obj, reloc->target_handle,
3436 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003437 drm_gem_object_unreference(target_obj);
3438 i915_gem_object_unpin(obj);
3439 return -EINVAL;
3440 }
3441
Chris Wilson8542a0b2009-09-09 21:15:15 +01003442 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003443 if (reloc->delta >= target_obj->size) {
3444 DRM_ERROR("Relocation beyond target object bounds: "
3445 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003446 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003447 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003448 drm_gem_object_unreference(target_obj);
3449 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003450 return -EINVAL;
3451 }
3452
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003453 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3454 if (ret != 0) {
3455 drm_gem_object_unreference(target_obj);
3456 i915_gem_object_unpin(obj);
3457 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003458 }
3459
3460 /* Map the page containing the relocation we're going to
3461 * perform.
3462 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003463 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003464 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3465 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003466 ~(PAGE_SIZE - 1)),
3467 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003468 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003469 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003470 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003471
Eric Anholt673a3942008-07-30 12:06:12 -07003472 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003473 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003474
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003475 /* The updated presumed offset for this entry will be
3476 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003477 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003478 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003479
3480 drm_gem_object_unreference(target_obj);
3481 }
3482
Eric Anholt673a3942008-07-30 12:06:12 -07003483 return 0;
3484}
3485
Eric Anholt673a3942008-07-30 12:06:12 -07003486/* Throttle our rendering by waiting until the ring has completed our requests
3487 * emitted over 20 msec ago.
3488 *
Eric Anholtb9624422009-06-03 07:27:35 +00003489 * Note that if we were to use the current jiffies each time around the loop,
3490 * we wouldn't escape the function with any frames outstanding if the time to
3491 * render a frame was over 20ms.
3492 *
Eric Anholt673a3942008-07-30 12:06:12 -07003493 * This should get us reasonable parallelism between CPU and GPU but also
3494 * relatively low latency when blocking on a particular request to finish.
3495 */
3496static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003497i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003498{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003501 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003502 struct drm_i915_gem_request *request;
3503 struct intel_ring_buffer *ring = NULL;
3504 u32 seqno = 0;
3505 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003506
Chris Wilson1c255952010-09-26 11:03:27 +01003507 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003508 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003509 if (time_after_eq(request->emitted_jiffies, recent_enough))
3510 break;
3511
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003512 ring = request->ring;
3513 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003514 }
Chris Wilson1c255952010-09-26 11:03:27 +01003515 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003516
3517 if (seqno == 0)
3518 return 0;
3519
3520 ret = 0;
3521 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3522 /* And wait for the seqno passing without holding any locks and
3523 * causing extra latency for others. This is safe as the irq
3524 * generation is designed to be run atomically and so is
3525 * lockless.
3526 */
3527 ring->user_irq_get(dev, ring);
3528 ret = wait_event_interruptible(ring->irq_queue,
3529 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3530 || atomic_read(&dev_priv->mm.wedged));
3531 ring->user_irq_put(dev, ring);
3532
3533 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3534 ret = -EIO;
3535 }
3536
3537 if (ret == 0)
3538 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003539
Eric Anholt673a3942008-07-30 12:06:12 -07003540 return ret;
3541}
3542
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003543static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003544i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003545 uint32_t buffer_count,
3546 struct drm_i915_gem_relocation_entry **relocs)
3547{
3548 uint32_t reloc_count = 0, reloc_index = 0, i;
3549 int ret;
3550
3551 *relocs = NULL;
3552 for (i = 0; i < buffer_count; i++) {
3553 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3554 return -EINVAL;
3555 reloc_count += exec_list[i].relocation_count;
3556 }
3557
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003558 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003559 if (*relocs == NULL) {
3560 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003561 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003562 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003563
3564 for (i = 0; i < buffer_count; i++) {
3565 struct drm_i915_gem_relocation_entry __user *user_relocs;
3566
3567 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3568
3569 ret = copy_from_user(&(*relocs)[reloc_index],
3570 user_relocs,
3571 exec_list[i].relocation_count *
3572 sizeof(**relocs));
3573 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003574 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003575 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003576 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003577 }
3578
3579 reloc_index += exec_list[i].relocation_count;
3580 }
3581
Florian Mickler2bc43b52009-04-06 22:55:41 +02003582 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003583}
3584
3585static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003586i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003587 uint32_t buffer_count,
3588 struct drm_i915_gem_relocation_entry *relocs)
3589{
3590 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003591 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003592
Chris Wilson93533c22010-01-31 10:40:48 +00003593 if (relocs == NULL)
3594 return 0;
3595
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003596 for (i = 0; i < buffer_count; i++) {
3597 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003598 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003599
3600 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3601
Florian Mickler2bc43b52009-04-06 22:55:41 +02003602 unwritten = copy_to_user(user_relocs,
3603 &relocs[reloc_count],
3604 exec_list[i].relocation_count *
3605 sizeof(*relocs));
3606
3607 if (unwritten) {
3608 ret = -EFAULT;
3609 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003610 }
3611
3612 reloc_count += exec_list[i].relocation_count;
3613 }
3614
Florian Mickler2bc43b52009-04-06 22:55:41 +02003615err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003616 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003617
3618 return ret;
3619}
3620
Chris Wilson83d60792009-06-06 09:45:57 +01003621static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003622i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003623 uint64_t exec_offset)
3624{
3625 uint32_t exec_start, exec_len;
3626
3627 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3628 exec_len = (uint32_t) exec->batch_len;
3629
3630 if ((exec_start | exec_len) & 0x7)
3631 return -EINVAL;
3632
3633 if (!exec_start)
3634 return -EINVAL;
3635
3636 return 0;
3637}
3638
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003639static int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003640i915_gem_wait_for_pending_flip(struct drm_device *dev,
3641 struct drm_gem_object **object_list,
3642 int count)
3643{
3644 drm_i915_private_t *dev_priv = dev->dev_private;
3645 struct drm_i915_gem_object *obj_priv;
3646 DEFINE_WAIT(wait);
3647 int i, ret = 0;
3648
3649 for (;;) {
3650 prepare_to_wait(&dev_priv->pending_flip_queue,
3651 &wait, TASK_INTERRUPTIBLE);
3652 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003653 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003654 if (atomic_read(&obj_priv->pending_flip) > 0)
3655 break;
3656 }
3657 if (i == count)
3658 break;
3659
3660 if (!signal_pending(current)) {
3661 mutex_unlock(&dev->struct_mutex);
3662 schedule();
3663 mutex_lock(&dev->struct_mutex);
3664 continue;
3665 }
3666 ret = -ERESTARTSYS;
3667 break;
3668 }
3669 finish_wait(&dev_priv->pending_flip_queue, &wait);
3670
3671 return ret;
3672}
3673
Chris Wilson8dc5d142010-08-12 12:36:12 +01003674static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003675i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3676 struct drm_file *file_priv,
3677 struct drm_i915_gem_execbuffer2 *args,
3678 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003679{
3680 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003681 struct drm_gem_object **object_list = NULL;
3682 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003683 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003684 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003685 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003686 struct drm_i915_gem_request *request = NULL;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003687 int ret, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003688 uint64_t exec_offset;
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003689 uint32_t reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003690 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003691
Zou Nan hai852835f2010-05-21 09:08:56 +08003692 struct intel_ring_buffer *ring = NULL;
3693
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003694 ret = i915_gem_check_is_wedged(dev);
3695 if (ret)
3696 return ret;
3697
Eric Anholt673a3942008-07-30 12:06:12 -07003698#if WATCH_EXEC
3699 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3700 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3701#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003702 if (args->flags & I915_EXEC_BSD) {
3703 if (!HAS_BSD(dev)) {
3704 DRM_ERROR("execbuf with wrong flag\n");
3705 return -EINVAL;
3706 }
3707 ring = &dev_priv->bsd_ring;
3708 } else {
3709 ring = &dev_priv->render_ring;
3710 }
3711
Eric Anholt4f481ed2008-09-10 14:22:49 -07003712 if (args->buffer_count < 1) {
3713 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3714 return -EINVAL;
3715 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003716 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003717 if (object_list == NULL) {
3718 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003719 args->buffer_count);
3720 ret = -ENOMEM;
3721 goto pre_mutex_err;
3722 }
Eric Anholt673a3942008-07-30 12:06:12 -07003723
Eric Anholt201361a2009-03-11 12:30:04 -07003724 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003725 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3726 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003727 if (cliprects == NULL) {
3728 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003729 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003730 }
Eric Anholt201361a2009-03-11 12:30:04 -07003731
3732 ret = copy_from_user(cliprects,
3733 (struct drm_clip_rect __user *)
3734 (uintptr_t) args->cliprects_ptr,
3735 sizeof(*cliprects) * args->num_cliprects);
3736 if (ret != 0) {
3737 DRM_ERROR("copy %d cliprects failed: %d\n",
3738 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003739 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003740 goto pre_mutex_err;
3741 }
3742 }
3743
Chris Wilson8dc5d142010-08-12 12:36:12 +01003744 request = kzalloc(sizeof(*request), GFP_KERNEL);
3745 if (request == NULL) {
3746 ret = -ENOMEM;
3747 goto pre_mutex_err;
3748 }
3749
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003750 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3751 &relocs);
3752 if (ret != 0)
3753 goto pre_mutex_err;
3754
Chris Wilson76c1dec2010-09-25 11:22:51 +01003755 ret = i915_mutex_lock_interruptible(dev);
3756 if (ret)
3757 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003758
Eric Anholt673a3942008-07-30 12:06:12 -07003759 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003760 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003761 ret = -EBUSY;
3762 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003763 }
3764
Keith Packardac94a962008-11-20 23:30:27 -08003765 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003766 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003767 for (i = 0; i < args->buffer_count; i++) {
3768 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3769 exec_list[i].handle);
3770 if (object_list[i] == NULL) {
3771 DRM_ERROR("Invalid object handle %d at index %d\n",
3772 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003773 /* prevent error path from reading uninitialized data */
3774 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003775 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003776 goto err;
3777 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003778
Daniel Vetter23010e42010-03-08 13:35:02 +01003779 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003780 if (obj_priv->in_execbuffer) {
3781 DRM_ERROR("Object %p appears more than once in object list\n",
3782 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003783 /* prevent error path from reading uninitialized data */
3784 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003785 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003786 goto err;
3787 }
3788 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003789 flips += atomic_read(&obj_priv->pending_flip);
3790 }
3791
3792 if (flips > 0) {
3793 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3794 args->buffer_count);
3795 if (ret)
3796 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003797 }
Eric Anholt673a3942008-07-30 12:06:12 -07003798
Keith Packardac94a962008-11-20 23:30:27 -08003799 /* Pin and relocate */
3800 for (pin_tries = 0; ; pin_tries++) {
3801 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003802 reloc_index = 0;
3803
Keith Packardac94a962008-11-20 23:30:27 -08003804 for (i = 0; i < args->buffer_count; i++) {
3805 object_list[i]->pending_read_domains = 0;
3806 object_list[i]->pending_write_domain = 0;
3807 ret = i915_gem_object_pin_and_relocate(object_list[i],
3808 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003809 &exec_list[i],
3810 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003811 if (ret)
3812 break;
3813 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003814 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003815 }
3816 /* success */
3817 if (ret == 0)
3818 break;
3819
3820 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003821 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003822 if (ret != -ERESTARTSYS) {
3823 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003824 int num_fences = 0;
3825 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003826 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003827
Chris Wilson07f73f62009-09-14 16:50:30 +01003828 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003829 num_fences +=
3830 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3831 obj_priv->tiling_mode != I915_TILING_NONE;
3832 }
3833 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003834 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003835 total_size, num_fences,
3836 ret);
Chris Wilson73aa8082010-09-30 11:46:12 +01003837 DRM_ERROR("%u objects [%u pinned, %u GTT], "
3838 "%zu object bytes [%zu pinned], "
3839 "%zu /%zu gtt bytes\n",
3840 dev_priv->mm.object_count,
3841 dev_priv->mm.pin_count,
3842 dev_priv->mm.gtt_count,
3843 dev_priv->mm.object_memory,
3844 dev_priv->mm.pin_memory,
3845 dev_priv->mm.gtt_memory,
3846 dev_priv->mm.gtt_total);
Chris Wilson07f73f62009-09-14 16:50:30 +01003847 }
Eric Anholt673a3942008-07-30 12:06:12 -07003848 goto err;
3849 }
Keith Packardac94a962008-11-20 23:30:27 -08003850
3851 /* unpin all of our buffers */
3852 for (i = 0; i < pinned; i++)
3853 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003854 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003855
3856 /* evict everyone we can from the aperture */
3857 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003858 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003859 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003860 }
3861
3862 /* Set the pending read domains for the batch buffer to COMMAND */
3863 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003864 if (batch_obj->pending_write_domain) {
3865 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3866 ret = -EINVAL;
3867 goto err;
3868 }
3869 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003870
Chris Wilson83d60792009-06-06 09:45:57 +01003871 /* Sanity check the batch buffer, prior to moving objects */
3872 exec_offset = exec_list[args->buffer_count - 1].offset;
3873 ret = i915_gem_check_execbuffer (args, exec_offset);
3874 if (ret != 0) {
3875 DRM_ERROR("execbuf with invalid offset/length\n");
3876 goto err;
3877 }
3878
Keith Packard646f0f62008-11-20 23:23:03 -08003879 /* Zero the global flush/invalidate flags. These
3880 * will be modified as new domains are computed
3881 * for each object
3882 */
3883 dev->invalidate_domains = 0;
3884 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003885 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003886
Eric Anholt673a3942008-07-30 12:06:12 -07003887 for (i = 0; i < args->buffer_count; i++) {
3888 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003889
Keith Packard646f0f62008-11-20 23:23:03 -08003890 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003891 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003892 }
3893
Keith Packard646f0f62008-11-20 23:23:03 -08003894 if (dev->invalidate_domains | dev->flush_domains) {
3895#if WATCH_EXEC
3896 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3897 __func__,
3898 dev->invalidate_domains,
3899 dev->flush_domains);
3900#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003901 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003902 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003903 dev->flush_domains,
3904 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003905 }
3906
Eric Anholtefbeed92009-02-19 14:54:51 -08003907 for (i = 0; i < args->buffer_count; i++) {
3908 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003909 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003910 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003911
3912 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003913 if (obj->write_domain)
3914 list_move_tail(&obj_priv->gpu_write_list,
3915 &dev_priv->mm.gpu_write_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01003916
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003917 trace_i915_gem_object_change_domain(obj,
3918 obj->read_domains,
3919 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003920 }
3921
Eric Anholt673a3942008-07-30 12:06:12 -07003922#if WATCH_COHERENCY
3923 for (i = 0; i < args->buffer_count; i++) {
3924 i915_gem_object_check_coherency(object_list[i],
3925 exec_list[i].handle);
3926 }
3927#endif
3928
Eric Anholt673a3942008-07-30 12:06:12 -07003929#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003930 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003931 args->batch_len,
3932 __func__,
3933 ~0);
3934#endif
3935
Eric Anholt673a3942008-07-30 12:06:12 -07003936 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003937 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3938 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003939 if (ret) {
3940 DRM_ERROR("dispatch failed %d\n", ret);
3941 goto err;
3942 }
3943
3944 /*
3945 * Ensure that the commands in the batch buffer are
3946 * finished before the interrupt fires
3947 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003948 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003949
Daniel Vetter617dbe22010-02-11 22:16:02 +01003950 for (i = 0; i < args->buffer_count; i++) {
3951 struct drm_gem_object *obj = object_list[i];
3952 obj_priv = to_intel_bo(obj);
3953
3954 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01003955 }
Chris Wilsona56ba562010-09-28 10:07:56 +01003956
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003957 i915_add_request(dev, file_priv, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003958 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003959
Eric Anholt673a3942008-07-30 12:06:12 -07003960err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003961 for (i = 0; i < pinned; i++)
3962 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003963
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003964 for (i = 0; i < args->buffer_count; i++) {
3965 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003966 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003967 obj_priv->in_execbuffer = false;
3968 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003969 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003970 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003971
Eric Anholt673a3942008-07-30 12:06:12 -07003972 mutex_unlock(&dev->struct_mutex);
3973
Chris Wilson93533c22010-01-31 10:40:48 +00003974pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003975 /* Copy the updated relocations out regardless of current error
3976 * state. Failure to update the relocs would mean that the next
3977 * time userland calls execbuf, it would do so with presumed offset
3978 * state that didn't match the actual object state.
3979 */
3980 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3981 relocs);
3982 if (ret2 != 0) {
3983 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3984
3985 if (ret == 0)
3986 ret = ret2;
3987 }
3988
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003989 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003990 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003991 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003992
3993 return ret;
3994}
3995
Jesse Barnes76446ca2009-12-17 22:05:42 -05003996/*
3997 * Legacy execbuffer just creates an exec2 list from the original exec object
3998 * list array and passes it to the real function.
3999 */
4000int
4001i915_gem_execbuffer(struct drm_device *dev, void *data,
4002 struct drm_file *file_priv)
4003{
4004 struct drm_i915_gem_execbuffer *args = data;
4005 struct drm_i915_gem_execbuffer2 exec2;
4006 struct drm_i915_gem_exec_object *exec_list = NULL;
4007 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4008 int ret, i;
4009
4010#if WATCH_EXEC
4011 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4012 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4013#endif
4014
4015 if (args->buffer_count < 1) {
4016 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4017 return -EINVAL;
4018 }
4019
4020 /* Copy in the exec list from userland */
4021 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4022 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4023 if (exec_list == NULL || exec2_list == NULL) {
4024 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4025 args->buffer_count);
4026 drm_free_large(exec_list);
4027 drm_free_large(exec2_list);
4028 return -ENOMEM;
4029 }
4030 ret = copy_from_user(exec_list,
4031 (struct drm_i915_relocation_entry __user *)
4032 (uintptr_t) args->buffers_ptr,
4033 sizeof(*exec_list) * args->buffer_count);
4034 if (ret != 0) {
4035 DRM_ERROR("copy %d exec entries failed %d\n",
4036 args->buffer_count, ret);
4037 drm_free_large(exec_list);
4038 drm_free_large(exec2_list);
4039 return -EFAULT;
4040 }
4041
4042 for (i = 0; i < args->buffer_count; i++) {
4043 exec2_list[i].handle = exec_list[i].handle;
4044 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4045 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4046 exec2_list[i].alignment = exec_list[i].alignment;
4047 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004048 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004049 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4050 else
4051 exec2_list[i].flags = 0;
4052 }
4053
4054 exec2.buffers_ptr = args->buffers_ptr;
4055 exec2.buffer_count = args->buffer_count;
4056 exec2.batch_start_offset = args->batch_start_offset;
4057 exec2.batch_len = args->batch_len;
4058 exec2.DR1 = args->DR1;
4059 exec2.DR4 = args->DR4;
4060 exec2.num_cliprects = args->num_cliprects;
4061 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004062 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004063
4064 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4065 if (!ret) {
4066 /* Copy the new buffer offsets back to the user's exec list. */
4067 for (i = 0; i < args->buffer_count; i++)
4068 exec_list[i].offset = exec2_list[i].offset;
4069 /* ... and back out to userspace */
4070 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4071 (uintptr_t) args->buffers_ptr,
4072 exec_list,
4073 sizeof(*exec_list) * args->buffer_count);
4074 if (ret) {
4075 ret = -EFAULT;
4076 DRM_ERROR("failed to copy %d exec entries "
4077 "back to user (%d)\n",
4078 args->buffer_count, ret);
4079 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004080 }
4081
4082 drm_free_large(exec_list);
4083 drm_free_large(exec2_list);
4084 return ret;
4085}
4086
4087int
4088i915_gem_execbuffer2(struct drm_device *dev, void *data,
4089 struct drm_file *file_priv)
4090{
4091 struct drm_i915_gem_execbuffer2 *args = data;
4092 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4093 int ret;
4094
4095#if WATCH_EXEC
4096 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4097 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4098#endif
4099
4100 if (args->buffer_count < 1) {
4101 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4102 return -EINVAL;
4103 }
4104
4105 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4106 if (exec2_list == NULL) {
4107 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4108 args->buffer_count);
4109 return -ENOMEM;
4110 }
4111 ret = copy_from_user(exec2_list,
4112 (struct drm_i915_relocation_entry __user *)
4113 (uintptr_t) args->buffers_ptr,
4114 sizeof(*exec2_list) * args->buffer_count);
4115 if (ret != 0) {
4116 DRM_ERROR("copy %d exec entries failed %d\n",
4117 args->buffer_count, ret);
4118 drm_free_large(exec2_list);
4119 return -EFAULT;
4120 }
4121
4122 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4123 if (!ret) {
4124 /* Copy the new buffer offsets back to the user's exec list. */
4125 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4126 (uintptr_t) args->buffers_ptr,
4127 exec2_list,
4128 sizeof(*exec2_list) * args->buffer_count);
4129 if (ret) {
4130 ret = -EFAULT;
4131 DRM_ERROR("failed to copy %d exec entries "
4132 "back to user (%d)\n",
4133 args->buffer_count, ret);
4134 }
4135 }
4136
4137 drm_free_large(exec2_list);
4138 return ret;
4139}
4140
Eric Anholt673a3942008-07-30 12:06:12 -07004141int
4142i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4143{
4144 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004146 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004147 int ret;
4148
Daniel Vetter778c3542010-05-13 11:49:44 +02004149 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004150 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004151
4152 if (obj_priv->gtt_space != NULL) {
4153 if (alignment == 0)
4154 alignment = i915_gem_get_gtt_alignment(obj);
4155 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004156 WARN(obj_priv->pin_count,
4157 "bo is already pinned with incorrect alignment:"
4158 " offset=%x, req.alignment=%x\n",
4159 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004160 ret = i915_gem_object_unbind(obj);
4161 if (ret)
4162 return ret;
4163 }
4164 }
4165
Eric Anholt673a3942008-07-30 12:06:12 -07004166 if (obj_priv->gtt_space == NULL) {
4167 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004168 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004169 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004170 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004171
Eric Anholt673a3942008-07-30 12:06:12 -07004172 obj_priv->pin_count++;
4173
4174 /* If the object is not active and not pending a flush,
4175 * remove it from the inactive list
4176 */
4177 if (obj_priv->pin_count == 1) {
Chris Wilson73aa8082010-09-30 11:46:12 +01004178 i915_gem_info_add_pin(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004179 if (!obj_priv->active)
4180 list_move_tail(&obj_priv->list,
4181 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004182 }
Eric Anholt673a3942008-07-30 12:06:12 -07004183
Chris Wilson23bc5982010-09-29 16:10:57 +01004184 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004185 return 0;
4186}
4187
4188void
4189i915_gem_object_unpin(struct drm_gem_object *obj)
4190{
4191 struct drm_device *dev = obj->dev;
4192 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004193 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004194
Chris Wilson23bc5982010-09-29 16:10:57 +01004195 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004196 obj_priv->pin_count--;
4197 BUG_ON(obj_priv->pin_count < 0);
4198 BUG_ON(obj_priv->gtt_space == NULL);
4199
4200 /* If the object is no longer pinned, and is
4201 * neither active nor being flushed, then stick it on
4202 * the inactive list
4203 */
4204 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004205 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004206 list_move_tail(&obj_priv->list,
4207 &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01004208 i915_gem_info_remove_pin(dev_priv, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07004209 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004210 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004211}
4212
4213int
4214i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4215 struct drm_file *file_priv)
4216{
4217 struct drm_i915_gem_pin *args = data;
4218 struct drm_gem_object *obj;
4219 struct drm_i915_gem_object *obj_priv;
4220 int ret;
4221
Eric Anholt673a3942008-07-30 12:06:12 -07004222 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4223 if (obj == NULL) {
4224 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4225 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004226 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004227 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004228 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004229
Chris Wilson76c1dec2010-09-25 11:22:51 +01004230 ret = i915_mutex_lock_interruptible(dev);
4231 if (ret) {
4232 drm_gem_object_unreference_unlocked(obj);
4233 return ret;
4234 }
4235
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004236 if (obj_priv->madv != I915_MADV_WILLNEED) {
4237 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004238 drm_gem_object_unreference(obj);
4239 mutex_unlock(&dev->struct_mutex);
4240 return -EINVAL;
4241 }
4242
Jesse Barnes79e53942008-11-07 14:24:08 -08004243 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4244 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4245 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004246 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004247 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004248 return -EINVAL;
4249 }
4250
4251 obj_priv->user_pin_count++;
4252 obj_priv->pin_filp = file_priv;
4253 if (obj_priv->user_pin_count == 1) {
4254 ret = i915_gem_object_pin(obj, args->alignment);
4255 if (ret != 0) {
4256 drm_gem_object_unreference(obj);
4257 mutex_unlock(&dev->struct_mutex);
4258 return ret;
4259 }
Eric Anholt673a3942008-07-30 12:06:12 -07004260 }
4261
4262 /* XXX - flush the CPU caches for pinned objects
4263 * as the X server doesn't manage domains yet
4264 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004265 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004266 args->offset = obj_priv->gtt_offset;
4267 drm_gem_object_unreference(obj);
4268 mutex_unlock(&dev->struct_mutex);
4269
4270 return 0;
4271}
4272
4273int
4274i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4275 struct drm_file *file_priv)
4276{
4277 struct drm_i915_gem_pin *args = data;
4278 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004279 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004280 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004281
4282 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4283 if (obj == NULL) {
4284 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4285 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004287 }
4288
Daniel Vetter23010e42010-03-08 13:35:02 +01004289 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004290
4291 ret = i915_mutex_lock_interruptible(dev);
4292 if (ret) {
4293 drm_gem_object_unreference_unlocked(obj);
4294 return ret;
4295 }
4296
Jesse Barnes79e53942008-11-07 14:24:08 -08004297 if (obj_priv->pin_filp != file_priv) {
4298 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4299 args->handle);
4300 drm_gem_object_unreference(obj);
4301 mutex_unlock(&dev->struct_mutex);
4302 return -EINVAL;
4303 }
4304 obj_priv->user_pin_count--;
4305 if (obj_priv->user_pin_count == 0) {
4306 obj_priv->pin_filp = NULL;
4307 i915_gem_object_unpin(obj);
4308 }
Eric Anholt673a3942008-07-30 12:06:12 -07004309
4310 drm_gem_object_unreference(obj);
4311 mutex_unlock(&dev->struct_mutex);
4312 return 0;
4313}
4314
4315int
4316i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4317 struct drm_file *file_priv)
4318{
4319 struct drm_i915_gem_busy *args = data;
4320 struct drm_gem_object *obj;
4321 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004322 int ret;
4323
Eric Anholt673a3942008-07-30 12:06:12 -07004324 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4325 if (obj == NULL) {
4326 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4327 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004328 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004329 }
4330
Chris Wilson76c1dec2010-09-25 11:22:51 +01004331 ret = i915_mutex_lock_interruptible(dev);
4332 if (ret) {
4333 drm_gem_object_unreference_unlocked(obj);
4334 return ret;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004335 }
4336
Chris Wilson0be555b2010-08-04 15:36:30 +01004337 /* Count all active objects as busy, even if they are currently not used
4338 * by the gpu. Users of this interface expect objects to eventually
4339 * become non-busy without any further actions, therefore emit any
4340 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004341 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004342 obj_priv = to_intel_bo(obj);
4343 args->busy = obj_priv->active;
4344 if (args->busy) {
4345 /* Unconditionally flush objects, even when the gpu still uses this
4346 * object. Userspace calling this function indicates that it wants to
4347 * use this buffer rather sooner than later, so issuing the required
4348 * flush earlier is beneficial.
4349 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004350 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4351 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004352 obj_priv->ring,
4353 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004354
4355 /* Update the active list for the hardware's current position.
4356 * Otherwise this only updates on a delayed timer or when irqs
4357 * are actually unmasked, and our working set ends up being
4358 * larger than required.
4359 */
4360 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4361
4362 args->busy = obj_priv->active;
4363 }
Eric Anholt673a3942008-07-30 12:06:12 -07004364
4365 drm_gem_object_unreference(obj);
4366 mutex_unlock(&dev->struct_mutex);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004367 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004368}
4369
4370int
4371i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4372 struct drm_file *file_priv)
4373{
4374 return i915_gem_ring_throttle(dev, file_priv);
4375}
4376
Chris Wilson3ef94da2009-09-14 16:50:29 +01004377int
4378i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4379 struct drm_file *file_priv)
4380{
4381 struct drm_i915_gem_madvise *args = data;
4382 struct drm_gem_object *obj;
4383 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004384 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004385
4386 switch (args->madv) {
4387 case I915_MADV_DONTNEED:
4388 case I915_MADV_WILLNEED:
4389 break;
4390 default:
4391 return -EINVAL;
4392 }
4393
4394 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4395 if (obj == NULL) {
4396 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4397 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004398 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004399 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004400 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004401
Chris Wilson76c1dec2010-09-25 11:22:51 +01004402 ret = i915_mutex_lock_interruptible(dev);
4403 if (ret) {
4404 drm_gem_object_unreference_unlocked(obj);
4405 return ret;
4406 }
4407
Chris Wilson3ef94da2009-09-14 16:50:29 +01004408 if (obj_priv->pin_count) {
4409 drm_gem_object_unreference(obj);
4410 mutex_unlock(&dev->struct_mutex);
4411
4412 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4413 return -EINVAL;
4414 }
4415
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004416 if (obj_priv->madv != __I915_MADV_PURGED)
4417 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004418
Chris Wilson2d7ef392009-09-20 23:13:10 +01004419 /* if the object is no longer bound, discard its backing storage */
4420 if (i915_gem_object_is_purgeable(obj_priv) &&
4421 obj_priv->gtt_space == NULL)
4422 i915_gem_object_truncate(obj);
4423
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004424 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4425
Chris Wilson3ef94da2009-09-14 16:50:29 +01004426 drm_gem_object_unreference(obj);
4427 mutex_unlock(&dev->struct_mutex);
4428
4429 return 0;
4430}
4431
Daniel Vetterac52bc52010-04-09 19:05:06 +00004432struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4433 size_t size)
4434{
Chris Wilson73aa8082010-09-30 11:46:12 +01004435 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004436 struct drm_i915_gem_object *obj;
4437
4438 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4439 if (obj == NULL)
4440 return NULL;
4441
4442 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4443 kfree(obj);
4444 return NULL;
4445 }
4446
Chris Wilson73aa8082010-09-30 11:46:12 +01004447 i915_gem_info_add_obj(dev_priv, size);
4448
Daniel Vetterc397b902010-04-09 19:05:07 +00004449 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4450 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4451
4452 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004453 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004454 obj->fence_reg = I915_FENCE_REG_NONE;
4455 INIT_LIST_HEAD(&obj->list);
4456 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004457 obj->madv = I915_MADV_WILLNEED;
4458
4459 trace_i915_gem_object_create(&obj->base);
4460
4461 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004462}
4463
Eric Anholt673a3942008-07-30 12:06:12 -07004464int i915_gem_init_object(struct drm_gem_object *obj)
4465{
Daniel Vetterc397b902010-04-09 19:05:07 +00004466 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004467
Eric Anholt673a3942008-07-30 12:06:12 -07004468 return 0;
4469}
4470
Chris Wilsonbe726152010-07-23 23:18:50 +01004471static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4472{
4473 struct drm_device *dev = obj->dev;
4474 drm_i915_private_t *dev_priv = dev->dev_private;
4475 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4476 int ret;
4477
4478 ret = i915_gem_object_unbind(obj);
4479 if (ret == -ERESTARTSYS) {
4480 list_move(&obj_priv->list,
4481 &dev_priv->mm.deferred_free_list);
4482 return;
4483 }
4484
4485 if (obj_priv->mmap_offset)
4486 i915_gem_free_mmap_offset(obj);
4487
4488 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004489 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004490
4491 kfree(obj_priv->page_cpu_valid);
4492 kfree(obj_priv->bit_17);
4493 kfree(obj_priv);
4494}
4495
Eric Anholt673a3942008-07-30 12:06:12 -07004496void i915_gem_free_object(struct drm_gem_object *obj)
4497{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004498 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004499 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004500
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004501 trace_i915_gem_object_destroy(obj);
4502
Eric Anholt673a3942008-07-30 12:06:12 -07004503 while (obj_priv->pin_count > 0)
4504 i915_gem_object_unpin(obj);
4505
Dave Airlie71acb5e2008-12-30 20:31:46 +10004506 if (obj_priv->phys_obj)
4507 i915_gem_detach_phys_object(dev, obj);
4508
Chris Wilsonbe726152010-07-23 23:18:50 +01004509 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004510}
4511
Jesse Barnes5669fca2009-02-17 15:13:31 -08004512int
Eric Anholt673a3942008-07-30 12:06:12 -07004513i915_gem_idle(struct drm_device *dev)
4514{
4515 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004516 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004517
Keith Packard6dbe2772008-10-14 21:41:13 -07004518 mutex_lock(&dev->struct_mutex);
4519
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004520 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004521 (dev_priv->render_ring.gem_object == NULL) ||
4522 (HAS_BSD(dev) &&
4523 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004524 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004525 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004526 }
Eric Anholt673a3942008-07-30 12:06:12 -07004527
Chris Wilson29105cc2010-01-07 10:39:13 +00004528 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004529 if (ret) {
4530 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004531 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004532 }
Eric Anholt673a3942008-07-30 12:06:12 -07004533
Chris Wilson29105cc2010-01-07 10:39:13 +00004534 /* Under UMS, be paranoid and evict. */
4535 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004536 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004537 if (ret) {
4538 mutex_unlock(&dev->struct_mutex);
4539 return ret;
4540 }
4541 }
4542
4543 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4544 * We need to replace this with a semaphore, or something.
4545 * And not confound mm.suspended!
4546 */
4547 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004548 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004549
4550 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004551 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004552
Keith Packard6dbe2772008-10-14 21:41:13 -07004553 mutex_unlock(&dev->struct_mutex);
4554
Chris Wilson29105cc2010-01-07 10:39:13 +00004555 /* Cancel the retire work handler, which should be idle now. */
4556 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4557
Eric Anholt673a3942008-07-30 12:06:12 -07004558 return 0;
4559}
4560
Jesse Barnese552eb72010-04-21 11:39:23 -07004561/*
4562 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4563 * over cache flushing.
4564 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004565static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004566i915_gem_init_pipe_control(struct drm_device *dev)
4567{
4568 drm_i915_private_t *dev_priv = dev->dev_private;
4569 struct drm_gem_object *obj;
4570 struct drm_i915_gem_object *obj_priv;
4571 int ret;
4572
Eric Anholt34dc4d42010-05-07 14:30:03 -07004573 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004574 if (obj == NULL) {
4575 DRM_ERROR("Failed to allocate seqno page\n");
4576 ret = -ENOMEM;
4577 goto err;
4578 }
4579 obj_priv = to_intel_bo(obj);
4580 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4581
4582 ret = i915_gem_object_pin(obj, 4096);
4583 if (ret)
4584 goto err_unref;
4585
4586 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4587 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4588 if (dev_priv->seqno_page == NULL)
4589 goto err_unpin;
4590
4591 dev_priv->seqno_obj = obj;
4592 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4593
4594 return 0;
4595
4596err_unpin:
4597 i915_gem_object_unpin(obj);
4598err_unref:
4599 drm_gem_object_unreference(obj);
4600err:
4601 return ret;
4602}
4603
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004604
4605static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004606i915_gem_cleanup_pipe_control(struct drm_device *dev)
4607{
4608 drm_i915_private_t *dev_priv = dev->dev_private;
4609 struct drm_gem_object *obj;
4610 struct drm_i915_gem_object *obj_priv;
4611
4612 obj = dev_priv->seqno_obj;
4613 obj_priv = to_intel_bo(obj);
4614 kunmap(obj_priv->pages[0]);
4615 i915_gem_object_unpin(obj);
4616 drm_gem_object_unreference(obj);
4617 dev_priv->seqno_obj = NULL;
4618
4619 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004620}
4621
Eric Anholt673a3942008-07-30 12:06:12 -07004622int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004623i915_gem_init_ringbuffer(struct drm_device *dev)
4624{
4625 drm_i915_private_t *dev_priv = dev->dev_private;
4626 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004627
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004628 if (HAS_PIPE_CONTROL(dev)) {
4629 ret = i915_gem_init_pipe_control(dev);
4630 if (ret)
4631 return ret;
4632 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004633
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004634 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004635 if (ret)
4636 goto cleanup_pipe_control;
4637
4638 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004639 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004640 if (ret)
4641 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004642 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004643
Chris Wilson6f392d5482010-08-07 11:01:22 +01004644 dev_priv->next_seqno = 1;
4645
Chris Wilson68f95ba2010-05-27 13:18:22 +01004646 return 0;
4647
4648cleanup_render_ring:
4649 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4650cleanup_pipe_control:
4651 if (HAS_PIPE_CONTROL(dev))
4652 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004653 return ret;
4654}
4655
4656void
4657i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4658{
4659 drm_i915_private_t *dev_priv = dev->dev_private;
4660
4661 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004662 if (HAS_BSD(dev))
4663 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004664 if (HAS_PIPE_CONTROL(dev))
4665 i915_gem_cleanup_pipe_control(dev);
4666}
4667
4668int
Eric Anholt673a3942008-07-30 12:06:12 -07004669i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4670 struct drm_file *file_priv)
4671{
4672 drm_i915_private_t *dev_priv = dev->dev_private;
4673 int ret;
4674
Jesse Barnes79e53942008-11-07 14:24:08 -08004675 if (drm_core_check_feature(dev, DRIVER_MODESET))
4676 return 0;
4677
Ben Gamariba1234d2009-09-14 17:48:47 -04004678 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004679 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004680 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004681 }
4682
Eric Anholt673a3942008-07-30 12:06:12 -07004683 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004684 dev_priv->mm.suspended = 0;
4685
4686 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004687 if (ret != 0) {
4688 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004689 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004690 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004691
Zou Nan hai852835f2010-05-21 09:08:56 +08004692 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004693 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004694 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4695 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004696 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004697 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004698 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004699
Chris Wilson5f353082010-06-07 14:03:03 +01004700 ret = drm_irq_install(dev);
4701 if (ret)
4702 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004703
Eric Anholt673a3942008-07-30 12:06:12 -07004704 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004705
4706cleanup_ringbuffer:
4707 mutex_lock(&dev->struct_mutex);
4708 i915_gem_cleanup_ringbuffer(dev);
4709 dev_priv->mm.suspended = 1;
4710 mutex_unlock(&dev->struct_mutex);
4711
4712 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004713}
4714
4715int
4716i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4717 struct drm_file *file_priv)
4718{
Jesse Barnes79e53942008-11-07 14:24:08 -08004719 if (drm_core_check_feature(dev, DRIVER_MODESET))
4720 return 0;
4721
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004722 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004723 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004724}
4725
4726void
4727i915_gem_lastclose(struct drm_device *dev)
4728{
4729 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004730
Eric Anholte806b492009-01-22 09:56:58 -08004731 if (drm_core_check_feature(dev, DRIVER_MODESET))
4732 return;
4733
Keith Packard6dbe2772008-10-14 21:41:13 -07004734 ret = i915_gem_idle(dev);
4735 if (ret)
4736 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004737}
4738
4739void
4740i915_gem_load(struct drm_device *dev)
4741{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004742 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004743 drm_i915_private_t *dev_priv = dev->dev_private;
4744
Eric Anholt673a3942008-07-30 12:06:12 -07004745 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004746 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004747 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004748 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004749 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004750 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004751 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4752 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004753 if (HAS_BSD(dev)) {
4754 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4755 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4756 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004757 for (i = 0; i < 16; i++)
4758 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004759 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4760 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004761 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004762 spin_lock(&shrink_list_lock);
4763 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4764 spin_unlock(&shrink_list_lock);
4765
Dave Airlie94400122010-07-20 13:15:31 +10004766 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4767 if (IS_GEN3(dev)) {
4768 u32 tmp = I915_READ(MI_ARB_STATE);
4769 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4770 /* arb state is a masked write, so set bit + bit in mask */
4771 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4772 I915_WRITE(MI_ARB_STATE, tmp);
4773 }
4774 }
4775
Jesse Barnesde151cf2008-11-12 10:03:55 -08004776 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004777 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4778 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004779
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004780 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004781 dev_priv->num_fence_regs = 16;
4782 else
4783 dev_priv->num_fence_regs = 8;
4784
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004785 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004786 switch (INTEL_INFO(dev)->gen) {
4787 case 6:
4788 for (i = 0; i < 16; i++)
4789 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4790 break;
4791 case 5:
4792 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004793 for (i = 0; i < 16; i++)
4794 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004795 break;
4796 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004797 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4798 for (i = 0; i < 8; i++)
4799 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004800 case 2:
4801 for (i = 0; i < 8; i++)
4802 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4803 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004804 }
Eric Anholt673a3942008-07-30 12:06:12 -07004805 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004806 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004807}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004808
4809/*
4810 * Create a physically contiguous memory object for this object
4811 * e.g. for cursor + overlay regs
4812 */
Chris Wilson995b6762010-08-20 13:23:26 +01004813static int i915_gem_init_phys_object(struct drm_device *dev,
4814 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004815{
4816 drm_i915_private_t *dev_priv = dev->dev_private;
4817 struct drm_i915_gem_phys_object *phys_obj;
4818 int ret;
4819
4820 if (dev_priv->mm.phys_objs[id - 1] || !size)
4821 return 0;
4822
Eric Anholt9a298b22009-03-24 12:23:04 -07004823 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004824 if (!phys_obj)
4825 return -ENOMEM;
4826
4827 phys_obj->id = id;
4828
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004829 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004830 if (!phys_obj->handle) {
4831 ret = -ENOMEM;
4832 goto kfree_obj;
4833 }
4834#ifdef CONFIG_X86
4835 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4836#endif
4837
4838 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4839
4840 return 0;
4841kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004842 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004843 return ret;
4844}
4845
Chris Wilson995b6762010-08-20 13:23:26 +01004846static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004847{
4848 drm_i915_private_t *dev_priv = dev->dev_private;
4849 struct drm_i915_gem_phys_object *phys_obj;
4850
4851 if (!dev_priv->mm.phys_objs[id - 1])
4852 return;
4853
4854 phys_obj = dev_priv->mm.phys_objs[id - 1];
4855 if (phys_obj->cur_obj) {
4856 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4857 }
4858
4859#ifdef CONFIG_X86
4860 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4861#endif
4862 drm_pci_free(dev, phys_obj->handle);
4863 kfree(phys_obj);
4864 dev_priv->mm.phys_objs[id - 1] = NULL;
4865}
4866
4867void i915_gem_free_all_phys_object(struct drm_device *dev)
4868{
4869 int i;
4870
Dave Airlie260883c2009-01-22 17:58:49 +10004871 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004872 i915_gem_free_phys_object(dev, i);
4873}
4874
4875void i915_gem_detach_phys_object(struct drm_device *dev,
4876 struct drm_gem_object *obj)
4877{
4878 struct drm_i915_gem_object *obj_priv;
4879 int i;
4880 int ret;
4881 int page_count;
4882
Daniel Vetter23010e42010-03-08 13:35:02 +01004883 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004884 if (!obj_priv->phys_obj)
4885 return;
4886
Chris Wilson4bdadb92010-01-27 13:36:32 +00004887 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004888 if (ret)
4889 goto out;
4890
4891 page_count = obj->size / PAGE_SIZE;
4892
4893 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004894 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004895 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4896
4897 memcpy(dst, src, PAGE_SIZE);
4898 kunmap_atomic(dst, KM_USER0);
4899 }
Eric Anholt856fa192009-03-19 14:10:50 -07004900 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004901 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004902
4903 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004904out:
4905 obj_priv->phys_obj->cur_obj = NULL;
4906 obj_priv->phys_obj = NULL;
4907}
4908
4909int
4910i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004911 struct drm_gem_object *obj,
4912 int id,
4913 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004914{
4915 drm_i915_private_t *dev_priv = dev->dev_private;
4916 struct drm_i915_gem_object *obj_priv;
4917 int ret = 0;
4918 int page_count;
4919 int i;
4920
4921 if (id > I915_MAX_PHYS_OBJECT)
4922 return -EINVAL;
4923
Daniel Vetter23010e42010-03-08 13:35:02 +01004924 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004925
4926 if (obj_priv->phys_obj) {
4927 if (obj_priv->phys_obj->id == id)
4928 return 0;
4929 i915_gem_detach_phys_object(dev, obj);
4930 }
4931
Dave Airlie71acb5e2008-12-30 20:31:46 +10004932 /* create a new object */
4933 if (!dev_priv->mm.phys_objs[id - 1]) {
4934 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004935 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004936 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004937 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004938 goto out;
4939 }
4940 }
4941
4942 /* bind to the object */
4943 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4944 obj_priv->phys_obj->cur_obj = obj;
4945
Chris Wilson4bdadb92010-01-27 13:36:32 +00004946 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004947 if (ret) {
4948 DRM_ERROR("failed to get page list\n");
4949 goto out;
4950 }
4951
4952 page_count = obj->size / PAGE_SIZE;
4953
4954 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004955 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004956 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4957
4958 memcpy(dst, src, PAGE_SIZE);
4959 kunmap_atomic(src, KM_USER0);
4960 }
4961
Chris Wilsond78b47b2009-06-17 21:52:49 +01004962 i915_gem_object_put_pages(obj);
4963
Dave Airlie71acb5e2008-12-30 20:31:46 +10004964 return 0;
4965out:
4966 return ret;
4967}
4968
4969static int
4970i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4971 struct drm_i915_gem_pwrite *args,
4972 struct drm_file *file_priv)
4973{
Daniel Vetter23010e42010-03-08 13:35:02 +01004974 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004975 void *obj_addr;
4976 int ret;
4977 char __user *user_data;
4978
4979 user_data = (char __user *) (uintptr_t) args->data_ptr;
4980 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4981
Zhao Yakui44d98a62009-10-09 11:39:40 +08004982 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004983 ret = copy_from_user(obj_addr, user_data, args->size);
4984 if (ret)
4985 return -EFAULT;
4986
4987 drm_agp_chipset_flush(dev);
4988 return 0;
4989}
Eric Anholtb9624422009-06-03 07:27:35 +00004990
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004991void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004992{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004993 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004994
4995 /* Clean up our request list when the client is going away, so that
4996 * later retire_requests won't dereference our soon-to-be-gone
4997 * file_priv.
4998 */
Chris Wilson1c255952010-09-26 11:03:27 +01004999 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005000 while (!list_empty(&file_priv->mm.request_list)) {
5001 struct drm_i915_gem_request *request;
5002
5003 request = list_first_entry(&file_priv->mm.request_list,
5004 struct drm_i915_gem_request,
5005 client_list);
5006 list_del(&request->client_list);
5007 request->file_priv = NULL;
5008 }
Chris Wilson1c255952010-09-26 11:03:27 +01005009 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005010}
Chris Wilson31169712009-09-14 16:50:28 +01005011
Chris Wilson31169712009-09-14 16:50:28 +01005012static int
Chris Wilson1637ef42010-04-20 17:10:35 +01005013i915_gpu_is_active(struct drm_device *dev)
5014{
5015 drm_i915_private_t *dev_priv = dev->dev_private;
5016 int lists_empty;
5017
Chris Wilson1637ef42010-04-20 17:10:35 +01005018 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08005019 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005020 if (HAS_BSD(dev))
5021 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01005022
5023 return !lists_empty;
5024}
5025
5026static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10005027i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01005028{
5029 drm_i915_private_t *dev_priv, *next_dev;
5030 struct drm_i915_gem_object *obj_priv, *next_obj;
5031 int cnt = 0;
5032 int would_deadlock = 1;
5033
5034 /* "fast-path" to count number of available objects */
5035 if (nr_to_scan == 0) {
5036 spin_lock(&shrink_list_lock);
5037 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5038 struct drm_device *dev = dev_priv->dev;
5039
5040 if (mutex_trylock(&dev->struct_mutex)) {
5041 list_for_each_entry(obj_priv,
5042 &dev_priv->mm.inactive_list,
5043 list)
5044 cnt++;
5045 mutex_unlock(&dev->struct_mutex);
5046 }
5047 }
5048 spin_unlock(&shrink_list_lock);
5049
5050 return (cnt / 100) * sysctl_vfs_cache_pressure;
5051 }
5052
5053 spin_lock(&shrink_list_lock);
5054
Chris Wilson1637ef42010-04-20 17:10:35 +01005055rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005056 /* first scan for clean buffers */
5057 list_for_each_entry_safe(dev_priv, next_dev,
5058 &shrink_list, mm.shrink_list) {
5059 struct drm_device *dev = dev_priv->dev;
5060
5061 if (! mutex_trylock(&dev->struct_mutex))
5062 continue;
5063
5064 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01005065 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005066
Chris Wilson31169712009-09-14 16:50:28 +01005067 list_for_each_entry_safe(obj_priv, next_obj,
5068 &dev_priv->mm.inactive_list,
5069 list) {
5070 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005071 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005072 if (--nr_to_scan <= 0)
5073 break;
5074 }
5075 }
5076
5077 spin_lock(&shrink_list_lock);
5078 mutex_unlock(&dev->struct_mutex);
5079
Chris Wilson963b4832009-09-20 23:03:54 +01005080 would_deadlock = 0;
5081
Chris Wilson31169712009-09-14 16:50:28 +01005082 if (nr_to_scan <= 0)
5083 break;
5084 }
5085
5086 /* second pass, evict/count anything still on the inactive list */
5087 list_for_each_entry_safe(dev_priv, next_dev,
5088 &shrink_list, mm.shrink_list) {
5089 struct drm_device *dev = dev_priv->dev;
5090
5091 if (! mutex_trylock(&dev->struct_mutex))
5092 continue;
5093
5094 spin_unlock(&shrink_list_lock);
5095
5096 list_for_each_entry_safe(obj_priv, next_obj,
5097 &dev_priv->mm.inactive_list,
5098 list) {
5099 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005100 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005101 nr_to_scan--;
5102 } else
5103 cnt++;
5104 }
5105
5106 spin_lock(&shrink_list_lock);
5107 mutex_unlock(&dev->struct_mutex);
5108
5109 would_deadlock = 0;
5110 }
5111
Chris Wilson1637ef42010-04-20 17:10:35 +01005112 if (nr_to_scan) {
5113 int active = 0;
5114
5115 /*
5116 * We are desperate for pages, so as a last resort, wait
5117 * for the GPU to finish and discard whatever we can.
5118 * This has a dramatic impact to reduce the number of
5119 * OOM-killer events whilst running the GPU aggressively.
5120 */
5121 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5122 struct drm_device *dev = dev_priv->dev;
5123
5124 if (!mutex_trylock(&dev->struct_mutex))
5125 continue;
5126
5127 spin_unlock(&shrink_list_lock);
5128
5129 if (i915_gpu_is_active(dev)) {
5130 i915_gpu_idle(dev);
5131 active++;
5132 }
5133
5134 spin_lock(&shrink_list_lock);
5135 mutex_unlock(&dev->struct_mutex);
5136 }
5137
5138 if (active)
5139 goto rescan;
5140 }
5141
Chris Wilson31169712009-09-14 16:50:28 +01005142 spin_unlock(&shrink_list_lock);
5143
5144 if (would_deadlock)
5145 return -1;
5146 else if (cnt > 0)
5147 return (cnt / 100) * sysctl_vfs_cache_pressure;
5148 else
5149 return 0;
5150}
5151
5152static struct shrinker shrinker = {
5153 .shrink = i915_gem_shrink,
5154 .seeks = DEFAULT_SEEKS,
5155};
5156
5157__init void
5158i915_gem_shrinker_init(void)
5159{
5160 register_shrinker(&shrinker);
5161}
5162
5163__exit void
5164i915_gem_shrinker_exit(void)
5165{
5166 unregister_shrinker(&shrinker);
5167}