blob: a07533702d269f48c55bff686cd4efc634356358 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Alan Stern00240c32009-04-27 13:33:16 -040036const char *pci_power_names[] = {
37 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
38};
39EXPORT_SYMBOL_GPL(pci_power_names);
40
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010041int isa_dma_bridge_buggy;
42EXPORT_SYMBOL(isa_dma_bridge_buggy);
43
44int pci_pci_problems;
45EXPORT_SYMBOL(pci_pci_problems);
46
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010047unsigned int pci_pm_d3_delay;
48
Matthew Garrettdf17e622010-10-04 14:22:29 -040049static void pci_pme_list_scan(struct work_struct *work);
50
51static LIST_HEAD(pci_pme_list);
52static DEFINE_MUTEX(pci_pme_list_mutex);
53static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
54
55struct pci_pme_device {
56 struct list_head list;
57 struct pci_dev *dev;
58};
59
60#define PME_TIMEOUT 1000 /* How long between PME checks */
61
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010062static void pci_dev_d3_sleep(struct pci_dev *dev)
63{
64 unsigned int delay = dev->d3_delay;
65
66 if (delay < pci_pm_d3_delay)
67 delay = pci_pm_d3_delay;
68
69 msleep(delay);
70}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Jeff Garzik32a2eea2007-10-11 16:57:27 -040072#ifdef CONFIG_PCI_DOMAINS
73int pci_domains_supported = 1;
74#endif
75
Atsushi Nemoto4516a612007-02-05 16:36:06 -080076#define DEFAULT_CARDBUS_IO_SIZE (256)
77#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
78/* pci=cbmemsize=nnM,cbiosize=nn can override this */
79unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
80unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
81
Eric W. Biederman28760482009-09-09 14:09:24 -070082#define DEFAULT_HOTPLUG_IO_SIZE (256)
83#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
84/* pci=hpmemsize=nnM,hpiosize=nn can override this */
85unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
86unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
87
Keith Busche16b4662016-07-21 21:40:28 -060088#define DEFAULT_HOTPLUG_BUS_SIZE 1
89unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
90
Keith Busch27d868b2015-08-24 08:48:16 -050091enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050092
Jesse Barnesac1aa472009-10-26 13:20:44 -070093/*
94 * The default CLS is used if arch didn't set CLS explicitly and not
95 * all pci devices agree on the same value. Arch can override either
96 * the dfl or actual value as it sees fit. Don't forget this is
97 * measured in 32-bit words, not bytes.
98 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050099u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700100u8 pci_cache_line_size;
101
Myron Stowe96c55902011-10-28 15:48:38 -0600102/*
103 * If we set up a device for bus mastering, we need to check the latency
104 * timer as certain BIOSes forget to set it properly.
105 */
106unsigned int pcibios_max_latency = 255;
107
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100108/* If set, the PCIe ARI capability will not be used. */
109static bool pcie_ari_disabled;
110
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300111/* Disable bridge_d3 for all PCIe ports */
112static bool pci_bridge_d3_disable;
113/* Force bridge_d3 for all PCIe ports */
114static bool pci_bridge_d3_force;
115
116static int __init pcie_port_pm_setup(char *str)
117{
118 if (!strcmp(str, "off"))
119 pci_bridge_d3_disable = true;
120 else if (!strcmp(str, "force"))
121 pci_bridge_d3_force = true;
122 return 1;
123}
124__setup("pcie_port_pm=", pcie_port_pm_setup);
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/**
127 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
128 * @bus: pointer to PCI bus structure to search
129 *
130 * Given a PCI bus, returns the highest PCI bus number present in the set
131 * including the given PCI bus and its list of child PCI buses.
132 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400133unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800135 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 unsigned char max, n;
137
Yinghai Lub918c622012-05-17 18:51:11 -0700138 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800139 list_for_each_entry(tmp, &bus->children, node) {
140 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400141 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 max = n;
143 }
144 return max;
145}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800146EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Andrew Morton1684f5d2008-12-01 14:30:30 -0800148#ifdef CONFIG_HAS_IOMEM
149void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
150{
Bjorn Helgaas1f7bf3b2015-03-12 12:30:11 -0500151 struct resource *res = &pdev->resource[bar];
152
Andrew Morton1684f5d2008-12-01 14:30:30 -0800153 /*
154 * Make sure the BAR is actually a memory resource, not an IO resource
155 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500156 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3b2015-03-12 12:30:11 -0500157 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800158 return NULL;
159 }
Bjorn Helgaas1f7bf3b2015-03-12 12:30:11 -0500160 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800161}
162EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700163
164void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
165{
166 /*
167 * Make sure the BAR is actually a memory resource, not an IO resource
168 */
169 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
170 WARN_ON(1);
171 return NULL;
172 }
173 return ioremap_wc(pci_resource_start(pdev, bar),
174 pci_resource_len(pdev, bar));
175}
176EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177#endif
178
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100179
180static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
181 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700182{
183 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700184 u16 ent;
185
186 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700187
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100188 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700189 if (pos < 0x40)
190 break;
191 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700192 pci_bus_read_config_word(bus, devfn, pos, &ent);
193
194 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700195 if (id == 0xff)
196 break;
197 if (id == cap)
198 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700199 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700200 }
201 return 0;
202}
203
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100204static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
205 u8 pos, int cap)
206{
207 int ttl = PCI_FIND_CAP_TTL;
208
209 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
210}
211
Roland Dreier24a4e372005-10-28 17:35:34 -0700212int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
213{
214 return __pci_find_next_cap(dev->bus, dev->devfn,
215 pos + PCI_CAP_LIST_NEXT, cap);
216}
217EXPORT_SYMBOL_GPL(pci_find_next_capability);
218
Michael Ellermand3bac112006-11-22 18:26:16 +1100219static int __pci_bus_find_cap_start(struct pci_bus *bus,
220 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
222 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
225 if (!(status & PCI_STATUS_CAP_LIST))
226 return 0;
227
228 switch (hdr_type) {
229 case PCI_HEADER_TYPE_NORMAL:
230 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100231 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100233 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100235
236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700240 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * @dev: PCI device to query
242 * @cap: capability code
243 *
244 * Tell if a device supports a given PCI capability.
245 * Returns the address of the requested capability structure within the
246 * device's PCI configuration space or 0 in case the device does not
247 * support it. Possible values for @cap:
248 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700249 * %PCI_CAP_ID_PM Power Management
250 * %PCI_CAP_ID_AGP Accelerated Graphics Port
251 * %PCI_CAP_ID_VPD Vital Product Data
252 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700254 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * %PCI_CAP_ID_PCIX PCI-X
256 * %PCI_CAP_ID_EXP PCI Express
257 */
258int pci_find_capability(struct pci_dev *dev, int cap)
259{
Michael Ellermand3bac112006-11-22 18:26:16 +1100260 int pos;
261
262 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
263 if (pos)
264 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
265
266 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600268EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700271 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @bus: the PCI bus to query
273 * @devfn: PCI device to query
274 * @cap: capability code
275 *
276 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700277 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 *
279 * Returns the address of the requested capability structure within the
280 * device's PCI configuration space or 0 in case the device does not
281 * support it.
282 */
283int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
284{
Michael Ellermand3bac112006-11-22 18:26:16 +1100285 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 u8 hdr_type;
287
288 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
289
Michael Ellermand3bac112006-11-22 18:26:16 +1100290 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
291 if (pos)
292 pos = __pci_find_next_cap(bus, devfn, pos, cap);
293
294 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600296EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600299 * pci_find_next_ext_capability - Find an extended capability
300 * @dev: PCI device to query
301 * @start: address at which to start looking (0 to start at beginning of list)
302 * @cap: capability code
303 *
304 * Returns the address of the next matching extended capability structure
305 * within the device's PCI configuration space or 0 if the device does
306 * not support it. Some capabilities can occur several times, e.g., the
307 * vendor-specific capability, and this provides a way to find them all.
308 */
309int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
310{
311 u32 header;
312 int ttl;
313 int pos = PCI_CFG_SPACE_SIZE;
314
315 /* minimum 8 bytes per capability */
316 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
317
318 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
319 return 0;
320
321 if (start)
322 pos = start;
323
324 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
325 return 0;
326
327 /*
328 * If we have no capabilities, this is indicated by cap ID,
329 * cap version and next pointer all being 0.
330 */
331 if (header == 0)
332 return 0;
333
334 while (ttl-- > 0) {
335 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
336 return pos;
337
338 pos = PCI_EXT_CAP_NEXT(header);
339 if (pos < PCI_CFG_SPACE_SIZE)
340 break;
341
342 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
343 break;
344 }
345
346 return 0;
347}
348EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
349
350/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 * pci_find_ext_capability - Find an extended capability
352 * @dev: PCI device to query
353 * @cap: capability code
354 *
355 * Returns the address of the requested extended capability structure
356 * within the device's PCI configuration space or 0 if the device does
357 * not support it. Possible values for @cap:
358 *
359 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
360 * %PCI_EXT_CAP_ID_VC Virtual Channel
361 * %PCI_EXT_CAP_ID_DSN Device Serial Number
362 * %PCI_EXT_CAP_ID_PWR Power Budgeting
363 */
364int pci_find_ext_capability(struct pci_dev *dev, int cap)
365{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600366 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
Brice Goglin3a720d72006-05-23 06:10:01 -0400368EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100370static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
371{
372 int rc, ttl = PCI_FIND_CAP_TTL;
373 u8 cap, mask;
374
375 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
376 mask = HT_3BIT_CAP_MASK;
377 else
378 mask = HT_5BIT_CAP_MASK;
379
380 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
381 PCI_CAP_ID_HT, &ttl);
382 while (pos) {
383 rc = pci_read_config_byte(dev, pos + 3, &cap);
384 if (rc != PCIBIOS_SUCCESSFUL)
385 return 0;
386
387 if ((cap & mask) == ht_cap)
388 return pos;
389
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800390 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
391 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100392 PCI_CAP_ID_HT, &ttl);
393 }
394
395 return 0;
396}
397/**
398 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
399 * @dev: PCI device to query
400 * @pos: Position from which to continue searching
401 * @ht_cap: Hypertransport capability code
402 *
403 * To be used in conjunction with pci_find_ht_capability() to search for
404 * all capabilities matching @ht_cap. @pos should always be a value returned
405 * from pci_find_ht_capability().
406 *
407 * NB. To be 100% safe against broken PCI devices, the caller should take
408 * steps to avoid an infinite loop.
409 */
410int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
411{
412 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
413}
414EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
415
416/**
417 * pci_find_ht_capability - query a device's Hypertransport capabilities
418 * @dev: PCI device to query
419 * @ht_cap: Hypertransport capability code
420 *
421 * Tell if a device supports a given Hypertransport capability.
422 * Returns an address within the device's PCI configuration space
423 * or 0 in case the device does not support the request capability.
424 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
425 * which has a Hypertransport capability matching @ht_cap.
426 */
427int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
428{
429 int pos;
430
431 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
432 if (pos)
433 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
434
435 return pos;
436}
437EXPORT_SYMBOL_GPL(pci_find_ht_capability);
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439/**
440 * pci_find_parent_resource - return resource region of parent bus of given region
441 * @dev: PCI device structure contains resources to be searched
442 * @res: child resource record for which parent is sought
443 *
444 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700445 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400447struct resource *pci_find_parent_resource(const struct pci_dev *dev,
448 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700451 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700454 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 if (!r)
456 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700457 if (res->start && resource_contains(r, res)) {
458
459 /*
460 * If the window is prefetchable but the BAR is
461 * not, the allocator made a mistake.
462 */
463 if (r->flags & IORESOURCE_PREFETCH &&
464 !(res->flags & IORESOURCE_PREFETCH))
465 return NULL;
466
467 /*
468 * If we're below a transparent bridge, there may
469 * be both a positively-decoded aperture and a
470 * subtractively-decoded region that contain the BAR.
471 * We want the positively-decoded one, so this depends
472 * on pci_bus_for_each_resource() giving us those
473 * first.
474 */
475 return r;
476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700478 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600480EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300483 * pci_find_resource - Return matching PCI device resource
484 * @dev: PCI device to query
485 * @res: Resource to look for
486 *
487 * Goes over standard PCI resources (BARs) and checks if the given resource
488 * is partially or fully contained in any of them. In that case the
489 * matching resource is returned, %NULL otherwise.
490 */
491struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
492{
493 int i;
494
495 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
496 struct resource *r = &dev->resource[i];
497
498 if (r->start && resource_contains(r, res))
499 return r;
500 }
501
502 return NULL;
503}
504EXPORT_SYMBOL(pci_find_resource);
505
506/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530507 * pci_find_pcie_root_port - return PCIe Root Port
508 * @dev: PCI device to query
509 *
510 * Traverse up the parent chain and return the PCIe Root Port PCI Device
511 * for a given PCI Device.
512 */
513struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
514{
515 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
516
517 bridge = pci_upstream_bridge(dev);
518 while (bridge && pci_is_pcie(bridge)) {
519 highest_pcie_bridge = bridge;
520 bridge = pci_upstream_bridge(bridge);
521 }
522
523 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
524 return NULL;
525
526 return highest_pcie_bridge;
527}
528EXPORT_SYMBOL(pci_find_pcie_root_port);
529
530/**
Alex Williamson157e8762013-12-17 16:43:39 -0700531 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
532 * @dev: the PCI device to operate on
533 * @pos: config space offset of status word
534 * @mask: mask of bit(s) to care about in status word
535 *
536 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
537 */
538int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
539{
540 int i;
541
542 /* Wait for Transaction Pending bit clean */
543 for (i = 0; i < 4; i++) {
544 u16 status;
545 if (i)
546 msleep((1 << (i - 1)) * 100);
547
548 pci_read_config_word(dev, pos, &status);
549 if (!(status & mask))
550 return 1;
551 }
552
553 return 0;
554}
555
556/**
Wei Yang70675e02015-07-29 16:52:58 +0800557 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400558 * @dev: PCI device to have its BARs restored
559 *
560 * Restore the BAR values for a given device, so as to make it
561 * accessible by its driver.
562 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400563static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400564{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800565 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400566
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800567 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800568 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400569}
570
Julia Lawall299f2ff2015-12-06 17:33:45 +0100571static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200572
Julia Lawall299f2ff2015-12-06 17:33:45 +0100573int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200574{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200575 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
576 !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
577 !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200578 return -EINVAL;
579 pci_platform_pm = ops;
580 return 0;
581}
582
583static inline bool platform_pci_power_manageable(struct pci_dev *dev)
584{
585 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
586}
587
588static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400589 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200590{
591 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
592}
593
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200594static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
595{
596 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
597}
598
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200599static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
600{
601 return pci_platform_pm ?
602 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
603}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700604
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200605static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
606{
607 return pci_platform_pm ?
608 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
609}
610
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100611static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
612{
613 return pci_platform_pm ?
614 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
615}
616
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100617static inline bool platform_pci_need_resume(struct pci_dev *dev)
618{
619 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
620}
621
John W. Linville064b53db2005-07-27 10:19:44 -0400622/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200623 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
624 * given PCI device
625 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200626 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200628 * RETURN VALUE:
629 * -EINVAL if the requested state is invalid.
630 * -EIO if device does not support PCI PM or its PM capabilities register has a
631 * wrong version, or device doesn't support the requested state.
632 * 0 if device already is in the requested state.
633 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100635static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200637 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200638 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100640 /* Check if we're already there */
641 if (dev->current_state == state)
642 return 0;
643
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200644 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700645 return -EIO;
646
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200647 if (state < PCI_D0 || state > PCI_D3hot)
648 return -EINVAL;
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700651 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 * to sleep if we're already in a low power state
653 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100654 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200655 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400656 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
657 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200659 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200662 if ((state == PCI_D1 && !dev->d1_support)
663 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700664 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200666 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400667
John W. Linville32a36582005-09-14 09:52:42 -0400668 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 * This doesn't affect PME_Status, disables PME_En, and
670 * sets PowerState to 0.
671 */
John W. Linville32a36582005-09-14 09:52:42 -0400672 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400673 case PCI_D0:
674 case PCI_D1:
675 case PCI_D2:
676 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
677 pmcsr |= state;
678 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200679 case PCI_D3hot:
680 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400681 case PCI_UNKNOWN: /* Boot-up */
682 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100683 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200684 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400685 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400686 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400687 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400688 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690
691 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200692 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
694 /* Mandatory power management transition delays */
695 /* see PCI PM 1.1 5.6.1 table 18 */
696 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100697 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100699 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200701 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
702 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
703 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400704 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
705 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400706
Huang Ying448bd852012-06-23 10:23:51 +0800707 /*
708 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400709 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
710 * from D3hot to D0 _may_ perform an internal reset, thereby
711 * going to "D0 Uninitialized" rather than "D0 Initialized".
712 * For example, at least some versions of the 3c905B and the
713 * 3c556B exhibit this behaviour.
714 *
715 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
716 * devices in a D3hot state at boot. Consequently, we need to
717 * restore at least the BARs so that the device will be
718 * accessible to its driver.
719 */
720 if (need_restore)
721 pci_restore_bars(dev);
722
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100723 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800724 pcie_aspm_pm_state_change(dev->bus->self);
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return 0;
727}
728
729/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200730 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200731 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100732 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200733 *
734 * The power state is read from the PMCSR register, which however is
735 * inaccessible in D3cold. The platform firmware is therefore queried first
736 * to detect accessibility of the register. In case the platform firmware
737 * reports an incorrect state or the device isn't power manageable by the
738 * platform at all, we try to detect D3cold by testing accessibility of the
739 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200740 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100741void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200743 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
744 !pci_device_is_present(dev)) {
745 dev->current_state = PCI_D3cold;
746 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200747 u16 pmcsr;
748
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200749 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200750 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100751 } else {
752 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200753 }
754}
755
756/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600757 * pci_power_up - Put the given device into D0 forcibly
758 * @dev: PCI device to power up
759 */
760void pci_power_up(struct pci_dev *dev)
761{
762 if (platform_pci_power_manageable(dev))
763 platform_pci_set_power_state(dev, PCI_D0);
764
765 pci_raw_set_power_state(dev, PCI_D0);
766 pci_update_current_state(dev, PCI_D0);
767}
768
769/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100770 * pci_platform_power_transition - Use platform to change device power state
771 * @dev: PCI device to handle.
772 * @state: State to put the device into.
773 */
774static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
775{
776 int error;
777
778 if (platform_pci_power_manageable(dev)) {
779 error = platform_pci_set_power_state(dev, state);
780 if (!error)
781 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000782 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100783 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000784
785 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
786 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100787
788 return error;
789}
790
791/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700792 * pci_wakeup - Wake up a PCI device
793 * @pci_dev: Device to handle.
794 * @ign: ignored parameter
795 */
796static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
797{
798 pci_wakeup_event(pci_dev);
799 pm_request_resume(&pci_dev->dev);
800 return 0;
801}
802
803/**
804 * pci_wakeup_bus - Walk given bus and wake up devices on it
805 * @bus: Top bus of the subtree to walk.
806 */
807static void pci_wakeup_bus(struct pci_bus *bus)
808{
809 if (bus)
810 pci_walk_bus(bus, pci_wakeup, NULL);
811}
812
813/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100814 * __pci_start_power_transition - Start power transition of a PCI device
815 * @dev: PCI device to handle.
816 * @state: State to put the device into.
817 */
818static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
819{
Huang Ying448bd852012-06-23 10:23:51 +0800820 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100821 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800822 /*
823 * Mandatory power management transition delays, see
824 * PCI Express Base Specification Revision 2.0 Section
825 * 6.6.1: Conventional Reset. Do not delay for
826 * devices powered on/off by corresponding bridge,
827 * because have already delayed for the bridge.
828 */
829 if (dev->runtime_d3cold) {
830 msleep(dev->d3cold_delay);
831 /*
832 * When powering on a bridge from D3cold, the
833 * whole hierarchy may be powered on into
834 * D0uninitialized state, resume them to give
835 * them a chance to suspend again
836 */
837 pci_wakeup_bus(dev->subordinate);
838 }
839 }
840}
841
842/**
843 * __pci_dev_set_current_state - Set current state of a PCI device
844 * @dev: Device to handle
845 * @data: pointer to state to be set
846 */
847static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
848{
849 pci_power_t state = *(pci_power_t *)data;
850
851 dev->current_state = state;
852 return 0;
853}
854
855/**
856 * __pci_bus_set_current_state - Walk given bus and set current state of devices
857 * @bus: Top bus of the subtree to walk.
858 * @state: state to be set
859 */
860static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
861{
862 if (bus)
863 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100864}
865
866/**
867 * __pci_complete_power_transition - Complete power transition of a PCI device
868 * @dev: PCI device to handle.
869 * @state: State to put the device into.
870 *
871 * This function should not be called directly by device drivers.
872 */
873int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
874{
Huang Ying448bd852012-06-23 10:23:51 +0800875 int ret;
876
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600877 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800878 return -EINVAL;
879 ret = pci_platform_power_transition(dev, state);
880 /* Power off the bridge may power off the whole hierarchy */
881 if (!ret && state == PCI_D3cold)
882 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
883 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100884}
885EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
886
887/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200888 * pci_set_power_state - Set the power state of a PCI device
889 * @dev: PCI device to handle.
890 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
891 *
Nick Andrew877d0312009-01-26 11:06:57 +0100892 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200893 * the device's PCI PM registers.
894 *
895 * RETURN VALUE:
896 * -EINVAL if the requested state is invalid.
897 * -EIO if device does not support PCI PM or its PM capabilities register has a
898 * wrong version, or device doesn't support the requested state.
899 * 0 if device already is in the requested state.
900 * 0 if device's power state has been successfully changed.
901 */
902int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
903{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200904 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200905
906 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800907 if (state > PCI_D3cold)
908 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200909 else if (state < PCI_D0)
910 state = PCI_D0;
911 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
912 /*
913 * If the device or the parent bridge do not support PCI PM,
914 * ignore the request if we're doing anything other than putting
915 * it into D0 (which would only happen on boot).
916 */
917 return 0;
918
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600919 /* Check if we're already there */
920 if (dev->current_state == state)
921 return 0;
922
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100923 __pci_start_power_transition(dev, state);
924
Alan Cox979b1792008-07-24 17:18:38 +0100925 /* This device is quirked not to be put into D3, so
926 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800927 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100928 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200929
Huang Ying448bd852012-06-23 10:23:51 +0800930 /*
931 * To put device in D3cold, we put device into D3hot in native
932 * way, then put device into D3cold with platform ops
933 */
934 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
935 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200936
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100937 if (!__pci_complete_power_transition(dev, state))
938 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200939
940 return error;
941}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600942EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200943
944/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 * pci_choose_state - Choose the power state of a PCI device
946 * @dev: PCI device to be suspended
947 * @state: target sleep state for the whole system. This is the value
948 * that is passed to suspend() function.
949 *
950 * Returns PCI power state suitable for given device and given system
951 * message.
952 */
953
954pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
955{
Shaohua Liab826ca2007-07-20 10:03:22 +0800956 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500957
Yijing Wang728cdb72013-06-18 16:22:14 +0800958 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 return PCI_D0;
960
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200961 ret = platform_pci_choose_state(dev);
962 if (ret != PCI_POWER_ERROR)
963 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700964
965 switch (state.event) {
966 case PM_EVENT_ON:
967 return PCI_D0;
968 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700969 case PM_EVENT_PRETHAW:
970 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700971 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100972 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700973 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600975 dev_info(&dev->dev, "unrecognized suspend event %d\n",
976 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 BUG();
978 }
979 return PCI_D0;
980}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981EXPORT_SYMBOL(pci_choose_state);
982
Yu Zhao89858512009-02-16 02:55:47 +0800983#define PCI_EXP_SAVE_REGS 7
984
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700985static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
986 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800987{
988 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800989
Sasha Levinb67bfe02013-02-27 17:06:00 -0800990 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700991 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800992 return tmp;
993 }
994 return NULL;
995}
996
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700997struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
998{
999 return _pci_find_saved_cap(dev, cap, false);
1000}
1001
1002struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1003{
1004 return _pci_find_saved_cap(dev, cap, true);
1005}
1006
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001007static int pci_save_pcie_state(struct pci_dev *dev)
1008{
Jiang Liu59875ae2012-07-24 17:20:06 +08001009 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001010 struct pci_cap_saved_state *save_state;
1011 u16 *cap;
1012
Jiang Liu59875ae2012-07-24 17:20:06 +08001013 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001014 return 0;
1015
Eric W. Biederman9f355752007-03-08 13:06:13 -07001016 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001018 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001019 return -ENOMEM;
1020 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001021
Alex Williamson24a4742f2011-05-10 10:02:11 -06001022 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001023 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1029 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001030
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001031 return 0;
1032}
1033
1034static void pci_restore_pcie_state(struct pci_dev *dev)
1035{
Jiang Liu59875ae2012-07-24 17:20:06 +08001036 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001037 struct pci_cap_saved_state *save_state;
1038 u16 *cap;
1039
1040 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001041 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001042 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001043
Alex Williamson24a4742f2011-05-10 10:02:11 -06001044 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001045 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1051 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001052}
1053
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001054
1055static int pci_save_pcix_state(struct pci_dev *dev)
1056{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001057 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001058 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001059
1060 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001061 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001062 return 0;
1063
Shaohua Lif34303d2007-12-18 09:56:47 +08001064 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001065 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001066 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001067 return -ENOMEM;
1068 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001069
Alex Williamson24a4742f2011-05-10 10:02:11 -06001070 pci_read_config_word(dev, pos + PCI_X_CMD,
1071 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001072
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001073 return 0;
1074}
1075
1076static void pci_restore_pcix_state(struct pci_dev *dev)
1077{
1078 int i = 0, pos;
1079 struct pci_cap_saved_state *save_state;
1080 u16 *cap;
1081
1082 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1083 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001084 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001085 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001086 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001087
1088 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001089}
1090
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092/**
1093 * pci_save_state - save the PCI configuration space of a device before suspending
1094 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001096int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
1098 int i;
1099 /* XXX: 100% dword access ok here? */
1100 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001101 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001102 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001103
1104 i = pci_save_pcie_state(dev);
1105 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001106 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001107
1108 i = pci_save_pcix_state(dev);
1109 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001110 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001111
Quentin Lambert754834b2014-11-06 17:45:55 +01001112 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001114EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001116static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake4c4cad22018-09-27 15:47:33 -05001117 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001118{
1119 u32 val;
1120
1121 pci_read_config_dword(pdev, offset, &val);
Daniel Drake4c4cad22018-09-27 15:47:33 -05001122 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001123 return;
1124
1125 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001126 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1127 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001128 pci_write_config_dword(pdev, offset, saved_val);
1129 if (retry-- <= 0)
1130 return;
1131
1132 pci_read_config_dword(pdev, offset, &val);
1133 if (val == saved_val)
1134 return;
1135
1136 mdelay(1);
1137 }
1138}
1139
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001140static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake4c4cad22018-09-27 15:47:33 -05001141 int start, int end, int retry,
1142 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001143{
1144 int index;
1145
1146 for (index = end; index >= start; index--)
1147 pci_restore_config_dword(pdev, 4 * index,
1148 pdev->saved_config_space[index],
Daniel Drake4c4cad22018-09-27 15:47:33 -05001149 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001150}
1151
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001152static void pci_restore_config_space(struct pci_dev *pdev)
1153{
1154 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake4c4cad22018-09-27 15:47:33 -05001155 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001156 /* Restore BARs before the command register. */
Daniel Drake4c4cad22018-09-27 15:47:33 -05001157 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1158 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1159 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1160 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1161
1162 /*
1163 * Force rewriting of prefetch registers to avoid S3 resume
1164 * issues on Intel PCI bridges that occur when these
1165 * registers are not explicitly written.
1166 */
1167 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1168 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001169 } else {
Daniel Drake4c4cad22018-09-27 15:47:33 -05001170 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001171 }
1172}
1173
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001174/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 * pci_restore_state - Restore the saved state of a PCI device
1176 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001178void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179{
Alek Duc82f63e2009-08-08 08:46:19 +08001180 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001181 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001182
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001183 /* PCI Express register must be restored first */
1184 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001185 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001186 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001187
Taku Izumib07461a2015-09-17 10:09:37 -05001188 pci_cleanup_aer_error_status_regs(dev);
1189
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001190 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001191
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001192 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001193 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001194
1195 /* Restore ACS and IOV configuration state */
1196 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001197 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001198
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001199 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001201EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001203struct pci_saved_state {
1204 u32 config_space[16];
1205 struct pci_cap_saved_data cap[0];
1206};
1207
1208/**
1209 * pci_store_saved_state - Allocate and return an opaque struct containing
1210 * the device saved state.
1211 * @dev: PCI device that we're dealing with
1212 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001213 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001214 */
1215struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1216{
1217 struct pci_saved_state *state;
1218 struct pci_cap_saved_state *tmp;
1219 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001220 size_t size;
1221
1222 if (!dev->state_saved)
1223 return NULL;
1224
1225 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1226
Sasha Levinb67bfe02013-02-27 17:06:00 -08001227 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001228 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1229
1230 state = kzalloc(size, GFP_KERNEL);
1231 if (!state)
1232 return NULL;
1233
1234 memcpy(state->config_space, dev->saved_config_space,
1235 sizeof(state->config_space));
1236
1237 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001238 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001239 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1240 memcpy(cap, &tmp->cap, len);
1241 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1242 }
1243 /* Empty cap_save terminates list */
1244
1245 return state;
1246}
1247EXPORT_SYMBOL_GPL(pci_store_saved_state);
1248
1249/**
1250 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1251 * @dev: PCI device that we're dealing with
1252 * @state: Saved state returned from pci_store_saved_state()
1253 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001254int pci_load_saved_state(struct pci_dev *dev,
1255 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001256{
1257 struct pci_cap_saved_data *cap;
1258
1259 dev->state_saved = false;
1260
1261 if (!state)
1262 return 0;
1263
1264 memcpy(dev->saved_config_space, state->config_space,
1265 sizeof(state->config_space));
1266
1267 cap = state->cap;
1268 while (cap->size) {
1269 struct pci_cap_saved_state *tmp;
1270
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001271 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001272 if (!tmp || tmp->cap.size != cap->size)
1273 return -EINVAL;
1274
1275 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1276 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1277 sizeof(struct pci_cap_saved_data) + cap->size);
1278 }
1279
1280 dev->state_saved = true;
1281 return 0;
1282}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001283EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001284
1285/**
1286 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1287 * and free the memory allocated for it.
1288 * @dev: PCI device that we're dealing with
1289 * @state: Pointer to saved state returned from pci_store_saved_state()
1290 */
1291int pci_load_and_free_saved_state(struct pci_dev *dev,
1292 struct pci_saved_state **state)
1293{
1294 int ret = pci_load_saved_state(dev, *state);
1295 kfree(*state);
1296 *state = NULL;
1297 return ret;
1298}
1299EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1300
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001301int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1302{
1303 return pci_enable_resources(dev, bars);
1304}
1305
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001306static int do_pci_enable_device(struct pci_dev *dev, int bars)
1307{
1308 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301309 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001310 u16 cmd;
1311 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001312
1313 err = pci_set_power_state(dev, PCI_D0);
1314 if (err < 0 && err != -EIO)
1315 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301316
1317 bridge = pci_upstream_bridge(dev);
1318 if (bridge)
1319 pcie_aspm_powersave_config_link(bridge);
1320
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001321 err = pcibios_enable_device(dev, bars);
1322 if (err < 0)
1323 return err;
1324 pci_fixup_device(pci_fixup_enable, dev);
1325
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001326 if (dev->msi_enabled || dev->msix_enabled)
1327 return 0;
1328
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001329 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1330 if (pin) {
1331 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1332 if (cmd & PCI_COMMAND_INTX_DISABLE)
1333 pci_write_config_word(dev, PCI_COMMAND,
1334 cmd & ~PCI_COMMAND_INTX_DISABLE);
1335 }
1336
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001337 return 0;
1338}
1339
1340/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001341 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001342 * @dev: PCI device to be resumed
1343 *
1344 * Note this function is a backend of pci_default_resume and is not supposed
1345 * to be called by normal code, write proper resume handler and use it instead.
1346 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001347int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001348{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001349 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001350 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1351 return 0;
1352}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001353EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001354
Yinghai Lu928bea92013-07-22 14:37:17 -07001355static void pci_enable_bridge(struct pci_dev *dev)
1356{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001357 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001358 int retval;
1359
Bjorn Helgaas79272132013-11-06 10:00:51 -07001360 bridge = pci_upstream_bridge(dev);
1361 if (bridge)
1362 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001363
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001364 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001365 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001366 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001367 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001368 }
1369
Yinghai Lu928bea92013-07-22 14:37:17 -07001370 retval = pci_enable_device(dev);
1371 if (retval)
1372 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1373 retval);
1374 pci_set_master(dev);
1375}
1376
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001377static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001379 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001381 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Jesse Barnes97c145f2010-11-05 15:16:36 -04001383 /*
1384 * Power state could be unknown at this point, either due to a fresh
1385 * boot or a device removal call. So get the current power state
1386 * so that things like MSI message writing will behave as expected
1387 * (e.g. if the device really is in D0 at enable time).
1388 */
1389 if (dev->pm_cap) {
1390 u16 pmcsr;
1391 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1392 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1393 }
1394
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001395 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001396 return 0; /* already enabled */
1397
Bjorn Helgaas79272132013-11-06 10:00:51 -07001398 bridge = pci_upstream_bridge(dev);
1399 if (bridge)
1400 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001401
Yinghai Lu497f16f2011-12-17 18:33:37 -08001402 /* only skip sriov related */
1403 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1404 if (dev->resource[i].flags & flags)
1405 bars |= (1 << i);
1406 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001407 if (dev->resource[i].flags & flags)
1408 bars |= (1 << i);
1409
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001410 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001411 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001412 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001413 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414}
1415
1416/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001417 * pci_enable_device_io - Initialize a device for use with IO space
1418 * @dev: PCI device to be initialized
1419 *
1420 * Initialize device before it's used by a driver. Ask low-level code
1421 * to enable I/O resources. Wake up the device if it was suspended.
1422 * Beware, this function can fail.
1423 */
1424int pci_enable_device_io(struct pci_dev *dev)
1425{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001426 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001427}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001428EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001429
1430/**
1431 * pci_enable_device_mem - Initialize a device for use with Memory space
1432 * @dev: PCI device to be initialized
1433 *
1434 * Initialize device before it's used by a driver. Ask low-level code
1435 * to enable Memory resources. Wake up the device if it was suspended.
1436 * Beware, this function can fail.
1437 */
1438int pci_enable_device_mem(struct pci_dev *dev)
1439{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001440 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001441}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001442EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444/**
1445 * pci_enable_device - Initialize device before it's used by a driver.
1446 * @dev: PCI device to be initialized
1447 *
1448 * Initialize device before it's used by a driver. Ask low-level code
1449 * to enable I/O and memory. Wake up the device if it was suspended.
1450 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001451 *
1452 * Note we don't actually enable the device many times if we call
1453 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001455int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001457 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001459EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Tejun Heo9ac78492007-01-20 16:00:26 +09001461/*
1462 * Managed PCI resources. This manages device on/off, intx/msi/msix
1463 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1464 * there's no need to track it separately. pci_devres is initialized
1465 * when a device is enabled using managed PCI device enable interface.
1466 */
1467struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001468 unsigned int enabled:1;
1469 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001470 unsigned int orig_intx:1;
1471 unsigned int restore_intx:1;
1472 u32 region_mask;
1473};
1474
1475static void pcim_release(struct device *gendev, void *res)
1476{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001477 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001478 struct pci_devres *this = res;
1479 int i;
1480
1481 if (dev->msi_enabled)
1482 pci_disable_msi(dev);
1483 if (dev->msix_enabled)
1484 pci_disable_msix(dev);
1485
1486 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1487 if (this->region_mask & (1 << i))
1488 pci_release_region(dev, i);
1489
1490 if (this->restore_intx)
1491 pci_intx(dev, this->orig_intx);
1492
Tejun Heo7f375f32007-02-25 04:36:01 -08001493 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001494 pci_disable_device(dev);
1495}
1496
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001497static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001498{
1499 struct pci_devres *dr, *new_dr;
1500
1501 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1502 if (dr)
1503 return dr;
1504
1505 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1506 if (!new_dr)
1507 return NULL;
1508 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1509}
1510
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001511static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001512{
1513 if (pci_is_managed(pdev))
1514 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1515 return NULL;
1516}
1517
1518/**
1519 * pcim_enable_device - Managed pci_enable_device()
1520 * @pdev: PCI device to be initialized
1521 *
1522 * Managed pci_enable_device().
1523 */
1524int pcim_enable_device(struct pci_dev *pdev)
1525{
1526 struct pci_devres *dr;
1527 int rc;
1528
1529 dr = get_pci_dr(pdev);
1530 if (unlikely(!dr))
1531 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001532 if (dr->enabled)
1533 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001534
1535 rc = pci_enable_device(pdev);
1536 if (!rc) {
1537 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001538 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001539 }
1540 return rc;
1541}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001542EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001543
1544/**
1545 * pcim_pin_device - Pin managed PCI device
1546 * @pdev: PCI device to pin
1547 *
1548 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1549 * driver detach. @pdev must have been enabled with
1550 * pcim_enable_device().
1551 */
1552void pcim_pin_device(struct pci_dev *pdev)
1553{
1554 struct pci_devres *dr;
1555
1556 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001557 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001558 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001559 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001560}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001561EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001562
Matthew Garretteca0d462012-12-05 14:33:27 -07001563/*
1564 * pcibios_add_device - provide arch specific hooks when adding device dev
1565 * @dev: the PCI device being added
1566 *
1567 * Permits the platform to provide architecture specific functionality when
1568 * devices are added. This is the default implementation. Architecture
1569 * implementations can override this.
1570 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001571int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001572{
1573 return 0;
1574}
1575
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001577 * pcibios_release_device - provide arch specific hooks when releasing device dev
1578 * @dev: the PCI device being released
1579 *
1580 * Permits the platform to provide architecture specific functionality when
1581 * devices are released. This is the default implementation. Architecture
1582 * implementations can override this.
1583 */
1584void __weak pcibios_release_device(struct pci_dev *dev) {}
1585
1586/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 * pcibios_disable_device - disable arch specific PCI resources for device dev
1588 * @dev: the PCI device to disable
1589 *
1590 * Disables architecture specific PCI resources for the device. This
1591 * is the default implementation. Architecture implementations can
1592 * override this.
1593 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001594void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Hanjun Guoa43ae582014-05-06 11:29:52 +08001596/**
1597 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1598 * @irq: ISA IRQ to penalize
1599 * @active: IRQ active or not
1600 *
1601 * Permits the platform to provide architecture-specific functionality when
1602 * penalizing ISA IRQs. This is the default implementation. Architecture
1603 * implementations can override this.
1604 */
1605void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1606
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001607static void do_pci_disable_device(struct pci_dev *dev)
1608{
1609 u16 pci_command;
1610
1611 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1612 if (pci_command & PCI_COMMAND_MASTER) {
1613 pci_command &= ~PCI_COMMAND_MASTER;
1614 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1615 }
1616
1617 pcibios_disable_device(dev);
1618}
1619
1620/**
1621 * pci_disable_enabled_device - Disable device without updating enable_cnt
1622 * @dev: PCI device to disable
1623 *
1624 * NOTE: This function is a backend of PCI power management routines and is
1625 * not supposed to be called drivers.
1626 */
1627void pci_disable_enabled_device(struct pci_dev *dev)
1628{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001629 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001630 do_pci_disable_device(dev);
1631}
1632
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633/**
1634 * pci_disable_device - Disable PCI device after use
1635 * @dev: PCI device to be disabled
1636 *
1637 * Signal to the system that the PCI device is not in use by the system
1638 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001639 *
1640 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001641 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001643void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644{
Tejun Heo9ac78492007-01-20 16:00:26 +09001645 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001646
Tejun Heo9ac78492007-01-20 16:00:26 +09001647 dr = find_pci_dr(dev);
1648 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001649 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001650
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001651 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1652 "disabling already-disabled device");
1653
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001654 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001655 return;
1656
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001657 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001659 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001661EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662
1663/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001664 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001665 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001666 * @state: Reset state to enter into
1667 *
1668 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001669 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001670 * implementation. Architecture implementations can override this.
1671 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001672int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1673 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001674{
1675 return -EINVAL;
1676}
1677
1678/**
1679 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001680 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001681 * @state: Reset state to enter into
1682 *
1683 *
1684 * Sets the PCI reset state for the device.
1685 */
1686int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1687{
1688 return pcibios_set_pcie_reset_state(dev, state);
1689}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001690EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001691
1692/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001693 * pci_check_pme_status - Check if given device has generated PME.
1694 * @dev: Device to check.
1695 *
1696 * Check the PME status of the device and if set, clear it and clear PME enable
1697 * (if set). Return 'true' if PME status and PME enable were both set or
1698 * 'false' otherwise.
1699 */
1700bool pci_check_pme_status(struct pci_dev *dev)
1701{
1702 int pmcsr_pos;
1703 u16 pmcsr;
1704 bool ret = false;
1705
1706 if (!dev->pm_cap)
1707 return false;
1708
1709 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1710 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1711 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1712 return false;
1713
1714 /* Clear PME status. */
1715 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1716 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1717 /* Disable PME to avoid interrupt flood. */
1718 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1719 ret = true;
1720 }
1721
1722 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1723
1724 return ret;
1725}
1726
1727/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001728 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1729 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001730 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001731 *
1732 * Check if @dev has generated PME and queue a resume request for it in that
1733 * case.
1734 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001735static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001736{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001737 if (pme_poll_reset && dev->pme_poll)
1738 dev->pme_poll = false;
1739
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001740 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001741 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001742 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001743 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001744 return 0;
1745}
1746
1747/**
1748 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1749 * @bus: Top bus of the subtree to walk.
1750 */
1751void pci_pme_wakeup_bus(struct pci_bus *bus)
1752{
1753 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001754 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001755}
1756
Huang Ying448bd852012-06-23 10:23:51 +08001757
1758/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001759 * pci_pme_capable - check the capability of PCI device to generate PME#
1760 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001761 * @state: PCI state from which device will issue PME#.
1762 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001763bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001764{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001765 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001766 return false;
1767
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001768 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001769}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001770EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001771
Matthew Garrettdf17e622010-10-04 14:22:29 -04001772static void pci_pme_list_scan(struct work_struct *work)
1773{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001774 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001775
1776 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001777 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1778 if (pme_dev->dev->pme_poll) {
1779 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001780
Bjorn Helgaasce300002014-01-24 09:51:06 -07001781 bridge = pme_dev->dev->bus->self;
1782 /*
1783 * If bridge is in low power state, the
1784 * configuration space of subordinate devices
1785 * may be not accessible
1786 */
1787 if (bridge && bridge->current_state != PCI_D0)
1788 continue;
Mika Westerberg27639ae2019-06-12 13:57:39 +03001789 /*
1790 * If the device is in D3cold it should not be
1791 * polled either.
1792 */
1793 if (pme_dev->dev->current_state == PCI_D3cold)
1794 continue;
1795
Bjorn Helgaasce300002014-01-24 09:51:06 -07001796 pci_pme_wakeup(pme_dev->dev, NULL);
1797 } else {
1798 list_del(&pme_dev->list);
1799 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001800 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001801 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001802 if (!list_empty(&pci_pme_list))
Lukas Wunnerdb663642017-04-18 20:44:30 +02001803 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1804 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001805 mutex_unlock(&pci_pme_list_mutex);
1806}
1807
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001808static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001809{
1810 u16 pmcsr;
1811
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001812 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001813 return;
1814
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001815 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001816 /* Clear PME_Status by writing 1 to it and enable PME# */
1817 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1818 if (!enable)
1819 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1820
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001821 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001822}
1823
1824/**
1825 * pci_pme_active - enable or disable PCI device's PME# function
1826 * @dev: PCI device to handle.
1827 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1828 *
1829 * The caller must verify that the device is capable of generating PME# before
1830 * calling this function with @enable equal to 'true'.
1831 */
1832void pci_pme_active(struct pci_dev *dev, bool enable)
1833{
1834 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001835
Huang Ying6e965e02012-10-26 13:07:51 +08001836 /*
1837 * PCI (as opposed to PCIe) PME requires that the device have
1838 * its PME# line hooked up correctly. Not all hardware vendors
1839 * do this, so the PME never gets delivered and the device
1840 * remains asleep. The easiest way around this is to
1841 * periodically walk the list of suspended devices and check
1842 * whether any have their PME flag set. The assumption is that
1843 * we'll wake up often enough anyway that this won't be a huge
1844 * hit, and the power savings from the devices will still be a
1845 * win.
1846 *
1847 * Although PCIe uses in-band PME message instead of PME# line
1848 * to report PME, PME does not work for some PCIe devices in
1849 * reality. For example, there are devices that set their PME
1850 * status bits, but don't really bother to send a PME message;
1851 * there are PCI Express Root Ports that don't bother to
1852 * trigger interrupts when they receive PME messages from the
1853 * devices below. So PME poll is used for PCIe devices too.
1854 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001855
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001856 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001857 struct pci_pme_device *pme_dev;
1858 if (enable) {
1859 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1860 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001861 if (!pme_dev) {
1862 dev_warn(&dev->dev, "can't enable PME#\n");
1863 return;
1864 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001865 pme_dev->dev = dev;
1866 mutex_lock(&pci_pme_list_mutex);
1867 list_add(&pme_dev->list, &pci_pme_list);
1868 if (list_is_singular(&pci_pme_list))
Lukas Wunnerdb663642017-04-18 20:44:30 +02001869 queue_delayed_work(system_freezable_wq,
1870 &pci_pme_work,
1871 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001872 mutex_unlock(&pci_pme_list_mutex);
1873 } else {
1874 mutex_lock(&pci_pme_list_mutex);
1875 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1876 if (pme_dev->dev == dev) {
1877 list_del(&pme_dev->list);
1878 kfree(pme_dev);
1879 break;
1880 }
1881 }
1882 mutex_unlock(&pci_pme_list_mutex);
1883 }
1884 }
1885
Vincent Palatin85b85822011-12-05 11:51:18 -08001886 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001887}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001888EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001889
1890/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001891 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001892 * @dev: PCI device affected
1893 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001894 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001895 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 *
David Brownell075c1772007-04-26 00:12:06 -07001897 * This enables the device as a wakeup event source, or disables it.
1898 * When such events involves platform-specific hooks, those hooks are
1899 * called automatically by this routine.
1900 *
1901 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001902 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001903 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001904 * RETURN VALUE:
1905 * 0 is returned on success
1906 * -EINVAL is returned if device is not supposed to wake up the system
1907 * Error code depending on the platform is returned if both the platform and
1908 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001910int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1911 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001913 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001915 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001916 return -EINVAL;
1917
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001918 /* Don't do the same thing twice in a row for one device. */
1919 if (!!enable == !!dev->wakeup_prepared)
1920 return 0;
1921
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001922 /*
1923 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1924 * Anderson we should be doing PME# wake enable followed by ACPI wake
1925 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001926 */
1927
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001928 if (enable) {
1929 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001930
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001931 if (pci_pme_capable(dev, state))
1932 pci_pme_active(dev, true);
1933 else
1934 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001935 error = runtime ? platform_pci_run_wake(dev, true) :
1936 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001937 if (ret)
1938 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001939 if (!ret)
1940 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001941 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001942 if (runtime)
1943 platform_pci_run_wake(dev, false);
1944 else
1945 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001946 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001947 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001948 }
1949
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001950 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001951}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001952EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001953
1954/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001955 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1956 * @dev: PCI device to prepare
1957 * @enable: True to enable wake-up event generation; false to disable
1958 *
1959 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1960 * and this function allows them to set that up cleanly - pci_enable_wake()
1961 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1962 * ordering constraints.
1963 *
1964 * This function only returns error code if the device is not capable of
1965 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1966 * enable wake-up power for it.
1967 */
1968int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1969{
1970 return pci_pme_capable(dev, PCI_D3cold) ?
1971 pci_enable_wake(dev, PCI_D3cold, enable) :
1972 pci_enable_wake(dev, PCI_D3hot, enable);
1973}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001974EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001975
1976/**
Jesse Barnes37139072008-07-28 11:49:26 -07001977 * pci_target_state - find an appropriate low power state for a given PCI dev
1978 * @dev: PCI device
1979 *
1980 * Use underlying platform code to find a supported low power state for @dev.
1981 * If the platform can't manage @dev, return the deepest state from which it
1982 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001983 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001984static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001985{
1986 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001987
1988 if (platform_pci_power_manageable(dev)) {
1989 /*
1990 * Call the platform to choose the target state of the device
1991 * and enable wake-up from this state if supported.
1992 */
1993 pci_power_t state = platform_pci_choose_state(dev);
1994
1995 switch (state) {
1996 case PCI_POWER_ERROR:
1997 case PCI_UNKNOWN:
1998 break;
1999 case PCI_D1:
2000 case PCI_D2:
2001 if (pci_no_d1d2(dev))
2002 break;
2003 default:
2004 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002005 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002006
2007 return target_state;
2008 }
2009
2010 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002011 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002012
2013 /*
2014 * If the device is in D3cold even though it's not power-manageable by
2015 * the platform, it may have been powered down by non-standard means.
2016 * Best to let it slumber.
2017 */
2018 if (dev->current_state == PCI_D3cold)
2019 target_state = PCI_D3cold;
2020
2021 if (device_may_wakeup(&dev->dev)) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002022 /*
2023 * Find the deepest state from which the device can generate
2024 * wake-up events, make it the target state and enable device
2025 * to generate PME#.
2026 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002027 if (dev->pme_support) {
2028 while (target_state
2029 && !(dev->pme_support & (1 << target_state)))
2030 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002031 }
2032 }
2033
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002034 return target_state;
2035}
2036
2037/**
2038 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2039 * @dev: Device to handle.
2040 *
2041 * Choose the power state appropriate for the device depending on whether
2042 * it can wake up the system and/or is power manageable by the platform
2043 * (PCI_D3hot is the default) and put the device into that state.
2044 */
2045int pci_prepare_to_sleep(struct pci_dev *dev)
2046{
2047 pci_power_t target_state = pci_target_state(dev);
2048 int error;
2049
2050 if (target_state == PCI_POWER_ERROR)
2051 return -EIO;
2052
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02002053 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002054
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002055 error = pci_set_power_state(dev, target_state);
2056
2057 if (error)
2058 pci_enable_wake(dev, target_state, false);
2059
2060 return error;
2061}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002062EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002063
2064/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002065 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002066 * @dev: Device to handle.
2067 *
Thomas Weber88393162010-03-16 11:47:56 +01002068 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002069 */
2070int pci_back_from_sleep(struct pci_dev *dev)
2071{
2072 pci_enable_wake(dev, PCI_D0, false);
2073 return pci_set_power_state(dev, PCI_D0);
2074}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002075EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002076
2077/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002078 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2079 * @dev: PCI device being suspended.
2080 *
2081 * Prepare @dev to generate wake-up events at run time and put it into a low
2082 * power state.
2083 */
2084int pci_finish_runtime_suspend(struct pci_dev *dev)
2085{
2086 pci_power_t target_state = pci_target_state(dev);
2087 int error;
2088
2089 if (target_state == PCI_POWER_ERROR)
2090 return -EIO;
2091
Huang Ying448bd852012-06-23 10:23:51 +08002092 dev->runtime_d3cold = target_state == PCI_D3cold;
2093
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002094 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2095
2096 error = pci_set_power_state(dev, target_state);
2097
Huang Ying448bd852012-06-23 10:23:51 +08002098 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002099 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002100 dev->runtime_d3cold = false;
2101 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002102
2103 return error;
2104}
2105
2106/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002107 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2108 * @dev: Device to check.
2109 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002110 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002111 * (through the platform or using the native PCIe PME) or if the device supports
2112 * PME and one of its upstream bridges can generate wake-up events.
2113 */
2114bool pci_dev_run_wake(struct pci_dev *dev)
2115{
2116 struct pci_bus *bus = dev->bus;
2117
2118 if (device_run_wake(&dev->dev))
2119 return true;
2120
2121 if (!dev->pme_support)
2122 return false;
2123
Alan Sternd8c34b02016-10-21 16:45:38 -04002124 /* PME-capable in principle, but not from the intended sleep state */
2125 if (!pci_pme_capable(dev, pci_target_state(dev)))
2126 return false;
2127
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002128 while (bus->parent) {
2129 struct pci_dev *bridge = bus->self;
2130
2131 if (device_run_wake(&bridge->dev))
2132 return true;
2133
2134 bus = bus->parent;
2135 }
2136
2137 /* We have reached the root bus. */
2138 if (bus->bridge)
2139 return device_run_wake(bus->bridge);
2140
2141 return false;
2142}
2143EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2144
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002145/**
2146 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2147 * @pci_dev: Device to check.
2148 *
2149 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2150 * reconfigured due to wakeup settings difference between system and runtime
2151 * suspend and the current power state of it is suitable for the upcoming
2152 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002153 *
2154 * If the device is not configured for system wakeup, disable PME for it before
2155 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002156 */
2157bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2158{
2159 struct device *dev = &pci_dev->dev;
2160
2161 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002162 || pci_target_state(pci_dev) != pci_dev->current_state
Imre Deakb372d352017-05-23 14:18:17 -05002163 || platform_pci_need_resume(pci_dev)
2164 || (pci_dev->dev_flags & PCI_DEV_FLAGS_NEEDS_RESUME))
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002165 return false;
2166
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002167 /*
2168 * At this point the device is good to go unless it's been configured
2169 * to generate PME at the runtime suspend time, but it is not supposed
2170 * to wake up the system. In that case, simply disable PME for it
2171 * (it will have to be re-enabled on exit from system resume).
2172 *
2173 * If the device's power state is D3cold and the platform check above
2174 * hasn't triggered, the device's configuration is suitable and we don't
2175 * need to manipulate it at all.
2176 */
2177 spin_lock_irq(&dev->power.lock);
2178
2179 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2180 !device_may_wakeup(dev))
2181 __pci_pme_active(pci_dev, false);
2182
2183 spin_unlock_irq(&dev->power.lock);
2184 return true;
2185}
2186
2187/**
2188 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2189 * @pci_dev: Device to handle.
2190 *
2191 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2192 * it might have been disabled during the prepare phase of system suspend if
2193 * the device was not configured for system wakeup.
2194 */
2195void pci_dev_complete_resume(struct pci_dev *pci_dev)
2196{
2197 struct device *dev = &pci_dev->dev;
2198
2199 if (!pci_dev_run_wake(pci_dev))
2200 return;
2201
2202 spin_lock_irq(&dev->power.lock);
2203
2204 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2205 __pci_pme_active(pci_dev, true);
2206
2207 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002208}
2209
Huang Yingb3c32c42012-10-25 09:36:03 +08002210void pci_config_pm_runtime_get(struct pci_dev *pdev)
2211{
2212 struct device *dev = &pdev->dev;
2213 struct device *parent = dev->parent;
2214
2215 if (parent)
2216 pm_runtime_get_sync(parent);
2217 pm_runtime_get_noresume(dev);
2218 /*
2219 * pdev->current_state is set to PCI_D3cold during suspending,
2220 * so wait until suspending completes
2221 */
2222 pm_runtime_barrier(dev);
2223 /*
2224 * Only need to resume devices in D3cold, because config
2225 * registers are still accessible for devices suspended but
2226 * not in D3cold.
2227 */
2228 if (pdev->current_state == PCI_D3cold)
2229 pm_runtime_resume(dev);
2230}
2231
2232void pci_config_pm_runtime_put(struct pci_dev *pdev)
2233{
2234 struct device *dev = &pdev->dev;
2235 struct device *parent = dev->parent;
2236
2237 pm_runtime_put(dev);
2238 if (parent)
2239 pm_runtime_put_sync(parent);
2240}
2241
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002242/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002243 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2244 * @bridge: Bridge to check
2245 *
2246 * This function checks if it is possible to move the bridge to D3.
2247 * Currently we only allow D3 for recent enough PCIe ports.
2248 */
2249static bool pci_bridge_d3_possible(struct pci_dev *bridge)
2250{
2251 unsigned int year;
2252
2253 if (!pci_is_pcie(bridge))
2254 return false;
2255
2256 switch (pci_pcie_type(bridge)) {
2257 case PCI_EXP_TYPE_ROOT_PORT:
2258 case PCI_EXP_TYPE_UPSTREAM:
2259 case PCI_EXP_TYPE_DOWNSTREAM:
2260 if (pci_bridge_d3_disable)
2261 return false;
2262 if (pci_bridge_d3_force)
2263 return true;
2264
2265 /*
2266 * It should be safe to put PCIe ports from 2015 or newer
2267 * to D3.
2268 */
2269 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2270 year >= 2015) {
2271 return true;
2272 }
2273 break;
2274 }
2275
2276 return false;
2277}
2278
2279static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2280{
2281 bool *d3cold_ok = data;
2282 bool no_d3cold;
2283
2284 /*
2285 * The device needs to be allowed to go D3cold and if it is wake
2286 * capable to do so from D3cold.
2287 */
2288 no_d3cold = dev->no_d3cold || !dev->d3cold_allowed ||
2289 (device_may_wakeup(&dev->dev) && !pci_pme_capable(dev, PCI_D3cold)) ||
2290 !pci_power_manageable(dev);
2291
2292 *d3cold_ok = !no_d3cold;
2293
2294 return no_d3cold;
2295}
2296
2297/*
2298 * pci_bridge_d3_update - Update bridge D3 capabilities
2299 * @dev: PCI device which is changed
2300 * @remove: Is the device being removed
2301 *
2302 * Update upstream bridge PM capabilities accordingly depending on if the
2303 * device PM configuration was changed or the device is being removed. The
2304 * change is also propagated upstream.
2305 */
2306static void pci_bridge_d3_update(struct pci_dev *dev, bool remove)
2307{
2308 struct pci_dev *bridge;
2309 bool d3cold_ok = true;
2310
2311 bridge = pci_upstream_bridge(dev);
2312 if (!bridge || !pci_bridge_d3_possible(bridge))
2313 return;
2314
2315 pci_dev_get(bridge);
2316 /*
2317 * If the device is removed we do not care about its D3cold
2318 * capabilities.
2319 */
2320 if (!remove)
2321 pci_dev_check_d3cold(dev, &d3cold_ok);
2322
2323 if (d3cold_ok) {
2324 /*
2325 * We need to go through all children to find out if all of
2326 * them can still go to D3cold.
2327 */
2328 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2329 &d3cold_ok);
2330 }
2331
2332 if (bridge->bridge_d3 != d3cold_ok) {
2333 bridge->bridge_d3 = d3cold_ok;
2334 /* Propagate change to upstream bridges */
2335 pci_bridge_d3_update(bridge, false);
2336 }
2337
2338 pci_dev_put(bridge);
2339}
2340
2341/**
2342 * pci_bridge_d3_device_changed - Update bridge D3 capabilities on change
2343 * @dev: PCI device that was changed
2344 *
2345 * If a device is added or its PM configuration, such as is it allowed to
2346 * enter D3cold, is changed this function updates upstream bridge PM
2347 * capabilities accordingly.
2348 */
2349void pci_bridge_d3_device_changed(struct pci_dev *dev)
2350{
2351 pci_bridge_d3_update(dev, false);
2352}
2353
2354/**
2355 * pci_bridge_d3_device_removed - Update bridge D3 capabilities on remove
2356 * @dev: PCI device being removed
2357 *
2358 * Function updates upstream bridge PM capabilities based on other devices
2359 * still left on the bus.
2360 */
2361void pci_bridge_d3_device_removed(struct pci_dev *dev)
2362{
2363 pci_bridge_d3_update(dev, true);
2364}
2365
2366/**
2367 * pci_d3cold_enable - Enable D3cold for device
2368 * @dev: PCI device to handle
2369 *
2370 * This function can be used in drivers to enable D3cold from the device
2371 * they handle. It also updates upstream PCI bridge PM capabilities
2372 * accordingly.
2373 */
2374void pci_d3cold_enable(struct pci_dev *dev)
2375{
2376 if (dev->no_d3cold) {
2377 dev->no_d3cold = false;
2378 pci_bridge_d3_device_changed(dev);
2379 }
2380}
2381EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2382
2383/**
2384 * pci_d3cold_disable - Disable D3cold for device
2385 * @dev: PCI device to handle
2386 *
2387 * This function can be used in drivers to disable D3cold from the device
2388 * they handle. It also updates upstream PCI bridge PM capabilities
2389 * accordingly.
2390 */
2391void pci_d3cold_disable(struct pci_dev *dev)
2392{
2393 if (!dev->no_d3cold) {
2394 dev->no_d3cold = true;
2395 pci_bridge_d3_device_changed(dev);
2396 }
2397}
2398EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2399
2400/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002401 * pci_pm_init - Initialize PM functions of given PCI device
2402 * @dev: PCI device to handle.
2403 */
2404void pci_pm_init(struct pci_dev *dev)
2405{
2406 int pm;
2407 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002408
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002409 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002410 pm_runtime_set_active(&dev->dev);
2411 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002412 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002413 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002414
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002415 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002416 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002417
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 /* find PCI PM capability in list */
2419 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002420 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002421 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002423 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002425 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2426 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2427 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002428 return;
David Brownell075c1772007-04-26 00:12:06 -07002429 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002431 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002432 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002433 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002434 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002435 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002436
2437 dev->d1_support = false;
2438 dev->d2_support = false;
2439 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002440 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002441 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002442 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002443 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002444
2445 if (dev->d1_support || dev->d2_support)
2446 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002447 dev->d1_support ? " D1" : "",
2448 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002449 }
2450
2451 pmc &= PCI_PM_CAP_PME_MASK;
2452 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002453 dev_printk(KERN_DEBUG, &dev->dev,
2454 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002455 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2456 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2457 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2458 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2459 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002460 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002461 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002462 /*
2463 * Make device's PM flags reflect the wake-up capability, but
2464 * let the user space enable it to wake up the system as needed.
2465 */
2466 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002467 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002468 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002469 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470}
2471
Sean O. Stalley938174e2015-10-29 17:35:39 -05002472static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2473{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002474 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002475
2476 switch (prop) {
2477 case PCI_EA_P_MEM:
2478 case PCI_EA_P_VF_MEM:
2479 flags |= IORESOURCE_MEM;
2480 break;
2481 case PCI_EA_P_MEM_PREFETCH:
2482 case PCI_EA_P_VF_MEM_PREFETCH:
2483 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2484 break;
2485 case PCI_EA_P_IO:
2486 flags |= IORESOURCE_IO;
2487 break;
2488 default:
2489 return 0;
2490 }
2491
2492 return flags;
2493}
2494
2495static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2496 u8 prop)
2497{
2498 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2499 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002500#ifdef CONFIG_PCI_IOV
2501 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2502 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2503 return &dev->resource[PCI_IOV_RESOURCES +
2504 bei - PCI_EA_BEI_VF_BAR0];
2505#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002506 else if (bei == PCI_EA_BEI_ROM)
2507 return &dev->resource[PCI_ROM_RESOURCE];
2508 else
2509 return NULL;
2510}
2511
2512/* Read an Enhanced Allocation (EA) entry */
2513static int pci_ea_read(struct pci_dev *dev, int offset)
2514{
2515 struct resource *res;
2516 int ent_size, ent_offset = offset;
2517 resource_size_t start, end;
2518 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002519 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002520 u8 prop;
2521 bool support_64 = (sizeof(resource_size_t) >= 8);
2522
2523 pci_read_config_dword(dev, ent_offset, &dw0);
2524 ent_offset += 4;
2525
2526 /* Entry size field indicates DWORDs after 1st */
2527 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2528
2529 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2530 goto out;
2531
Bjorn Helgaas26635112015-10-29 17:35:40 -05002532 bei = (dw0 & PCI_EA_BEI) >> 4;
2533 prop = (dw0 & PCI_EA_PP) >> 8;
2534
Sean O. Stalley938174e2015-10-29 17:35:39 -05002535 /*
2536 * If the Property is in the reserved range, try the Secondary
2537 * Property instead.
2538 */
2539 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002540 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002541 if (prop > PCI_EA_P_BRIDGE_IO)
2542 goto out;
2543
Bjorn Helgaas26635112015-10-29 17:35:40 -05002544 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002545 if (!res) {
Bjorn Helgaas26635112015-10-29 17:35:40 -05002546 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002547 goto out;
2548 }
2549
2550 flags = pci_ea_flags(dev, prop);
2551 if (!flags) {
2552 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2553 goto out;
2554 }
2555
2556 /* Read Base */
2557 pci_read_config_dword(dev, ent_offset, &base);
2558 start = (base & PCI_EA_FIELD_MASK);
2559 ent_offset += 4;
2560
2561 /* Read MaxOffset */
2562 pci_read_config_dword(dev, ent_offset, &max_offset);
2563 ent_offset += 4;
2564
2565 /* Read Base MSBs (if 64-bit entry) */
2566 if (base & PCI_EA_IS_64) {
2567 u32 base_upper;
2568
2569 pci_read_config_dword(dev, ent_offset, &base_upper);
2570 ent_offset += 4;
2571
2572 flags |= IORESOURCE_MEM_64;
2573
2574 /* entry starts above 32-bit boundary, can't use */
2575 if (!support_64 && base_upper)
2576 goto out;
2577
2578 if (support_64)
2579 start |= ((u64)base_upper << 32);
2580 }
2581
2582 end = start + (max_offset | 0x03);
2583
2584 /* Read MaxOffset MSBs (if 64-bit entry) */
2585 if (max_offset & PCI_EA_IS_64) {
2586 u32 max_offset_upper;
2587
2588 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2589 ent_offset += 4;
2590
2591 flags |= IORESOURCE_MEM_64;
2592
2593 /* entry too big, can't use */
2594 if (!support_64 && max_offset_upper)
2595 goto out;
2596
2597 if (support_64)
2598 end += ((u64)max_offset_upper << 32);
2599 }
2600
2601 if (end < start) {
2602 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2603 goto out;
2604 }
2605
2606 if (ent_size != ent_offset - offset) {
2607 dev_err(&dev->dev,
2608 "EA Entry Size (%d) does not match length read (%d)\n",
2609 ent_size, ent_offset - offset);
2610 goto out;
2611 }
2612
2613 res->name = pci_name(dev);
2614 res->start = start;
2615 res->end = end;
2616 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002617
2618 if (bei <= PCI_EA_BEI_BAR5)
2619 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2620 bei, res, prop);
2621 else if (bei == PCI_EA_BEI_ROM)
2622 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2623 res, prop);
2624 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2625 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2626 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2627 else
2628 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2629 bei, res, prop);
2630
Sean O. Stalley938174e2015-10-29 17:35:39 -05002631out:
2632 return offset + ent_size;
2633}
2634
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002635/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002636void pci_ea_init(struct pci_dev *dev)
2637{
2638 int ea;
2639 u8 num_ent;
2640 int offset;
2641 int i;
2642
2643 /* find PCI EA capability in list */
2644 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2645 if (!ea)
2646 return;
2647
2648 /* determine the number of entries */
2649 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2650 &num_ent);
2651 num_ent &= PCI_EA_NUM_ENT_MASK;
2652
2653 offset = ea + PCI_EA_FIRST_ENT;
2654
2655 /* Skip DWORD 2 for type 1 functions */
2656 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2657 offset += 4;
2658
2659 /* parse each EA entry */
2660 for (i = 0; i < num_ent; ++i)
2661 offset = pci_ea_read(dev, offset);
2662}
2663
Yinghai Lu34a48762012-02-11 00:18:41 -08002664static void pci_add_saved_cap(struct pci_dev *pci_dev,
2665 struct pci_cap_saved_state *new_cap)
2666{
2667 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2668}
2669
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002670/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002671 * _pci_add_cap_save_buffer - allocate buffer for saving given
2672 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002673 * @dev: the PCI device
2674 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002675 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002676 * @size: requested size of the buffer
2677 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002678static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2679 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002680{
2681 int pos;
2682 struct pci_cap_saved_state *save_state;
2683
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002684 if (extended)
2685 pos = pci_find_ext_capability(dev, cap);
2686 else
2687 pos = pci_find_capability(dev, cap);
2688
Wei Yang0a1a9b42015-06-30 09:16:44 +08002689 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002690 return 0;
2691
2692 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2693 if (!save_state)
2694 return -ENOMEM;
2695
Alex Williamson24a4742f2011-05-10 10:02:11 -06002696 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002697 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002698 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002699 pci_add_saved_cap(dev, save_state);
2700
2701 return 0;
2702}
2703
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002704int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2705{
2706 return _pci_add_cap_save_buffer(dev, cap, false, size);
2707}
2708
2709int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2710{
2711 return _pci_add_cap_save_buffer(dev, cap, true, size);
2712}
2713
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002714/**
2715 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2716 * @dev: the PCI device
2717 */
2718void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2719{
2720 int error;
2721
Yu Zhao89858512009-02-16 02:55:47 +08002722 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2723 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002724 if (error)
2725 dev_err(&dev->dev,
2726 "unable to preallocate PCI Express save buffer\n");
2727
2728 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2729 if (error)
2730 dev_err(&dev->dev,
2731 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002732
2733 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002734}
2735
Yinghai Luf7968412012-02-11 00:18:30 -08002736void pci_free_cap_save_buffers(struct pci_dev *dev)
2737{
2738 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002739 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002740
Sasha Levinb67bfe02013-02-27 17:06:00 -08002741 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002742 kfree(tmp);
2743}
2744
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002745/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002746 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002747 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002748 *
2749 * If @dev and its upstream bridge both support ARI, enable ARI in the
2750 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002751 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002752void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002753{
Yu Zhao58c3a722008-10-14 14:02:53 +08002754 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002755 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002756
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002757 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002758 return;
2759
Zhao, Yu81135872008-10-23 13:15:39 +08002760 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002761 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002762 return;
2763
Jiang Liu59875ae2012-07-24 17:20:06 +08002764 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002765 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2766 return;
2767
Yijing Wangb0cc6022013-01-15 11:12:16 +08002768 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2769 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2770 PCI_EXP_DEVCTL2_ARI);
2771 bridge->ari_enabled = 1;
2772 } else {
2773 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2774 PCI_EXP_DEVCTL2_ARI);
2775 bridge->ari_enabled = 0;
2776 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002777}
2778
Chris Wright5d990b62009-12-04 12:15:21 -08002779static int pci_acs_enable;
2780
2781/**
2782 * pci_request_acs - ask for ACS to be enabled if supported
2783 */
2784void pci_request_acs(void)
2785{
2786 pci_acs_enable = 1;
2787}
2788
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002789/**
Alex Williamson2c744242014-02-03 14:27:33 -07002790 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002791 * @dev: the PCI device
2792 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002793static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002794{
2795 int pos;
2796 u16 cap;
2797 u16 ctrl;
2798
Allen Kayae21ee62009-10-07 10:27:17 -07002799 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2800 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002801 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002802
2803 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2804 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2805
2806 /* Source Validation */
2807 ctrl |= (cap & PCI_ACS_SV);
2808
2809 /* P2P Request Redirect */
2810 ctrl |= (cap & PCI_ACS_RR);
2811
2812 /* P2P Completion Redirect */
2813 ctrl |= (cap & PCI_ACS_CR);
2814
2815 /* Upstream Forwarding */
2816 ctrl |= (cap & PCI_ACS_UF);
2817
2818 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002819}
2820
2821/**
2822 * pci_enable_acs - enable ACS if hardware support it
2823 * @dev: the PCI device
2824 */
2825void pci_enable_acs(struct pci_dev *dev)
2826{
2827 if (!pci_acs_enable)
2828 return;
2829
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002830 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002831 return;
2832
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002833 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002834}
2835
Alex Williamson0a671192013-06-27 16:39:48 -06002836static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2837{
2838 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002839 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002840
2841 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2842 if (!pos)
2843 return false;
2844
Alex Williamson83db7e02013-06-27 16:39:54 -06002845 /*
2846 * Except for egress control, capabilities are either required
2847 * or only required if controllable. Features missing from the
2848 * capability field can therefore be assumed as hard-wired enabled.
2849 */
2850 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2851 acs_flags &= (cap | PCI_ACS_EC);
2852
Alex Williamson0a671192013-06-27 16:39:48 -06002853 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2854 return (ctrl & acs_flags) == acs_flags;
2855}
2856
Allen Kayae21ee62009-10-07 10:27:17 -07002857/**
Alex Williamsonad805752012-06-11 05:27:07 +00002858 * pci_acs_enabled - test ACS against required flags for a given device
2859 * @pdev: device to test
2860 * @acs_flags: required PCI ACS flags
2861 *
2862 * Return true if the device supports the provided flags. Automatically
2863 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002864 *
2865 * Note that this interface checks the effective ACS capabilities of the
2866 * device rather than the actual capabilities. For instance, most single
2867 * function endpoints are not required to support ACS because they have no
2868 * opportunity for peer-to-peer access. We therefore return 'true'
2869 * regardless of whether the device exposes an ACS capability. This makes
2870 * it much easier for callers of this function to ignore the actual type
2871 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002872 */
2873bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2874{
Alex Williamson0a671192013-06-27 16:39:48 -06002875 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002876
2877 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2878 if (ret >= 0)
2879 return ret > 0;
2880
Alex Williamson0a671192013-06-27 16:39:48 -06002881 /*
2882 * Conventional PCI and PCI-X devices never support ACS, either
2883 * effectively or actually. The shared bus topology implies that
2884 * any device on the bus can receive or snoop DMA.
2885 */
Alex Williamsonad805752012-06-11 05:27:07 +00002886 if (!pci_is_pcie(pdev))
2887 return false;
2888
Alex Williamson0a671192013-06-27 16:39:48 -06002889 switch (pci_pcie_type(pdev)) {
2890 /*
2891 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002892 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002893 * handle them as we would a non-PCIe device.
2894 */
2895 case PCI_EXP_TYPE_PCIE_BRIDGE:
2896 /*
2897 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2898 * applicable... must never implement an ACS Extended Capability...".
2899 * This seems arbitrary, but we take a conservative interpretation
2900 * of this statement.
2901 */
2902 case PCI_EXP_TYPE_PCI_BRIDGE:
2903 case PCI_EXP_TYPE_RC_EC:
2904 return false;
2905 /*
2906 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2907 * implement ACS in order to indicate their peer-to-peer capabilities,
2908 * regardless of whether they are single- or multi-function devices.
2909 */
2910 case PCI_EXP_TYPE_DOWNSTREAM:
2911 case PCI_EXP_TYPE_ROOT_PORT:
2912 return pci_acs_flags_enabled(pdev, acs_flags);
2913 /*
2914 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2915 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002916 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002917 * device. The footnote for section 6.12 indicates the specific
2918 * PCIe types included here.
2919 */
2920 case PCI_EXP_TYPE_ENDPOINT:
2921 case PCI_EXP_TYPE_UPSTREAM:
2922 case PCI_EXP_TYPE_LEG_END:
2923 case PCI_EXP_TYPE_RC_END:
2924 if (!pdev->multifunction)
2925 break;
2926
Alex Williamson0a671192013-06-27 16:39:48 -06002927 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002928 }
2929
Alex Williamson0a671192013-06-27 16:39:48 -06002930 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002931 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002932 * to single function devices with the exception of downstream ports.
2933 */
Alex Williamsonad805752012-06-11 05:27:07 +00002934 return true;
2935}
2936
2937/**
2938 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2939 * @start: starting downstream device
2940 * @end: ending upstream device or NULL to search to the root bus
2941 * @acs_flags: required flags
2942 *
2943 * Walk up a device tree from start to end testing PCI ACS support. If
2944 * any step along the way does not support the required flags, return false.
2945 */
2946bool pci_acs_path_enabled(struct pci_dev *start,
2947 struct pci_dev *end, u16 acs_flags)
2948{
2949 struct pci_dev *pdev, *parent = start;
2950
2951 do {
2952 pdev = parent;
2953
2954 if (!pci_acs_enabled(pdev, acs_flags))
2955 return false;
2956
2957 if (pci_is_root_bus(pdev->bus))
2958 return (end == NULL);
2959
2960 parent = pdev->bus->self;
2961 } while (pdev != end);
2962
2963 return true;
2964}
2965
2966/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002967 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2968 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002969 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002970 *
2971 * Perform INTx swizzling for a device behind one level of bridge. This is
2972 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002973 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2974 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2975 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002976 */
John Crispin3df425f2012-04-12 17:33:07 +02002977u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002978{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002979 int slot;
2980
2981 if (pci_ari_enabled(dev->bus))
2982 slot = 0;
2983 else
2984 slot = PCI_SLOT(dev->devfn);
2985
2986 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002987}
2988
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002989int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990{
2991 u8 pin;
2992
Kristen Accardi514d2072005-11-02 16:24:39 -08002993 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994 if (!pin)
2995 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002996
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002997 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002998 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999 dev = dev->bus->self;
3000 }
3001 *bridge = dev;
3002 return pin;
3003}
3004
3005/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003006 * pci_common_swizzle - swizzle INTx all the way to root bridge
3007 * @dev: the PCI device
3008 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3009 *
3010 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3011 * bridges all the way up to a PCI root bus.
3012 */
3013u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3014{
3015 u8 pin = *pinp;
3016
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003017 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003018 pin = pci_swizzle_interrupt_pin(dev, pin);
3019 dev = dev->bus->self;
3020 }
3021 *pinp = pin;
3022 return PCI_SLOT(dev->devfn);
3023}
Ray Juie6b29de2015-04-08 11:21:33 -07003024EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003025
3026/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027 * pci_release_region - Release a PCI bar
3028 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3029 * @bar: BAR to release
3030 *
3031 * Releases the PCI I/O and memory resources previously reserved by a
3032 * successful call to pci_request_region. Call this function only
3033 * after all use of the PCI regions has ceased.
3034 */
3035void pci_release_region(struct pci_dev *pdev, int bar)
3036{
Tejun Heo9ac78492007-01-20 16:00:26 +09003037 struct pci_devres *dr;
3038
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039 if (pci_resource_len(pdev, bar) == 0)
3040 return;
3041 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3042 release_region(pci_resource_start(pdev, bar),
3043 pci_resource_len(pdev, bar));
3044 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3045 release_mem_region(pci_resource_start(pdev, bar),
3046 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003047
3048 dr = find_pci_dr(pdev);
3049 if (dr)
3050 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003052EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053
3054/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003055 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 * @pdev: PCI device whose resources are to be reserved
3057 * @bar: BAR to be reserved
3058 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003059 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060 *
3061 * Mark the PCI region associated with PCI device @pdev BR @bar as
3062 * being reserved by owner @res_name. Do not access any
3063 * address inside the PCI regions unless this call returns
3064 * successfully.
3065 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003066 * If @exclusive is set, then the region is marked so that userspace
3067 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003068 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003069 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070 * Returns 0 on success, or %EBUSY on error. A warning
3071 * message is also printed on failure.
3072 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003073static int __pci_request_region(struct pci_dev *pdev, int bar,
3074 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075{
Tejun Heo9ac78492007-01-20 16:00:26 +09003076 struct pci_devres *dr;
3077
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078 if (pci_resource_len(pdev, bar) == 0)
3079 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003080
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3082 if (!request_region(pci_resource_start(pdev, bar),
3083 pci_resource_len(pdev, bar), res_name))
3084 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003085 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003086 if (!__request_mem_region(pci_resource_start(pdev, bar),
3087 pci_resource_len(pdev, bar), res_name,
3088 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089 goto err_out;
3090 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003091
3092 dr = find_pci_dr(pdev);
3093 if (dr)
3094 dr->region_mask |= 1 << bar;
3095
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096 return 0;
3097
3098err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06003099 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003100 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101 return -EBUSY;
3102}
3103
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003104/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003105 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003106 * @pdev: PCI device whose resources are to be reserved
3107 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003108 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003109 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003110 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003111 * being reserved by owner @res_name. Do not access any
3112 * address inside the PCI regions unless this call returns
3113 * successfully.
3114 *
3115 * Returns 0 on success, or %EBUSY on error. A warning
3116 * message is also printed on failure.
3117 */
3118int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3119{
3120 return __pci_request_region(pdev, bar, res_name, 0);
3121}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003122EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003123
3124/**
3125 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3126 * @pdev: PCI device whose resources are to be reserved
3127 * @bar: BAR to be reserved
3128 * @res_name: Name to be associated with resource.
3129 *
3130 * Mark the PCI region associated with PCI device @pdev BR @bar as
3131 * being reserved by owner @res_name. Do not access any
3132 * address inside the PCI regions unless this call returns
3133 * successfully.
3134 *
3135 * Returns 0 on success, or %EBUSY on error. A warning
3136 * message is also printed on failure.
3137 *
3138 * The key difference that _exclusive makes it that userspace is
3139 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003140 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003141 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003142int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3143 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003144{
3145 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3146}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003147EXPORT_SYMBOL(pci_request_region_exclusive);
3148
Arjan van de Vene8de1482008-10-22 19:55:31 -07003149/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003150 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3151 * @pdev: PCI device whose resources were previously reserved
3152 * @bars: Bitmask of BARs to be released
3153 *
3154 * Release selected PCI I/O and memory resources previously reserved.
3155 * Call this function only after all use of the PCI regions has ceased.
3156 */
3157void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3158{
3159 int i;
3160
3161 for (i = 0; i < 6; i++)
3162 if (bars & (1 << i))
3163 pci_release_region(pdev, i);
3164}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003165EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003166
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003167static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003168 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003169{
3170 int i;
3171
3172 for (i = 0; i < 6; i++)
3173 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003174 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003175 goto err_out;
3176 return 0;
3177
3178err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003179 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003180 if (bars & (1 << i))
3181 pci_release_region(pdev, i);
3182
3183 return -EBUSY;
3184}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003185
Arjan van de Vene8de1482008-10-22 19:55:31 -07003186
3187/**
3188 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3189 * @pdev: PCI device whose resources are to be reserved
3190 * @bars: Bitmask of BARs to be requested
3191 * @res_name: Name to be associated with resource
3192 */
3193int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3194 const char *res_name)
3195{
3196 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3197}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003198EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003199
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003200int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3201 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003202{
3203 return __pci_request_selected_regions(pdev, bars, res_name,
3204 IORESOURCE_EXCLUSIVE);
3205}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003206EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003207
Linus Torvalds1da177e2005-04-16 15:20:36 -07003208/**
3209 * pci_release_regions - Release reserved PCI I/O and memory resources
3210 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3211 *
3212 * Releases all PCI I/O and memory resources previously reserved by a
3213 * successful call to pci_request_regions. Call this function only
3214 * after all use of the PCI regions has ceased.
3215 */
3216
3217void pci_release_regions(struct pci_dev *pdev)
3218{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003219 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003221EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222
3223/**
3224 * pci_request_regions - Reserved PCI I/O and memory resources
3225 * @pdev: PCI device whose resources are to be reserved
3226 * @res_name: Name to be associated with resource.
3227 *
3228 * Mark all PCI regions associated with PCI device @pdev as
3229 * being reserved by owner @res_name. Do not access any
3230 * address inside the PCI regions unless this call returns
3231 * successfully.
3232 *
3233 * Returns 0 on success, or %EBUSY on error. A warning
3234 * message is also printed on failure.
3235 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003236int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003238 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003240EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241
3242/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003243 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3244 * @pdev: PCI device whose resources are to be reserved
3245 * @res_name: Name to be associated with resource.
3246 *
3247 * Mark all PCI regions associated with PCI device @pdev as
3248 * being reserved by owner @res_name. Do not access any
3249 * address inside the PCI regions unless this call returns
3250 * successfully.
3251 *
3252 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003253 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003254 *
3255 * Returns 0 on success, or %EBUSY on error. A warning
3256 * message is also printed on failure.
3257 */
3258int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3259{
3260 return pci_request_selected_regions_exclusive(pdev,
3261 ((1 << 6) - 1), res_name);
3262}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003263EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003264
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003265#ifdef PCI_IOBASE
3266struct io_range {
3267 struct list_head list;
3268 phys_addr_t start;
3269 resource_size_t size;
3270};
3271
3272static LIST_HEAD(io_range_list);
3273static DEFINE_SPINLOCK(io_range_lock);
3274#endif
3275
3276/*
3277 * Record the PCI IO range (expressed as CPU physical address + size).
3278 * Return a negative value if an error has occured, zero otherwise
3279 */
3280int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3281{
3282 int err = 0;
3283
3284#ifdef PCI_IOBASE
3285 struct io_range *range;
3286 resource_size_t allocated_size = 0;
3287
3288 /* check if the range hasn't been previously recorded */
3289 spin_lock(&io_range_lock);
3290 list_for_each_entry(range, &io_range_list, list) {
3291 if (addr >= range->start && addr + size <= range->start + size) {
3292 /* range already registered, bail out */
3293 goto end_register;
3294 }
3295 allocated_size += range->size;
3296 }
3297
3298 /* range not registed yet, check for available space */
3299 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3300 /* if it's too big check if 64K space can be reserved */
3301 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3302 err = -E2BIG;
3303 goto end_register;
3304 }
3305
3306 size = SZ_64K;
3307 pr_warn("Requested IO range too big, new size set to 64K\n");
3308 }
3309
3310 /* add the range to the list */
3311 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3312 if (!range) {
3313 err = -ENOMEM;
3314 goto end_register;
3315 }
3316
3317 range->start = addr;
3318 range->size = size;
3319
3320 list_add_tail(&range->list, &io_range_list);
3321
3322end_register:
3323 spin_unlock(&io_range_lock);
3324#endif
3325
3326 return err;
3327}
3328
3329phys_addr_t pci_pio_to_address(unsigned long pio)
3330{
3331 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3332
3333#ifdef PCI_IOBASE
3334 struct io_range *range;
3335 resource_size_t allocated_size = 0;
3336
3337 if (pio > IO_SPACE_LIMIT)
3338 return address;
3339
3340 spin_lock(&io_range_lock);
3341 list_for_each_entry(range, &io_range_list, list) {
3342 if (pio >= allocated_size && pio < allocated_size + range->size) {
3343 address = range->start + pio - allocated_size;
3344 break;
3345 }
3346 allocated_size += range->size;
3347 }
3348 spin_unlock(&io_range_lock);
3349#endif
3350
3351 return address;
3352}
3353
3354unsigned long __weak pci_address_to_pio(phys_addr_t address)
3355{
3356#ifdef PCI_IOBASE
3357 struct io_range *res;
3358 resource_size_t offset = 0;
3359 unsigned long addr = -1;
3360
3361 spin_lock(&io_range_lock);
3362 list_for_each_entry(res, &io_range_list, list) {
3363 if (address >= res->start && address < res->start + res->size) {
3364 addr = address - res->start + offset;
3365 break;
3366 }
3367 offset += res->size;
3368 }
3369 spin_unlock(&io_range_lock);
3370
3371 return addr;
3372#else
3373 if (address > IO_SPACE_LIMIT)
3374 return (unsigned long)-1;
3375
3376 return (unsigned long) address;
3377#endif
3378}
3379
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003380/**
3381 * pci_remap_iospace - Remap the memory mapped I/O space
3382 * @res: Resource describing the I/O space
3383 * @phys_addr: physical address of range to be mapped
3384 *
3385 * Remap the memory mapped I/O space described by the @res
3386 * and the CPU physical address @phys_addr into virtual address space.
3387 * Only architectures that have memory mapped IO functions defined
3388 * (and the PCI_IOBASE value defined) should call this function.
3389 */
3390int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
3391{
3392#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3393 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3394
3395 if (!(res->flags & IORESOURCE_IO))
3396 return -EINVAL;
3397
3398 if (res->end > IO_SPACE_LIMIT)
3399 return -EINVAL;
3400
3401 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3402 pgprot_device(PAGE_KERNEL));
3403#else
3404 /* this architecture does not have memory mapped I/O space,
3405 so this function should never be called */
3406 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3407 return -ENODEV;
3408#endif
3409}
3410
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003411/**
3412 * pci_unmap_iospace - Unmap the memory mapped I/O space
3413 * @res: resource to be unmapped
3414 *
3415 * Unmap the CPU virtual address @res from virtual address space.
3416 * Only architectures that have memory mapped IO functions defined
3417 * (and the PCI_IOBASE value defined) should call this function.
3418 */
3419void pci_unmap_iospace(struct resource *res)
3420{
3421#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3422 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3423
3424 unmap_kernel_range(vaddr, resource_size(res));
3425#endif
3426}
3427
Sergei Shtylyov3934e012018-07-18 15:40:26 -05003428static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
3429{
3430 struct resource **res = ptr;
3431
3432 pci_unmap_iospace(*res);
3433}
3434
3435/**
3436 * devm_pci_remap_iospace - Managed pci_remap_iospace()
3437 * @dev: Generic device to remap IO address for
3438 * @res: Resource describing the I/O space
3439 * @phys_addr: physical address of range to be mapped
3440 *
3441 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
3442 * detach.
3443 */
3444int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
3445 phys_addr_t phys_addr)
3446{
3447 const struct resource **ptr;
3448 int error;
3449
3450 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
3451 if (!ptr)
3452 return -ENOMEM;
3453
3454 error = pci_remap_iospace(res, phys_addr);
3455 if (error) {
3456 devres_free(ptr);
3457 } else {
3458 *ptr = res;
3459 devres_add(dev, ptr);
3460 }
3461
3462 return error;
3463}
3464EXPORT_SYMBOL(devm_pci_remap_iospace);
3465
Ben Hutchings6a479072008-12-23 03:08:29 +00003466static void __pci_set_master(struct pci_dev *dev, bool enable)
3467{
3468 u16 old_cmd, cmd;
3469
3470 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3471 if (enable)
3472 cmd = old_cmd | PCI_COMMAND_MASTER;
3473 else
3474 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3475 if (cmd != old_cmd) {
3476 dev_dbg(&dev->dev, "%s bus mastering\n",
3477 enable ? "enabling" : "disabling");
3478 pci_write_config_word(dev, PCI_COMMAND, cmd);
3479 }
3480 dev->is_busmaster = enable;
3481}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003482
3483/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003484 * pcibios_setup - process "pci=" kernel boot arguments
3485 * @str: string used to pass in "pci=" kernel boot arguments
3486 *
3487 * Process kernel boot arguments. This is the default implementation.
3488 * Architecture specific implementations can override this as necessary.
3489 */
3490char * __weak __init pcibios_setup(char *str)
3491{
3492 return str;
3493}
3494
3495/**
Myron Stowe96c55902011-10-28 15:48:38 -06003496 * pcibios_set_master - enable PCI bus-mastering for device dev
3497 * @dev: the PCI device to enable
3498 *
3499 * Enables PCI bus-mastering for the device. This is the default
3500 * implementation. Architecture specific implementations can override
3501 * this if necessary.
3502 */
3503void __weak pcibios_set_master(struct pci_dev *dev)
3504{
3505 u8 lat;
3506
Myron Stowef6766782011-10-28 15:49:20 -06003507 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3508 if (pci_is_pcie(dev))
3509 return;
3510
Myron Stowe96c55902011-10-28 15:48:38 -06003511 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3512 if (lat < 16)
3513 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3514 else if (lat > pcibios_max_latency)
3515 lat = pcibios_max_latency;
3516 else
3517 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003518
Myron Stowe96c55902011-10-28 15:48:38 -06003519 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3520}
3521
3522/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523 * pci_set_master - enables bus-mastering for device dev
3524 * @dev: the PCI device to enable
3525 *
3526 * Enables bus-mastering on the device and calls pcibios_set_master()
3527 * to do the needed arch specific settings.
3528 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003529void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003530{
Ben Hutchings6a479072008-12-23 03:08:29 +00003531 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532 pcibios_set_master(dev);
3533}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003534EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535
Ben Hutchings6a479072008-12-23 03:08:29 +00003536/**
3537 * pci_clear_master - disables bus-mastering for device dev
3538 * @dev: the PCI device to disable
3539 */
3540void pci_clear_master(struct pci_dev *dev)
3541{
3542 __pci_set_master(dev, false);
3543}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003544EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003545
Linus Torvalds1da177e2005-04-16 15:20:36 -07003546/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003547 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3548 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003550 * Helper function for pci_set_mwi.
3551 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003552 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3553 *
3554 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3555 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003556int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557{
3558 u8 cacheline_size;
3559
3560 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003561 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003562
3563 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3564 equal to or multiple of the right value. */
3565 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3566 if (cacheline_size >= pci_cache_line_size &&
3567 (cacheline_size % pci_cache_line_size) == 0)
3568 return 0;
3569
3570 /* Write the correct value. */
3571 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3572 /* Read it back. */
3573 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3574 if (cacheline_size == pci_cache_line_size)
3575 return 0;
3576
Ryan Desfosses227f0642014-04-18 20:13:50 -04003577 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3578 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579
3580 return -EINVAL;
3581}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003582EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3583
Linus Torvalds1da177e2005-04-16 15:20:36 -07003584/**
3585 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3586 * @dev: the PCI device for which MWI is enabled
3587 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003588 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589 *
3590 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3591 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003592int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003594#ifdef PCI_DISABLE_MWI
3595 return 0;
3596#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003597 int rc;
3598 u16 cmd;
3599
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003600 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003601 if (rc)
3602 return rc;
3603
3604 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003605 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06003606 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003607 cmd |= PCI_COMMAND_INVALIDATE;
3608 pci_write_config_word(dev, PCI_COMMAND, cmd);
3609 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003611#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003613EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003614
3615/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003616 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3617 * @dev: the PCI device for which MWI is enabled
3618 *
3619 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3620 * Callers are not required to check the return value.
3621 *
3622 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3623 */
3624int pci_try_set_mwi(struct pci_dev *dev)
3625{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003626#ifdef PCI_DISABLE_MWI
3627 return 0;
3628#else
3629 return pci_set_mwi(dev);
3630#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003631}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003632EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003633
3634/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003635 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3636 * @dev: the PCI device to disable
3637 *
3638 * Disables PCI Memory-Write-Invalidate transaction on the device
3639 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003640void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003642#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003643 u16 cmd;
3644
3645 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3646 if (cmd & PCI_COMMAND_INVALIDATE) {
3647 cmd &= ~PCI_COMMAND_INVALIDATE;
3648 pci_write_config_word(dev, PCI_COMMAND, cmd);
3649 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003650#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003651}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003652EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003653
Brett M Russa04ce0f2005-08-15 15:23:41 -04003654/**
3655 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003656 * @pdev: the PCI device to operate on
3657 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003658 *
3659 * Enables/disables PCI INTx for device dev
3660 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003661void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003662{
3663 u16 pci_command, new;
3664
3665 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3666
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003667 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003668 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003669 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003670 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003671
3672 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003673 struct pci_devres *dr;
3674
Brett M Russ2fd9d742005-09-09 10:02:22 -07003675 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003676
3677 dr = find_pci_dr(pdev);
3678 if (dr && !dr->restore_intx) {
3679 dr->restore_intx = 1;
3680 dr->orig_intx = !enable;
3681 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003682 }
3683}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003684EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003685
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003686/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003687 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003688 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003689 *
3690 * Check if the device dev support INTx masking via the config space
3691 * command word.
3692 */
3693bool pci_intx_mask_supported(struct pci_dev *dev)
3694{
3695 bool mask_supported = false;
3696 u16 orig, new;
3697
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003698 if (dev->broken_intx_masking)
3699 return false;
3700
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003701 pci_cfg_access_lock(dev);
3702
3703 pci_read_config_word(dev, PCI_COMMAND, &orig);
3704 pci_write_config_word(dev, PCI_COMMAND,
3705 orig ^ PCI_COMMAND_INTX_DISABLE);
3706 pci_read_config_word(dev, PCI_COMMAND, &new);
3707
3708 /*
3709 * There's no way to protect against hardware bugs or detect them
3710 * reliably, but as long as we know what the value should be, let's
3711 * go ahead and check it.
3712 */
3713 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003714 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3715 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003716 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3717 mask_supported = true;
3718 pci_write_config_word(dev, PCI_COMMAND, orig);
3719 }
3720
3721 pci_cfg_access_unlock(dev);
3722 return mask_supported;
3723}
3724EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3725
3726static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3727{
3728 struct pci_bus *bus = dev->bus;
3729 bool mask_updated = true;
3730 u32 cmd_status_dword;
3731 u16 origcmd, newcmd;
3732 unsigned long flags;
3733 bool irq_pending;
3734
3735 /*
3736 * We do a single dword read to retrieve both command and status.
3737 * Document assumptions that make this possible.
3738 */
3739 BUILD_BUG_ON(PCI_COMMAND % 4);
3740 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3741
3742 raw_spin_lock_irqsave(&pci_lock, flags);
3743
3744 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3745
3746 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3747
3748 /*
3749 * Check interrupt status register to see whether our device
3750 * triggered the interrupt (when masking) or the next IRQ is
3751 * already pending (when unmasking).
3752 */
3753 if (mask != irq_pending) {
3754 mask_updated = false;
3755 goto done;
3756 }
3757
3758 origcmd = cmd_status_dword;
3759 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3760 if (mask)
3761 newcmd |= PCI_COMMAND_INTX_DISABLE;
3762 if (newcmd != origcmd)
3763 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3764
3765done:
3766 raw_spin_unlock_irqrestore(&pci_lock, flags);
3767
3768 return mask_updated;
3769}
3770
3771/**
3772 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003773 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003774 *
3775 * Check if the device dev has its INTx line asserted, mask it and
3776 * return true in that case. False is returned if not interrupt was
3777 * pending.
3778 */
3779bool pci_check_and_mask_intx(struct pci_dev *dev)
3780{
3781 return pci_check_and_set_intx_mask(dev, true);
3782}
3783EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3784
3785/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003786 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003787 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003788 *
3789 * Check if the device dev has its INTx line asserted, unmask it if not
3790 * and return true. False is returned and the mask remains active if
3791 * there was still an interrupt pending.
3792 */
3793bool pci_check_and_unmask_intx(struct pci_dev *dev)
3794{
3795 return pci_check_and_set_intx_mask(dev, false);
3796}
3797EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3798
Casey Leedom3775a202013-08-06 15:48:36 +05303799/**
3800 * pci_wait_for_pending_transaction - waits for pending transaction
3801 * @dev: the PCI device to operate on
3802 *
3803 * Return 0 if transaction is pending 1 otherwise.
3804 */
3805int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003806{
Alex Williamson157e8762013-12-17 16:43:39 -07003807 if (!pci_is_pcie(dev))
3808 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003809
Gavin Shand0b4cc42014-05-19 13:06:46 +10003810 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3811 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303812}
3813EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003814
Alex Williamson5adecf82016-02-22 13:05:48 -07003815static void pci_flr_wait(struct pci_dev *dev)
3816{
Sinan Kayac8b15842017-08-29 14:45:45 -05003817 int delay = 1, timeout = 60000;
Alex Williamson5adecf82016-02-22 13:05:48 -07003818 u32 id;
3819
Sinan Kayac8b15842017-08-29 14:45:45 -05003820 /*
3821 * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
3822 * 100ms, but may silently discard requests while the FLR is in
3823 * progress. Wait 100ms before trying to access the device.
3824 */
3825 msleep(100);
Alex Williamson5adecf82016-02-22 13:05:48 -07003826
Sinan Kayac8b15842017-08-29 14:45:45 -05003827 /*
3828 * After 100ms, the device should not silently discard config
3829 * requests, but it may still indicate that it needs more time by
3830 * responding to them with CRS completions. The Root Port will
3831 * generally synthesize ~0 data to complete the read (except when
3832 * CRS SV is enabled and the read was for the Vendor ID; in that
3833 * case it synthesizes 0x0001 data).
3834 *
3835 * Wait for the device to return a non-CRS completion. Read the
3836 * Command register instead of Vendor ID so we don't have to
3837 * contend with the CRS SV value.
3838 */
3839 pci_read_config_dword(dev, PCI_COMMAND, &id);
3840 while (id == ~0) {
3841 if (delay > timeout) {
3842 dev_warn(&dev->dev, "not ready %dms after FLR; giving up\n",
3843 100 + delay - 1);
3844 return;
3845 }
3846
3847 if (delay > 1000)
3848 dev_info(&dev->dev, "not ready %dms after FLR; waiting\n",
3849 100 + delay - 1);
3850
3851 msleep(delay);
3852 delay *= 2;
3853 pci_read_config_dword(dev, PCI_COMMAND, &id);
3854 }
3855
3856 if (delay > 1000)
3857 dev_info(&dev->dev, "ready %dms after FLR\n", 100 + delay - 1);
Alex Williamson5adecf82016-02-22 13:05:48 -07003858}
3859
Casey Leedom3775a202013-08-06 15:48:36 +05303860static int pcie_flr(struct pci_dev *dev, int probe)
3861{
3862 u32 cap;
3863
3864 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3865 if (!(cap & PCI_EXP_DEVCAP_FLR))
3866 return -ENOTTY;
3867
3868 if (probe)
3869 return 0;
3870
3871 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003872 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303873
Jiang Liu59875ae2012-07-24 17:20:06 +08003874 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003875 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003876 return 0;
3877}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003878
Yu Zhao8c1c6992009-06-13 15:52:13 +08003879static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003880{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003881 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003882 u8 cap;
3883
Yu Zhao8c1c6992009-06-13 15:52:13 +08003884 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3885 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003886 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003887
3888 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003889 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3890 return -ENOTTY;
3891
3892 if (probe)
3893 return 0;
3894
Alex Williamsond066c942014-06-17 15:40:13 -06003895 /*
3896 * Wait for Transaction Pending bit to clear. A word-aligned test
3897 * is used, so we use the conrol offset rather than status and shift
3898 * the test bit to match.
3899 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003900 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003901 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003902 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003903
Yu Zhao8c1c6992009-06-13 15:52:13 +08003904 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003905 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08003906 return 0;
3907}
3908
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003909/**
3910 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3911 * @dev: Device to reset.
3912 * @probe: If set, only check if the device can be reset this way.
3913 *
3914 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3915 * unset, it will be reinitialized internally when going from PCI_D3hot to
3916 * PCI_D0. If that's the case and the device is not in a low-power state
3917 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3918 *
3919 * NOTE: This causes the caller to sleep for twice the device power transition
3920 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003921 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003922 * Moreover, only devices in D0 can be reset by this function.
3923 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003924static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003925{
Yu Zhaof85876b2009-06-13 15:52:14 +08003926 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003927
Alex Williamson51e53732014-11-21 11:24:08 -07003928 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003929 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003930
Yu Zhaof85876b2009-06-13 15:52:14 +08003931 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3932 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3933 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003934
Yu Zhaof85876b2009-06-13 15:52:14 +08003935 if (probe)
3936 return 0;
3937
3938 if (dev->current_state != PCI_D0)
3939 return -EINVAL;
3940
3941 csr &= ~PCI_PM_CTRL_STATE_MASK;
3942 csr |= PCI_D3hot;
3943 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003944 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003945
3946 csr &= ~PCI_PM_CTRL_STATE_MASK;
3947 csr |= PCI_D0;
3948 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003949 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003950
3951 return 0;
3952}
3953
Gavin Shan9e330022014-06-19 17:22:44 +10003954void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003955{
3956 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003957
3958 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3959 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3960 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003961 /*
3962 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003963 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003964 */
3965 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003966
3967 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3968 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003969
3970 /*
3971 * Trhfa for conventional PCI is 2^25 clock cycles.
3972 * Assuming a minimum 33MHz clock this results in a 1s
3973 * delay before we can consider subordinate devices to
3974 * be re-initialized. PCIe has some ways to shorten this,
3975 * but we don't make use of them yet.
3976 */
3977 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003978}
Gavin Shand92a2082014-04-24 18:00:24 +10003979
Gavin Shan9e330022014-06-19 17:22:44 +10003980void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3981{
3982 pci_reset_secondary_bus(dev);
3983}
3984
Gavin Shand92a2082014-04-24 18:00:24 +10003985/**
3986 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3987 * @dev: Bridge device
3988 *
3989 * Use the bridge control register to assert reset on the secondary bus.
3990 * Devices on the secondary bus are left in power-on state.
3991 */
3992void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3993{
3994 pcibios_reset_secondary_bus(dev);
3995}
Alex Williamson64e86742013-08-08 14:09:24 -06003996EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3997
3998static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3999{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004000 struct pci_dev *pdev;
4001
Alex Williamsonf331a852015-01-15 18:16:04 -06004002 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4003 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004004 return -ENOTTY;
4005
4006 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4007 if (pdev != dev)
4008 return -ENOTTY;
4009
4010 if (probe)
4011 return 0;
4012
Alex Williamson64e86742013-08-08 14:09:24 -06004013 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004014
4015 return 0;
4016}
4017
Alex Williamson608c3882013-08-08 14:09:43 -06004018static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4019{
4020 int rc = -ENOTTY;
4021
4022 if (!hotplug || !try_module_get(hotplug->ops->owner))
4023 return rc;
4024
4025 if (hotplug->ops->reset_slot)
4026 rc = hotplug->ops->reset_slot(hotplug, probe);
4027
4028 module_put(hotplug->ops->owner);
4029
4030 return rc;
4031}
4032
4033static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4034{
4035 struct pci_dev *pdev;
4036
Alex Williamsonf331a852015-01-15 18:16:04 -06004037 if (dev->subordinate || !dev->slot ||
4038 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004039 return -ENOTTY;
4040
4041 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4042 if (pdev != dev && pdev->slot == dev->slot)
4043 return -ENOTTY;
4044
4045 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4046}
4047
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004048static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004049{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004050 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004051
Yu Zhao8c1c6992009-06-13 15:52:13 +08004052 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08004053
Dexuan Cuib9c3b262009-12-07 13:03:21 +08004054 rc = pci_dev_specific_reset(dev, probe);
4055 if (rc != -ENOTTY)
4056 goto done;
4057
Yu Zhao8c1c6992009-06-13 15:52:13 +08004058 rc = pcie_flr(dev, probe);
4059 if (rc != -ENOTTY)
4060 goto done;
4061
4062 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08004063 if (rc != -ENOTTY)
4064 goto done;
4065
4066 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004067 if (rc != -ENOTTY)
4068 goto done;
4069
Alex Williamson608c3882013-08-08 14:09:43 -06004070 rc = pci_dev_reset_slot_function(dev, probe);
4071 if (rc != -ENOTTY)
4072 goto done;
4073
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004074 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08004075done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004076 return rc;
4077}
4078
Alex Williamson77cb9852013-08-08 14:09:49 -06004079static void pci_dev_lock(struct pci_dev *dev)
4080{
4081 pci_cfg_access_lock(dev);
4082 /* block PM suspend, driver probe, etc. */
4083 device_lock(&dev->dev);
4084}
4085
Alex Williamson61cf16d2013-12-16 15:14:31 -07004086/* Return 1 on successful lock, 0 on contention */
4087static int pci_dev_trylock(struct pci_dev *dev)
4088{
4089 if (pci_cfg_access_trylock(dev)) {
4090 if (device_trylock(&dev->dev))
4091 return 1;
4092 pci_cfg_access_unlock(dev);
4093 }
4094
4095 return 0;
4096}
4097
Alex Williamson77cb9852013-08-08 14:09:49 -06004098static void pci_dev_unlock(struct pci_dev *dev)
4099{
4100 device_unlock(&dev->dev);
4101 pci_cfg_access_unlock(dev);
4102}
4103
Keith Busch3ebe7f92014-05-02 10:40:42 -06004104/**
4105 * pci_reset_notify - notify device driver of reset
4106 * @dev: device to be notified of reset
4107 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
4108 * completed
4109 *
4110 * Must be called prior to device access being disabled and after device
4111 * access is restored.
4112 */
4113static void pci_reset_notify(struct pci_dev *dev, bool prepare)
4114{
4115 const struct pci_error_handlers *err_handler =
4116 dev->driver ? dev->driver->err_handler : NULL;
4117 if (err_handler && err_handler->reset_notify)
4118 err_handler->reset_notify(dev, prepare);
4119}
4120
Alex Williamson77cb9852013-08-08 14:09:49 -06004121static void pci_dev_save_and_disable(struct pci_dev *dev)
4122{
Keith Busch3ebe7f92014-05-02 10:40:42 -06004123 pci_reset_notify(dev, true);
4124
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004125 /*
4126 * Wake-up device prior to save. PM registers default to D0 after
4127 * reset and a simple register restore doesn't reliably return
4128 * to a non-D0 state anyway.
4129 */
4130 pci_set_power_state(dev, PCI_D0);
4131
Alex Williamson77cb9852013-08-08 14:09:49 -06004132 pci_save_state(dev);
4133 /*
4134 * Disable the device by clearing the Command register, except for
4135 * INTx-disable which is set. This not only disables MMIO and I/O port
4136 * BARs, but also prevents the device from being Bus Master, preventing
4137 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4138 * compliant devices, INTx-disable prevents legacy interrupts.
4139 */
4140 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4141}
4142
4143static void pci_dev_restore(struct pci_dev *dev)
4144{
4145 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004146 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06004147}
4148
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004149static int pci_dev_reset(struct pci_dev *dev, int probe)
4150{
4151 int rc;
4152
Alex Williamson77cb9852013-08-08 14:09:49 -06004153 if (!probe)
4154 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004155
4156 rc = __pci_dev_reset(dev, probe);
4157
Alex Williamson77cb9852013-08-08 14:09:49 -06004158 if (!probe)
4159 pci_dev_unlock(dev);
4160
Yu Zhao8c1c6992009-06-13 15:52:13 +08004161 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004162}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004163
Sheng Yang8dd7f802008-10-21 17:38:25 +08004164/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004165 * __pci_reset_function - reset a PCI device function
4166 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004167 *
4168 * Some devices allow an individual function to be reset without affecting
4169 * other functions in the same device. The PCI device must be responsive
4170 * to PCI config space in order to use this function.
4171 *
4172 * The device function is presumed to be unused when this function is called.
4173 * Resetting the device will make the contents of PCI configuration space
4174 * random, so any caller of this must be prepared to reinitialise the
4175 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4176 * etc.
4177 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004178 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004179 * device doesn't support resetting a single function.
4180 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08004181int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004182{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004183 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004184}
Yu Zhao8c1c6992009-06-13 15:52:13 +08004185EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004186
4187/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004188 * __pci_reset_function_locked - reset a PCI device function while holding
4189 * the @dev mutex lock.
4190 * @dev: PCI device to reset
4191 *
4192 * Some devices allow an individual function to be reset without affecting
4193 * other functions in the same device. The PCI device must be responsive
4194 * to PCI config space in order to use this function.
4195 *
4196 * The device function is presumed to be unused and the caller is holding
4197 * the device mutex lock when this function is called.
4198 * Resetting the device will make the contents of PCI configuration space
4199 * random, so any caller of this must be prepared to reinitialise the
4200 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4201 * etc.
4202 *
4203 * Returns 0 if the device function was successfully reset or negative if the
4204 * device doesn't support resetting a single function.
4205 */
4206int __pci_reset_function_locked(struct pci_dev *dev)
4207{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004208 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004209}
4210EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4211
4212/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004213 * pci_probe_reset_function - check whether the device can be safely reset
4214 * @dev: PCI device to reset
4215 *
4216 * Some devices allow an individual function to be reset without affecting
4217 * other functions in the same device. The PCI device must be responsive
4218 * to PCI config space in order to use this function.
4219 *
4220 * Returns 0 if the device function can be reset or negative if the
4221 * device doesn't support resetting a single function.
4222 */
4223int pci_probe_reset_function(struct pci_dev *dev)
4224{
4225 return pci_dev_reset(dev, 1);
4226}
4227
4228/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004229 * pci_reset_function - quiesce and reset a PCI device function
4230 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004231 *
4232 * Some devices allow an individual function to be reset without affecting
4233 * other functions in the same device. The PCI device must be responsive
4234 * to PCI config space in order to use this function.
4235 *
4236 * This function does not just reset the PCI portion of a device, but
4237 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08004238 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08004239 * over the reset.
4240 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004241 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004242 * device doesn't support resetting a single function.
4243 */
4244int pci_reset_function(struct pci_dev *dev)
4245{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004246 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004247
Yu Zhao8c1c6992009-06-13 15:52:13 +08004248 rc = pci_dev_reset(dev, 1);
4249 if (rc)
4250 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004251
Alex Williamson77cb9852013-08-08 14:09:49 -06004252 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004253
Yu Zhao8c1c6992009-06-13 15:52:13 +08004254 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004255
Alex Williamson77cb9852013-08-08 14:09:49 -06004256 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004257
Yu Zhao8c1c6992009-06-13 15:52:13 +08004258 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004259}
4260EXPORT_SYMBOL_GPL(pci_reset_function);
4261
Alex Williamson61cf16d2013-12-16 15:14:31 -07004262/**
4263 * pci_try_reset_function - quiesce and reset a PCI device function
4264 * @dev: PCI device to reset
4265 *
4266 * Same as above, except return -EAGAIN if unable to lock device.
4267 */
4268int pci_try_reset_function(struct pci_dev *dev)
4269{
4270 int rc;
4271
4272 rc = pci_dev_reset(dev, 1);
4273 if (rc)
4274 return rc;
4275
4276 pci_dev_save_and_disable(dev);
4277
4278 if (pci_dev_trylock(dev)) {
4279 rc = __pci_dev_reset(dev, 0);
4280 pci_dev_unlock(dev);
4281 } else
4282 rc = -EAGAIN;
4283
4284 pci_dev_restore(dev);
4285
4286 return rc;
4287}
4288EXPORT_SYMBOL_GPL(pci_try_reset_function);
4289
Alex Williamsonf331a852015-01-15 18:16:04 -06004290/* Do any devices on or below this bus prevent a bus reset? */
4291static bool pci_bus_resetable(struct pci_bus *bus)
4292{
4293 struct pci_dev *dev;
4294
David Daney241833a2017-09-08 10:10:31 +02004295
4296 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4297 return false;
4298
Alex Williamsonf331a852015-01-15 18:16:04 -06004299 list_for_each_entry(dev, &bus->devices, bus_list) {
4300 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4301 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4302 return false;
4303 }
4304
4305 return true;
4306}
4307
Alex Williamson090a3c52013-08-08 14:09:55 -06004308/* Lock devices from the top of the tree down */
4309static void pci_bus_lock(struct pci_bus *bus)
4310{
4311 struct pci_dev *dev;
4312
4313 list_for_each_entry(dev, &bus->devices, bus_list) {
4314 pci_dev_lock(dev);
4315 if (dev->subordinate)
4316 pci_bus_lock(dev->subordinate);
4317 }
4318}
4319
4320/* Unlock devices from the bottom of the tree up */
4321static void pci_bus_unlock(struct pci_bus *bus)
4322{
4323 struct pci_dev *dev;
4324
4325 list_for_each_entry(dev, &bus->devices, bus_list) {
4326 if (dev->subordinate)
4327 pci_bus_unlock(dev->subordinate);
4328 pci_dev_unlock(dev);
4329 }
4330}
4331
Alex Williamson61cf16d2013-12-16 15:14:31 -07004332/* Return 1 on successful lock, 0 on contention */
4333static int pci_bus_trylock(struct pci_bus *bus)
4334{
4335 struct pci_dev *dev;
4336
4337 list_for_each_entry(dev, &bus->devices, bus_list) {
4338 if (!pci_dev_trylock(dev))
4339 goto unlock;
4340 if (dev->subordinate) {
4341 if (!pci_bus_trylock(dev->subordinate)) {
4342 pci_dev_unlock(dev);
4343 goto unlock;
4344 }
4345 }
4346 }
4347 return 1;
4348
4349unlock:
4350 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4351 if (dev->subordinate)
4352 pci_bus_unlock(dev->subordinate);
4353 pci_dev_unlock(dev);
4354 }
4355 return 0;
4356}
4357
Alex Williamsonf331a852015-01-15 18:16:04 -06004358/* Do any devices on or below this slot prevent a bus reset? */
4359static bool pci_slot_resetable(struct pci_slot *slot)
4360{
4361 struct pci_dev *dev;
4362
4363 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4364 if (!dev->slot || dev->slot != slot)
4365 continue;
4366 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4367 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4368 return false;
4369 }
4370
4371 return true;
4372}
4373
Alex Williamson090a3c52013-08-08 14:09:55 -06004374/* Lock devices from the top of the tree down */
4375static void pci_slot_lock(struct pci_slot *slot)
4376{
4377 struct pci_dev *dev;
4378
4379 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4380 if (!dev->slot || dev->slot != slot)
4381 continue;
4382 pci_dev_lock(dev);
4383 if (dev->subordinate)
4384 pci_bus_lock(dev->subordinate);
4385 }
4386}
4387
4388/* Unlock devices from the bottom of the tree up */
4389static void pci_slot_unlock(struct pci_slot *slot)
4390{
4391 struct pci_dev *dev;
4392
4393 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4394 if (!dev->slot || dev->slot != slot)
4395 continue;
4396 if (dev->subordinate)
4397 pci_bus_unlock(dev->subordinate);
4398 pci_dev_unlock(dev);
4399 }
4400}
4401
Alex Williamson61cf16d2013-12-16 15:14:31 -07004402/* Return 1 on successful lock, 0 on contention */
4403static int pci_slot_trylock(struct pci_slot *slot)
4404{
4405 struct pci_dev *dev;
4406
4407 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4408 if (!dev->slot || dev->slot != slot)
4409 continue;
4410 if (!pci_dev_trylock(dev))
4411 goto unlock;
4412 if (dev->subordinate) {
4413 if (!pci_bus_trylock(dev->subordinate)) {
4414 pci_dev_unlock(dev);
4415 goto unlock;
4416 }
4417 }
4418 }
4419 return 1;
4420
4421unlock:
4422 list_for_each_entry_continue_reverse(dev,
4423 &slot->bus->devices, bus_list) {
4424 if (!dev->slot || dev->slot != slot)
4425 continue;
4426 if (dev->subordinate)
4427 pci_bus_unlock(dev->subordinate);
4428 pci_dev_unlock(dev);
4429 }
4430 return 0;
4431}
4432
Alex Williamson090a3c52013-08-08 14:09:55 -06004433/* Save and disable devices from the top of the tree down */
4434static void pci_bus_save_and_disable(struct pci_bus *bus)
4435{
4436 struct pci_dev *dev;
4437
4438 list_for_each_entry(dev, &bus->devices, bus_list) {
4439 pci_dev_save_and_disable(dev);
4440 if (dev->subordinate)
4441 pci_bus_save_and_disable(dev->subordinate);
4442 }
4443}
4444
4445/*
4446 * Restore devices from top of the tree down - parent bridges need to be
4447 * restored before we can get to subordinate devices.
4448 */
4449static void pci_bus_restore(struct pci_bus *bus)
4450{
4451 struct pci_dev *dev;
4452
4453 list_for_each_entry(dev, &bus->devices, bus_list) {
4454 pci_dev_restore(dev);
4455 if (dev->subordinate)
4456 pci_bus_restore(dev->subordinate);
4457 }
4458}
4459
4460/* Save and disable devices from the top of the tree down */
4461static void pci_slot_save_and_disable(struct pci_slot *slot)
4462{
4463 struct pci_dev *dev;
4464
4465 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4466 if (!dev->slot || dev->slot != slot)
4467 continue;
4468 pci_dev_save_and_disable(dev);
4469 if (dev->subordinate)
4470 pci_bus_save_and_disable(dev->subordinate);
4471 }
4472}
4473
4474/*
4475 * Restore devices from top of the tree down - parent bridges need to be
4476 * restored before we can get to subordinate devices.
4477 */
4478static void pci_slot_restore(struct pci_slot *slot)
4479{
4480 struct pci_dev *dev;
4481
4482 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4483 if (!dev->slot || dev->slot != slot)
4484 continue;
4485 pci_dev_restore(dev);
4486 if (dev->subordinate)
4487 pci_bus_restore(dev->subordinate);
4488 }
4489}
4490
4491static int pci_slot_reset(struct pci_slot *slot, int probe)
4492{
4493 int rc;
4494
Alex Williamsonf331a852015-01-15 18:16:04 -06004495 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004496 return -ENOTTY;
4497
4498 if (!probe)
4499 pci_slot_lock(slot);
4500
4501 might_sleep();
4502
4503 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4504
4505 if (!probe)
4506 pci_slot_unlock(slot);
4507
4508 return rc;
4509}
4510
4511/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004512 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4513 * @slot: PCI slot to probe
4514 *
4515 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4516 */
4517int pci_probe_reset_slot(struct pci_slot *slot)
4518{
4519 return pci_slot_reset(slot, 1);
4520}
4521EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4522
4523/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004524 * pci_reset_slot - reset a PCI slot
4525 * @slot: PCI slot to reset
4526 *
4527 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4528 * independent of other slots. For instance, some slots may support slot power
4529 * control. In the case of a 1:1 bus to slot architecture, this function may
4530 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4531 * Generally a slot reset should be attempted before a bus reset. All of the
4532 * function of the slot and any subordinate buses behind the slot are reset
4533 * through this function. PCI config space of all devices in the slot and
4534 * behind the slot is saved before and restored after reset.
4535 *
4536 * Return 0 on success, non-zero on error.
4537 */
4538int pci_reset_slot(struct pci_slot *slot)
4539{
4540 int rc;
4541
4542 rc = pci_slot_reset(slot, 1);
4543 if (rc)
4544 return rc;
4545
4546 pci_slot_save_and_disable(slot);
4547
4548 rc = pci_slot_reset(slot, 0);
4549
4550 pci_slot_restore(slot);
4551
4552 return rc;
4553}
4554EXPORT_SYMBOL_GPL(pci_reset_slot);
4555
Alex Williamson61cf16d2013-12-16 15:14:31 -07004556/**
4557 * pci_try_reset_slot - Try to reset a PCI slot
4558 * @slot: PCI slot to reset
4559 *
4560 * Same as above except return -EAGAIN if the slot cannot be locked
4561 */
4562int pci_try_reset_slot(struct pci_slot *slot)
4563{
4564 int rc;
4565
4566 rc = pci_slot_reset(slot, 1);
4567 if (rc)
4568 return rc;
4569
4570 pci_slot_save_and_disable(slot);
4571
4572 if (pci_slot_trylock(slot)) {
4573 might_sleep();
4574 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4575 pci_slot_unlock(slot);
4576 } else
4577 rc = -EAGAIN;
4578
4579 pci_slot_restore(slot);
4580
4581 return rc;
4582}
4583EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4584
Alex Williamson090a3c52013-08-08 14:09:55 -06004585static int pci_bus_reset(struct pci_bus *bus, int probe)
4586{
Alex Williamsonf331a852015-01-15 18:16:04 -06004587 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004588 return -ENOTTY;
4589
4590 if (probe)
4591 return 0;
4592
4593 pci_bus_lock(bus);
4594
4595 might_sleep();
4596
4597 pci_reset_bridge_secondary_bus(bus->self);
4598
4599 pci_bus_unlock(bus);
4600
4601 return 0;
4602}
4603
4604/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004605 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4606 * @bus: PCI bus to probe
4607 *
4608 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4609 */
4610int pci_probe_reset_bus(struct pci_bus *bus)
4611{
4612 return pci_bus_reset(bus, 1);
4613}
4614EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4615
4616/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004617 * pci_reset_bus - reset a PCI bus
4618 * @bus: top level PCI bus to reset
4619 *
4620 * Do a bus reset on the given bus and any subordinate buses, saving
4621 * and restoring state of all devices.
4622 *
4623 * Return 0 on success, non-zero on error.
4624 */
4625int pci_reset_bus(struct pci_bus *bus)
4626{
4627 int rc;
4628
4629 rc = pci_bus_reset(bus, 1);
4630 if (rc)
4631 return rc;
4632
4633 pci_bus_save_and_disable(bus);
4634
4635 rc = pci_bus_reset(bus, 0);
4636
4637 pci_bus_restore(bus);
4638
4639 return rc;
4640}
4641EXPORT_SYMBOL_GPL(pci_reset_bus);
4642
Sheng Yang8dd7f802008-10-21 17:38:25 +08004643/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004644 * pci_try_reset_bus - Try to reset a PCI bus
4645 * @bus: top level PCI bus to reset
4646 *
4647 * Same as above except return -EAGAIN if the bus cannot be locked
4648 */
4649int pci_try_reset_bus(struct pci_bus *bus)
4650{
4651 int rc;
4652
4653 rc = pci_bus_reset(bus, 1);
4654 if (rc)
4655 return rc;
4656
4657 pci_bus_save_and_disable(bus);
4658
4659 if (pci_bus_trylock(bus)) {
4660 might_sleep();
4661 pci_reset_bridge_secondary_bus(bus->self);
4662 pci_bus_unlock(bus);
4663 } else
4664 rc = -EAGAIN;
4665
4666 pci_bus_restore(bus);
4667
4668 return rc;
4669}
4670EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4671
4672/**
Peter Orubad556ad42007-05-15 13:59:13 +02004673 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4674 * @dev: PCI device to query
4675 *
4676 * Returns mmrbc: maximum designed memory read count in bytes
4677 * or appropriate error value.
4678 */
4679int pcix_get_max_mmrbc(struct pci_dev *dev)
4680{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004681 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004682 u32 stat;
4683
4684 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4685 if (!cap)
4686 return -EINVAL;
4687
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004688 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004689 return -EINVAL;
4690
Dean Nelson25daeb52010-03-09 22:26:40 -05004691 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004692}
4693EXPORT_SYMBOL(pcix_get_max_mmrbc);
4694
4695/**
4696 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4697 * @dev: PCI device to query
4698 *
4699 * Returns mmrbc: maximum memory read count in bytes
4700 * or appropriate error value.
4701 */
4702int pcix_get_mmrbc(struct pci_dev *dev)
4703{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004704 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004705 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004706
4707 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4708 if (!cap)
4709 return -EINVAL;
4710
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004711 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4712 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004713
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004714 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004715}
4716EXPORT_SYMBOL(pcix_get_mmrbc);
4717
4718/**
4719 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4720 * @dev: PCI device to query
4721 * @mmrbc: maximum memory read count in bytes
4722 * valid values are 512, 1024, 2048, 4096
4723 *
4724 * If possible sets maximum memory read byte count, some bridges have erratas
4725 * that prevent this.
4726 */
4727int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4728{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004729 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004730 u32 stat, v, o;
4731 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004732
vignesh babu229f5af2007-08-13 18:23:14 +05304733 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004734 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004735
4736 v = ffs(mmrbc) - 10;
4737
4738 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4739 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004740 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004741
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004742 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4743 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004744
4745 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4746 return -E2BIG;
4747
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004748 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4749 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004750
4751 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4752 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004753 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004754 return -EIO;
4755
4756 cmd &= ~PCI_X_CMD_MAX_READ;
4757 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004758 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4759 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004760 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004761 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004762}
4763EXPORT_SYMBOL(pcix_set_mmrbc);
4764
4765/**
4766 * pcie_get_readrq - get PCI Express read request size
4767 * @dev: PCI device to query
4768 *
4769 * Returns maximum memory read request in bytes
4770 * or appropriate error value.
4771 */
4772int pcie_get_readrq(struct pci_dev *dev)
4773{
Peter Orubad556ad42007-05-15 13:59:13 +02004774 u16 ctl;
4775
Jiang Liu59875ae2012-07-24 17:20:06 +08004776 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004777
Jiang Liu59875ae2012-07-24 17:20:06 +08004778 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004779}
4780EXPORT_SYMBOL(pcie_get_readrq);
4781
4782/**
4783 * pcie_set_readrq - set PCI Express maximum memory read request
4784 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07004785 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004786 * valid values are 128, 256, 512, 1024, 2048, 4096
4787 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004788 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004789 */
4790int pcie_set_readrq(struct pci_dev *dev, int rq)
4791{
Jiang Liu59875ae2012-07-24 17:20:06 +08004792 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004793
vignesh babu229f5af2007-08-13 18:23:14 +05304794 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004795 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004796
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004797 /*
4798 * If using the "performance" PCIe config, we clamp the
4799 * read rq size to the max packet size to prevent the
4800 * host bridge generating requests larger than we can
4801 * cope with
4802 */
4803 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4804 int mps = pcie_get_mps(dev);
4805
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004806 if (mps < rq)
4807 rq = mps;
4808 }
4809
4810 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004811
Jiang Liu59875ae2012-07-24 17:20:06 +08004812 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4813 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004814}
4815EXPORT_SYMBOL(pcie_set_readrq);
4816
4817/**
Jon Masonb03e7492011-07-20 15:20:54 -05004818 * pcie_get_mps - get PCI Express maximum payload size
4819 * @dev: PCI device to query
4820 *
4821 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004822 */
4823int pcie_get_mps(struct pci_dev *dev)
4824{
Jon Masonb03e7492011-07-20 15:20:54 -05004825 u16 ctl;
4826
Jiang Liu59875ae2012-07-24 17:20:06 +08004827 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004828
Jiang Liu59875ae2012-07-24 17:20:06 +08004829 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004830}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004831EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004832
4833/**
4834 * pcie_set_mps - set PCI Express maximum payload size
4835 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004836 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004837 * valid values are 128, 256, 512, 1024, 2048, 4096
4838 *
4839 * If possible sets maximum payload size
4840 */
4841int pcie_set_mps(struct pci_dev *dev, int mps)
4842{
Jiang Liu59875ae2012-07-24 17:20:06 +08004843 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004844
4845 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004846 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004847
4848 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004849 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004850 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004851 v <<= 5;
4852
Jiang Liu59875ae2012-07-24 17:20:06 +08004853 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4854 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004855}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004856EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004857
4858/**
Jacob Keller81377c82013-07-31 06:53:26 +00004859 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4860 * @dev: PCI device to query
4861 * @speed: storage for minimum speed
4862 * @width: storage for minimum width
4863 *
4864 * This function will walk up the PCI device chain and determine the minimum
4865 * link width and speed of the device.
4866 */
4867int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4868 enum pcie_link_width *width)
4869{
4870 int ret;
4871
4872 *speed = PCI_SPEED_UNKNOWN;
4873 *width = PCIE_LNK_WIDTH_UNKNOWN;
4874
4875 while (dev) {
4876 u16 lnksta;
4877 enum pci_bus_speed next_speed;
4878 enum pcie_link_width next_width;
4879
4880 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4881 if (ret)
4882 return ret;
4883
4884 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4885 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4886 PCI_EXP_LNKSTA_NLW_SHIFT;
4887
4888 if (next_speed < *speed)
4889 *speed = next_speed;
4890
4891 if (next_width < *width)
4892 *width = next_width;
4893
4894 dev = dev->bus->self;
4895 }
4896
4897 return 0;
4898}
4899EXPORT_SYMBOL(pcie_get_minimum_link);
4900
4901/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004902 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004903 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004904 * @flags: resource type mask to be selected
4905 *
4906 * This helper routine makes bar mask from the type of resource.
4907 */
4908int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4909{
4910 int i, bars = 0;
4911 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4912 if (pci_resource_flags(dev, i) & flags)
4913 bars |= (1 << i);
4914 return bars;
4915}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004916EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004917
Mike Travis95a8b6e2010-02-02 14:38:13 -08004918/* Some architectures require additional programming to enable VGA */
4919static arch_set_vga_state_t arch_set_vga_state;
4920
4921void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4922{
4923 arch_set_vga_state = func; /* NULL disables */
4924}
4925
4926static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004927 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004928{
4929 if (arch_set_vga_state)
4930 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004931 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004932 return 0;
4933}
4934
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004935/**
4936 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004937 * @dev: the PCI device
4938 * @decode: true = enable decoding, false = disable decoding
4939 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004940 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004941 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004942 */
4943int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004944 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004945{
4946 struct pci_bus *bus;
4947 struct pci_dev *bridge;
4948 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004949 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004950
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004951 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004952
Mike Travis95a8b6e2010-02-02 14:38:13 -08004953 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004954 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004955 if (rc)
4956 return rc;
4957
Dave Airlie3448a192010-06-01 15:32:24 +10004958 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4959 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4960 if (decode == true)
4961 cmd |= command_bits;
4962 else
4963 cmd &= ~command_bits;
4964 pci_write_config_word(dev, PCI_COMMAND, cmd);
4965 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004966
Dave Airlie3448a192010-06-01 15:32:24 +10004967 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004968 return 0;
4969
4970 bus = dev->bus;
4971 while (bus) {
4972 bridge = bus->self;
4973 if (bridge) {
4974 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4975 &cmd);
4976 if (decode == true)
4977 cmd |= PCI_BRIDGE_CTL_VGA;
4978 else
4979 cmd &= ~PCI_BRIDGE_CTL_VGA;
4980 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4981 cmd);
4982 }
4983 bus = bus->parent;
4984 }
4985 return 0;
4986}
4987
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004988/**
4989 * pci_add_dma_alias - Add a DMA devfn alias for a device
4990 * @dev: the PCI device for which alias is added
4991 * @devfn: alias slot and function
4992 *
4993 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
4994 * It should be called early, preferably as PCI fixup header quirk.
4995 */
4996void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
4997{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004998 if (!dev->dma_alias_mask)
4999 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5000 sizeof(long), GFP_KERNEL);
5001 if (!dev->dma_alias_mask) {
5002 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
5003 return;
5004 }
5005
5006 set_bit(devfn, dev->dma_alias_mask);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005007 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
5008 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005009}
5010
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005011bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5012{
5013 return (dev1->dma_alias_mask &&
5014 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5015 (dev2->dma_alias_mask &&
5016 test_bit(dev1->devfn, dev2->dma_alias_mask));
5017}
5018
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005019bool pci_device_is_present(struct pci_dev *pdev)
5020{
5021 u32 v;
5022
5023 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5024}
5025EXPORT_SYMBOL_GPL(pci_device_is_present);
5026
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005027void pci_ignore_hotplug(struct pci_dev *dev)
5028{
5029 struct pci_dev *bridge = dev->bus->self;
5030
5031 dev->ignore_hotplug = 1;
5032 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5033 if (bridge)
5034 bridge->ignore_hotplug = 1;
5035}
5036EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5037
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005038#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5039static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005040static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005041
5042/**
5043 * pci_specified_resource_alignment - get resource alignment specified by user.
5044 * @dev: the PCI device to get
5045 *
5046 * RETURNS: Resource alignment if it is specified.
5047 * Zero if it is not specified.
5048 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005049static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005050{
5051 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005052 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005053 resource_size_t align = 0;
5054 char *p;
5055
5056 spin_lock(&resource_alignment_lock);
5057 p = resource_alignment_param;
Yongji Xief0b99f72016-09-13 17:00:31 +08005058 if (!*p)
5059 goto out;
5060 if (pci_has_flag(PCI_PROBE_ONLY)) {
5061 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5062 goto out;
5063 }
5064
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005065 while (*p) {
5066 count = 0;
5067 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5068 p[count] == '@') {
5069 p += count + 1;
5070 } else {
5071 align_order = -1;
5072 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005073 if (strncmp(p, "pci:", 4) == 0) {
5074 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5075 p += 4;
5076 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5077 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5078 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5079 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5080 p);
5081 break;
5082 }
5083 subsystem_vendor = subsystem_device = 0;
5084 }
5085 p += count;
5086 if ((!vendor || (vendor == dev->vendor)) &&
5087 (!device || (device == dev->device)) &&
5088 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5089 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
5090 if (align_order == -1)
5091 align = PAGE_SIZE;
5092 else
5093 align = 1 << align_order;
5094 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005095 break;
5096 }
5097 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005098 else {
5099 if (sscanf(p, "%x:%x:%x.%x%n",
5100 &seg, &bus, &slot, &func, &count) != 4) {
5101 seg = 0;
5102 if (sscanf(p, "%x:%x.%x%n",
5103 &bus, &slot, &func, &count) != 3) {
5104 /* Invalid format */
5105 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5106 p);
5107 break;
5108 }
5109 }
5110 p += count;
5111 if (seg == pci_domain_nr(dev->bus) &&
5112 bus == dev->bus->number &&
5113 slot == PCI_SLOT(dev->devfn) &&
5114 func == PCI_FUNC(dev->devfn)) {
5115 if (align_order == -1)
5116 align = PAGE_SIZE;
5117 else
5118 align = 1 << align_order;
5119 /* Found */
5120 break;
5121 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005122 }
5123 if (*p != ';' && *p != ',') {
5124 /* End of param or invalid format */
5125 break;
5126 }
5127 p++;
5128 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005129out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005130 spin_unlock(&resource_alignment_lock);
5131 return align;
5132}
5133
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005134/*
5135 * This function disables memory decoding and releases memory resources
5136 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5137 * It also rounds up size to specified alignment.
5138 * Later on, the kernel will assign page-aligned memory resource back
5139 * to the device.
5140 */
5141void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5142{
5143 int i;
5144 struct resource *r;
5145 resource_size_t align, size;
5146 u16 command;
5147
Yongji Xie62d9a782016-09-13 17:00:32 +08005148 /*
5149 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5150 * 3.4.1.11. Their resources are allocated from the space
5151 * described by the VF BARx register in the PF's SR-IOV capability.
5152 * We can't influence their alignment here.
5153 */
5154 if (dev->is_virtfn)
5155 return;
5156
Yinghai Lu10c463a2012-03-18 22:46:26 -07005157 /* check if specified PCI is target device to reassign */
5158 align = pci_specified_resource_alignment(dev);
5159 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005160 return;
5161
5162 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5163 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5164 dev_warn(&dev->dev,
5165 "Can't reassign resources to host bridge.\n");
5166 return;
5167 }
5168
5169 dev_info(&dev->dev,
5170 "Disabling memory decoding and releasing memory resources.\n");
5171 pci_read_config_word(dev, PCI_COMMAND, &command);
5172 command &= ~PCI_COMMAND_MEMORY;
5173 pci_write_config_word(dev, PCI_COMMAND, command);
5174
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005175 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
5176 r = &dev->resource[i];
5177 if (!(r->flags & IORESOURCE_MEM))
5178 continue;
Yongji Xief0b99f72016-09-13 17:00:31 +08005179 if (r->flags & IORESOURCE_PCI_FIXED) {
5180 dev_info(&dev->dev, "Ignoring requested alignment for BAR%d: %pR\n",
5181 i, r);
5182 continue;
5183 }
5184
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005185 size = resource_size(r);
5186 if (size < align) {
5187 size = align;
5188 dev_info(&dev->dev,
5189 "Rounding up size of resource #%d to %#llx.\n",
5190 i, (unsigned long long)size);
5191 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005192 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005193 r->end = size - 1;
5194 r->start = 0;
5195 }
5196 /* Need to disable bridge's resource window,
5197 * to enable the kernel to reassign new resource
5198 * window later on.
5199 */
5200 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5201 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5202 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5203 r = &dev->resource[i];
5204 if (!(r->flags & IORESOURCE_MEM))
5205 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005206 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005207 r->end = resource_size(r) - 1;
5208 r->start = 0;
5209 }
5210 pci_disable_bridge_window(dev);
5211 }
5212}
5213
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005214static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005215{
5216 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5217 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5218 spin_lock(&resource_alignment_lock);
5219 strncpy(resource_alignment_param, buf, count);
5220 resource_alignment_param[count] = '\0';
5221 spin_unlock(&resource_alignment_lock);
5222 return count;
5223}
5224
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005225static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005226{
5227 size_t count;
5228 spin_lock(&resource_alignment_lock);
5229 count = snprintf(buf, size, "%s", resource_alignment_param);
5230 spin_unlock(&resource_alignment_lock);
5231 return count;
5232}
5233
5234static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5235{
5236 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5237}
5238
5239static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5240 const char *buf, size_t count)
5241{
5242 return pci_set_resource_alignment_param(buf, count);
5243}
5244
Ben Dooks21751a92016-06-09 11:42:13 +01005245static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005246 pci_resource_alignment_store);
5247
5248static int __init pci_resource_alignment_sysfs_init(void)
5249{
5250 return bus_create_file(&pci_bus_type,
5251 &bus_attr_resource_alignment);
5252}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005253late_initcall(pci_resource_alignment_sysfs_init);
5254
Bill Pemberton15856ad2012-11-21 15:35:00 -05005255static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005256{
5257#ifdef CONFIG_PCI_DOMAINS
5258 pci_domains_supported = 0;
5259#endif
5260}
5261
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005262#ifdef CONFIG_PCI_DOMAINS
5263static atomic_t __domain_nr = ATOMIC_INIT(-1);
5264
5265int pci_get_new_domain_nr(void)
5266{
5267 return atomic_inc_return(&__domain_nr);
5268}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005269
5270#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005271static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005272{
5273 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005274 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005275
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005276 if (parent)
5277 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005278 /*
5279 * Check DT domain and use_dt_domains values.
5280 *
5281 * If DT domain property is valid (domain >= 0) and
5282 * use_dt_domains != 0, the DT assignment is valid since this means
5283 * we have not previously allocated a domain number by using
5284 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5285 * 1, to indicate that we have just assigned a domain number from
5286 * DT.
5287 *
5288 * If DT domain property value is not valid (ie domain < 0), and we
5289 * have not previously assigned a domain number from DT
5290 * (use_dt_domains != 1) we should assign a domain number by
5291 * using the:
5292 *
5293 * pci_get_new_domain_nr()
5294 *
5295 * API and update the use_dt_domains value to keep track of method we
5296 * are using to assign domain numbers (use_dt_domains = 0).
5297 *
5298 * All other combinations imply we have a platform that is trying
5299 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5300 * which is a recipe for domain mishandling and it is prevented by
5301 * invalidating the domain value (domain = -1) and printing a
5302 * corresponding error.
5303 */
5304 if (domain >= 0 && use_dt_domains) {
5305 use_dt_domains = 1;
5306 } else if (domain < 0 && use_dt_domains != 1) {
5307 use_dt_domains = 0;
5308 domain = pci_get_new_domain_nr();
5309 } else {
5310 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
5311 parent->of_node->full_name);
5312 domain = -1;
5313 }
5314
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005315 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005316}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005317
5318int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5319{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005320 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5321 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005322}
5323#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005324#endif
5325
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005326/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005327 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005328 *
5329 * Returns 1 if we can access PCI extended config space (offsets
5330 * greater than 0xff). This is the default implementation. Architecture
5331 * implementations can override this.
5332 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005333int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005334{
5335 return 1;
5336}
5337
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005338void __weak pci_fixup_cardbus(struct pci_bus *bus)
5339{
5340}
5341EXPORT_SYMBOL(pci_fixup_cardbus);
5342
Al Viroad04d312008-11-22 17:37:14 +00005343static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005344{
5345 while (str) {
5346 char *k = strchr(str, ',');
5347 if (k)
5348 *k++ = 0;
5349 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005350 if (!strcmp(str, "nomsi")) {
5351 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005352 } else if (!strcmp(str, "noaer")) {
5353 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005354 } else if (!strncmp(str, "realloc=", 8)) {
5355 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005356 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005357 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005358 } else if (!strcmp(str, "nodomains")) {
5359 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005360 } else if (!strncmp(str, "noari", 5)) {
5361 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005362 } else if (!strncmp(str, "cbiosize=", 9)) {
5363 pci_cardbus_io_size = memparse(str + 9, &str);
5364 } else if (!strncmp(str, "cbmemsize=", 10)) {
5365 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005366 } else if (!strncmp(str, "resource_alignment=", 19)) {
5367 pci_set_resource_alignment_param(str + 19,
5368 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005369 } else if (!strncmp(str, "ecrc=", 5)) {
5370 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005371 } else if (!strncmp(str, "hpiosize=", 9)) {
5372 pci_hotplug_io_size = memparse(str + 9, &str);
5373 } else if (!strncmp(str, "hpmemsize=", 10)) {
5374 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005375 } else if (!strncmp(str, "hpbussize=", 10)) {
5376 pci_hotplug_bus_size =
5377 simple_strtoul(str + 10, &str, 0);
5378 if (pci_hotplug_bus_size > 0xff)
5379 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005380 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5381 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005382 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5383 pcie_bus_config = PCIE_BUS_SAFE;
5384 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5385 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005386 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5387 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005388 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5389 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005390 } else {
5391 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5392 str);
5393 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394 }
5395 str = k;
5396 }
Andi Kleen0637a702006-09-26 10:52:41 +02005397 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005398}
Andi Kleen0637a702006-09-26 10:52:41 +02005399early_param("pci", pci_setup);