blob: 44a1a8a0ad7b8a2289f4bd9f6ad168c74cc2bfd4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050089u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Yinghai Lub918c622012-05-17 18:51:11 -0700113 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700143{
144 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700145
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100146 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
Roland Dreier24a4e372005-10-28 17:35:34 -0700170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
Michael Ellermand3bac112006-11-22 18:26:16 +1100177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100191 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 default:
193 return 0;
194 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100195
196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
Michael Ellermand3bac112006-11-22 18:26:16 +1100220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600257 * pci_find_next_ext_capability - Find an extended capability
258 * @dev: PCI device to query
259 * @start: address at which to start looking (0 to start at beginning of list)
260 * @cap: capability code
261 *
262 * Returns the address of the next matching extended capability structure
263 * within the device's PCI configuration space or 0 if the device does
264 * not support it. Some capabilities can occur several times, e.g., the
265 * vendor-specific capability, and this provides a way to find them all.
266 */
267int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
268{
269 u32 header;
270 int ttl;
271 int pos = PCI_CFG_SPACE_SIZE;
272
273 /* minimum 8 bytes per capability */
274 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
275
276 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
277 return 0;
278
279 if (start)
280 pos = start;
281
282 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 /*
286 * If we have no capabilities, this is indicated by cap ID,
287 * cap version and next pointer all being 0.
288 */
289 if (header == 0)
290 return 0;
291
292 while (ttl-- > 0) {
293 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
294 return pos;
295
296 pos = PCI_EXT_CAP_NEXT(header);
297 if (pos < PCI_CFG_SPACE_SIZE)
298 break;
299
300 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
301 break;
302 }
303
304 return 0;
305}
306EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
307
308/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * pci_find_ext_capability - Find an extended capability
310 * @dev: PCI device to query
311 * @cap: capability code
312 *
313 * Returns the address of the requested extended capability structure
314 * within the device's PCI configuration space or 0 if the device does
315 * not support it. Possible values for @cap:
316 *
317 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
318 * %PCI_EXT_CAP_ID_VC Virtual Channel
319 * %PCI_EXT_CAP_ID_DSN Device Serial Number
320 * %PCI_EXT_CAP_ID_PWR Power Budgeting
321 */
322int pci_find_ext_capability(struct pci_dev *dev, int cap)
323{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600324 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
Brice Goglin3a720d72006-05-23 06:10:01 -0400326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
329{
330 int rc, ttl = PCI_FIND_CAP_TTL;
331 u8 cap, mask;
332
333 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
334 mask = HT_3BIT_CAP_MASK;
335 else
336 mask = HT_5BIT_CAP_MASK;
337
338 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
339 PCI_CAP_ID_HT, &ttl);
340 while (pos) {
341 rc = pci_read_config_byte(dev, pos + 3, &cap);
342 if (rc != PCIBIOS_SUCCESSFUL)
343 return 0;
344
345 if ((cap & mask) == ht_cap)
346 return pos;
347
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800348 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
349 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100350 PCI_CAP_ID_HT, &ttl);
351 }
352
353 return 0;
354}
355/**
356 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
357 * @dev: PCI device to query
358 * @pos: Position from which to continue searching
359 * @ht_cap: Hypertransport capability code
360 *
361 * To be used in conjunction with pci_find_ht_capability() to search for
362 * all capabilities matching @ht_cap. @pos should always be a value returned
363 * from pci_find_ht_capability().
364 *
365 * NB. To be 100% safe against broken PCI devices, the caller should take
366 * steps to avoid an infinite loop.
367 */
368int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
369{
370 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
371}
372EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
373
374/**
375 * pci_find_ht_capability - query a device's Hypertransport capabilities
376 * @dev: PCI device to query
377 * @ht_cap: Hypertransport capability code
378 *
379 * Tell if a device supports a given Hypertransport capability.
380 * Returns an address within the device's PCI configuration space
381 * or 0 in case the device does not support the request capability.
382 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
383 * which has a Hypertransport capability matching @ht_cap.
384 */
385int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
386{
387 int pos;
388
389 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
390 if (pos)
391 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
392
393 return pos;
394}
395EXPORT_SYMBOL_GPL(pci_find_ht_capability);
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/**
398 * pci_find_parent_resource - return resource region of parent bus of given region
399 * @dev: PCI device structure contains resources to be searched
400 * @res: child resource record for which parent is sought
401 *
402 * For given resource region of given device, return the resource
403 * region of parent bus the given region is contained in or where
404 * it should be allocated from.
405 */
406struct resource *
407pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
408{
409 const struct pci_bus *bus = dev->bus;
410 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700411 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700413 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 if (!r)
415 continue;
416 if (res->start && !(res->start >= r->start && res->end <= r->end))
417 continue; /* Not contained */
418 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
419 continue; /* Wrong type */
420 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
421 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800422 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
423 if (r->flags & IORESOURCE_PREFETCH)
424 continue;
425 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
426 if (!best)
427 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 return best;
430}
431
432/**
John W. Linville064b53db2005-07-27 10:19:44 -0400433 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
434 * @dev: PCI device to have its BARs restored
435 *
436 * Restore the BAR values for a given device, so as to make it
437 * accessible by its driver.
438 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200439static void
John W. Linville064b53db2005-07-27 10:19:44 -0400440pci_restore_bars(struct pci_dev *dev)
441{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800442 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400443
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800444 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800445 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400446}
447
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200448static struct pci_platform_pm_ops *pci_platform_pm;
449
450int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
451{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200452 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
Rafael J. Wysockid2e5f0c2012-12-23 00:02:44 +0100453 || !ops->sleep_wake)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200454 return -EINVAL;
455 pci_platform_pm = ops;
456 return 0;
457}
458
459static inline bool platform_pci_power_manageable(struct pci_dev *dev)
460{
461 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
462}
463
464static inline int platform_pci_set_power_state(struct pci_dev *dev,
465 pci_power_t t)
466{
467 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
468}
469
470static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
471{
472 return pci_platform_pm ?
473 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
474}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700475
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200476static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
477{
478 return pci_platform_pm ?
479 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
480}
481
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100482static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
483{
484 return pci_platform_pm ?
485 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
486}
487
John W. Linville064b53db2005-07-27 10:19:44 -0400488/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200489 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
490 * given PCI device
491 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200492 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200494 * RETURN VALUE:
495 * -EINVAL if the requested state is invalid.
496 * -EIO if device does not support PCI PM or its PM capabilities register has a
497 * wrong version, or device doesn't support the requested state.
498 * 0 if device already is in the requested state.
499 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100501static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200503 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200504 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100506 /* Check if we're already there */
507 if (dev->current_state == state)
508 return 0;
509
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200510 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700511 return -EIO;
512
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200513 if (state < PCI_D0 || state > PCI_D3hot)
514 return -EINVAL;
515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* Validate current state:
517 * Can enter D0 from any state, but if we can only go deeper
518 * to sleep if we're already in a low power state
519 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100520 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200521 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600522 dev_err(&dev->dev, "invalid power transition "
523 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200525 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200528 if ((state == PCI_D1 && !dev->d1_support)
529 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700530 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200532 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400533
John W. Linville32a36582005-09-14 09:52:42 -0400534 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 * This doesn't affect PME_Status, disables PME_En, and
536 * sets PowerState to 0.
537 */
John W. Linville32a36582005-09-14 09:52:42 -0400538 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400539 case PCI_D0:
540 case PCI_D1:
541 case PCI_D2:
542 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
543 pmcsr |= state;
544 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200545 case PCI_D3hot:
546 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400547 case PCI_UNKNOWN: /* Boot-up */
548 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100549 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200550 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400551 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400552 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400553 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400554 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 }
556
557 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200558 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
560 /* Mandatory power management transition delays */
561 /* see PCI PM 1.1 5.6.1 table 18 */
562 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100563 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100565 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200567 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
568 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
569 if (dev->current_state != state && printk_ratelimit())
570 dev_info(&dev->dev, "Refused to change power state, "
571 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400572
Huang Ying448bd852012-06-23 10:23:51 +0800573 /*
574 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400575 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
576 * from D3hot to D0 _may_ perform an internal reset, thereby
577 * going to "D0 Uninitialized" rather than "D0 Initialized".
578 * For example, at least some versions of the 3c905B and the
579 * 3c556B exhibit this behaviour.
580 *
581 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
582 * devices in a D3hot state at boot. Consequently, we need to
583 * restore at least the BARs so that the device will be
584 * accessible to its driver.
585 */
586 if (need_restore)
587 pci_restore_bars(dev);
588
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100589 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800590 pcie_aspm_pm_state_change(dev->bus->self);
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 return 0;
593}
594
595/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200596 * pci_update_current_state - Read PCI power state of given device from its
597 * PCI PM registers and cache it
598 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100599 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200600 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100601void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200602{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200603 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200604 u16 pmcsr;
605
Huang Ying448bd852012-06-23 10:23:51 +0800606 /*
607 * Configuration space is not accessible for device in
608 * D3cold, so just keep or set D3cold for safety
609 */
610 if (dev->current_state == PCI_D3cold)
611 return;
612 if (state == PCI_D3cold) {
613 dev->current_state = PCI_D3cold;
614 return;
615 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200616 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200617 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100618 } else {
619 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200620 }
621}
622
623/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600624 * pci_power_up - Put the given device into D0 forcibly
625 * @dev: PCI device to power up
626 */
627void pci_power_up(struct pci_dev *dev)
628{
629 if (platform_pci_power_manageable(dev))
630 platform_pci_set_power_state(dev, PCI_D0);
631
632 pci_raw_set_power_state(dev, PCI_D0);
633 pci_update_current_state(dev, PCI_D0);
634}
635
636/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100637 * pci_platform_power_transition - Use platform to change device power state
638 * @dev: PCI device to handle.
639 * @state: State to put the device into.
640 */
641static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
642{
643 int error;
644
645 if (platform_pci_power_manageable(dev)) {
646 error = platform_pci_set_power_state(dev, state);
647 if (!error)
648 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000649 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100650 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000651
652 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
653 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100654
655 return error;
656}
657
658/**
659 * __pci_start_power_transition - Start power transition of a PCI device
660 * @dev: PCI device to handle.
661 * @state: State to put the device into.
662 */
663static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
664{
Huang Ying448bd852012-06-23 10:23:51 +0800665 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100666 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800667 /*
668 * Mandatory power management transition delays, see
669 * PCI Express Base Specification Revision 2.0 Section
670 * 6.6.1: Conventional Reset. Do not delay for
671 * devices powered on/off by corresponding bridge,
672 * because have already delayed for the bridge.
673 */
674 if (dev->runtime_d3cold) {
675 msleep(dev->d3cold_delay);
676 /*
677 * When powering on a bridge from D3cold, the
678 * whole hierarchy may be powered on into
679 * D0uninitialized state, resume them to give
680 * them a chance to suspend again
681 */
682 pci_wakeup_bus(dev->subordinate);
683 }
684 }
685}
686
687/**
688 * __pci_dev_set_current_state - Set current state of a PCI device
689 * @dev: Device to handle
690 * @data: pointer to state to be set
691 */
692static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
693{
694 pci_power_t state = *(pci_power_t *)data;
695
696 dev->current_state = state;
697 return 0;
698}
699
700/**
701 * __pci_bus_set_current_state - Walk given bus and set current state of devices
702 * @bus: Top bus of the subtree to walk.
703 * @state: state to be set
704 */
705static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
706{
707 if (bus)
708 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100709}
710
711/**
712 * __pci_complete_power_transition - Complete power transition of a PCI device
713 * @dev: PCI device to handle.
714 * @state: State to put the device into.
715 *
716 * This function should not be called directly by device drivers.
717 */
718int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
719{
Huang Ying448bd852012-06-23 10:23:51 +0800720 int ret;
721
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600722 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800723 return -EINVAL;
724 ret = pci_platform_power_transition(dev, state);
725 /* Power off the bridge may power off the whole hierarchy */
726 if (!ret && state == PCI_D3cold)
727 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
728 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100729}
730EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
731
732/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200733 * pci_set_power_state - Set the power state of a PCI device
734 * @dev: PCI device to handle.
735 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
736 *
Nick Andrew877d0312009-01-26 11:06:57 +0100737 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200738 * the device's PCI PM registers.
739 *
740 * RETURN VALUE:
741 * -EINVAL if the requested state is invalid.
742 * -EIO if device does not support PCI PM or its PM capabilities register has a
743 * wrong version, or device doesn't support the requested state.
744 * 0 if device already is in the requested state.
745 * 0 if device's power state has been successfully changed.
746 */
747int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
748{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200749 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200750
751 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800752 if (state > PCI_D3cold)
753 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200754 else if (state < PCI_D0)
755 state = PCI_D0;
756 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
757 /*
758 * If the device or the parent bridge do not support PCI PM,
759 * ignore the request if we're doing anything other than putting
760 * it into D0 (which would only happen on boot).
761 */
762 return 0;
763
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600764 /* Check if we're already there */
765 if (dev->current_state == state)
766 return 0;
767
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100768 __pci_start_power_transition(dev, state);
769
Alan Cox979b1792008-07-24 17:18:38 +0100770 /* This device is quirked not to be put into D3, so
771 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800772 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100773 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200774
Huang Ying448bd852012-06-23 10:23:51 +0800775 /*
776 * To put device in D3cold, we put device into D3hot in native
777 * way, then put device into D3cold with platform ops
778 */
779 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
780 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200781
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100782 if (!__pci_complete_power_transition(dev, state))
783 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000784 /*
785 * When aspm_policy is "powersave" this call ensures
786 * that ASPM is configured.
787 */
788 if (!error && dev->bus->self)
789 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200790
791 return error;
792}
793
794/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 * pci_choose_state - Choose the power state of a PCI device
796 * @dev: PCI device to be suspended
797 * @state: target sleep state for the whole system. This is the value
798 * that is passed to suspend() function.
799 *
800 * Returns PCI power state suitable for given device and given system
801 * message.
802 */
803
804pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
805{
Shaohua Liab826ca2007-07-20 10:03:22 +0800806 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500807
Yijing Wang728cdb72013-06-18 16:22:14 +0800808 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 return PCI_D0;
810
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200811 ret = platform_pci_choose_state(dev);
812 if (ret != PCI_POWER_ERROR)
813 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700814
815 switch (state.event) {
816 case PM_EVENT_ON:
817 return PCI_D0;
818 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700819 case PM_EVENT_PRETHAW:
820 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700821 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100822 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700823 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600825 dev_info(&dev->dev, "unrecognized suspend event %d\n",
826 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 BUG();
828 }
829 return PCI_D0;
830}
831
832EXPORT_SYMBOL(pci_choose_state);
833
Yu Zhao89858512009-02-16 02:55:47 +0800834#define PCI_EXP_SAVE_REGS 7
835
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800836
Yinghai Lu34a48762012-02-11 00:18:41 -0800837static struct pci_cap_saved_state *pci_find_saved_cap(
838 struct pci_dev *pci_dev, char cap)
839{
840 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800841
Sasha Levinb67bfe02013-02-27 17:06:00 -0800842 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Yinghai Lu34a48762012-02-11 00:18:41 -0800843 if (tmp->cap.cap_nr == cap)
844 return tmp;
845 }
846 return NULL;
847}
848
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300849static int pci_save_pcie_state(struct pci_dev *dev)
850{
Jiang Liu59875ae2012-07-24 17:20:06 +0800851 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300852 struct pci_cap_saved_state *save_state;
853 u16 *cap;
854
Jiang Liu59875ae2012-07-24 17:20:06 +0800855 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300856 return 0;
857
Eric W. Biederman9f355752007-03-08 13:06:13 -0700858 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300859 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800860 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300861 return -ENOMEM;
862 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800863
Alex Williamson24a4742f2011-05-10 10:02:11 -0600864 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800865 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
866 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
867 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
868 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
869 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
870 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
871 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300872
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300873 return 0;
874}
875
876static void pci_restore_pcie_state(struct pci_dev *dev)
877{
Jiang Liu59875ae2012-07-24 17:20:06 +0800878 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300879 struct pci_cap_saved_state *save_state;
880 u16 *cap;
881
882 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800883 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300884 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800885
Alex Williamson24a4742f2011-05-10 10:02:11 -0600886 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800887 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
888 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
889 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
890 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
891 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
892 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
893 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300894}
895
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800896
897static int pci_save_pcix_state(struct pci_dev *dev)
898{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100899 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800900 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800901
902 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
903 if (pos <= 0)
904 return 0;
905
Shaohua Lif34303d2007-12-18 09:56:47 +0800906 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800907 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800908 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800909 return -ENOMEM;
910 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800911
Alex Williamson24a4742f2011-05-10 10:02:11 -0600912 pci_read_config_word(dev, pos + PCI_X_CMD,
913 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100914
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800915 return 0;
916}
917
918static void pci_restore_pcix_state(struct pci_dev *dev)
919{
920 int i = 0, pos;
921 struct pci_cap_saved_state *save_state;
922 u16 *cap;
923
924 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
925 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
926 if (!save_state || pos <= 0)
927 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600928 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800929
930 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800931}
932
933
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934/**
935 * pci_save_state - save the PCI configuration space of a device before suspending
936 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 */
938int
939pci_save_state(struct pci_dev *dev)
940{
941 int i;
942 /* XXX: 100% dword access ok here? */
943 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200944 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100945 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300946 if ((i = pci_save_pcie_state(dev)) != 0)
947 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800948 if ((i = pci_save_pcix_state(dev)) != 0)
949 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 return 0;
951}
952
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200953static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
954 u32 saved_val, int retry)
955{
956 u32 val;
957
958 pci_read_config_dword(pdev, offset, &val);
959 if (val == saved_val)
960 return;
961
962 for (;;) {
963 dev_dbg(&pdev->dev, "restoring config space at offset "
964 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
965 pci_write_config_dword(pdev, offset, saved_val);
966 if (retry-- <= 0)
967 return;
968
969 pci_read_config_dword(pdev, offset, &val);
970 if (val == saved_val)
971 return;
972
973 mdelay(1);
974 }
975}
976
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200977static void pci_restore_config_space_range(struct pci_dev *pdev,
978 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200979{
980 int index;
981
982 for (index = end; index >= start; index--)
983 pci_restore_config_dword(pdev, 4 * index,
984 pdev->saved_config_space[index],
985 retry);
986}
987
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200988static void pci_restore_config_space(struct pci_dev *pdev)
989{
990 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
991 pci_restore_config_space_range(pdev, 10, 15, 0);
992 /* Restore BARs before the command register. */
993 pci_restore_config_space_range(pdev, 4, 9, 10);
994 pci_restore_config_space_range(pdev, 0, 3, 0);
995 } else {
996 pci_restore_config_space_range(pdev, 0, 15, 0);
997 }
998}
999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000/**
1001 * pci_restore_state - Restore the saved state of a PCI device
1002 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001004void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005{
Alek Duc82f63e2009-08-08 08:46:19 +08001006 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001007 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001008
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001009 /* PCI Express register must be restored first */
1010 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001011 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001012
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001013 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001014
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001015 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001016 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001017 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001018
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001019 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020}
1021
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001022struct pci_saved_state {
1023 u32 config_space[16];
1024 struct pci_cap_saved_data cap[0];
1025};
1026
1027/**
1028 * pci_store_saved_state - Allocate and return an opaque struct containing
1029 * the device saved state.
1030 * @dev: PCI device that we're dealing with
1031 *
1032 * Rerturn NULL if no state or error.
1033 */
1034struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1035{
1036 struct pci_saved_state *state;
1037 struct pci_cap_saved_state *tmp;
1038 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001039 size_t size;
1040
1041 if (!dev->state_saved)
1042 return NULL;
1043
1044 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1045
Sasha Levinb67bfe02013-02-27 17:06:00 -08001046 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001047 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1048
1049 state = kzalloc(size, GFP_KERNEL);
1050 if (!state)
1051 return NULL;
1052
1053 memcpy(state->config_space, dev->saved_config_space,
1054 sizeof(state->config_space));
1055
1056 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001057 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001058 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1059 memcpy(cap, &tmp->cap, len);
1060 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1061 }
1062 /* Empty cap_save terminates list */
1063
1064 return state;
1065}
1066EXPORT_SYMBOL_GPL(pci_store_saved_state);
1067
1068/**
1069 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1070 * @dev: PCI device that we're dealing with
1071 * @state: Saved state returned from pci_store_saved_state()
1072 */
1073int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1074{
1075 struct pci_cap_saved_data *cap;
1076
1077 dev->state_saved = false;
1078
1079 if (!state)
1080 return 0;
1081
1082 memcpy(dev->saved_config_space, state->config_space,
1083 sizeof(state->config_space));
1084
1085 cap = state->cap;
1086 while (cap->size) {
1087 struct pci_cap_saved_state *tmp;
1088
1089 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1090 if (!tmp || tmp->cap.size != cap->size)
1091 return -EINVAL;
1092
1093 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1094 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1095 sizeof(struct pci_cap_saved_data) + cap->size);
1096 }
1097
1098 dev->state_saved = true;
1099 return 0;
1100}
1101EXPORT_SYMBOL_GPL(pci_load_saved_state);
1102
1103/**
1104 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1105 * and free the memory allocated for it.
1106 * @dev: PCI device that we're dealing with
1107 * @state: Pointer to saved state returned from pci_store_saved_state()
1108 */
1109int pci_load_and_free_saved_state(struct pci_dev *dev,
1110 struct pci_saved_state **state)
1111{
1112 int ret = pci_load_saved_state(dev, *state);
1113 kfree(*state);
1114 *state = NULL;
1115 return ret;
1116}
1117EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1118
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001119static int do_pci_enable_device(struct pci_dev *dev, int bars)
1120{
1121 int err;
1122
1123 err = pci_set_power_state(dev, PCI_D0);
1124 if (err < 0 && err != -EIO)
1125 return err;
1126 err = pcibios_enable_device(dev, bars);
1127 if (err < 0)
1128 return err;
1129 pci_fixup_device(pci_fixup_enable, dev);
1130
1131 return 0;
1132}
1133
1134/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001135 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001136 * @dev: PCI device to be resumed
1137 *
1138 * Note this function is a backend of pci_default_resume and is not supposed
1139 * to be called by normal code, write proper resume handler and use it instead.
1140 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001141int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001142{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001143 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001144 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1145 return 0;
1146}
1147
Yinghai Lu928bea92013-07-22 14:37:17 -07001148static void pci_enable_bridge(struct pci_dev *dev)
1149{
1150 int retval;
1151
1152 if (!dev)
1153 return;
1154
1155 pci_enable_bridge(dev->bus->self);
1156
1157 if (pci_is_enabled(dev))
1158 return;
1159 retval = pci_enable_device(dev);
1160 if (retval)
1161 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1162 retval);
1163 pci_set_master(dev);
1164}
1165
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001166static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167{
1168 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001169 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
Jesse Barnes97c145f2010-11-05 15:16:36 -04001171 /*
1172 * Power state could be unknown at this point, either due to a fresh
1173 * boot or a device removal call. So get the current power state
1174 * so that things like MSI message writing will behave as expected
1175 * (e.g. if the device really is in D0 at enable time).
1176 */
1177 if (dev->pm_cap) {
1178 u16 pmcsr;
1179 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1180 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1181 }
1182
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001183 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001184 return 0; /* already enabled */
1185
Yinghai Lu928bea92013-07-22 14:37:17 -07001186 pci_enable_bridge(dev->bus->self);
1187
Yinghai Lu497f16f2011-12-17 18:33:37 -08001188 /* only skip sriov related */
1189 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1190 if (dev->resource[i].flags & flags)
1191 bars |= (1 << i);
1192 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001193 if (dev->resource[i].flags & flags)
1194 bars |= (1 << i);
1195
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001196 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001197 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001198 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001199 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200}
1201
1202/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001203 * pci_enable_device_io - Initialize a device for use with IO space
1204 * @dev: PCI device to be initialized
1205 *
1206 * Initialize device before it's used by a driver. Ask low-level code
1207 * to enable I/O resources. Wake up the device if it was suspended.
1208 * Beware, this function can fail.
1209 */
1210int pci_enable_device_io(struct pci_dev *dev)
1211{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001212 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001213}
1214
1215/**
1216 * pci_enable_device_mem - Initialize a device for use with Memory space
1217 * @dev: PCI device to be initialized
1218 *
1219 * Initialize device before it's used by a driver. Ask low-level code
1220 * to enable Memory resources. Wake up the device if it was suspended.
1221 * Beware, this function can fail.
1222 */
1223int pci_enable_device_mem(struct pci_dev *dev)
1224{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001225 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001226}
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228/**
1229 * pci_enable_device - Initialize device before it's used by a driver.
1230 * @dev: PCI device to be initialized
1231 *
1232 * Initialize device before it's used by a driver. Ask low-level code
1233 * to enable I/O and memory. Wake up the device if it was suspended.
1234 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001235 *
1236 * Note we don't actually enable the device many times if we call
1237 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001239int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001241 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242}
1243
Tejun Heo9ac78492007-01-20 16:00:26 +09001244/*
1245 * Managed PCI resources. This manages device on/off, intx/msi/msix
1246 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1247 * there's no need to track it separately. pci_devres is initialized
1248 * when a device is enabled using managed PCI device enable interface.
1249 */
1250struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001251 unsigned int enabled:1;
1252 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001253 unsigned int orig_intx:1;
1254 unsigned int restore_intx:1;
1255 u32 region_mask;
1256};
1257
1258static void pcim_release(struct device *gendev, void *res)
1259{
1260 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1261 struct pci_devres *this = res;
1262 int i;
1263
1264 if (dev->msi_enabled)
1265 pci_disable_msi(dev);
1266 if (dev->msix_enabled)
1267 pci_disable_msix(dev);
1268
1269 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1270 if (this->region_mask & (1 << i))
1271 pci_release_region(dev, i);
1272
1273 if (this->restore_intx)
1274 pci_intx(dev, this->orig_intx);
1275
Tejun Heo7f375f32007-02-25 04:36:01 -08001276 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001277 pci_disable_device(dev);
1278}
1279
1280static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1281{
1282 struct pci_devres *dr, *new_dr;
1283
1284 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1285 if (dr)
1286 return dr;
1287
1288 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1289 if (!new_dr)
1290 return NULL;
1291 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1292}
1293
1294static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1295{
1296 if (pci_is_managed(pdev))
1297 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1298 return NULL;
1299}
1300
1301/**
1302 * pcim_enable_device - Managed pci_enable_device()
1303 * @pdev: PCI device to be initialized
1304 *
1305 * Managed pci_enable_device().
1306 */
1307int pcim_enable_device(struct pci_dev *pdev)
1308{
1309 struct pci_devres *dr;
1310 int rc;
1311
1312 dr = get_pci_dr(pdev);
1313 if (unlikely(!dr))
1314 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001315 if (dr->enabled)
1316 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001317
1318 rc = pci_enable_device(pdev);
1319 if (!rc) {
1320 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001321 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001322 }
1323 return rc;
1324}
1325
1326/**
1327 * pcim_pin_device - Pin managed PCI device
1328 * @pdev: PCI device to pin
1329 *
1330 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1331 * driver detach. @pdev must have been enabled with
1332 * pcim_enable_device().
1333 */
1334void pcim_pin_device(struct pci_dev *pdev)
1335{
1336 struct pci_devres *dr;
1337
1338 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001339 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001340 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001341 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001342}
1343
Matthew Garretteca0d462012-12-05 14:33:27 -07001344/*
1345 * pcibios_add_device - provide arch specific hooks when adding device dev
1346 * @dev: the PCI device being added
1347 *
1348 * Permits the platform to provide architecture specific functionality when
1349 * devices are added. This is the default implementation. Architecture
1350 * implementations can override this.
1351 */
1352int __weak pcibios_add_device (struct pci_dev *dev)
1353{
1354 return 0;
1355}
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001358 * pcibios_release_device - provide arch specific hooks when releasing device dev
1359 * @dev: the PCI device being released
1360 *
1361 * Permits the platform to provide architecture specific functionality when
1362 * devices are released. This is the default implementation. Architecture
1363 * implementations can override this.
1364 */
1365void __weak pcibios_release_device(struct pci_dev *dev) {}
1366
1367/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 * pcibios_disable_device - disable arch specific PCI resources for device dev
1369 * @dev: the PCI device to disable
1370 *
1371 * Disables architecture specific PCI resources for the device. This
1372 * is the default implementation. Architecture implementations can
1373 * override this.
1374 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001375void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001377static void do_pci_disable_device(struct pci_dev *dev)
1378{
1379 u16 pci_command;
1380
1381 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1382 if (pci_command & PCI_COMMAND_MASTER) {
1383 pci_command &= ~PCI_COMMAND_MASTER;
1384 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1385 }
1386
1387 pcibios_disable_device(dev);
1388}
1389
1390/**
1391 * pci_disable_enabled_device - Disable device without updating enable_cnt
1392 * @dev: PCI device to disable
1393 *
1394 * NOTE: This function is a backend of PCI power management routines and is
1395 * not supposed to be called drivers.
1396 */
1397void pci_disable_enabled_device(struct pci_dev *dev)
1398{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001399 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001400 do_pci_disable_device(dev);
1401}
1402
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403/**
1404 * pci_disable_device - Disable PCI device after use
1405 * @dev: PCI device to be disabled
1406 *
1407 * Signal to the system that the PCI device is not in use by the system
1408 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001409 *
1410 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001411 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 */
1413void
1414pci_disable_device(struct pci_dev *dev)
1415{
Tejun Heo9ac78492007-01-20 16:00:26 +09001416 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001417
Tejun Heo9ac78492007-01-20 16:00:26 +09001418 dr = find_pci_dr(dev);
1419 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001420 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001421
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001422 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1423 "disabling already-disabled device");
1424
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001425 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001426 return;
1427
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001428 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001430 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431}
1432
1433/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001434 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001435 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001436 * @state: Reset state to enter into
1437 *
1438 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001439 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001440 * implementation. Architecture implementations can override this.
1441 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001442int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1443 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001444{
1445 return -EINVAL;
1446}
1447
1448/**
1449 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001450 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001451 * @state: Reset state to enter into
1452 *
1453 *
1454 * Sets the PCI reset state for the device.
1455 */
1456int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1457{
1458 return pcibios_set_pcie_reset_state(dev, state);
1459}
1460
1461/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001462 * pci_check_pme_status - Check if given device has generated PME.
1463 * @dev: Device to check.
1464 *
1465 * Check the PME status of the device and if set, clear it and clear PME enable
1466 * (if set). Return 'true' if PME status and PME enable were both set or
1467 * 'false' otherwise.
1468 */
1469bool pci_check_pme_status(struct pci_dev *dev)
1470{
1471 int pmcsr_pos;
1472 u16 pmcsr;
1473 bool ret = false;
1474
1475 if (!dev->pm_cap)
1476 return false;
1477
1478 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1479 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1480 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1481 return false;
1482
1483 /* Clear PME status. */
1484 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1485 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1486 /* Disable PME to avoid interrupt flood. */
1487 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1488 ret = true;
1489 }
1490
1491 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1492
1493 return ret;
1494}
1495
1496/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001497 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1498 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001499 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001500 *
1501 * Check if @dev has generated PME and queue a resume request for it in that
1502 * case.
1503 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001504static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001505{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001506 if (pme_poll_reset && dev->pme_poll)
1507 dev->pme_poll = false;
1508
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001509 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001510 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001511 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001512 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001513 return 0;
1514}
1515
1516/**
1517 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1518 * @bus: Top bus of the subtree to walk.
1519 */
1520void pci_pme_wakeup_bus(struct pci_bus *bus)
1521{
1522 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001523 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001524}
1525
1526/**
Huang Ying448bd852012-06-23 10:23:51 +08001527 * pci_wakeup - Wake up a PCI device
Randy Dunlapceaf5b52012-08-18 17:37:53 -07001528 * @pci_dev: Device to handle.
Huang Ying448bd852012-06-23 10:23:51 +08001529 * @ign: ignored parameter
1530 */
1531static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1532{
1533 pci_wakeup_event(pci_dev);
1534 pm_request_resume(&pci_dev->dev);
1535 return 0;
1536}
1537
1538/**
1539 * pci_wakeup_bus - Walk given bus and wake up devices on it
1540 * @bus: Top bus of the subtree to walk.
1541 */
1542void pci_wakeup_bus(struct pci_bus *bus)
1543{
1544 if (bus)
1545 pci_walk_bus(bus, pci_wakeup, NULL);
1546}
1547
1548/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001549 * pci_pme_capable - check the capability of PCI device to generate PME#
1550 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001551 * @state: PCI state from which device will issue PME#.
1552 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001553bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001554{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001555 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001556 return false;
1557
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001558 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001559}
1560
Matthew Garrettdf17e622010-10-04 14:22:29 -04001561static void pci_pme_list_scan(struct work_struct *work)
1562{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001563 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001564
1565 mutex_lock(&pci_pme_list_mutex);
1566 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001567 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1568 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001569 struct pci_dev *bridge;
1570
1571 bridge = pme_dev->dev->bus->self;
1572 /*
1573 * If bridge is in low power state, the
1574 * configuration space of subordinate devices
1575 * may be not accessible
1576 */
1577 if (bridge && bridge->current_state != PCI_D0)
1578 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001579 pci_pme_wakeup(pme_dev->dev, NULL);
1580 } else {
1581 list_del(&pme_dev->list);
1582 kfree(pme_dev);
1583 }
1584 }
1585 if (!list_empty(&pci_pme_list))
1586 schedule_delayed_work(&pci_pme_work,
1587 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001588 }
1589 mutex_unlock(&pci_pme_list_mutex);
1590}
1591
1592/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001593 * pci_pme_active - enable or disable PCI device's PME# function
1594 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001595 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1596 *
1597 * The caller must verify that the device is capable of generating PME# before
1598 * calling this function with @enable equal to 'true'.
1599 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001600void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001601{
1602 u16 pmcsr;
1603
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001604 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001605 return;
1606
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001607 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001608 /* Clear PME_Status by writing 1 to it and enable PME# */
1609 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1610 if (!enable)
1611 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1612
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001613 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001614
Huang Ying6e965e02012-10-26 13:07:51 +08001615 /*
1616 * PCI (as opposed to PCIe) PME requires that the device have
1617 * its PME# line hooked up correctly. Not all hardware vendors
1618 * do this, so the PME never gets delivered and the device
1619 * remains asleep. The easiest way around this is to
1620 * periodically walk the list of suspended devices and check
1621 * whether any have their PME flag set. The assumption is that
1622 * we'll wake up often enough anyway that this won't be a huge
1623 * hit, and the power savings from the devices will still be a
1624 * win.
1625 *
1626 * Although PCIe uses in-band PME message instead of PME# line
1627 * to report PME, PME does not work for some PCIe devices in
1628 * reality. For example, there are devices that set their PME
1629 * status bits, but don't really bother to send a PME message;
1630 * there are PCI Express Root Ports that don't bother to
1631 * trigger interrupts when they receive PME messages from the
1632 * devices below. So PME poll is used for PCIe devices too.
1633 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001634
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001635 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001636 struct pci_pme_device *pme_dev;
1637 if (enable) {
1638 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1639 GFP_KERNEL);
1640 if (!pme_dev)
1641 goto out;
1642 pme_dev->dev = dev;
1643 mutex_lock(&pci_pme_list_mutex);
1644 list_add(&pme_dev->list, &pci_pme_list);
1645 if (list_is_singular(&pci_pme_list))
1646 schedule_delayed_work(&pci_pme_work,
1647 msecs_to_jiffies(PME_TIMEOUT));
1648 mutex_unlock(&pci_pme_list_mutex);
1649 } else {
1650 mutex_lock(&pci_pme_list_mutex);
1651 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1652 if (pme_dev->dev == dev) {
1653 list_del(&pme_dev->list);
1654 kfree(pme_dev);
1655 break;
1656 }
1657 }
1658 mutex_unlock(&pci_pme_list_mutex);
1659 }
1660 }
1661
1662out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001663 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001664}
1665
1666/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001667 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001668 * @dev: PCI device affected
1669 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001670 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001671 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 *
David Brownell075c1772007-04-26 00:12:06 -07001673 * This enables the device as a wakeup event source, or disables it.
1674 * When such events involves platform-specific hooks, those hooks are
1675 * called automatically by this routine.
1676 *
1677 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001678 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001679 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001680 * RETURN VALUE:
1681 * 0 is returned on success
1682 * -EINVAL is returned if device is not supposed to wake up the system
1683 * Error code depending on the platform is returned if both the platform and
1684 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001686int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1687 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001689 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001691 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001692 return -EINVAL;
1693
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001694 /* Don't do the same thing twice in a row for one device. */
1695 if (!!enable == !!dev->wakeup_prepared)
1696 return 0;
1697
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001698 /*
1699 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1700 * Anderson we should be doing PME# wake enable followed by ACPI wake
1701 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001702 */
1703
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001704 if (enable) {
1705 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001706
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001707 if (pci_pme_capable(dev, state))
1708 pci_pme_active(dev, true);
1709 else
1710 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001711 error = runtime ? platform_pci_run_wake(dev, true) :
1712 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001713 if (ret)
1714 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001715 if (!ret)
1716 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001717 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001718 if (runtime)
1719 platform_pci_run_wake(dev, false);
1720 else
1721 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001722 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001723 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001724 }
1725
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001726 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001727}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001728EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001729
1730/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001731 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1732 * @dev: PCI device to prepare
1733 * @enable: True to enable wake-up event generation; false to disable
1734 *
1735 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1736 * and this function allows them to set that up cleanly - pci_enable_wake()
1737 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1738 * ordering constraints.
1739 *
1740 * This function only returns error code if the device is not capable of
1741 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1742 * enable wake-up power for it.
1743 */
1744int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1745{
1746 return pci_pme_capable(dev, PCI_D3cold) ?
1747 pci_enable_wake(dev, PCI_D3cold, enable) :
1748 pci_enable_wake(dev, PCI_D3hot, enable);
1749}
1750
1751/**
Jesse Barnes37139072008-07-28 11:49:26 -07001752 * pci_target_state - find an appropriate low power state for a given PCI dev
1753 * @dev: PCI device
1754 *
1755 * Use underlying platform code to find a supported low power state for @dev.
1756 * If the platform can't manage @dev, return the deepest state from which it
1757 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001758 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001759pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001760{
1761 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001762
1763 if (platform_pci_power_manageable(dev)) {
1764 /*
1765 * Call the platform to choose the target state of the device
1766 * and enable wake-up from this state if supported.
1767 */
1768 pci_power_t state = platform_pci_choose_state(dev);
1769
1770 switch (state) {
1771 case PCI_POWER_ERROR:
1772 case PCI_UNKNOWN:
1773 break;
1774 case PCI_D1:
1775 case PCI_D2:
1776 if (pci_no_d1d2(dev))
1777 break;
1778 default:
1779 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001780 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001781 } else if (!dev->pm_cap) {
1782 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001783 } else if (device_may_wakeup(&dev->dev)) {
1784 /*
1785 * Find the deepest state from which the device can generate
1786 * wake-up events, make it the target state and enable device
1787 * to generate PME#.
1788 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001789 if (dev->pme_support) {
1790 while (target_state
1791 && !(dev->pme_support & (1 << target_state)))
1792 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001793 }
1794 }
1795
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001796 return target_state;
1797}
1798
1799/**
1800 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1801 * @dev: Device to handle.
1802 *
1803 * Choose the power state appropriate for the device depending on whether
1804 * it can wake up the system and/or is power manageable by the platform
1805 * (PCI_D3hot is the default) and put the device into that state.
1806 */
1807int pci_prepare_to_sleep(struct pci_dev *dev)
1808{
1809 pci_power_t target_state = pci_target_state(dev);
1810 int error;
1811
1812 if (target_state == PCI_POWER_ERROR)
1813 return -EIO;
1814
Huang Ying448bd852012-06-23 10:23:51 +08001815 /* D3cold during system suspend/hibernate is not supported */
1816 if (target_state > PCI_D3hot)
1817 target_state = PCI_D3hot;
1818
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001819 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001820
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001821 error = pci_set_power_state(dev, target_state);
1822
1823 if (error)
1824 pci_enable_wake(dev, target_state, false);
1825
1826 return error;
1827}
1828
1829/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001830 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001831 * @dev: Device to handle.
1832 *
Thomas Weber88393162010-03-16 11:47:56 +01001833 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001834 */
1835int pci_back_from_sleep(struct pci_dev *dev)
1836{
1837 pci_enable_wake(dev, PCI_D0, false);
1838 return pci_set_power_state(dev, PCI_D0);
1839}
1840
1841/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001842 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1843 * @dev: PCI device being suspended.
1844 *
1845 * Prepare @dev to generate wake-up events at run time and put it into a low
1846 * power state.
1847 */
1848int pci_finish_runtime_suspend(struct pci_dev *dev)
1849{
1850 pci_power_t target_state = pci_target_state(dev);
1851 int error;
1852
1853 if (target_state == PCI_POWER_ERROR)
1854 return -EIO;
1855
Huang Ying448bd852012-06-23 10:23:51 +08001856 dev->runtime_d3cold = target_state == PCI_D3cold;
1857
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001858 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1859
1860 error = pci_set_power_state(dev, target_state);
1861
Huang Ying448bd852012-06-23 10:23:51 +08001862 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001863 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001864 dev->runtime_d3cold = false;
1865 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001866
1867 return error;
1868}
1869
1870/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001871 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1872 * @dev: Device to check.
1873 *
1874 * Return true if the device itself is cabable of generating wake-up events
1875 * (through the platform or using the native PCIe PME) or if the device supports
1876 * PME and one of its upstream bridges can generate wake-up events.
1877 */
1878bool pci_dev_run_wake(struct pci_dev *dev)
1879{
1880 struct pci_bus *bus = dev->bus;
1881
1882 if (device_run_wake(&dev->dev))
1883 return true;
1884
1885 if (!dev->pme_support)
1886 return false;
1887
1888 while (bus->parent) {
1889 struct pci_dev *bridge = bus->self;
1890
1891 if (device_run_wake(&bridge->dev))
1892 return true;
1893
1894 bus = bus->parent;
1895 }
1896
1897 /* We have reached the root bus. */
1898 if (bus->bridge)
1899 return device_run_wake(bus->bridge);
1900
1901 return false;
1902}
1903EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1904
Huang Yingb3c32c42012-10-25 09:36:03 +08001905void pci_config_pm_runtime_get(struct pci_dev *pdev)
1906{
1907 struct device *dev = &pdev->dev;
1908 struct device *parent = dev->parent;
1909
1910 if (parent)
1911 pm_runtime_get_sync(parent);
1912 pm_runtime_get_noresume(dev);
1913 /*
1914 * pdev->current_state is set to PCI_D3cold during suspending,
1915 * so wait until suspending completes
1916 */
1917 pm_runtime_barrier(dev);
1918 /*
1919 * Only need to resume devices in D3cold, because config
1920 * registers are still accessible for devices suspended but
1921 * not in D3cold.
1922 */
1923 if (pdev->current_state == PCI_D3cold)
1924 pm_runtime_resume(dev);
1925}
1926
1927void pci_config_pm_runtime_put(struct pci_dev *pdev)
1928{
1929 struct device *dev = &pdev->dev;
1930 struct device *parent = dev->parent;
1931
1932 pm_runtime_put(dev);
1933 if (parent)
1934 pm_runtime_put_sync(parent);
1935}
1936
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001937/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001938 * pci_pm_init - Initialize PM functions of given PCI device
1939 * @dev: PCI device to handle.
1940 */
1941void pci_pm_init(struct pci_dev *dev)
1942{
1943 int pm;
1944 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001945
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001946 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08001947 pm_runtime_set_active(&dev->dev);
1948 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001949 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001950 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001951
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001952 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001953 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001954
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 /* find PCI PM capability in list */
1956 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001957 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001958 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001960 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001962 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1963 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1964 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001965 return;
David Brownell075c1772007-04-26 00:12:06 -07001966 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001968 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001969 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001970 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08001971 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001972
1973 dev->d1_support = false;
1974 dev->d2_support = false;
1975 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001976 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001977 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001978 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001979 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001980
1981 if (dev->d1_support || dev->d2_support)
1982 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001983 dev->d1_support ? " D1" : "",
1984 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001985 }
1986
1987 pmc &= PCI_PM_CAP_PME_MASK;
1988 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001989 dev_printk(KERN_DEBUG, &dev->dev,
1990 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001991 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1992 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1993 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1994 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1995 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001996 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001997 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001998 /*
1999 * Make device's PM flags reflect the wake-up capability, but
2000 * let the user space enable it to wake up the system as needed.
2001 */
2002 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002003 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002004 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002005 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006}
2007
Yinghai Lu34a48762012-02-11 00:18:41 -08002008static void pci_add_saved_cap(struct pci_dev *pci_dev,
2009 struct pci_cap_saved_state *new_cap)
2010{
2011 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2012}
2013
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002014/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002015 * pci_add_save_buffer - allocate buffer for saving given capability registers
2016 * @dev: the PCI device
2017 * @cap: the capability to allocate the buffer for
2018 * @size: requested size of the buffer
2019 */
2020static int pci_add_cap_save_buffer(
2021 struct pci_dev *dev, char cap, unsigned int size)
2022{
2023 int pos;
2024 struct pci_cap_saved_state *save_state;
2025
2026 pos = pci_find_capability(dev, cap);
2027 if (pos <= 0)
2028 return 0;
2029
2030 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2031 if (!save_state)
2032 return -ENOMEM;
2033
Alex Williamson24a4742f2011-05-10 10:02:11 -06002034 save_state->cap.cap_nr = cap;
2035 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002036 pci_add_saved_cap(dev, save_state);
2037
2038 return 0;
2039}
2040
2041/**
2042 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2043 * @dev: the PCI device
2044 */
2045void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2046{
2047 int error;
2048
Yu Zhao89858512009-02-16 02:55:47 +08002049 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2050 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002051 if (error)
2052 dev_err(&dev->dev,
2053 "unable to preallocate PCI Express save buffer\n");
2054
2055 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2056 if (error)
2057 dev_err(&dev->dev,
2058 "unable to preallocate PCI-X save buffer\n");
2059}
2060
Yinghai Luf7968412012-02-11 00:18:30 -08002061void pci_free_cap_save_buffers(struct pci_dev *dev)
2062{
2063 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002064 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002065
Sasha Levinb67bfe02013-02-27 17:06:00 -08002066 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002067 kfree(tmp);
2068}
2069
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002070/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002071 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002072 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002073 *
2074 * If @dev and its upstream bridge both support ARI, enable ARI in the
2075 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002076 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002077void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002078{
Yu Zhao58c3a722008-10-14 14:02:53 +08002079 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002080 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002081
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002082 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002083 return;
2084
Zhao, Yu81135872008-10-23 13:15:39 +08002085 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002086 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002087 return;
2088
Jiang Liu59875ae2012-07-24 17:20:06 +08002089 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002090 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2091 return;
2092
Yijing Wangb0cc6022013-01-15 11:12:16 +08002093 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2094 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2095 PCI_EXP_DEVCTL2_ARI);
2096 bridge->ari_enabled = 1;
2097 } else {
2098 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2099 PCI_EXP_DEVCTL2_ARI);
2100 bridge->ari_enabled = 0;
2101 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002102}
2103
Jesse Barnesb48d4422010-10-19 13:07:57 -07002104/**
Myron Stowec463b8c2012-06-01 15:16:37 -06002105 * pci_enable_ido - enable ID-based Ordering on a device
Jesse Barnesb48d4422010-10-19 13:07:57 -07002106 * @dev: the PCI device
2107 * @type: which types of IDO to enable
2108 *
2109 * Enable ID-based ordering on @dev. @type can contain the bits
2110 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2111 * which types of transactions are allowed to be re-ordered.
2112 */
2113void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2114{
Jiang Liu59875ae2012-07-24 17:20:06 +08002115 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002116
Jesse Barnesb48d4422010-10-19 13:07:57 -07002117 if (type & PCI_EXP_IDO_REQUEST)
2118 ctrl |= PCI_EXP_IDO_REQ_EN;
2119 if (type & PCI_EXP_IDO_COMPLETION)
2120 ctrl |= PCI_EXP_IDO_CMP_EN;
Jiang Liu59875ae2012-07-24 17:20:06 +08002121 if (ctrl)
2122 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002123}
2124EXPORT_SYMBOL(pci_enable_ido);
2125
2126/**
2127 * pci_disable_ido - disable ID-based ordering on a device
2128 * @dev: the PCI device
2129 * @type: which types of IDO to disable
2130 */
2131void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2132{
Jiang Liu59875ae2012-07-24 17:20:06 +08002133 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002134
Jesse Barnesb48d4422010-10-19 13:07:57 -07002135 if (type & PCI_EXP_IDO_REQUEST)
Jiang Liu59875ae2012-07-24 17:20:06 +08002136 ctrl |= PCI_EXP_IDO_REQ_EN;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002137 if (type & PCI_EXP_IDO_COMPLETION)
Jiang Liu59875ae2012-07-24 17:20:06 +08002138 ctrl |= PCI_EXP_IDO_CMP_EN;
2139 if (ctrl)
2140 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002141}
2142EXPORT_SYMBOL(pci_disable_ido);
2143
Jesse Barnes48a92a82011-01-10 12:46:36 -08002144/**
2145 * pci_enable_obff - enable optimized buffer flush/fill
2146 * @dev: PCI device
2147 * @type: type of signaling to use
2148 *
2149 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2150 * signaling if possible, falling back to message signaling only if
2151 * WAKE# isn't supported. @type should indicate whether the PCIe link
2152 * be brought out of L0s or L1 to send the message. It should be either
2153 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2154 *
2155 * If your device can benefit from receiving all messages, even at the
2156 * power cost of bringing the link back up from a low power state, use
2157 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2158 * preferred type).
2159 *
2160 * RETURNS:
2161 * Zero on success, appropriate error number on failure.
2162 */
2163int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2164{
Jesse Barnes48a92a82011-01-10 12:46:36 -08002165 u32 cap;
2166 u16 ctrl;
2167 int ret;
2168
Jiang Liu59875ae2012-07-24 17:20:06 +08002169 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002170 if (!(cap & PCI_EXP_OBFF_MASK))
2171 return -ENOTSUPP; /* no OBFF support at all */
2172
2173 /* Make sure the topology supports OBFF as well */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002174 if (dev->bus->self) {
Jesse Barnes48a92a82011-01-10 12:46:36 -08002175 ret = pci_enable_obff(dev->bus->self, type);
2176 if (ret)
2177 return ret;
2178 }
2179
Jiang Liu59875ae2012-07-24 17:20:06 +08002180 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002181 if (cap & PCI_EXP_OBFF_WAKE)
2182 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2183 else {
2184 switch (type) {
2185 case PCI_EXP_OBFF_SIGNAL_L0:
2186 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2187 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2188 break;
2189 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2190 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2191 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2192 break;
2193 default:
2194 WARN(1, "bad OBFF signal type\n");
2195 return -ENOTSUPP;
2196 }
2197 }
Jiang Liu59875ae2012-07-24 17:20:06 +08002198 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002199
2200 return 0;
2201}
2202EXPORT_SYMBOL(pci_enable_obff);
2203
2204/**
2205 * pci_disable_obff - disable optimized buffer flush/fill
2206 * @dev: PCI device
2207 *
2208 * Disable OBFF on @dev.
2209 */
2210void pci_disable_obff(struct pci_dev *dev)
2211{
Jiang Liu59875ae2012-07-24 17:20:06 +08002212 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_OBFF_WAKE_EN);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002213}
2214EXPORT_SYMBOL(pci_disable_obff);
2215
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002216/**
2217 * pci_ltr_supported - check whether a device supports LTR
2218 * @dev: PCI device
2219 *
2220 * RETURNS:
2221 * True if @dev supports latency tolerance reporting, false otherwise.
2222 */
Myron Stowec32823f2012-06-01 15:16:25 -06002223static bool pci_ltr_supported(struct pci_dev *dev)
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002224{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002225 u32 cap;
2226
Jiang Liu59875ae2012-07-24 17:20:06 +08002227 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002228
2229 return cap & PCI_EXP_DEVCAP2_LTR;
2230}
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002231
2232/**
2233 * pci_enable_ltr - enable latency tolerance reporting
2234 * @dev: PCI device
2235 *
2236 * Enable LTR on @dev if possible, which means enabling it first on
2237 * upstream ports.
2238 *
2239 * RETURNS:
2240 * Zero on success, errno on failure.
2241 */
2242int pci_enable_ltr(struct pci_dev *dev)
2243{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002244 int ret;
2245
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002246 /* Only primary function can enable/disable LTR */
2247 if (PCI_FUNC(dev->devfn) != 0)
2248 return -EINVAL;
2249
Jiang Liu59875ae2012-07-24 17:20:06 +08002250 if (!pci_ltr_supported(dev))
2251 return -ENOTSUPP;
2252
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002253 /* Enable upstream ports first */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002254 if (dev->bus->self) {
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002255 ret = pci_enable_ltr(dev->bus->self);
2256 if (ret)
2257 return ret;
2258 }
2259
Jiang Liu59875ae2012-07-24 17:20:06 +08002260 return pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002261}
2262EXPORT_SYMBOL(pci_enable_ltr);
2263
2264/**
2265 * pci_disable_ltr - disable latency tolerance reporting
2266 * @dev: PCI device
2267 */
2268void pci_disable_ltr(struct pci_dev *dev)
2269{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002270 /* Only primary function can enable/disable LTR */
2271 if (PCI_FUNC(dev->devfn) != 0)
2272 return;
2273
Jiang Liu59875ae2012-07-24 17:20:06 +08002274 if (!pci_ltr_supported(dev))
2275 return;
2276
2277 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002278}
2279EXPORT_SYMBOL(pci_disable_ltr);
2280
2281static int __pci_ltr_scale(int *val)
2282{
2283 int scale = 0;
2284
2285 while (*val > 1023) {
2286 *val = (*val + 31) / 32;
2287 scale++;
2288 }
2289 return scale;
2290}
2291
2292/**
2293 * pci_set_ltr - set LTR latency values
2294 * @dev: PCI device
2295 * @snoop_lat_ns: snoop latency in nanoseconds
2296 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2297 *
2298 * Figure out the scale and set the LTR values accordingly.
2299 */
2300int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2301{
2302 int pos, ret, snoop_scale, nosnoop_scale;
2303 u16 val;
2304
2305 if (!pci_ltr_supported(dev))
2306 return -ENOTSUPP;
2307
2308 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2309 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2310
2311 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2312 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2313 return -EINVAL;
2314
2315 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2316 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2317 return -EINVAL;
2318
2319 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2320 if (!pos)
2321 return -ENOTSUPP;
2322
2323 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2324 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2325 if (ret != 4)
2326 return -EIO;
2327
2328 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2329 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2330 if (ret != 4)
2331 return -EIO;
2332
2333 return 0;
2334}
2335EXPORT_SYMBOL(pci_set_ltr);
2336
Chris Wright5d990b62009-12-04 12:15:21 -08002337static int pci_acs_enable;
2338
2339/**
2340 * pci_request_acs - ask for ACS to be enabled if supported
2341 */
2342void pci_request_acs(void)
2343{
2344 pci_acs_enable = 1;
2345}
2346
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002347/**
Allen Kayae21ee62009-10-07 10:27:17 -07002348 * pci_enable_acs - enable ACS if hardware support it
2349 * @dev: the PCI device
2350 */
2351void pci_enable_acs(struct pci_dev *dev)
2352{
2353 int pos;
2354 u16 cap;
2355 u16 ctrl;
2356
Chris Wright5d990b62009-12-04 12:15:21 -08002357 if (!pci_acs_enable)
2358 return;
2359
Allen Kayae21ee62009-10-07 10:27:17 -07002360 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2361 if (!pos)
2362 return;
2363
2364 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2365 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2366
2367 /* Source Validation */
2368 ctrl |= (cap & PCI_ACS_SV);
2369
2370 /* P2P Request Redirect */
2371 ctrl |= (cap & PCI_ACS_RR);
2372
2373 /* P2P Completion Redirect */
2374 ctrl |= (cap & PCI_ACS_CR);
2375
2376 /* Upstream Forwarding */
2377 ctrl |= (cap & PCI_ACS_UF);
2378
2379 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2380}
2381
2382/**
Alex Williamsonad805752012-06-11 05:27:07 +00002383 * pci_acs_enabled - test ACS against required flags for a given device
2384 * @pdev: device to test
2385 * @acs_flags: required PCI ACS flags
2386 *
2387 * Return true if the device supports the provided flags. Automatically
2388 * filters out flags that are not implemented on multifunction devices.
2389 */
2390bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2391{
2392 int pos, ret;
2393 u16 ctrl;
2394
2395 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2396 if (ret >= 0)
2397 return ret > 0;
2398
2399 if (!pci_is_pcie(pdev))
2400 return false;
2401
2402 /* Filter out flags not applicable to multifunction */
2403 if (pdev->multifunction)
2404 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2405 PCI_ACS_EC | PCI_ACS_DT);
2406
Yijing Wang62f87c02012-07-24 17:20:03 +08002407 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM ||
2408 pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
Alex Williamsonad805752012-06-11 05:27:07 +00002409 pdev->multifunction) {
2410 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2411 if (!pos)
2412 return false;
2413
2414 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2415 if ((ctrl & acs_flags) != acs_flags)
2416 return false;
2417 }
2418
2419 return true;
2420}
2421
2422/**
2423 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2424 * @start: starting downstream device
2425 * @end: ending upstream device or NULL to search to the root bus
2426 * @acs_flags: required flags
2427 *
2428 * Walk up a device tree from start to end testing PCI ACS support. If
2429 * any step along the way does not support the required flags, return false.
2430 */
2431bool pci_acs_path_enabled(struct pci_dev *start,
2432 struct pci_dev *end, u16 acs_flags)
2433{
2434 struct pci_dev *pdev, *parent = start;
2435
2436 do {
2437 pdev = parent;
2438
2439 if (!pci_acs_enabled(pdev, acs_flags))
2440 return false;
2441
2442 if (pci_is_root_bus(pdev->bus))
2443 return (end == NULL);
2444
2445 parent = pdev->bus->self;
2446 } while (pdev != end);
2447
2448 return true;
2449}
2450
2451/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002452 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2453 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002454 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002455 *
2456 * Perform INTx swizzling for a device behind one level of bridge. This is
2457 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002458 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2459 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2460 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002461 */
John Crispin3df425f2012-04-12 17:33:07 +02002462u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002463{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002464 int slot;
2465
2466 if (pci_ari_enabled(dev->bus))
2467 slot = 0;
2468 else
2469 slot = PCI_SLOT(dev->devfn);
2470
2471 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002472}
2473
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474int
2475pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2476{
2477 u8 pin;
2478
Kristen Accardi514d2072005-11-02 16:24:39 -08002479 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 if (!pin)
2481 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002482
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002483 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002484 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 dev = dev->bus->self;
2486 }
2487 *bridge = dev;
2488 return pin;
2489}
2490
2491/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002492 * pci_common_swizzle - swizzle INTx all the way to root bridge
2493 * @dev: the PCI device
2494 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2495 *
2496 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2497 * bridges all the way up to a PCI root bus.
2498 */
2499u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2500{
2501 u8 pin = *pinp;
2502
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002503 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002504 pin = pci_swizzle_interrupt_pin(dev, pin);
2505 dev = dev->bus->self;
2506 }
2507 *pinp = pin;
2508 return PCI_SLOT(dev->devfn);
2509}
2510
2511/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 * pci_release_region - Release a PCI bar
2513 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2514 * @bar: BAR to release
2515 *
2516 * Releases the PCI I/O and memory resources previously reserved by a
2517 * successful call to pci_request_region. Call this function only
2518 * after all use of the PCI regions has ceased.
2519 */
2520void pci_release_region(struct pci_dev *pdev, int bar)
2521{
Tejun Heo9ac78492007-01-20 16:00:26 +09002522 struct pci_devres *dr;
2523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 if (pci_resource_len(pdev, bar) == 0)
2525 return;
2526 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2527 release_region(pci_resource_start(pdev, bar),
2528 pci_resource_len(pdev, bar));
2529 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2530 release_mem_region(pci_resource_start(pdev, bar),
2531 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002532
2533 dr = find_pci_dr(pdev);
2534 if (dr)
2535 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536}
2537
2538/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002539 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 * @pdev: PCI device whose resources are to be reserved
2541 * @bar: BAR to be reserved
2542 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002543 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 *
2545 * Mark the PCI region associated with PCI device @pdev BR @bar as
2546 * being reserved by owner @res_name. Do not access any
2547 * address inside the PCI regions unless this call returns
2548 * successfully.
2549 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002550 * If @exclusive is set, then the region is marked so that userspace
2551 * is explicitly not allowed to map the resource via /dev/mem or
2552 * sysfs MMIO access.
2553 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 * Returns 0 on success, or %EBUSY on error. A warning
2555 * message is also printed on failure.
2556 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002557static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2558 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559{
Tejun Heo9ac78492007-01-20 16:00:26 +09002560 struct pci_devres *dr;
2561
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 if (pci_resource_len(pdev, bar) == 0)
2563 return 0;
2564
2565 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2566 if (!request_region(pci_resource_start(pdev, bar),
2567 pci_resource_len(pdev, bar), res_name))
2568 goto err_out;
2569 }
2570 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002571 if (!__request_mem_region(pci_resource_start(pdev, bar),
2572 pci_resource_len(pdev, bar), res_name,
2573 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 goto err_out;
2575 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002576
2577 dr = find_pci_dr(pdev);
2578 if (dr)
2579 dr->region_mask |= 1 << bar;
2580
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581 return 0;
2582
2583err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002584 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002585 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586 return -EBUSY;
2587}
2588
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002589/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002590 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002591 * @pdev: PCI device whose resources are to be reserved
2592 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002593 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002594 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002595 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002596 * being reserved by owner @res_name. Do not access any
2597 * address inside the PCI regions unless this call returns
2598 * successfully.
2599 *
2600 * Returns 0 on success, or %EBUSY on error. A warning
2601 * message is also printed on failure.
2602 */
2603int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2604{
2605 return __pci_request_region(pdev, bar, res_name, 0);
2606}
2607
2608/**
2609 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2610 * @pdev: PCI device whose resources are to be reserved
2611 * @bar: BAR to be reserved
2612 * @res_name: Name to be associated with resource.
2613 *
2614 * Mark the PCI region associated with PCI device @pdev BR @bar as
2615 * being reserved by owner @res_name. Do not access any
2616 * address inside the PCI regions unless this call returns
2617 * successfully.
2618 *
2619 * Returns 0 on success, or %EBUSY on error. A warning
2620 * message is also printed on failure.
2621 *
2622 * The key difference that _exclusive makes it that userspace is
2623 * explicitly not allowed to map the resource via /dev/mem or
2624 * sysfs.
2625 */
2626int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2627{
2628 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2629}
2630/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002631 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2632 * @pdev: PCI device whose resources were previously reserved
2633 * @bars: Bitmask of BARs to be released
2634 *
2635 * Release selected PCI I/O and memory resources previously reserved.
2636 * Call this function only after all use of the PCI regions has ceased.
2637 */
2638void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2639{
2640 int i;
2641
2642 for (i = 0; i < 6; i++)
2643 if (bars & (1 << i))
2644 pci_release_region(pdev, i);
2645}
2646
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06002647static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Arjan van de Vene8de1482008-10-22 19:55:31 -07002648 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002649{
2650 int i;
2651
2652 for (i = 0; i < 6; i++)
2653 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002654 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002655 goto err_out;
2656 return 0;
2657
2658err_out:
2659 while(--i >= 0)
2660 if (bars & (1 << i))
2661 pci_release_region(pdev, i);
2662
2663 return -EBUSY;
2664}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665
Arjan van de Vene8de1482008-10-22 19:55:31 -07002666
2667/**
2668 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2669 * @pdev: PCI device whose resources are to be reserved
2670 * @bars: Bitmask of BARs to be requested
2671 * @res_name: Name to be associated with resource
2672 */
2673int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2674 const char *res_name)
2675{
2676 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2677}
2678
2679int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2680 int bars, const char *res_name)
2681{
2682 return __pci_request_selected_regions(pdev, bars, res_name,
2683 IORESOURCE_EXCLUSIVE);
2684}
2685
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686/**
2687 * pci_release_regions - Release reserved PCI I/O and memory resources
2688 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2689 *
2690 * Releases all PCI I/O and memory resources previously reserved by a
2691 * successful call to pci_request_regions. Call this function only
2692 * after all use of the PCI regions has ceased.
2693 */
2694
2695void pci_release_regions(struct pci_dev *pdev)
2696{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002697 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698}
2699
2700/**
2701 * pci_request_regions - Reserved PCI I/O and memory resources
2702 * @pdev: PCI device whose resources are to be reserved
2703 * @res_name: Name to be associated with resource.
2704 *
2705 * Mark all PCI regions associated with PCI device @pdev as
2706 * being reserved by owner @res_name. Do not access any
2707 * address inside the PCI regions unless this call returns
2708 * successfully.
2709 *
2710 * Returns 0 on success, or %EBUSY on error. A warning
2711 * message is also printed on failure.
2712 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002713int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002715 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716}
2717
2718/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002719 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2720 * @pdev: PCI device whose resources are to be reserved
2721 * @res_name: Name to be associated with resource.
2722 *
2723 * Mark all PCI regions associated with PCI device @pdev as
2724 * being reserved by owner @res_name. Do not access any
2725 * address inside the PCI regions unless this call returns
2726 * successfully.
2727 *
2728 * pci_request_regions_exclusive() will mark the region so that
2729 * /dev/mem and the sysfs MMIO access will not be allowed.
2730 *
2731 * Returns 0 on success, or %EBUSY on error. A warning
2732 * message is also printed on failure.
2733 */
2734int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2735{
2736 return pci_request_selected_regions_exclusive(pdev,
2737 ((1 << 6) - 1), res_name);
2738}
2739
Ben Hutchings6a479072008-12-23 03:08:29 +00002740static void __pci_set_master(struct pci_dev *dev, bool enable)
2741{
2742 u16 old_cmd, cmd;
2743
2744 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2745 if (enable)
2746 cmd = old_cmd | PCI_COMMAND_MASTER;
2747 else
2748 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2749 if (cmd != old_cmd) {
2750 dev_dbg(&dev->dev, "%s bus mastering\n",
2751 enable ? "enabling" : "disabling");
2752 pci_write_config_word(dev, PCI_COMMAND, cmd);
2753 }
2754 dev->is_busmaster = enable;
2755}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002756
2757/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002758 * pcibios_setup - process "pci=" kernel boot arguments
2759 * @str: string used to pass in "pci=" kernel boot arguments
2760 *
2761 * Process kernel boot arguments. This is the default implementation.
2762 * Architecture specific implementations can override this as necessary.
2763 */
2764char * __weak __init pcibios_setup(char *str)
2765{
2766 return str;
2767}
2768
2769/**
Myron Stowe96c55902011-10-28 15:48:38 -06002770 * pcibios_set_master - enable PCI bus-mastering for device dev
2771 * @dev: the PCI device to enable
2772 *
2773 * Enables PCI bus-mastering for the device. This is the default
2774 * implementation. Architecture specific implementations can override
2775 * this if necessary.
2776 */
2777void __weak pcibios_set_master(struct pci_dev *dev)
2778{
2779 u8 lat;
2780
Myron Stowef6766782011-10-28 15:49:20 -06002781 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2782 if (pci_is_pcie(dev))
2783 return;
2784
Myron Stowe96c55902011-10-28 15:48:38 -06002785 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2786 if (lat < 16)
2787 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2788 else if (lat > pcibios_max_latency)
2789 lat = pcibios_max_latency;
2790 else
2791 return;
2792 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2793 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2794}
2795
2796/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 * pci_set_master - enables bus-mastering for device dev
2798 * @dev: the PCI device to enable
2799 *
2800 * Enables bus-mastering on the device and calls pcibios_set_master()
2801 * to do the needed arch specific settings.
2802 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002803void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804{
Ben Hutchings6a479072008-12-23 03:08:29 +00002805 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806 pcibios_set_master(dev);
2807}
2808
Ben Hutchings6a479072008-12-23 03:08:29 +00002809/**
2810 * pci_clear_master - disables bus-mastering for device dev
2811 * @dev: the PCI device to disable
2812 */
2813void pci_clear_master(struct pci_dev *dev)
2814{
2815 __pci_set_master(dev, false);
2816}
2817
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002819 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2820 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002822 * Helper function for pci_set_mwi.
2823 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2825 *
2826 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2827 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002828int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829{
2830 u8 cacheline_size;
2831
2832 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002833 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834
2835 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2836 equal to or multiple of the right value. */
2837 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2838 if (cacheline_size >= pci_cache_line_size &&
2839 (cacheline_size % pci_cache_line_size) == 0)
2840 return 0;
2841
2842 /* Write the correct value. */
2843 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2844 /* Read it back. */
2845 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2846 if (cacheline_size == pci_cache_line_size)
2847 return 0;
2848
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002849 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2850 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851
2852 return -EINVAL;
2853}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002854EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2855
2856#ifdef PCI_DISABLE_MWI
2857int pci_set_mwi(struct pci_dev *dev)
2858{
2859 return 0;
2860}
2861
2862int pci_try_set_mwi(struct pci_dev *dev)
2863{
2864 return 0;
2865}
2866
2867void pci_clear_mwi(struct pci_dev *dev)
2868{
2869}
2870
2871#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872
2873/**
2874 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2875 * @dev: the PCI device for which MWI is enabled
2876 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002877 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878 *
2879 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2880 */
2881int
2882pci_set_mwi(struct pci_dev *dev)
2883{
2884 int rc;
2885 u16 cmd;
2886
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002887 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 if (rc)
2889 return rc;
2890
2891 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2892 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002893 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894 cmd |= PCI_COMMAND_INVALIDATE;
2895 pci_write_config_word(dev, PCI_COMMAND, cmd);
2896 }
2897
2898 return 0;
2899}
2900
2901/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002902 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2903 * @dev: the PCI device for which MWI is enabled
2904 *
2905 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2906 * Callers are not required to check the return value.
2907 *
2908 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2909 */
2910int pci_try_set_mwi(struct pci_dev *dev)
2911{
2912 int rc = pci_set_mwi(dev);
2913 return rc;
2914}
2915
2916/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2918 * @dev: the PCI device to disable
2919 *
2920 * Disables PCI Memory-Write-Invalidate transaction on the device
2921 */
2922void
2923pci_clear_mwi(struct pci_dev *dev)
2924{
2925 u16 cmd;
2926
2927 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2928 if (cmd & PCI_COMMAND_INVALIDATE) {
2929 cmd &= ~PCI_COMMAND_INVALIDATE;
2930 pci_write_config_word(dev, PCI_COMMAND, cmd);
2931 }
2932}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002933#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934
Brett M Russa04ce0f2005-08-15 15:23:41 -04002935/**
2936 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002937 * @pdev: the PCI device to operate on
2938 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002939 *
2940 * Enables/disables PCI INTx for device dev
2941 */
2942void
2943pci_intx(struct pci_dev *pdev, int enable)
2944{
2945 u16 pci_command, new;
2946
2947 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2948
2949 if (enable) {
2950 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2951 } else {
2952 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2953 }
2954
2955 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002956 struct pci_devres *dr;
2957
Brett M Russ2fd9d742005-09-09 10:02:22 -07002958 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002959
2960 dr = find_pci_dr(pdev);
2961 if (dr && !dr->restore_intx) {
2962 dr->restore_intx = 1;
2963 dr->orig_intx = !enable;
2964 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002965 }
2966}
2967
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002968/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002969 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002970 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002971 *
2972 * Check if the device dev support INTx masking via the config space
2973 * command word.
2974 */
2975bool pci_intx_mask_supported(struct pci_dev *dev)
2976{
2977 bool mask_supported = false;
2978 u16 orig, new;
2979
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002980 if (dev->broken_intx_masking)
2981 return false;
2982
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002983 pci_cfg_access_lock(dev);
2984
2985 pci_read_config_word(dev, PCI_COMMAND, &orig);
2986 pci_write_config_word(dev, PCI_COMMAND,
2987 orig ^ PCI_COMMAND_INTX_DISABLE);
2988 pci_read_config_word(dev, PCI_COMMAND, &new);
2989
2990 /*
2991 * There's no way to protect against hardware bugs or detect them
2992 * reliably, but as long as we know what the value should be, let's
2993 * go ahead and check it.
2994 */
2995 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2996 dev_err(&dev->dev, "Command register changed from "
2997 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2998 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2999 mask_supported = true;
3000 pci_write_config_word(dev, PCI_COMMAND, orig);
3001 }
3002
3003 pci_cfg_access_unlock(dev);
3004 return mask_supported;
3005}
3006EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3007
3008static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3009{
3010 struct pci_bus *bus = dev->bus;
3011 bool mask_updated = true;
3012 u32 cmd_status_dword;
3013 u16 origcmd, newcmd;
3014 unsigned long flags;
3015 bool irq_pending;
3016
3017 /*
3018 * We do a single dword read to retrieve both command and status.
3019 * Document assumptions that make this possible.
3020 */
3021 BUILD_BUG_ON(PCI_COMMAND % 4);
3022 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3023
3024 raw_spin_lock_irqsave(&pci_lock, flags);
3025
3026 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3027
3028 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3029
3030 /*
3031 * Check interrupt status register to see whether our device
3032 * triggered the interrupt (when masking) or the next IRQ is
3033 * already pending (when unmasking).
3034 */
3035 if (mask != irq_pending) {
3036 mask_updated = false;
3037 goto done;
3038 }
3039
3040 origcmd = cmd_status_dword;
3041 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3042 if (mask)
3043 newcmd |= PCI_COMMAND_INTX_DISABLE;
3044 if (newcmd != origcmd)
3045 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3046
3047done:
3048 raw_spin_unlock_irqrestore(&pci_lock, flags);
3049
3050 return mask_updated;
3051}
3052
3053/**
3054 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003055 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003056 *
3057 * Check if the device dev has its INTx line asserted, mask it and
3058 * return true in that case. False is returned if not interrupt was
3059 * pending.
3060 */
3061bool pci_check_and_mask_intx(struct pci_dev *dev)
3062{
3063 return pci_check_and_set_intx_mask(dev, true);
3064}
3065EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3066
3067/**
3068 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003069 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003070 *
3071 * Check if the device dev has its INTx line asserted, unmask it if not
3072 * and return true. False is returned and the mask remains active if
3073 * there was still an interrupt pending.
3074 */
3075bool pci_check_and_unmask_intx(struct pci_dev *dev)
3076{
3077 return pci_check_and_set_intx_mask(dev, false);
3078}
3079EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3080
3081/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003082 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003083 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003084 *
3085 * If you want to use msi see pci_enable_msi and friends.
3086 * This is a lower level primitive that allows us to disable
3087 * msi operation at the device level.
3088 */
3089void pci_msi_off(struct pci_dev *dev)
3090{
3091 int pos;
3092 u16 control;
3093
3094 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3095 if (pos) {
3096 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3097 control &= ~PCI_MSI_FLAGS_ENABLE;
3098 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3099 }
3100 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3101 if (pos) {
3102 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3103 control &= ~PCI_MSIX_FLAGS_ENABLE;
3104 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3105 }
3106}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003107EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003108
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003109int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3110{
3111 return dma_set_max_seg_size(&dev->dev, size);
3112}
3113EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003114
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003115int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3116{
3117 return dma_set_seg_boundary(&dev->dev, mask);
3118}
3119EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003120
Yu Zhao8c1c6992009-06-13 15:52:13 +08003121static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003122{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003123 int i;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003124 u32 cap;
Jiang Liu59875ae2012-07-24 17:20:06 +08003125 u16 status;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003126
Jiang Liu59875ae2012-07-24 17:20:06 +08003127 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003128 if (!(cap & PCI_EXP_DEVCAP_FLR))
3129 return -ENOTTY;
3130
Sheng Yangd91cdc72008-11-11 17:17:47 +08003131 if (probe)
3132 return 0;
3133
Sheng Yang8dd7f802008-10-21 17:38:25 +08003134 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003135 for (i = 0; i < 4; i++) {
3136 if (i)
3137 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003138
Jiang Liu59875ae2012-07-24 17:20:06 +08003139 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003140 if (!(status & PCI_EXP_DEVSTA_TRPND))
3141 goto clear;
3142 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003143
Yu Zhao8c1c6992009-06-13 15:52:13 +08003144 dev_err(&dev->dev, "transaction is not cleared; "
3145 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003146
Yu Zhao8c1c6992009-06-13 15:52:13 +08003147clear:
Jiang Liu59875ae2012-07-24 17:20:06 +08003148 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003149
Yu Zhao8c1c6992009-06-13 15:52:13 +08003150 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003151
Sheng Yang8dd7f802008-10-21 17:38:25 +08003152 return 0;
3153}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003154
Yu Zhao8c1c6992009-06-13 15:52:13 +08003155static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003156{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003157 int i;
3158 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003159 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003160 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003161
Yu Zhao8c1c6992009-06-13 15:52:13 +08003162 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3163 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003164 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003165
3166 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003167 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3168 return -ENOTTY;
3169
3170 if (probe)
3171 return 0;
3172
Sheng Yang1ca88792008-11-11 17:17:48 +08003173 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003174 for (i = 0; i < 4; i++) {
3175 if (i)
3176 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003177
Yu Zhao8c1c6992009-06-13 15:52:13 +08003178 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3179 if (!(status & PCI_AF_STATUS_TP))
3180 goto clear;
3181 }
3182
3183 dev_err(&dev->dev, "transaction is not cleared; "
3184 "proceeding with reset anyway\n");
3185
3186clear:
3187 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003188 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003189
Sheng Yang1ca88792008-11-11 17:17:48 +08003190 return 0;
3191}
3192
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003193/**
3194 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3195 * @dev: Device to reset.
3196 * @probe: If set, only check if the device can be reset this way.
3197 *
3198 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3199 * unset, it will be reinitialized internally when going from PCI_D3hot to
3200 * PCI_D0. If that's the case and the device is not in a low-power state
3201 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3202 *
3203 * NOTE: This causes the caller to sleep for twice the device power transition
3204 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3205 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3206 * Moreover, only devices in D0 can be reset by this function.
3207 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003208static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003209{
Yu Zhaof85876b2009-06-13 15:52:14 +08003210 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003211
Yu Zhaof85876b2009-06-13 15:52:14 +08003212 if (!dev->pm_cap)
3213 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003214
Yu Zhaof85876b2009-06-13 15:52:14 +08003215 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3216 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3217 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003218
Yu Zhaof85876b2009-06-13 15:52:14 +08003219 if (probe)
3220 return 0;
3221
3222 if (dev->current_state != PCI_D0)
3223 return -EINVAL;
3224
3225 csr &= ~PCI_PM_CTRL_STATE_MASK;
3226 csr |= PCI_D3hot;
3227 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003228 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003229
3230 csr &= ~PCI_PM_CTRL_STATE_MASK;
3231 csr |= PCI_D0;
3232 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003233 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003234
3235 return 0;
3236}
3237
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003238static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3239{
3240 u16 ctrl;
3241 struct pci_dev *pdev;
3242
Yu Zhao654b75e2009-06-26 14:04:46 +08003243 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003244 return -ENOTTY;
3245
3246 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3247 if (pdev != dev)
3248 return -ENOTTY;
3249
3250 if (probe)
3251 return 0;
3252
3253 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3254 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3255 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3256 msleep(100);
3257
3258 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3259 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3260 msleep(100);
3261
3262 return 0;
3263}
3264
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003265static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003266{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003267 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003268
Yu Zhao8c1c6992009-06-13 15:52:13 +08003269 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003270
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003271 rc = pci_dev_specific_reset(dev, probe);
3272 if (rc != -ENOTTY)
3273 goto done;
3274
Yu Zhao8c1c6992009-06-13 15:52:13 +08003275 rc = pcie_flr(dev, probe);
3276 if (rc != -ENOTTY)
3277 goto done;
3278
3279 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003280 if (rc != -ENOTTY)
3281 goto done;
3282
3283 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003284 if (rc != -ENOTTY)
3285 goto done;
3286
3287 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003288done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003289 return rc;
3290}
3291
3292static int pci_dev_reset(struct pci_dev *dev, int probe)
3293{
3294 int rc;
3295
3296 if (!probe) {
3297 pci_cfg_access_lock(dev);
3298 /* block PM suspend, driver probe, etc. */
3299 device_lock(&dev->dev);
3300 }
3301
3302 rc = __pci_dev_reset(dev, probe);
3303
Yu Zhao8c1c6992009-06-13 15:52:13 +08003304 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003305 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003306 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003307 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003308 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003309}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003310/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003311 * __pci_reset_function - reset a PCI device function
3312 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003313 *
3314 * Some devices allow an individual function to be reset without affecting
3315 * other functions in the same device. The PCI device must be responsive
3316 * to PCI config space in order to use this function.
3317 *
3318 * The device function is presumed to be unused when this function is called.
3319 * Resetting the device will make the contents of PCI configuration space
3320 * random, so any caller of this must be prepared to reinitialise the
3321 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3322 * etc.
3323 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003324 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003325 * device doesn't support resetting a single function.
3326 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003327int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003328{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003329 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003330}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003331EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003332
3333/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003334 * __pci_reset_function_locked - reset a PCI device function while holding
3335 * the @dev mutex lock.
3336 * @dev: PCI device to reset
3337 *
3338 * Some devices allow an individual function to be reset without affecting
3339 * other functions in the same device. The PCI device must be responsive
3340 * to PCI config space in order to use this function.
3341 *
3342 * The device function is presumed to be unused and the caller is holding
3343 * the device mutex lock when this function is called.
3344 * Resetting the device will make the contents of PCI configuration space
3345 * random, so any caller of this must be prepared to reinitialise the
3346 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3347 * etc.
3348 *
3349 * Returns 0 if the device function was successfully reset or negative if the
3350 * device doesn't support resetting a single function.
3351 */
3352int __pci_reset_function_locked(struct pci_dev *dev)
3353{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003354 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003355}
3356EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3357
3358/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003359 * pci_probe_reset_function - check whether the device can be safely reset
3360 * @dev: PCI device to reset
3361 *
3362 * Some devices allow an individual function to be reset without affecting
3363 * other functions in the same device. The PCI device must be responsive
3364 * to PCI config space in order to use this function.
3365 *
3366 * Returns 0 if the device function can be reset or negative if the
3367 * device doesn't support resetting a single function.
3368 */
3369int pci_probe_reset_function(struct pci_dev *dev)
3370{
3371 return pci_dev_reset(dev, 1);
3372}
3373
3374/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003375 * pci_reset_function - quiesce and reset a PCI device function
3376 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003377 *
3378 * Some devices allow an individual function to be reset without affecting
3379 * other functions in the same device. The PCI device must be responsive
3380 * to PCI config space in order to use this function.
3381 *
3382 * This function does not just reset the PCI portion of a device, but
3383 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003384 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003385 * over the reset.
3386 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003387 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003388 * device doesn't support resetting a single function.
3389 */
3390int pci_reset_function(struct pci_dev *dev)
3391{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003392 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003393
Yu Zhao8c1c6992009-06-13 15:52:13 +08003394 rc = pci_dev_reset(dev, 1);
3395 if (rc)
3396 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003397
Sheng Yang8dd7f802008-10-21 17:38:25 +08003398 pci_save_state(dev);
3399
Yu Zhao8c1c6992009-06-13 15:52:13 +08003400 /*
3401 * both INTx and MSI are disabled after the Interrupt Disable bit
3402 * is set and the Bus Master bit is cleared.
3403 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003404 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3405
Yu Zhao8c1c6992009-06-13 15:52:13 +08003406 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003407
3408 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003409
Yu Zhao8c1c6992009-06-13 15:52:13 +08003410 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003411}
3412EXPORT_SYMBOL_GPL(pci_reset_function);
3413
3414/**
Peter Orubad556ad42007-05-15 13:59:13 +02003415 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3416 * @dev: PCI device to query
3417 *
3418 * Returns mmrbc: maximum designed memory read count in bytes
3419 * or appropriate error value.
3420 */
3421int pcix_get_max_mmrbc(struct pci_dev *dev)
3422{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003423 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003424 u32 stat;
3425
3426 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3427 if (!cap)
3428 return -EINVAL;
3429
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003430 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003431 return -EINVAL;
3432
Dean Nelson25daeb52010-03-09 22:26:40 -05003433 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003434}
3435EXPORT_SYMBOL(pcix_get_max_mmrbc);
3436
3437/**
3438 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3439 * @dev: PCI device to query
3440 *
3441 * Returns mmrbc: maximum memory read count in bytes
3442 * or appropriate error value.
3443 */
3444int pcix_get_mmrbc(struct pci_dev *dev)
3445{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003446 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003447 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003448
3449 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3450 if (!cap)
3451 return -EINVAL;
3452
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003453 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3454 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003455
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003456 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003457}
3458EXPORT_SYMBOL(pcix_get_mmrbc);
3459
3460/**
3461 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3462 * @dev: PCI device to query
3463 * @mmrbc: maximum memory read count in bytes
3464 * valid values are 512, 1024, 2048, 4096
3465 *
3466 * If possible sets maximum memory read byte count, some bridges have erratas
3467 * that prevent this.
3468 */
3469int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3470{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003471 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003472 u32 stat, v, o;
3473 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003474
vignesh babu229f5af2007-08-13 18:23:14 +05303475 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003476 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003477
3478 v = ffs(mmrbc) - 10;
3479
3480 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3481 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003482 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003483
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003484 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3485 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003486
3487 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3488 return -E2BIG;
3489
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003490 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3491 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003492
3493 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3494 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003495 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003496 return -EIO;
3497
3498 cmd &= ~PCI_X_CMD_MAX_READ;
3499 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003500 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3501 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003502 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003503 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003504}
3505EXPORT_SYMBOL(pcix_set_mmrbc);
3506
3507/**
3508 * pcie_get_readrq - get PCI Express read request size
3509 * @dev: PCI device to query
3510 *
3511 * Returns maximum memory read request in bytes
3512 * or appropriate error value.
3513 */
3514int pcie_get_readrq(struct pci_dev *dev)
3515{
Peter Orubad556ad42007-05-15 13:59:13 +02003516 u16 ctl;
3517
Jiang Liu59875ae2012-07-24 17:20:06 +08003518 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003519
Jiang Liu59875ae2012-07-24 17:20:06 +08003520 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003521}
3522EXPORT_SYMBOL(pcie_get_readrq);
3523
3524/**
3525 * pcie_set_readrq - set PCI Express maximum memory read request
3526 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003527 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003528 * valid values are 128, 256, 512, 1024, 2048, 4096
3529 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003530 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003531 */
3532int pcie_set_readrq(struct pci_dev *dev, int rq)
3533{
Jiang Liu59875ae2012-07-24 17:20:06 +08003534 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02003535
vignesh babu229f5af2007-08-13 18:23:14 +05303536 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08003537 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003538
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003539 /*
3540 * If using the "performance" PCIe config, we clamp the
3541 * read rq size to the max packet size to prevent the
3542 * host bridge generating requests larger than we can
3543 * cope with
3544 */
3545 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3546 int mps = pcie_get_mps(dev);
3547
3548 if (mps < 0)
3549 return mps;
3550 if (mps < rq)
3551 rq = mps;
3552 }
3553
3554 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003555
Jiang Liu59875ae2012-07-24 17:20:06 +08003556 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3557 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02003558}
3559EXPORT_SYMBOL(pcie_set_readrq);
3560
3561/**
Jon Masonb03e7492011-07-20 15:20:54 -05003562 * pcie_get_mps - get PCI Express maximum payload size
3563 * @dev: PCI device to query
3564 *
3565 * Returns maximum payload size in bytes
3566 * or appropriate error value.
3567 */
3568int pcie_get_mps(struct pci_dev *dev)
3569{
Jon Masonb03e7492011-07-20 15:20:54 -05003570 u16 ctl;
3571
Jiang Liu59875ae2012-07-24 17:20:06 +08003572 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05003573
Jiang Liu59875ae2012-07-24 17:20:06 +08003574 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05003575}
3576
3577/**
3578 * pcie_set_mps - set PCI Express maximum payload size
3579 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003580 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003581 * valid values are 128, 256, 512, 1024, 2048, 4096
3582 *
3583 * If possible sets maximum payload size
3584 */
3585int pcie_set_mps(struct pci_dev *dev, int mps)
3586{
Jiang Liu59875ae2012-07-24 17:20:06 +08003587 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05003588
3589 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08003590 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003591
3592 v = ffs(mps) - 8;
3593 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08003594 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003595 v <<= 5;
3596
Jiang Liu59875ae2012-07-24 17:20:06 +08003597 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3598 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05003599}
3600
3601/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003602 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003603 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003604 * @flags: resource type mask to be selected
3605 *
3606 * This helper routine makes bar mask from the type of resource.
3607 */
3608int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3609{
3610 int i, bars = 0;
3611 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3612 if (pci_resource_flags(dev, i) & flags)
3613 bars |= (1 << i);
3614 return bars;
3615}
3616
Yu Zhao613e7ed2008-11-22 02:41:27 +08003617/**
3618 * pci_resource_bar - get position of the BAR associated with a resource
3619 * @dev: the PCI device
3620 * @resno: the resource number
3621 * @type: the BAR type to be filled in
3622 *
3623 * Returns BAR position in config space, or 0 if the BAR is invalid.
3624 */
3625int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3626{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003627 int reg;
3628
Yu Zhao613e7ed2008-11-22 02:41:27 +08003629 if (resno < PCI_ROM_RESOURCE) {
3630 *type = pci_bar_unknown;
3631 return PCI_BASE_ADDRESS_0 + 4 * resno;
3632 } else if (resno == PCI_ROM_RESOURCE) {
3633 *type = pci_bar_mem32;
3634 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003635 } else if (resno < PCI_BRIDGE_RESOURCES) {
3636 /* device specific resource */
3637 reg = pci_iov_resource_bar(dev, resno, type);
3638 if (reg)
3639 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003640 }
3641
Bjorn Helgaas865df572009-11-04 10:32:57 -07003642 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003643 return 0;
3644}
3645
Mike Travis95a8b6e2010-02-02 14:38:13 -08003646/* Some architectures require additional programming to enable VGA */
3647static arch_set_vga_state_t arch_set_vga_state;
3648
3649void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3650{
3651 arch_set_vga_state = func; /* NULL disables */
3652}
3653
3654static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003655 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003656{
3657 if (arch_set_vga_state)
3658 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003659 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003660 return 0;
3661}
3662
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003663/**
3664 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003665 * @dev: the PCI device
3666 * @decode: true = enable decoding, false = disable decoding
3667 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003668 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003669 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003670 */
3671int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003672 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003673{
3674 struct pci_bus *bus;
3675 struct pci_dev *bridge;
3676 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003677 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003678
Dave Airlie3448a192010-06-01 15:32:24 +10003679 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003680
Mike Travis95a8b6e2010-02-02 14:38:13 -08003681 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003682 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003683 if (rc)
3684 return rc;
3685
Dave Airlie3448a192010-06-01 15:32:24 +10003686 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3687 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3688 if (decode == true)
3689 cmd |= command_bits;
3690 else
3691 cmd &= ~command_bits;
3692 pci_write_config_word(dev, PCI_COMMAND, cmd);
3693 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003694
Dave Airlie3448a192010-06-01 15:32:24 +10003695 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003696 return 0;
3697
3698 bus = dev->bus;
3699 while (bus) {
3700 bridge = bus->self;
3701 if (bridge) {
3702 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3703 &cmd);
3704 if (decode == true)
3705 cmd |= PCI_BRIDGE_CTL_VGA;
3706 else
3707 cmd &= ~PCI_BRIDGE_CTL_VGA;
3708 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3709 cmd);
3710 }
3711 bus = bus->parent;
3712 }
3713 return 0;
3714}
3715
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003716#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3717static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003718static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003719
3720/**
3721 * pci_specified_resource_alignment - get resource alignment specified by user.
3722 * @dev: the PCI device to get
3723 *
3724 * RETURNS: Resource alignment if it is specified.
3725 * Zero if it is not specified.
3726 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003727static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003728{
3729 int seg, bus, slot, func, align_order, count;
3730 resource_size_t align = 0;
3731 char *p;
3732
3733 spin_lock(&resource_alignment_lock);
3734 p = resource_alignment_param;
3735 while (*p) {
3736 count = 0;
3737 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3738 p[count] == '@') {
3739 p += count + 1;
3740 } else {
3741 align_order = -1;
3742 }
3743 if (sscanf(p, "%x:%x:%x.%x%n",
3744 &seg, &bus, &slot, &func, &count) != 4) {
3745 seg = 0;
3746 if (sscanf(p, "%x:%x.%x%n",
3747 &bus, &slot, &func, &count) != 3) {
3748 /* Invalid format */
3749 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3750 p);
3751 break;
3752 }
3753 }
3754 p += count;
3755 if (seg == pci_domain_nr(dev->bus) &&
3756 bus == dev->bus->number &&
3757 slot == PCI_SLOT(dev->devfn) &&
3758 func == PCI_FUNC(dev->devfn)) {
3759 if (align_order == -1) {
3760 align = PAGE_SIZE;
3761 } else {
3762 align = 1 << align_order;
3763 }
3764 /* Found */
3765 break;
3766 }
3767 if (*p != ';' && *p != ',') {
3768 /* End of param or invalid format */
3769 break;
3770 }
3771 p++;
3772 }
3773 spin_unlock(&resource_alignment_lock);
3774 return align;
3775}
3776
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003777/*
3778 * This function disables memory decoding and releases memory resources
3779 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3780 * It also rounds up size to specified alignment.
3781 * Later on, the kernel will assign page-aligned memory resource back
3782 * to the device.
3783 */
3784void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3785{
3786 int i;
3787 struct resource *r;
3788 resource_size_t align, size;
3789 u16 command;
3790
Yinghai Lu10c463a2012-03-18 22:46:26 -07003791 /* check if specified PCI is target device to reassign */
3792 align = pci_specified_resource_alignment(dev);
3793 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003794 return;
3795
3796 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3797 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3798 dev_warn(&dev->dev,
3799 "Can't reassign resources to host bridge.\n");
3800 return;
3801 }
3802
3803 dev_info(&dev->dev,
3804 "Disabling memory decoding and releasing memory resources.\n");
3805 pci_read_config_word(dev, PCI_COMMAND, &command);
3806 command &= ~PCI_COMMAND_MEMORY;
3807 pci_write_config_word(dev, PCI_COMMAND, command);
3808
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003809 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3810 r = &dev->resource[i];
3811 if (!(r->flags & IORESOURCE_MEM))
3812 continue;
3813 size = resource_size(r);
3814 if (size < align) {
3815 size = align;
3816 dev_info(&dev->dev,
3817 "Rounding up size of resource #%d to %#llx.\n",
3818 i, (unsigned long long)size);
3819 }
3820 r->end = size - 1;
3821 r->start = 0;
3822 }
3823 /* Need to disable bridge's resource window,
3824 * to enable the kernel to reassign new resource
3825 * window later on.
3826 */
3827 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3828 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3829 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3830 r = &dev->resource[i];
3831 if (!(r->flags & IORESOURCE_MEM))
3832 continue;
3833 r->end = resource_size(r) - 1;
3834 r->start = 0;
3835 }
3836 pci_disable_bridge_window(dev);
3837 }
3838}
3839
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003840static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003841{
3842 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3843 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3844 spin_lock(&resource_alignment_lock);
3845 strncpy(resource_alignment_param, buf, count);
3846 resource_alignment_param[count] = '\0';
3847 spin_unlock(&resource_alignment_lock);
3848 return count;
3849}
3850
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003851static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003852{
3853 size_t count;
3854 spin_lock(&resource_alignment_lock);
3855 count = snprintf(buf, size, "%s", resource_alignment_param);
3856 spin_unlock(&resource_alignment_lock);
3857 return count;
3858}
3859
3860static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3861{
3862 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3863}
3864
3865static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3866 const char *buf, size_t count)
3867{
3868 return pci_set_resource_alignment_param(buf, count);
3869}
3870
3871BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3872 pci_resource_alignment_store);
3873
3874static int __init pci_resource_alignment_sysfs_init(void)
3875{
3876 return bus_create_file(&pci_bus_type,
3877 &bus_attr_resource_alignment);
3878}
3879
3880late_initcall(pci_resource_alignment_sysfs_init);
3881
Bill Pemberton15856ad2012-11-21 15:35:00 -05003882static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003883{
3884#ifdef CONFIG_PCI_DOMAINS
3885 pci_domains_supported = 0;
3886#endif
3887}
3888
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003889/**
Taku Izumi642c92d2012-10-30 15:26:18 +09003890 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003891 *
3892 * Returns 1 if we can access PCI extended config space (offsets
3893 * greater than 0xff). This is the default implementation. Architecture
3894 * implementations can override this.
3895 */
Taku Izumi642c92d2012-10-30 15:26:18 +09003896int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003897{
3898 return 1;
3899}
3900
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003901void __weak pci_fixup_cardbus(struct pci_bus *bus)
3902{
3903}
3904EXPORT_SYMBOL(pci_fixup_cardbus);
3905
Al Viroad04d312008-11-22 17:37:14 +00003906static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907{
3908 while (str) {
3909 char *k = strchr(str, ',');
3910 if (k)
3911 *k++ = 0;
3912 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003913 if (!strcmp(str, "nomsi")) {
3914 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003915 } else if (!strcmp(str, "noaer")) {
3916 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003917 } else if (!strncmp(str, "realloc=", 8)) {
3918 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003919 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003920 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003921 } else if (!strcmp(str, "nodomains")) {
3922 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003923 } else if (!strncmp(str, "noari", 5)) {
3924 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003925 } else if (!strncmp(str, "cbiosize=", 9)) {
3926 pci_cardbus_io_size = memparse(str + 9, &str);
3927 } else if (!strncmp(str, "cbmemsize=", 10)) {
3928 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003929 } else if (!strncmp(str, "resource_alignment=", 19)) {
3930 pci_set_resource_alignment_param(str + 19,
3931 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003932 } else if (!strncmp(str, "ecrc=", 5)) {
3933 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003934 } else if (!strncmp(str, "hpiosize=", 9)) {
3935 pci_hotplug_io_size = memparse(str + 9, &str);
3936 } else if (!strncmp(str, "hpmemsize=", 10)) {
3937 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003938 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3939 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003940 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3941 pcie_bus_config = PCIE_BUS_SAFE;
3942 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3943 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003944 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3945 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06003946 } else if (!strncmp(str, "pcie_scan_all", 13)) {
3947 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003948 } else {
3949 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3950 str);
3951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003952 }
3953 str = k;
3954 }
Andi Kleen0637a702006-09-26 10:52:41 +02003955 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956}
Andi Kleen0637a702006-09-26 10:52:41 +02003957early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003958
Tejun Heo0b62e132007-07-27 14:43:35 +09003959EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003960EXPORT_SYMBOL(pci_enable_device_io);
3961EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003963EXPORT_SYMBOL(pcim_enable_device);
3964EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003966EXPORT_SYMBOL(pci_find_capability);
3967EXPORT_SYMBOL(pci_bus_find_capability);
3968EXPORT_SYMBOL(pci_release_regions);
3969EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003970EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003971EXPORT_SYMBOL(pci_release_region);
3972EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003973EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003974EXPORT_SYMBOL(pci_release_selected_regions);
3975EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003976EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003977EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003978EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003979EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003980EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003982EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003983EXPORT_SYMBOL(pci_assign_resource);
3984EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003985EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003986
3987EXPORT_SYMBOL(pci_set_power_state);
3988EXPORT_SYMBOL(pci_save_state);
3989EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003990EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003991EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003992EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003993EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003994EXPORT_SYMBOL(pci_prepare_to_sleep);
3995EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003996EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);