blob: 75ee763d5172661166acaa2b320a441083784352 [file] [log] [blame]
Zhen Kong0ebe1bc32018-01-02 14:53:51 -08001/* Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
Imran Khan04f08312017-03-30 15:07:43 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include "skeleton64.dtsi"
14#include <dt-bindings/interrupt-controller/arm-gic.h>
Odelu Kukatla1fe3a222017-06-01 16:24:59 +053015#include <dt-bindings/clock/qcom,gcc-sdm845.h>
16#include <dt-bindings/clock/qcom,camcc-sdm845.h>
17#include <dt-bindings/clock/qcom,dispcc-sdm845.h>
18#include <dt-bindings/clock/qcom,gpucc-sdm845.h>
19#include <dt-bindings/clock/qcom,videocc-sdm845.h>
20#include <dt-bindings/clock/qcom,cpucc-sdm845.h>
21#include <dt-bindings/clock/qcom,rpmh.h>
Maulik Shahc77d1d22017-06-15 14:04:50 +053022#include <dt-bindings/soc/qcom,tcs-mbox.h>
Tirupathi Reddy0cfe2082017-06-08 14:24:13 +053023#include <dt-bindings/regulator/qcom,rpmh-regulator.h>
Odelu Kukatla6f3ffa12017-08-10 12:31:06 +053024#include <dt-bindings/clock/qcom,aop-qmp.h>
Imran Khan04f08312017-03-30 15:07:43 +053025
Santosh Mardi903c95d2017-09-25 10:36:29 +053026#define MHZ_TO_MBPS(mhz, w) ((mhz * 1000000 * w) / (1024 * 1024))
27
Imran Khan04f08312017-03-30 15:07:43 +053028/ {
29 model = "Qualcomm Technologies, Inc. SDM670";
30 compatible = "qcom,sdm670";
31 qcom,msm-id = <336 0x0>;
Maulik Shah30ebbde2017-06-15 10:02:54 +053032 interrupt-parent = <&pdc>;
Imran Khan04f08312017-03-30 15:07:43 +053033
Sayali Lokhande099af9c2017-06-08 10:18:29 +053034 aliases {
35 ufshc1 = &ufshc_mem; /* Embedded UFS slot */
Vijay Viswanatheac72722017-06-05 11:01:38 +053036 sdhc1 = &sdhc_1; /* SDC1 eMMC slot */
Vijay Viswanathee4340d2017-08-28 09:50:18 +053037 sdhc2 = &sdhc_2; /* SDC2 SD Card slot */
Mukesh Kumar Savaliya7b272542017-07-10 19:35:29 +053038 serial0 = &qupv3_se12_2uart;
39 spi0 = &qupv3_se8_spi;
40 i2c0 = &qupv3_se10_i2c;
41 i2c1 = &qupv3_se3_i2c;
42 hsuart0 = &qupv3_se6_4uart;
43 };
44
Lingutla Chandrasekhard9eb37a2017-10-03 19:53:36 +053045 chosen {
Pavankumar Kondeti2c218d72017-10-03 19:31:31 +053046 bootargs = "rcupdate.rcu_expedited=1 core_ctl_disable_cpumask=6-7";
Lingutla Chandrasekhard9eb37a2017-10-03 19:53:36 +053047 };
48
Imran Khan04f08312017-03-30 15:07:43 +053049 cpus {
50 #address-cells = <2>;
51 #size-cells = <0>;
52
53 CPU0: cpu@0 {
54 device_type = "cpu";
55 compatible = "arm,armv8";
56 reg = <0x0 0x0>;
57 enable-method = "psci";
58 efficiency = <1024>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +053059 cache-size = <0x10000>;
Imran Khan04f08312017-03-30 15:07:43 +053060 cpu-release-addr = <0x0 0x90000000>;
61 next-level-cache = <&L2_0>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +053062 sched-energy-costs = <&CPU_COST_0 &CLUSTER_COST_0>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +053063 qcom,lmh-dcvs = <&lmh_dcvs0>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +053064 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +053065 L2_0: l2-cache {
66 compatible = "arm,arch-cache";
67 cache-size = <0x20000>;
68 cache-level = <2>;
69 next-level-cache = <&L3_0>;
70 L3_0: l3-cache {
71 compatible = "arm,arch-cache";
72 cache-size = <0x100000>;
73 cache-level = <3>;
74 };
75 };
76 L1_I_0: l1-icache {
77 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +053078 qcom,dump-size = <0x12000>;
Imran Khan04f08312017-03-30 15:07:43 +053079 };
80 L1_D_0: l1-dcache {
81 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +053082 qcom,dump-size = <0xa000>;
Imran Khan04f08312017-03-30 15:07:43 +053083 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +053084 L1_TLB_0: l1-tlb {
85 qcom,dump-size = <0x3000>;
86 };
Imran Khan04f08312017-03-30 15:07:43 +053087 };
88
89 CPU1: cpu@100 {
90 device_type = "cpu";
91 compatible = "arm,armv8";
92 reg = <0x0 0x100>;
93 enable-method = "psci";
94 efficiency = <1024>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +053095 cache-size = <0x10000>;
Imran Khan04f08312017-03-30 15:07:43 +053096 cpu-release-addr = <0x0 0x90000000>;
97 next-level-cache = <&L2_100>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +053098 sched-energy-costs = <&CPU_COST_0 &CLUSTER_COST_0>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +053099 qcom,lmh-dcvs = <&lmh_dcvs0>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +0530100 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +0530101 L2_100: l2-cache {
102 compatible = "arm,arch-cache";
103 cache-size = <0x20000>;
104 cache-level = <2>;
105 next-level-cache = <&L3_0>;
106 };
107 L1_I_100: l1-icache {
108 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530109 qcom,dump-size = <0x12000>;
Imran Khan04f08312017-03-30 15:07:43 +0530110 };
111 L1_D_100: l1-dcache {
112 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530113 qcom,dump-size = <0xa000>;
Imran Khan04f08312017-03-30 15:07:43 +0530114 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +0530115 L1_TLB_100: l1-tlb {
116 qcom,dump-size = <0x3000>;
117 };
Imran Khan04f08312017-03-30 15:07:43 +0530118 };
119
120 CPU2: cpu@200 {
121 device_type = "cpu";
122 compatible = "arm,armv8";
123 reg = <0x0 0x200>;
124 enable-method = "psci";
125 efficiency = <1024>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530126 cache-size = <0x10000>;
Imran Khan04f08312017-03-30 15:07:43 +0530127 cpu-release-addr = <0x0 0x90000000>;
128 next-level-cache = <&L2_200>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530129 sched-energy-costs = <&CPU_COST_0 &CLUSTER_COST_0>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +0530130 qcom,lmh-dcvs = <&lmh_dcvs0>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +0530131 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +0530132 L2_200: l2-cache {
133 compatible = "arm,arch-cache";
134 cache-size = <0x20000>;
135 cache-level = <2>;
136 next-level-cache = <&L3_0>;
137 };
138 L1_I_200: l1-icache {
139 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530140 qcom,dump-size = <0x12000>;
Imran Khan04f08312017-03-30 15:07:43 +0530141 };
142 L1_D_200: l1-dcache {
143 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530144 qcom,dump-size = <0xa000>;
Imran Khan04f08312017-03-30 15:07:43 +0530145 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +0530146 L1_TLB_200: l1-tlb {
147 qcom,dump-size = <0x3000>;
148 };
Imran Khan04f08312017-03-30 15:07:43 +0530149 };
150
151 CPU3: cpu@300 {
152 device_type = "cpu";
153 compatible = "arm,armv8";
154 reg = <0x0 0x300>;
155 enable-method = "psci";
156 efficiency = <1024>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530157 cache-size = <0x10000>;
Imran Khan04f08312017-03-30 15:07:43 +0530158 cpu-release-addr = <0x0 0x90000000>;
159 next-level-cache = <&L2_300>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530160 sched-energy-costs = <&CPU_COST_0 &CLUSTER_COST_0>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +0530161 qcom,lmh-dcvs = <&lmh_dcvs0>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +0530162 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +0530163 L2_300: l2-cache {
164 compatible = "arm,arch-cache";
165 cache-size = <0x20000>;
166 cache-level = <2>;
167 next-level-cache = <&L3_0>;
168 };
169 L1_I_300: l1-icache {
170 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530171 qcom,dump-size = <0x12000>;
Imran Khan04f08312017-03-30 15:07:43 +0530172 };
173 L1_D_300: l1-dcache {
174 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530175 qcom,dump-size = <0xa000>;
Imran Khan04f08312017-03-30 15:07:43 +0530176 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +0530177 L1_TLB_300: l1-tlb {
178 qcom,dump-size = <0x3000>;
179 };
Imran Khan04f08312017-03-30 15:07:43 +0530180 };
181
182 CPU4: cpu@400 {
183 device_type = "cpu";
184 compatible = "arm,armv8";
185 reg = <0x0 0x400>;
186 enable-method = "psci";
187 efficiency = <1024>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530188 cache-size = <0x10000>;
Imran Khan04f08312017-03-30 15:07:43 +0530189 cpu-release-addr = <0x0 0x90000000>;
190 next-level-cache = <&L2_400>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530191 sched-energy-costs = <&CPU_COST_0 &CLUSTER_COST_0>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +0530192 qcom,lmh-dcvs = <&lmh_dcvs0>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +0530193 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +0530194 L2_400: l2-cache {
195 compatible = "arm,arch-cache";
196 cache-size = <0x20000>;
197 cache-level = <2>;
198 next-level-cache = <&L3_0>;
199 };
200 L1_I_400: l1-icache {
201 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530202 qcom,dump-size = <0x12000>;
Imran Khan04f08312017-03-30 15:07:43 +0530203 };
204 L1_D_400: l1-dcache {
205 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530206 qcom,dump-size = <0xa000>;
Imran Khan04f08312017-03-30 15:07:43 +0530207 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +0530208 L1_TLB_400: l1-tlb {
209 qcom,dump-size = <0x3000>;
210 };
Imran Khan04f08312017-03-30 15:07:43 +0530211 };
212
213 CPU5: cpu@500 {
214 device_type = "cpu";
215 compatible = "arm,armv8";
216 reg = <0x0 0x500>;
217 enable-method = "psci";
218 efficiency = <1024>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530219 cache-size = <0x10000>;
Imran Khan04f08312017-03-30 15:07:43 +0530220 cpu-release-addr = <0x0 0x90000000>;
221 next-level-cache = <&L2_500>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530222 sched-energy-costs = <&CPU_COST_0 &CLUSTER_COST_0>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +0530223 qcom,lmh-dcvs = <&lmh_dcvs0>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +0530224 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +0530225 L2_500: l2-cache {
226 compatible = "arm,arch-cache";
227 cache-size = <0x20000>;
228 cache-level = <2>;
229 next-level-cache = <&L3_0>;
230 };
231 L1_I_500: l1-icache {
232 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530233 qcom,dump-size = <0x12000>;
Imran Khan04f08312017-03-30 15:07:43 +0530234 };
235 L1_D_500: l1-dcache {
236 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530237 qcom,dump-size = <0xa000>;
Imran Khan04f08312017-03-30 15:07:43 +0530238 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +0530239 L1_TLB_500: l1-tlb {
240 qcom,dump-size = <0x3000>;
241 };
Imran Khan04f08312017-03-30 15:07:43 +0530242 };
243
244 CPU6: cpu@600 {
245 device_type = "cpu";
246 compatible = "arm,armv8";
247 reg = <0x0 0x600>;
248 enable-method = "psci";
249 efficiency = <1740>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530250 cache-size = <0x20000>;
Imran Khan04f08312017-03-30 15:07:43 +0530251 cpu-release-addr = <0x0 0x90000000>;
252 next-level-cache = <&L2_600>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530253 sched-energy-costs = <&CPU_COST_1 &CLUSTER_COST_1>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +0530254 qcom,lmh-dcvs = <&lmh_dcvs1>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +0530255 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +0530256 L2_600: l2-cache {
257 compatible = "arm,arch-cache";
258 cache-size = <0x40000>;
259 cache-level = <2>;
260 next-level-cache = <&L3_0>;
261 };
262 L1_I_600: l1-icache {
263 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530264 qcom,dump-size = <0x24000>;
Imran Khan04f08312017-03-30 15:07:43 +0530265 };
266 L1_D_600: l1-dcache {
267 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530268 qcom,dump-size = <0x14000>;
Imran Khan04f08312017-03-30 15:07:43 +0530269 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +0530270 L1_TLB_600: l1-tlb {
271 qcom,dump-size = <0x3c000>;
272 };
Imran Khan04f08312017-03-30 15:07:43 +0530273 };
274
275 CPU7: cpu@700 {
276 device_type = "cpu";
277 compatible = "arm,armv8";
278 reg = <0x0 0x700>;
279 enable-method = "psci";
280 efficiency = <1740>;
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530281 cache-size = <0x20000>;
Imran Khan04f08312017-03-30 15:07:43 +0530282 cpu-release-addr = <0x0 0x90000000>;
283 next-level-cache = <&L2_700>;
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530284 sched-energy-costs = <&CPU_COST_1 &CLUSTER_COST_1>;
Manaf Meethalavalappu Pallikunhiae5420e2017-09-07 01:01:08 +0530285 qcom,lmh-dcvs = <&lmh_dcvs1>;
Manaf Meethalavalappu Pallikunhi07ee0812017-09-07 01:09:06 +0530286 #cooling-cells = <2>;
Imran Khan04f08312017-03-30 15:07:43 +0530287 L2_700: l2-cache {
288 compatible = "arm,arch-cache";
289 cache-size = <0x40000>;
290 cache-level = <2>;
291 next-level-cache = <&L3_0>;
292 };
293 L1_I_700: l1-icache {
294 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530295 qcom,dump-size = <0x24000>;
Imran Khan04f08312017-03-30 15:07:43 +0530296 };
297 L1_D_700: l1-dcache {
298 compatible = "arm,arch-cache";
Lingutla Chandrasekharc4b762a2017-10-12 12:12:44 +0530299 qcom,dump-size = <0x14000>;
Imran Khan04f08312017-03-30 15:07:43 +0530300 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +0530301 L1_TLB_700: l1-tlb {
302 qcom,dump-size = <0x3c000>;
303 };
Imran Khan04f08312017-03-30 15:07:43 +0530304 };
305
306 cpu-map {
307 cluster0 {
308 core0 {
309 cpu = <&CPU0>;
310 };
311
312 core1 {
313 cpu = <&CPU1>;
314 };
315
316 core2 {
317 cpu = <&CPU2>;
318 };
319
320 core3 {
321 cpu = <&CPU3>;
322 };
323
324 core4 {
325 cpu = <&CPU4>;
326 };
327
328 core5 {
329 cpu = <&CPU5>;
330 };
331 };
332 cluster1 {
333 core0 {
334 cpu = <&CPU6>;
335 };
336
337 core1 {
338 cpu = <&CPU7>;
339 };
340 };
341 };
342 };
343
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530344 energy_costs: energy-costs {
345 compatible = "sched-energy";
346
347 CPU_COST_0: core-cost0 {
348 busy-cost-data = <
349 300000 14
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530350 576000 25
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530351 748800 31
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530352 998400 46
353 1209600 57
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530354 1324800 84
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530355 1516800 96
356 1612800 114
Pavankumar Kondeti80872462017-11-06 08:57:45 +0530357 1708800 139
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530358 >;
359 idle-cost-data = <
360 12 10 8 6
361 >;
362 };
363 CPU_COST_1: core-cost1 {
364 busy-cost-data = <
365 300000 256
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530366 652800 307
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530367 825600 332
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530368 979200 382
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530369 1132800 408
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530370 1363200 448
Pavankumar Kondeti865e7562017-11-06 08:57:45 +0530371 1536000 586
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530372 1747200 641
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530373 1843200 659
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530374 1996800 696
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530375 2054400 876
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530376 2169600 900
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530377 2208000 924
378 2361600 948
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530379 2400000 1170
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530380 2457600 1200
381 2515200 1300
382 2611200 1400
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530383 >;
384 idle-cost-data = <
385 100 80 60 40
386 >;
387 };
388 CLUSTER_COST_0: cluster-cost0 {
389 busy-cost-data = <
390 300000 5
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530391 576000 7
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530392 748800 8
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530393 998400 9
394 1209600 10
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530395 1324800 13
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530396 1516800 15
397 1612800 16
Pavankumar Kondeti80872462017-11-06 08:57:45 +0530398 1708800 19
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530399 >;
400 idle-cost-data = <
401 4 3 2 1
402 >;
403 };
404 CLUSTER_COST_1: cluster-cost1 {
405 busy-cost-data = <
406 300000 25
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530407 652800 30
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530408 825600 33
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530409 979200 38
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530410 1132800 40
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530411 1363200 44
Pavankumar Kondeti865e7562017-11-06 08:57:45 +0530412 1536000 58
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530413 1747200 64
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530414 1843200 65
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530415 1996800 69
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530416 2054400 87
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530417 2169600 90
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530418 2208000 92
419 2361600 94
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530420 2400000 117
Pavankumar Kondeti5c494942017-10-26 12:09:18 +0530421 2457600 120
422 2515200 130
423 2611200 140
Pavankumar Kondetie4231242017-09-12 12:19:57 +0530424 >;
425 idle-cost-data = <
426 4 3 2 1
427 >;
428 };
429 };
430
Imran Khan04f08312017-03-30 15:07:43 +0530431 psci {
432 compatible = "arm,psci-1.0";
433 method = "smc";
434 };
435
436 soc: soc { };
437
Imran Khanb1066fa2017-08-01 17:20:22 +0530438 vendor: vendor {
439 #address-cells = <1>;
440 #size-cells = <1>;
441 ranges = <0 0 0 0xffffffff>;
442 compatible = "simple-bus";
443 };
444
Imran Khan5381c932017-08-02 11:27:07 +0530445 firmware: firmware {
446 android {
447 compatible = "android,firmware";
448
monisingfb2cb762017-12-19 14:40:49 +0530449 vbmeta {
450 compatible = "android,vbmeta";
451 parts = "vbmeta,boot,system,vendor,dtbo";
452 };
453
Imran Khan5381c932017-08-02 11:27:07 +0530454 fstab {
455 compatible = "android,fstab";
456 vendor {
457 compatible = "android,vendor";
458 dev = "/dev/block/platform/soc/1d84000.ufshc/by-name/vendor";
459 type = "ext4";
460 mnt_flags = "ro,barrier=1,discard";
AnilKumar Chimata0d646ab2017-10-25 22:09:03 +0530461 fsmgr_flags = "wait,slotselect,avb";
Imran Khan5381c932017-08-02 11:27:07 +0530462 };
463 };
464 };
465 };
466
Imran Khan04f08312017-03-30 15:07:43 +0530467 reserved-memory {
468 #address-cells = <2>;
469 #size-cells = <2>;
470 ranges;
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530471
Vijayanand Jitta0ef73982017-12-11 11:19:29 +0530472 hyp_region: hyp_region@85700000 {
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530473 compatible = "removed-dma-pool";
474 no-map;
Vijayanand Jitta0ef73982017-12-11 11:19:29 +0530475 reg = <0 0x85700000 0 0x600000>;
476 };
477
478 xbl_region: xbl_region@85e00000 {
479 compatible = "removed-dma-pool";
480 no-map;
481 reg = <0 0x85e00000 0 0x100000>;
482 };
483
484 removed_region: removed_region@85fc0000 {
485 compatible = "removed-dma-pool";
486 no-map;
487 reg = <0 0x85fc0000 0 0x2f40000>;
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530488 };
489
490 pil_camera_mem: camera_region@8ab00000 {
491 compatible = "removed-dma-pool";
492 no-map;
493 reg = <0 0x8ab00000 0 0x500000>;
494 };
495
496 pil_modem_mem: modem_region@8b000000 {
497 compatible = "removed-dma-pool";
498 no-map;
499 reg = <0 0x8b000000 0 0x7e00000>;
500 };
501
502 pil_video_mem: pil_video_region@92e00000 {
503 compatible = "removed-dma-pool";
504 no-map;
505 reg = <0 0x92e00000 0 0x500000>;
506 };
507
Prakash Guptac97a6a32017-11-21 17:46:55 +0530508 wlan_msa_mem: wlan_msa_region@93300000 {
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530509 compatible = "removed-dma-pool";
510 no-map;
Prakash Guptac97a6a32017-11-21 17:46:55 +0530511 reg = <0 0x93300000 0 0x100000>;
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530512 };
513
Prakash Guptac97a6a32017-11-21 17:46:55 +0530514 pil_cdsp_mem: cdsp_regions@93400000 {
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530515 compatible = "removed-dma-pool";
516 no-map;
Prakash Guptac97a6a32017-11-21 17:46:55 +0530517 reg = <0 0x93400000 0 0x800000>;
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530518 };
519
Prakash Guptac97a6a32017-11-21 17:46:55 +0530520 pil_mba_mem: pil_mba_region@0x93c00000 {
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530521 compatible = "removed-dma-pool";
522 no-map;
Prakash Guptac97a6a32017-11-21 17:46:55 +0530523 reg = <0 0x93c00000 0 0x200000>;
524 };
525
526 pil_adsp_mem: pil_adsp_region@93e00000 {
527 compatible = "removed-dma-pool";
528 no-map;
529 reg = <0 0x93e00000 0 0x1e00000>;
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530530 };
531
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530532 adsp_mem: adsp_region {
533 compatible = "shared-dma-pool";
534 alloc-ranges = <0 0x00000000 0 0xffffffff>;
535 reusable;
536 alignment = <0 0x400000>;
537 size = <0 0xc00000>;
538 };
539
540 qseecom_mem: qseecom_region {
541 compatible = "shared-dma-pool";
542 alloc-ranges = <0 0x00000000 0 0xffffffff>;
Prakash Guptafdeeca12017-08-14 15:06:46 -0700543 no-map;
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530544 alignment = <0 0x400000>;
545 size = <0 0x1400000>;
546 };
547
Zhen Kong0ebe1bc32018-01-02 14:53:51 -0800548 qseecom_ta_mem: qseecom_ta_region {
549 compatible = "shared-dma-pool";
550 alloc-ranges = <0 0x00000000 0 0xffffffff>;
551 reusable;
552 alignment = <0 0x400000>;
553 size = <0 0x1000000>;
554 };
555
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530556 sp_mem: sp_region { /* SPSS-HLOS ION shared mem */
557 compatible = "shared-dma-pool";
558 alloc-ranges = <0 0x00000000 0 0xffffffff>; /* 32-bit */
559 reusable;
560 alignment = <0 0x400000>;
561 size = <0 0x800000>;
562 };
563
564 secure_display_memory: secure_display_region {
565 compatible = "shared-dma-pool";
566 alloc-ranges = <0 0x00000000 0 0xffffffff>;
567 reusable;
568 alignment = <0 0x400000>;
569 size = <0 0x5c00000>;
570 };
571
Jayant Shekharb59d1692017-11-10 14:21:40 +0530572 cont_splash_memory: cont_splash_region@9d400000 {
573 reg = <0x0 0x9d400000 0x0 0x02400000>;
574 label = "cont_splash_region";
575 };
576
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +0530577 dump_mem: mem_dump_region {
578 compatible = "shared-dma-pool";
579 reusable;
580 size = <0 0x2400000>;
581 };
582
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530583 /* global autoconfigured region for contiguous allocations */
584 linux,cma {
585 compatible = "shared-dma-pool";
586 alloc-ranges = <0 0x00000000 0 0xffffffff>;
587 reusable;
588 alignment = <0 0x400000>;
589 size = <0 0x2000000>;
590 linux,cma-default;
591 };
Imran Khan04f08312017-03-30 15:07:43 +0530592 };
593};
594
Vijayanand Jittaa1ee7862017-06-07 12:06:39 +0530595#include "sdm670-ion.dtsi"
596
Dhoat Harpal92d63dea2017-06-06 21:20:26 +0530597#include "sdm670-smp2p.dtsi"
598
c_mtharuce962e42017-12-05 22:41:17 +0530599#include "msm-rdbg.dtsi"
600
Mukesh Kumar Savaliya065ca482017-06-06 14:44:45 +0530601#include "sdm670-qupv3.dtsi"
602
Saranya Chiduraf49fee12017-06-19 10:52:37 +0530603#include "sdm670-coresight.dtsi"
Manikanta Kanamarlapudid4abc602017-08-28 19:23:41 +0530604
605#include "sdm670-vidc.dtsi"
606
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530607#include "sdm670-sde-pll.dtsi"
608
609#include "sdm670-sde.dtsi"
610
Imran Khan04f08312017-03-30 15:07:43 +0530611&soc {
612 #address-cells = <1>;
613 #size-cells = <1>;
614 ranges = <0 0 0 0xffffffff>;
615 compatible = "simple-bus";
616
Saranya Chidura0e8b4262017-10-04 13:06:26 +0530617 jtag_mm0: jtagmm@7040000 {
618 compatible = "qcom,jtagv8-mm";
619 reg = <0x7040000 0x1000>;
620 reg-names = "etm-base";
621
622 clocks = <&clock_aop QDSS_CLK>;
623 clock-names = "core_clk";
624
625 qcom,coresight-jtagmm-cpu = <&CPU0>;
626 };
627
628 jtag_mm1: jtagmm@7140000 {
629 compatible = "qcom,jtagv8-mm";
630 reg = <0x7140000 0x1000>;
631 reg-names = "etm-base";
632
633 clocks = <&clock_aop QDSS_CLK>;
634 clock-names = "core_clk";
635
636 qom,coresight-jtagmm-cpu = <&CPU1>;
637 };
638
639 jtag_mm2: jtagmm@7240000 {
640 compatible = "qcom,jtagv8-mm";
641 reg = <0x7240000 0x1000>;
642 reg-names = "etm-base";
643
644 clocks = <&clock_aop QDSS_CLK>;
645 clock-names = "core_clk";
646
647 qcom,coresight-jtagmm-cpu = <&CPU2>;
648 };
649
650 jtag_mm3: jtagmm@7340000 {
651 compatible = "qcom,jtagv8-mm";
652 reg = <0x7340000 0x1000>;
653 reg-names = "etm-base";
654
655 clocks = <&clock_aop QDSS_CLK>;
656 clock-names = "core_clk";
657
658 qcom,coresight-jtagmm-cpu = <&CPU3>;
659 };
660
661 jtag_mm4: jtagmm@7440000 {
662 compatible = "qcom,jtagv8-mm";
663 reg = <0x7440000 0x1000>;
664 reg-names = "etm-base";
665
666 clocks = <&clock_aop QDSS_CLK>;
667 clock-names = "core_clk";
668
669 qcom,coresight-jtagmm-cpu = <&CPU4>;
670 };
671
672 jtag_mm5: jtagmm@7540000 {
673 compatible = "qcom,jtagv8-mm";
674 reg = <0x7540000 0x1000>;
675 reg-names = "etm-base";
676
677 clocks = <&clock_aop QDSS_CLK>;
678 clock-names = "core_clk";
679
680 qcom,coresight-jtagmm-cpu = <&CPU5>;
681 };
682
683 jtag_mm6: jtagmm@7640000 {
684 compatible = "qcom,jtagv8-mm";
685 reg = <0x7640000 0x1000>;
686 reg-names = "etm-base";
687
688 clocks = <&clock_aop QDSS_CLK>;
689 clock-names = "core_clk";
690
691 qcom,coresight-jtagmm-cpu = <&CPU6>;
692 };
693
694 jtag_mm7: jtagmm@7740000 {
695 compatible = "qcom,jtagv8-mm";
696 reg = <0x7740000 0x1000>;
697 reg-names = "etm-base";
698
699 clocks = <&clock_aop QDSS_CLK>;
700 clock-names = "core_clk";
701
702 qcom,coresight-jtagmm-cpu = <&CPU7>;
703 };
704
Imran Khan04f08312017-03-30 15:07:43 +0530705 intc: interrupt-controller@17a00000 {
706 compatible = "arm,gic-v3";
707 #interrupt-cells = <3>;
708 interrupt-controller;
709 #redistributor-regions = <1>;
710 redistributor-stride = <0x0 0x20000>;
711 reg = <0x17a00000 0x10000>, /* GICD */
712 <0x17a60000 0x100000>; /* GICR * 8 */
713 interrupts = <1 9 4>;
Maulik Shah30ebbde2017-06-15 10:02:54 +0530714 interrupt-parent = <&intc>;
Imran Khan04f08312017-03-30 15:07:43 +0530715 };
716
Raghavendra Kakarla04f032162017-12-08 19:11:54 +0530717 pdc: interrupt-controller@b220000{
718 compatible = "qcom,pdc-sdm670";
719 reg = <0xb220000 0x400>;
720 #interrupt-cells = <3>;
721 interrupt-parent = <&intc>;
722 interrupt-controller;
723 };
724
Imran Khan04f08312017-03-30 15:07:43 +0530725 timer {
726 compatible = "arm,armv8-timer";
727 interrupts = <1 1 0xf08>,
728 <1 2 0xf08>,
729 <1 3 0xf08>,
730 <1 0 0xf08>;
731 clock-frequency = <19200000>;
732 };
733
Manoj Prabhu B95b1bc72017-11-17 15:09:29 +0530734 qcom,memshare {
735 compatible = "qcom,memshare";
736
737 qcom,client_1 {
738 compatible = "qcom,memshare-peripheral";
739 qcom,peripheral-size = <0x0>;
740 qcom,client-id = <0>;
741 qcom,allocate-boot-time;
742 label = "modem";
743 };
744
745 qcom,client_2 {
746 compatible = "qcom,memshare-peripheral";
747 qcom,peripheral-size = <0x0>;
748 qcom,client-id = <2>;
749 label = "modem";
750 };
751
752 mem_client_3_size: qcom,client_3 {
753 compatible = "qcom,memshare-peripheral";
754 qcom,peripheral-size = <0x500000>;
755 qcom,client-id = <1>;
756 label = "modem";
757 };
758 };
759
Lakshmi Sunkarabbd69892017-06-09 13:17:10 +0530760 qcom,sps {
761 compatible = "qcom,msm_sps_4k";
762 qcom,pipe-attr-ee;
763 };
764
mohamed sunfeer7462bc82017-10-11 22:50:13 +0530765 qcom_cedev: qcedev@1de0000 {
766 compatible = "qcom,qcedev";
767 reg = <0x1de0000 0x20000>,
768 <0x1dc4000 0x24000>;
769 reg-names = "crypto-base","crypto-bam-base";
770 interrupts = <0 272 0>;
771 qcom,bam-pipe-pair = <3>;
772 qcom,ce-hw-instance = <0>;
773 qcom,ce-device = <0>;
774 qcom,ce-hw-shared;
775 qcom,bam-ee = <0>;
776 qcom,msm-bus,name = "qcedev-noc";
777 qcom,msm-bus,num-cases = <2>;
778 qcom,msm-bus,num-paths = <1>;
779 qcom,msm-bus,vectors-KBps =
780 <125 512 0 0>,
781 <125 512 393600 393600>;
782 clock-names = "core_clk_src", "core_clk",
783 "iface_clk", "bus_clk";
784 clocks = <&clock_gcc GCC_CE1_CLK>,
785 <&clock_gcc GCC_CE1_CLK>,
786 <&clock_gcc GCC_CE1_AHB_CLK>,
787 <&clock_gcc GCC_CE1_AXI_CLK>;
788 qcom,ce-opp-freq = <171430000>;
789 qcom,request-bw-before-clk;
mohamed sunfeer4b2ca442017-11-07 14:46:45 +0530790 qcom,smmu-s1-enable;
mohamed sunfeerdce9b922017-11-11 22:14:58 +0530791 iommus = <&apps_smmu 0x706 0x1>,
792 <&apps_smmu 0x716 0x1>;
mohamed sunfeer7462bc82017-10-11 22:50:13 +0530793 };
794
795 qcom_crypto: qcrypto@1de0000 {
796 compatible = "qcom,qcrypto";
797 reg = <0x1de0000 0x20000>,
798 <0x1dc4000 0x24000>;
799 reg-names = "crypto-base","crypto-bam-base";
800 interrupts = <0 272 0>;
801 qcom,bam-pipe-pair = <2>;
802 qcom,ce-hw-instance = <0>;
803 qcom,ce-device = <0>;
804 qcom,bam-ee = <0>;
805 qcom,ce-hw-shared;
806 qcom,clk-mgmt-sus-res;
807 qcom,msm-bus,name = "qcrypto-noc";
808 qcom,msm-bus,num-cases = <2>;
809 qcom,msm-bus,num-paths = <1>;
810 qcom,msm-bus,vectors-KBps =
811 <125 512 0 0>,
812 <125 512 393600 393600>;
813 clock-names = "core_clk_src", "core_clk",
814 "iface_clk", "bus_clk";
815 clocks = <&clock_gcc GCC_CE1_CLK>,
816 <&clock_gcc GCC_CE1_CLK>,
817 <&clock_gcc GCC_CE1_AHB_CLK>,
818 <&clock_gcc GCC_CE1_AXI_CLK>;
819 qcom,ce-opp-freq = <171430000>;
820 qcom,request-bw-before-clk;
821 qcom,use-sw-aes-cbc-ecb-ctr-algo;
822 qcom,use-sw-aes-xts-algo;
823 qcom,use-sw-aes-ccm-algo;
824 qcom,use-sw-aead-algo;
825 qcom,use-sw-ahash-algo;
826 qcom,use-sw-hmac-algo;
mohamed sunfeer4b2ca442017-11-07 14:46:45 +0530827 qcom,smmu-s1-enable;
mohamed sunfeerdce9b922017-11-11 22:14:58 +0530828 iommus = <&apps_smmu 0x704 0x1>,
829 <&apps_smmu 0x714 0x1>;
mohamed sunfeer7462bc82017-10-11 22:50:13 +0530830 };
831
Abir Ghoshb849ab22017-09-19 13:03:11 +0530832 qcom,qbt1000 {
833 compatible = "qcom,qbt1000";
834 clock-names = "core", "iface";
835 clock-frequency = <25000000>;
836 qcom,ipc-gpio = <&tlmm 121 0>;
837 qcom,finger-detect-gpio = <&tlmm 122 0>;
838 };
839
mohamed sunfeer71b31322017-09-20 00:46:46 +0530840 qcom_seecom: qseecom@86d00000 {
841 compatible = "qcom,qseecom";
842 reg = <0x86d00000 0x2200000>;
843 reg-names = "secapp-region";
844 qcom,hlos-num-ce-hw-instances = <1>;
845 qcom,hlos-ce-hw-instance = <0>;
846 qcom,qsee-ce-hw-instance = <0>;
847 qcom,disk-encrypt-pipe-pair = <2>;
848 qcom,support-fde;
849 qcom,no-clock-support;
Neeraj Soni7c4254c2017-11-15 11:13:14 +0530850 qcom,fde-key-size;
mohamed sunfeer71b31322017-09-20 00:46:46 +0530851 qcom,appsbl-qseecom-support;
852 qcom,msm-bus,name = "qseecom-noc";
853 qcom,msm-bus,num-cases = <4>;
854 qcom,msm-bus,num-paths = <1>;
855 qcom,msm-bus,vectors-KBps =
856 <125 512 0 0>,
857 <125 512 200000 400000>,
858 <125 512 300000 800000>,
859 <125 512 400000 1000000>;
860 clock-names = "core_clk_src", "core_clk",
861 "iface_clk", "bus_clk";
862 clocks = <&clock_gcc GCC_CE1_CLK>,
863 <&clock_gcc GCC_CE1_CLK>,
864 <&clock_gcc GCC_CE1_AHB_CLK>,
865 <&clock_gcc GCC_CE1_AXI_CLK>;
866 qcom,ce-opp-freq = <171430000>;
867 qcom,qsee-reentrancy-support = <2>;
868 };
869
mohamed sunfeer732f7572017-09-19 19:51:11 +0530870 qcom_tzlog: tz-log@146bf720 {
871 compatible = "qcom,tz-log";
872 reg = <0x146bf720 0x3000>;
873 qcom,hyplog-enabled;
874 hyplog-address-offset = <0x410>;
875 hyplog-size-offset = <0x414>;
876 };
877
mohamed sunfeer2228b242017-09-19 19:10:08 +0530878 qcom_rng: qrng@793000{
879 compatible = "qcom,msm-rng";
880 reg = <0x793000 0x1000>;
881 qcom,msm-rng-iface-clk;
882 qcom,no-qrng-config;
883 qcom,msm-bus,name = "msm-rng-noc";
884 qcom,msm-bus,num-cases = <2>;
885 qcom,msm-bus,num-paths = <1>;
886 qcom,msm-bus,vectors-KBps =
887 <1 618 0 0>, /* No vote */
888 <1 618 0 800>; /* 100 KHz */
889 clocks = <&clock_gcc GCC_PRNG_AHB_CLK>;
890 clock-names = "iface_clk";
891 };
892
Manaf Meethalavalappu Pallikunhi52c7ba12017-09-07 01:41:43 +0530893 thermal_zones: thermal-zones {};
Rama Krishna Phani Aa3c0e782017-07-17 20:09:15 +0530894
895 tsens0: tsens@c222000 {
896 compatible = "qcom,tsens24xx";
897 reg = <0xc222000 0x4>,
898 <0xc263000 0x1ff>;
899 reg-names = "tsens_srot_physical",
900 "tsens_tm_physical";
901 interrupts = <0 506 0>, <0 508 0>;
902 interrupt-names = "tsens-upper-lower", "tsens-critical";
903 #thermal-sensor-cells = <1>;
904 };
905
906 tsens1: tsens@c223000 {
907 compatible = "qcom,tsens24xx";
908 reg = <0xc223000 0x4>,
909 <0xc265000 0x1ff>;
910 reg-names = "tsens_srot_physical",
911 "tsens_tm_physical";
912 interrupts = <0 507 0>, <0 509 0>;
913 interrupt-names = "tsens-upper-lower", "tsens-critical";
914 #thermal-sensor-cells = <1>;
915 };
916
Imran Khan04f08312017-03-30 15:07:43 +0530917 timer@0x17c90000{
918 #address-cells = <1>;
919 #size-cells = <1>;
920 ranges;
921 compatible = "arm,armv7-timer-mem";
922 reg = <0x17c90000 0x1000>;
923 clock-frequency = <19200000>;
924
925 frame@0x17ca0000 {
926 frame-number = <0>;
927 interrupts = <0 7 0x4>,
928 <0 6 0x4>;
929 reg = <0x17ca0000 0x1000>,
930 <0x17cb0000 0x1000>;
931 };
932
933 frame@17cc0000 {
934 frame-number = <1>;
935 interrupts = <0 8 0x4>;
936 reg = <0x17cc0000 0x1000>;
937 status = "disabled";
938 };
939
940 frame@17cd0000 {
941 frame-number = <2>;
942 interrupts = <0 9 0x4>;
943 reg = <0x17cd0000 0x1000>;
944 status = "disabled";
945 };
946
947 frame@17ce0000 {
948 frame-number = <3>;
949 interrupts = <0 10 0x4>;
950 reg = <0x17ce0000 0x1000>;
951 status = "disabled";
952 };
953
954 frame@17cf0000 {
955 frame-number = <4>;
956 interrupts = <0 11 0x4>;
957 reg = <0x17cf0000 0x1000>;
958 status = "disabled";
959 };
960
961 frame@17d00000 {
962 frame-number = <5>;
963 interrupts = <0 12 0x4>;
964 reg = <0x17d00000 0x1000>;
965 status = "disabled";
966 };
967
968 frame@17d10000 {
969 frame-number = <6>;
970 interrupts = <0 13 0x4>;
971 reg = <0x17d10000 0x1000>;
972 status = "disabled";
973 };
974 };
975
976 restart@10ac000 {
977 compatible = "qcom,pshold";
978 reg = <0xC264000 0x4>,
979 <0x1fd3000 0x4>;
980 reg-names = "pshold-base", "tcsr-boot-misc-detect";
981 };
982
Maulik Shah6bf7d5d2017-07-27 09:48:42 +0530983 aop-msg-client {
984 compatible = "qcom,debugfs-qmp-client";
985 mboxes = <&qmp_aop 0>;
986 mbox-names = "aop";
987 };
988
Odelu Kukatla1fe3a222017-06-01 16:24:59 +0530989 clock_rpmh: qcom,rpmhclk {
Odelu Kukatlad7e457b2017-08-07 22:08:09 +0530990 compatible = "qcom,rpmh-clk-sdm670";
Odelu Kukatla1fe3a222017-06-01 16:24:59 +0530991 #clock-cells = <1>;
Odelu Kukatlad7e457b2017-08-07 22:08:09 +0530992 mboxes = <&apps_rsc 0>;
993 mbox-names = "apps";
Odelu Kukatla1fe3a222017-06-01 16:24:59 +0530994 };
995
996 clock_gcc: qcom,gcc@100000 {
Odelu Kukatlad7e457b2017-08-07 22:08:09 +0530997 compatible = "qcom,gcc-sdm670", "syscon";
998 reg = <0x100000 0x1f0000>;
999 reg-names = "cc_base";
1000 vdd_cx-supply = <&pm660l_s3_level>;
1001 vdd_cx_ao-supply = <&pm660l_s3_level_ao>;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05301002 #clock-cells = <1>;
1003 #reset-cells = <1>;
1004 };
1005
1006 clock_videocc: qcom,videocc@ab00000 {
Odelu Kukatlad7e457b2017-08-07 22:08:09 +05301007 compatible = "qcom,video_cc-sdm670", "syscon";
1008 reg = <0xab00000 0x10000>;
1009 reg-names = "cc_base";
1010 vdd_cx-supply = <&pm660l_s3_level>;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05301011 #clock-cells = <1>;
1012 #reset-cells = <1>;
1013 };
1014
1015 clock_camcc: qcom,camcc@ad00000 {
Odelu Kukatlad7e457b2017-08-07 22:08:09 +05301016 compatible = "qcom,cam_cc-sdm670", "syscon";
1017 reg = <0xad00000 0x10000>;
1018 reg-names = "cc_base";
1019 vdd_cx-supply = <&pm660l_s3_level>;
1020 vdd_mx-supply = <&pm660l_s1_level>;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05301021 #clock-cells = <1>;
1022 #reset-cells = <1>;
1023 };
1024
1025 clock_dispcc: qcom,dispcc@af00000 {
Odelu Kukatlad7e457b2017-08-07 22:08:09 +05301026 compatible = "qcom,dispcc-sdm670", "syscon";
1027 reg = <0xaf00000 0x10000>;
1028 reg-names = "cc_base";
1029 vdd_cx-supply = <&pm660l_s3_level>;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05301030 #clock-cells = <1>;
1031 #reset-cells = <1>;
1032 };
1033
1034 clock_gpucc: qcom,gpucc@5090000 {
Odelu Kukatlad7e457b2017-08-07 22:08:09 +05301035 compatible = "qcom,gpucc-sdm670", "syscon";
1036 reg = <0x5090000 0x9000>;
1037 reg-names = "cc_base";
1038 vdd_cx-supply = <&pm660l_s3_level>;
1039 vdd_mx-supply = <&pm660l_s1_level>;
Odelu Kukatladc7ac7d2017-09-27 11:05:53 +05301040 qcom,gpu_cc_gmu_clk_src-opp-handle = <&gmu>;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05301041 #clock-cells = <1>;
1042 #reset-cells = <1>;
1043 };
1044
1045 clock_gfx: qcom,gfxcc@5090000 {
Odelu Kukatlad7e457b2017-08-07 22:08:09 +05301046 compatible = "qcom,gfxcc-sdm670";
1047 reg = <0x5090000 0x9000>;
1048 reg-names = "cc_base";
1049 vdd_gfx-supply = <&pm660l_s2_level>;
Odelu Kukatladc7ac7d2017-09-27 11:05:53 +05301050 qcom,gpu_cc_gx_gfx3d_clk_src-opp-handle = <&msm_gpu>;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05301051 #clock-cells = <1>;
1052 #reset-cells = <1>;
1053 };
1054
Odelu Kukatlad7e457b2017-08-07 22:08:09 +05301055 cpucc_debug: syscon@17970018 {
1056 compatible = "syscon";
1057 reg = <0x17970018 0x4>;
1058 };
1059
1060 clock_debug: qcom,cc-debug {
1061 compatible = "qcom,debugcc-sdm845";
1062 qcom,cc-count = <5>;
1063 qcom,gcc = <&clock_gcc>;
1064 qcom,videocc = <&clock_videocc>;
1065 qcom,camcc = <&clock_camcc>;
1066 qcom,dispcc = <&clock_dispcc>;
1067 qcom,gpucc = <&clock_gpucc>;
1068 qcom,cpucc = <&cpucc_debug>;
1069 clock-names = "xo_clk_src";
1070 clocks = <&clock_rpmh RPMH_CXO_CLK>;
1071 #clock-cells = <1>;
1072 };
1073
Odelu Kukatlaffce30a2017-09-23 17:20:48 +05301074 clock_cpucc: qcom,cpucc@0x17d41000 {
1075 compatible = "qcom,clk-cpu-osm-sdm670";
1076 reg = <0x17d41000 0x1400>,
1077 <0x17d43000 0x1400>,
David Collins1e048402017-11-29 15:43:09 -08001078 <0x17d45800 0x1400>;
1079 reg-names = "osm_l3_base", "osm_pwrcl_base", "osm_perfcl_base";
Deepak Katragadda02617bd2017-11-10 16:03:43 -08001080 vdd_l3_mx_ao-supply = <&pm660l_s1_level_ao>;
1081 vdd_pwrcl_mx_ao-supply = <&pm660l_s1_level_ao>;
Odelu Kukatlaffce30a2017-09-23 17:20:48 +05301082
Odelu Kukatla86c179e2017-12-12 19:10:23 +05301083 qcom,mx-turbo-freq = <1440000000 1708000000 3300000001>;
Odelu Kukatlaffce30a2017-09-23 17:20:48 +05301084 l3-devs = <&l3_cpu0 &l3_cpu6>;
1085
1086 clock-names = "xo_ao";
1087 clocks = <&clock_rpmh RPMH_CXO_CLK_A>;
Imran Khan04f08312017-03-30 15:07:43 +05301088 #clock-cells = <1>;
Imran Khan04f08312017-03-30 15:07:43 +05301089 };
1090
Odelu Kukatla6f3ffa12017-08-10 12:31:06 +05301091 clock_aop: qcom,aopclk {
Odelu Kukatla80f617f2017-09-15 19:30:25 +05301092 compatible = "qcom,aop-qmp-clk-v1";
Odelu Kukatla6f3ffa12017-08-10 12:31:06 +05301093 #clock-cells = <1>;
1094 mboxes = <&qmp_aop 0>;
1095 mbox-names = "qdss_clk";
1096 };
1097
Shrey Vijay6b6b3a52017-06-21 15:06:03 +05301098 slim_aud: slim@62dc0000 {
1099 cell-index = <1>;
1100 compatible = "qcom,slim-ngd";
1101 reg = <0x62dc0000 0x2c000>,
1102 <0x62d84000 0x2a000>;
1103 reg-names = "slimbus_physical", "slimbus_bam_physical";
1104 interrupts = <0 163 0>, <0 164 0>;
1105 interrupt-names = "slimbus_irq", "slimbus_bam_irq";
1106 qcom,apps-ch-pipes = <0x780000>;
1107 qcom,ea-pc = <0x290>;
1108 status = "disabled";
Dilip Kota0f5974d2017-08-17 15:13:08 +05301109 qcom,iommu-s1-bypass;
1110
1111 iommu_slim_aud_ctrl_cb: qcom,iommu_slim_ctrl_cb {
1112 compatible = "qcom,iommu-slim-ctrl-cb";
1113 iommus = <&apps_smmu 0x1826 0x0>,
1114 <&apps_smmu 0x182d 0x0>,
1115 <&apps_smmu 0x182e 0x1>,
1116 <&apps_smmu 0x1830 0x1>;
1117 };
1118
Shrey Vijay6b6b3a52017-06-21 15:06:03 +05301119 };
1120
1121 slim_qca: slim@62e40000 {
1122 cell-index = <3>;
1123 compatible = "qcom,slim-ngd";
1124 reg = <0x62e40000 0x2c000>,
1125 <0x62e04000 0x20000>;
1126 reg-names = "slimbus_physical", "slimbus_bam_physical";
1127 interrupts = <0 291 0>, <0 292 0>;
1128 interrupt-names = "slimbus_irq", "slimbus_bam_irq";
Rupesh Tatiya7615f682017-10-11 12:30:20 +05301129 status = "ok";
Dilip Kota0f5974d2017-08-17 15:13:08 +05301130 qcom,iommu-s1-bypass;
1131
1132 iommu_slim_qca_ctrl_cb: qcom,iommu_slim_ctrl_cb {
1133 compatible = "qcom,iommu-slim-ctrl-cb";
1134 iommus = <&apps_smmu 0x1833 0x0>;
1135 };
1136
Rupesh Tatiya7615f682017-10-11 12:30:20 +05301137 /* Slimbus Slave DT for WCN3990 */
1138 btfmslim_codec: wcn3990 {
1139 compatible = "qcom,btfmslim_slave";
1140 elemental-addr = [00 01 20 02 17 02];
1141 qcom,btfm-slim-ifd = "btfmslim_slave_ifd";
1142 qcom,btfm-slim-ifd-elemental-addr = [00 00 20 02 17 02];
1143 };
Shrey Vijay6b6b3a52017-06-21 15:06:03 +05301144 };
1145
Imran Khan04f08312017-03-30 15:07:43 +05301146 wdog: qcom,wdt@17980000{
1147 compatible = "qcom,msm-watchdog";
1148 reg = <0x17980000 0x1000>;
1149 reg-names = "wdt-base";
Lingutla Chandrasekhar9fb9ba92017-10-08 21:59:19 +05301150 interrupts = <0 0 0>, <0 1 0>;
Imran Khan04f08312017-03-30 15:07:43 +05301151 qcom,bark-time = <11000>;
Neeraj Upadhyaydbc184d2017-12-07 16:05:39 +05301152 qcom,pet-time = <9360>;
Imran Khan04f08312017-03-30 15:07:43 +05301153 qcom,ipi-ping;
1154 qcom,wakeup-enable;
1155 };
1156
1157 qcom,msm-rtb {
1158 compatible = "qcom,msm-rtb";
1159 qcom,rtb-size = <0x100000>;
1160 };
1161
Lingutla Chandrasekhar4d78d722017-11-10 16:03:44 +05301162 qcom,mpm2-sleep-counter@c221000 {
1163 compatible = "qcom,mpm2-sleep-counter";
1164 reg = <0x0c221000 0x1000>;
1165 clock-frequency = <32768>;
1166 };
1167
Imran Khan04f08312017-03-30 15:07:43 +05301168 qcom,msm-imem@146bf000 {
1169 compatible = "qcom,msm-imem";
1170 reg = <0x146bf000 0x1000>;
1171 ranges = <0x0 0x146bf000 0x1000>;
1172 #address-cells = <1>;
1173 #size-cells = <1>;
1174
1175 mem_dump_table@10 {
1176 compatible = "qcom,msm-imem-mem_dump_table";
1177 reg = <0x10 8>;
1178 };
1179
Lingutla Chandrasekharfa5c13f2017-09-25 11:01:58 +05301180 dload_type@1c {
1181 compatible = "qcom,msm-imem-dload-type";
1182 reg = <0x1c 0x4>;
1183 };
1184
Imran Khan04f08312017-03-30 15:07:43 +05301185 restart_reason@65c {
1186 compatible = "qcom,msm-imem-restart_reason";
1187 reg = <0x65c 4>;
1188 };
1189
1190 pil@94c {
1191 compatible = "qcom,msm-imem-pil";
1192 reg = <0x94c 200>;
1193 };
1194
1195 kaslr_offset@6d0 {
1196 compatible = "qcom,msm-imem-kaslr_offset";
1197 reg = <0x6d0 12>;
1198 };
Lingutla Chandrasekhar3c51f0b2017-09-12 14:21:21 +05301199
1200 boot_stats@6b0 {
1201 compatible = "qcom,msm-imem-boot_stats";
1202 reg = <0x6b0 0x20>;
1203 };
1204
1205 diag_dload@c8 {
1206 compatible = "qcom,msm-imem-diag-dload";
1207 reg = <0xc8 0xc8>;
1208 };
Imran Khan04f08312017-03-30 15:07:43 +05301209 };
1210
Rama Krishna Phani A2acd96a2017-07-03 17:12:46 +05301211 gpi_dma0: qcom,gpi-dma@0x800000 {
Jishnu Prakashfb619282017-11-06 11:07:53 +05301212 #dma-cells = <5>;
Rama Krishna Phani A2acd96a2017-07-03 17:12:46 +05301213 compatible = "qcom,gpi-dma";
1214 reg = <0x800000 0x60000>;
1215 reg-names = "gpi-top";
1216 interrupts = <0 244 0>, <0 245 0>, <0 246 0>, <0 247 0>,
1217 <0 248 0>, <0 249 0>, <0 250 0>, <0 251 0>,
1218 <0 252 0>, <0 253 0>, <0 254 0>, <0 255 0>,
1219 <0 256 0>;
1220 qcom,max-num-gpii = <13>;
1221 qcom,gpii-mask = <0xfa>;
1222 qcom,ev-factor = <2>;
1223 iommus = <&apps_smmu 0x0016 0x0>;
Jishnu Prakash71f42792017-11-02 16:04:21 +05301224 qcom,smmu-cfg = <0x1>;
1225 qcom,iova-range = <0x0 0x100000 0x0 0x100000>;
Rama Krishna Phani A2acd96a2017-07-03 17:12:46 +05301226 status = "ok";
1227 };
1228
1229 gpi_dma1: qcom,gpi-dma@0xa00000 {
Jishnu Prakashfb619282017-11-06 11:07:53 +05301230 #dma-cells = <5>;
Rama Krishna Phani A2acd96a2017-07-03 17:12:46 +05301231 compatible = "qcom,gpi-dma";
1232 reg = <0xa00000 0x60000>;
1233 reg-names = "gpi-top";
1234 interrupts = <0 279 0>, <0 280 0>, <0 281 0>, <0 282 0>,
1235 <0 283 0>, <0 284 0>, <0 293 0>, <0 294 0>,
1236 <0 295 0>, <0 296 0>, <0 297 0>, <0 298 0>,
1237 <0 299 0>;
1238 qcom,max-num-gpii = <13>;
1239 qcom,gpii-mask = <0xfa>;
1240 qcom,ev-factor = <2>;
Jishnu Prakash71f42792017-11-02 16:04:21 +05301241 qcom,smmu-cfg = <0x1>;
1242 qcom,iova-range = <0x0 0x100000 0x0 0x100000>;
Rama Krishna Phani A2acd96a2017-07-03 17:12:46 +05301243 iommus = <&apps_smmu 0x06d6 0x0>;
1244 status = "ok";
1245 };
1246
Imran Khan04f08312017-03-30 15:07:43 +05301247 cpuss_dump {
1248 compatible = "qcom,cpuss-dump";
1249 qcom,l1_i_cache0 {
1250 qcom,dump-node = <&L1_I_0>;
1251 qcom,dump-id = <0x60>;
1252 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301253 qcom,l1_i_cache100 {
Imran Khan04f08312017-03-30 15:07:43 +05301254 qcom,dump-node = <&L1_I_100>;
1255 qcom,dump-id = <0x61>;
1256 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301257 qcom,l1_i_cache200 {
Imran Khan04f08312017-03-30 15:07:43 +05301258 qcom,dump-node = <&L1_I_200>;
1259 qcom,dump-id = <0x62>;
1260 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301261 qcom,l1_i_cache300 {
Imran Khan04f08312017-03-30 15:07:43 +05301262 qcom,dump-node = <&L1_I_300>;
1263 qcom,dump-id = <0x63>;
1264 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301265 qcom,l1_i_cache400 {
Imran Khan04f08312017-03-30 15:07:43 +05301266 qcom,dump-node = <&L1_I_400>;
1267 qcom,dump-id = <0x64>;
1268 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301269 qcom,l1_i_cache500 {
Imran Khan04f08312017-03-30 15:07:43 +05301270 qcom,dump-node = <&L1_I_500>;
1271 qcom,dump-id = <0x65>;
1272 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301273 qcom,l1_i_cache600 {
Imran Khan04f08312017-03-30 15:07:43 +05301274 qcom,dump-node = <&L1_I_600>;
1275 qcom,dump-id = <0x66>;
1276 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301277 qcom,l1_i_cache700 {
Imran Khan04f08312017-03-30 15:07:43 +05301278 qcom,dump-node = <&L1_I_700>;
1279 qcom,dump-id = <0x67>;
1280 };
1281 qcom,l1_d_cache0 {
1282 qcom,dump-node = <&L1_D_0>;
1283 qcom,dump-id = <0x80>;
1284 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301285 qcom,l1_d_cache100 {
Imran Khan04f08312017-03-30 15:07:43 +05301286 qcom,dump-node = <&L1_D_100>;
1287 qcom,dump-id = <0x81>;
1288 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301289 qcom,l1_d_cache200 {
Imran Khan04f08312017-03-30 15:07:43 +05301290 qcom,dump-node = <&L1_D_200>;
1291 qcom,dump-id = <0x82>;
1292 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301293 qcom,l1_d_cache300 {
Imran Khan04f08312017-03-30 15:07:43 +05301294 qcom,dump-node = <&L1_D_300>;
1295 qcom,dump-id = <0x83>;
1296 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301297 qcom,l1_d_cache400 {
Imran Khan04f08312017-03-30 15:07:43 +05301298 qcom,dump-node = <&L1_D_400>;
1299 qcom,dump-id = <0x84>;
1300 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301301 qcom,l1_d_cache500 {
Imran Khan04f08312017-03-30 15:07:43 +05301302 qcom,dump-node = <&L1_D_500>;
1303 qcom,dump-id = <0x85>;
1304 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301305 qcom,l1_d_cache600 {
Imran Khan04f08312017-03-30 15:07:43 +05301306 qcom,dump-node = <&L1_D_600>;
1307 qcom,dump-id = <0x86>;
1308 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301309 qcom,l1_d_cache700 {
Imran Khan04f08312017-03-30 15:07:43 +05301310 qcom,dump-node = <&L1_D_700>;
1311 qcom,dump-id = <0x87>;
1312 };
Lingutla Chandrasekharee4f1872017-06-07 13:50:53 +05301313 qcom,llcc1_d_cache {
1314 qcom,dump-node = <&LLCC_1>;
1315 qcom,dump-id = <0x140>;
1316 };
1317 qcom,llcc2_d_cache {
1318 qcom,dump-node = <&LLCC_2>;
1319 qcom,dump-id = <0x141>;
1320 };
Lingutla Chandrasekhar22792282017-09-01 16:38:20 +05301321 qcom,l1_tlb_dump0 {
1322 qcom,dump-node = <&L1_TLB_0>;
1323 qcom,dump-id = <0x20>;
1324 };
1325 qcom,l1_tlb_dump100 {
1326 qcom,dump-node = <&L1_TLB_100>;
1327 qcom,dump-id = <0x21>;
1328 };
1329 qcom,l1_tlb_dump200 {
1330 qcom,dump-node = <&L1_TLB_200>;
1331 qcom,dump-id = <0x22>;
1332 };
1333 qcom,l1_tlb_dump300 {
1334 qcom,dump-node = <&L1_TLB_300>;
1335 qcom,dump-id = <0x23>;
1336 };
1337 qcom,l1_tlb_dump400 {
1338 qcom,dump-node = <&L1_TLB_400>;
1339 qcom,dump-id = <0x24>;
1340 };
1341 qcom,l1_tlb_dump500 {
1342 qcom,dump-node = <&L1_TLB_500>;
1343 qcom,dump-id = <0x25>;
1344 };
1345 qcom,l1_tlb_dump600 {
1346 qcom,dump-node = <&L1_TLB_600>;
1347 qcom,dump-id = <0x26>;
1348 };
1349 qcom,l1_tlb_dump700 {
1350 qcom,dump-node = <&L1_TLB_700>;
1351 qcom,dump-id = <0x27>;
1352 };
Imran Khan04f08312017-03-30 15:07:43 +05301353 };
1354
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301355 mem_dump {
1356 compatible = "qcom,mem-dump";
1357 memory-region = <&dump_mem>;
1358
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301359 rpmh {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301360 qcom,dump-size = <0x2000000>;
1361 qcom,dump-id = <0xec>;
1362 };
1363
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301364 rpm_sw {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301365 qcom,dump-size = <0x28000>;
1366 qcom,dump-id = <0xea>;
1367 };
1368
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301369 pmic {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301370 qcom,dump-size = <0x10000>;
1371 qcom,dump-id = <0xe4>;
1372 };
1373
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301374 tmc_etf {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301375 qcom,dump-size = <0x10000>;
1376 qcom,dump-id = <0xf0>;
1377 };
1378
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301379 tmc_etfswao {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301380 qcom,dump-size = <0x8400>;
1381 qcom,dump-id = <0xf1>;
1382 };
1383
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301384 tmc_etr_reg {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301385 qcom,dump-size = <0x1000>;
1386 qcom,dump-id = <0x100>;
1387 };
1388
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301389 tmc_etf_reg {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301390 qcom,dump-size = <0x1000>;
1391 qcom,dump-id = <0x101>;
1392 };
1393
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301394 etfswao_reg {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301395 qcom,dump-size = <0x1000>;
1396 qcom,dump-id = <0x102>;
1397 };
1398
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301399 misc_data {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301400 qcom,dump-size = <0x1000>;
1401 qcom,dump-id = <0xe8>;
1402 };
1403
Lingutla Chandrasekhar408ca1d2017-11-06 21:48:09 +05301404 power_regs {
Lingutla Chandrasekhar96fd39c2017-09-12 10:34:33 +05301405 qcom,dump-size = <0x100000>;
1406 qcom,dump-id = <0xed>;
1407 };
1408 };
1409
Imran Khan04f08312017-03-30 15:07:43 +05301410 kryo3xx-erp {
1411 compatible = "arm,arm64-kryo3xx-cpu-erp";
1412 interrupts = <1 6 4>,
1413 <1 7 4>,
1414 <0 34 4>,
1415 <0 35 4>;
1416
1417 interrupt-names = "l1-l2-faultirq",
1418 "l1-l2-errirq",
1419 "l3-scu-errirq",
1420 "l3-scu-faultirq";
1421 };
1422
Dhoat Harpala24cb2c2017-06-06 20:39:54 +05301423 qcom,ipc-spinlock@1f40000 {
1424 compatible = "qcom,ipc-spinlock-sfpb";
1425 reg = <0x1f40000 0x8000>;
1426 qcom,num-locks = <8>;
1427 };
1428
Dhoat Harpaldd9bfaf2017-06-06 20:43:16 +05301429 qcom,smem@86000000 {
1430 compatible = "qcom,smem";
1431 reg = <0x86000000 0x200000>,
1432 <0x17911008 0x4>,
1433 <0x778000 0x7000>,
1434 <0x1fd4000 0x8>;
1435 reg-names = "smem", "irq-reg-base", "aux-mem1",
1436 "smem_targ_info_reg";
1437 qcom,mpu-enabled;
1438 };
1439
Dhoat Harpalebc9e562017-07-30 20:53:03 +05301440 qmp_aop: qcom,qmp-aop@c300000 {
Dhoat Harpal5f909ef2017-06-09 21:18:00 +05301441 compatible = "qcom,qmp-mbox";
1442 label = "aop";
1443 reg = <0xc300000 0x100000>,
1444 <0x1799000c 0x4>;
1445 reg-names = "msgram", "irq-reg-base";
1446 qcom,irq-mask = <0x1>;
1447 interrupts = <0 389 1>;
Dhoat Harpalebc9e562017-07-30 20:53:03 +05301448 priority = <0>;
Dhoat Harpal5f909ef2017-06-09 21:18:00 +05301449 mbox-desc-offset = <0x0>;
1450 #mbox-cells = <1>;
1451 };
1452
Dhoat Harpal466ffcc2017-06-06 20:54:51 +05301453 qcom,glink-smem-native-xprt-modem@86000000 {
1454 compatible = "qcom,glink-smem-native-xprt";
1455 reg = <0x86000000 0x200000>,
1456 <0x1799000c 0x4>;
1457 reg-names = "smem", "irq-reg-base";
1458 qcom,irq-mask = <0x1000>;
1459 interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>;
1460 label = "mpss";
1461 };
1462
1463 qcom,glink-smem-native-xprt-adsp@86000000 {
1464 compatible = "qcom,glink-smem-native-xprt";
1465 reg = <0x86000000 0x200000>,
1466 <0x1799000c 0x4>;
1467 reg-names = "smem", "irq-reg-base";
Dhoat Harpal3adebbe2017-07-06 15:59:13 +05301468 qcom,irq-mask = <0x1000000>;
1469 interrupts = <GIC_SPI 170 IRQ_TYPE_EDGE_RISING>;
Dhoat Harpal466ffcc2017-06-06 20:54:51 +05301470 label = "lpass";
1471 qcom,qos-config = <&glink_qos_adsp>;
1472 qcom,ramp-time = <0xaf>;
1473 };
1474
1475 glink_qos_adsp: qcom,glink-qos-config-adsp {
1476 compatible = "qcom,glink-qos-config";
1477 qcom,flow-info = <0x3c 0x0>,
1478 <0x3c 0x0>,
1479 <0x3c 0x0>,
1480 <0x3c 0x0>;
1481 qcom,mtu-size = <0x800>;
1482 qcom,tput-stats-cycle = <0xa>;
1483 };
1484
1485 glink_spi_xprt_wdsp: qcom,glink-spi-xprt-wdsp {
1486 compatible = "qcom,glink-spi-xprt";
1487 label = "wdsp";
1488 qcom,remote-fifo-config = <&glink_fifo_wdsp>;
1489 qcom,qos-config = <&glink_qos_wdsp>;
1490 qcom,ramp-time = <0x10>,
1491 <0x20>,
1492 <0x30>,
1493 <0x40>;
1494 };
1495
1496 glink_fifo_wdsp: qcom,glink-fifo-config-wdsp {
1497 compatible = "qcom,glink-fifo-config";
1498 qcom,out-read-idx-reg = <0x12000>;
1499 qcom,out-write-idx-reg = <0x12004>;
1500 qcom,in-read-idx-reg = <0x1200C>;
1501 qcom,in-write-idx-reg = <0x12010>;
1502 };
1503
1504 glink_qos_wdsp: qcom,glink-qos-config-wdsp {
1505 compatible = "qcom,glink-qos-config";
1506 qcom,flow-info = <0x80 0x0>,
1507 <0x70 0x1>,
1508 <0x60 0x2>,
1509 <0x50 0x3>;
1510 qcom,mtu-size = <0x800>;
1511 qcom,tput-stats-cycle = <0xa>;
1512 };
1513
1514 qcom,glink-smem-native-xprt-cdsp@86000000 {
1515 compatible = "qcom,glink-smem-native-xprt";
1516 reg = <0x86000000 0x200000>,
1517 <0x1799000c 0x4>;
1518 reg-names = "smem", "irq-reg-base";
1519 qcom,irq-mask = <0x10>;
1520 interrupts = <GIC_SPI 574 IRQ_TYPE_EDGE_RISING>;
1521 label = "cdsp";
1522 };
1523
Dhoat Harpal9cb73cc2017-06-06 20:58:14 +05301524 glink_mpss: qcom,glink-ssr-modem {
1525 compatible = "qcom,glink_ssr";
1526 label = "modem";
1527 qcom,edge = "mpss";
1528 qcom,notify-edges = <&glink_lpass>, <&glink_cdsp>;
1529 qcom,xprt = "smem";
1530 };
1531
1532 glink_lpass: qcom,glink-ssr-adsp {
1533 compatible = "qcom,glink_ssr";
1534 label = "adsp";
1535 qcom,edge = "lpass";
1536 qcom,notify-edges = <&glink_mpss>, <&glink_cdsp>;
1537 qcom,xprt = "smem";
1538 };
1539
1540 glink_cdsp: qcom,glink-ssr-cdsp {
1541 compatible = "qcom,glink_ssr";
1542 label = "cdsp";
1543 qcom,edge = "cdsp";
1544 qcom,notify-edges = <&glink_mpss>, <&glink_lpass>;
1545 qcom,xprt = "smem";
1546 };
1547
Dhoat Harpal22dafa92017-06-06 21:03:34 +05301548 qcom,ipc_router {
1549 compatible = "qcom,ipc_router";
1550 qcom,node-id = <1>;
1551 };
1552
1553 qcom,ipc_router_modem_xprt {
1554 compatible = "qcom,ipc_router_glink_xprt";
1555 qcom,ch-name = "IPCRTR";
1556 qcom,xprt-remote = "mpss";
1557 qcom,glink-xprt = "smem";
1558 qcom,xprt-linkid = <1>;
1559 qcom,xprt-version = <1>;
1560 qcom,fragmented-data;
1561 };
1562
1563 qcom,ipc_router_q6_xprt {
1564 compatible = "qcom,ipc_router_glink_xprt";
1565 qcom,ch-name = "IPCRTR";
1566 qcom,xprt-remote = "lpass";
1567 qcom,glink-xprt = "smem";
1568 qcom,xprt-linkid = <1>;
1569 qcom,xprt-version = <1>;
1570 qcom,fragmented-data;
1571 };
1572
1573 qcom,ipc_router_cdsp_xprt {
1574 compatible = "qcom,ipc_router_glink_xprt";
1575 qcom,ch-name = "IPCRTR";
1576 qcom,xprt-remote = "cdsp";
1577 qcom,glink-xprt = "smem";
1578 qcom,xprt-linkid = <1>;
1579 qcom,xprt-version = <1>;
1580 qcom,fragmented-data;
1581 };
1582
Dhoat Harpal11d34482017-06-06 21:00:14 +05301583 qcom,glink_pkt {
1584 compatible = "qcom,glinkpkt";
1585
1586 qcom,glinkpkt-at-mdm0 {
1587 qcom,glinkpkt-transport = "smem";
1588 qcom,glinkpkt-edge = "mpss";
1589 qcom,glinkpkt-ch-name = "DS";
1590 qcom,glinkpkt-dev-name = "at_mdm0";
1591 };
1592
1593 qcom,glinkpkt-loopback_cntl {
1594 qcom,glinkpkt-transport = "lloop";
1595 qcom,glinkpkt-edge = "local";
1596 qcom,glinkpkt-ch-name = "LOCAL_LOOPBACK_CLNT";
1597 qcom,glinkpkt-dev-name = "glink_pkt_loopback_ctrl";
1598 };
1599
1600 qcom,glinkpkt-loopback_data {
1601 qcom,glinkpkt-transport = "lloop";
1602 qcom,glinkpkt-edge = "local";
1603 qcom,glinkpkt-ch-name = "glink_pkt_lloop_CLNT";
1604 qcom,glinkpkt-dev-name = "glink_pkt_loopback";
1605 };
1606
1607 qcom,glinkpkt-apr-apps2 {
1608 qcom,glinkpkt-transport = "smem";
1609 qcom,glinkpkt-edge = "adsp";
1610 qcom,glinkpkt-ch-name = "apr_apps2";
1611 qcom,glinkpkt-dev-name = "apr_apps2";
1612 };
1613
1614 qcom,glinkpkt-data40-cntl {
1615 qcom,glinkpkt-transport = "smem";
1616 qcom,glinkpkt-edge = "mpss";
1617 qcom,glinkpkt-ch-name = "DATA40_CNTL";
1618 qcom,glinkpkt-dev-name = "smdcntl8";
1619 };
1620
1621 qcom,glinkpkt-data1 {
1622 qcom,glinkpkt-transport = "smem";
1623 qcom,glinkpkt-edge = "mpss";
1624 qcom,glinkpkt-ch-name = "DATA1";
1625 qcom,glinkpkt-dev-name = "smd7";
1626 };
1627
1628 qcom,glinkpkt-data4 {
1629 qcom,glinkpkt-transport = "smem";
1630 qcom,glinkpkt-edge = "mpss";
1631 qcom,glinkpkt-ch-name = "DATA4";
1632 qcom,glinkpkt-dev-name = "smd8";
1633 };
1634
1635 qcom,glinkpkt-data11 {
1636 qcom,glinkpkt-transport = "smem";
1637 qcom,glinkpkt-edge = "mpss";
1638 qcom,glinkpkt-ch-name = "DATA11";
1639 qcom,glinkpkt-dev-name = "smd11";
1640 };
1641 };
1642
Imran Khan04f08312017-03-30 15:07:43 +05301643 qcom,chd_sliver {
1644 compatible = "qcom,core-hang-detect";
1645 label = "silver";
1646 qcom,threshold-arr = <0x17e00058 0x17e10058 0x17e20058
1647 0x17e30058 0x17e40058 0x17e50058>;
1648 qcom,config-arr = <0x17e00060 0x17e10060 0x17e20060
1649 0x17e30060 0x17e40060 0x17e50060>;
1650 };
1651
1652 qcom,chd_gold {
1653 compatible = "qcom,core-hang-detect";
1654 label = "gold";
1655 qcom,threshold-arr = <0x17e60058 0x17e70058>;
1656 qcom,config-arr = <0x17e60060 0x17e70060>;
1657 };
1658
1659 qcom,ghd {
1660 compatible = "qcom,gladiator-hang-detect-v2";
1661 qcom,threshold-arr = <0x1799041c 0x17990420>;
1662 qcom,config-reg = <0x17990434>;
1663 };
1664
1665 qcom,msm-gladiator-v3@17900000 {
1666 compatible = "qcom,msm-gladiator-v3";
1667 reg = <0x17900000 0xd080>;
1668 reg-names = "gladiator_base";
1669 interrupts = <0 17 0>;
1670 };
1671
Lingutla Chandrasekhar88f9e7b2017-09-15 18:29:25 +05301672 eud: qcom,msm-eud@88e0000 {
1673 compatible = "qcom,msm-eud";
1674 interrupt-names = "eud_irq";
1675 interrupts = <GIC_SPI 492 IRQ_TYPE_LEVEL_HIGH>;
1676 reg = <0x88e0000 0x2000>;
1677 reg-names = "eud_base";
Lingutla Chandrasekhar5422daf2017-10-26 11:27:32 +05301678 clocks = <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
1679 clock-names = "cfg_ahb_clk";
Lingutla Chandrasekhar88f9e7b2017-09-15 18:29:25 +05301680 };
1681
Lingutla Chandrasekharee4f1872017-06-07 13:50:53 +05301682 qcom,llcc@1100000 {
1683 compatible = "qcom,llcc-core", "syscon", "simple-mfd";
1684 reg = <0x1100000 0x250000>;
1685 reg-names = "llcc_base";
1686 qcom,llcc-banks-off = <0x0 0x80000 >;
1687 qcom,llcc-broadcast-off = <0x200000>;
1688
1689 llcc: qcom,sdm670-llcc {
1690 compatible = "qcom,sdm670-llcc";
1691 #cache-cells = <1>;
1692 max-slices = <32>;
1693 qcom,dump-size = <0x80000>;
1694 };
1695
Sankaran Nampoothiri0c5dac02017-11-06 11:53:52 +05301696 qcom,llcc-perfmon {
1697 compatible = "qcom,llcc-perfmon";
1698 };
1699
Lingutla Chandrasekharee4f1872017-06-07 13:50:53 +05301700 qcom,llcc-erp {
1701 compatible = "qcom,llcc-erp";
1702 interrupt-names = "ecc_irq";
1703 interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
1704 };
1705
1706 qcom,llcc-amon {
1707 compatible = "qcom,llcc-amon";
1708 };
1709
1710 LLCC_1: llcc_1_dcache {
1711 qcom,dump-size = <0xd8000>;
1712 };
1713
1714 LLCC_2: llcc_2_dcache {
1715 qcom,dump-size = <0xd8000>;
1716 };
1717 };
1718
Maulik Shah210773d2017-06-15 09:49:12 +05301719 cmd_db: qcom,cmd-db@c3f000c {
1720 compatible = "qcom,cmd-db";
1721 reg = <0xc3f000c 0x8>;
1722 };
1723
Maulik Shahc77d1d22017-06-15 14:04:50 +05301724 apps_rsc: mailbox@179e0000 {
1725 compatible = "qcom,tcs-drv";
1726 label = "apps_rsc";
1727 reg = <0x179e0000 0x100>, <0x179e0d00 0x3000>;
1728 interrupts = <0 5 0>;
1729 #mbox-cells = <1>;
1730 qcom,drv-id = <2>;
1731 qcom,tcs-config = <ACTIVE_TCS 2>,
1732 <SLEEP_TCS 3>,
1733 <WAKE_TCS 3>,
1734 <CONTROL_TCS 1>;
1735 };
1736
Maulik Shahda3941f2017-06-15 09:41:38 +05301737 disp_rsc: mailbox@af20000 {
1738 compatible = "qcom,tcs-drv";
1739 label = "display_rsc";
1740 reg = <0xaf20000 0x100>, <0xaf21c00 0x3000>;
1741 interrupts = <0 129 0>;
1742 #mbox-cells = <1>;
1743 qcom,drv-id = <0>;
1744 qcom,tcs-config = <SLEEP_TCS 1>,
1745 <WAKE_TCS 1>,
1746 <ACTIVE_TCS 0>,
1747 <CONTROL_TCS 1>;
1748 };
1749
Maulik Shah0dd203f2017-06-15 09:44:59 +05301750 system_pm {
1751 compatible = "qcom,system-pm";
1752 mboxes = <&apps_rsc 0>;
1753 };
1754
Imran Khan04f08312017-03-30 15:07:43 +05301755 dcc: dcc_v2@10a2000 {
1756 compatible = "qcom,dcc_v2";
1757 reg = <0x10a2000 0x1000>,
1758 <0x10ae000 0x2000>;
1759 reg-names = "dcc-base", "dcc-ram-base";
Saranya Chidurac0a161c2017-08-28 13:06:10 +05301760
1761 dcc-ram-offset = <0x6000>;
Imran Khan04f08312017-03-30 15:07:43 +05301762 };
1763
Tirupathi Reddy9ae4c892017-06-09 12:30:31 +05301764 spmi_bus: qcom,spmi@c440000 {
1765 compatible = "qcom,spmi-pmic-arb";
1766 reg = <0xc440000 0x1100>,
1767 <0xc600000 0x2000000>,
1768 <0xe600000 0x100000>,
1769 <0xe700000 0xa0000>,
1770 <0xc40a000 0x26000>;
1771 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
1772 interrupt-names = "periph_irq";
1773 interrupts = <GIC_SPI 481 IRQ_TYPE_NONE>;
1774 qcom,ee = <0>;
1775 qcom,channel = <0>;
1776 #address-cells = <2>;
1777 #size-cells = <0>;
1778 interrupt-controller;
1779 #interrupt-cells = <4>;
1780 cell-index = <0>;
1781 };
Sayali Lokhande099af9c2017-06-08 10:18:29 +05301782
1783 ufsphy_mem: ufsphy_mem@1d87000 {
1784 reg = <0x1d87000 0xe00>; /* PHY regs */
1785 reg-names = "phy_mem";
1786 #phy-cells = <0>;
1787
1788 lanes-per-direction = <1>;
1789
1790 clock-names = "ref_clk_src",
1791 "ref_clk",
1792 "ref_aux_clk";
1793 clocks = <&clock_rpmh RPMH_CXO_CLK>,
1794 <&clock_gcc GCC_UFS_MEM_CLKREF_CLK>,
1795 <&clock_gcc GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK>;
1796
1797 status = "disabled";
1798 };
1799
1800 ufshc_mem: ufshc@1d84000 {
1801 compatible = "qcom,ufshc";
1802 reg = <0x1d84000 0x3000>;
1803 interrupts = <0 265 0>;
1804 phys = <&ufsphy_mem>;
1805 phy-names = "ufsphy";
1806
1807 lanes-per-direction = <1>;
1808 dev-ref-clk-freq = <0>; /* 19.2 MHz */
1809
1810 clock-names =
1811 "core_clk",
1812 "bus_aggr_clk",
1813 "iface_clk",
1814 "core_clk_unipro",
1815 "core_clk_ice",
1816 "ref_clk",
1817 "tx_lane0_sync_clk",
1818 "rx_lane0_sync_clk";
1819 clocks =
1820 <&clock_gcc GCC_UFS_PHY_AXI_HW_CTL_CLK>,
1821 <&clock_gcc GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK>,
1822 <&clock_gcc GCC_UFS_PHY_AHB_CLK>,
1823 <&clock_gcc GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK>,
1824 <&clock_gcc GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK>,
1825 <&clock_rpmh RPMH_CXO_CLK>,
1826 <&clock_gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>,
1827 <&clock_gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>;
1828 freq-table-hz =
1829 <50000000 200000000>,
1830 <0 0>,
1831 <0 0>,
1832 <37500000 150000000>,
1833 <75000000 300000000>,
1834 <0 0>,
1835 <0 0>,
1836 <0 0>;
1837
Sayali Lokhandeaa3db742017-10-09 15:13:01 +05301838 non-removable;
Sayali Lokhande9ad47f02017-08-02 12:44:31 +05301839 qcom,msm-bus,name = "ufshc_mem";
1840 qcom,msm-bus,num-cases = <12>;
1841 qcom,msm-bus,num-paths = <2>;
1842 qcom,msm-bus,vectors-KBps =
1843 /*
1844 * During HS G3 UFS runs at nominal voltage corner, vote
1845 * higher bandwidth to push other buses in the data path
1846 * to run at nominal to achieve max throughput.
1847 * 4GBps pushes BIMC to run at nominal.
1848 * 200MBps pushes CNOC to run at nominal.
1849 * Vote for half of this bandwidth for HS G3 1-lane.
1850 * For max bandwidth, vote high enough to push the buses
1851 * to run in turbo voltage corner.
1852 */
1853 <123 512 0 0>, <1 757 0 0>, /* No vote */
1854 <123 512 922 0>, <1 757 1000 0>, /* PWM G1 */
1855 <123 512 1844 0>, <1 757 1000 0>, /* PWM G2 */
1856 <123 512 3688 0>, <1 757 1000 0>, /* PWM G3 */
1857 <123 512 7376 0>, <1 757 1000 0>, /* PWM G4 */
1858 <123 512 127796 0>, <1 757 1000 0>, /* HS G1 RA */
1859 <123 512 255591 0>, <1 757 1000 0>, /* HS G2 RA */
1860 <123 512 2097152 0>, <1 757 102400 0>, /* HS G3 RA */
1861 <123 512 149422 0>, <1 757 1000 0>, /* HS G1 RB */
1862 <123 512 298189 0>, <1 757 1000 0>, /* HS G2 RB */
1863 <123 512 2097152 0>, <1 757 102400 0>, /* HS G3 RB */
1864 <123 512 7643136 0>, <1 757 307200 0>; /* Max. bandwidth */
1865
1866 qcom,bus-vector-names = "MIN",
1867 "PWM_G1_L1", "PWM_G2_L1", "PWM_G3_L1", "PWM_G4_L1",
1868 "HS_RA_G1_L1", "HS_RA_G2_L1", "HS_RA_G3_L1",
1869 "HS_RB_G1_L1", "HS_RB_G2_L1", "HS_RB_G3_L1",
1870 "MAX";
1871
1872 /* PM QoS */
1873 qcom,pm-qos-cpu-groups = <0x3f 0xC0>;
1874 qcom,pm-qos-cpu-group-latency-us = <70 70>;
1875 qcom,pm-qos-default-cpu = <0>;
1876
Sayali Lokhande099af9c2017-06-08 10:18:29 +05301877 resets = <&clock_gcc GCC_UFS_PHY_BCR>;
1878 reset-names = "core_reset";
1879
1880 status = "disabled";
1881 };
Gaurav Kohlib28d5562017-06-12 11:26:27 +05301882
1883 qcom,lpass@62400000 {
1884 compatible = "qcom,pil-tz-generic";
1885 reg = <0x62400000 0x00100>;
1886 interrupts = <0 162 1>;
1887
1888 vdd_cx-supply = <&pm660l_l9_level>;
1889 qcom,proxy-reg-names = "vdd_cx";
1890 qcom,vdd_cx-uV-uA = <RPMH_REGULATOR_LEVEL_TURBO 100000>;
1891
1892 clocks = <&clock_rpmh RPMH_CXO_CLK>;
1893 clock-names = "xo";
1894 qcom,proxy-clock-names = "xo";
1895
1896 qcom,pas-id = <1>;
1897 qcom,proxy-timeout-ms = <10000>;
1898 qcom,smem-id = <423>;
1899 qcom,sysmon-id = <1>;
1900 qcom,ssctl-instance-id = <0x14>;
1901 qcom,firmware-name = "adsp";
Gaurav Kohlif11f7cc2017-10-03 14:37:48 +05301902 qcom,signal-aop;
Gaurav Kohlib28d5562017-06-12 11:26:27 +05301903 memory-region = <&pil_adsp_mem>;
1904
1905 /* GPIO inputs from lpass */
1906 qcom,gpio-err-fatal = <&smp2pgpio_ssr_smp2p_2_in 0 0>;
1907 qcom,gpio-proxy-unvote = <&smp2pgpio_ssr_smp2p_2_in 2 0>;
1908 qcom,gpio-err-ready = <&smp2pgpio_ssr_smp2p_2_in 1 0>;
1909 qcom,gpio-stop-ack = <&smp2pgpio_ssr_smp2p_2_in 3 0>;
1910
1911 /* GPIO output to lpass */
1912 qcom,gpio-force-stop = <&smp2pgpio_ssr_smp2p_2_out 0 0>;
Gaurav Kohlif11f7cc2017-10-03 14:37:48 +05301913
1914 mboxes = <&qmp_aop 0>;
1915 mbox-names = "adsp-pil";
Gaurav Kohlib28d5562017-06-12 11:26:27 +05301916 status = "ok";
1917 };
Mohammed Javid736c25c2017-06-19 13:23:18 +05301918
Sahitya Tummala02e49182017-09-19 10:54:42 +05301919 qcom,rmtfs_sharedmem@0 {
1920 compatible = "qcom,sharedmem-uio";
1921 reg = <0x0 0x200000>;
1922 reg-names = "rmtfs";
1923 qcom,client-id = <0x00000001>;
Sahitya Tummala57f7b572017-10-23 10:29:03 +05301924 qcom,guard-memory;
Sahitya Tummala02e49182017-09-19 10:54:42 +05301925 };
1926
Mohammed Javidf97a10e2017-10-08 13:11:26 +05301927 qcom,msm_gsi {
1928 compatible = "qcom,msm_gsi";
1929 };
1930
Mohammed Javid736c25c2017-06-19 13:23:18 +05301931 qcom,rmnet-ipa {
1932 compatible = "qcom,rmnet-ipa3";
1933 qcom,rmnet-ipa-ssr;
1934 qcom,ipa-loaduC;
1935 qcom,ipa-advertise-sg-support;
1936 qcom,ipa-napi-enable;
1937 };
1938
1939 ipa_hw: qcom,ipa@01e00000 {
1940 compatible = "qcom,ipa";
1941 reg = <0x1e00000 0x34000>,
1942 <0x1e04000 0x2c000>;
1943 reg-names = "ipa-base", "gsi-base";
1944 interrupts =
1945 <0 311 0>,
1946 <0 432 0>;
1947 interrupt-names = "ipa-irq", "gsi-irq";
1948 qcom,ipa-hw-ver = <13>; /* IPA core version = IPAv3.5.1 */
1949 qcom,ipa-hw-mode = <1>;
1950 qcom,ee = <0>;
1951 qcom,use-ipa-tethering-bridge;
1952 qcom,modem-cfg-emb-pipe-flt;
1953 qcom,ipa-wdi2;
1954 qcom,use-64-bit-dma-mask;
1955 qcom,arm-smmu;
Mohammed Javid736c25c2017-06-19 13:23:18 +05301956 qcom,bandwidth-vote-for-ipa;
1957 qcom,msm-bus,name = "ipa";
1958 qcom,msm-bus,num-cases = <4>;
1959 qcom,msm-bus,num-paths = <4>;
1960 qcom,msm-bus,vectors-KBps =
1961 /* No vote */
1962 <90 512 0 0>,
1963 <90 585 0 0>,
1964 <1 676 0 0>,
1965 <143 777 0 0>,
1966 /* SVS */
1967 <90 512 80000 640000>,
1968 <90 585 80000 640000>,
1969 <1 676 80000 80000>,
Mohammed Javid6c065482017-09-19 19:19:27 +05301970 <143 777 0 150>, /* IB defined for IPA clk in MHz*/
Mohammed Javid736c25c2017-06-19 13:23:18 +05301971 /* NOMINAL */
1972 <90 512 206000 960000>,
1973 <90 585 206000 960000>,
1974 <1 676 206000 160000>,
Mohammed Javid6c065482017-09-19 19:19:27 +05301975 <143 777 0 300>, /* IB defined for IPA clk in MHz*/
Mohammed Javid736c25c2017-06-19 13:23:18 +05301976 /* TURBO */
1977 <90 512 206000 3600000>,
1978 <90 585 206000 3600000>,
1979 <1 676 206000 300000>,
Mohammed Javid6c065482017-09-19 19:19:27 +05301980 <143 777 0 355>; /* IB defined for IPA clk in MHz*/
Mohammed Javid736c25c2017-06-19 13:23:18 +05301981 qcom,bus-vector-names = "MIN", "SVS", "NOMINAL", "TURBO";
1982
1983 /* IPA RAM mmap */
1984 qcom,ipa-ram-mmap = <
1985 0x280 /* ofst_start; */
1986 0x0 /* nat_ofst; */
1987 0x0 /* nat_size; */
1988 0x288 /* v4_flt_hash_ofst; */
1989 0x78 /* v4_flt_hash_size; */
1990 0x4000 /* v4_flt_hash_size_ddr; */
1991 0x308 /* v4_flt_nhash_ofst; */
1992 0x78 /* v4_flt_nhash_size; */
1993 0x4000 /* v4_flt_nhash_size_ddr; */
1994 0x388 /* v6_flt_hash_ofst; */
1995 0x78 /* v6_flt_hash_size; */
1996 0x4000 /* v6_flt_hash_size_ddr; */
1997 0x408 /* v6_flt_nhash_ofst; */
1998 0x78 /* v6_flt_nhash_size; */
1999 0x4000 /* v6_flt_nhash_size_ddr; */
2000 0xf /* v4_rt_num_index; */
2001 0x0 /* v4_modem_rt_index_lo; */
2002 0x7 /* v4_modem_rt_index_hi; */
2003 0x8 /* v4_apps_rt_index_lo; */
2004 0xe /* v4_apps_rt_index_hi; */
2005 0x488 /* v4_rt_hash_ofst; */
2006 0x78 /* v4_rt_hash_size; */
2007 0x4000 /* v4_rt_hash_size_ddr; */
2008 0x508 /* v4_rt_nhash_ofst; */
2009 0x78 /* v4_rt_nhash_size; */
2010 0x4000 /* v4_rt_nhash_size_ddr; */
2011 0xf /* v6_rt_num_index; */
2012 0x0 /* v6_modem_rt_index_lo; */
2013 0x7 /* v6_modem_rt_index_hi; */
2014 0x8 /* v6_apps_rt_index_lo; */
2015 0xe /* v6_apps_rt_index_hi; */
2016 0x588 /* v6_rt_hash_ofst; */
2017 0x78 /* v6_rt_hash_size; */
2018 0x4000 /* v6_rt_hash_size_ddr; */
2019 0x608 /* v6_rt_nhash_ofst; */
2020 0x78 /* v6_rt_nhash_size; */
2021 0x4000 /* v6_rt_nhash_size_ddr; */
2022 0x688 /* modem_hdr_ofst; */
2023 0x140 /* modem_hdr_size; */
2024 0x7c8 /* apps_hdr_ofst; */
2025 0x0 /* apps_hdr_size; */
2026 0x800 /* apps_hdr_size_ddr; */
2027 0x7d0 /* modem_hdr_proc_ctx_ofst; */
2028 0x200 /* modem_hdr_proc_ctx_size; */
2029 0x9d0 /* apps_hdr_proc_ctx_ofst; */
2030 0x200 /* apps_hdr_proc_ctx_size; */
2031 0x0 /* apps_hdr_proc_ctx_size_ddr; */
2032 0x0 /* modem_comp_decomp_ofst; diff */
2033 0x0 /* modem_comp_decomp_size; diff */
2034 0xbd8 /* modem_ofst; */
2035 0x1024 /* modem_size; */
2036 0x2000 /* apps_v4_flt_hash_ofst; */
2037 0x0 /* apps_v4_flt_hash_size; */
2038 0x2000 /* apps_v4_flt_nhash_ofst; */
2039 0x0 /* apps_v4_flt_nhash_size; */
2040 0x2000 /* apps_v6_flt_hash_ofst; */
2041 0x0 /* apps_v6_flt_hash_size; */
2042 0x2000 /* apps_v6_flt_nhash_ofst; */
2043 0x0 /* apps_v6_flt_nhash_size; */
2044 0x80 /* uc_info_ofst; */
2045 0x200 /* uc_info_size; */
2046 0x2000 /* end_ofst; */
2047 0x2000 /* apps_v4_rt_hash_ofst; */
2048 0x0 /* apps_v4_rt_hash_size; */
2049 0x2000 /* apps_v4_rt_nhash_ofst; */
2050 0x0 /* apps_v4_rt_nhash_size; */
2051 0x2000 /* apps_v6_rt_hash_ofst; */
2052 0x0 /* apps_v6_rt_hash_size; */
2053 0x2000 /* apps_v6_rt_nhash_ofst; */
2054 0x0 /* apps_v6_rt_nhash_size; */
2055 0x1c00 /* uc_event_ring_ofst; */
2056 0x400 /* uc_event_ring_size; */
2057 >;
2058
2059 /* smp2p gpio information */
2060 qcom,smp2pgpio_map_ipa_1_out {
2061 compatible = "qcom,smp2pgpio-map-ipa-1-out";
2062 gpios = <&smp2pgpio_ipa_1_out 0 0>;
2063 };
2064
2065 qcom,smp2pgpio_map_ipa_1_in {
2066 compatible = "qcom,smp2pgpio-map-ipa-1-in";
2067 gpios = <&smp2pgpio_ipa_1_in 0 0>;
2068 };
2069
2070 ipa_smmu_ap: ipa_smmu_ap {
2071 compatible = "qcom,ipa-smmu-ap-cb";
Mohammed Javidcc505a62017-10-25 11:36:02 +05302072 qcom,smmu-s1-bypass;
Mohammed Javid736c25c2017-06-19 13:23:18 +05302073 iommus = <&apps_smmu 0x720 0x0>;
2074 qcom,iova-mapping = <0x20000000 0x40000000>;
2075 };
2076
2077 ipa_smmu_wlan: ipa_smmu_wlan {
2078 compatible = "qcom,ipa-smmu-wlan-cb";
Mohammed Javidcc505a62017-10-25 11:36:02 +05302079 qcom,smmu-s1-bypass;
Mohammed Javid736c25c2017-06-19 13:23:18 +05302080 iommus = <&apps_smmu 0x721 0x0>;
2081 };
2082
2083 ipa_smmu_uc: ipa_smmu_uc {
2084 compatible = "qcom,ipa-smmu-uc-cb";
Mohammed Javidcc505a62017-10-25 11:36:02 +05302085 qcom,smmu-s1-bypass;
Mohammed Javid736c25c2017-06-19 13:23:18 +05302086 iommus = <&apps_smmu 0x722 0x0>;
2087 qcom,iova-mapping = <0x40000000 0x20000000>;
2088 };
2089 };
2090
2091 qcom,ipa_fws {
2092 compatible = "qcom,pil-tz-generic";
2093 qcom,pas-id = <0xf>;
2094 qcom,firmware-name = "ipa_fws";
2095 };
Gaurav Kohli04a55af2017-07-19 17:25:30 +05302096
2097 pil_modem: qcom,mss@4080000 {
2098 compatible = "qcom,pil-q6v55-mss";
2099 reg = <0x4080000 0x100>,
2100 <0x1f63000 0x008>,
2101 <0x1f65000 0x008>,
2102 <0x1f64000 0x008>,
2103 <0x4180000 0x020>,
2104 <0xc2b0000 0x004>,
2105 <0xb2e0100 0x004>,
2106 <0x4180044 0x004>;
2107 reg-names = "qdsp6_base", "halt_q6", "halt_modem",
2108 "halt_nc", "rmb_base", "restart_reg",
2109 "pdc_sync", "alt_reset";
2110
2111 clocks = <&clock_rpmh RPMH_CXO_CLK>,
2112 <&clock_gcc GCC_MSS_CFG_AHB_CLK>,
2113 <&clock_gcc GCC_MSS_Q6_MEMNOC_AXI_CLK>,
2114 <&clock_gcc GCC_BOOT_ROM_AHB_CLK>,
2115 <&clock_gcc GCC_MSS_GPLL0_DIV_CLK_SRC>,
2116 <&clock_gcc GCC_MSS_SNOC_AXI_CLK>,
2117 <&clock_gcc GCC_MSS_MFAB_AXIS_CLK>,
2118 <&clock_gcc GCC_PRNG_AHB_CLK>;
2119 clock-names = "xo", "iface_clk", "bus_clk",
2120 "mem_clk", "gpll0_mss_clk", "snoc_axi_clk",
2121 "mnoc_axi_clk", "prng_clk";
2122 qcom,proxy-clock-names = "xo", "prng_clk";
2123 qcom,active-clock-names = "iface_clk", "bus_clk", "mem_clk",
2124 "gpll0_mss_clk", "snoc_axi_clk",
2125 "mnoc_axi_clk";
2126
2127 interrupts = <0 266 1>;
2128 vdd_cx-supply = <&pm660l_s3_level>;
2129 vdd_cx-voltage = <RPMH_REGULATOR_LEVEL_TURBO>;
2130 vdd_mx-supply = <&pm660l_s1_level>;
2131 vdd_mx-uV = <RPMH_REGULATOR_LEVEL_TURBO>;
Jitendra Sharma2e981ef2017-10-30 12:16:23 +05302132 vdd_mss-supply = <&pm660_s5_level>;
2133 vdd_mss-uV = <RPMH_REGULATOR_LEVEL_TURBO>;
Gaurav Kohli04a55af2017-07-19 17:25:30 +05302134 qcom,firmware-name = "modem";
2135 qcom,pil-self-auth;
2136 qcom,sysmon-id = <0>;
2137 qcom,ssctl-instance-id = <0x12>;
2138 qcom,override-acc;
Gaurav Kohlif11f7cc2017-10-03 14:37:48 +05302139 qcom,signal-aop;
Gaurav Kohli04a55af2017-07-19 17:25:30 +05302140 qcom,qdsp6v65-1-0;
Jitendra Sharma93dd7fc2017-10-14 17:38:55 +05302141 qcom,mss_pdc_offset = <9>;
Gaurav Kohli04a55af2017-07-19 17:25:30 +05302142 status = "ok";
2143 memory-region = <&pil_modem_mem>;
2144 qcom,mem-protect-id = <0xF>;
2145
2146 /* GPIO inputs from mss */
2147 qcom,gpio-err-fatal = <&smp2pgpio_ssr_smp2p_1_in 0 0>;
2148 qcom,gpio-err-ready = <&smp2pgpio_ssr_smp2p_1_in 1 0>;
2149 qcom,gpio-proxy-unvote = <&smp2pgpio_ssr_smp2p_1_in 2 0>;
2150 qcom,gpio-stop-ack = <&smp2pgpio_ssr_smp2p_1_in 3 0>;
2151 qcom,gpio-shutdown-ack = <&smp2pgpio_ssr_smp2p_1_in 7 0>;
2152
2153 /* GPIO output to mss */
2154 qcom,gpio-force-stop = <&smp2pgpio_ssr_smp2p_1_out 0 0>;
Gaurav Kohlif11f7cc2017-10-03 14:37:48 +05302155
2156 mboxes = <&qmp_aop 0>;
2157 mbox-names = "mss-pil";
Gaurav Kohli04a55af2017-07-19 17:25:30 +05302158 qcom,mba-mem@0 {
2159 compatible = "qcom,pil-mba-mem";
2160 memory-region = <&pil_mba_mem>;
2161 };
2162 };
Gaurav Kohli985a99d2017-07-25 18:46:45 +05302163
2164 qcom,venus@aae0000 {
2165 compatible = "qcom,pil-tz-generic";
2166 reg = <0xaae0000 0x4000>;
2167
2168 vdd-supply = <&venus_gdsc>;
2169 qcom,proxy-reg-names = "vdd";
2170
2171 clocks = <&clock_videocc VIDEO_CC_VENUS_CTL_CORE_CLK>,
2172 <&clock_videocc VIDEO_CC_VENUS_AHB_CLK>,
2173 <&clock_videocc VIDEO_CC_VENUS_CTL_AXI_CLK>;
2174 clock-names = "core_clk", "iface_clk", "bus_clk";
2175 qcom,proxy-clock-names = "core_clk", "iface_clk", "bus_clk";
2176
2177 qcom,pas-id = <9>;
2178 qcom,msm-bus,name = "pil-venus";
2179 qcom,msm-bus,num-cases = <2>;
2180 qcom,msm-bus,num-paths = <1>;
2181 qcom,msm-bus,vectors-KBps =
2182 <63 512 0 0>,
2183 <63 512 0 304000>;
2184 qcom,proxy-timeout-ms = <100>;
2185 qcom,firmware-name = "venus";
2186 memory-region = <&pil_video_mem>;
2187 status = "ok";
2188 };
Gaurav Kohli106f4882017-06-29 12:29:12 +05302189
2190 qcom,turing@8300000 {
2191 compatible = "qcom,pil-tz-generic";
2192 reg = <0x8300000 0x100000>;
2193 interrupts = <0 578 1>;
2194
2195 vdd_cx-supply = <&pm660l_s3_level>;
2196 qcom,proxy-reg-names = "vdd_cx";
2197 qcom,vdd_cx-uV-uA = <RPMH_REGULATOR_LEVEL_TURBO 100000>;
2198
2199 clocks = <&clock_rpmh RPMH_CXO_CLK>;
2200 clock-names = "xo";
2201 qcom,proxy-clock-names = "xo";
2202
2203 qcom,pas-id = <18>;
2204 qcom,proxy-timeout-ms = <10000>;
2205 qcom,smem-id = <601>;
2206 qcom,sysmon-id = <7>;
2207 qcom,ssctl-instance-id = <0x17>;
2208 qcom,firmware-name = "cdsp";
Gaurav Kohlif11f7cc2017-10-03 14:37:48 +05302209 qcom,signal-aop;
Gaurav Kohli106f4882017-06-29 12:29:12 +05302210 memory-region = <&pil_cdsp_mem>;
2211
2212 /* GPIO inputs from turing */
2213 qcom,gpio-err-fatal = <&smp2pgpio_ssr_smp2p_5_in 0 0>;
2214 qcom,gpio-proxy-unvote = <&smp2pgpio_ssr_smp2p_5_in 2 0>;
2215 qcom,gpio-err-ready = <&smp2pgpio_ssr_smp2p_5_in 1 0>;
2216 qcom,gpio-stop-ack = <&smp2pgpio_ssr_smp2p_5_in 3 0>;
2217
2218 /* GPIO output to turing*/
2219 qcom,gpio-force-stop = <&smp2pgpio_ssr_smp2p_5_out 0 0>;
Gaurav Kohlif11f7cc2017-10-03 14:37:48 +05302220
2221 mboxes = <&qmp_aop 0>;
2222 mbox-names = "cdsp-pil";
Gaurav Kohli106f4882017-06-29 12:29:12 +05302223 status = "ok";
2224 };
Vijay Viswanatheac72722017-06-05 11:01:38 +05302225
Neeraj Soni27efd652017-11-01 18:17:58 +05302226 sdcc1_ice: sdcc1ice@7c8000 {
2227 compatible = "qcom,ice";
2228 reg = <0x7c8000 0x8000>;
2229 qcom,enable-ice-clk;
2230 clock-names = "ice_core_clk_src", "ice_core_clk",
2231 "bus_clk", "iface_clk";
2232 clocks = <&clock_gcc GCC_SDCC1_ICE_CORE_CLK_SRC>,
2233 <&clock_gcc GCC_SDCC1_ICE_CORE_CLK>,
2234 <&clock_gcc GCC_SDCC1_APPS_CLK>,
2235 <&clock_gcc GCC_SDCC1_AHB_CLK>;
2236 qcom,op-freq-hz = <300000000>, <0>, <0>, <0>;
2237 qcom,msm-bus,name = "sdcc_ice_noc";
2238 qcom,msm-bus,num-cases = <2>;
2239 qcom,msm-bus,num-paths = <1>;
2240 qcom,msm-bus,vectors-KBps =
2241 <150 512 0 0>, /* No vote */
2242 <150 512 1000 0>; /* Max. bandwidth */
2243 qcom,bus-vector-names = "MIN",
2244 "MAX";
2245 qcom,instance-type = "sdcc";
2246 };
2247
Vijay Viswanatheac72722017-06-05 11:01:38 +05302248 sdhc_1: sdhci@7c4000 {
2249 compatible = "qcom,sdhci-msm-v5";
2250 reg = <0x7C4000 0x1000>, <0x7C5000 0x1000>;
2251 reg-names = "hc_mem", "cmdq_mem";
2252
2253 interrupts = <0 641 0>, <0 644 0>;
2254 interrupt-names = "hc_irq", "pwr_irq";
2255
2256 qcom,bus-width = <8>;
2257 qcom,large-address-bus;
Neeraj Soni27efd652017-11-01 18:17:58 +05302258 sdhc-msm-crypto = <&sdcc1_ice>;
Vijay Viswanatheac72722017-06-05 11:01:38 +05302259
Vijay Viswanath6f83cbf2017-08-30 16:41:48 +05302260 qcom,clk-rates = <400000 20000000 25000000 50000000 100000000
2261 192000000 384000000>;
Vijay Viswanath01db23a2017-11-09 15:46:22 +05302262 qcom,bus-aggr-clk-rates = <50000000 50000000 50000000 50000000
2263 100000000 200000000 200000000>;
Vijay Viswanath6f83cbf2017-08-30 16:41:48 +05302264 qcom,bus-speed-mode = "HS400_1p8v", "HS200_1p8v", "DDR_1p8v";
2265
2266 qcom,devfreq,freq-table = <50000000 200000000>;
2267
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302268 qcom,msm-bus,name = "sdhc1";
2269 qcom,msm-bus,num-cases = <9>;
2270 qcom,msm-bus,num-paths = <2>;
2271 qcom,msm-bus,vectors-KBps =
2272 /* No vote */
Vijay Viswanath49024c22017-10-17 12:42:06 +05302273 <150 512 0 0>, <1 782 0 0>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302274 /* 400 KB/s*/
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302275 <150 512 1046 1600>,
Vijay Viswanath49024c22017-10-17 12:42:06 +05302276 <1 782 1600 1600>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302277 /* 20 MB/s */
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302278 <150 512 52286 80000>,
Vijay Viswanath49024c22017-10-17 12:42:06 +05302279 <1 782 80000 80000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302280 /* 25 MB/s */
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302281 <150 512 65360 100000>,
Vijay Viswanath49024c22017-10-17 12:42:06 +05302282 <1 782 100000 100000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302283 /* 50 MB/s */
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302284 <150 512 130718 200000>,
Vijay Viswanath655407f2017-11-09 12:37:34 +05302285 <1 782 100000 100000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302286 /* 100 MB/s */
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302287 <150 512 130718 200000>,
Vijay Viswanath655407f2017-11-09 12:37:34 +05302288 <1 782 130000 130000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302289 /* 200 MB/s */
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302290 <150 512 261438 400000>,
Vijay Viswanath49024c22017-10-17 12:42:06 +05302291 <1 782 300000 300000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302292 /* 400 MB/s */
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302293 <150 512 261438 400000>,
Vijay Viswanath49024c22017-10-17 12:42:06 +05302294 <1 782 300000 300000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302295 /* Max. bandwidth */
Vijay Viswanath413e5f42017-10-09 10:50:46 +05302296 <150 512 1338562 4096000>,
Vijay Viswanath49024c22017-10-17 12:42:06 +05302297 <1 782 1338562 4096000>;
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302298 qcom,bus-bw-vectors-bps = <0 400000 20000000 25000000 50000000
2299 100000000 200000000 400000000 4294967295>;
2300
2301 /* PM QoS */
2302 qcom,pm-qos-irq-type = "affine_irq";
2303 qcom,pm-qos-irq-latency = <70 70>;
2304 qcom,pm-qos-cpu-groups = <0x3f 0xc0>;
2305 qcom,pm-qos-cmdq-latency-us = <70 70>, <70 70>;
2306 qcom,pm-qos-legacy-latency-us = <70 70>, <70 70>;
2307
Vijay Viswanatheac72722017-06-05 11:01:38 +05302308 clocks = <&clock_gcc GCC_SDCC1_AHB_CLK>,
Vijay Viswanathcebae3a2017-10-05 14:33:17 +05302309 <&clock_gcc GCC_SDCC1_APPS_CLK>,
Vijay Viswanath7e20ddc2017-10-07 14:23:38 +05302310 <&clock_gcc GCC_SDCC1_ICE_CORE_CLK>,
2311 <&clock_gcc GCC_AGGRE_UFS_PHY_AXI_CLK>;
2312 clock-names = "iface_clk", "core_clk", "ice_core_clk",
2313 "bus_aggr_clk";
Vijay Viswanathcebae3a2017-10-05 14:33:17 +05302314
2315 qcom,ice-clk-rates = <300000000 75000000>;
Vijay Viswanatheac72722017-06-05 11:01:38 +05302316
Vijay Viswanathd4dcf5f2017-10-17 15:42:00 +05302317 qcom,ddr-config = <0xC3040873>;
2318
Vijay Viswanatheac72722017-06-05 11:01:38 +05302319 qcom,nonremovable;
2320
Vijay Viswanatheac72722017-06-05 11:01:38 +05302321 status = "disabled";
2322 };
Tharun Kumar Merugu03380d82017-08-08 13:04:36 +05302323
Vijay Viswanathee4340d2017-08-28 09:50:18 +05302324 sdhc_2: sdhci@8804000 {
2325 compatible = "qcom,sdhci-msm-v5";
2326 reg = <0x8804000 0x1000>;
2327 reg-names = "hc_mem";
2328
2329 interrupts = <0 204 0>, <0 222 0>;
2330 interrupt-names = "hc_irq", "pwr_irq";
2331
2332 qcom,bus-width = <4>;
2333 qcom,large-address-bus;
2334
Vijay Viswanath6f83cbf2017-08-30 16:41:48 +05302335 qcom,clk-rates = <400000 20000000 25000000
2336 50000000 100000000 201500000>;
2337 qcom,bus-speed-mode = "SDR12", "SDR25", "SDR50", "DDR50",
2338 "SDR104";
2339
2340 qcom,devfreq,freq-table = <50000000 201500000>;
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302341
2342 qcom,msm-bus,name = "sdhc2";
2343 qcom,msm-bus,num-cases = <8>;
2344 qcom,msm-bus,num-paths = <2>;
2345 qcom,msm-bus,vectors-KBps =
2346 /* No vote */
2347 <81 512 0 0>, <1 608 0 0>,
2348 /* 400 KB/s*/
2349 <81 512 1046 1600>,
2350 <1 608 1600 1600>,
2351 /* 20 MB/s */
2352 <81 512 52286 80000>,
2353 <1 608 80000 80000>,
2354 /* 25 MB/s */
2355 <81 512 65360 100000>,
2356 <1 608 100000 100000>,
2357 /* 50 MB/s */
2358 <81 512 130718 200000>,
Vijay Viswanath655407f2017-11-09 12:37:34 +05302359 <1 608 100000 100000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302360 /* 100 MB/s */
2361 <81 512 261438 200000>,
Vijay Viswanath655407f2017-11-09 12:37:34 +05302362 <1 608 130000 130000>,
Vijay Viswanath6ef06c12017-09-20 16:06:18 +05302363 /* 200 MB/s */
2364 <81 512 261438 400000>,
2365 <1 608 300000 300000>,
2366 /* Max. bandwidth */
2367 <81 512 1338562 4096000>,
2368 <1 608 1338562 4096000>;
2369 qcom,bus-bw-vectors-bps = <0 400000 20000000 25000000 50000000
2370 100000000 200000000 4294967295>;
2371
2372 /* PM QoS */
2373 qcom,pm-qos-irq-type = "affine_irq";
2374 qcom,pm-qos-irq-latency = <70 70>;
2375 qcom,pm-qos-cpu-groups = <0x3f 0xc0>;
2376 qcom,pm-qos-legacy-latency-us = <70 70>, <70 70>;
2377
Vijay Viswanathee4340d2017-08-28 09:50:18 +05302378 clocks = <&clock_gcc GCC_SDCC2_AHB_CLK>,
2379 <&clock_gcc GCC_SDCC2_APPS_CLK>;
2380 clock-names = "iface_clk", "core_clk";
2381
2382 status = "disabled";
2383 };
2384
Tharun Kumar Merugu03380d82017-08-08 13:04:36 +05302385 qcom,msm-cdsp-loader {
2386 compatible = "qcom,cdsp-loader";
2387 qcom,proc-img-to-load = "cdsp";
2388 };
2389
2390 qcom,msm-adsprpc-mem {
2391 compatible = "qcom,msm-adsprpc-mem-region";
2392 memory-region = <&adsp_mem>;
2393 };
2394
2395 qcom,msm_fastrpc {
2396 compatible = "qcom,msm-fastrpc-compute";
c_mtharu268ebce2017-11-16 16:01:41 +05302397 qcom,adsp-remoteheap-vmid = <37>;
Tharun Kumar Merugu03380d82017-08-08 13:04:36 +05302398
2399 qcom,msm_fastrpc_compute_cb1 {
2400 compatible = "qcom,msm-fastrpc-compute-cb";
2401 label = "cdsprpc-smd";
2402 iommus = <&apps_smmu 0x1421 0x30>;
2403 dma-coherent;
2404 };
2405 qcom,msm_fastrpc_compute_cb2 {
2406 compatible = "qcom,msm-fastrpc-compute-cb";
2407 label = "cdsprpc-smd";
2408 iommus = <&apps_smmu 0x1422 0x30>;
2409 dma-coherent;
2410 };
2411 qcom,msm_fastrpc_compute_cb3 {
2412 compatible = "qcom,msm-fastrpc-compute-cb";
2413 label = "cdsprpc-smd";
2414 iommus = <&apps_smmu 0x1423 0x30>;
2415 dma-coherent;
2416 };
2417 qcom,msm_fastrpc_compute_cb4 {
2418 compatible = "qcom,msm-fastrpc-compute-cb";
2419 label = "cdsprpc-smd";
2420 iommus = <&apps_smmu 0x1424 0x30>;
2421 dma-coherent;
2422 };
2423 qcom,msm_fastrpc_compute_cb5 {
2424 compatible = "qcom,msm-fastrpc-compute-cb";
2425 label = "cdsprpc-smd";
2426 iommus = <&apps_smmu 0x1425 0x30>;
2427 dma-coherent;
2428 };
2429 qcom,msm_fastrpc_compute_cb6 {
2430 compatible = "qcom,msm-fastrpc-compute-cb";
2431 label = "cdsprpc-smd";
2432 iommus = <&apps_smmu 0x1426 0x30>;
2433 dma-coherent;
2434 };
2435 qcom,msm_fastrpc_compute_cb7 {
2436 compatible = "qcom,msm-fastrpc-compute-cb";
2437 label = "cdsprpc-smd";
2438 qcom,secure-context-bank;
2439 iommus = <&apps_smmu 0x1429 0x30>;
2440 dma-coherent;
2441 };
2442 qcom,msm_fastrpc_compute_cb8 {
2443 compatible = "qcom,msm-fastrpc-compute-cb";
2444 label = "cdsprpc-smd";
2445 qcom,secure-context-bank;
2446 iommus = <&apps_smmu 0x142A 0x30>;
2447 dma-coherent;
2448 };
2449 qcom,msm_fastrpc_compute_cb9 {
2450 compatible = "qcom,msm-fastrpc-compute-cb";
2451 label = "adsprpc-smd";
2452 iommus = <&apps_smmu 0x1803 0x0>;
2453 dma-coherent;
2454 };
2455 qcom,msm_fastrpc_compute_cb10 {
2456 compatible = "qcom,msm-fastrpc-compute-cb";
2457 label = "adsprpc-smd";
2458 iommus = <&apps_smmu 0x1804 0x0>;
2459 dma-coherent;
2460 };
2461 qcom,msm_fastrpc_compute_cb11 {
2462 compatible = "qcom,msm-fastrpc-compute-cb";
2463 label = "adsprpc-smd";
2464 iommus = <&apps_smmu 0x1805 0x0>;
2465 dma-coherent;
2466 };
c_mtharu92125922017-10-16 14:06:39 +05302467 qcom,msm_fastrpc_compute_cb12 {
2468 compatible = "qcom,msm-fastrpc-compute-cb";
2469 label = "adsprpc-smd";
2470 iommus = <&apps_smmu 0x1806 0x0>;
2471 dma-coherent;
2472 };
Tharun Kumar Merugu03380d82017-08-08 13:04:36 +05302473 };
Anurag Chouhan7563b532017-09-12 15:49:16 +05302474
Rupesh Tatiyaf2072952017-10-08 19:57:12 +05302475 bluetooth: bt_wcn3990 {
2476 compatible = "qca,wcn3990";
2477 qca,bt-vdd-core-supply = <&pm660_l9>;
2478 qca,bt-vdd-pa-supply = <&pm660_l6>;
2479 qca,bt-vdd-ldo-supply = <&pm660_l19>;
2480
2481 qca,bt-vdd-core-voltage-level = <1800000 1900000>;
2482 qca,bt-vdd-pa-voltage-level = <1304000 1370000>;
2483 qca,bt-vdd-ldo-voltage-level = <3312000 3400000>;
2484
2485 qca,bt-vdd-core-current-level = <1>; /* LPM/PFM */
2486 qca,bt-vdd-pa-current-level = <1>; /* LPM/PFM */
2487 qca,bt-vdd-ldo-current-level = <1>; /* LPM/PFM */
2488 };
2489
Anurag Chouhan7563b532017-09-12 15:49:16 +05302490 qcom,icnss@18800000 {
Anurag Chouhan7563b532017-09-12 15:49:16 +05302491 compatible = "qcom,icnss";
Anurag Chouhand22b18a2017-10-08 15:16:08 +05302492 reg = <0x18800000 0x800000>,
2493 <0xa0000000 0x10000000>,
2494 <0xb0000000 0x10000>;
2495 reg-names = "membase", "smmu_iova_base", "smmu_iova_ipa";
2496 iommus = <&apps_smmu 0x0040 0x1>;
Anurag Chouhan7563b532017-09-12 15:49:16 +05302497 interrupts = <0 414 0 /* CE0 */ >,
2498 <0 415 0 /* CE1 */ >,
2499 <0 416 0 /* CE2 */ >,
2500 <0 417 0 /* CE3 */ >,
2501 <0 418 0 /* CE4 */ >,
2502 <0 419 0 /* CE5 */ >,
2503 <0 420 0 /* CE6 */ >,
2504 <0 421 0 /* CE7 */ >,
2505 <0 422 0 /* CE8 */ >,
2506 <0 423 0 /* CE9 */ >,
2507 <0 424 0 /* CE10 */ >,
2508 <0 425 0 /* CE11 */ >;
Anurag Chouhand22b18a2017-10-08 15:16:08 +05302509 vdd-0.8-cx-mx-supply = <&pm660_l5>;
2510 vdd-1.8-xo-supply = <&pm660_l9>;
2511 vdd-1.3-rfa-supply = <&pm660_l6>;
2512 vdd-3.3-ch0-supply = <&pm660_l19>;
Hardik Kantilal Patel25c05b42017-12-08 11:10:27 +05302513 qcom,vdd-3.3-ch0-config = <3000000 3312000>;
Anurag Chouhan7563b532017-09-12 15:49:16 +05302514 qcom,wlan-msa-memory = <0x100000>;
Anurag Chouhana4f55db2017-11-22 16:35:27 +05302515 qcom,wlan-msa-fixed-region = <&wlan_msa_mem>;
Anurag Chouhan7563b532017-09-12 15:49:16 +05302516 qcom,smmu-s1-bypass;
2517 };
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302518
2519 cpubw: qcom,cpubw {
2520 compatible = "qcom,devbw";
2521 governor = "performance";
2522 qcom,src-dst-ports =
Santosh Mardidfc78812017-10-05 13:15:20 +05302523 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_EBI_CH0>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302524 qcom,active-only;
2525 qcom,bw-tbl =
Santosh Mardi9d208ff2017-09-25 11:16:17 +05302526 < MHZ_TO_MBPS( 100, 4) >, /* 381 MB/s */
2527 < MHZ_TO_MBPS( 200, 4) >, /* 762 MB/s */
2528 < MHZ_TO_MBPS( 300, 4) >, /* 1144 MB/s */
2529 < MHZ_TO_MBPS( 451, 4) >, /* 1720 MB/s */
2530 < MHZ_TO_MBPS( 547, 4) >, /* 2086 MB/s */
2531 < MHZ_TO_MBPS( 681, 4) >, /* 2597 MB/s */
2532 < MHZ_TO_MBPS( 768, 4) >, /* 2929 MB/s */
2533 < MHZ_TO_MBPS(1017, 4) >, /* 3879 MB/s */
2534 < MHZ_TO_MBPS(1353, 4) >, /* 5161 MB/s */
2535 < MHZ_TO_MBPS(1555, 4) >, /* 5931 MB/s */
2536 < MHZ_TO_MBPS(1804, 4) >; /* 6881 MB/s */
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302537 };
2538
Santosh Mardidfc78812017-10-05 13:15:20 +05302539 bwmon: qcom,cpu-bwmon {
2540 compatible = "qcom,bimc-bwmon4";
2541 reg = <0x1436400 0x300>, <0x1436300 0x200>;
2542 reg-names = "base", "global_base";
2543 interrupts = <0 581 4>;
2544 qcom,mport = <0>;
Santosh Mardida0b0f82017-10-13 23:30:22 +05302545 qcom,count-unit = <0x10000>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302546 qcom,hw-timer-hz = <19200000>;
Santosh Mardidfc78812017-10-05 13:15:20 +05302547 qcom,target-dev = <&cpubw>;
Santosh Mardi94519132017-11-15 14:51:25 +05302548 qcom,byte-mid-mask = <0xe000>;
2549 qcom,byte-mid-match = <0xe000>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302550 };
2551
2552 memlat_cpu0: qcom,memlat-cpu0 {
2553 compatible = "qcom,devbw";
2554 governor = "powersave";
2555 qcom,src-dst-ports = <1 512>;
2556 qcom,active-only;
2557 qcom,bw-tbl =
Santosh Mardi9d208ff2017-09-25 11:16:17 +05302558 < MHZ_TO_MBPS( 100, 4) >, /* 381 MB/s */
2559 < MHZ_TO_MBPS( 200, 4) >, /* 762 MB/s */
2560 < MHZ_TO_MBPS( 300, 4) >, /* 1144 MB/s */
2561 < MHZ_TO_MBPS( 451, 4) >, /* 1720 MB/s */
2562 < MHZ_TO_MBPS( 547, 4) >, /* 2086 MB/s */
2563 < MHZ_TO_MBPS( 681, 4) >, /* 2597 MB/s */
2564 < MHZ_TO_MBPS( 768, 4) >, /* 2929 MB/s */
2565 < MHZ_TO_MBPS(1017, 4) >, /* 3879 MB/s */
2566 < MHZ_TO_MBPS(1353, 4) >, /* 5161 MB/s */
2567 < MHZ_TO_MBPS(1555, 4) >, /* 5931 MB/s */
2568 < MHZ_TO_MBPS(1804, 4) >; /* 6881 MB/s */
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302569 };
2570
Santosh Mardi37a28af2017-10-12 13:03:31 +05302571 memlat_cpu6: qcom,memlat-cpu6 {
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302572 compatible = "qcom,devbw";
2573 governor = "powersave";
2574 qcom,src-dst-ports = <1 512>;
2575 qcom,active-only;
2576 status = "ok";
2577 qcom,bw-tbl =
Santosh Mardi9d208ff2017-09-25 11:16:17 +05302578 < MHZ_TO_MBPS( 100, 4) >, /* 381 MB/s */
2579 < MHZ_TO_MBPS( 200, 4) >, /* 762 MB/s */
2580 < MHZ_TO_MBPS( 300, 4) >, /* 1144 MB/s */
2581 < MHZ_TO_MBPS( 451, 4) >, /* 1720 MB/s */
2582 < MHZ_TO_MBPS( 547, 4) >, /* 2086 MB/s */
2583 < MHZ_TO_MBPS( 681, 4) >, /* 2597 MB/s */
2584 < MHZ_TO_MBPS( 768, 4) >, /* 2929 MB/s */
2585 < MHZ_TO_MBPS(1017, 4) >, /* 3879 MB/s */
2586 < MHZ_TO_MBPS(1353, 4) >, /* 5161 MB/s */
2587 < MHZ_TO_MBPS(1555, 4) >, /* 5931 MB/s */
2588 < MHZ_TO_MBPS(1804, 4) >; /* 6881 MB/s */
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302589 };
2590
Odelu Kukatlafe8d3302017-11-17 10:54:32 +05302591 snoc_cnoc_keepalive: qcom,snoc_cnoc_keepalive {
2592 compatible = "qcom,devbw";
2593 governor = "powersave";
2594 qcom,src-dst-ports = <139 627>;
2595 qcom,active-only;
2596 status = "ok";
2597 qcom,bw-tbl =
2598 < 1 >;
2599 };
2600
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302601 devfreq_memlat_0: qcom,cpu0-memlat-mon {
2602 compatible = "qcom,arm-memlat-mon";
Santosh Mardi37a28af2017-10-12 13:03:31 +05302603 qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3 &CPU4 &CPU5>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302604 qcom,target-dev = <&memlat_cpu0>;
Santosh Mardi37a28af2017-10-12 13:03:31 +05302605 qcom,cachemiss-ev = <0x2a>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302606 qcom,core-dev-table =
Santosh Mardi9d208ff2017-09-25 11:16:17 +05302607 < 748800 MHZ_TO_MBPS( 300, 4) >,
2608 < 998400 MHZ_TO_MBPS( 451, 4) >,
2609 < 1209600 MHZ_TO_MBPS( 547, 4) >,
Santosh Mardie49578c2017-10-27 11:24:45 +05302610 < 1516800 MHZ_TO_MBPS( 768, 4) >,
2611 < 1708000 MHZ_TO_MBPS(1017, 4) >;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302612 };
2613
Santosh Mardi37a28af2017-10-12 13:03:31 +05302614 devfreq_memlat_6: qcom,cpu6-memlat-mon {
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302615 compatible = "qcom,arm-memlat-mon";
Santosh Mardi37a28af2017-10-12 13:03:31 +05302616 qcom,cpulist = <&CPU6 &CPU7>;
2617 qcom,target-dev = <&memlat_cpu6>;
2618 qcom,cachemiss-ev = <0x2a>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302619 qcom,core-dev-table =
Santosh Mardie49578c2017-10-27 11:24:45 +05302620 < 825600 MHZ_TO_MBPS( 300, 4) >,
2621 < 1132800 MHZ_TO_MBPS( 547, 4) >,
2622 < 1363200 MHZ_TO_MBPS(1017, 4) >,
2623 < 1996800 MHZ_TO_MBPS(1555, 4) >,
2624 < 2457600 MHZ_TO_MBPS(1804, 4) >;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302625 };
2626
2627 l3_cpu0: qcom,l3-cpu0 {
2628 compatible = "devfreq-simple-dev";
2629 clock-names = "devfreq_clk";
2630 clocks = <&clock_cpucc L3_CLUSTER0_VOTE_CLK>;
2631 governor = "performance";
2632 };
2633
Santosh Mardi37a28af2017-10-12 13:03:31 +05302634 l3_cpu6: qcom,l3-cpu6 {
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302635 compatible = "devfreq-simple-dev";
2636 clock-names = "devfreq_clk";
2637 clocks = <&clock_cpucc L3_CLUSTER1_VOTE_CLK>;
2638 governor = "performance";
2639 };
2640
2641 devfreq_l3lat_0: qcom,cpu0-l3lat-mon {
2642 compatible = "qcom,arm-memlat-mon";
Santosh Mardi37a28af2017-10-12 13:03:31 +05302643 qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3 &CPU4 &CPU5>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302644 qcom,target-dev = <&l3_cpu0>;
2645 qcom,cachemiss-ev = <0x17>;
2646 qcom,core-dev-table =
Santosh Mardi10d45032017-11-02 17:25:54 +05302647 < 576000 300000000 >,
Santosh Mardie49578c2017-10-27 11:24:45 +05302648 < 748800 556800000 >,
2649 < 998400 806400000 >,
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302650 < 1209660 940800000 >,
Santosh Mardie49578c2017-10-27 11:24:45 +05302651 < 1516800 1190400000 >,
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302652 < 1612800 1382400000 >,
Santosh Mardie49578c2017-10-27 11:24:45 +05302653 < 1708000 1440000000 >;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302654 };
2655
Santosh Mardi37a28af2017-10-12 13:03:31 +05302656 devfreq_l3lat_6: qcom,cpu6-l3lat-mon {
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302657 compatible = "qcom,arm-memlat-mon";
Santosh Mardi37a28af2017-10-12 13:03:31 +05302658 qcom,cpulist = <&CPU6 &CPU7>;
2659 qcom,target-dev = <&l3_cpu6>;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302660 qcom,cachemiss-ev = <0x17>;
2661 qcom,core-dev-table =
Santosh Mardie49578c2017-10-27 11:24:45 +05302662 < 1132800 556800000 >,
2663 < 1363200 806400000 >,
2664 < 1747200 940800000 >,
2665 < 1996800 1190400000 >,
2666 < 2457600 1440000000 >;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302667 };
2668
2669 mincpubw: qcom,mincpubw {
2670 compatible = "qcom,devbw";
2671 governor = "powersave";
2672 qcom,src-dst-ports = <1 512>;
2673 qcom,active-only;
2674 qcom,bw-tbl =
Santosh Mardi9d208ff2017-09-25 11:16:17 +05302675 < MHZ_TO_MBPS( 100, 4) >, /* 381 MB/s */
2676 < MHZ_TO_MBPS( 200, 4) >, /* 762 MB/s */
2677 < MHZ_TO_MBPS( 300, 4) >, /* 1144 MB/s */
2678 < MHZ_TO_MBPS( 451, 4) >, /* 1720 MB/s */
2679 < MHZ_TO_MBPS( 547, 4) >, /* 2086 MB/s */
2680 < MHZ_TO_MBPS( 681, 4) >, /* 2597 MB/s */
2681 < MHZ_TO_MBPS( 768, 4) >, /* 2929 MB/s */
2682 < MHZ_TO_MBPS(1017, 4) >, /* 3879 MB/s */
2683 < MHZ_TO_MBPS(1353, 4) >, /* 5161 MB/s */
2684 < MHZ_TO_MBPS(1555, 4) >, /* 5931 MB/s */
2685 < MHZ_TO_MBPS(1804, 4) >; /* 6881 MB/s */
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302686 };
2687
2688 devfreq-cpufreq {
2689 mincpubw-cpufreq {
2690 target-dev = <&mincpubw>;
2691 cpu-to-dev-map-0 =
Santosh Mardi9d208ff2017-09-25 11:16:17 +05302692 < 748800 MHZ_TO_MBPS( 300, 4) >,
Santosh Mardie49578c2017-10-27 11:24:45 +05302693 < 1209660 MHZ_TO_MBPS( 451, 4) >,
2694 < 1612800 MHZ_TO_MBPS( 547, 4) >,
2695 < 1708000 MHZ_TO_MBPS( 768, 4) >;
Santosh Mardi37a28af2017-10-12 13:03:31 +05302696 cpu-to-dev-map-6 =
Santosh Mardie49578c2017-10-27 11:24:45 +05302697 < 1132800 MHZ_TO_MBPS( 300, 4) >,
2698 < 1363200 MHZ_TO_MBPS( 547, 4) >,
2699 < 1747200 MHZ_TO_MBPS( 768, 4) >,
2700 < 1996800 MHZ_TO_MBPS(1017, 4) >,
2701 < 2457600 MHZ_TO_MBPS(1804, 4) >;
Santosh Mardi077e7eb2017-09-11 18:53:47 +05302702 };
2703 };
Amit Nischal199f15d2017-09-12 10:58:51 +05302704
Jonathan Avilac7a6fd52017-10-12 15:24:05 -07002705 mincpu0bw: qcom,mincpu0bw {
2706 compatible = "qcom,devbw";
2707 governor = "powersave";
2708 qcom,src-dst-ports = <1 512>;
2709 qcom,active-only;
2710 qcom,bw-tbl =
2711 < MHZ_TO_MBPS( 100, 4) >, /* 381 MB/s */
2712 < MHZ_TO_MBPS( 200, 4) >, /* 762 MB/s */
2713 < MHZ_TO_MBPS( 300, 4) >, /* 1144 MB/s */
2714 < MHZ_TO_MBPS( 451, 4) >, /* 1720 MB/s */
2715 < MHZ_TO_MBPS( 547, 4) >, /* 2086 MB/s */
2716 < MHZ_TO_MBPS( 681, 4) >, /* 2597 MB/s */
2717 < MHZ_TO_MBPS( 768, 4) >, /* 2929 MB/s */
2718 < MHZ_TO_MBPS(1017, 4) >, /* 3879 MB/s */
2719 < MHZ_TO_MBPS(1353, 4) >, /* 5161 MB/s */
2720 < MHZ_TO_MBPS(1555, 4) >, /* 5931 MB/s */
2721 < MHZ_TO_MBPS(1804, 4) >; /* 6881 MB/s */
2722 };
2723
2724 mincpu6bw: qcom,mincpu6bw {
2725 compatible = "qcom,devbw";
2726 governor = "powersave";
2727 qcom,src-dst-ports = <1 512>;
2728 qcom,active-only;
2729 qcom,bw-tbl =
2730 < MHZ_TO_MBPS( 100, 4) >, /* 381 MB/s */
2731 < MHZ_TO_MBPS( 200, 4) >, /* 762 MB/s */
2732 < MHZ_TO_MBPS( 300, 4) >, /* 1144 MB/s */
2733 < MHZ_TO_MBPS( 451, 4) >, /* 1720 MB/s */
2734 < MHZ_TO_MBPS( 547, 4) >, /* 2086 MB/s */
2735 < MHZ_TO_MBPS( 681, 4) >, /* 2597 MB/s */
2736 < MHZ_TO_MBPS( 768, 4) >, /* 2929 MB/s */
2737 < MHZ_TO_MBPS(1017, 4) >, /* 3879 MB/s */
2738 < MHZ_TO_MBPS(1353, 4) >, /* 5161 MB/s */
2739 < MHZ_TO_MBPS(1555, 4) >, /* 5931 MB/s */
2740 < MHZ_TO_MBPS(1804, 4) >; /* 6881 MB/s */
2741 };
2742
2743 devfreq_compute0: qcom,devfreq-compute0 {
2744 compatible = "qcom,arm-cpu-mon";
2745 qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3 &CPU4 &CPU5>;
2746 qcom,target-dev = <&mincpu0bw>;
2747 qcom,core-dev-table =
2748 < 748800 MHZ_TO_MBPS( 300, 4) >,
2749 < 1209660 MHZ_TO_MBPS( 451, 4) >,
2750 < 1612800 MHZ_TO_MBPS( 547, 4) >,
2751 < 1708000 MHZ_TO_MBPS( 768, 4) >;
2752 };
2753
2754 devfreq_compute6: qcom,devfreq-compute6 {
2755 compatible = "qcom,arm-cpu-mon";
2756 qcom,cpulist = <&CPU6 &CPU7>;
2757 qcom,target-dev = <&mincpu6bw>;
2758 qcom,core-dev-table =
2759 < 1132800 MHZ_TO_MBPS( 300, 4) >,
2760 < 1363200 MHZ_TO_MBPS( 547, 4) >,
2761 < 1747200 MHZ_TO_MBPS( 768, 4) >,
2762 < 1996800 MHZ_TO_MBPS(1017, 4) >,
2763 < 2457600 MHZ_TO_MBPS(1804, 4) >;
2764 };
2765
Raghavendra Rao Ananta28dd4502017-10-18 10:28:31 -07002766 cpu_pmu: cpu-pmu {
2767 compatible = "arm,armv8-pmuv3";
2768 qcom,irq-is-percpu;
2769 interrupts = <1 5 4>;
2770 };
2771
Amit Nischal199f15d2017-09-12 10:58:51 +05302772 gpu_gx_domain_addr: syscon@0x5091508 {
2773 compatible = "syscon";
2774 reg = <0x5091508 0x4>;
2775 };
2776
2777 gpu_gx_sw_reset: syscon@0x5091008 {
2778 compatible = "syscon";
2779 reg = <0x5091008 0x4>;
2780 };
Imran Khan04f08312017-03-30 15:07:43 +05302781};
2782
Ashay Jaiswal81940302017-09-20 15:17:58 +05302783#include "pm660.dtsi"
2784#include "pm660l.dtsi"
2785#include "sdm670-regulator.dtsi"
Imran Khan04f08312017-03-30 15:07:43 +05302786#include "sdm670-pinctrl.dtsi"
Vijayanand Jittad48c4082017-06-07 15:07:51 +05302787#include "msm-arm-smmu-sdm670.dtsi"
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302788#include "msm-gdsc-sdm845.dtsi"
Maulik Shahd313ea82017-06-14 13:10:52 +05302789#include "sdm670-pm.dtsi"
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302790
2791&usb30_prim_gdsc {
2792 status = "ok";
2793};
2794
2795&ufs_phy_gdsc {
2796 status = "ok";
2797};
2798
2799&hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc {
2800 status = "ok";
2801};
2802
2803&hlos1_vote_aggre_noc_mmu_tbu1_gdsc {
2804 status = "ok";
2805};
2806
2807&hlos1_vote_aggre_noc_mmu_tbu2_gdsc {
2808 status = "ok";
2809};
2810
Odelu Kukatla1186d2e2017-08-04 17:28:46 +05302811&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc {
2812 status = "ok";
2813};
2814
2815&hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc {
2816 status = "ok";
2817};
2818
2819&hlos1_vote_mmnoc_mmu_tbu_sf_gdsc {
2820 status = "ok";
2821};
2822
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302823&bps_gdsc {
Odelu Kukatla4328a432017-12-06 18:16:59 +05302824 qcom,support-hw-trigger;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302825 status = "ok";
2826};
2827
2828&ife_0_gdsc {
2829 status = "ok";
2830};
2831
2832&ife_1_gdsc {
2833 status = "ok";
2834};
2835
2836&ipe_0_gdsc {
Odelu Kukatla4328a432017-12-06 18:16:59 +05302837 qcom,support-hw-trigger;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302838 status = "ok";
2839};
2840
2841&ipe_1_gdsc {
Odelu Kukatla4328a432017-12-06 18:16:59 +05302842 qcom,support-hw-trigger;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302843 status = "ok";
2844};
2845
2846&titan_top_gdsc {
2847 status = "ok";
2848};
2849
2850&mdss_core_gdsc {
2851 status = "ok";
Sandeep Pandaae888352017-11-15 13:15:31 +05302852 proxy-supply = <&mdss_core_gdsc>;
2853 qcom,proxy-consumer-enable;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302854};
2855
2856&gpu_cx_gdsc {
2857 status = "ok";
2858};
2859
2860&gpu_gx_gdsc {
2861 clock-names = "core_root_clk";
2862 clocks = <&clock_gfx GPU_CC_GX_GFX3D_CLK_SRC>;
2863 qcom,force-enable-root-clk;
Odelu Kukatla1186d2e2017-08-04 17:28:46 +05302864 parent-supply = <&pm660l_s2_level>;
Amit Nischal199f15d2017-09-12 10:58:51 +05302865 domain-addr = <&gpu_gx_domain_addr>;
2866 sw-reset = <&gpu_gx_sw_reset>;
2867 qcom,reset-aon-logic;
Odelu Kukatla1fe3a222017-06-01 16:24:59 +05302868 status = "ok";
2869};
2870
2871&vcodec0_gdsc {
2872 qcom,support-hw-trigger;
2873 status = "ok";
2874};
2875
2876&vcodec1_gdsc {
2877 qcom,support-hw-trigger;
2878 status = "ok";
2879};
2880
2881&venus_gdsc {
2882 status = "ok";
2883};
Tirupathi Reddy0cfe2082017-06-08 14:24:13 +05302884
Sandeep Panda229db242017-10-03 11:32:29 +05302885&mdss_dsi0 {
2886 qcom,core-supply-entries {
2887 #address-cells = <1>;
2888 #size-cells = <0>;
2889
2890 qcom,core-supply-entry@0 {
2891 reg = <0>;
2892 qcom,supply-name = "refgen";
2893 qcom,supply-min-voltage = <0>;
2894 qcom,supply-max-voltage = <0>;
2895 qcom,supply-enable-load = <0>;
2896 qcom,supply-disable-load = <0>;
2897 };
2898 };
2899};
2900
2901&mdss_dsi1 {
2902 qcom,core-supply-entries {
2903 #address-cells = <1>;
2904 #size-cells = <0>;
2905
2906 qcom,core-supply-entry@0 {
2907 reg = <0>;
2908 qcom,supply-name = "refgen";
2909 qcom,supply-min-voltage = <0>;
2910 qcom,supply-max-voltage = <0>;
2911 qcom,supply-enable-load = <0>;
2912 qcom,supply-disable-load = <0>;
2913 };
2914 };
2915};
2916
Padmanabhan Komanduru07137332017-10-20 12:53:23 +05302917&sde_dp {
2918 qcom,core-supply-entries {
2919 #address-cells = <1>;
2920 #size-cells = <0>;
2921
2922 qcom,core-supply-entry@0 {
2923 reg = <0>;
2924 qcom,supply-name = "refgen";
2925 qcom,supply-min-voltage = <0>;
2926 qcom,supply-max-voltage = <0>;
2927 qcom,supply-enable-load = <0>;
2928 qcom,supply-disable-load = <0>;
2929 };
2930 };
2931};
2932
Rohit Kumar14051282017-07-12 11:18:48 +05302933#include "sdm670-audio.dtsi"
Pratham Pratap9e420a32017-09-05 11:26:57 +05302934#include "sdm670-usb.dtsi"
Rajesh Kemisettiba56c482017-08-31 18:12:35 +05302935#include "sdm670-gpu.dtsi"
Suresh Vankadara402d0ca2017-10-26 22:54:54 +05302936#include "sdm670-camera.dtsi"
Manaf Meethalavalappu Pallikunhi52c7ba12017-09-07 01:41:43 +05302937#include "sdm670-thermal.dtsi"
Odelu Kukatlaf197e382017-07-04 19:47:35 +05302938#include "sdm670-bus.dtsi"
Tirupathi Reddyf805ac72017-10-12 14:22:17 +05302939
2940&pm660_div_clk {
2941 status = "ok";
2942};
Tirupathi Reddy53b92a62017-10-26 13:57:42 +05302943
2944&qupv3_se10_i2c {
2945 nx30p6093: nx30p6093@36 {
2946 status = "disabled";
2947 compatible = "nxp,nx30p6093";
2948 reg = <0x36>;
2949 interrupt-parent = <&tlmm>;
2950 interrupts = <5 IRQ_TYPE_NONE>;
2951 nxp,long-wakeup-sec = <28800>; /* 8 hours */
2952 nxp,short-wakeup-ms = <180000>; /* 3 mins */
2953 pinctrl-names = "default";
2954 pinctrl-0 = <&nx30p6093_intr_default>;
2955 };
2956};