blob: 370c5bcebad9ed9a8e74fe288a68753c2b06ef42 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
Ben Hutchings8ceee662008-04-27 12:55:59 +010034/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000039
Ben Hutchings25ce2002012-07-17 20:45:55 +010040#define EFX_DRIVER_VERSION "3.2"
Ben Hutchings8ceee662008-04-27 12:55:59 +010041
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000042#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010043#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
Ben Hutchings8ceee662008-04-27 12:55:59 +010050/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000056#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010057#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000058#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010059#define EFX_EXTRA_CHANNEL_PTP 1
60#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010061
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000062/* Checksum generation is a per-queue option in hardware, so each
63 * queue visible to the networking core is backed by two hardware TX
64 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000065#define EFX_MAX_TX_TC 2
66#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
67#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
68#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
69#define EFX_TXQ_TYPES 4
70#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010071
Ben Hutchings85740cdf2013-01-29 23:33:15 +000072/* Maximum possible MTU the driver supports */
73#define EFX_MAX_MTU (9 * 1024)
74
75/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page. */
76#define EFX_RX_USR_BUF_SIZE 1824
77
Stuart Hodgson7c236c42012-09-03 11:09:36 +010078/* Forward declare Precision Time Protocol (PTP) support structure. */
79struct efx_ptp_data;
80
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010081struct efx_self_tests;
82
Ben Hutchings8ceee662008-04-27 12:55:59 +010083/**
84 * struct efx_special_buffer - An Efx special buffer
85 * @addr: CPU base address of the buffer
86 * @dma_addr: DMA base address of the buffer
87 * @len: Buffer length, in bytes
88 * @index: Buffer index within controller;s buffer table
89 * @entries: Number of buffer table entries
90 *
91 * Special buffers are used for the event queues and the TX and RX
92 * descriptor queues for each channel. They are *not* used for the
93 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010094 */
95struct efx_special_buffer {
96 void *addr;
97 dma_addr_t dma_addr;
98 unsigned int len;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +000099 unsigned int index;
100 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100101};
102
103/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100104 * struct efx_tx_buffer - buffer state for a TX descriptor
105 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
106 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100107 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
108 * freed when descriptor completes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100110 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 * @len: Length of this fragment.
112 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113 * @unmap_len: Length of this fragment to unmap
114 */
115struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100116 union {
117 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100118 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100119 };
Ben Hutchings8ceee662008-04-27 12:55:59 +0100120 dma_addr_t dma_addr;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100121 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100122 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100123 unsigned short unmap_len;
124};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100125#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
126#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100127#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100128#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100129
130/**
131 * struct efx_tx_queue - An Efx TX queue
132 *
133 * This is a ring buffer of TX fragments.
134 * Since the TX completion path always executes on the same
135 * CPU and the xmit path can operate on different CPUs,
136 * performance is increased by ensuring that the completion
137 * path and the xmit path operate on different cache lines.
138 * This is particularly important if the xmit path is always
139 * executing on one CPU which is different from the completion
140 * path. There is also a cache line for members which are
141 * read but not written on the fast path.
142 *
143 * @efx: The associated Efx NIC
144 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000146 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100148 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100149 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000150 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000151 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100152 * @read_count: Current read pointer.
153 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000154 * @old_write_count: The value of @write_count when last checked.
155 * This is here for performance reasons. The xmit path will
156 * only get the up-to-date value of @write_count if this
157 * variable indicates that the queue is empty. This is to
158 * avoid cache-line ping-pong between the xmit path and the
159 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160 * @insert_count: Current insert pointer
161 * This is the number of buffers that have been added to the
162 * software ring.
163 * @write_count: Current write pointer
164 * This is the number of buffers that have been added to the
165 * hardware ring.
166 * @old_read_count: The value of read_count when last checked.
167 * This is here for performance reasons. The xmit path will
168 * only get the up-to-date value of read_count if this
169 * variable indicates that the queue is full. This is to
170 * avoid cache-line ping-pong between the xmit path and the
171 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100172 * @tso_bursts: Number of times TSO xmit invoked by kernel
173 * @tso_long_headers: Number of packets with headers too long for standard
174 * blocks
175 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000176 * @pushes: Number of times the TX push feature has been used
177 * @empty_read_count: If the completion path has seen the queue as empty
178 * and the transmission path has not yet checked this, the value of
179 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100180 */
181struct efx_tx_queue {
182 /* Members which don't change on the fast path */
183 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000184 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100185 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000186 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100187 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100188 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100189 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000190 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000191 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100192
193 /* Members used mainly on the completion path */
194 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000195 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100196
197 /* Members used only on the xmit path */
198 unsigned int insert_count ____cacheline_aligned_in_smp;
199 unsigned int write_count;
200 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100201 unsigned int tso_bursts;
202 unsigned int tso_long_headers;
203 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000204 unsigned int pushes;
205
206 /* Members shared between paths and sometimes updated */
207 unsigned int empty_read_count ____cacheline_aligned_in_smp;
208#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100209 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100210};
211
212/**
213 * struct efx_rx_buffer - An Efx RX data buffer
214 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000215 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100216 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000217 * @page_offset: If pending: offset in @page of DMA base address.
218 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000219 * @len: If pending: length for DMA descriptor.
220 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000221 * @flags: Flags for buffer and packet state. These are only set on the
222 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100223 */
224struct efx_rx_buffer {
225 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000226 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000227 u16 page_offset;
228 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100229 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100230};
Ben Hutchingsdb339562011-08-26 18:05:11 +0100231#define EFX_RX_PKT_CSUMMED 0x0002
232#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchings8ceee662008-04-27 12:55:59 +0100233
234/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000235 * struct efx_rx_page_state - Page-based rx buffer state
236 *
237 * Inserted at the start of every page allocated for receive buffers.
238 * Used to facilitate sharing dma mappings between recycled rx buffers
239 * and those passed up to the kernel.
240 *
241 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
242 * When refcnt falls to zero, the page is unmapped for dma
243 * @dma_addr: The dma address of this page.
244 */
245struct efx_rx_page_state {
246 unsigned refcnt;
247 dma_addr_t dma_addr;
248
249 unsigned int __pad[0] ____cacheline_aligned;
250};
251
252/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253 * struct efx_rx_queue - An Efx RX queue
254 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100255 * @core_index: Index of network core RX queue. Will be >= 0 iff this
256 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100257 * @buffer: The software buffer ring
258 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000259 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000260 * @enabled: Receive queue enabled indicator.
261 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
262 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263 * @added_count: Number of buffers added to the receive queue.
264 * @notified_count: Number of buffers given to NIC (<= @added_count).
265 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000266 * @scatter_n: Number of buffers used by current packet
Daniel Pieczko27689352013-02-13 10:54:41 +0000267 * @page_ring: The ring to store DMA mapped pages for reuse.
268 * @page_add: Counter to calculate the write pointer for the recycle ring.
269 * @page_remove: Counter to calculate the read pointer for the recycle ring.
270 * @page_recycle_count: The number of pages that have been recycled.
271 * @page_recycle_failed: The number of pages that couldn't be recycled because
272 * the kernel still held a reference to them.
273 * @page_recycle_full: The number of pages that were released because the
274 * recycle ring was full.
275 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100276 * @max_fill: RX descriptor maximum fill level (<= ring size)
277 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
278 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100279 * @min_fill: RX descriptor minimum non-zero fill level.
280 * This records the minimum fill level observed when a ring
281 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000282 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000283 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100284 */
285struct efx_rx_queue {
286 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100287 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288 struct efx_rx_buffer *buffer;
289 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000290 unsigned int ptr_mask;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000291 bool enabled;
292 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100293
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000294 unsigned int added_count;
295 unsigned int notified_count;
296 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000297 unsigned int scatter_n;
Daniel Pieczko27689352013-02-13 10:54:41 +0000298 struct page **page_ring;
299 unsigned int page_add;
300 unsigned int page_remove;
301 unsigned int page_recycle_count;
302 unsigned int page_recycle_failed;
303 unsigned int page_recycle_full;
304 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100305 unsigned int max_fill;
306 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100307 unsigned int min_fill;
308 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000309 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000310 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100311 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100312};
313
314/**
315 * struct efx_buffer - An Efx general-purpose buffer
316 * @addr: host base address of the buffer
317 * @dma_addr: DMA base address of the buffer
318 * @len: Buffer length, in bytes
319 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000320 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100321 * MAC stats dumps.
322 */
323struct efx_buffer {
324 void *addr;
325 dma_addr_t dma_addr;
326 unsigned int len;
327};
328
329
Ben Hutchings8ceee662008-04-27 12:55:59 +0100330enum efx_rx_alloc_method {
331 RX_ALLOC_METHOD_AUTO = 0,
332 RX_ALLOC_METHOD_SKB = 1,
333 RX_ALLOC_METHOD_PAGE = 2,
334};
335
336/**
337 * struct efx_channel - An Efx channel
338 *
339 * A channel comprises an event queue, at least one TX queue, at least
340 * one RX queue, and an associated tasklet for processing the event
341 * queue.
342 *
343 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100344 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000345 * @type: Channel type definition
Ben Hutchings8ceee662008-04-27 12:55:59 +0100346 * @enabled: Channel enabled indicator
347 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000348 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100349 * @napi_dev: Net device used with NAPI
350 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100351 * @work_pending: Is work pending via NAPI?
352 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000353 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100354 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000355 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000356 * @irq_count: Number of IRQs since last adaptive moderation decision
357 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100359 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
360 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000361 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100362 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
363 * @n_rx_overlength: Count of RX_OVERLENGTH errors
364 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000365 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
366 * lack of descriptors
367 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
368 * __efx_rx_packet(), or zero if there is none
369 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
370 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000371 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000372 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100373 */
374struct efx_channel {
375 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100376 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000377 const struct efx_channel_type *type;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100378 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100379 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100380 unsigned int irq_moderation;
381 struct net_device *napi_dev;
382 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100383 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100384 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000385 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100386 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000387 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100388
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000389 unsigned int irq_count;
390 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000391#ifdef CONFIG_RFS_ACCEL
392 unsigned int rfs_filters_added;
393#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000394
Ben Hutchings8ceee662008-04-27 12:55:59 +0100395 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100396 unsigned n_rx_ip_hdr_chksum_err;
397 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000398 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100399 unsigned n_rx_frm_trunc;
400 unsigned n_rx_overlength;
401 unsigned n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000402 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100403
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000404 unsigned int rx_pkt_n_frags;
405 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100406
Ben Hutchings8313aca2010-09-10 06:41:57 +0000407 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000408 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100409};
410
Ben Hutchings7f967c02012-02-13 23:45:02 +0000411/**
412 * struct efx_channel_type - distinguishes traffic and extra channels
413 * @handle_no_channel: Handle failure to allocate an extra channel
414 * @pre_probe: Set up extra state prior to initialisation
415 * @post_remove: Tear down extra state after finalisation, if allocated.
416 * May be called on channels that have not been probed.
417 * @get_name: Generate the channel's name (used for its IRQ handler)
418 * @copy: Copy the channel state prior to reallocation. May be %NULL if
419 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100420 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000421 * @keep_eventq: Flag for whether event queue should be kept initialised
422 * while the device is stopped
423 */
424struct efx_channel_type {
425 void (*handle_no_channel)(struct efx_nic *);
426 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100427 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000428 void (*get_name)(struct efx_channel *, char *buf, size_t len);
429 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc62013-03-05 20:13:54 +0000430 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000431 bool keep_eventq;
432};
433
Ben Hutchings398468e2009-11-23 16:03:45 +0000434enum efx_led_mode {
435 EFX_LED_OFF = 0,
436 EFX_LED_ON = 1,
437 EFX_LED_DEFAULT = 2
438};
439
Ben Hutchingsc4593022009-11-23 16:08:17 +0000440#define STRING_TABLE_LOOKUP(val, member) \
441 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
442
Ben Hutchings18e83e42012-01-05 19:05:20 +0000443extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000444extern const unsigned int efx_loopback_mode_max;
445#define LOOPBACK_MODE(efx) \
446 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
447
Ben Hutchings18e83e42012-01-05 19:05:20 +0000448extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000449extern const unsigned int efx_reset_type_max;
450#define RESET_TYPE(type) \
451 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100452
Ben Hutchings8ceee662008-04-27 12:55:59 +0100453enum efx_int_mode {
454 /* Be careful if altering to correct macro below */
455 EFX_INT_MODE_MSIX = 0,
456 EFX_INT_MODE_MSI = 1,
457 EFX_INT_MODE_LEGACY = 2,
458 EFX_INT_MODE_MAX /* Insert any new items before this */
459};
460#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
461
Ben Hutchings8ceee662008-04-27 12:55:59 +0100462enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100463 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
464 STATE_READY = 1, /* hardware ready and netdev registered */
465 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000466 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100467};
468
469/*
470 * Alignment of page-allocated RX buffers
471 *
472 * Controls the number of bytes inserted at the start of an RX buffer.
473 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
474 * of the skb->head for hardware DMA].
475 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100476#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100477#define EFX_PAGE_IP_ALIGN 0
478#else
479#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
480#endif
481
482/*
483 * Alignment of the skb->head which wraps a page-allocated RX buffer
484 *
485 * The skb allocated to wrap an rx_buffer can have this alignment. Since
486 * the data is memcpy'd from the rx_buf, it does not need to be equal to
487 * EFX_PAGE_IP_ALIGN.
488 */
489#define EFX_PAGE_SKB_ALIGN 2
490
491/* Forward declaration */
492struct efx_nic;
493
494/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400495#define EFX_FC_RX FLOW_CTRL_RX
496#define EFX_FC_TX FLOW_CTRL_TX
497#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100498
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800499/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000500 * struct efx_link_state - Current state of the link
501 * @up: Link is up
502 * @fd: Link is full-duplex
503 * @fc: Actual flow control flags
504 * @speed: Link speed (Mbps)
505 */
506struct efx_link_state {
507 bool up;
508 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400509 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000510 unsigned int speed;
511};
512
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000513static inline bool efx_link_state_equal(const struct efx_link_state *left,
514 const struct efx_link_state *right)
515{
516 return left->up == right->up && left->fd == right->fd &&
517 left->fc == right->fc && left->speed == right->speed;
518}
519
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000520/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100521 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000522 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
523 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100524 * @init: Initialise PHY
525 * @fini: Shut down PHY
526 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000527 * @poll: Update @link_state and report whether it changed.
528 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800529 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
530 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000531 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800532 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000533 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000534 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000535 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800536 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100537 */
538struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000539 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100540 int (*init) (struct efx_nic *efx);
541 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000542 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000543 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000544 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800545 void (*get_settings) (struct efx_nic *efx,
546 struct ethtool_cmd *ecmd);
547 int (*set_settings) (struct efx_nic *efx,
548 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000549 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000550 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000551 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800552 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100553 int (*get_module_eeprom) (struct efx_nic *efx,
554 struct ethtool_eeprom *ee,
555 u8 *data);
556 int (*get_module_info) (struct efx_nic *efx,
557 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100558};
559
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100560/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000561 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100562 * @PHY_MODE_NORMAL: on and should pass traffic
563 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000564 * @PHY_MODE_LOW_POWER: set to low power through MDIO
565 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100566 * @PHY_MODE_SPECIAL: on but will not pass traffic
567 */
568enum efx_phy_mode {
569 PHY_MODE_NORMAL = 0,
570 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000571 PHY_MODE_LOW_POWER = 2,
572 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100573 PHY_MODE_SPECIAL = 8,
574};
575
576static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
577{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100578 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100579}
580
Ben Hutchings8ceee662008-04-27 12:55:59 +0100581/*
582 * Efx extended statistics
583 *
584 * Not all statistics are provided by all supported MACs. The purpose
585 * is this structure is to contain the raw statistics provided by each
586 * MAC.
587 */
588struct efx_mac_stats {
589 u64 tx_bytes;
590 u64 tx_good_bytes;
591 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100592 u64 tx_packets;
593 u64 tx_bad;
594 u64 tx_pause;
595 u64 tx_control;
596 u64 tx_unicast;
597 u64 tx_multicast;
598 u64 tx_broadcast;
599 u64 tx_lt64;
600 u64 tx_64;
601 u64 tx_65_to_127;
602 u64 tx_128_to_255;
603 u64 tx_256_to_511;
604 u64 tx_512_to_1023;
605 u64 tx_1024_to_15xx;
606 u64 tx_15xx_to_jumbo;
607 u64 tx_gtjumbo;
608 u64 tx_collision;
609 u64 tx_single_collision;
610 u64 tx_multiple_collision;
611 u64 tx_excessive_collision;
612 u64 tx_deferred;
613 u64 tx_late_collision;
614 u64 tx_excessive_deferred;
615 u64 tx_non_tcpudp;
616 u64 tx_mac_src_error;
617 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100618 u64 rx_bytes;
619 u64 rx_good_bytes;
620 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100621 u64 rx_packets;
622 u64 rx_good;
623 u64 rx_bad;
624 u64 rx_pause;
625 u64 rx_control;
626 u64 rx_unicast;
627 u64 rx_multicast;
628 u64 rx_broadcast;
629 u64 rx_lt64;
630 u64 rx_64;
631 u64 rx_65_to_127;
632 u64 rx_128_to_255;
633 u64 rx_256_to_511;
634 u64 rx_512_to_1023;
635 u64 rx_1024_to_15xx;
636 u64 rx_15xx_to_jumbo;
637 u64 rx_gtjumbo;
638 u64 rx_bad_lt64;
639 u64 rx_bad_64_to_15xx;
640 u64 rx_bad_15xx_to_jumbo;
641 u64 rx_bad_gtjumbo;
642 u64 rx_overflow;
643 u64 rx_missed;
644 u64 rx_false_carrier;
645 u64 rx_symbol_error;
646 u64 rx_align_error;
647 u64 rx_length_error;
648 u64 rx_internal_error;
649 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100650};
651
652/* Number of bits used in a multicast filter hash address */
653#define EFX_MCAST_HASH_BITS 8
654
655/* Number of (single-bit) entries in a multicast filter hash */
656#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
657
658/* An Efx multicast filter hash */
659union efx_multicast_hash {
660 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
661 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
662};
663
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000664struct efx_filter_state;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000665struct efx_vf;
666struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000667
Ben Hutchings8ceee662008-04-27 12:55:59 +0100668/**
669 * struct efx_nic - an Efx NIC
670 * @name: Device name (net device name or bus id before net device registered)
671 * @pci_dev: The PCI device
672 * @type: Controller type attributes
673 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000674 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100675 * @workqueue: Workqueue for port reconfigures and the HW monitor.
676 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800677 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100678 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100679 * @membase_phys: Memory BAR value as physical address
680 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100681 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000682 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000683 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
684 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000685 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100686 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100687 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100688 * @tx_queue: TX DMA queues
689 * @rx_queue: RX DMA queues
690 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000691 * @channel_name: Names for channels and their IRQs
Ben Hutchings7f967c02012-02-13 23:45:02 +0000692 * @extra_channel_types: Types of extra (non-traffic) channels that
693 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000694 * @rxq_entries: Size of receive queues requested by user.
695 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100696 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
697 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000698 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
699 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
700 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000701 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800702 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000703 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
704 * @n_tx_channels: Number of channels used for TX
Ben Hutchings272baee2013-01-29 23:33:14 +0000705 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100706 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000707 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
708 * for use in sk_buff::truesize
Ben Hutchings78d41892010-12-02 13:47:56 +0000709 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000710 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000711 * @rx_scatter: Scatter mode enabled for receives
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000712 * @int_error_count: Number of internal errors seen recently
713 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100714 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000715 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000716 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000717 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000718 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300719 * @nic_data: Hardware dependent state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100720 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100721 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100722 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000723 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
724 * efx_mac_work() with kernel interfaces. Safe to read under any
725 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
726 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100727 * @port_initialized: Port initialized?
728 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100731 * @phy_op: PHY interface
732 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000733 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000734 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100735 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000736 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000737 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738 * @n_link_state_changes: Number of times the link has changed state
739 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
740 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800741 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100742 * @fc_disable: When non-zero flow control is disabled. Typically used to
743 * ensure that network back pressure doesn't delay dma queue flushes.
744 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000745 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100746 * @loopback_mode: Loopback status
747 * @loopback_modes: Supported loopback mode bitmask
748 * @loopback_selftest: Offline self-test private state
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000749 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
750 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
751 * Decremented when the efx_flush_rx_queue() is called.
752 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
753 * completed (either success or failure). Not used when MCDI is used to
754 * flush receive queues.
755 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000756 * @vf: Array of &struct efx_vf objects.
757 * @vf_count: Number of VFs intended to be enabled.
758 * @vf_init_count: Number of VFs that have been fully initialised.
759 * @vi_scale: log2 number of vnics per VF.
760 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
761 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
762 * @local_addr_list: List of local addresses. Protected by %local_lock.
763 * @local_page_list: List of DMA addressable pages used to broadcast
764 * %local_addr_list. Protected by %local_lock.
765 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
766 * @peer_work: Work item to broadcast peer addresses to VMs.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100767 * @ptp_data: PTP state data
Ben Hutchingsab28c122010-12-06 22:53:15 +0000768 * @monitor_work: Hardware monitor workitem
769 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000770 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
771 * field is used by efx_test_interrupts() to verify that an
772 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000773 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
774 * @mac_stats: MAC statistics. These include all statistics the MACs
775 * can provide. Generic code converts these into a standard
776 * &struct net_device_stats.
777 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100778 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100779 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000780 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100781 */
782struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000783 /* The following fields should be written very rarely */
784
Ben Hutchings8ceee662008-04-27 12:55:59 +0100785 char name[IFNAMSIZ];
786 struct pci_dev *pci_dev;
787 const struct efx_nic_type *type;
788 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000789 bool legacy_irq_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800791 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100793 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000795
Ben Hutchings8ceee662008-04-27 12:55:59 +0100796 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000797 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000798 bool irq_rx_adaptive;
799 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000800 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100801
Ben Hutchings8ceee662008-04-27 12:55:59 +0100802 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100803 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100804
Ben Hutchings8313aca2010-09-10 06:41:57 +0000805 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000806 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000807 const struct efx_channel_type *
808 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100809
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000810 unsigned rxq_entries;
811 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100812 unsigned int txq_stop_thresh;
813 unsigned int txq_wake_thresh;
814
Ben Hutchings28e47c42012-02-15 01:58:49 +0000815 unsigned tx_dc_base;
816 unsigned rx_dc_base;
817 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000818 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000819 unsigned n_channels;
820 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000821 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000822 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000823 unsigned n_tx_channels;
Ben Hutchings272baee2013-01-29 23:33:14 +0000824 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100825 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000826 unsigned int rx_buffer_truesize;
Daniel Pieczko27689352013-02-13 10:54:41 +0000827 unsigned int rx_bufs_per_page;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000828 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000829 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000830 bool rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100831
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000832 unsigned int_error_count;
833 unsigned long int_error_expire;
834
Ben Hutchings8ceee662008-04-27 12:55:59 +0100835 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000836 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000837 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000838 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100839
Ben Hutchings76884832009-11-29 15:10:44 +0000840#ifdef CONFIG_SFC_MTD
841 struct list_head mtd_list;
842#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100843
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000844 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100845
846 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800847 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100848 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100849
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100850 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100851 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100852
Ben Hutchings8ceee662008-04-27 12:55:59 +0100853 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000855 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000856 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100857 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000858 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000859 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100860 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100861
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000862 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000863 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100864 unsigned int n_link_state_changes;
865
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100866 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100867 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400868 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100869 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100870
871 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100872 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000873 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100874
875 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000876
877 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000878
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000879 atomic_t drain_pending;
880 atomic_t rxq_flush_pending;
881 atomic_t rxq_flush_outstanding;
882 wait_queue_head_t flush_wq;
883
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000884#ifdef CONFIG_SFC_SRIOV
885 struct efx_channel *vfdi_channel;
886 struct efx_vf *vf;
887 unsigned vf_count;
888 unsigned vf_init_count;
889 unsigned vi_scale;
890 unsigned vf_buftbl_base;
891 struct efx_buffer vfdi_status;
892 struct list_head local_addr_list;
893 struct list_head local_page_list;
894 struct mutex local_lock;
895 struct work_struct peer_work;
896#endif
897
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100898 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100899
Ben Hutchingsab28c122010-12-06 22:53:15 +0000900 /* The following fields may be written more often */
901
902 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
903 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000904 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000905 unsigned n_rx_nodesc_drop_cnt;
906 struct efx_mac_stats mac_stats;
907 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100908};
909
Ben Hutchings55668612008-05-16 21:16:10 +0100910static inline int efx_dev_registered(struct efx_nic *efx)
911{
912 return efx->net_dev->reg_state == NETREG_REGISTERED;
913}
914
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000915static inline unsigned int efx_port_num(struct efx_nic *efx)
916{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000917 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000918}
919
Ben Hutchings8ceee662008-04-27 12:55:59 +0100920/**
921 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000922 * @probe: Probe the controller
923 * @remove: Free resources allocated by probe()
924 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +0000925 * @dimension_resources: Dimension controller resources (buffer table,
926 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000927 * @fini: Shut down the controller
928 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100929 * @map_reset_reason: Map ethtool reset reason to a reset method
930 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000931 * @reset: Reset the controller hardware and possibly the PHY. This will
932 * be called while the controller is uninitialised.
933 * @probe_port: Probe the MAC and PHY
934 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000935 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000936 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100937 * @finish_flush: Clean up after flushing the DMA queues
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000938 * @update_stats: Update statistics not provided by event handling
939 * @start_stats: Start the regular fetching of statistics
940 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000941 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000942 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000943 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100944 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
945 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100946 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000947 * @get_wol: Get WoL configuration from driver state
948 * @set_wol: Push WoL configuration to the NIC
949 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100950 * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
951 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000952 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000953 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100954 * @mem_map_size: Memory BAR mapped size
955 * @txd_ptr_tbl_base: TX descriptor ring base address
956 * @rxd_ptr_tbl_base: RX descriptor ring base address
957 * @buf_tbl_base: Buffer table base address
958 * @evq_ptr_tbl_base: Event queue pointer table base address
959 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100960 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000961 * @rx_buffer_hash_size: Size of hash at start of RX packet
962 * @rx_buffer_padding: Size of padding at end of RX packet
963 * @can_rx_scatter: NIC is able to scatter packet to multiple buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100964 * @max_interrupt_mode: Highest capability interrupt mode supported
965 * from &enum efx_init_mode.
966 * @phys_addr_channels: Number of channels with physically addressed
967 * descriptors
Ben Hutchingscc180b62011-12-08 19:51:47 +0000968 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +0000969 * @offload_features: net_device feature flags for protocol offload
970 * features implemented in hardware
Ben Hutchings8ceee662008-04-27 12:55:59 +0100971 */
972struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000973 int (*probe)(struct efx_nic *efx);
974 void (*remove)(struct efx_nic *efx);
975 int (*init)(struct efx_nic *efx);
Ben Hutchings28e47c42012-02-15 01:58:49 +0000976 void (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000977 void (*fini)(struct efx_nic *efx);
978 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100979 enum reset_type (*map_reset_reason)(enum reset_type reason);
980 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000981 int (*reset)(struct efx_nic *efx, enum reset_type method);
982 int (*probe_port)(struct efx_nic *efx);
983 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000984 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000985 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100986 void (*finish_flush)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000987 void (*update_stats)(struct efx_nic *efx);
988 void (*start_stats)(struct efx_nic *efx);
989 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000990 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000991 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000992 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +0100993 int (*reconfigure_mac)(struct efx_nic *efx);
994 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000995 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
996 int (*set_wol)(struct efx_nic *efx, u32 type);
997 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100998 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000999 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001000
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001001 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001002 unsigned int mem_map_size;
1003 unsigned int txd_ptr_tbl_base;
1004 unsigned int rxd_ptr_tbl_base;
1005 unsigned int buf_tbl_base;
1006 unsigned int evq_ptr_tbl_base;
1007 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001008 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001009 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001010 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001011 bool can_rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001012 unsigned int max_interrupt_mode;
1013 unsigned int phys_addr_channels;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001014 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001015 netdev_features_t offload_features;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001016};
1017
1018/**************************************************************************
1019 *
1020 * Prototypes and inline functions
1021 *
1022 *************************************************************************/
1023
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001024static inline struct efx_channel *
1025efx_get_channel(struct efx_nic *efx, unsigned index)
1026{
1027 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001028 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001029}
1030
Ben Hutchings8ceee662008-04-27 12:55:59 +01001031/* Iterate over all used channels */
1032#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001033 for (_channel = (_efx)->channel[0]; \
1034 _channel; \
1035 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1036 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001037
Ben Hutchings7f967c02012-02-13 23:45:02 +00001038/* Iterate over all used channels in reverse */
1039#define efx_for_each_channel_rev(_channel, _efx) \
1040 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1041 _channel; \
1042 _channel = _channel->channel ? \
1043 (_efx)->channel[_channel->channel - 1] : NULL)
1044
Ben Hutchings97653432011-01-12 18:26:56 +00001045static inline struct efx_tx_queue *
1046efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1047{
1048 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1049 type >= EFX_TXQ_TYPES);
1050 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1051}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001052
Ben Hutchings525da902011-02-07 23:04:38 +00001053static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1054{
1055 return channel->channel - channel->efx->tx_channel_offset <
1056 channel->efx->n_tx_channels;
1057}
1058
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001059static inline struct efx_tx_queue *
1060efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1061{
Ben Hutchings525da902011-02-07 23:04:38 +00001062 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1063 type >= EFX_TXQ_TYPES);
1064 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001065}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001066
Ben Hutchings94b274b2011-01-10 21:18:20 +00001067static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1068{
1069 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1070 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1071}
1072
Ben Hutchings8ceee662008-04-27 12:55:59 +01001073/* Iterate over all TX queues belonging to a channel */
1074#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001075 if (!efx_channel_has_tx_queues(_channel)) \
1076 ; \
1077 else \
1078 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001079 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1080 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001081 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001082
Ben Hutchings94b274b2011-01-10 21:18:20 +00001083/* Iterate over all possible TX queues belonging to a channel */
1084#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001085 if (!efx_channel_has_tx_queues(_channel)) \
1086 ; \
1087 else \
1088 for (_tx_queue = (_channel)->tx_queue; \
1089 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1090 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001091
Ben Hutchings525da902011-02-07 23:04:38 +00001092static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1093{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001094 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001095}
1096
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001097static inline struct efx_rx_queue *
1098efx_channel_get_rx_queue(struct efx_channel *channel)
1099{
Ben Hutchings525da902011-02-07 23:04:38 +00001100 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1101 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001102}
1103
Ben Hutchings8ceee662008-04-27 12:55:59 +01001104/* Iterate over all RX queues belonging to a channel */
1105#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001106 if (!efx_channel_has_rx_queue(_channel)) \
1107 ; \
1108 else \
1109 for (_rx_queue = &(_channel)->rx_queue; \
1110 _rx_queue; \
1111 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001112
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001113static inline struct efx_channel *
1114efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1115{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001116 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001117}
1118
1119static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1120{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001121 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001122}
1123
Ben Hutchings8ceee662008-04-27 12:55:59 +01001124/* Returns a pointer to the specified receive buffer in the RX
1125 * descriptor queue.
1126 */
1127static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1128 unsigned int index)
1129{
Eric Dumazet807540b2010-09-23 05:40:09 +00001130 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001131}
1132
Ben Hutchings8ceee662008-04-27 12:55:59 +01001133
1134/**
1135 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1136 *
1137 * This calculates the maximum frame length that will be used for a
1138 * given MTU. The frame length will be equal to the MTU plus a
1139 * constant amount of header space and padding. This is the quantity
1140 * that the net driver will program into the MAC as the maximum frame
1141 * length.
1142 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001143 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001144 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001145 *
1146 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1147 * XGMII cycle). If the frame length reaches the maximum value in the
1148 * same cycle, the XMAC can miss the IPG altogether. We work around
1149 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001150 */
1151#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001152 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001153
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001154static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1155{
1156 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1157}
1158static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1159{
1160 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1161}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001162
1163#endif /* EFX_NET_DRIVER_H */