blob: c83fe090406d7eca6a76fd0414f36de7c477bc86 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
Ben Hutchings8ceee662008-04-27 12:55:59 +010034/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000039
Ben Hutchings25ce2002012-07-17 20:45:55 +010040#define EFX_DRIVER_VERSION "3.2"
Ben Hutchings8ceee662008-04-27 12:55:59 +010041
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000042#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010043#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
Ben Hutchings8ceee662008-04-27 12:55:59 +010050/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000056#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010057#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000058#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010059#define EFX_EXTRA_CHANNEL_PTP 1
60#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010061
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000062/* Checksum generation is a per-queue option in hardware, so each
63 * queue visible to the networking core is backed by two hardware TX
64 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000065#define EFX_MAX_TX_TC 2
66#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
67#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
68#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
69#define EFX_TXQ_TYPES 4
70#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010071
Stuart Hodgson7c236c42012-09-03 11:09:36 +010072/* Forward declare Precision Time Protocol (PTP) support structure. */
73struct efx_ptp_data;
74
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010075struct efx_self_tests;
76
Ben Hutchings8ceee662008-04-27 12:55:59 +010077/**
78 * struct efx_special_buffer - An Efx special buffer
79 * @addr: CPU base address of the buffer
80 * @dma_addr: DMA base address of the buffer
81 * @len: Buffer length, in bytes
82 * @index: Buffer index within controller;s buffer table
83 * @entries: Number of buffer table entries
84 *
85 * Special buffers are used for the event queues and the TX and RX
86 * descriptor queues for each channel. They are *not* used for the
87 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010088 */
89struct efx_special_buffer {
90 void *addr;
91 dma_addr_t dma_addr;
92 unsigned int len;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +000093 unsigned int index;
94 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +010095};
96
97/**
Ben Hutchings7668ff92012-05-17 20:52:20 +010098 * struct efx_tx_buffer - buffer state for a TX descriptor
99 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
100 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100101 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
102 * freed when descriptor completes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100104 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100105 * @len: Length of this fragment.
106 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100107 * @unmap_len: Length of this fragment to unmap
108 */
109struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100110 union {
111 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100112 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100113 };
Ben Hutchings8ceee662008-04-27 12:55:59 +0100114 dma_addr_t dma_addr;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100115 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100116 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100117 unsigned short unmap_len;
118};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100119#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
120#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100121#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100122#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100123
124/**
125 * struct efx_tx_queue - An Efx TX queue
126 *
127 * This is a ring buffer of TX fragments.
128 * Since the TX completion path always executes on the same
129 * CPU and the xmit path can operate on different CPUs,
130 * performance is increased by ensuring that the completion
131 * path and the xmit path operate on different cache lines.
132 * This is particularly important if the xmit path is always
133 * executing on one CPU which is different from the completion
134 * path. There is also a cache line for members which are
135 * read but not written on the fast path.
136 *
137 * @efx: The associated Efx NIC
138 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000140 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100141 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100142 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000144 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000145 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100146 * @read_count: Current read pointer.
147 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000148 * @old_write_count: The value of @write_count when last checked.
149 * This is here for performance reasons. The xmit path will
150 * only get the up-to-date value of @write_count if this
151 * variable indicates that the queue is empty. This is to
152 * avoid cache-line ping-pong between the xmit path and the
153 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100154 * @insert_count: Current insert pointer
155 * This is the number of buffers that have been added to the
156 * software ring.
157 * @write_count: Current write pointer
158 * This is the number of buffers that have been added to the
159 * hardware ring.
160 * @old_read_count: The value of read_count when last checked.
161 * This is here for performance reasons. The xmit path will
162 * only get the up-to-date value of read_count if this
163 * variable indicates that the queue is full. This is to
164 * avoid cache-line ping-pong between the xmit path and the
165 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100166 * @tso_bursts: Number of times TSO xmit invoked by kernel
167 * @tso_long_headers: Number of packets with headers too long for standard
168 * blocks
169 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000170 * @pushes: Number of times the TX push feature has been used
171 * @empty_read_count: If the completion path has seen the queue as empty
172 * and the transmission path has not yet checked this, the value of
173 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100174 */
175struct efx_tx_queue {
176 /* Members which don't change on the fast path */
177 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000178 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100179 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000180 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100181 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100182 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000184 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000185 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100186
187 /* Members used mainly on the completion path */
188 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000189 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100190
191 /* Members used only on the xmit path */
192 unsigned int insert_count ____cacheline_aligned_in_smp;
193 unsigned int write_count;
194 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100195 unsigned int tso_bursts;
196 unsigned int tso_long_headers;
197 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000198 unsigned int pushes;
199
200 /* Members shared between paths and sometimes updated */
201 unsigned int empty_read_count ____cacheline_aligned_in_smp;
202#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100203 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100204};
205
206/**
207 * struct efx_rx_buffer - An Efx RX data buffer
208 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000209 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100210 * Will be %NULL if the buffer slot is currently free.
Alexandre Rames97d48a12013-01-11 12:26:21 +0000211 * @page_offset: Offset within page
Ben Hutchings8ceee662008-04-27 12:55:59 +0100212 * @len: Buffer length, in bytes.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100213 * @flags: Flags for buffer and packet state.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100214 */
215struct efx_rx_buffer {
216 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000217 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000218 u16 page_offset;
219 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100220 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100221};
Ben Hutchingsdb339562011-08-26 18:05:11 +0100222#define EFX_RX_PKT_CSUMMED 0x0002
223#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchings8ceee662008-04-27 12:55:59 +0100224
225/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000226 * struct efx_rx_page_state - Page-based rx buffer state
227 *
228 * Inserted at the start of every page allocated for receive buffers.
229 * Used to facilitate sharing dma mappings between recycled rx buffers
230 * and those passed up to the kernel.
231 *
232 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
233 * When refcnt falls to zero, the page is unmapped for dma
234 * @dma_addr: The dma address of this page.
235 */
236struct efx_rx_page_state {
237 unsigned refcnt;
238 dma_addr_t dma_addr;
239
240 unsigned int __pad[0] ____cacheline_aligned;
241};
242
243/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100244 * struct efx_rx_queue - An Efx RX queue
245 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100246 * @core_index: Index of network core RX queue. Will be >= 0 iff this
247 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100248 * @buffer: The software buffer ring
249 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000250 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000251 * @enabled: Receive queue enabled indicator.
252 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
253 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100254 * @added_count: Number of buffers added to the receive queue.
255 * @notified_count: Number of buffers given to NIC (<= @added_count).
256 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100257 * @max_fill: RX descriptor maximum fill level (<= ring size)
258 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
259 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100260 * @min_fill: RX descriptor minimum non-zero fill level.
261 * This records the minimum fill level observed when a ring
262 * refill was triggered.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000263 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100264 */
265struct efx_rx_queue {
266 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100267 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100268 struct efx_rx_buffer *buffer;
269 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000270 unsigned int ptr_mask;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000271 bool enabled;
272 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100273
274 int added_count;
275 int notified_count;
276 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100277 unsigned int max_fill;
278 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100279 unsigned int min_fill;
280 unsigned int min_overfill;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000281 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100282 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283};
284
285/**
286 * struct efx_buffer - An Efx general-purpose buffer
287 * @addr: host base address of the buffer
288 * @dma_addr: DMA base address of the buffer
289 * @len: Buffer length, in bytes
290 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000291 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100292 * MAC stats dumps.
293 */
294struct efx_buffer {
295 void *addr;
296 dma_addr_t dma_addr;
297 unsigned int len;
298};
299
300
Ben Hutchings8ceee662008-04-27 12:55:59 +0100301enum efx_rx_alloc_method {
302 RX_ALLOC_METHOD_AUTO = 0,
303 RX_ALLOC_METHOD_SKB = 1,
304 RX_ALLOC_METHOD_PAGE = 2,
305};
306
307/**
308 * struct efx_channel - An Efx channel
309 *
310 * A channel comprises an event queue, at least one TX queue, at least
311 * one RX queue, and an associated tasklet for processing the event
312 * queue.
313 *
314 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100315 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000316 * @type: Channel type definition
Ben Hutchings8ceee662008-04-27 12:55:59 +0100317 * @enabled: Channel enabled indicator
318 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000319 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100320 * @napi_dev: Net device used with NAPI
321 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100322 * @work_pending: Is work pending via NAPI?
323 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000324 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100325 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000326 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000327 * @irq_count: Number of IRQs since last adaptive moderation decision
328 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100329 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100330 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
331 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000332 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100333 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
334 * @n_rx_overlength: Count of RX_OVERLENGTH errors
335 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings8313aca2010-09-10 06:41:57 +0000336 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000337 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 */
339struct efx_channel {
340 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100341 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000342 const struct efx_channel_type *type;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100343 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100344 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100345 unsigned int irq_moderation;
346 struct net_device *napi_dev;
347 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100348 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100349 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000350 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100351 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000352 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100353
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000354 unsigned int irq_count;
355 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000356#ifdef CONFIG_RFS_ACCEL
357 unsigned int rfs_filters_added;
358#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000359
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361 unsigned n_rx_ip_hdr_chksum_err;
362 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000363 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364 unsigned n_rx_frm_trunc;
365 unsigned n_rx_overlength;
366 unsigned n_skbuff_leaks;
367
368 /* Used to pipeline received packets in order to optimise memory
369 * access with prefetches.
370 */
371 struct efx_rx_buffer *rx_pkt;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372
Ben Hutchings8313aca2010-09-10 06:41:57 +0000373 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000374 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100375};
376
Ben Hutchings7f967c02012-02-13 23:45:02 +0000377/**
378 * struct efx_channel_type - distinguishes traffic and extra channels
379 * @handle_no_channel: Handle failure to allocate an extra channel
380 * @pre_probe: Set up extra state prior to initialisation
381 * @post_remove: Tear down extra state after finalisation, if allocated.
382 * May be called on channels that have not been probed.
383 * @get_name: Generate the channel's name (used for its IRQ handler)
384 * @copy: Copy the channel state prior to reallocation. May be %NULL if
385 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100386 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000387 * @keep_eventq: Flag for whether event queue should be kept initialised
388 * while the device is stopped
389 */
390struct efx_channel_type {
391 void (*handle_no_channel)(struct efx_nic *);
392 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100393 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000394 void (*get_name)(struct efx_channel *, char *buf, size_t len);
395 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc62013-03-05 20:13:54 +0000396 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000397 bool keep_eventq;
398};
399
Ben Hutchings398468e2009-11-23 16:03:45 +0000400enum efx_led_mode {
401 EFX_LED_OFF = 0,
402 EFX_LED_ON = 1,
403 EFX_LED_DEFAULT = 2
404};
405
Ben Hutchingsc4593022009-11-23 16:08:17 +0000406#define STRING_TABLE_LOOKUP(val, member) \
407 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
408
Ben Hutchings18e83e42012-01-05 19:05:20 +0000409extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000410extern const unsigned int efx_loopback_mode_max;
411#define LOOPBACK_MODE(efx) \
412 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
413
Ben Hutchings18e83e42012-01-05 19:05:20 +0000414extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000415extern const unsigned int efx_reset_type_max;
416#define RESET_TYPE(type) \
417 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100418
Ben Hutchings8ceee662008-04-27 12:55:59 +0100419enum efx_int_mode {
420 /* Be careful if altering to correct macro below */
421 EFX_INT_MODE_MSIX = 0,
422 EFX_INT_MODE_MSI = 1,
423 EFX_INT_MODE_LEGACY = 2,
424 EFX_INT_MODE_MAX /* Insert any new items before this */
425};
426#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
427
Ben Hutchings8ceee662008-04-27 12:55:59 +0100428enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100429 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
430 STATE_READY = 1, /* hardware ready and netdev registered */
431 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100432};
433
434/*
435 * Alignment of page-allocated RX buffers
436 *
437 * Controls the number of bytes inserted at the start of an RX buffer.
438 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
439 * of the skb->head for hardware DMA].
440 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100441#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100442#define EFX_PAGE_IP_ALIGN 0
443#else
444#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
445#endif
446
447/*
448 * Alignment of the skb->head which wraps a page-allocated RX buffer
449 *
450 * The skb allocated to wrap an rx_buffer can have this alignment. Since
451 * the data is memcpy'd from the rx_buf, it does not need to be equal to
452 * EFX_PAGE_IP_ALIGN.
453 */
454#define EFX_PAGE_SKB_ALIGN 2
455
456/* Forward declaration */
457struct efx_nic;
458
459/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400460#define EFX_FC_RX FLOW_CTRL_RX
461#define EFX_FC_TX FLOW_CTRL_TX
462#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100463
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800464/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000465 * struct efx_link_state - Current state of the link
466 * @up: Link is up
467 * @fd: Link is full-duplex
468 * @fc: Actual flow control flags
469 * @speed: Link speed (Mbps)
470 */
471struct efx_link_state {
472 bool up;
473 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400474 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000475 unsigned int speed;
476};
477
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000478static inline bool efx_link_state_equal(const struct efx_link_state *left,
479 const struct efx_link_state *right)
480{
481 return left->up == right->up && left->fd == right->fd &&
482 left->fc == right->fc && left->speed == right->speed;
483}
484
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000485/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100486 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000487 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
488 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100489 * @init: Initialise PHY
490 * @fini: Shut down PHY
491 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000492 * @poll: Update @link_state and report whether it changed.
493 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800494 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
495 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000496 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800497 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000498 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000499 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000500 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800501 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100502 */
503struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000504 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100505 int (*init) (struct efx_nic *efx);
506 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000507 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000508 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000509 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800510 void (*get_settings) (struct efx_nic *efx,
511 struct ethtool_cmd *ecmd);
512 int (*set_settings) (struct efx_nic *efx,
513 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000514 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000515 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000516 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800517 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100518 int (*get_module_eeprom) (struct efx_nic *efx,
519 struct ethtool_eeprom *ee,
520 u8 *data);
521 int (*get_module_info) (struct efx_nic *efx,
522 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100523};
524
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100525/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000526 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100527 * @PHY_MODE_NORMAL: on and should pass traffic
528 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000529 * @PHY_MODE_LOW_POWER: set to low power through MDIO
530 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100531 * @PHY_MODE_SPECIAL: on but will not pass traffic
532 */
533enum efx_phy_mode {
534 PHY_MODE_NORMAL = 0,
535 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000536 PHY_MODE_LOW_POWER = 2,
537 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100538 PHY_MODE_SPECIAL = 8,
539};
540
541static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
542{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100543 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100544}
545
Ben Hutchings8ceee662008-04-27 12:55:59 +0100546/*
547 * Efx extended statistics
548 *
549 * Not all statistics are provided by all supported MACs. The purpose
550 * is this structure is to contain the raw statistics provided by each
551 * MAC.
552 */
553struct efx_mac_stats {
554 u64 tx_bytes;
555 u64 tx_good_bytes;
556 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100557 u64 tx_packets;
558 u64 tx_bad;
559 u64 tx_pause;
560 u64 tx_control;
561 u64 tx_unicast;
562 u64 tx_multicast;
563 u64 tx_broadcast;
564 u64 tx_lt64;
565 u64 tx_64;
566 u64 tx_65_to_127;
567 u64 tx_128_to_255;
568 u64 tx_256_to_511;
569 u64 tx_512_to_1023;
570 u64 tx_1024_to_15xx;
571 u64 tx_15xx_to_jumbo;
572 u64 tx_gtjumbo;
573 u64 tx_collision;
574 u64 tx_single_collision;
575 u64 tx_multiple_collision;
576 u64 tx_excessive_collision;
577 u64 tx_deferred;
578 u64 tx_late_collision;
579 u64 tx_excessive_deferred;
580 u64 tx_non_tcpudp;
581 u64 tx_mac_src_error;
582 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100583 u64 rx_bytes;
584 u64 rx_good_bytes;
585 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100586 u64 rx_packets;
587 u64 rx_good;
588 u64 rx_bad;
589 u64 rx_pause;
590 u64 rx_control;
591 u64 rx_unicast;
592 u64 rx_multicast;
593 u64 rx_broadcast;
594 u64 rx_lt64;
595 u64 rx_64;
596 u64 rx_65_to_127;
597 u64 rx_128_to_255;
598 u64 rx_256_to_511;
599 u64 rx_512_to_1023;
600 u64 rx_1024_to_15xx;
601 u64 rx_15xx_to_jumbo;
602 u64 rx_gtjumbo;
603 u64 rx_bad_lt64;
604 u64 rx_bad_64_to_15xx;
605 u64 rx_bad_15xx_to_jumbo;
606 u64 rx_bad_gtjumbo;
607 u64 rx_overflow;
608 u64 rx_missed;
609 u64 rx_false_carrier;
610 u64 rx_symbol_error;
611 u64 rx_align_error;
612 u64 rx_length_error;
613 u64 rx_internal_error;
614 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100615};
616
617/* Number of bits used in a multicast filter hash address */
618#define EFX_MCAST_HASH_BITS 8
619
620/* Number of (single-bit) entries in a multicast filter hash */
621#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
622
623/* An Efx multicast filter hash */
624union efx_multicast_hash {
625 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
626 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
627};
628
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000629struct efx_filter_state;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000630struct efx_vf;
631struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000632
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633/**
634 * struct efx_nic - an Efx NIC
635 * @name: Device name (net device name or bus id before net device registered)
636 * @pci_dev: The PCI device
637 * @type: Controller type attributes
638 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000639 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100640 * @workqueue: Workqueue for port reconfigures and the HW monitor.
641 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800642 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100643 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100644 * @membase_phys: Memory BAR value as physical address
645 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100646 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000647 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000648 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
649 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000650 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100651 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100652 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100653 * @tx_queue: TX DMA queues
654 * @rx_queue: RX DMA queues
655 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000656 * @channel_name: Names for channels and their IRQs
Ben Hutchings7f967c02012-02-13 23:45:02 +0000657 * @extra_channel_types: Types of extra (non-traffic) channels that
658 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000659 * @rxq_entries: Size of receive queues requested by user.
660 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100661 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
662 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000663 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
664 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
665 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000666 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800667 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000668 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
669 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100670 * @rx_buffer_len: RX buffer length
671 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings78d41892010-12-02 13:47:56 +0000672 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000673 * @rx_indir_table: Indirection table for RSS
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000674 * @int_error_count: Number of internal errors seen recently
675 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100676 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000677 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000678 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000679 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000680 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300681 * @nic_data: Hardware dependent state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100682 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100683 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100684 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000685 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
686 * efx_mac_work() with kernel interfaces. Safe to read under any
687 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
688 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100689 * @port_initialized: Port initialized?
690 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100691 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100692 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100693 * @phy_op: PHY interface
694 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000695 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000696 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100697 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000698 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000699 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100700 * @n_link_state_changes: Number of times the link has changed state
701 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
702 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800703 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100704 * @fc_disable: When non-zero flow control is disabled. Typically used to
705 * ensure that network back pressure doesn't delay dma queue flushes.
706 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000707 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100708 * @loopback_mode: Loopback status
709 * @loopback_modes: Supported loopback mode bitmask
710 * @loopback_selftest: Offline self-test private state
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000711 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
712 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
713 * Decremented when the efx_flush_rx_queue() is called.
714 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
715 * completed (either success or failure). Not used when MCDI is used to
716 * flush receive queues.
717 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000718 * @vf: Array of &struct efx_vf objects.
719 * @vf_count: Number of VFs intended to be enabled.
720 * @vf_init_count: Number of VFs that have been fully initialised.
721 * @vi_scale: log2 number of vnics per VF.
722 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
723 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
724 * @local_addr_list: List of local addresses. Protected by %local_lock.
725 * @local_page_list: List of DMA addressable pages used to broadcast
726 * %local_addr_list. Protected by %local_lock.
727 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
728 * @peer_work: Work item to broadcast peer addresses to VMs.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100729 * @ptp_data: PTP state data
Ben Hutchingsab28c122010-12-06 22:53:15 +0000730 * @monitor_work: Hardware monitor workitem
731 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000732 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
733 * field is used by efx_test_interrupts() to verify that an
734 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000735 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
736 * @mac_stats: MAC statistics. These include all statistics the MACs
737 * can provide. Generic code converts these into a standard
738 * &struct net_device_stats.
739 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100740 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100741 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000742 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100743 */
744struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000745 /* The following fields should be written very rarely */
746
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747 char name[IFNAMSIZ];
748 struct pci_dev *pci_dev;
749 const struct efx_nic_type *type;
750 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000751 bool legacy_irq_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100752 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800753 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100754 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100755 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100756 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000757
Ben Hutchings8ceee662008-04-27 12:55:59 +0100758 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000759 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000760 bool irq_rx_adaptive;
761 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000762 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100763
Ben Hutchings8ceee662008-04-27 12:55:59 +0100764 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100765 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100766
Ben Hutchings8313aca2010-09-10 06:41:57 +0000767 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000768 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000769 const struct efx_channel_type *
770 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100771
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000772 unsigned rxq_entries;
773 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100774 unsigned int txq_stop_thresh;
775 unsigned int txq_wake_thresh;
776
Ben Hutchings28e47c42012-02-15 01:58:49 +0000777 unsigned tx_dc_base;
778 unsigned rx_dc_base;
779 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000780 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000781 unsigned n_channels;
782 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000783 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000784 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000785 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786 unsigned int rx_buffer_len;
787 unsigned int rx_buffer_order;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000788 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000789 u32 rx_indir_table[128];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000791 unsigned int_error_count;
792 unsigned long int_error_expire;
793
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000795 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000796 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000797 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100798
Ben Hutchings76884832009-11-29 15:10:44 +0000799#ifdef CONFIG_SFC_MTD
800 struct list_head mtd_list;
801#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100802
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000803 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100804
805 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800806 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100807 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100808
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100809 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100810 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100811
Ben Hutchings8ceee662008-04-27 12:55:59 +0100812 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100813
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000814 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000815 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100816 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000817 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000818 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100819 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000821 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000822 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100823 unsigned int n_link_state_changes;
824
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100825 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100826 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400827 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100828 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100829
830 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100831 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000832 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100833
834 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000835
836 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000837
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000838 atomic_t drain_pending;
839 atomic_t rxq_flush_pending;
840 atomic_t rxq_flush_outstanding;
841 wait_queue_head_t flush_wq;
842
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000843#ifdef CONFIG_SFC_SRIOV
844 struct efx_channel *vfdi_channel;
845 struct efx_vf *vf;
846 unsigned vf_count;
847 unsigned vf_init_count;
848 unsigned vi_scale;
849 unsigned vf_buftbl_base;
850 struct efx_buffer vfdi_status;
851 struct list_head local_addr_list;
852 struct list_head local_page_list;
853 struct mutex local_lock;
854 struct work_struct peer_work;
855#endif
856
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100857 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100858
Ben Hutchingsab28c122010-12-06 22:53:15 +0000859 /* The following fields may be written more often */
860
861 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
862 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000863 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000864 unsigned n_rx_nodesc_drop_cnt;
865 struct efx_mac_stats mac_stats;
866 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100867};
868
Ben Hutchings55668612008-05-16 21:16:10 +0100869static inline int efx_dev_registered(struct efx_nic *efx)
870{
871 return efx->net_dev->reg_state == NETREG_REGISTERED;
872}
873
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000874static inline unsigned int efx_port_num(struct efx_nic *efx)
875{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000876 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000877}
878
Ben Hutchings8ceee662008-04-27 12:55:59 +0100879/**
880 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000881 * @probe: Probe the controller
882 * @remove: Free resources allocated by probe()
883 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +0000884 * @dimension_resources: Dimension controller resources (buffer table,
885 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000886 * @fini: Shut down the controller
887 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100888 * @map_reset_reason: Map ethtool reset reason to a reset method
889 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000890 * @reset: Reset the controller hardware and possibly the PHY. This will
891 * be called while the controller is uninitialised.
892 * @probe_port: Probe the MAC and PHY
893 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000894 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000895 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100896 * @finish_flush: Clean up after flushing the DMA queues
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000897 * @update_stats: Update statistics not provided by event handling
898 * @start_stats: Start the regular fetching of statistics
899 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000900 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000901 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000902 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100903 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
904 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100905 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000906 * @get_wol: Get WoL configuration from driver state
907 * @set_wol: Push WoL configuration to the NIC
908 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100909 * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
910 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000911 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000912 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100913 * @mem_map_size: Memory BAR mapped size
914 * @txd_ptr_tbl_base: TX descriptor ring base address
915 * @rxd_ptr_tbl_base: RX descriptor ring base address
916 * @buf_tbl_base: Buffer table base address
917 * @evq_ptr_tbl_base: Event queue pointer table base address
918 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100919 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000920 * @rx_buffer_hash_size: Size of hash at start of RX buffer
921 * @rx_buffer_padding: Size of padding at end of RX buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100922 * @max_interrupt_mode: Highest capability interrupt mode supported
923 * from &enum efx_init_mode.
924 * @phys_addr_channels: Number of channels with physically addressed
925 * descriptors
Ben Hutchingscc180b62011-12-08 19:51:47 +0000926 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +0000927 * @offload_features: net_device feature flags for protocol offload
928 * features implemented in hardware
Ben Hutchings8ceee662008-04-27 12:55:59 +0100929 */
930struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000931 int (*probe)(struct efx_nic *efx);
932 void (*remove)(struct efx_nic *efx);
933 int (*init)(struct efx_nic *efx);
Ben Hutchings28e47c42012-02-15 01:58:49 +0000934 void (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000935 void (*fini)(struct efx_nic *efx);
936 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100937 enum reset_type (*map_reset_reason)(enum reset_type reason);
938 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000939 int (*reset)(struct efx_nic *efx, enum reset_type method);
940 int (*probe_port)(struct efx_nic *efx);
941 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000942 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000943 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100944 void (*finish_flush)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000945 void (*update_stats)(struct efx_nic *efx);
946 void (*start_stats)(struct efx_nic *efx);
947 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000948 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000949 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000950 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +0100951 int (*reconfigure_mac)(struct efx_nic *efx);
952 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000953 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
954 int (*set_wol)(struct efx_nic *efx, u32 type);
955 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100956 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000957 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000958
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000959 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100960 unsigned int mem_map_size;
961 unsigned int txd_ptr_tbl_base;
962 unsigned int rxd_ptr_tbl_base;
963 unsigned int buf_tbl_base;
964 unsigned int evq_ptr_tbl_base;
965 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100966 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000967 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100968 unsigned int rx_buffer_padding;
969 unsigned int max_interrupt_mode;
970 unsigned int phys_addr_channels;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000971 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000972 netdev_features_t offload_features;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100973};
974
975/**************************************************************************
976 *
977 * Prototypes and inline functions
978 *
979 *************************************************************************/
980
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000981static inline struct efx_channel *
982efx_get_channel(struct efx_nic *efx, unsigned index)
983{
984 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000985 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000986}
987
Ben Hutchings8ceee662008-04-27 12:55:59 +0100988/* Iterate over all used channels */
989#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000990 for (_channel = (_efx)->channel[0]; \
991 _channel; \
992 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
993 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100994
Ben Hutchings7f967c02012-02-13 23:45:02 +0000995/* Iterate over all used channels in reverse */
996#define efx_for_each_channel_rev(_channel, _efx) \
997 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
998 _channel; \
999 _channel = _channel->channel ? \
1000 (_efx)->channel[_channel->channel - 1] : NULL)
1001
Ben Hutchings97653432011-01-12 18:26:56 +00001002static inline struct efx_tx_queue *
1003efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1004{
1005 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1006 type >= EFX_TXQ_TYPES);
1007 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1008}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001009
Ben Hutchings525da902011-02-07 23:04:38 +00001010static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1011{
1012 return channel->channel - channel->efx->tx_channel_offset <
1013 channel->efx->n_tx_channels;
1014}
1015
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001016static inline struct efx_tx_queue *
1017efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1018{
Ben Hutchings525da902011-02-07 23:04:38 +00001019 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1020 type >= EFX_TXQ_TYPES);
1021 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001022}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001023
Ben Hutchings94b274b2011-01-10 21:18:20 +00001024static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1025{
1026 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1027 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1028}
1029
Ben Hutchings8ceee662008-04-27 12:55:59 +01001030/* Iterate over all TX queues belonging to a channel */
1031#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001032 if (!efx_channel_has_tx_queues(_channel)) \
1033 ; \
1034 else \
1035 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001036 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1037 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001038 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001039
Ben Hutchings94b274b2011-01-10 21:18:20 +00001040/* Iterate over all possible TX queues belonging to a channel */
1041#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001042 if (!efx_channel_has_tx_queues(_channel)) \
1043 ; \
1044 else \
1045 for (_tx_queue = (_channel)->tx_queue; \
1046 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1047 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001048
Ben Hutchings525da902011-02-07 23:04:38 +00001049static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1050{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001051 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001052}
1053
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001054static inline struct efx_rx_queue *
1055efx_channel_get_rx_queue(struct efx_channel *channel)
1056{
Ben Hutchings525da902011-02-07 23:04:38 +00001057 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1058 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001059}
1060
Ben Hutchings8ceee662008-04-27 12:55:59 +01001061/* Iterate over all RX queues belonging to a channel */
1062#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001063 if (!efx_channel_has_rx_queue(_channel)) \
1064 ; \
1065 else \
1066 for (_rx_queue = &(_channel)->rx_queue; \
1067 _rx_queue; \
1068 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001069
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001070static inline struct efx_channel *
1071efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1072{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001073 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001074}
1075
1076static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1077{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001078 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001079}
1080
Ben Hutchings8ceee662008-04-27 12:55:59 +01001081/* Returns a pointer to the specified receive buffer in the RX
1082 * descriptor queue.
1083 */
1084static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1085 unsigned int index)
1086{
Eric Dumazet807540b2010-09-23 05:40:09 +00001087 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001088}
1089
Ben Hutchings8ceee662008-04-27 12:55:59 +01001090
1091/**
1092 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1093 *
1094 * This calculates the maximum frame length that will be used for a
1095 * given MTU. The frame length will be equal to the MTU plus a
1096 * constant amount of header space and padding. This is the quantity
1097 * that the net driver will program into the MAC as the maximum frame
1098 * length.
1099 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001100 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001101 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001102 *
1103 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1104 * XGMII cycle). If the frame length reaches the maximum value in the
1105 * same cycle, the XMAC can miss the IPG altogether. We work around
1106 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001107 */
1108#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001109 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001110
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001111static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1112{
1113 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1114}
1115static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1116{
1117 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1118}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001119
1120#endif /* EFX_NET_DRIVER_H */