blob: 58b6d47cc8f88f696604afd6fdf3db6933a2a40a [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030040#define MCASP_MAX_AFIFO_DEPTH 64
41
Peter Ujfalusi790bb942014-02-03 14:51:52 +020042struct davinci_mcasp_context {
43 u32 txfmtctl;
44 u32 rxfmtctl;
45 u32 txfmt;
46 u32 rxfmt;
47 u32 aclkxctl;
48 u32 aclkrctl;
49 u32 pdir;
50};
51
Peter Ujfalusi70091a32013-11-14 11:35:29 +020052struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020053 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020054 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020056 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020057 struct device *dev;
58
59 /* McASP specific data */
60 int tdm_slots;
61 u8 op_mode;
62 u8 num_serializer;
63 u8 *serial_dir;
64 u8 version;
65 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020066 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020067
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020068 int sysclk_freq;
69 bool bclk_master;
70
Peter Ujfalusi21400a72013-11-14 11:35:26 +020071 /* McASP FIFO related */
72 u8 txnumevt;
73 u8 rxnumevt;
74
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020075 bool dat_port;
76
Peter Ujfalusi21400a72013-11-14 11:35:26 +020077#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020078 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020079#endif
80};
81
Peter Ujfalusif68205a2013-11-14 11:35:36 +020082static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
83 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020085 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086 __raw_writel(__raw_readl(reg) | val, reg);
87}
88
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
90 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020092 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093 __raw_writel((__raw_readl(reg) & ~(val)), reg);
94}
95
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
97 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020099 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
101}
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107}
108
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200109static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400110{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112}
113
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200114static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400115{
116 int i = 0;
117
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119
120 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
121 /* loop count is to avoid the lock-up */
122 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200123 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124 break;
125 }
126
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128 printk(KERN_ERR "GBLCTL write error\n");
129}
130
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200131static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
132{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200133 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
134 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200135
136 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
137}
138
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200139static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200141 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
142 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200143
144 /*
145 * When ASYNC == 0 the transmit and receive sections operate
146 * synchronously from the transmit clock and frame sync. We need to make
147 * sure that the TX signlas are enabled when starting reception.
148 */
149 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152 }
153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
155 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
159 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400160
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200161 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
162 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200163
164 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400166}
167
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200168static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400169{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400170 u8 offset = 0, i;
171 u32 cnt;
172
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
176 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400177
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
180 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200181 for (i = 0; i < mcasp->num_serializer; i++) {
182 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400183 offset = i;
184 break;
185 }
186 }
187
188 /* wait for TX ready */
189 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400191 TXSTATE) && (cnt < 100000))
192 cnt++;
193
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200194 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400195}
196
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400198{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200199 u32 reg;
200
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200201 mcasp->streams++;
202
Chaithrika U S539d3d82009-09-23 10:12:08 -0400203 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200204 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200205 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
207 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530208 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400210 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200211 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200212 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200213 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
214 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530215 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400217 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400218}
219
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200222 /*
223 * In synchronous mode stop the TX clocks if no other stream is
224 * running
225 */
226 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200227 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
230 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400231}
232
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200233static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400234{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200235 u32 val = 0;
236
237 /*
238 * In synchronous mode keep TX clocks running if the capture stream is
239 * still running.
240 */
241 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
242 val = TXHCLKRST | TXCLKRST | TXFSRST;
243
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200244 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
245 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400246}
247
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200250 u32 reg;
251
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200252 mcasp->streams--;
253
Chaithrika U S539d3d82009-09-23 10:12:08 -0400254 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200255 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200256 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200257 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530258 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200259 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400260 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200261 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200262 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200263 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530264 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400266 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267}
268
269static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
270 unsigned int fmt)
271{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200272 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200273 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300274 u32 data_delay;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400275
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200276 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200277 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300278 case SND_SOC_DAIFMT_DSP_A:
279 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
280 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
281
282 /* 1st data bit occur one ACLK cycle after the frame sync */
283 data_delay = 1;
284 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200285 case SND_SOC_DAIFMT_DSP_B:
286 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200287 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
288 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300289
290 /* No delay after FS */
291 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200292 break;
293 default:
294 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200295 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
296 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200297
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300298 /* 1st data bit occur one ACLK cycle after the frame sync */
299 data_delay = 1;
Daniel Mack5296cf22012-10-04 15:08:42 +0200300 break;
301 }
302
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300303 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
304 FSXDLY(3));
305 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
306 FSRDLY(3));
307
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400308 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
309 case SND_SOC_DAIFMT_CBS_CFS:
310 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200311 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
312 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400313
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200314 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
315 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400316
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200317 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
318 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200319 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400320 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400321 case SND_SOC_DAIFMT_CBM_CFS:
322 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200323 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
324 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400325
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200326 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
327 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400328
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200329 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
330 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200331 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400332 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400333 case SND_SOC_DAIFMT_CBM_CFM:
334 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200335 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
336 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400337
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200338 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
339 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400340
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200341 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
342 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200343 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400344 break;
345
346 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200347 ret = -EINVAL;
348 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400349 }
350
351 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
352 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
354 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400355
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200357 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400358 break;
359
360 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200361 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
362 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400363
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300364 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200365 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400366 break;
367
368 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200369 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
370 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400371
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300372 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200373 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400374 break;
375
376 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200377 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
378 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400379
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200380 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
381 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 break;
383
384 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200385 ret = -EINVAL;
386 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400387 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200388out:
389 pm_runtime_put_sync(mcasp->dev);
390 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400391}
392
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200393static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
394{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200395 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200396
397 switch (div_id) {
398 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200399 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200400 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200401 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200402 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
403 break;
404
405 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200406 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200407 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200408 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200409 ACLKRDIV(div - 1), ACLKRDIV_MASK);
410 break;
411
Daniel Mack1b3bc062012-12-05 18:20:38 +0100412 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200413 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100414 break;
415
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200416 default:
417 return -EINVAL;
418 }
419
420 return 0;
421}
422
Daniel Mack5b66aa22012-10-04 15:08:41 +0200423static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
424 unsigned int freq, int dir)
425{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200426 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200427
428 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200429 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
430 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
431 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200432 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200433 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
434 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
435 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200436 }
437
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200438 mcasp->sysclk_freq = freq;
439
Daniel Mack5b66aa22012-10-04 15:08:41 +0200440 return 0;
441}
442
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200443static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100444 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400445{
Daniel Mackba764b32012-12-05 18:20:37 +0100446 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200447 u32 tx_rotate = (word_length / 4) & 0x7;
448 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100449 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400450
Daniel Mack1b3bc062012-12-05 18:20:38 +0100451 /*
452 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
453 * callback, take it into account here. That allows us to for example
454 * send 32 bits per channel to the codec, while only 16 of them carry
455 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200456 * The clock ratio is given for a full period of data (for I2S format
457 * both left and right channels), so it has to be divided by number of
458 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100459 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200460 if (mcasp->bclk_lrclk_ratio)
461 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100462
Daniel Mackba764b32012-12-05 18:20:37 +0100463 /* mapping of the XSSZ bit-field as described in the datasheet */
464 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400465
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200466 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200467 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
468 RXSSZ(0x0F));
469 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
470 TXSSZ(0x0F));
471 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
472 TXROT(7));
473 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
474 RXROT(7));
475 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200476 }
477
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200478 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400479
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400480 return 0;
481}
482
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200483static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300484 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400485{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300486 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
487 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400488 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400489 u8 tx_ser = 0;
490 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200491 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100492 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300493 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200494 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400495 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200496 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200497 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400498
499 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200500 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400501
502 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200503 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
504 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400505 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200506 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
507 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400508 }
509
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200510 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200511 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
512 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200513 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100514 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200515 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400516 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200517 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100518 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200519 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400520 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100521 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200522 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
523 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400524 }
525 }
526
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300527 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
528 active_serializers = tx_ser;
529 numevt = mcasp->txnumevt;
530 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
531 } else {
532 active_serializers = rx_ser;
533 numevt = mcasp->rxnumevt;
534 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
535 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100536
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300537 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200538 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300539 "enabled in mcasp (%d)\n", channels,
540 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100541 return -EINVAL;
542 }
543
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300544 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300545 if (!numevt) {
546 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300547 if (active_serializers > 1) {
548 /*
549 * If more than one serializers are in use we have one
550 * DMA request to provide data for all serializers.
551 * For example if three serializers are enabled the DMA
552 * need to transfer three words per DMA request.
553 */
554 dma_params->fifo_level = active_serializers;
555 dma_data->maxburst = active_serializers;
556 } else {
557 dma_params->fifo_level = 0;
558 dma_data->maxburst = 0;
559 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300560 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300561 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400562
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300563 if (period_words % active_serializers) {
564 dev_err(mcasp->dev, "Invalid combination of period words and "
565 "active serializers: %d, %d\n", period_words,
566 active_serializers);
567 return -EINVAL;
568 }
569
570 /*
571 * Calculate the optimal AFIFO depth for platform side:
572 * The number of words for numevt need to be in steps of active
573 * serializers.
574 */
575 n = numevt % active_serializers;
576 if (n)
577 numevt += (active_serializers - n);
578 while (period_words % numevt && numevt > 0)
579 numevt -= active_serializers;
580 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300581 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400582
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300583 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
584 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100585
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300586 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300587 if (numevt == 1)
588 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300589 dma_params->fifo_level = numevt;
590 dma_data->maxburst = numevt;
591
Michal Bachraty2952b272013-02-28 16:07:08 +0100592 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400593}
594
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200595static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400596{
597 int i, active_slots;
598 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200599 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400600
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200601 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
602 dev_err(mcasp->dev, "tdm slot %d not supported\n",
603 mcasp->tdm_slots);
604 return -EINVAL;
605 }
606
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200607 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400608 for (i = 0; i < active_slots; i++)
609 mask |= (1 << i);
610
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200611 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400612
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200613 if (!mcasp->dat_port)
614 busel = TXSEL;
615
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200616 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
617 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
618 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
619 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400620
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200621 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
622 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
623 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
624 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400625
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200626 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400627}
628
629/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200630static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400631{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400632 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
633 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200634 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400635
636 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200637 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400638
639 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200640 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400641
642 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200643 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400644
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200645 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400646
647 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200648 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400649
650 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200651 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200652
653 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400654}
655
656static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
657 struct snd_pcm_hw_params *params,
658 struct snd_soc_dai *cpu_dai)
659{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200660 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400661 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200662 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400663 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200664 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300665 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200666 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200667
668 /* If mcasp is BCLK master we need to set BCLK divider */
669 if (mcasp->bclk_master) {
670 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
671 if (mcasp->sysclk_freq % bclk_freq != 0) {
Peter Ujfalusif5b02b42014-04-01 15:55:08 +0300672 dev_err(mcasp->dev, "Can't produce required BCLK\n");
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200673 return -EINVAL;
674 }
675 davinci_mcasp_set_clkdiv(
676 cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
677 }
678
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300679 ret = mcasp_common_hw_param(mcasp, substream->stream,
680 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200681 if (ret)
682 return ret;
683
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200684 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200685 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400686 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200687 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
688
689 if (ret)
690 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400691
692 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400693 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400694 case SNDRV_PCM_FORMAT_S8:
695 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100696 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400697 break;
698
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400699 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400700 case SNDRV_PCM_FORMAT_S16_LE:
701 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100702 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400703 break;
704
Daniel Mack21eb24d2012-10-09 09:35:16 +0200705 case SNDRV_PCM_FORMAT_U24_3LE:
706 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200707 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100708 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200709 break;
710
Daniel Mack6b7fa012012-10-09 11:56:40 +0200711 case SNDRV_PCM_FORMAT_U24_LE:
712 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400713 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400714 case SNDRV_PCM_FORMAT_S32_LE:
715 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100716 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400717 break;
718
719 default:
720 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
721 return -EINVAL;
722 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400723
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300724 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400725 dma_params->acnt = 4;
726 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400727 dma_params->acnt = dma_params->data_type;
728
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200729 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400730
731 return 0;
732}
733
734static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
735 int cmd, struct snd_soc_dai *cpu_dai)
736{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200737 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400738 int ret = 0;
739
740 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400741 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530742 case SNDRV_PCM_TRIGGER_START:
743 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200744 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400745 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400746 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530747 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400748 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200749 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400750 break;
751
752 default:
753 ret = -EINVAL;
754 }
755
756 return ret;
757}
758
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100759static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400760 .trigger = davinci_mcasp_trigger,
761 .hw_params = davinci_mcasp_hw_params,
762 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200763 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200764 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400765};
766
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300767static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
768{
769 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
770
771 if (mcasp->version == MCASP_VERSION_4) {
772 /* Using dmaengine PCM */
773 dai->playback_dma_data =
774 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
775 dai->capture_dma_data =
776 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
777 } else {
778 /* Using davinci-pcm */
779 dai->playback_dma_data = mcasp->dma_params;
780 dai->capture_dma_data = mcasp->dma_params;
781 }
782
783 return 0;
784}
785
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200786#ifdef CONFIG_PM_SLEEP
787static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
788{
789 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200790 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200791
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200792 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
793 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
794 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
795 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
796 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
797 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
798 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200799
800 return 0;
801}
802
803static int davinci_mcasp_resume(struct snd_soc_dai *dai)
804{
805 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200806 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200807
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200808 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
809 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
810 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
811 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
812 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
813 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
814 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200815
816 return 0;
817}
818#else
819#define davinci_mcasp_suspend NULL
820#define davinci_mcasp_resume NULL
821#endif
822
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200823#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
824
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400825#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
826 SNDRV_PCM_FMTBIT_U8 | \
827 SNDRV_PCM_FMTBIT_S16_LE | \
828 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200829 SNDRV_PCM_FMTBIT_S24_LE | \
830 SNDRV_PCM_FMTBIT_U24_LE | \
831 SNDRV_PCM_FMTBIT_S24_3LE | \
832 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400833 SNDRV_PCM_FMTBIT_S32_LE | \
834 SNDRV_PCM_FMTBIT_U32_LE)
835
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000836static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400837 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000838 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300839 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200840 .suspend = davinci_mcasp_suspend,
841 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400842 .playback = {
843 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100844 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400845 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400846 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400847 },
848 .capture = {
849 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100850 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400851 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400852 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400853 },
854 .ops = &davinci_mcasp_dai_ops,
855
856 },
857 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200858 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300859 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400860 .playback = {
861 .channels_min = 1,
862 .channels_max = 384,
863 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400864 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400865 },
866 .ops = &davinci_mcasp_dai_ops,
867 },
868
869};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400870
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700871static const struct snd_soc_component_driver davinci_mcasp_component = {
872 .name = "davinci-mcasp",
873};
874
Jyri Sarha256ba182013-10-18 18:37:42 +0300875/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200876static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300877 .tx_dma_offset = 0x400,
878 .rx_dma_offset = 0x400,
879 .asp_chan_q = EVENTQ_0,
880 .version = MCASP_VERSION_1,
881};
882
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200883static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300884 .tx_dma_offset = 0x2000,
885 .rx_dma_offset = 0x2000,
886 .asp_chan_q = EVENTQ_0,
887 .version = MCASP_VERSION_2,
888};
889
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200890static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300891 .tx_dma_offset = 0,
892 .rx_dma_offset = 0,
893 .asp_chan_q = EVENTQ_0,
894 .version = MCASP_VERSION_3,
895};
896
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200897static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200898 .tx_dma_offset = 0x200,
899 .rx_dma_offset = 0x284,
900 .asp_chan_q = EVENTQ_0,
901 .version = MCASP_VERSION_4,
902};
903
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530904static const struct of_device_id mcasp_dt_ids[] = {
905 {
906 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300907 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530908 },
909 {
910 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300911 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530912 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530913 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300914 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200915 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530916 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200917 {
918 .compatible = "ti,dra7-mcasp-audio",
919 .data = &dra7_mcasp_pdata,
920 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530921 { /* sentinel */ }
922};
923MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
924
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200925static int mcasp_reparent_fck(struct platform_device *pdev)
926{
927 struct device_node *node = pdev->dev.of_node;
928 struct clk *gfclk, *parent_clk;
929 const char *parent_name;
930 int ret;
931
932 if (!node)
933 return 0;
934
935 parent_name = of_get_property(node, "fck_parent", NULL);
936 if (!parent_name)
937 return 0;
938
939 gfclk = clk_get(&pdev->dev, "fck");
940 if (IS_ERR(gfclk)) {
941 dev_err(&pdev->dev, "failed to get fck\n");
942 return PTR_ERR(gfclk);
943 }
944
945 parent_clk = clk_get(NULL, parent_name);
946 if (IS_ERR(parent_clk)) {
947 dev_err(&pdev->dev, "failed to get parent clock\n");
948 ret = PTR_ERR(parent_clk);
949 goto err1;
950 }
951
952 ret = clk_set_parent(gfclk, parent_clk);
953 if (ret) {
954 dev_err(&pdev->dev, "failed to reparent fck\n");
955 goto err2;
956 }
957
958err2:
959 clk_put(parent_clk);
960err1:
961 clk_put(gfclk);
962 return ret;
963}
964
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200965static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530966 struct platform_device *pdev)
967{
968 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200969 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530970 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530971 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300972 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530973
974 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530975 u32 val;
976 int i, ret = 0;
977
978 if (pdev->dev.platform_data) {
979 pdata = pdev->dev.platform_data;
980 return pdata;
981 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200982 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530983 } else {
984 /* control shouldn't reach here. something is wrong */
985 ret = -EINVAL;
986 goto nodata;
987 }
988
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530989 ret = of_property_read_u32(np, "op-mode", &val);
990 if (ret >= 0)
991 pdata->op_mode = val;
992
993 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +0100994 if (ret >= 0) {
995 if (val < 2 || val > 32) {
996 dev_err(&pdev->dev,
997 "tdm-slots must be in rage [2-32]\n");
998 ret = -EINVAL;
999 goto nodata;
1000 }
1001
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301002 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001003 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301004
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301005 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1006 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301007 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001008 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1009 (sizeof(*of_serial_dir) * val),
1010 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301011 if (!of_serial_dir) {
1012 ret = -ENOMEM;
1013 goto nodata;
1014 }
1015
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001016 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301017 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1018
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001019 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301020 pdata->serial_dir = of_serial_dir;
1021 }
1022
Jyri Sarha4023fe62013-10-18 18:37:43 +03001023 ret = of_property_match_string(np, "dma-names", "tx");
1024 if (ret < 0)
1025 goto nodata;
1026
1027 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1028 &dma_spec);
1029 if (ret < 0)
1030 goto nodata;
1031
1032 pdata->tx_dma_channel = dma_spec.args[0];
1033
1034 ret = of_property_match_string(np, "dma-names", "rx");
1035 if (ret < 0)
1036 goto nodata;
1037
1038 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1039 &dma_spec);
1040 if (ret < 0)
1041 goto nodata;
1042
1043 pdata->rx_dma_channel = dma_spec.args[0];
1044
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301045 ret = of_property_read_u32(np, "tx-num-evt", &val);
1046 if (ret >= 0)
1047 pdata->txnumevt = val;
1048
1049 ret = of_property_read_u32(np, "rx-num-evt", &val);
1050 if (ret >= 0)
1051 pdata->rxnumevt = val;
1052
1053 ret = of_property_read_u32(np, "sram-size-playback", &val);
1054 if (ret >= 0)
1055 pdata->sram_size_playback = val;
1056
1057 ret = of_property_read_u32(np, "sram-size-capture", &val);
1058 if (ret >= 0)
1059 pdata->sram_size_capture = val;
1060
1061 return pdata;
1062
1063nodata:
1064 if (ret < 0) {
1065 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1066 ret);
1067 pdata = NULL;
1068 }
1069 return pdata;
1070}
1071
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001072static int davinci_mcasp_probe(struct platform_device *pdev)
1073{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001074 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001075 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001076 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001077 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001078 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001079 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001080
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301081 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1082 dev_err(&pdev->dev, "No platform data supplied\n");
1083 return -EINVAL;
1084 }
1085
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001086 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001087 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001088 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001089 return -ENOMEM;
1090
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301091 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1092 if (!pdata) {
1093 dev_err(&pdev->dev, "no platform data\n");
1094 return -EINVAL;
1095 }
1096
Jyri Sarha256ba182013-10-18 18:37:42 +03001097 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001098 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001099 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001100 "\"mpu\" mem resource not found, using index 0\n");
1101 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1102 if (!mem) {
1103 dev_err(&pdev->dev, "no mem resource?\n");
1104 return -ENODEV;
1105 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001106 }
1107
Julia Lawall96d31e22011-12-29 17:51:21 +01001108 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301109 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001110 if (!ioarea) {
1111 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001112 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001113 }
1114
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301115 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001116
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301117 ret = pm_runtime_get_sync(&pdev->dev);
1118 if (IS_ERR_VALUE(ret)) {
1119 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1120 return ret;
1121 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001122
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001123 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1124 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301125 dev_err(&pdev->dev, "ioremap failed\n");
1126 ret = -ENOMEM;
1127 goto err_release_clk;
1128 }
1129
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001130 mcasp->op_mode = pdata->op_mode;
1131 mcasp->tdm_slots = pdata->tdm_slots;
1132 mcasp->num_serializer = pdata->num_serializer;
1133 mcasp->serial_dir = pdata->serial_dir;
1134 mcasp->version = pdata->version;
1135 mcasp->txnumevt = pdata->txnumevt;
1136 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001137
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001138 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001139
Jyri Sarha256ba182013-10-18 18:37:42 +03001140 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001141 if (dat)
1142 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001143
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001144 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001145 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001146 dma_params->asp_chan_q = pdata->asp_chan_q;
1147 dma_params->ram_chan_q = pdata->ram_chan_q;
1148 dma_params->sram_pool = pdata->sram_pool;
1149 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001150 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001151 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001152 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001153 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001154
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001155 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001156 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001157
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001158 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001159 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001160 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001161 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001162 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001163
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001164 /* dmaengine filter data for DT and non-DT boot */
1165 if (pdev->dev.of_node)
1166 dma_data->filter_data = "tx";
1167 else
1168 dma_data->filter_data = &dma_params->channel;
1169
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001170 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001171 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001172 dma_params->asp_chan_q = pdata->asp_chan_q;
1173 dma_params->ram_chan_q = pdata->ram_chan_q;
1174 dma_params->sram_pool = pdata->sram_pool;
1175 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001176 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001177 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001178 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001179 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001180
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001181 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001182 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001183
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001184 if (mcasp->version < MCASP_VERSION_3) {
1185 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001186 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001187 mcasp->dat_port = true;
1188 } else {
1189 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1190 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001191
1192 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001193 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001194 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001195 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001196 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001197
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001198 /* dmaengine filter data for DT and non-DT boot */
1199 if (pdev->dev.of_node)
1200 dma_data->filter_data = "rx";
1201 else
1202 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001203
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001204 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001205
1206 mcasp_reparent_fck(pdev);
1207
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001208 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1209 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001210
1211 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001212 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301213
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001214 if (mcasp->version != MCASP_VERSION_4) {
1215 ret = davinci_soc_platform_register(&pdev->dev);
1216 if (ret) {
1217 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1218 goto err_unregister_component;
1219 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301220 }
1221
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001222 return 0;
1223
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001224err_unregister_component:
1225 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301226err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301227 pm_runtime_put_sync(&pdev->dev);
1228 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001229 return ret;
1230}
1231
1232static int davinci_mcasp_remove(struct platform_device *pdev)
1233{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001234 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001235
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001236 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001237 if (mcasp->version != MCASP_VERSION_4)
1238 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301239
1240 pm_runtime_put_sync(&pdev->dev);
1241 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001242
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001243 return 0;
1244}
1245
1246static struct platform_driver davinci_mcasp_driver = {
1247 .probe = davinci_mcasp_probe,
1248 .remove = davinci_mcasp_remove,
1249 .driver = {
1250 .name = "davinci-mcasp",
1251 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301252 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001253 },
1254};
1255
Axel Linf9b8a512011-11-25 10:09:27 +08001256module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001257
1258MODULE_AUTHOR("Steve Chen");
1259MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1260MODULE_LICENSE("GPL");