blob: e61ba90fb1b35960fb256e54c69b2252f33773c0 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
62 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 5, .m2 = 3 } },
63 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
145static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100407 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
408
409 /* dp aux is extremely sensitive to irq latency, hence request the
410 * lowest possible wakeup latency and so prevent the cpu from going into
411 * deep sleep states.
412 */
413 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414
Keith Packard9b984da2011-09-19 13:54:47 -0700415 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800416
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200417 if (IS_GEN6(dev))
418 precharge = 3;
419 else
420 precharge = 5;
421
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422 intel_aux_display_runtime_get(dev_priv);
423
Jesse Barnes11bee432011-08-01 15:02:20 -0700424 /* Try to wait for any previous AUX channel activity */
425 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100426 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700427 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
428 break;
429 msleep(1);
430 }
431
432 if (try == 3) {
433 WARN(1, "dp_aux_ch not started status 0x%08x\n",
434 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100435 ret = -EBUSY;
436 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100437 }
438
Chris Wilsonbc866252013-07-21 16:00:03 +0100439 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
440 /* Must try at least 3 times according to DP spec */
441 for (try = 0; try < 5; try++) {
442 /* Load the send data into the aux channel data registers */
443 for (i = 0; i < send_bytes; i += 4)
444 I915_WRITE(ch_data + i,
445 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400446
Chris Wilsonbc866252013-07-21 16:00:03 +0100447 /* Send the command and wait for it to complete */
448 I915_WRITE(ch_ctl,
449 DP_AUX_CH_CTL_SEND_BUSY |
450 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
451 DP_AUX_CH_CTL_TIME_OUT_400us |
452 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
453 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
454 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
455 DP_AUX_CH_CTL_DONE |
456 DP_AUX_CH_CTL_TIME_OUT_ERROR |
457 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100458
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400460
Chris Wilsonbc866252013-07-21 16:00:03 +0100461 /* Clear done status and any errors */
462 I915_WRITE(ch_ctl,
463 status |
464 DP_AUX_CH_CTL_DONE |
465 DP_AUX_CH_CTL_TIME_OUT_ERROR |
466 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400467
Chris Wilsonbc866252013-07-21 16:00:03 +0100468 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
469 DP_AUX_CH_CTL_RECEIVE_ERROR))
470 continue;
471 if (status & DP_AUX_CH_CTL_DONE)
472 break;
473 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100474 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700475 break;
476 }
477
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700478 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700479 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100480 ret = -EBUSY;
481 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700482 }
483
484 /* Check for timeout or receive error.
485 * Timeouts occur when the sink is not connected
486 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700487 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700488 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100489 ret = -EIO;
490 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700491 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700492
493 /* Timeouts occur when the device isn't connected, so they're
494 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700495 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800496 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100497 ret = -ETIMEDOUT;
498 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499 }
500
501 /* Unload any bytes sent back from the other side */
502 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
503 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 if (recv_bytes > recv_size)
505 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400506
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100507 for (i = 0; i < recv_bytes; i += 4)
508 unpack_aux(I915_READ(ch_data + i),
509 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100511 ret = recv_bytes;
512out:
513 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300514 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100515
516 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700517}
518
519/* Write data to the aux channel in native mode */
520static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100521intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522 uint16_t address, uint8_t *send, int send_bytes)
523{
524 int ret;
525 uint8_t msg[20];
526 int msg_bytes;
527 uint8_t ack;
528
Keith Packard9b984da2011-09-19 13:54:47 -0700529 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 if (send_bytes > 16)
531 return -1;
532 msg[0] = AUX_NATIVE_WRITE << 4;
533 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800534 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700535 msg[3] = send_bytes - 1;
536 memcpy(&msg[4], send, send_bytes);
537 msg_bytes = send_bytes + 4;
538 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100539 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700540 if (ret < 0)
541 return ret;
542 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
543 break;
544 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
545 udelay(100);
546 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700547 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 }
549 return send_bytes;
550}
551
552/* Write a single byte to the aux channel in native mode */
553static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100554intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 uint16_t address, uint8_t byte)
556{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100557 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700558}
559
560/* read bytes from a native aux channel */
561static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100562intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700563 uint16_t address, uint8_t *recv, int recv_bytes)
564{
565 uint8_t msg[4];
566 int msg_bytes;
567 uint8_t reply[20];
568 int reply_bytes;
569 uint8_t ack;
570 int ret;
571
Keith Packard9b984da2011-09-19 13:54:47 -0700572 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700573 msg[0] = AUX_NATIVE_READ << 4;
574 msg[1] = address >> 8;
575 msg[2] = address & 0xff;
576 msg[3] = recv_bytes - 1;
577
578 msg_bytes = 4;
579 reply_bytes = recv_bytes + 1;
580
581 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100582 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700583 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700584 if (ret == 0)
585 return -EPROTO;
586 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700587 return ret;
588 ack = reply[0];
589 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
590 memcpy(recv, reply + 1, ret - 1);
591 return ret - 1;
592 }
593 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
594 udelay(100);
595 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700596 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 }
598}
599
600static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000601intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
602 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603{
Dave Airlieab2c0672009-12-04 10:55:24 +1000604 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100605 struct intel_dp *intel_dp = container_of(adapter,
606 struct intel_dp,
607 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000608 uint16_t address = algo_data->address;
609 uint8_t msg[5];
610 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000611 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000612 int msg_bytes;
613 int reply_bytes;
614 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615
Keith Packard9b984da2011-09-19 13:54:47 -0700616 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000617 /* Set up the command byte */
618 if (mode & MODE_I2C_READ)
619 msg[0] = AUX_I2C_READ << 4;
620 else
621 msg[0] = AUX_I2C_WRITE << 4;
622
623 if (!(mode & MODE_I2C_STOP))
624 msg[0] |= AUX_I2C_MOT << 4;
625
626 msg[1] = address >> 8;
627 msg[2] = address;
628
629 switch (mode) {
630 case MODE_I2C_WRITE:
631 msg[3] = 0;
632 msg[4] = write_byte;
633 msg_bytes = 5;
634 reply_bytes = 1;
635 break;
636 case MODE_I2C_READ:
637 msg[3] = 0;
638 msg_bytes = 4;
639 reply_bytes = 2;
640 break;
641 default:
642 msg_bytes = 3;
643 reply_bytes = 1;
644 break;
645 }
646
David Flynn8316f332010-12-08 16:10:21 +0000647 for (retry = 0; retry < 5; retry++) {
648 ret = intel_dp_aux_ch(intel_dp,
649 msg, msg_bytes,
650 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000651 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000652 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000653 return ret;
654 }
David Flynn8316f332010-12-08 16:10:21 +0000655
656 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
657 case AUX_NATIVE_REPLY_ACK:
658 /* I2C-over-AUX Reply field is only valid
659 * when paired with AUX ACK.
660 */
661 break;
662 case AUX_NATIVE_REPLY_NACK:
663 DRM_DEBUG_KMS("aux_ch native nack\n");
664 return -EREMOTEIO;
665 case AUX_NATIVE_REPLY_DEFER:
666 udelay(100);
667 continue;
668 default:
669 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
670 reply[0]);
671 return -EREMOTEIO;
672 }
673
Dave Airlieab2c0672009-12-04 10:55:24 +1000674 switch (reply[0] & AUX_I2C_REPLY_MASK) {
675 case AUX_I2C_REPLY_ACK:
676 if (mode == MODE_I2C_READ) {
677 *read_byte = reply[1];
678 }
679 return reply_bytes - 1;
680 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000681 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000682 return -EREMOTEIO;
683 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000684 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000685 udelay(100);
686 break;
687 default:
David Flynn8316f332010-12-08 16:10:21 +0000688 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000689 return -EREMOTEIO;
690 }
691 }
David Flynn8316f332010-12-08 16:10:21 +0000692
693 DRM_ERROR("too many retries, giving up\n");
694 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695}
696
697static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100698intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800699 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700700{
Keith Packard0b5c5412011-09-28 16:41:05 -0700701 int ret;
702
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800703 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100704 intel_dp->algo.running = false;
705 intel_dp->algo.address = 0;
706 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700707
Akshay Joshi0206e352011-08-16 15:34:10 -0400708 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100709 intel_dp->adapter.owner = THIS_MODULE;
710 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100712 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
713 intel_dp->adapter.algo_data = &intel_dp->algo;
714 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
715
Keith Packard0b5c5412011-09-28 16:41:05 -0700716 ironlake_edp_panel_vdd_on(intel_dp);
717 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700718 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700719 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720}
721
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200722static void
723intel_dp_set_clock(struct intel_encoder *encoder,
724 struct intel_crtc_config *pipe_config, int link_bw)
725{
726 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800727 const struct dp_link_dpll *divisor = NULL;
728 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200729
730 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800731 divisor = gen4_dpll;
732 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200733 } else if (IS_HASWELL(dev)) {
734 /* Haswell has special-purpose DP DDI clocks. */
735 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800736 divisor = pch_dpll;
737 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200738 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800739 divisor = vlv_dpll;
740 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200741 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800742
743 if (divisor && count) {
744 for (i = 0; i < count; i++) {
745 if (link_bw == divisor[i].link_bw) {
746 pipe_config->dpll = divisor[i].dpll;
747 pipe_config->clock_set = true;
748 break;
749 }
750 }
751 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200752}
753
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200754bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100755intel_dp_compute_config(struct intel_encoder *encoder,
756 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100758 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100759 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100760 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100761 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300762 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700763 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300764 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200766 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100767 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200768 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700769 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200770 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Imre Deakbc7d38a2013-05-16 14:40:36 +0300772 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100773 pipe_config->has_pch_encoder = true;
774
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200775 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700776
Jani Nikuladd06f902012-10-19 14:51:50 +0300777 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
778 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
779 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700780 if (!HAS_PCH_SPLIT(dev))
781 intel_gmch_panel_fitting(intel_crtc, pipe_config,
782 intel_connector->panel.fitting_mode);
783 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700784 intel_pch_panel_fitting(intel_crtc, pipe_config,
785 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100786 }
787
Daniel Vettercb1793c2012-06-04 18:39:21 +0200788 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200789 return false;
790
Daniel Vetter083f9562012-04-20 20:23:49 +0200791 DRM_DEBUG_KMS("DP link computation with max lane count %i "
792 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200793 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200794
Daniel Vetter36008362013-03-27 00:44:59 +0100795 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
796 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200797 bpp = pipe_config->pipe_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300798 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
799 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
800 dev_priv->vbt.edp_bpp);
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200801 bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
Imre Deak79842112013-07-18 17:44:13 +0300802 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200803
Daniel Vetter36008362013-03-27 00:44:59 +0100804 for (; bpp >= 6*3; bpp -= 2*3) {
Daniel Vetterff9a6752013-06-01 17:16:21 +0200805 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200806
Daniel Vetter36008362013-03-27 00:44:59 +0100807 for (clock = 0; clock <= max_clock; clock++) {
808 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
809 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
810 link_avail = intel_dp_max_data_rate(link_clock,
811 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200812
Daniel Vetter36008362013-03-27 00:44:59 +0100813 if (mode_rate <= link_avail) {
814 goto found;
815 }
816 }
817 }
818 }
819
820 return false;
821
822found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200823 if (intel_dp->color_range_auto) {
824 /*
825 * See:
826 * CEA-861-E - 5.1 Default Encoding Parameters
827 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
828 */
Thierry Reding18316c82012-12-20 15:41:44 +0100829 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200830 intel_dp->color_range = DP_COLOR_RANGE_16_235;
831 else
832 intel_dp->color_range = 0;
833 }
834
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200835 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100836 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200837
Daniel Vetter36008362013-03-27 00:44:59 +0100838 intel_dp->link_bw = bws[clock];
839 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200840 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200841 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200842
Daniel Vetter36008362013-03-27 00:44:59 +0100843 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
844 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200845 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100846 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
847 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700848
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200849 intel_link_compute_m_n(bpp, lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200850 adjusted_mode->clock, pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200851 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700852
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200853 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
854
Daniel Vetter36008362013-03-27 00:44:59 +0100855 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856}
857
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300858void intel_dp_init_link_config(struct intel_dp *intel_dp)
859{
860 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
861 intel_dp->link_configuration[0] = intel_dp->link_bw;
862 intel_dp->link_configuration[1] = intel_dp->lane_count;
863 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
864 /*
865 * Check for DPCD version > 1.1 and enhanced framing support
866 */
867 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
868 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
869 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
870 }
871}
872
Daniel Vetter7c62a162013-06-01 17:16:20 +0200873static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100874{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200875 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
876 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
877 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100878 struct drm_i915_private *dev_priv = dev->dev_private;
879 u32 dpa_ctl;
880
Daniel Vetterff9a6752013-06-01 17:16:21 +0200881 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100882 dpa_ctl = I915_READ(DP_A);
883 dpa_ctl &= ~DP_PLL_FREQ_MASK;
884
Daniel Vetterff9a6752013-06-01 17:16:21 +0200885 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100886 /* For a long time we've carried around a ILK-DevA w/a for the
887 * 160MHz clock. If we're really unlucky, it's still required.
888 */
889 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100890 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200891 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100892 } else {
893 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200894 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100895 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100896
Daniel Vetterea9b6002012-11-29 15:59:31 +0100897 I915_WRITE(DP_A, dpa_ctl);
898
899 POSTING_READ(DP_A);
900 udelay(500);
901}
902
Daniel Vetterb934223d2013-07-21 21:37:05 +0200903static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200905 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700906 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200907 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300908 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200909 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
910 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911
Keith Packard417e8222011-11-01 19:54:11 -0700912 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800913 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700914 *
915 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800916 * SNB CPU
917 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700918 * CPT PCH
919 *
920 * IBX PCH and CPU are the same for almost everything,
921 * except that the CPU DP PLL is configured in this
922 * register
923 *
924 * CPT PCH is quite different, having many bits moved
925 * to the TRANS_DP_CTL register instead. That
926 * configuration happens (oddly) in ironlake_pch_enable
927 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400928
Keith Packard417e8222011-11-01 19:54:11 -0700929 /* Preserve the BIOS-computed detected bit. This is
930 * supposed to be read-only.
931 */
932 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933
Keith Packard417e8222011-11-01 19:54:11 -0700934 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700935 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200936 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Wu Fengguange0dac652011-09-05 14:25:34 +0800938 if (intel_dp->has_audio) {
939 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200940 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100941 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200942 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800943 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300944
945 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946
Keith Packard417e8222011-11-01 19:54:11 -0700947 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800948
Imre Deakbc7d38a2013-05-16 14:40:36 +0300949 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800950 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
951 intel_dp->DP |= DP_SYNC_HS_HIGH;
952 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
953 intel_dp->DP |= DP_SYNC_VS_HIGH;
954 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
955
956 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
957 intel_dp->DP |= DP_ENHANCED_FRAMING;
958
Daniel Vetter7c62a162013-06-01 17:16:20 +0200959 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300960 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700961 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200962 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700963
964 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
965 intel_dp->DP |= DP_SYNC_HS_HIGH;
966 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
967 intel_dp->DP |= DP_SYNC_VS_HIGH;
968 intel_dp->DP |= DP_LINK_TRAIN_OFF;
969
970 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
971 intel_dp->DP |= DP_ENHANCED_FRAMING;
972
Daniel Vetter7c62a162013-06-01 17:16:20 +0200973 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700974 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700975 } else {
976 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800977 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100978
Imre Deakbc7d38a2013-05-16 14:40:36 +0300979 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200980 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700981}
982
Keith Packard99ea7122011-11-01 19:57:50 -0700983#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
984#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
985
986#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
987#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
988
989#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
990#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
991
992static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
993 u32 mask,
994 u32 value)
995{
Paulo Zanoni30add222012-10-26 19:05:45 -0200996 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700997 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700998 u32 pp_stat_reg, pp_ctrl_reg;
999
Jani Nikulabf13e812013-09-06 07:40:05 +03001000 pp_stat_reg = _pp_stat_reg(intel_dp);
1001 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001002
1003 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001004 mask, value,
1005 I915_READ(pp_stat_reg),
1006 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001007
Jesse Barnes453c5422013-03-28 09:55:41 -07001008 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001009 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001010 I915_READ(pp_stat_reg),
1011 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001012 }
1013}
1014
1015static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1016{
1017 DRM_DEBUG_KMS("Wait for panel power on\n");
1018 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1019}
1020
Keith Packardbd943152011-09-18 23:09:52 -07001021static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1022{
Keith Packardbd943152011-09-18 23:09:52 -07001023 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001024 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001025}
Keith Packardbd943152011-09-18 23:09:52 -07001026
Keith Packard99ea7122011-11-01 19:57:50 -07001027static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1028{
1029 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1030 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1031}
Keith Packardbd943152011-09-18 23:09:52 -07001032
Keith Packard99ea7122011-11-01 19:57:50 -07001033
Keith Packard832dd3c2011-11-01 19:34:06 -07001034/* Read the current pp_control value, unlocking the register if it
1035 * is locked
1036 */
1037
Jesse Barnes453c5422013-03-28 09:55:41 -07001038static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001039{
Jesse Barnes453c5422013-03-28 09:55:41 -07001040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1041 struct drm_i915_private *dev_priv = dev->dev_private;
1042 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001043
Jani Nikulabf13e812013-09-06 07:40:05 +03001044 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001045 control &= ~PANEL_UNLOCK_MASK;
1046 control |= PANEL_UNLOCK_REGS;
1047 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001048}
1049
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001050void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001051{
Paulo Zanoni30add222012-10-26 19:05:45 -02001052 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001053 struct drm_i915_private *dev_priv = dev->dev_private;
1054 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001055 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001056
Keith Packard97af61f572011-09-28 16:23:51 -07001057 if (!is_edp(intel_dp))
1058 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001059 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001060
Keith Packardbd943152011-09-18 23:09:52 -07001061 WARN(intel_dp->want_panel_vdd,
1062 "eDP VDD already requested on\n");
1063
1064 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001065
Keith Packardbd943152011-09-18 23:09:52 -07001066 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1067 DRM_DEBUG_KMS("eDP VDD already on\n");
1068 return;
1069 }
1070
Keith Packard99ea7122011-11-01 19:57:50 -07001071 if (!ironlake_edp_have_panel_power(intel_dp))
1072 ironlake_wait_panel_power_cycle(intel_dp);
1073
Jesse Barnes453c5422013-03-28 09:55:41 -07001074 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001075 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001076
Jani Nikulabf13e812013-09-06 07:40:05 +03001077 pp_stat_reg = _pp_stat_reg(intel_dp);
1078 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001079
1080 I915_WRITE(pp_ctrl_reg, pp);
1081 POSTING_READ(pp_ctrl_reg);
1082 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1083 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001084 /*
1085 * If the panel wasn't on, delay before accessing aux channel
1086 */
1087 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001088 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001089 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001090 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001091}
1092
Keith Packardbd943152011-09-18 23:09:52 -07001093static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001094{
Paulo Zanoni30add222012-10-26 19:05:45 -02001095 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001096 struct drm_i915_private *dev_priv = dev->dev_private;
1097 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001098 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001099
Daniel Vettera0e99e62012-12-02 01:05:46 +01001100 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1101
Keith Packardbd943152011-09-18 23:09:52 -07001102 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001104 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001105
Jani Nikulabf13e812013-09-06 07:40:05 +03001106 pp_stat_reg = _pp_ctrl_reg(intel_dp);
1107 pp_ctrl_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001108
1109 I915_WRITE(pp_ctrl_reg, pp);
1110 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001111
Keith Packardbd943152011-09-18 23:09:52 -07001112 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001113 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1114 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001115 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001116 }
1117}
1118
1119static void ironlake_panel_vdd_work(struct work_struct *__work)
1120{
1121 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1122 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001123 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001124
Keith Packard627f7672011-10-31 11:30:10 -07001125 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001126 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001127 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001128}
1129
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001130void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001131{
Keith Packard97af61f572011-09-28 16:23:51 -07001132 if (!is_edp(intel_dp))
1133 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001134
Keith Packardbd943152011-09-18 23:09:52 -07001135 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1136 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001137
Keith Packardbd943152011-09-18 23:09:52 -07001138 intel_dp->want_panel_vdd = false;
1139
1140 if (sync) {
1141 ironlake_panel_vdd_off_sync(intel_dp);
1142 } else {
1143 /*
1144 * Queue the timer to fire a long
1145 * time from now (relative to the power down delay)
1146 * to keep the panel power up across a sequence of operations
1147 */
1148 schedule_delayed_work(&intel_dp->panel_vdd_work,
1149 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1150 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001151}
1152
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001153void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001154{
Paulo Zanoni30add222012-10-26 19:05:45 -02001155 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001156 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001157 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001158 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001159
Keith Packard97af61f572011-09-28 16:23:51 -07001160 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001161 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001162
1163 DRM_DEBUG_KMS("Turn eDP power on\n");
1164
1165 if (ironlake_edp_have_panel_power(intel_dp)) {
1166 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001167 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001168 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001169
Keith Packard99ea7122011-11-01 19:57:50 -07001170 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001171
Jani Nikulabf13e812013-09-06 07:40:05 +03001172 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001173 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001174 if (IS_GEN5(dev)) {
1175 /* ILK workaround: disable reset around power sequence */
1176 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001177 I915_WRITE(pp_ctrl_reg, pp);
1178 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001179 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001180
Keith Packard1c0ae802011-09-19 13:59:29 -07001181 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001182 if (!IS_GEN5(dev))
1183 pp |= PANEL_POWER_RESET;
1184
Jesse Barnes453c5422013-03-28 09:55:41 -07001185 I915_WRITE(pp_ctrl_reg, pp);
1186 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001187
Keith Packard99ea7122011-11-01 19:57:50 -07001188 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001189
Keith Packard05ce1a42011-09-29 16:33:01 -07001190 if (IS_GEN5(dev)) {
1191 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001192 I915_WRITE(pp_ctrl_reg, pp);
1193 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001194 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001195}
1196
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001197void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001198{
Paulo Zanoni30add222012-10-26 19:05:45 -02001199 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001200 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001201 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001202 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001203
Keith Packard97af61f572011-09-28 16:23:51 -07001204 if (!is_edp(intel_dp))
1205 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001206
Keith Packard99ea7122011-11-01 19:57:50 -07001207 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001208
Daniel Vetter6cb49832012-05-20 17:14:50 +02001209 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001210
Jesse Barnes453c5422013-03-28 09:55:41 -07001211 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001212 /* We need to switch off panel power _and_ force vdd, for otherwise some
1213 * panels get very unhappy and cease to work. */
1214 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001215
Jani Nikulabf13e812013-09-06 07:40:05 +03001216 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001217
1218 I915_WRITE(pp_ctrl_reg, pp);
1219 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001220
Daniel Vetter35a38552012-08-12 22:17:14 +02001221 intel_dp->want_panel_vdd = false;
1222
Keith Packard99ea7122011-11-01 19:57:50 -07001223 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001224}
1225
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001226void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001227{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001228 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1229 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001230 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001231 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001232 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001233 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001234
Keith Packardf01eca22011-09-28 16:48:10 -07001235 if (!is_edp(intel_dp))
1236 return;
1237
Zhao Yakui28c97732009-10-09 11:39:41 +08001238 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001239 /*
1240 * If we enable the backlight right away following a panel power
1241 * on, we may see slight flicker as the panel syncs with the eDP
1242 * link. So delay a bit to make sure the image is solid before
1243 * allowing it to appear.
1244 */
Keith Packardf01eca22011-09-28 16:48:10 -07001245 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001246 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001247 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001248
Jani Nikulabf13e812013-09-06 07:40:05 +03001249 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001250
1251 I915_WRITE(pp_ctrl_reg, pp);
1252 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001253
1254 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001255}
1256
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001257void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001258{
Paulo Zanoni30add222012-10-26 19:05:45 -02001259 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001260 struct drm_i915_private *dev_priv = dev->dev_private;
1261 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001262 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001263
Keith Packardf01eca22011-09-28 16:48:10 -07001264 if (!is_edp(intel_dp))
1265 return;
1266
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001267 intel_panel_disable_backlight(dev);
1268
Zhao Yakui28c97732009-10-09 11:39:41 +08001269 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001270 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001271 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001272
Jani Nikulabf13e812013-09-06 07:40:05 +03001273 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001274
1275 I915_WRITE(pp_ctrl_reg, pp);
1276 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001277 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001278}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001279
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001280static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001281{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1283 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1284 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001285 struct drm_i915_private *dev_priv = dev->dev_private;
1286 u32 dpa_ctl;
1287
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001288 assert_pipe_disabled(dev_priv,
1289 to_intel_crtc(crtc)->pipe);
1290
Jesse Barnesd240f202010-08-13 15:43:26 -07001291 DRM_DEBUG_KMS("\n");
1292 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001293 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1294 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1295
1296 /* We don't adjust intel_dp->DP while tearing down the link, to
1297 * facilitate link retraining (e.g. after hotplug). Hence clear all
1298 * enable bits here to ensure that we don't enable too much. */
1299 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1300 intel_dp->DP |= DP_PLL_ENABLE;
1301 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001302 POSTING_READ(DP_A);
1303 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001304}
1305
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001306static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001307{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001308 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1309 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1310 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001311 struct drm_i915_private *dev_priv = dev->dev_private;
1312 u32 dpa_ctl;
1313
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001314 assert_pipe_disabled(dev_priv,
1315 to_intel_crtc(crtc)->pipe);
1316
Jesse Barnesd240f202010-08-13 15:43:26 -07001317 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001318 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1319 "dp pll off, should be on\n");
1320 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1321
1322 /* We can't rely on the value tracked for the DP register in
1323 * intel_dp->DP because link_down must not change that (otherwise link
1324 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001325 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001326 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001327 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001328 udelay(200);
1329}
1330
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001331/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001332void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001333{
1334 int ret, i;
1335
1336 /* Should have a valid DPCD by this point */
1337 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1338 return;
1339
1340 if (mode != DRM_MODE_DPMS_ON) {
1341 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1342 DP_SET_POWER_D3);
1343 if (ret != 1)
1344 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1345 } else {
1346 /*
1347 * When turning on, we need to retry for 1ms to give the sink
1348 * time to wake up.
1349 */
1350 for (i = 0; i < 3; i++) {
1351 ret = intel_dp_aux_native_write_1(intel_dp,
1352 DP_SET_POWER,
1353 DP_SET_POWER_D0);
1354 if (ret == 1)
1355 break;
1356 msleep(1);
1357 }
1358 }
1359}
1360
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001361static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1362 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001363{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001364 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001365 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001366 struct drm_device *dev = encoder->base.dev;
1367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001369
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001370 if (!(tmp & DP_PORT_EN))
1371 return false;
1372
Imre Deakbc7d38a2013-05-16 14:40:36 +03001373 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001374 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001375 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001376 *pipe = PORT_TO_PIPE(tmp);
1377 } else {
1378 u32 trans_sel;
1379 u32 trans_dp;
1380 int i;
1381
1382 switch (intel_dp->output_reg) {
1383 case PCH_DP_B:
1384 trans_sel = TRANS_DP_PORT_SEL_B;
1385 break;
1386 case PCH_DP_C:
1387 trans_sel = TRANS_DP_PORT_SEL_C;
1388 break;
1389 case PCH_DP_D:
1390 trans_sel = TRANS_DP_PORT_SEL_D;
1391 break;
1392 default:
1393 return true;
1394 }
1395
1396 for_each_pipe(i) {
1397 trans_dp = I915_READ(TRANS_DP_CTL(i));
1398 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1399 *pipe = i;
1400 return true;
1401 }
1402 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001403
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001404 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1405 intel_dp->output_reg);
1406 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001407
1408 return true;
1409}
1410
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001411static void intel_dp_get_config(struct intel_encoder *encoder,
1412 struct intel_crtc_config *pipe_config)
1413{
1414 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001415 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001416 struct drm_device *dev = encoder->base.dev;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 enum port port = dp_to_dig_port(intel_dp)->port;
1419 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001420 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001421
Xiong Zhang63000ef2013-06-28 12:59:06 +08001422 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1423 tmp = I915_READ(intel_dp->output_reg);
1424 if (tmp & DP_SYNC_HS_HIGH)
1425 flags |= DRM_MODE_FLAG_PHSYNC;
1426 else
1427 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001428
Xiong Zhang63000ef2013-06-28 12:59:06 +08001429 if (tmp & DP_SYNC_VS_HIGH)
1430 flags |= DRM_MODE_FLAG_PVSYNC;
1431 else
1432 flags |= DRM_MODE_FLAG_NVSYNC;
1433 } else {
1434 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1435 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1436 flags |= DRM_MODE_FLAG_PHSYNC;
1437 else
1438 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001439
Xiong Zhang63000ef2013-06-28 12:59:06 +08001440 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1441 flags |= DRM_MODE_FLAG_PVSYNC;
1442 else
1443 flags |= DRM_MODE_FLAG_NVSYNC;
1444 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001445
1446 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001447
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001448 pipe_config->has_dp_encoder = true;
1449
1450 intel_dp_get_m_n(crtc, pipe_config);
1451
Ville Syrjälä18442d02013-09-13 16:00:08 +03001452 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001453 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1454 pipe_config->port_clock = 162000;
1455 else
1456 pipe_config->port_clock = 270000;
1457 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001458
1459 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1460 &pipe_config->dp_m_n);
1461
1462 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1463 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1464
1465 pipe_config->adjusted_mode.clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001466}
1467
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001468static bool is_edp_psr(struct intel_dp *intel_dp)
1469{
1470 return is_edp(intel_dp) &&
1471 intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1472}
1473
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001474static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1475{
1476 struct drm_i915_private *dev_priv = dev->dev_private;
1477
1478 if (!IS_HASWELL(dev))
1479 return false;
1480
1481 return I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
1482}
1483
1484static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1485 struct edp_vsc_psr *vsc_psr)
1486{
1487 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1488 struct drm_device *dev = dig_port->base.base.dev;
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1491 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1492 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1493 uint32_t *data = (uint32_t *) vsc_psr;
1494 unsigned int i;
1495
1496 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1497 the video DIP being updated before program video DIP data buffer
1498 registers for DIP being updated. */
1499 I915_WRITE(ctl_reg, 0);
1500 POSTING_READ(ctl_reg);
1501
1502 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1503 if (i < sizeof(struct edp_vsc_psr))
1504 I915_WRITE(data_reg + i, *data++);
1505 else
1506 I915_WRITE(data_reg + i, 0);
1507 }
1508
1509 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1510 POSTING_READ(ctl_reg);
1511}
1512
1513static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1514{
1515 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1516 struct drm_i915_private *dev_priv = dev->dev_private;
1517 struct edp_vsc_psr psr_vsc;
1518
1519 if (intel_dp->psr_setup_done)
1520 return;
1521
1522 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1523 memset(&psr_vsc, 0, sizeof(psr_vsc));
1524 psr_vsc.sdp_header.HB0 = 0;
1525 psr_vsc.sdp_header.HB1 = 0x7;
1526 psr_vsc.sdp_header.HB2 = 0x2;
1527 psr_vsc.sdp_header.HB3 = 0x8;
1528 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1529
1530 /* Avoid continuous PSR exit by masking memup and hpd */
1531 I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
1532 EDP_PSR_DEBUG_MASK_HPD);
1533
1534 intel_dp->psr_setup_done = true;
1535}
1536
1537static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1538{
1539 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1540 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001541 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001542 int precharge = 0x3;
1543 int msg_size = 5; /* Header(4) + Message(1) */
1544
1545 /* Enable PSR in sink */
1546 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1547 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1548 DP_PSR_ENABLE &
1549 ~DP_PSR_MAIN_LINK_ACTIVE);
1550 else
1551 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1552 DP_PSR_ENABLE |
1553 DP_PSR_MAIN_LINK_ACTIVE);
1554
1555 /* Setup AUX registers */
1556 I915_WRITE(EDP_PSR_AUX_DATA1, EDP_PSR_DPCD_COMMAND);
1557 I915_WRITE(EDP_PSR_AUX_DATA2, EDP_PSR_DPCD_NORMAL_OPERATION);
1558 I915_WRITE(EDP_PSR_AUX_CTL,
1559 DP_AUX_CH_CTL_TIME_OUT_400us |
1560 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1561 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1562 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1563}
1564
1565static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1566{
1567 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1568 struct drm_i915_private *dev_priv = dev->dev_private;
1569 uint32_t max_sleep_time = 0x1f;
1570 uint32_t idle_frames = 1;
1571 uint32_t val = 0x0;
1572
1573 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1574 val |= EDP_PSR_LINK_STANDBY;
1575 val |= EDP_PSR_TP2_TP3_TIME_0us;
1576 val |= EDP_PSR_TP1_TIME_0us;
1577 val |= EDP_PSR_SKIP_AUX_EXIT;
1578 } else
1579 val |= EDP_PSR_LINK_DISABLE;
1580
1581 I915_WRITE(EDP_PSR_CTL, val |
1582 EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
1583 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1584 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1585 EDP_PSR_ENABLE);
1586}
1587
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001588static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1589{
1590 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1591 struct drm_device *dev = dig_port->base.base.dev;
1592 struct drm_i915_private *dev_priv = dev->dev_private;
1593 struct drm_crtc *crtc = dig_port->base.base.crtc;
1594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1595 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1596 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1597
1598 if (!IS_HASWELL(dev)) {
1599 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1600 dev_priv->no_psr_reason = PSR_NO_SOURCE;
1601 return false;
1602 }
1603
1604 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1605 (dig_port->port != PORT_A)) {
1606 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
1607 dev_priv->no_psr_reason = PSR_HSW_NOT_DDIA;
1608 return false;
1609 }
1610
1611 if (!is_edp_psr(intel_dp)) {
1612 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1613 dev_priv->no_psr_reason = PSR_NO_SINK;
1614 return false;
1615 }
1616
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001617 if (!i915_enable_psr) {
1618 DRM_DEBUG_KMS("PSR disable by flag\n");
1619 dev_priv->no_psr_reason = PSR_MODULE_PARAM;
1620 return false;
1621 }
1622
Chris Wilsoncd234b02013-08-02 20:39:49 +01001623 crtc = dig_port->base.base.crtc;
1624 if (crtc == NULL) {
1625 DRM_DEBUG_KMS("crtc not active for PSR\n");
1626 dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
1627 return false;
1628 }
1629
1630 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001631 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001632 DRM_DEBUG_KMS("crtc not active for PSR\n");
1633 dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
1634 return false;
1635 }
1636
Chris Wilsoncd234b02013-08-02 20:39:49 +01001637 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001638 if (obj->tiling_mode != I915_TILING_X ||
1639 obj->fence_reg == I915_FENCE_REG_NONE) {
1640 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
1641 dev_priv->no_psr_reason = PSR_NOT_TILED;
1642 return false;
1643 }
1644
1645 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1646 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
1647 dev_priv->no_psr_reason = PSR_SPRITE_ENABLED;
1648 return false;
1649 }
1650
1651 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1652 S3D_ENABLE) {
1653 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
1654 dev_priv->no_psr_reason = PSR_S3D_ENABLED;
1655 return false;
1656 }
1657
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001658 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001659 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
1660 dev_priv->no_psr_reason = PSR_INTERLACED_ENABLED;
1661 return false;
1662 }
1663
1664 return true;
1665}
1666
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001667static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001668{
1669 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1670
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001671 if (!intel_edp_psr_match_conditions(intel_dp) ||
1672 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001673 return;
1674
1675 /* Setup PSR once */
1676 intel_edp_psr_setup(intel_dp);
1677
1678 /* Enable PSR on the panel */
1679 intel_edp_psr_enable_sink(intel_dp);
1680
1681 /* Enable PSR on the host */
1682 intel_edp_psr_enable_source(intel_dp);
1683}
1684
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001685void intel_edp_psr_enable(struct intel_dp *intel_dp)
1686{
1687 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1688
1689 if (intel_edp_psr_match_conditions(intel_dp) &&
1690 !intel_edp_is_psr_enabled(dev))
1691 intel_edp_psr_do_enable(intel_dp);
1692}
1693
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001694void intel_edp_psr_disable(struct intel_dp *intel_dp)
1695{
1696 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1697 struct drm_i915_private *dev_priv = dev->dev_private;
1698
1699 if (!intel_edp_is_psr_enabled(dev))
1700 return;
1701
1702 I915_WRITE(EDP_PSR_CTL, I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
1703
1704 /* Wait till PSR is idle */
1705 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
1706 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1707 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1708}
1709
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001710void intel_edp_psr_update(struct drm_device *dev)
1711{
1712 struct intel_encoder *encoder;
1713 struct intel_dp *intel_dp = NULL;
1714
1715 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1716 if (encoder->type == INTEL_OUTPUT_EDP) {
1717 intel_dp = enc_to_intel_dp(&encoder->base);
1718
1719 if (!is_edp_psr(intel_dp))
1720 return;
1721
1722 if (!intel_edp_psr_match_conditions(intel_dp))
1723 intel_edp_psr_disable(intel_dp);
1724 else
1725 if (!intel_edp_is_psr_enabled(dev))
1726 intel_edp_psr_do_enable(intel_dp);
1727 }
1728}
1729
Daniel Vettere8cb4552012-07-01 13:05:48 +02001730static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001731{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001732 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001733 enum port port = dp_to_dig_port(intel_dp)->port;
1734 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001735
1736 /* Make sure the panel is off before trying to change the mode. But also
1737 * ensure that we have vdd while we switch off the panel. */
1738 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001739 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001740 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001741 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001742
1743 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001744 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001745 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001746}
1747
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001748static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001749{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001750 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001751 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001752 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001753
Imre Deak982a3862013-05-23 19:39:40 +03001754 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001755 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001756 if (!IS_VALLEYVIEW(dev))
1757 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001758 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001759}
1760
Daniel Vettere8cb4552012-07-01 13:05:48 +02001761static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001762{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001763 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1764 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001765 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001766 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001768 if (WARN_ON(dp_reg & DP_PORT_EN))
1769 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001770
1771 ironlake_edp_panel_vdd_on(intel_dp);
1772 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1773 intel_dp_start_link_train(intel_dp);
1774 ironlake_edp_panel_on(intel_dp);
1775 ironlake_edp_panel_vdd_off(intel_dp, true);
1776 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001777 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001778}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001779
Jani Nikulaecff4f32013-09-06 07:38:29 +03001780static void g4x_enable_dp(struct intel_encoder *encoder)
1781{
Jani Nikula828f5c62013-09-05 16:44:45 +03001782 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1783
Jani Nikulaecff4f32013-09-06 07:38:29 +03001784 intel_enable_dp(encoder);
Jani Nikula828f5c62013-09-05 16:44:45 +03001785 ironlake_edp_backlight_on(intel_dp);
Jani Nikulaecff4f32013-09-06 07:38:29 +03001786}
1787
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001788static void vlv_enable_dp(struct intel_encoder *encoder)
1789{
Jani Nikula828f5c62013-09-05 16:44:45 +03001790 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1791
1792 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001793}
1794
Jani Nikulaecff4f32013-09-06 07:38:29 +03001795static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001797 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001798 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001799
1800 if (dport->port == PORT_A)
1801 ironlake_edp_pll_on(intel_dp);
1802}
1803
1804static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1805{
1806 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1807 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001808 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001809 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001810 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1811 int port = vlv_dport_to_channel(dport);
1812 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001813 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001814 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001815
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001816 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001817
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001818 val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001819 val = 0;
1820 if (pipe)
1821 val |= (1<<21);
1822 else
1823 val &= ~(1<<21);
1824 val |= 0x001000c4;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001825 vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
1826 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
1827 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001828
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001829 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001830
Jani Nikulabf13e812013-09-06 07:40:05 +03001831 /* init power sequencer on this pipe and port */
1832 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1833 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1834 &power_seq);
1835
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001836 intel_enable_dp(encoder);
1837
1838 vlv_wait_port_ready(dev_priv, port);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839}
1840
Jani Nikulaecff4f32013-09-06 07:38:29 +03001841static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001842{
1843 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1844 struct drm_device *dev = encoder->base.dev;
1845 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001846 struct intel_crtc *intel_crtc =
1847 to_intel_crtc(encoder->base.crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001849 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001852 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001853 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854 DPIO_PCS_TX_LANE2_RESET |
1855 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001856 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1858 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1859 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1860 DPIO_PCS_CLK_SOFT_RESET);
1861
1862 /* Fix up inter-pair skew failure */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001863 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
1864 vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
1865 vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001866 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001867}
1868
1869/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001870 * Native read with retry for link status and receiver capability reads for
1871 * cases where the sink may still be asleep.
1872 */
1873static bool
1874intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1875 uint8_t *recv, int recv_bytes)
1876{
1877 int ret, i;
1878
1879 /*
1880 * Sinks are *supposed* to come up within 1ms from an off state,
1881 * but we're also supposed to retry 3 times per the spec.
1882 */
1883 for (i = 0; i < 3; i++) {
1884 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1885 recv_bytes);
1886 if (ret == recv_bytes)
1887 return true;
1888 msleep(1);
1889 }
1890
1891 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001892}
1893
1894/*
1895 * Fetch AUX CH registers 0x202 - 0x207 which contain
1896 * link status information
1897 */
1898static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001899intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001900{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001901 return intel_dp_aux_native_read_retry(intel_dp,
1902 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001903 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001904 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001905}
1906
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001907#if 0
1908static char *voltage_names[] = {
1909 "0.4V", "0.6V", "0.8V", "1.2V"
1910};
1911static char *pre_emph_names[] = {
1912 "0dB", "3.5dB", "6dB", "9.5dB"
1913};
1914static char *link_train_names[] = {
1915 "pattern 1", "pattern 2", "idle", "off"
1916};
1917#endif
1918
1919/*
1920 * These are source-specific values; current Intel hardware supports
1921 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1922 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001923
1924static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001925intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001926{
Paulo Zanoni30add222012-10-26 19:05:45 -02001927 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001928 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001929
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001930 if (IS_VALLEYVIEW(dev))
1931 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001932 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001933 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001934 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001935 return DP_TRAIN_VOLTAGE_SWING_1200;
1936 else
1937 return DP_TRAIN_VOLTAGE_SWING_800;
1938}
1939
1940static uint8_t
1941intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1942{
Paulo Zanoni30add222012-10-26 19:05:45 -02001943 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001944 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001945
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001946 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001947 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1948 case DP_TRAIN_VOLTAGE_SWING_400:
1949 return DP_TRAIN_PRE_EMPHASIS_9_5;
1950 case DP_TRAIN_VOLTAGE_SWING_600:
1951 return DP_TRAIN_PRE_EMPHASIS_6;
1952 case DP_TRAIN_VOLTAGE_SWING_800:
1953 return DP_TRAIN_PRE_EMPHASIS_3_5;
1954 case DP_TRAIN_VOLTAGE_SWING_1200:
1955 default:
1956 return DP_TRAIN_PRE_EMPHASIS_0;
1957 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001958 } else if (IS_VALLEYVIEW(dev)) {
1959 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1960 case DP_TRAIN_VOLTAGE_SWING_400:
1961 return DP_TRAIN_PRE_EMPHASIS_9_5;
1962 case DP_TRAIN_VOLTAGE_SWING_600:
1963 return DP_TRAIN_PRE_EMPHASIS_6;
1964 case DP_TRAIN_VOLTAGE_SWING_800:
1965 return DP_TRAIN_PRE_EMPHASIS_3_5;
1966 case DP_TRAIN_VOLTAGE_SWING_1200:
1967 default:
1968 return DP_TRAIN_PRE_EMPHASIS_0;
1969 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03001970 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001971 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1972 case DP_TRAIN_VOLTAGE_SWING_400:
1973 return DP_TRAIN_PRE_EMPHASIS_6;
1974 case DP_TRAIN_VOLTAGE_SWING_600:
1975 case DP_TRAIN_VOLTAGE_SWING_800:
1976 return DP_TRAIN_PRE_EMPHASIS_3_5;
1977 default:
1978 return DP_TRAIN_PRE_EMPHASIS_0;
1979 }
1980 } else {
1981 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1982 case DP_TRAIN_VOLTAGE_SWING_400:
1983 return DP_TRAIN_PRE_EMPHASIS_6;
1984 case DP_TRAIN_VOLTAGE_SWING_600:
1985 return DP_TRAIN_PRE_EMPHASIS_6;
1986 case DP_TRAIN_VOLTAGE_SWING_800:
1987 return DP_TRAIN_PRE_EMPHASIS_3_5;
1988 case DP_TRAIN_VOLTAGE_SWING_1200:
1989 default:
1990 return DP_TRAIN_PRE_EMPHASIS_0;
1991 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001992 }
1993}
1994
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001995static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1996{
1997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002000 struct intel_crtc *intel_crtc =
2001 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002002 unsigned long demph_reg_value, preemph_reg_value,
2003 uniqtranscale_reg_value;
2004 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07002005 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002006 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002007
2008 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2009 case DP_TRAIN_PRE_EMPHASIS_0:
2010 preemph_reg_value = 0x0004000;
2011 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2012 case DP_TRAIN_VOLTAGE_SWING_400:
2013 demph_reg_value = 0x2B405555;
2014 uniqtranscale_reg_value = 0x552AB83A;
2015 break;
2016 case DP_TRAIN_VOLTAGE_SWING_600:
2017 demph_reg_value = 0x2B404040;
2018 uniqtranscale_reg_value = 0x5548B83A;
2019 break;
2020 case DP_TRAIN_VOLTAGE_SWING_800:
2021 demph_reg_value = 0x2B245555;
2022 uniqtranscale_reg_value = 0x5560B83A;
2023 break;
2024 case DP_TRAIN_VOLTAGE_SWING_1200:
2025 demph_reg_value = 0x2B405555;
2026 uniqtranscale_reg_value = 0x5598DA3A;
2027 break;
2028 default:
2029 return 0;
2030 }
2031 break;
2032 case DP_TRAIN_PRE_EMPHASIS_3_5:
2033 preemph_reg_value = 0x0002000;
2034 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2035 case DP_TRAIN_VOLTAGE_SWING_400:
2036 demph_reg_value = 0x2B404040;
2037 uniqtranscale_reg_value = 0x5552B83A;
2038 break;
2039 case DP_TRAIN_VOLTAGE_SWING_600:
2040 demph_reg_value = 0x2B404848;
2041 uniqtranscale_reg_value = 0x5580B83A;
2042 break;
2043 case DP_TRAIN_VOLTAGE_SWING_800:
2044 demph_reg_value = 0x2B404040;
2045 uniqtranscale_reg_value = 0x55ADDA3A;
2046 break;
2047 default:
2048 return 0;
2049 }
2050 break;
2051 case DP_TRAIN_PRE_EMPHASIS_6:
2052 preemph_reg_value = 0x0000000;
2053 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2054 case DP_TRAIN_VOLTAGE_SWING_400:
2055 demph_reg_value = 0x2B305555;
2056 uniqtranscale_reg_value = 0x5570B83A;
2057 break;
2058 case DP_TRAIN_VOLTAGE_SWING_600:
2059 demph_reg_value = 0x2B2B4040;
2060 uniqtranscale_reg_value = 0x55ADDA3A;
2061 break;
2062 default:
2063 return 0;
2064 }
2065 break;
2066 case DP_TRAIN_PRE_EMPHASIS_9_5:
2067 preemph_reg_value = 0x0006000;
2068 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2069 case DP_TRAIN_VOLTAGE_SWING_400:
2070 demph_reg_value = 0x1B405555;
2071 uniqtranscale_reg_value = 0x55ADDA3A;
2072 break;
2073 default:
2074 return 0;
2075 }
2076 break;
2077 default:
2078 return 0;
2079 }
2080
Chris Wilson0980a602013-07-26 19:57:35 +01002081 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002082 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
2083 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
2084 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002085 uniqtranscale_reg_value);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002086 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
2087 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
2088 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
2089 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002090 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002091
2092 return 0;
2093}
2094
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002095static void
Keith Packard93f62da2011-11-01 19:45:03 -07002096intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002097{
2098 uint8_t v = 0;
2099 uint8_t p = 0;
2100 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002101 uint8_t voltage_max;
2102 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002103
Jesse Barnes33a34e42010-09-08 12:42:02 -07002104 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002105 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2106 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002107
2108 if (this_v > v)
2109 v = this_v;
2110 if (this_p > p)
2111 p = this_p;
2112 }
2113
Keith Packard1a2eb462011-11-16 16:26:07 -08002114 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002115 if (v >= voltage_max)
2116 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002117
Keith Packard1a2eb462011-11-16 16:26:07 -08002118 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2119 if (p >= preemph_max)
2120 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002121
2122 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002123 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124}
2125
2126static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002127intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002128{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002129 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002130
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002131 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002132 case DP_TRAIN_VOLTAGE_SWING_400:
2133 default:
2134 signal_levels |= DP_VOLTAGE_0_4;
2135 break;
2136 case DP_TRAIN_VOLTAGE_SWING_600:
2137 signal_levels |= DP_VOLTAGE_0_6;
2138 break;
2139 case DP_TRAIN_VOLTAGE_SWING_800:
2140 signal_levels |= DP_VOLTAGE_0_8;
2141 break;
2142 case DP_TRAIN_VOLTAGE_SWING_1200:
2143 signal_levels |= DP_VOLTAGE_1_2;
2144 break;
2145 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002146 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002147 case DP_TRAIN_PRE_EMPHASIS_0:
2148 default:
2149 signal_levels |= DP_PRE_EMPHASIS_0;
2150 break;
2151 case DP_TRAIN_PRE_EMPHASIS_3_5:
2152 signal_levels |= DP_PRE_EMPHASIS_3_5;
2153 break;
2154 case DP_TRAIN_PRE_EMPHASIS_6:
2155 signal_levels |= DP_PRE_EMPHASIS_6;
2156 break;
2157 case DP_TRAIN_PRE_EMPHASIS_9_5:
2158 signal_levels |= DP_PRE_EMPHASIS_9_5;
2159 break;
2160 }
2161 return signal_levels;
2162}
2163
Zhenyu Wange3421a12010-04-08 09:43:27 +08002164/* Gen6's DP voltage swing and pre-emphasis control */
2165static uint32_t
2166intel_gen6_edp_signal_levels(uint8_t train_set)
2167{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002168 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2169 DP_TRAIN_PRE_EMPHASIS_MASK);
2170 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002171 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002172 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2173 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2174 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2175 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002176 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002177 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2178 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002179 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002180 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2181 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002182 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002183 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2184 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002185 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002186 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2187 "0x%x\n", signal_levels);
2188 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002189 }
2190}
2191
Keith Packard1a2eb462011-11-16 16:26:07 -08002192/* Gen7's DP voltage swing and pre-emphasis control */
2193static uint32_t
2194intel_gen7_edp_signal_levels(uint8_t train_set)
2195{
2196 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2197 DP_TRAIN_PRE_EMPHASIS_MASK);
2198 switch (signal_levels) {
2199 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2200 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2201 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2202 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2203 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2204 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2205
2206 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2207 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2208 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2209 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2210
2211 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2212 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2213 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2214 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2215
2216 default:
2217 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2218 "0x%x\n", signal_levels);
2219 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2220 }
2221}
2222
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002223/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2224static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002225intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002226{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002227 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2228 DP_TRAIN_PRE_EMPHASIS_MASK);
2229 switch (signal_levels) {
2230 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2231 return DDI_BUF_EMP_400MV_0DB_HSW;
2232 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2233 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2234 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2235 return DDI_BUF_EMP_400MV_6DB_HSW;
2236 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2237 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002238
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002239 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2240 return DDI_BUF_EMP_600MV_0DB_HSW;
2241 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2242 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2243 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2244 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002245
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002246 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2247 return DDI_BUF_EMP_800MV_0DB_HSW;
2248 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2249 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2250 default:
2251 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2252 "0x%x\n", signal_levels);
2253 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002254 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002255}
2256
Paulo Zanonif0a34242012-12-06 16:51:50 -02002257/* Properly updates "DP" with the correct signal levels. */
2258static void
2259intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2260{
2261 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002262 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002263 struct drm_device *dev = intel_dig_port->base.base.dev;
2264 uint32_t signal_levels, mask;
2265 uint8_t train_set = intel_dp->train_set[0];
2266
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002267 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002268 signal_levels = intel_hsw_signal_levels(train_set);
2269 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002270 } else if (IS_VALLEYVIEW(dev)) {
2271 signal_levels = intel_vlv_signal_levels(intel_dp);
2272 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002273 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002274 signal_levels = intel_gen7_edp_signal_levels(train_set);
2275 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002276 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002277 signal_levels = intel_gen6_edp_signal_levels(train_set);
2278 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2279 } else {
2280 signal_levels = intel_gen4_signal_levels(train_set);
2281 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2282 }
2283
2284 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2285
2286 *DP = (*DP & ~mask) | signal_levels;
2287}
2288
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002289static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002290intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002291 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002292 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002293{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2295 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002296 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002297 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002298 int ret;
2299
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002300 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002301 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002302
2303 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2304 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2305 else
2306 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2307
2308 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2309 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2310 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002311 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2312
2313 break;
2314 case DP_TRAINING_PATTERN_1:
2315 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2316 break;
2317 case DP_TRAINING_PATTERN_2:
2318 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2319 break;
2320 case DP_TRAINING_PATTERN_3:
2321 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2322 break;
2323 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002324 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002325
Imre Deakbc7d38a2013-05-16 14:40:36 +03002326 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002327 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
2328
2329 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2330 case DP_TRAINING_PATTERN_DISABLE:
2331 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
2332 break;
2333 case DP_TRAINING_PATTERN_1:
2334 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
2335 break;
2336 case DP_TRAINING_PATTERN_2:
2337 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
2338 break;
2339 case DP_TRAINING_PATTERN_3:
2340 DRM_ERROR("DP training pattern 3 not supported\n");
2341 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
2342 break;
2343 }
2344
2345 } else {
2346 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
2347
2348 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2349 case DP_TRAINING_PATTERN_DISABLE:
2350 dp_reg_value |= DP_LINK_TRAIN_OFF;
2351 break;
2352 case DP_TRAINING_PATTERN_1:
2353 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
2354 break;
2355 case DP_TRAINING_PATTERN_2:
2356 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2357 break;
2358 case DP_TRAINING_PATTERN_3:
2359 DRM_ERROR("DP training pattern 3 not supported\n");
2360 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2361 break;
2362 }
2363 }
2364
Chris Wilsonea5b2132010-08-04 13:50:23 +01002365 I915_WRITE(intel_dp->output_reg, dp_reg_value);
2366 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002367
Chris Wilsonea5b2132010-08-04 13:50:23 +01002368 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002369 DP_TRAINING_PATTERN_SET,
2370 dp_train_pat);
2371
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002372 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
2373 DP_TRAINING_PATTERN_DISABLE) {
2374 ret = intel_dp_aux_native_write(intel_dp,
2375 DP_TRAINING_LANE0_SET,
2376 intel_dp->train_set,
2377 intel_dp->lane_count);
2378 if (ret != intel_dp->lane_count)
2379 return false;
2380 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002381
2382 return true;
2383}
2384
Imre Deak3ab9c632013-05-03 12:57:41 +03002385static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2386{
2387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2388 struct drm_device *dev = intel_dig_port->base.base.dev;
2389 struct drm_i915_private *dev_priv = dev->dev_private;
2390 enum port port = intel_dig_port->port;
2391 uint32_t val;
2392
2393 if (!HAS_DDI(dev))
2394 return;
2395
2396 val = I915_READ(DP_TP_CTL(port));
2397 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2398 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2399 I915_WRITE(DP_TP_CTL(port), val);
2400
2401 /*
2402 * On PORT_A we can have only eDP in SST mode. There the only reason
2403 * we need to set idle transmission mode is to work around a HW issue
2404 * where we enable the pipe while not in idle link-training mode.
2405 * In this case there is requirement to wait for a minimum number of
2406 * idle patterns to be sent.
2407 */
2408 if (port == PORT_A)
2409 return;
2410
2411 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2412 1))
2413 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2414}
2415
Jesse Barnes33a34e42010-09-08 12:42:02 -07002416/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002417void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002418intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002419{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002420 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002421 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002422 int i;
2423 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002424 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002425 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002426
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002427 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002428 intel_ddi_prepare_link_retrain(encoder);
2429
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002430 /* Write the link configuration data */
2431 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2432 intel_dp->link_configuration,
2433 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002434
2435 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002436
Jesse Barnes33a34e42010-09-08 12:42:02 -07002437 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002438 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002439 voltage_tries = 0;
2440 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002441 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002442 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002443 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002444
Paulo Zanonif0a34242012-12-06 16:51:50 -02002445 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002446
Daniel Vettera7c96552012-10-18 10:15:30 +02002447 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002448 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002449 DP_TRAINING_PATTERN_1 |
2450 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002451 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002452
Daniel Vettera7c96552012-10-18 10:15:30 +02002453 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002454 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2455 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002456 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002457 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002458
Daniel Vetter01916272012-10-18 10:15:25 +02002459 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002460 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002461 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002462 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002463
2464 /* Check to see if we've tried the max voltage */
2465 for (i = 0; i < intel_dp->lane_count; i++)
2466 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2467 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002468 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002469 ++loop_tries;
2470 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002471 DRM_DEBUG_KMS("too many full retries, give up\n");
2472 break;
2473 }
2474 memset(intel_dp->train_set, 0, 4);
2475 voltage_tries = 0;
2476 continue;
2477 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002478
2479 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002480 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002481 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002482 if (voltage_tries == 5) {
2483 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2484 break;
2485 }
2486 } else
2487 voltage_tries = 0;
2488 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002489
2490 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002491 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492 }
2493
Jesse Barnes33a34e42010-09-08 12:42:02 -07002494 intel_dp->DP = DP;
2495}
2496
Paulo Zanonic19b0662012-10-15 15:51:41 -03002497void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002498intel_dp_complete_link_train(struct intel_dp *intel_dp)
2499{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002500 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002501 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002502 uint32_t DP = intel_dp->DP;
2503
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504 /* channel equalization */
2505 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002506 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002507 channel_eq = false;
2508 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002509 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002510
Jesse Barnes37f80972011-01-05 14:45:24 -08002511 if (cr_tries > 5) {
2512 DRM_ERROR("failed to train DP, aborting\n");
2513 intel_dp_link_down(intel_dp);
2514 break;
2515 }
2516
Paulo Zanonif0a34242012-12-06 16:51:50 -02002517 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002518
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002520 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002521 DP_TRAINING_PATTERN_2 |
2522 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002523 break;
2524
Daniel Vettera7c96552012-10-18 10:15:30 +02002525 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002526 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002528
Jesse Barnes37f80972011-01-05 14:45:24 -08002529 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002530 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002531 intel_dp_start_link_train(intel_dp);
2532 cr_tries++;
2533 continue;
2534 }
2535
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002536 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002537 channel_eq = true;
2538 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002540
Jesse Barnes37f80972011-01-05 14:45:24 -08002541 /* Try 5 times, then try clock recovery if that fails */
2542 if (tries > 5) {
2543 intel_dp_link_down(intel_dp);
2544 intel_dp_start_link_train(intel_dp);
2545 tries = 0;
2546 cr_tries++;
2547 continue;
2548 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002549
2550 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002551 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002552 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002554
Imre Deak3ab9c632013-05-03 12:57:41 +03002555 intel_dp_set_idle_link_train(intel_dp);
2556
2557 intel_dp->DP = DP;
2558
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002559 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002560 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002561
Imre Deak3ab9c632013-05-03 12:57:41 +03002562}
2563
2564void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2565{
2566 intel_dp_set_link_train(intel_dp, intel_dp->DP,
2567 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002568}
2569
2570static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002571intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002572{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002573 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002574 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002575 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002576 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002577 struct intel_crtc *intel_crtc =
2578 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002579 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002580
Paulo Zanonic19b0662012-10-15 15:51:41 -03002581 /*
2582 * DDI code has a strict mode set sequence and we should try to respect
2583 * it, otherwise we might hang the machine in many different ways. So we
2584 * really should be disabling the port only on a complete crtc_disable
2585 * sequence. This function is just called under two conditions on DDI
2586 * code:
2587 * - Link train failed while doing crtc_enable, and on this case we
2588 * really should respect the mode set sequence and wait for a
2589 * crtc_disable.
2590 * - Someone turned the monitor off and intel_dp_check_link_status
2591 * called us. We don't need to disable the whole port on this case, so
2592 * when someone turns the monitor on again,
2593 * intel_ddi_prepare_link_retrain will take care of redoing the link
2594 * train.
2595 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002596 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002597 return;
2598
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002599 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002600 return;
2601
Zhao Yakui28c97732009-10-09 11:39:41 +08002602 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002603
Imre Deakbc7d38a2013-05-16 14:40:36 +03002604 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002605 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002606 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002607 } else {
2608 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002609 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002610 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002611 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002612
Daniel Vetterab527ef2012-11-29 15:59:33 +01002613 /* We don't really know why we're doing this */
2614 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002615
Daniel Vetter493a7082012-05-30 12:31:56 +02002616 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002617 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002618 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002619
Eric Anholt5bddd172010-11-18 09:32:59 +08002620 /* Hardware workaround: leaving our transcoder select
2621 * set to transcoder B while it's off will prevent the
2622 * corresponding HDMI output on transcoder A.
2623 *
2624 * Combine this with another hardware workaround:
2625 * transcoder select bit can only be cleared while the
2626 * port is enabled.
2627 */
2628 DP &= ~DP_PIPEB_SELECT;
2629 I915_WRITE(intel_dp->output_reg, DP);
2630
2631 /* Changes to enable or select take place the vblank
2632 * after being written.
2633 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002634 if (WARN_ON(crtc == NULL)) {
2635 /* We should never try to disable a port without a crtc
2636 * attached. For paranoia keep the code around for a
2637 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002638 POSTING_READ(intel_dp->output_reg);
2639 msleep(50);
2640 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002641 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002642 }
2643
Wu Fengguang832afda2011-12-09 20:42:21 +08002644 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002645 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2646 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002647 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002648}
2649
Keith Packard26d61aa2011-07-25 20:01:09 -07002650static bool
2651intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002652{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002653 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2654
Keith Packard92fd8fd2011-07-25 19:50:10 -07002655 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002656 sizeof(intel_dp->dpcd)) == 0)
2657 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002658
Damien Lespiau577c7a52012-12-13 16:09:02 +00002659 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2660 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2661 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2662
Adam Jacksonedb39242012-09-18 10:58:49 -04002663 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2664 return false; /* DPCD not present */
2665
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002666 /* Check if the panel supports PSR */
2667 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
2668 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2669 intel_dp->psr_dpcd,
2670 sizeof(intel_dp->psr_dpcd));
2671 if (is_edp_psr(intel_dp))
2672 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Adam Jacksonedb39242012-09-18 10:58:49 -04002673 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2674 DP_DWN_STRM_PORT_PRESENT))
2675 return true; /* native DP sink */
2676
2677 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2678 return true; /* no per-port downstream info */
2679
2680 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2681 intel_dp->downstream_ports,
2682 DP_MAX_DOWNSTREAM_PORTS) == 0)
2683 return false; /* downstream port status fetch failed */
2684
2685 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002686}
2687
Adam Jackson0d198322012-05-14 16:05:47 -04002688static void
2689intel_dp_probe_oui(struct intel_dp *intel_dp)
2690{
2691 u8 buf[3];
2692
2693 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2694 return;
2695
Daniel Vetter351cfc32012-06-12 13:20:47 +02002696 ironlake_edp_panel_vdd_on(intel_dp);
2697
Adam Jackson0d198322012-05-14 16:05:47 -04002698 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2699 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2700 buf[0], buf[1], buf[2]);
2701
2702 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2703 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2704 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002705
2706 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002707}
2708
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002709static bool
2710intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2711{
2712 int ret;
2713
2714 ret = intel_dp_aux_native_read_retry(intel_dp,
2715 DP_DEVICE_SERVICE_IRQ_VECTOR,
2716 sink_irq_vector, 1);
2717 if (!ret)
2718 return false;
2719
2720 return true;
2721}
2722
2723static void
2724intel_dp_handle_test_request(struct intel_dp *intel_dp)
2725{
2726 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002727 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002728}
2729
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002730/*
2731 * According to DP spec
2732 * 5.1.2:
2733 * 1. Read DPCD
2734 * 2. Configure link according to Receiver Capabilities
2735 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2736 * 4. Check link status on receipt of hot-plug interrupt
2737 */
2738
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002739void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002740intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002741{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002742 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002743 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002744 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002745
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002746 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002747 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002748
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002749 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002750 return;
2751
Keith Packard92fd8fd2011-07-25 19:50:10 -07002752 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002753 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002754 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002755 return;
2756 }
2757
Keith Packard92fd8fd2011-07-25 19:50:10 -07002758 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002759 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002760 intel_dp_link_down(intel_dp);
2761 return;
2762 }
2763
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002764 /* Try to read the source of the interrupt */
2765 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2766 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2767 /* Clear interrupt source */
2768 intel_dp_aux_native_write_1(intel_dp,
2769 DP_DEVICE_SERVICE_IRQ_VECTOR,
2770 sink_irq_vector);
2771
2772 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2773 intel_dp_handle_test_request(intel_dp);
2774 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2775 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2776 }
2777
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002778 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002779 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002780 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002781 intel_dp_start_link_train(intel_dp);
2782 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002783 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002784 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002785}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002786
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002787/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002788static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002789intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002790{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002791 uint8_t *dpcd = intel_dp->dpcd;
2792 bool hpd;
2793 uint8_t type;
2794
2795 if (!intel_dp_get_dpcd(intel_dp))
2796 return connector_status_disconnected;
2797
2798 /* if there's no downstream port, we're done */
2799 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002800 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002801
2802 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2803 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2804 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002805 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002806 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002807 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002808 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002809 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2810 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002811 }
2812
2813 /* If no HPD, poke DDC gently */
2814 if (drm_probe_ddc(&intel_dp->adapter))
2815 return connector_status_connected;
2816
2817 /* Well we tried, say unknown for unreliable port types */
2818 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2819 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2820 return connector_status_unknown;
2821
2822 /* Anything else is out of spec, warn and ignore */
2823 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002824 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002825}
2826
2827static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002828ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002829{
Paulo Zanoni30add222012-10-26 19:05:45 -02002830 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002831 struct drm_i915_private *dev_priv = dev->dev_private;
2832 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002833 enum drm_connector_status status;
2834
Chris Wilsonfe16d942011-02-12 10:29:38 +00002835 /* Can't disconnect eDP, but you can close the lid... */
2836 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002837 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002838 if (status == connector_status_unknown)
2839 status = connector_status_connected;
2840 return status;
2841 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002842
Damien Lespiau1b469632012-12-13 16:09:01 +00002843 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2844 return connector_status_disconnected;
2845
Keith Packard26d61aa2011-07-25 20:01:09 -07002846 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002847}
2848
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002849static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002850g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002851{
Paulo Zanoni30add222012-10-26 19:05:45 -02002852 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002853 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002854 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002855 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002856
Jesse Barnes35aad752013-03-01 13:14:31 -08002857 /* Can't disconnect eDP, but you can close the lid... */
2858 if (is_edp(intel_dp)) {
2859 enum drm_connector_status status;
2860
2861 status = intel_panel_detect(dev);
2862 if (status == connector_status_unknown)
2863 status = connector_status_connected;
2864 return status;
2865 }
2866
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002867 switch (intel_dig_port->port) {
2868 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002869 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002870 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002871 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002872 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002873 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002874 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002875 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002876 break;
2877 default:
2878 return connector_status_unknown;
2879 }
2880
Chris Wilson10f76a32012-05-11 18:01:32 +01002881 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882 return connector_status_disconnected;
2883
Keith Packard26d61aa2011-07-25 20:01:09 -07002884 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002885}
2886
Keith Packard8c241fe2011-09-28 16:38:44 -07002887static struct edid *
2888intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2889{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002890 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002891
Jani Nikula9cd300e2012-10-19 14:51:52 +03002892 /* use cached edid if we have one */
2893 if (intel_connector->edid) {
2894 struct edid *edid;
2895 int size;
2896
2897 /* invalid edid */
2898 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002899 return NULL;
2900
Jani Nikula9cd300e2012-10-19 14:51:52 +03002901 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Thomas Meyeredbe1582013-05-22 23:07:09 +02002902 edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002903 if (!edid)
2904 return NULL;
2905
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002906 return edid;
2907 }
2908
Jani Nikula9cd300e2012-10-19 14:51:52 +03002909 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002910}
2911
2912static int
2913intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2914{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002915 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002916
Jani Nikula9cd300e2012-10-19 14:51:52 +03002917 /* use cached edid if we have one */
2918 if (intel_connector->edid) {
2919 /* invalid edid */
2920 if (IS_ERR(intel_connector->edid))
2921 return 0;
2922
2923 return intel_connector_update_modes(connector,
2924 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002925 }
2926
Jani Nikula9cd300e2012-10-19 14:51:52 +03002927 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002928}
2929
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002930static enum drm_connector_status
2931intel_dp_detect(struct drm_connector *connector, bool force)
2932{
2933 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002934 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2935 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002936 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002937 enum drm_connector_status status;
2938 struct edid *edid = NULL;
2939
Chris Wilson164c8592013-07-20 20:27:08 +01002940 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
2941 connector->base.id, drm_get_connector_name(connector));
2942
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002943 intel_dp->has_audio = false;
2944
2945 if (HAS_PCH_SPLIT(dev))
2946 status = ironlake_dp_detect(intel_dp);
2947 else
2948 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002949
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002950 if (status != connector_status_connected)
2951 return status;
2952
Adam Jackson0d198322012-05-14 16:05:47 -04002953 intel_dp_probe_oui(intel_dp);
2954
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002955 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2956 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002957 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002958 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002959 if (edid) {
2960 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002961 kfree(edid);
2962 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002963 }
2964
Paulo Zanonid63885d2012-10-26 19:05:49 -02002965 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2966 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002967 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002968}
2969
2970static int intel_dp_get_modes(struct drm_connector *connector)
2971{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002972 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002973 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002974 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002975 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002976
2977 /* We should parse the EDID data and find out if it has an audio sink
2978 */
2979
Keith Packard8c241fe2011-09-28 16:38:44 -07002980 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002981 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002982 return ret;
2983
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002984 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002985 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002986 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002987 mode = drm_mode_duplicate(dev,
2988 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002989 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002990 drm_mode_probed_add(connector, mode);
2991 return 1;
2992 }
2993 }
2994 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002995}
2996
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002997static bool
2998intel_dp_detect_audio(struct drm_connector *connector)
2999{
3000 struct intel_dp *intel_dp = intel_attached_dp(connector);
3001 struct edid *edid;
3002 bool has_audio = false;
3003
Keith Packard8c241fe2011-09-28 16:38:44 -07003004 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003005 if (edid) {
3006 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003007 kfree(edid);
3008 }
3009
3010 return has_audio;
3011}
3012
Chris Wilsonf6849602010-09-19 09:29:33 +01003013static int
3014intel_dp_set_property(struct drm_connector *connector,
3015 struct drm_property *property,
3016 uint64_t val)
3017{
Chris Wilsone953fd72011-02-21 22:23:52 +00003018 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003019 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003020 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3021 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003022 int ret;
3023
Rob Clark662595d2012-10-11 20:36:04 -05003024 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003025 if (ret)
3026 return ret;
3027
Chris Wilson3f43c482011-05-12 22:17:24 +01003028 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003029 int i = val;
3030 bool has_audio;
3031
3032 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003033 return 0;
3034
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003035 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003036
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003037 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003038 has_audio = intel_dp_detect_audio(connector);
3039 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003040 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003041
3042 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003043 return 0;
3044
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003045 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003046 goto done;
3047 }
3048
Chris Wilsone953fd72011-02-21 22:23:52 +00003049 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003050 bool old_auto = intel_dp->color_range_auto;
3051 uint32_t old_range = intel_dp->color_range;
3052
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003053 switch (val) {
3054 case INTEL_BROADCAST_RGB_AUTO:
3055 intel_dp->color_range_auto = true;
3056 break;
3057 case INTEL_BROADCAST_RGB_FULL:
3058 intel_dp->color_range_auto = false;
3059 intel_dp->color_range = 0;
3060 break;
3061 case INTEL_BROADCAST_RGB_LIMITED:
3062 intel_dp->color_range_auto = false;
3063 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3064 break;
3065 default:
3066 return -EINVAL;
3067 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003068
3069 if (old_auto == intel_dp->color_range_auto &&
3070 old_range == intel_dp->color_range)
3071 return 0;
3072
Chris Wilsone953fd72011-02-21 22:23:52 +00003073 goto done;
3074 }
3075
Yuly Novikov53b41832012-10-26 12:04:00 +03003076 if (is_edp(intel_dp) &&
3077 property == connector->dev->mode_config.scaling_mode_property) {
3078 if (val == DRM_MODE_SCALE_NONE) {
3079 DRM_DEBUG_KMS("no scaling not supported\n");
3080 return -EINVAL;
3081 }
3082
3083 if (intel_connector->panel.fitting_mode == val) {
3084 /* the eDP scaling property is not changed */
3085 return 0;
3086 }
3087 intel_connector->panel.fitting_mode = val;
3088
3089 goto done;
3090 }
3091
Chris Wilsonf6849602010-09-19 09:29:33 +01003092 return -EINVAL;
3093
3094done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003095 if (intel_encoder->base.crtc)
3096 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003097
3098 return 0;
3099}
3100
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003101static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003102intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003103{
Jani Nikula1d508702012-10-19 14:51:49 +03003104 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003105
Jani Nikula9cd300e2012-10-19 14:51:52 +03003106 if (!IS_ERR_OR_NULL(intel_connector->edid))
3107 kfree(intel_connector->edid);
3108
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003109 /* Can't call is_edp() since the encoder may have been destroyed
3110 * already. */
3111 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003112 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003113
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003114 drm_sysfs_connector_remove(connector);
3115 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003116 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003117}
3118
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003119void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003120{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003121 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3122 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003123 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003124
3125 i2c_del_adapter(&intel_dp->adapter);
3126 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003127 if (is_edp(intel_dp)) {
3128 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003129 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003130 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003131 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003132 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003133 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003134}
3135
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003136static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003137 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003138 .detect = intel_dp_detect,
3139 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003140 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003141 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003142};
3143
3144static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3145 .get_modes = intel_dp_get_modes,
3146 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003147 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003148};
3149
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003150static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003151 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003152};
3153
Chris Wilson995b6762010-08-20 13:23:26 +01003154static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003155intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003156{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003157 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003158
Jesse Barnes885a5012011-07-07 11:11:01 -07003159 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003160}
3161
Zhenyu Wange3421a12010-04-08 09:43:27 +08003162/* Return which DP Port should be selected for Transcoder DP control */
3163int
Akshay Joshi0206e352011-08-16 15:34:10 -04003164intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003165{
3166 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003167 struct intel_encoder *intel_encoder;
3168 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003169
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003170 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3171 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003172
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003173 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3174 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003175 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003176 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003177
Zhenyu Wange3421a12010-04-08 09:43:27 +08003178 return -1;
3179}
3180
Zhao Yakui36e83a12010-06-12 14:32:21 +08003181/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003182bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003183{
3184 struct drm_i915_private *dev_priv = dev->dev_private;
3185 struct child_device_config *p_child;
3186 int i;
3187
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003188 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003189 return false;
3190
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003191 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3192 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003193
3194 if (p_child->dvo_port == PORT_IDPD &&
3195 p_child->device_type == DEVICE_TYPE_eDP)
3196 return true;
3197 }
3198 return false;
3199}
3200
Chris Wilsonf6849602010-09-19 09:29:33 +01003201static void
3202intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3203{
Yuly Novikov53b41832012-10-26 12:04:00 +03003204 struct intel_connector *intel_connector = to_intel_connector(connector);
3205
Chris Wilson3f43c482011-05-12 22:17:24 +01003206 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003207 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003208 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003209
3210 if (is_edp(intel_dp)) {
3211 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003212 drm_object_attach_property(
3213 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003214 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003215 DRM_MODE_SCALE_ASPECT);
3216 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003217 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003218}
3219
Daniel Vetter67a54562012-10-20 20:57:45 +02003220static void
3221intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003222 struct intel_dp *intel_dp,
3223 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003224{
3225 struct drm_i915_private *dev_priv = dev->dev_private;
3226 struct edp_power_seq cur, vbt, spec, final;
3227 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003228 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003229
3230 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003231 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003232 pp_on_reg = PCH_PP_ON_DELAYS;
3233 pp_off_reg = PCH_PP_OFF_DELAYS;
3234 pp_div_reg = PCH_PP_DIVISOR;
3235 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003236 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3237
3238 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3239 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3240 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3241 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003242 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003243
3244 /* Workaround: Need to write PP_CONTROL with the unlock key as
3245 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003246 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003247 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003248
Jesse Barnes453c5422013-03-28 09:55:41 -07003249 pp_on = I915_READ(pp_on_reg);
3250 pp_off = I915_READ(pp_off_reg);
3251 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003252
3253 /* Pull timing values out of registers */
3254 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3255 PANEL_POWER_UP_DELAY_SHIFT;
3256
3257 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3258 PANEL_LIGHT_ON_DELAY_SHIFT;
3259
3260 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3261 PANEL_LIGHT_OFF_DELAY_SHIFT;
3262
3263 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3264 PANEL_POWER_DOWN_DELAY_SHIFT;
3265
3266 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3267 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3268
3269 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3270 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3271
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003272 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003273
3274 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3275 * our hw here, which are all in 100usec. */
3276 spec.t1_t3 = 210 * 10;
3277 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3278 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3279 spec.t10 = 500 * 10;
3280 /* This one is special and actually in units of 100ms, but zero
3281 * based in the hw (so we need to add 100 ms). But the sw vbt
3282 * table multiplies it with 1000 to make it in units of 100usec,
3283 * too. */
3284 spec.t11_t12 = (510 + 100) * 10;
3285
3286 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3287 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3288
3289 /* Use the max of the register settings and vbt. If both are
3290 * unset, fall back to the spec limits. */
3291#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3292 spec.field : \
3293 max(cur.field, vbt.field))
3294 assign_final(t1_t3);
3295 assign_final(t8);
3296 assign_final(t9);
3297 assign_final(t10);
3298 assign_final(t11_t12);
3299#undef assign_final
3300
3301#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3302 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3303 intel_dp->backlight_on_delay = get_delay(t8);
3304 intel_dp->backlight_off_delay = get_delay(t9);
3305 intel_dp->panel_power_down_delay = get_delay(t10);
3306 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3307#undef get_delay
3308
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003309 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3310 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3311 intel_dp->panel_power_cycle_delay);
3312
3313 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3314 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3315
3316 if (out)
3317 *out = final;
3318}
3319
3320static void
3321intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3322 struct intel_dp *intel_dp,
3323 struct edp_power_seq *seq)
3324{
3325 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003326 u32 pp_on, pp_off, pp_div, port_sel = 0;
3327 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3328 int pp_on_reg, pp_off_reg, pp_div_reg;
3329
3330 if (HAS_PCH_SPLIT(dev)) {
3331 pp_on_reg = PCH_PP_ON_DELAYS;
3332 pp_off_reg = PCH_PP_OFF_DELAYS;
3333 pp_div_reg = PCH_PP_DIVISOR;
3334 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003335 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3336
3337 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3338 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3339 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003340 }
3341
Daniel Vetter67a54562012-10-20 20:57:45 +02003342 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003343 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3344 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3345 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3346 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003347 /* Compute the divisor for the pp clock, simply match the Bspec
3348 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003349 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003350 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003351 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3352
3353 /* Haswell doesn't have any port selection bits for the panel
3354 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003355 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003356 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3357 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3358 else
3359 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003360 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3361 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003362 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003363 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003364 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003365 }
3366
Jesse Barnes453c5422013-03-28 09:55:41 -07003367 pp_on |= port_sel;
3368
3369 I915_WRITE(pp_on_reg, pp_on);
3370 I915_WRITE(pp_off_reg, pp_off);
3371 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003372
Daniel Vetter67a54562012-10-20 20:57:45 +02003373 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003374 I915_READ(pp_on_reg),
3375 I915_READ(pp_off_reg),
3376 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003377}
3378
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003379static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3380 struct intel_connector *intel_connector)
3381{
3382 struct drm_connector *connector = &intel_connector->base;
3383 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3384 struct drm_device *dev = intel_dig_port->base.base.dev;
3385 struct drm_i915_private *dev_priv = dev->dev_private;
3386 struct drm_display_mode *fixed_mode = NULL;
3387 struct edp_power_seq power_seq = { 0 };
3388 bool has_dpcd;
3389 struct drm_display_mode *scan;
3390 struct edid *edid;
3391
3392 if (!is_edp(intel_dp))
3393 return true;
3394
3395 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3396
3397 /* Cache DPCD and EDID for edp. */
3398 ironlake_edp_panel_vdd_on(intel_dp);
3399 has_dpcd = intel_dp_get_dpcd(intel_dp);
3400 ironlake_edp_panel_vdd_off(intel_dp, false);
3401
3402 if (has_dpcd) {
3403 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3404 dev_priv->no_aux_handshake =
3405 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3406 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3407 } else {
3408 /* if this fails, presume the device is a ghost */
3409 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003410 return false;
3411 }
3412
3413 /* We now know it's not a ghost, init power sequence regs. */
3414 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3415 &power_seq);
3416
3417 ironlake_edp_panel_vdd_on(intel_dp);
3418 edid = drm_get_edid(connector, &intel_dp->adapter);
3419 if (edid) {
3420 if (drm_add_edid_modes(connector, edid)) {
3421 drm_mode_connector_update_edid_property(connector,
3422 edid);
3423 drm_edid_to_eld(connector, edid);
3424 } else {
3425 kfree(edid);
3426 edid = ERR_PTR(-EINVAL);
3427 }
3428 } else {
3429 edid = ERR_PTR(-ENOENT);
3430 }
3431 intel_connector->edid = edid;
3432
3433 /* prefer fixed mode from EDID if available */
3434 list_for_each_entry(scan, &connector->probed_modes, head) {
3435 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3436 fixed_mode = drm_mode_duplicate(dev, scan);
3437 break;
3438 }
3439 }
3440
3441 /* fallback to VBT if available for eDP */
3442 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3443 fixed_mode = drm_mode_duplicate(dev,
3444 dev_priv->vbt.lfp_lvds_vbt_mode);
3445 if (fixed_mode)
3446 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3447 }
3448
3449 ironlake_edp_panel_vdd_off(intel_dp, false);
3450
3451 intel_panel_init(&intel_connector->panel, fixed_mode);
3452 intel_panel_setup_backlight(connector);
3453
3454 return true;
3455}
3456
Paulo Zanoni16c25532013-06-12 17:27:25 -03003457bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003458intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3459 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003460{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003461 struct drm_connector *connector = &intel_connector->base;
3462 struct intel_dp *intel_dp = &intel_dig_port->dp;
3463 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3464 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003465 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003466 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003467 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003468 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469
Daniel Vetter07679352012-09-06 22:15:42 +02003470 /* Preserve the current hw state. */
3471 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003472 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003473
Imre Deakf7d24902013-05-08 13:14:05 +03003474 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303475 /*
3476 * FIXME : We need to initialize built-in panels before external panels.
3477 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3478 */
Imre Deakf7d24902013-05-08 13:14:05 +03003479 switch (port) {
3480 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303481 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003482 break;
3483 case PORT_C:
3484 if (IS_VALLEYVIEW(dev))
3485 type = DRM_MODE_CONNECTOR_eDP;
3486 break;
3487 case PORT_D:
3488 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3489 type = DRM_MODE_CONNECTOR_eDP;
3490 break;
3491 default: /* silence GCC warning */
3492 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003493 }
3494
Imre Deakf7d24902013-05-08 13:14:05 +03003495 /*
3496 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3497 * for DP the encoder type can be set by the caller to
3498 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3499 */
3500 if (type == DRM_MODE_CONNECTOR_eDP)
3501 intel_encoder->type = INTEL_OUTPUT_EDP;
3502
Imre Deake7281ea2013-05-08 13:14:08 +03003503 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3504 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3505 port_name(port));
3506
Adam Jacksonb3295302010-07-16 14:46:28 -04003507 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003508 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3509
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003510 connector->interlace_allowed = true;
3511 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003512
Daniel Vetter66a92782012-07-12 20:08:18 +02003513 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3514 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003515
Chris Wilsondf0e9242010-09-09 16:20:55 +01003516 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003517 drm_sysfs_connector_add(connector);
3518
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003519 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003520 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3521 else
3522 intel_connector->get_hw_state = intel_connector_get_hw_state;
3523
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003524 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3525 if (HAS_DDI(dev)) {
3526 switch (intel_dig_port->port) {
3527 case PORT_A:
3528 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3529 break;
3530 case PORT_B:
3531 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3532 break;
3533 case PORT_C:
3534 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3535 break;
3536 case PORT_D:
3537 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3538 break;
3539 default:
3540 BUG();
3541 }
3542 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003543
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003544 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003545 switch (port) {
3546 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003547 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003548 name = "DPDDC-A";
3549 break;
3550 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003551 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003552 name = "DPDDC-B";
3553 break;
3554 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003555 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003556 name = "DPDDC-C";
3557 break;
3558 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003559 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003560 name = "DPDDC-D";
3561 break;
3562 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003563 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003564 }
3565
Paulo Zanonib2a14752013-06-12 17:27:28 -03003566 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3567 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3568 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003569
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003570 intel_dp->psr_setup_done = false;
3571
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003572 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003573 i2c_del_adapter(&intel_dp->adapter);
3574 if (is_edp(intel_dp)) {
3575 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3576 mutex_lock(&dev->mode_config.mutex);
3577 ironlake_panel_vdd_off_sync(intel_dp);
3578 mutex_unlock(&dev->mode_config.mutex);
3579 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003580 drm_sysfs_connector_remove(connector);
3581 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003582 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003583 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003584
Chris Wilsonf6849602010-09-19 09:29:33 +01003585 intel_dp_add_properties(intel_dp, connector);
3586
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003587 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3588 * 0xd. Failure to do so will result in spurious interrupts being
3589 * generated on the port when a cable is not attached.
3590 */
3591 if (IS_G4X(dev) && !IS_GM45(dev)) {
3592 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3593 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3594 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003595
3596 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003597}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003598
3599void
3600intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3601{
3602 struct intel_digital_port *intel_dig_port;
3603 struct intel_encoder *intel_encoder;
3604 struct drm_encoder *encoder;
3605 struct intel_connector *intel_connector;
3606
3607 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3608 if (!intel_dig_port)
3609 return;
3610
3611 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3612 if (!intel_connector) {
3613 kfree(intel_dig_port);
3614 return;
3615 }
3616
3617 intel_encoder = &intel_dig_port->base;
3618 encoder = &intel_encoder->base;
3619
3620 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3621 DRM_MODE_ENCODER_TMDS);
3622
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003623 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003624 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003625 intel_encoder->disable = intel_disable_dp;
3626 intel_encoder->post_disable = intel_post_disable_dp;
3627 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003628 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003629 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003630 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003631 intel_encoder->pre_enable = vlv_pre_enable_dp;
3632 intel_encoder->enable = vlv_enable_dp;
3633 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003634 intel_encoder->pre_enable = g4x_pre_enable_dp;
3635 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003636 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003637
Paulo Zanoni174edf12012-10-26 19:05:50 -02003638 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003639 intel_dig_port->dp.output_reg = output_reg;
3640
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003641 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003642 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3643 intel_encoder->cloneable = false;
3644 intel_encoder->hot_plug = intel_dp_hot_plug;
3645
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003646 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3647 drm_encoder_cleanup(encoder);
3648 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003649 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003650 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003651}