blob: 65886caaf75639d2c2b233d5b4b39855036d4afb [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher2c679122013-04-09 13:32:18 -040031/* SMC IND registers */
32#define GENERAL_PWRMGT 0xC0200000
33# define GPU_COUNTER_CLK (1 << 15)
34
Alex Deucher286d9cc2013-06-21 15:50:47 -040035#define CG_MULT_THERMAL_STATUS 0xC0300014
36#define ASIC_MAX_TEMP(x) ((x) << 0)
37#define ASIC_MAX_TEMP_MASK 0x000001ff
38#define ASIC_MAX_TEMP_SHIFT 0
39#define CTF_TEMP(x) ((x) << 9)
40#define CTF_TEMP_MASK 0x0003fe00
41#define CTF_TEMP_SHIFT 9
42
Alex Deucher7235711a42013-04-04 13:58:09 -040043#define MPLL_BYPASSCLK_SEL 0xC050019C
44# define MPLL_CLKOUT_SEL(x) ((x) << 8)
45# define MPLL_CLKOUT_SEL_MASK 0xFF00
Alex Deucher2c679122013-04-09 13:32:18 -040046#define CG_CLKPIN_CNTL 0xC05001A0
47# define XTALIN_DIVIDE (1 << 1)
Alex Deucher7235711a42013-04-04 13:58:09 -040048# define BCLK_AS_XCLK (1 << 2)
49#define CG_CLKPIN_CNTL_2 0xC05001A4
50# define FORCE_BIF_REFCLK_EN (1 << 3)
51# define MUX_TCLK_TO_XCLK (1 << 8)
52#define THM_CLK_CNTL 0xC05001A8
53# define CMON_CLK_SEL(x) ((x) << 0)
54# define CMON_CLK_SEL_MASK 0xFF
55# define TMON_CLK_SEL(x) ((x) << 8)
56# define TMON_CLK_SEL_MASK 0xFF00
57#define MISC_CLK_CTRL 0xC05001AC
58# define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
59# define DEEP_SLEEP_CLK_SEL_MASK 0xFF
60# define ZCLK_SEL(x) ((x) << 8)
61# define ZCLK_SEL_MASK 0xFF00
Alex Deucher2c679122013-04-09 13:32:18 -040062
Alex Deucher8a7cd272013-08-06 11:29:39 -040063/* PCIE registers idx/data 0x38/0x3c */
Alex Deucher7235711a42013-04-04 13:58:09 -040064#define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */
65# define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
66# define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
67# define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
68# define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
69# define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
70# define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
71# define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
72# define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
73# define PLL_RAMP_UP_TIME_0_SHIFT 24
74#define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */
75# define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
76# define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
77# define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
78# define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
79# define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
80# define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
81# define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
82# define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
83# define PLL_RAMP_UP_TIME_1_SHIFT 24
84
85#define PCIE_CNTL2 0x1001001c /* PCIE */
86# define SLV_MEM_LS_EN (1 << 16)
87# define MST_MEM_LS_EN (1 << 18)
88# define REPLAY_MEM_LS_EN (1 << 19)
89
Alex Deucher8a7cd272013-08-06 11:29:39 -040090#define PCIE_LC_STATUS1 0x1400028 /* PCIE */
91# define LC_REVERSE_RCVR (1 << 0)
92# define LC_REVERSE_XMIT (1 << 1)
93# define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
94# define LC_OPERATING_LINK_WIDTH_SHIFT 2
95# define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
96# define LC_DETECTED_LINK_WIDTH_SHIFT 5
97
Alex Deucher7235711a42013-04-04 13:58:09 -040098#define PCIE_P_CNTL 0x1400040 /* PCIE */
99# define P_IGNORE_EDB_ERR (1 << 6)
100
101#define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */
102#define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */
103
104#define PCIE_LC_CNTL 0x100100A0 /* PCIE */
105# define LC_L0S_INACTIVITY(x) ((x) << 8)
106# define LC_L0S_INACTIVITY_MASK (0xf << 8)
107# define LC_L0S_INACTIVITY_SHIFT 8
108# define LC_L1_INACTIVITY(x) ((x) << 12)
109# define LC_L1_INACTIVITY_MASK (0xf << 12)
110# define LC_L1_INACTIVITY_SHIFT 12
111# define LC_PMI_TO_L1_DIS (1 << 16)
112# define LC_ASPM_TO_L1_DIS (1 << 24)
113
Alex Deucher8a7cd272013-08-06 11:29:39 -0400114#define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
115# define LC_LINK_WIDTH_SHIFT 0
116# define LC_LINK_WIDTH_MASK 0x7
117# define LC_LINK_WIDTH_X0 0
118# define LC_LINK_WIDTH_X1 1
119# define LC_LINK_WIDTH_X2 2
120# define LC_LINK_WIDTH_X4 3
121# define LC_LINK_WIDTH_X8 4
122# define LC_LINK_WIDTH_X16 6
123# define LC_LINK_WIDTH_RD_SHIFT 4
124# define LC_LINK_WIDTH_RD_MASK 0x70
125# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
126# define LC_RECONFIG_NOW (1 << 8)
127# define LC_RENEGOTIATION_SUPPORT (1 << 9)
128# define LC_RENEGOTIATE_EN (1 << 10)
129# define LC_SHORT_RECONFIG_EN (1 << 11)
130# define LC_UPCONFIGURE_SUPPORT (1 << 12)
131# define LC_UPCONFIGURE_DIS (1 << 13)
132# define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
133# define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
134# define LC_DYN_LANES_PWR_STATE_SHIFT 21
Alex Deucher7235711a42013-04-04 13:58:09 -0400135#define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */
136# define LC_XMIT_N_FTS(x) ((x) << 0)
137# define LC_XMIT_N_FTS_MASK (0xff << 0)
138# define LC_XMIT_N_FTS_SHIFT 0
139# define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
140# define LC_N_FTS_MASK (0xff << 24)
Alex Deucher8a7cd272013-08-06 11:29:39 -0400141#define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
142# define LC_GEN2_EN_STRAP (1 << 0)
143# define LC_GEN3_EN_STRAP (1 << 1)
144# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
145# define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
146# define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
147# define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
148# define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
149# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
150# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
151# define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
152# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
153# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
154# define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
155# define LC_CURRENT_DATA_RATE_SHIFT 13
156# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
157# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
158# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
159# define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
160# define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
161
Alex Deucher7235711a42013-04-04 13:58:09 -0400162#define PCIE_LC_CNTL2 0x100100B1 /* PCIE */
163# define LC_ALLOW_PDWN_IN_L1 (1 << 17)
164# define LC_ALLOW_PDWN_IN_L23 (1 << 18)
165
166#define PCIE_LC_CNTL3 0x100100B5 /* PCIE */
167# define LC_GO_TO_RECOVERY (1 << 30)
Alex Deucher8a7cd272013-08-06 11:29:39 -0400168#define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
169# define LC_REDO_EQ (1 << 5)
170# define LC_SET_QUIESCE (1 << 13)
171
172/* direct registers */
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400173#define PCIE_INDEX 0x38
174#define PCIE_DATA 0x3C
175
Alex Deucher1c491652013-04-09 12:45:26 -0400176#define VGA_HDP_CONTROL 0x328
177#define VGA_MEMORY_DISABLE (1 << 4)
178
Alex Deucher8cc1a532013-04-09 12:41:24 -0400179#define DMIF_ADDR_CALC 0xC00
180
Alex Deucher1c491652013-04-09 12:45:26 -0400181#define SRBM_GFX_CNTL 0xE44
182#define PIPEID(x) ((x) << 0)
183#define MEID(x) ((x) << 2)
184#define VMID(x) ((x) << 4)
185#define QUEUEID(x) ((x) << 8)
186
Alex Deucher6f2043c2013-04-09 12:43:41 -0400187#define SRBM_STATUS2 0xE4C
Alex Deuchercc066712013-04-09 12:59:51 -0400188#define SDMA_BUSY (1 << 5)
189#define SDMA1_BUSY (1 << 6)
Alex Deucher6f2043c2013-04-09 12:43:41 -0400190#define SRBM_STATUS 0xE50
Alex Deuchercc066712013-04-09 12:59:51 -0400191#define UVD_RQ_PENDING (1 << 1)
192#define GRBM_RQ_PENDING (1 << 5)
193#define VMC_BUSY (1 << 8)
194#define MCB_BUSY (1 << 9)
195#define MCB_NON_DISPLAY_BUSY (1 << 10)
196#define MCC_BUSY (1 << 11)
197#define MCD_BUSY (1 << 12)
198#define SEM_BUSY (1 << 14)
199#define IH_BUSY (1 << 17)
200#define UVD_BUSY (1 << 19)
Alex Deucher6f2043c2013-04-09 12:43:41 -0400201
Alex Deucher21a93e12013-04-09 12:47:11 -0400202#define SRBM_SOFT_RESET 0xE60
203#define SOFT_RESET_BIF (1 << 1)
204#define SOFT_RESET_R0PLL (1 << 4)
205#define SOFT_RESET_DC (1 << 5)
206#define SOFT_RESET_SDMA1 (1 << 6)
207#define SOFT_RESET_GRBM (1 << 8)
208#define SOFT_RESET_HDP (1 << 9)
209#define SOFT_RESET_IH (1 << 10)
210#define SOFT_RESET_MC (1 << 11)
211#define SOFT_RESET_ROM (1 << 14)
212#define SOFT_RESET_SEM (1 << 15)
213#define SOFT_RESET_VMC (1 << 17)
214#define SOFT_RESET_SDMA (1 << 20)
215#define SOFT_RESET_TST (1 << 21)
216#define SOFT_RESET_REGBB (1 << 22)
217#define SOFT_RESET_ORB (1 << 23)
218#define SOFT_RESET_VCE (1 << 24)
219
Alex Deucher1c491652013-04-09 12:45:26 -0400220#define VM_L2_CNTL 0x1400
221#define ENABLE_L2_CACHE (1 << 0)
222#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
223#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
224#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
225#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
226#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
227#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
228#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
229#define VM_L2_CNTL2 0x1404
230#define INVALIDATE_ALL_L1_TLBS (1 << 0)
231#define INVALIDATE_L2_CACHE (1 << 1)
232#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
233#define INVALIDATE_PTE_AND_PDE_CACHES 0
234#define INVALIDATE_ONLY_PTE_CACHES 1
235#define INVALIDATE_ONLY_PDE_CACHES 2
236#define VM_L2_CNTL3 0x1408
237#define BANK_SELECT(x) ((x) << 0)
238#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
239#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
240#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
241#define VM_L2_STATUS 0x140C
242#define L2_BUSY (1 << 0)
243#define VM_CONTEXT0_CNTL 0x1410
244#define ENABLE_CONTEXT (1 << 0)
245#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -0400246#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -0400247#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -0400248#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
249#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
250#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
251#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
252#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
253#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
254#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
255#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
256#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
257#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -0400258#define VM_CONTEXT1_CNTL 0x1414
259#define VM_CONTEXT0_CNTL2 0x1430
260#define VM_CONTEXT1_CNTL2 0x1434
261#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
262#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
263#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
264#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
265#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
266#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
267#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
268#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
269
270#define VM_INVALIDATE_REQUEST 0x1478
271#define VM_INVALIDATE_RESPONSE 0x147c
272
Alex Deucher9d97c992012-09-06 14:24:48 -0400273#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
Alex Deucher3ec7d112013-06-14 10:42:22 -0400274#define PROTECTIONS_MASK (0xf << 0)
275#define PROTECTIONS_SHIFT 0
276 /* bit 0: range
277 * bit 1: pde0
278 * bit 2: valid
279 * bit 3: read
280 * bit 4: write
281 */
282#define MEMORY_CLIENT_ID_MASK (0xff << 12)
283#define MEMORY_CLIENT_ID_SHIFT 12
284#define MEMORY_CLIENT_RW_MASK (1 << 24)
285#define MEMORY_CLIENT_RW_SHIFT 24
286#define FAULT_VMID_MASK (0xf << 25)
287#define FAULT_VMID_SHIFT 25
288
289#define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
Alex Deucher9d97c992012-09-06 14:24:48 -0400290
291#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
292
Alex Deucher1c491652013-04-09 12:45:26 -0400293#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
294#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
295
296#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
297#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
298#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
299#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
300#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
301#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
302#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
303#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
304#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
305#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
306
307#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
308#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
309
Alex Deucher22c775c2013-07-23 09:41:05 -0400310#define VM_L2_CG 0x15c0
311#define MC_CG_ENABLE (1 << 18)
312#define MC_LS_ENABLE (1 << 19)
313
Alex Deucher8cc1a532013-04-09 12:41:24 -0400314#define MC_SHARED_CHMAP 0x2004
315#define NOOFCHAN_SHIFT 12
316#define NOOFCHAN_MASK 0x0000f000
317#define MC_SHARED_CHREMAP 0x2008
318
Alex Deucher1c491652013-04-09 12:45:26 -0400319#define CHUB_CONTROL 0x1864
320#define BYPASS_VM (1 << 0)
321
322#define MC_VM_FB_LOCATION 0x2024
323#define MC_VM_AGP_TOP 0x2028
324#define MC_VM_AGP_BOT 0x202C
325#define MC_VM_AGP_BASE 0x2030
326#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
327#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
328#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
329
330#define MC_VM_MX_L1_TLB_CNTL 0x2064
331#define ENABLE_L1_TLB (1 << 0)
332#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
333#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
334#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
335#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
336#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
337#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
338#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
339#define MC_VM_FB_OFFSET 0x2068
340
Alex Deucherbc8273f2012-06-29 19:44:04 -0400341#define MC_SHARED_BLACKOUT_CNTL 0x20ac
342
Alex Deucher22c775c2013-07-23 09:41:05 -0400343#define MC_HUB_MISC_HUB_CG 0x20b8
344#define MC_HUB_MISC_VM_CG 0x20bc
345
346#define MC_HUB_MISC_SIP_CG 0x20c0
347
348#define MC_XPB_CLK_GAT 0x2478
349
350#define MC_CITF_MISC_RD_CG 0x2648
351#define MC_CITF_MISC_WR_CG 0x264c
352#define MC_CITF_MISC_VM_CG 0x2650
353
Alex Deucher8cc1a532013-04-09 12:41:24 -0400354#define MC_ARB_RAMCFG 0x2760
355#define NOOFBANK_SHIFT 0
356#define NOOFBANK_MASK 0x00000003
357#define NOOFRANK_SHIFT 2
358#define NOOFRANK_MASK 0x00000004
359#define NOOFROWS_SHIFT 3
360#define NOOFROWS_MASK 0x00000038
361#define NOOFCOLS_SHIFT 6
362#define NOOFCOLS_MASK 0x000000C0
363#define CHANSIZE_SHIFT 8
364#define CHANSIZE_MASK 0x00000100
365#define NOOFGROUPS_SHIFT 12
366#define NOOFGROUPS_MASK 0x00001000
367
Alex Deucherbc8273f2012-06-29 19:44:04 -0400368#define MC_SEQ_SUP_CNTL 0x28c8
369#define RUN_MASK (1 << 0)
370#define MC_SEQ_SUP_PGM 0x28cc
371
372#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
373#define TRAIN_DONE_D0 (1 << 30)
374#define TRAIN_DONE_D1 (1 << 31)
375
376#define MC_IO_PAD_CNTL_D0 0x29d0
377#define MEM_FALL_OUT_CMD (1 << 8)
378
379#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
380#define MC_SEQ_IO_DEBUG_DATA 0x2a48
381
Alex Deucher8cc1a532013-04-09 12:41:24 -0400382#define HDP_HOST_PATH_CNTL 0x2C00
Alex Deucher22c775c2013-07-23 09:41:05 -0400383#define CLOCK_GATING_DIS (1 << 23)
Alex Deucher8cc1a532013-04-09 12:41:24 -0400384#define HDP_NONSURFACE_BASE 0x2C04
385#define HDP_NONSURFACE_INFO 0x2C08
386#define HDP_NONSURFACE_SIZE 0x2C0C
387
388#define HDP_ADDR_CONFIG 0x2F48
389#define HDP_MISC_CNTL 0x2F4C
390#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
Alex Deucher22c775c2013-07-23 09:41:05 -0400391#define HDP_MEM_POWER_LS 0x2F50
392#define HDP_LS_ENABLE (1 << 0)
393
394#define ATC_MISC_CG 0x3350
Alex Deucher8cc1a532013-04-09 12:41:24 -0400395
Alex Deuchera59781b2012-11-09 10:45:57 -0500396#define IH_RB_CNTL 0x3e00
397# define IH_RB_ENABLE (1 << 0)
398# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
399# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
400# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
401# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
402# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
403# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
404#define IH_RB_BASE 0x3e04
405#define IH_RB_RPTR 0x3e08
406#define IH_RB_WPTR 0x3e0c
407# define RB_OVERFLOW (1 << 0)
408# define WPTR_OFFSET_MASK 0x3fffc
409#define IH_RB_WPTR_ADDR_HI 0x3e10
410#define IH_RB_WPTR_ADDR_LO 0x3e14
411#define IH_CNTL 0x3e18
412# define ENABLE_INTR (1 << 0)
413# define IH_MC_SWAP(x) ((x) << 1)
414# define IH_MC_SWAP_NONE 0
415# define IH_MC_SWAP_16BIT 1
416# define IH_MC_SWAP_32BIT 2
417# define IH_MC_SWAP_64BIT 3
418# define RPTR_REARM (1 << 4)
419# define MC_WRREQ_CREDIT(x) ((x) << 15)
420# define MC_WR_CLEAN_CNT(x) ((x) << 20)
421# define MC_VMID(x) ((x) << 25)
422
Alex Deucher1c491652013-04-09 12:45:26 -0400423#define CONFIG_MEMSIZE 0x5428
424
Alex Deuchera59781b2012-11-09 10:45:57 -0500425#define INTERRUPT_CNTL 0x5468
426# define IH_DUMMY_RD_OVERRIDE (1 << 0)
427# define IH_DUMMY_RD_EN (1 << 1)
428# define IH_REQ_NONSNOOP_EN (1 << 3)
429# define GEN_IH_INT_EN (1 << 8)
430#define INTERRUPT_CNTL2 0x546c
431
Alex Deucher1c491652013-04-09 12:45:26 -0400432#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
433
Alex Deucher8cc1a532013-04-09 12:41:24 -0400434#define BIF_FB_EN 0x5490
435#define FB_READ_EN (1 << 0)
436#define FB_WRITE_EN (1 << 1)
437
Alex Deucher1c491652013-04-09 12:45:26 -0400438#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
439
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400440#define GPU_HDP_FLUSH_REQ 0x54DC
441#define GPU_HDP_FLUSH_DONE 0x54E0
442#define CP0 (1 << 0)
443#define CP1 (1 << 1)
444#define CP2 (1 << 2)
445#define CP3 (1 << 3)
446#define CP4 (1 << 4)
447#define CP5 (1 << 5)
448#define CP6 (1 << 6)
449#define CP7 (1 << 7)
450#define CP8 (1 << 8)
451#define CP9 (1 << 9)
452#define SDMA0 (1 << 10)
453#define SDMA1 (1 << 11)
454
Alex Deuchercd84a272012-07-20 17:13:13 -0400455/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
456#define LB_MEMORY_CTRL 0x6b04
457#define LB_MEMORY_SIZE(x) ((x) << 0)
458#define LB_MEMORY_CONFIG(x) ((x) << 20)
459
460#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
461# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
462#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
463# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
464# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
465
Alex Deuchera59781b2012-11-09 10:45:57 -0500466/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
467#define LB_VLINE_STATUS 0x6b24
468# define VLINE_OCCURRED (1 << 0)
469# define VLINE_ACK (1 << 4)
470# define VLINE_STAT (1 << 12)
471# define VLINE_INTERRUPT (1 << 16)
472# define VLINE_INTERRUPT_TYPE (1 << 17)
473/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
474#define LB_VBLANK_STATUS 0x6b2c
475# define VBLANK_OCCURRED (1 << 0)
476# define VBLANK_ACK (1 << 4)
477# define VBLANK_STAT (1 << 12)
478# define VBLANK_INTERRUPT (1 << 16)
479# define VBLANK_INTERRUPT_TYPE (1 << 17)
480
481/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
482#define LB_INTERRUPT_MASK 0x6b20
483# define VBLANK_INTERRUPT_MASK (1 << 0)
484# define VLINE_INTERRUPT_MASK (1 << 4)
485# define VLINE2_INTERRUPT_MASK (1 << 8)
486
487#define DISP_INTERRUPT_STATUS 0x60f4
488# define LB_D1_VLINE_INTERRUPT (1 << 2)
489# define LB_D1_VBLANK_INTERRUPT (1 << 3)
490# define DC_HPD1_INTERRUPT (1 << 17)
491# define DC_HPD1_RX_INTERRUPT (1 << 18)
492# define DACA_AUTODETECT_INTERRUPT (1 << 22)
493# define DACB_AUTODETECT_INTERRUPT (1 << 23)
494# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
495# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
496#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
497# define LB_D2_VLINE_INTERRUPT (1 << 2)
498# define LB_D2_VBLANK_INTERRUPT (1 << 3)
499# define DC_HPD2_INTERRUPT (1 << 17)
500# define DC_HPD2_RX_INTERRUPT (1 << 18)
501# define DISP_TIMER_INTERRUPT (1 << 24)
502#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
503# define LB_D3_VLINE_INTERRUPT (1 << 2)
504# define LB_D3_VBLANK_INTERRUPT (1 << 3)
505# define DC_HPD3_INTERRUPT (1 << 17)
506# define DC_HPD3_RX_INTERRUPT (1 << 18)
507#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
508# define LB_D4_VLINE_INTERRUPT (1 << 2)
509# define LB_D4_VBLANK_INTERRUPT (1 << 3)
510# define DC_HPD4_INTERRUPT (1 << 17)
511# define DC_HPD4_RX_INTERRUPT (1 << 18)
512#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
513# define LB_D5_VLINE_INTERRUPT (1 << 2)
514# define LB_D5_VBLANK_INTERRUPT (1 << 3)
515# define DC_HPD5_INTERRUPT (1 << 17)
516# define DC_HPD5_RX_INTERRUPT (1 << 18)
517#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
518# define LB_D6_VLINE_INTERRUPT (1 << 2)
519# define LB_D6_VBLANK_INTERRUPT (1 << 3)
520# define DC_HPD6_INTERRUPT (1 << 17)
521# define DC_HPD6_RX_INTERRUPT (1 << 18)
522#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
523
524#define DAC_AUTODETECT_INT_CONTROL 0x67c8
525
526#define DC_HPD1_INT_STATUS 0x601c
527#define DC_HPD2_INT_STATUS 0x6028
528#define DC_HPD3_INT_STATUS 0x6034
529#define DC_HPD4_INT_STATUS 0x6040
530#define DC_HPD5_INT_STATUS 0x604c
531#define DC_HPD6_INT_STATUS 0x6058
532# define DC_HPDx_INT_STATUS (1 << 0)
533# define DC_HPDx_SENSE (1 << 1)
534# define DC_HPDx_SENSE_DELAYED (1 << 4)
535# define DC_HPDx_RX_INT_STATUS (1 << 8)
536
537#define DC_HPD1_INT_CONTROL 0x6020
538#define DC_HPD2_INT_CONTROL 0x602c
539#define DC_HPD3_INT_CONTROL 0x6038
540#define DC_HPD4_INT_CONTROL 0x6044
541#define DC_HPD5_INT_CONTROL 0x6050
542#define DC_HPD6_INT_CONTROL 0x605c
543# define DC_HPDx_INT_ACK (1 << 0)
544# define DC_HPDx_INT_POLARITY (1 << 8)
545# define DC_HPDx_INT_EN (1 << 16)
546# define DC_HPDx_RX_INT_ACK (1 << 20)
547# define DC_HPDx_RX_INT_EN (1 << 24)
548
549#define DC_HPD1_CONTROL 0x6024
550#define DC_HPD2_CONTROL 0x6030
551#define DC_HPD3_CONTROL 0x603c
552#define DC_HPD4_CONTROL 0x6048
553#define DC_HPD5_CONTROL 0x6054
554#define DC_HPD6_CONTROL 0x6060
555# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
556# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
557# define DC_HPDx_EN (1 << 28)
558
Alex Deucher8cc1a532013-04-09 12:41:24 -0400559#define GRBM_CNTL 0x8000
560#define GRBM_READ_TIMEOUT(x) ((x) << 0)
561
Alex Deucher6f2043c2013-04-09 12:43:41 -0400562#define GRBM_STATUS2 0x8008
563#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
564#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
565#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
566#define ME1PIPE0_RQ_PENDING (1 << 6)
567#define ME1PIPE1_RQ_PENDING (1 << 7)
568#define ME1PIPE2_RQ_PENDING (1 << 8)
569#define ME1PIPE3_RQ_PENDING (1 << 9)
570#define ME2PIPE0_RQ_PENDING (1 << 10)
571#define ME2PIPE1_RQ_PENDING (1 << 11)
572#define ME2PIPE2_RQ_PENDING (1 << 12)
573#define ME2PIPE3_RQ_PENDING (1 << 13)
574#define RLC_RQ_PENDING (1 << 14)
575#define RLC_BUSY (1 << 24)
576#define TC_BUSY (1 << 25)
577#define CPF_BUSY (1 << 28)
578#define CPC_BUSY (1 << 29)
579#define CPG_BUSY (1 << 30)
580
581#define GRBM_STATUS 0x8010
582#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
583#define SRBM_RQ_PENDING (1 << 5)
584#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
585#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
586#define GDS_DMA_RQ_PENDING (1 << 9)
587#define DB_CLEAN (1 << 12)
588#define CB_CLEAN (1 << 13)
589#define TA_BUSY (1 << 14)
590#define GDS_BUSY (1 << 15)
591#define WD_BUSY_NO_DMA (1 << 16)
592#define VGT_BUSY (1 << 17)
593#define IA_BUSY_NO_DMA (1 << 18)
594#define IA_BUSY (1 << 19)
595#define SX_BUSY (1 << 20)
596#define WD_BUSY (1 << 21)
597#define SPI_BUSY (1 << 22)
598#define BCI_BUSY (1 << 23)
599#define SC_BUSY (1 << 24)
600#define PA_BUSY (1 << 25)
601#define DB_BUSY (1 << 26)
602#define CP_COHERENCY_BUSY (1 << 28)
603#define CP_BUSY (1 << 29)
604#define CB_BUSY (1 << 30)
605#define GUI_ACTIVE (1 << 31)
606#define GRBM_STATUS_SE0 0x8014
607#define GRBM_STATUS_SE1 0x8018
608#define GRBM_STATUS_SE2 0x8038
609#define GRBM_STATUS_SE3 0x803C
610#define SE_DB_CLEAN (1 << 1)
611#define SE_CB_CLEAN (1 << 2)
612#define SE_BCI_BUSY (1 << 22)
613#define SE_VGT_BUSY (1 << 23)
614#define SE_PA_BUSY (1 << 24)
615#define SE_TA_BUSY (1 << 25)
616#define SE_SX_BUSY (1 << 26)
617#define SE_SPI_BUSY (1 << 27)
618#define SE_SC_BUSY (1 << 29)
619#define SE_DB_BUSY (1 << 30)
620#define SE_CB_BUSY (1 << 31)
621
622#define GRBM_SOFT_RESET 0x8020
623#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
624#define SOFT_RESET_RLC (1 << 2) /* RLC */
625#define SOFT_RESET_GFX (1 << 16) /* GFX */
626#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
627#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
628#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
629
Alex Deuchera59781b2012-11-09 10:45:57 -0500630#define GRBM_INT_CNTL 0x8060
631# define RDERR_INT_ENABLE (1 << 0)
632# define GUI_IDLE_INT_ENABLE (1 << 19)
633
Alex Deucher963e81f2013-06-26 17:37:11 -0400634#define CP_CPC_STATUS 0x8210
635#define CP_CPC_BUSY_STAT 0x8214
636#define CP_CPC_STALLED_STAT1 0x8218
637#define CP_CPF_STATUS 0x821c
638#define CP_CPF_BUSY_STAT 0x8220
639#define CP_CPF_STALLED_STAT1 0x8224
640
Alex Deucher6f2043c2013-04-09 12:43:41 -0400641#define CP_MEC_CNTL 0x8234
642#define MEC_ME2_HALT (1 << 28)
643#define MEC_ME1_HALT (1 << 30)
644
Alex Deucher841cf442012-12-18 21:47:44 -0500645#define CP_MEC_CNTL 0x8234
646#define MEC_ME2_HALT (1 << 28)
647#define MEC_ME1_HALT (1 << 30)
648
Alex Deucher963e81f2013-06-26 17:37:11 -0400649#define CP_STALLED_STAT3 0x8670
650#define CP_STALLED_STAT1 0x8674
651#define CP_STALLED_STAT2 0x8678
652
653#define CP_STAT 0x8680
654
Alex Deucher6f2043c2013-04-09 12:43:41 -0400655#define CP_ME_CNTL 0x86D8
656#define CP_CE_HALT (1 << 24)
657#define CP_PFP_HALT (1 << 26)
658#define CP_ME_HALT (1 << 28)
659
Alex Deucher841cf442012-12-18 21:47:44 -0500660#define CP_RB0_RPTR 0x8700
661#define CP_RB_WPTR_DELAY 0x8704
Alex Deucher22c775c2013-07-23 09:41:05 -0400662#define CP_RB_WPTR_POLL_CNTL 0x8708
663#define IDLE_POLL_COUNT(x) ((x) << 16)
664#define IDLE_POLL_COUNT_MASK (0xffff << 16)
Alex Deucher841cf442012-12-18 21:47:44 -0500665
Alex Deucher8cc1a532013-04-09 12:41:24 -0400666#define CP_MEQ_THRESHOLDS 0x8764
667#define MEQ1_START(x) ((x) << 0)
668#define MEQ2_START(x) ((x) << 8)
669
670#define VGT_VTX_VECT_EJECT_REG 0x88B0
671
672#define VGT_CACHE_INVALIDATION 0x88C4
673#define CACHE_INVALIDATION(x) ((x) << 0)
674#define VC_ONLY 0
675#define TC_ONLY 1
676#define VC_AND_TC 2
677#define AUTO_INVLD_EN(x) ((x) << 6)
678#define NO_AUTO 0
679#define ES_AUTO 1
680#define GS_AUTO 2
681#define ES_AND_GS_AUTO 3
682
683#define VGT_GS_VERTEX_REUSE 0x88D4
684
685#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
686#define INACTIVE_CUS_MASK 0xFFFF0000
687#define INACTIVE_CUS_SHIFT 16
688#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
689
690#define PA_CL_ENHANCE 0x8A14
691#define CLIP_VTX_REORDER_ENA (1 << 0)
692#define NUM_CLIP_SEQ(x) ((x) << 1)
693
694#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
695#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
696#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
697
698#define PA_SC_FIFO_SIZE 0x8BCC
699#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
700#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
701#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
702#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
703
704#define PA_SC_ENHANCE 0x8BF0
705#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
706#define DISABLE_PA_SC_GUIDANCE (1 << 13)
707
708#define SQ_CONFIG 0x8C00
709
Alex Deucher1c491652013-04-09 12:45:26 -0400710#define SH_MEM_BASES 0x8C28
711/* if PTR32, these are the bases for scratch and lds */
712#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
713#define SHARED_BASE(x) ((x) << 16) /* LDS */
714#define SH_MEM_APE1_BASE 0x8C2C
715/* if PTR32, this is the base location of GPUVM */
716#define SH_MEM_APE1_LIMIT 0x8C30
717/* if PTR32, this is the upper limit of GPUVM */
718#define SH_MEM_CONFIG 0x8C34
719#define PTR32 (1 << 0)
720#define ALIGNMENT_MODE(x) ((x) << 2)
721#define SH_MEM_ALIGNMENT_MODE_DWORD 0
722#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
723#define SH_MEM_ALIGNMENT_MODE_STRICT 2
724#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
725#define DEFAULT_MTYPE(x) ((x) << 4)
726#define APE1_MTYPE(x) ((x) << 7)
727
Alex Deucher8cc1a532013-04-09 12:41:24 -0400728#define SX_DEBUG_1 0x9060
729
730#define SPI_CONFIG_CNTL 0x9100
731
732#define SPI_CONFIG_CNTL_1 0x913C
733#define VTX_DONE_DELAY(x) ((x) << 0)
734#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
735
736#define TA_CNTL_AUX 0x9508
737
738#define DB_DEBUG 0x9830
739#define DB_DEBUG2 0x9834
740#define DB_DEBUG3 0x9838
741
742#define CC_RB_BACKEND_DISABLE 0x98F4
743#define BACKEND_DISABLE(x) ((x) << 16)
744#define GB_ADDR_CONFIG 0x98F8
745#define NUM_PIPES(x) ((x) << 0)
746#define NUM_PIPES_MASK 0x00000007
747#define NUM_PIPES_SHIFT 0
748#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
749#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
750#define PIPE_INTERLEAVE_SIZE_SHIFT 4
751#define NUM_SHADER_ENGINES(x) ((x) << 12)
752#define NUM_SHADER_ENGINES_MASK 0x00003000
753#define NUM_SHADER_ENGINES_SHIFT 12
754#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
755#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
756#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
757#define ROW_SIZE(x) ((x) << 28)
758#define ROW_SIZE_MASK 0x30000000
759#define ROW_SIZE_SHIFT 28
760
761#define GB_TILE_MODE0 0x9910
762# define ARRAY_MODE(x) ((x) << 2)
763# define ARRAY_LINEAR_GENERAL 0
764# define ARRAY_LINEAR_ALIGNED 1
765# define ARRAY_1D_TILED_THIN1 2
766# define ARRAY_2D_TILED_THIN1 4
767# define ARRAY_PRT_TILED_THIN1 5
768# define ARRAY_PRT_2D_TILED_THIN1 6
769# define PIPE_CONFIG(x) ((x) << 6)
770# define ADDR_SURF_P2 0
771# define ADDR_SURF_P4_8x16 4
772# define ADDR_SURF_P4_16x16 5
773# define ADDR_SURF_P4_16x32 6
774# define ADDR_SURF_P4_32x32 7
775# define ADDR_SURF_P8_16x16_8x16 8
776# define ADDR_SURF_P8_16x32_8x16 9
777# define ADDR_SURF_P8_32x32_8x16 10
778# define ADDR_SURF_P8_16x32_16x16 11
779# define ADDR_SURF_P8_32x32_16x16 12
780# define ADDR_SURF_P8_32x32_16x32 13
781# define ADDR_SURF_P8_32x64_32x32 14
782# define TILE_SPLIT(x) ((x) << 11)
783# define ADDR_SURF_TILE_SPLIT_64B 0
784# define ADDR_SURF_TILE_SPLIT_128B 1
785# define ADDR_SURF_TILE_SPLIT_256B 2
786# define ADDR_SURF_TILE_SPLIT_512B 3
787# define ADDR_SURF_TILE_SPLIT_1KB 4
788# define ADDR_SURF_TILE_SPLIT_2KB 5
789# define ADDR_SURF_TILE_SPLIT_4KB 6
790# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
791# define ADDR_SURF_DISPLAY_MICRO_TILING 0
792# define ADDR_SURF_THIN_MICRO_TILING 1
793# define ADDR_SURF_DEPTH_MICRO_TILING 2
794# define ADDR_SURF_ROTATED_MICRO_TILING 3
795# define SAMPLE_SPLIT(x) ((x) << 25)
796# define ADDR_SURF_SAMPLE_SPLIT_1 0
797# define ADDR_SURF_SAMPLE_SPLIT_2 1
798# define ADDR_SURF_SAMPLE_SPLIT_4 2
799# define ADDR_SURF_SAMPLE_SPLIT_8 3
800
801#define GB_MACROTILE_MODE0 0x9990
802# define BANK_WIDTH(x) ((x) << 0)
803# define ADDR_SURF_BANK_WIDTH_1 0
804# define ADDR_SURF_BANK_WIDTH_2 1
805# define ADDR_SURF_BANK_WIDTH_4 2
806# define ADDR_SURF_BANK_WIDTH_8 3
807# define BANK_HEIGHT(x) ((x) << 2)
808# define ADDR_SURF_BANK_HEIGHT_1 0
809# define ADDR_SURF_BANK_HEIGHT_2 1
810# define ADDR_SURF_BANK_HEIGHT_4 2
811# define ADDR_SURF_BANK_HEIGHT_8 3
812# define MACRO_TILE_ASPECT(x) ((x) << 4)
813# define ADDR_SURF_MACRO_ASPECT_1 0
814# define ADDR_SURF_MACRO_ASPECT_2 1
815# define ADDR_SURF_MACRO_ASPECT_4 2
816# define ADDR_SURF_MACRO_ASPECT_8 3
817# define NUM_BANKS(x) ((x) << 6)
818# define ADDR_SURF_2_BANK 0
819# define ADDR_SURF_4_BANK 1
820# define ADDR_SURF_8_BANK 2
821# define ADDR_SURF_16_BANK 3
822
823#define CB_HW_CONTROL 0x9A10
824
825#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
826#define BACKEND_DISABLE_MASK 0x00FF0000
827#define BACKEND_DISABLE_SHIFT 16
828
829#define TCP_CHAN_STEER_LO 0xac0c
830#define TCP_CHAN_STEER_HI 0xac10
831
Alex Deucher1c491652013-04-09 12:45:26 -0400832#define TC_CFG_L1_LOAD_POLICY0 0xAC68
833#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
834#define TC_CFG_L1_STORE_POLICY 0xAC70
835#define TC_CFG_L2_LOAD_POLICY0 0xAC74
836#define TC_CFG_L2_LOAD_POLICY1 0xAC78
837#define TC_CFG_L2_STORE_POLICY0 0xAC7C
838#define TC_CFG_L2_STORE_POLICY1 0xAC80
839#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
840#define TC_CFG_L1_VOLATILE 0xAC88
841#define TC_CFG_L2_VOLATILE 0xAC8C
842
Alex Deucher841cf442012-12-18 21:47:44 -0500843#define CP_RB0_BASE 0xC100
844#define CP_RB0_CNTL 0xC104
845#define RB_BUFSZ(x) ((x) << 0)
846#define RB_BLKSZ(x) ((x) << 8)
847#define BUF_SWAP_32BIT (2 << 16)
848#define RB_NO_UPDATE (1 << 27)
849#define RB_RPTR_WR_ENA (1 << 31)
850
851#define CP_RB0_RPTR_ADDR 0xC10C
852#define RB_RPTR_SWAP_32BIT (2 << 0)
853#define CP_RB0_RPTR_ADDR_HI 0xC110
854#define CP_RB0_WPTR 0xC114
855
856#define CP_DEVICE_ID 0xC12C
857#define CP_ENDIAN_SWAP 0xC140
858#define CP_RB_VMID 0xC144
859
860#define CP_PFP_UCODE_ADDR 0xC150
861#define CP_PFP_UCODE_DATA 0xC154
862#define CP_ME_RAM_RADDR 0xC158
863#define CP_ME_RAM_WADDR 0xC15C
864#define CP_ME_RAM_DATA 0xC160
865
866#define CP_CE_UCODE_ADDR 0xC168
867#define CP_CE_UCODE_DATA 0xC16C
868#define CP_MEC_ME1_UCODE_ADDR 0xC170
869#define CP_MEC_ME1_UCODE_DATA 0xC174
870#define CP_MEC_ME2_UCODE_ADDR 0xC178
871#define CP_MEC_ME2_UCODE_DATA 0xC17C
872
Alex Deucherf6796ca2012-11-09 10:44:08 -0500873#define CP_INT_CNTL_RING0 0xC1A8
874# define CNTX_BUSY_INT_ENABLE (1 << 19)
875# define CNTX_EMPTY_INT_ENABLE (1 << 20)
876# define PRIV_INSTR_INT_ENABLE (1 << 22)
877# define PRIV_REG_INT_ENABLE (1 << 23)
878# define TIME_STAMP_INT_ENABLE (1 << 26)
879# define CP_RINGID2_INT_ENABLE (1 << 29)
880# define CP_RINGID1_INT_ENABLE (1 << 30)
881# define CP_RINGID0_INT_ENABLE (1 << 31)
882
Alex Deuchera59781b2012-11-09 10:45:57 -0500883#define CP_INT_STATUS_RING0 0xC1B4
884# define PRIV_INSTR_INT_STAT (1 << 22)
885# define PRIV_REG_INT_STAT (1 << 23)
886# define TIME_STAMP_INT_STAT (1 << 26)
887# define CP_RINGID2_INT_STAT (1 << 29)
888# define CP_RINGID1_INT_STAT (1 << 30)
889# define CP_RINGID0_INT_STAT (1 << 31)
890
Alex Deucher22c775c2013-07-23 09:41:05 -0400891#define CP_MEM_SLP_CNTL 0xC1E4
892# define CP_MEM_LS_EN (1 << 0)
893
Alex Deucher963e81f2013-06-26 17:37:11 -0400894#define CP_CPF_DEBUG 0xC200
895
896#define CP_PQ_WPTR_POLL_CNTL 0xC20C
897#define WPTR_POLL_EN (1 << 31)
898
Alex Deuchera59781b2012-11-09 10:45:57 -0500899#define CP_ME1_PIPE0_INT_CNTL 0xC214
900#define CP_ME1_PIPE1_INT_CNTL 0xC218
901#define CP_ME1_PIPE2_INT_CNTL 0xC21C
902#define CP_ME1_PIPE3_INT_CNTL 0xC220
903#define CP_ME2_PIPE0_INT_CNTL 0xC224
904#define CP_ME2_PIPE1_INT_CNTL 0xC228
905#define CP_ME2_PIPE2_INT_CNTL 0xC22C
906#define CP_ME2_PIPE3_INT_CNTL 0xC230
907# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
908# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
909# define PRIV_REG_INT_ENABLE (1 << 23)
910# define TIME_STAMP_INT_ENABLE (1 << 26)
911# define GENERIC2_INT_ENABLE (1 << 29)
912# define GENERIC1_INT_ENABLE (1 << 30)
913# define GENERIC0_INT_ENABLE (1 << 31)
914#define CP_ME1_PIPE0_INT_STATUS 0xC214
915#define CP_ME1_PIPE1_INT_STATUS 0xC218
916#define CP_ME1_PIPE2_INT_STATUS 0xC21C
917#define CP_ME1_PIPE3_INT_STATUS 0xC220
918#define CP_ME2_PIPE0_INT_STATUS 0xC224
919#define CP_ME2_PIPE1_INT_STATUS 0xC228
920#define CP_ME2_PIPE2_INT_STATUS 0xC22C
921#define CP_ME2_PIPE3_INT_STATUS 0xC230
922# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
923# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
924# define PRIV_REG_INT_STATUS (1 << 23)
925# define TIME_STAMP_INT_STATUS (1 << 26)
926# define GENERIC2_INT_STATUS (1 << 29)
927# define GENERIC1_INT_STATUS (1 << 30)
928# define GENERIC0_INT_STATUS (1 << 31)
929
Alex Deucher841cf442012-12-18 21:47:44 -0500930#define CP_MAX_CONTEXT 0xC2B8
931
932#define CP_RB0_BASE_HI 0xC2C4
933
Alex Deucherf6796ca2012-11-09 10:44:08 -0500934#define RLC_CNTL 0xC300
935# define RLC_ENABLE (1 << 0)
936
937#define RLC_MC_CNTL 0xC30C
938
Alex Deucher22c775c2013-07-23 09:41:05 -0400939#define RLC_MEM_SLP_CNTL 0xC318
940# define RLC_MEM_LS_EN (1 << 0)
941
Alex Deucherf6796ca2012-11-09 10:44:08 -0500942#define RLC_LB_CNTR_MAX 0xC348
943
944#define RLC_LB_CNTL 0xC364
Alex Deucher866d83d2013-04-15 17:13:29 -0400945# define LOAD_BALANCE_ENABLE (1 << 0)
Alex Deucherf6796ca2012-11-09 10:44:08 -0500946
947#define RLC_LB_CNTR_INIT 0xC36C
948
949#define RLC_SAVE_AND_RESTORE_BASE 0xC374
Alex Deucher22c775c2013-07-23 09:41:05 -0400950#define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */
951#define RLC_CP_TABLE_RESTORE 0xC378 /* APU */
952#define RLC_PG_DELAY_2 0xC37C
Alex Deucherf6796ca2012-11-09 10:44:08 -0500953
954#define RLC_GPM_UCODE_ADDR 0xC388
955#define RLC_GPM_UCODE_DATA 0xC38C
Alex Deucher44fa3462012-12-18 22:17:00 -0500956#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
957#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
958#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
Alex Deucherf6796ca2012-11-09 10:44:08 -0500959#define RLC_UCODE_CNTL 0xC39C
960
Alex Deucher22c775c2013-07-23 09:41:05 -0400961#define RLC_GPM_STAT 0xC400
962# define RLC_GPM_BUSY (1 << 0)
Alex Deuchera412fce2013-04-22 20:23:31 -0400963# define GFX_POWER_STATUS (1 << 1)
964# define GFX_CLOCK_STATUS (1 << 2)
Alex Deucher22c775c2013-07-23 09:41:05 -0400965
966#define RLC_PG_CNTL 0xC40C
967# define GFX_PG_ENABLE (1 << 0)
968# define GFX_PG_SRC (1 << 1)
969# define DYN_PER_CU_PG_ENABLE (1 << 2)
970# define STATIC_PER_CU_PG_ENABLE (1 << 3)
971# define DISABLE_GDS_PG (1 << 13)
972# define DISABLE_CP_PG (1 << 15)
973# define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17)
974# define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18)
975
976#define RLC_CGTT_MGCG_OVERRIDE 0xC420
Alex Deucherf6796ca2012-11-09 10:44:08 -0500977#define RLC_CGCG_CGLS_CTRL 0xC424
Alex Deucher22c775c2013-07-23 09:41:05 -0400978# define CGCG_EN (1 << 0)
979# define CGLS_EN (1 << 1)
980
981#define RLC_PG_DELAY 0xC434
Alex Deucherf6796ca2012-11-09 10:44:08 -0500982
983#define RLC_LB_INIT_CU_MASK 0xC43C
984
985#define RLC_LB_PARAMS 0xC444
986
Alex Deucher22c775c2013-07-23 09:41:05 -0400987#define RLC_PG_AO_CU_MASK 0xC44C
988
989#define RLC_MAX_PG_CU 0xC450
990# define MAX_PU_CU(x) ((x) << 0)
991# define MAX_PU_CU_MASK (0xff << 0)
992#define RLC_AUTO_PG_CTRL 0xC454
993# define AUTO_PG_EN (1 << 0)
994# define GRBM_REG_SGIT(x) ((x) << 3)
995# define GRBM_REG_SGIT_MASK (0xffff << 3)
996
997#define RLC_SERDES_WR_CU_MASTER_MASK 0xC474
998#define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478
999#define RLC_SERDES_WR_CTRL 0xC47C
1000#define BPM_ADDR(x) ((x) << 0)
1001#define BPM_ADDR_MASK (0xff << 0)
1002#define CGLS_ENABLE (1 << 16)
1003#define CGCG_OVERRIDE_0 (1 << 20)
1004#define MGCG_OVERRIDE_0 (1 << 22)
1005#define MGCG_OVERRIDE_1 (1 << 23)
1006
Alex Deucherf6796ca2012-11-09 10:44:08 -05001007#define RLC_SERDES_CU_MASTER_BUSY 0xC484
1008#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
1009# define SE_MASTER_BUSY_MASK 0x0000ffff
1010# define GC_MASTER_BUSY (1 << 16)
1011# define TC0_MASTER_BUSY (1 << 17)
1012# define TC1_MASTER_BUSY (1 << 18)
1013
1014#define RLC_GPM_SCRATCH_ADDR 0xC4B0
1015#define RLC_GPM_SCRATCH_DATA 0xC4B4
1016
Alex Deuchera412fce2013-04-22 20:23:31 -04001017#define RLC_GPR_REG2 0xC4E8
1018#define REQ 0x00000001
1019#define MESSAGE(x) ((x) << 1)
1020#define MESSAGE_MASK 0x0000001e
1021#define MSG_ENTER_RLC_SAFE_MODE 1
1022#define MSG_EXIT_RLC_SAFE_MODE 0
1023
Alex Deucher963e81f2013-06-26 17:37:11 -04001024#define CP_HPD_EOP_BASE_ADDR 0xC904
1025#define CP_HPD_EOP_BASE_ADDR_HI 0xC908
1026#define CP_HPD_EOP_VMID 0xC90C
1027#define CP_HPD_EOP_CONTROL 0xC910
1028#define EOP_SIZE(x) ((x) << 0)
1029#define EOP_SIZE_MASK (0x3f << 0)
1030#define CP_MQD_BASE_ADDR 0xC914
1031#define CP_MQD_BASE_ADDR_HI 0xC918
1032#define CP_HQD_ACTIVE 0xC91C
1033#define CP_HQD_VMID 0xC920
1034
1035#define CP_HQD_PQ_BASE 0xC934
1036#define CP_HQD_PQ_BASE_HI 0xC938
1037#define CP_HQD_PQ_RPTR 0xC93C
1038#define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
1039#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
1040#define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
1041#define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
1042#define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
1043#define DOORBELL_OFFSET(x) ((x) << 2)
1044#define DOORBELL_OFFSET_MASK (0x1fffff << 2)
1045#define DOORBELL_SOURCE (1 << 28)
1046#define DOORBELL_SCHD_HIT (1 << 29)
1047#define DOORBELL_EN (1 << 30)
1048#define DOORBELL_HIT (1 << 31)
1049#define CP_HQD_PQ_WPTR 0xC954
1050#define CP_HQD_PQ_CONTROL 0xC958
1051#define QUEUE_SIZE(x) ((x) << 0)
1052#define QUEUE_SIZE_MASK (0x3f << 0)
1053#define RPTR_BLOCK_SIZE(x) ((x) << 8)
1054#define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
1055#define PQ_VOLATILE (1 << 26)
1056#define NO_UPDATE_RPTR (1 << 27)
1057#define UNORD_DISPATCH (1 << 28)
1058#define ROQ_PQ_IB_FLIP (1 << 29)
1059#define PRIV_STATE (1 << 30)
1060#define KMD_QUEUE (1 << 31)
1061
1062#define CP_HQD_DEQUEUE_REQUEST 0xC974
1063
1064#define CP_MQD_CONTROL 0xC99C
1065#define MQD_VMID(x) ((x) << 0)
1066#define MQD_VMID_MASK (0xf << 0)
1067
Alex Deucher22c775c2013-07-23 09:41:05 -04001068#define DB_RENDER_CONTROL 0x28000
1069
Alex Deucher8cc1a532013-04-09 12:41:24 -04001070#define PA_SC_RASTER_CONFIG 0x28350
1071# define RASTER_CONFIG_RB_MAP_0 0
1072# define RASTER_CONFIG_RB_MAP_1 1
1073# define RASTER_CONFIG_RB_MAP_2 2
1074# define RASTER_CONFIG_RB_MAP_3 3
1075
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001076#define VGT_EVENT_INITIATOR 0x28a90
1077# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
1078# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
1079# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
1080# define CACHE_FLUSH_TS (4 << 0)
1081# define CACHE_FLUSH (6 << 0)
1082# define CS_PARTIAL_FLUSH (7 << 0)
1083# define VGT_STREAMOUT_RESET (10 << 0)
1084# define END_OF_PIPE_INCR_DE (11 << 0)
1085# define END_OF_PIPE_IB_END (12 << 0)
1086# define RST_PIX_CNT (13 << 0)
1087# define VS_PARTIAL_FLUSH (15 << 0)
1088# define PS_PARTIAL_FLUSH (16 << 0)
1089# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
1090# define ZPASS_DONE (21 << 0)
1091# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
1092# define PERFCOUNTER_START (23 << 0)
1093# define PERFCOUNTER_STOP (24 << 0)
1094# define PIPELINESTAT_START (25 << 0)
1095# define PIPELINESTAT_STOP (26 << 0)
1096# define PERFCOUNTER_SAMPLE (27 << 0)
1097# define SAMPLE_PIPELINESTAT (30 << 0)
1098# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
1099# define SAMPLE_STREAMOUTSTATS (32 << 0)
1100# define RESET_VTX_CNT (33 << 0)
1101# define VGT_FLUSH (36 << 0)
1102# define BOTTOM_OF_PIPE_TS (40 << 0)
1103# define DB_CACHE_FLUSH_AND_INV (42 << 0)
1104# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
1105# define FLUSH_AND_INV_DB_META (44 << 0)
1106# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
1107# define FLUSH_AND_INV_CB_META (46 << 0)
1108# define CS_DONE (47 << 0)
1109# define PS_DONE (48 << 0)
1110# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
1111# define THREAD_TRACE_START (51 << 0)
1112# define THREAD_TRACE_STOP (52 << 0)
1113# define THREAD_TRACE_FLUSH (54 << 0)
1114# define THREAD_TRACE_FINISH (55 << 0)
1115# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
1116# define PIXEL_PIPE_STAT_DUMP (57 << 0)
1117# define PIXEL_PIPE_STAT_RESET (58 << 0)
1118
Alex Deucher841cf442012-12-18 21:47:44 -05001119#define SCRATCH_REG0 0x30100
1120#define SCRATCH_REG1 0x30104
1121#define SCRATCH_REG2 0x30108
1122#define SCRATCH_REG3 0x3010C
1123#define SCRATCH_REG4 0x30110
1124#define SCRATCH_REG5 0x30114
1125#define SCRATCH_REG6 0x30118
1126#define SCRATCH_REG7 0x3011C
1127
1128#define SCRATCH_UMSK 0x30140
1129#define SCRATCH_ADDR 0x30144
1130
1131#define CP_SEM_WAIT_TIMER 0x301BC
1132
1133#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
1134
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001135#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
1136
Alex Deucher8cc1a532013-04-09 12:41:24 -04001137#define GRBM_GFX_INDEX 0x30800
1138#define INSTANCE_INDEX(x) ((x) << 0)
1139#define SH_INDEX(x) ((x) << 8)
1140#define SE_INDEX(x) ((x) << 16)
1141#define SH_BROADCAST_WRITES (1 << 29)
1142#define INSTANCE_BROADCAST_WRITES (1 << 30)
1143#define SE_BROADCAST_WRITES (1 << 31)
1144
1145#define VGT_ESGS_RING_SIZE 0x30900
1146#define VGT_GSVS_RING_SIZE 0x30904
1147#define VGT_PRIMITIVE_TYPE 0x30908
1148#define VGT_INDEX_TYPE 0x3090C
1149
1150#define VGT_NUM_INDICES 0x30930
1151#define VGT_NUM_INSTANCES 0x30934
1152#define VGT_TF_RING_SIZE 0x30938
1153#define VGT_HS_OFFCHIP_PARAM 0x3093C
1154#define VGT_TF_MEMORY_BASE 0x30940
1155
1156#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
1157#define PA_SC_LINE_STIPPLE_STATE 0x30a04
1158
1159#define SQC_CACHES 0x30d20
1160
1161#define CP_PERFMON_CNTL 0x36020
1162
Alex Deucher22c775c2013-07-23 09:41:05 -04001163#define CGTS_SM_CTRL_REG 0x3c000
1164#define SM_MODE(x) ((x) << 17)
1165#define SM_MODE_MASK (0x7 << 17)
1166#define SM_MODE_ENABLE (1 << 20)
1167#define CGTS_OVERRIDE (1 << 21)
1168#define CGTS_LS_OVERRIDE (1 << 22)
1169#define ON_MONITOR_ADD_EN (1 << 23)
1170#define ON_MONITOR_ADD(x) ((x) << 24)
1171#define ON_MONITOR_ADD_MASK (0xff << 24)
1172
Alex Deucher8cc1a532013-04-09 12:41:24 -04001173#define CGTS_TCC_DISABLE 0x3c00c
1174#define CGTS_USER_TCC_DISABLE 0x3c010
1175#define TCC_DISABLE_MASK 0xFFFF0000
1176#define TCC_DISABLE_SHIFT 16
1177
Alex Deucherf6796ca2012-11-09 10:44:08 -05001178#define CB_CGTT_SCLK_CTRL 0x3c2a0
1179
Alex Deucher841cf442012-12-18 21:47:44 -05001180/*
1181 * PM4
1182 */
1183#define PACKET_TYPE0 0
1184#define PACKET_TYPE1 1
1185#define PACKET_TYPE2 2
1186#define PACKET_TYPE3 3
1187
1188#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
1189#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
1190#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
1191#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
1192#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
1193 (((reg) >> 2) & 0xFFFF) | \
1194 ((n) & 0x3FFF) << 16)
1195#define CP_PACKET2 0x80000000
1196#define PACKET2_PAD_SHIFT 0
1197#define PACKET2_PAD_MASK (0x3fffffff << 0)
1198
1199#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1200
1201#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
1202 (((op) & 0xFF) << 8) | \
1203 ((n) & 0x3FFF) << 16)
1204
1205#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1206
1207/* Packet 3 types */
1208#define PACKET3_NOP 0x10
1209#define PACKET3_SET_BASE 0x11
1210#define PACKET3_BASE_INDEX(x) ((x) << 0)
1211#define CE_PARTITION_BASE 3
1212#define PACKET3_CLEAR_STATE 0x12
1213#define PACKET3_INDEX_BUFFER_SIZE 0x13
1214#define PACKET3_DISPATCH_DIRECT 0x15
1215#define PACKET3_DISPATCH_INDIRECT 0x16
1216#define PACKET3_ATOMIC_GDS 0x1D
1217#define PACKET3_ATOMIC_MEM 0x1E
1218#define PACKET3_OCCLUSION_QUERY 0x1F
1219#define PACKET3_SET_PREDICATION 0x20
1220#define PACKET3_REG_RMW 0x21
1221#define PACKET3_COND_EXEC 0x22
1222#define PACKET3_PRED_EXEC 0x23
1223#define PACKET3_DRAW_INDIRECT 0x24
1224#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1225#define PACKET3_INDEX_BASE 0x26
1226#define PACKET3_DRAW_INDEX_2 0x27
1227#define PACKET3_CONTEXT_CONTROL 0x28
1228#define PACKET3_INDEX_TYPE 0x2A
1229#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1230#define PACKET3_DRAW_INDEX_AUTO 0x2D
1231#define PACKET3_NUM_INSTANCES 0x2F
1232#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1233#define PACKET3_INDIRECT_BUFFER_CONST 0x33
1234#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1235#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1236#define PACKET3_DRAW_PREAMBLE 0x36
1237#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001238#define WRITE_DATA_DST_SEL(x) ((x) << 8)
1239 /* 0 - register
1240 * 1 - memory (sync - via GRBM)
1241 * 2 - gl2
1242 * 3 - gds
1243 * 4 - reserved
1244 * 5 - memory (async - direct)
1245 */
1246#define WR_ONE_ADDR (1 << 16)
1247#define WR_CONFIRM (1 << 20)
1248#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
1249 /* 0 - LRU
1250 * 1 - Stream
1251 */
1252#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1253 /* 0 - me
1254 * 1 - pfp
1255 * 2 - ce
1256 */
Alex Deucher841cf442012-12-18 21:47:44 -05001257#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1258#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001259# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
1260# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
1261# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
1262# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1263# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -05001264#define PACKET3_COPY_DW 0x3B
1265#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001266#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
1267 /* 0 - always
1268 * 1 - <
1269 * 2 - <=
1270 * 3 - ==
1271 * 4 - !=
1272 * 5 - >=
1273 * 6 - >
1274 */
1275#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
1276 /* 0 - reg
1277 * 1 - mem
1278 */
1279#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
1280 /* 0 - wait_reg_mem
1281 * 1 - wr_wait_wr_reg
1282 */
1283#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
1284 /* 0 - me
1285 * 1 - pfp
1286 */
Alex Deucher841cf442012-12-18 21:47:44 -05001287#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001288#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
1289#define INDIRECT_BUFFER_VALID (1 << 23)
1290#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
1291 /* 0 - LRU
1292 * 1 - Stream
1293 * 2 - Bypass
1294 */
Alex Deucher841cf442012-12-18 21:47:44 -05001295#define PACKET3_COPY_DATA 0x40
1296#define PACKET3_PFP_SYNC_ME 0x42
1297#define PACKET3_SURFACE_SYNC 0x43
1298# define PACKET3_DEST_BASE_0_ENA (1 << 0)
1299# define PACKET3_DEST_BASE_1_ENA (1 << 1)
1300# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1301# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1302# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1303# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1304# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1305# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1306# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1307# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1308# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1309# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
1310# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
1311# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
1312# define PACKET3_DEST_BASE_2_ENA (1 << 19)
1313# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1314# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1315# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1316# define PACKET3_CB_ACTION_ENA (1 << 25)
1317# define PACKET3_DB_ACTION_ENA (1 << 26)
1318# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1319# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1320# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1321#define PACKET3_COND_WRITE 0x45
1322#define PACKET3_EVENT_WRITE 0x46
1323#define EVENT_TYPE(x) ((x) << 0)
1324#define EVENT_INDEX(x) ((x) << 8)
1325 /* 0 - any non-TS event
1326 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1327 * 2 - SAMPLE_PIPELINESTAT
1328 * 3 - SAMPLE_STREAMOUTSTAT*
1329 * 4 - *S_PARTIAL_FLUSH
1330 * 5 - EOP events
1331 * 6 - EOS events
1332 */
1333#define PACKET3_EVENT_WRITE_EOP 0x47
1334#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1335#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1336#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1337#define EOP_TCL1_ACTION_EN (1 << 16)
1338#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001339#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -05001340 /* 0 - LRU
1341 * 1 - Stream
1342 * 2 - Bypass
1343 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001344#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -05001345#define DATA_SEL(x) ((x) << 29)
1346 /* 0 - discard
1347 * 1 - send low 32bit data
1348 * 2 - send 64bit data
1349 * 3 - send 64bit GPU counter value
1350 * 4 - send 64bit sys counter value
1351 */
1352#define INT_SEL(x) ((x) << 24)
1353 /* 0 - none
1354 * 1 - interrupt only (DATA_SEL = 0)
1355 * 2 - interrupt when data write is confirmed
1356 */
1357#define DST_SEL(x) ((x) << 16)
1358 /* 0 - MC
1359 * 1 - TC/L2
1360 */
1361#define PACKET3_EVENT_WRITE_EOS 0x48
1362#define PACKET3_RELEASE_MEM 0x49
1363#define PACKET3_PREAMBLE_CNTL 0x4A
1364# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1365# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1366#define PACKET3_DMA_DATA 0x50
1367#define PACKET3_AQUIRE_MEM 0x58
1368#define PACKET3_REWIND 0x59
1369#define PACKET3_LOAD_UCONFIG_REG 0x5E
1370#define PACKET3_LOAD_SH_REG 0x5F
1371#define PACKET3_LOAD_CONFIG_REG 0x60
1372#define PACKET3_LOAD_CONTEXT_REG 0x61
1373#define PACKET3_SET_CONFIG_REG 0x68
1374#define PACKET3_SET_CONFIG_REG_START 0x00008000
1375#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1376#define PACKET3_SET_CONTEXT_REG 0x69
1377#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1378#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1379#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1380#define PACKET3_SET_SH_REG 0x76
1381#define PACKET3_SET_SH_REG_START 0x0000b000
1382#define PACKET3_SET_SH_REG_END 0x0000c000
1383#define PACKET3_SET_SH_REG_OFFSET 0x77
1384#define PACKET3_SET_QUEUE_REG 0x78
1385#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001386#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1387#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001388#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1389#define PACKET3_SCRATCH_RAM_READ 0x7E
1390#define PACKET3_LOAD_CONST_RAM 0x80
1391#define PACKET3_WRITE_CONST_RAM 0x81
1392#define PACKET3_DUMP_CONST_RAM 0x83
1393#define PACKET3_INCREMENT_CE_COUNTER 0x84
1394#define PACKET3_INCREMENT_DE_COUNTER 0x85
1395#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1396#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001397#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001398
Alex Deucher21a93e12013-04-09 12:47:11 -04001399/* SDMA - first instance at 0xd000, second at 0xd800 */
1400#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1401#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1402
1403#define SDMA0_UCODE_ADDR 0xD000
1404#define SDMA0_UCODE_DATA 0xD004
Alex Deucher22c775c2013-07-23 09:41:05 -04001405#define SDMA0_POWER_CNTL 0xD008
1406#define SDMA0_CLK_CTRL 0xD00C
Alex Deucher21a93e12013-04-09 12:47:11 -04001407
1408#define SDMA0_CNTL 0xD010
1409# define TRAP_ENABLE (1 << 0)
1410# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1411# define SEM_WAIT_INT_ENABLE (1 << 2)
1412# define DATA_SWAP_ENABLE (1 << 3)
1413# define FENCE_SWAP_ENABLE (1 << 4)
1414# define AUTO_CTXSW_ENABLE (1 << 18)
1415# define CTXEMPTY_INT_ENABLE (1 << 28)
1416
1417#define SDMA0_TILING_CONFIG 0xD018
1418
1419#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1420#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1421
1422#define SDMA0_STATUS_REG 0xd034
1423# define SDMA_IDLE (1 << 0)
1424
1425#define SDMA0_ME_CNTL 0xD048
1426# define SDMA_HALT (1 << 0)
1427
1428#define SDMA0_GFX_RB_CNTL 0xD200
1429# define SDMA_RB_ENABLE (1 << 0)
1430# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1431# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1432# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1433# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1434# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1435#define SDMA0_GFX_RB_BASE 0xD204
1436#define SDMA0_GFX_RB_BASE_HI 0xD208
1437#define SDMA0_GFX_RB_RPTR 0xD20C
1438#define SDMA0_GFX_RB_WPTR 0xD210
1439
1440#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1441#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1442#define SDMA0_GFX_IB_CNTL 0xD228
1443# define SDMA_IB_ENABLE (1 << 0)
1444# define SDMA_IB_SWAP_ENABLE (1 << 4)
1445# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1446# define SDMA_CMD_VMID(x) ((x) << 16)
1447
1448#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1449#define SDMA0_GFX_APE1_CNTL 0xD2A0
1450
1451#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
1452 (((sub_op) & 0xFF) << 8) | \
1453 (((op) & 0xFF) << 0))
1454/* sDMA opcodes */
1455#define SDMA_OPCODE_NOP 0
1456#define SDMA_OPCODE_COPY 1
1457# define SDMA_COPY_SUB_OPCODE_LINEAR 0
1458# define SDMA_COPY_SUB_OPCODE_TILED 1
1459# define SDMA_COPY_SUB_OPCODE_SOA 3
1460# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
1461# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
1462# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
1463#define SDMA_OPCODE_WRITE 2
1464# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
1465# define SDMA_WRTIE_SUB_OPCODE_TILED 1
1466#define SDMA_OPCODE_INDIRECT_BUFFER 4
1467#define SDMA_OPCODE_FENCE 5
1468#define SDMA_OPCODE_TRAP 6
1469#define SDMA_OPCODE_SEMAPHORE 7
1470# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
1471 /* 0 - increment
1472 * 1 - write 1
1473 */
1474# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
1475 /* 0 - wait
1476 * 1 - signal
1477 */
1478# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
1479 /* mailbox */
1480#define SDMA_OPCODE_POLL_REG_MEM 8
1481# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
1482 /* 0 - wait_reg_mem
1483 * 1 - wr_wait_wr_reg
1484 */
1485# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
1486 /* 0 - always
1487 * 1 - <
1488 * 2 - <=
1489 * 3 - ==
1490 * 4 - !=
1491 * 5 - >=
1492 * 6 - >
1493 */
1494# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
1495 /* 0 = register
1496 * 1 = memory
1497 */
1498#define SDMA_OPCODE_COND_EXEC 9
1499#define SDMA_OPCODE_CONSTANT_FILL 11
1500# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
1501 /* 0 = byte fill
1502 * 2 = DW fill
1503 */
1504#define SDMA_OPCODE_GENERATE_PTE_PDE 12
1505#define SDMA_OPCODE_TIMESTAMP 13
1506# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
1507# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
1508# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
1509#define SDMA_OPCODE_SRBM_WRITE 14
1510# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
1511 /* byte mask */
1512
Christian König87167bb2013-04-09 13:39:21 -04001513/* UVD */
1514
1515#define UVD_UDEC_ADDR_CONFIG 0xef4c
1516#define UVD_UDEC_DB_ADDR_CONFIG 0xef50
1517#define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
1518
1519#define UVD_LMI_EXT40_ADDR 0xf498
1520#define UVD_LMI_ADDR_EXT 0xf594
1521#define UVD_VCPU_CACHE_OFFSET0 0xf608
1522#define UVD_VCPU_CACHE_SIZE0 0xf60c
1523#define UVD_VCPU_CACHE_OFFSET1 0xf610
1524#define UVD_VCPU_CACHE_SIZE1 0xf614
1525#define UVD_VCPU_CACHE_OFFSET2 0xf618
1526#define UVD_VCPU_CACHE_SIZE2 0xf61c
1527
1528#define UVD_RBC_RB_RPTR 0xf690
1529#define UVD_RBC_RB_WPTR 0xf694
1530
Alex Deucher22c775c2013-07-23 09:41:05 -04001531#define UVD_CGC_CTRL 0xF4B0
1532# define DCM (1 << 0)
1533# define CG_DT(x) ((x) << 2)
1534# define CG_DT_MASK (0xf << 2)
1535# define CLK_OD(x) ((x) << 6)
1536# define CLK_OD_MASK (0x1f << 6)
1537
Christian König87167bb2013-04-09 13:39:21 -04001538/* UVD clocks */
1539
1540#define CG_DCLK_CNTL 0xC050009C
1541# define DCLK_DIVIDER_MASK 0x7f
1542# define DCLK_DIR_CNTL_EN (1 << 8)
1543#define CG_DCLK_STATUS 0xC05000A0
1544# define DCLK_STATUS (1 << 0)
1545#define CG_VCLK_CNTL 0xC05000A4
1546#define CG_VCLK_STATUS 0xC05000A8
1547
Alex Deucher22c775c2013-07-23 09:41:05 -04001548/* UVD CTX indirect */
1549#define UVD_CGC_MEM_CTRL 0xC0
1550
Alex Deucher8cc1a532013-04-09 12:41:24 -04001551#endif