blob: 7cf52e6da9569de67df17cbefcf577529aaf49a9 [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
16
Magnus Damm0468b2d2013-03-28 00:49:34 +090017/ {
18 compatible = "renesas,r8a7790";
19 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090020 #address-cells = <2>;
21 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090022
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010023 aliases {
24 i2c0 = &i2c0;
25 i2c1 = &i2c1;
26 i2c2 = &i2c2;
27 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010028 i2c4 = &iic0;
29 i2c5 = &iic1;
30 i2c6 = &iic2;
31 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010032 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010033 spi1 = &msiof0;
34 spi2 = &msiof1;
35 spi3 = &msiof2;
36 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040037 vin0 = &vin0;
38 vin1 = &vin1;
39 vin2 = &vin2;
40 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010041 };
42
Magnus Damm0468b2d2013-03-28 00:49:34 +090043 cpus {
44 #address-cells = <1>;
45 #size-cells = <0>;
46
47 cpu0: cpu@0 {
48 device_type = "cpu";
49 compatible = "arm,cortex-a15";
50 reg = <0>;
51 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090052 voltage-tolerance = <1>; /* 1% */
53 clocks = <&cpg_clocks R8A7790_CLK_Z>;
54 clock-latency = <300000>; /* 300 us */
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020055 next-level-cache = <&L2_CA15>;
Benoit Coussonb989e132014-06-03 21:02:24 +090056
57 /* kHz - uV - OPPs unknown yet */
58 operating-points = <1400000 1000000>,
59 <1225000 1000000>,
60 <1050000 1000000>,
61 < 875000 1000000>,
62 < 700000 1000000>,
63 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090064 };
Magnus Dammc1f95972013-08-29 08:22:17 +090065
66 cpu1: cpu@1 {
67 device_type = "cpu";
68 compatible = "arm,cortex-a15";
69 reg = <1>;
70 clock-frequency = <1300000000>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020071 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090072 };
73
74 cpu2: cpu@2 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a15";
77 reg = <2>;
78 clock-frequency = <1300000000>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020079 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090080 };
81
82 cpu3: cpu@3 {
83 device_type = "cpu";
84 compatible = "arm,cortex-a15";
85 reg = <3>;
86 clock-frequency = <1300000000>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020087 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090088 };
Magnus Damm2007e742013-09-15 00:28:58 +090089
90 cpu4: cpu@4 {
91 device_type = "cpu";
92 compatible = "arm,cortex-a7";
93 reg = <0x100>;
94 clock-frequency = <780000000>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020095 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +090096 };
97
98 cpu5: cpu@5 {
99 device_type = "cpu";
100 compatible = "arm,cortex-a7";
101 reg = <0x101>;
102 clock-frequency = <780000000>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200103 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900104 };
105
106 cpu6: cpu@6 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x102>;
110 clock-frequency = <780000000>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200111 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900112 };
113
114 cpu7: cpu@7 {
115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x103>;
118 clock-frequency = <780000000>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200119 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900120 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900121 };
122
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000123 thermal-zones {
124 cpu_thermal: cpu-thermal {
125 polling-delay-passive = <0>;
126 polling-delay = <0>;
127
128 thermal-sensors = <&thermal>;
129
130 trips {
131 cpu-crit {
132 temperature = <115000>;
133 hysteresis = <0>;
134 type = "critical";
135 };
136 };
137 cooling-maps {
138 };
139 };
140 };
141
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200142 L2_CA15: cache-controller@0 {
143 compatible = "cache";
144 cache-unified;
145 cache-level = <2>;
146 };
147
148 L2_CA7: cache-controller@1 {
149 compatible = "cache";
150 cache-unified;
151 cache-level = <2>;
152 };
153
Magnus Damm0468b2d2013-03-28 00:49:34 +0900154 gic: interrupt-controller@f1001000 {
Geert Uytterhoevene715e9c2015-06-17 15:03:33 +0200155 compatible = "arm,gic-400";
Magnus Damm0468b2d2013-03-28 00:49:34 +0900156 #interrupt-cells = <3>;
157 #address-cells = <0>;
158 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900159 reg = <0 0xf1001000 0 0x1000>,
160 <0 0xf1002000 0 0x1000>,
161 <0 0xf1004000 0 0x2000>,
162 <0 0xf1006000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900163 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900164 };
165
Magnus Damm23de2272013-11-21 14:19:29 +0900166 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200167 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900168 reg = <0 0xe6050000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900169 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200170 #gpio-cells = <2>;
171 gpio-controller;
172 gpio-ranges = <&pfc 0 0 32>;
173 #interrupt-cells = <2>;
174 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200175 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200176 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200177 };
178
Magnus Damm23de2272013-11-21 14:19:29 +0900179 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200180 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900181 reg = <0 0xe6051000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900182 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200183 #gpio-cells = <2>;
184 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300185 gpio-ranges = <&pfc 0 32 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200186 #interrupt-cells = <2>;
187 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200188 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200189 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200190 };
191
Magnus Damm23de2272013-11-21 14:19:29 +0900192 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200193 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900194 reg = <0 0xe6052000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900195 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200196 #gpio-cells = <2>;
197 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300198 gpio-ranges = <&pfc 0 64 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200199 #interrupt-cells = <2>;
200 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200201 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200202 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200203 };
204
Magnus Damm23de2272013-11-21 14:19:29 +0900205 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200206 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900207 reg = <0 0xe6053000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900208 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200209 #gpio-cells = <2>;
210 gpio-controller;
211 gpio-ranges = <&pfc 0 96 32>;
212 #interrupt-cells = <2>;
213 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200214 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200215 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200216 };
217
Magnus Damm23de2272013-11-21 14:19:29 +0900218 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200219 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900220 reg = <0 0xe6054000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900221 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200222 #gpio-cells = <2>;
223 gpio-controller;
224 gpio-ranges = <&pfc 0 128 32>;
225 #interrupt-cells = <2>;
226 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200227 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200228 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200229 };
230
Magnus Damm23de2272013-11-21 14:19:29 +0900231 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200232 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900233 reg = <0 0xe6055000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900234 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200235 #gpio-cells = <2>;
236 gpio-controller;
237 gpio-ranges = <&pfc 0 160 32>;
238 #interrupt-cells = <2>;
239 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200240 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200241 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200242 };
243
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000244 thermal: thermal@e61f0000 {
245 compatible = "renesas,thermal-r8a7790",
246 "renesas,rcar-gen2-thermal",
247 "renesas,rcar-thermal";
Magnus Damm03e2f562013-11-20 16:59:30 +0900248 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900249 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100250 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200251 power-domains = <&cpg_clocks>;
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000252 #thermal-sensor-cells = <0>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900253 };
254
Magnus Damm0468b2d2013-03-28 00:49:34 +0900255 timer {
256 compatible = "arm,armv7-timer";
Simon Horman3abb4d52016-01-15 11:44:15 +0900257 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
258 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
259 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
260 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900261 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900262
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200263 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900264 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200265 reg = <0 0xffca0000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900266 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
267 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200268 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
269 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200270 power-domains = <&cpg_clocks>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200271
272 renesas,channels-mask = <0x60>;
273
274 status = "disabled";
275 };
276
277 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900278 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200279 reg = <0 0xe6130000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900280 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
281 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
282 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
283 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
284 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
285 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
286 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
287 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200288 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
289 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200290 power-domains = <&cpg_clocks>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200291
292 renesas,channels-mask = <0xff>;
293
294 status = "disabled";
295 };
296
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900297 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900298 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900299 #interrupt-cells = <2>;
300 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900301 reg = <0 0xe61c0000 0 0x200>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900302 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
303 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
304 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
305 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100306 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200307 power-domains = <&cpg_clocks>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900308 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200309
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200310 dmac0: dma-controller@e6700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900311 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200312 reg = <0 0xe6700000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900313 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
314 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
315 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
316 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
317 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
318 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
319 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
320 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
321 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
322 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
323 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
324 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
325 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
326 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
327 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
328 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200329 interrupt-names = "error",
330 "ch0", "ch1", "ch2", "ch3",
331 "ch4", "ch5", "ch6", "ch7",
332 "ch8", "ch9", "ch10", "ch11",
333 "ch12", "ch13", "ch14";
334 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
335 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200336 power-domains = <&cpg_clocks>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200337 #dma-cells = <1>;
338 dma-channels = <15>;
339 };
340
341 dmac1: dma-controller@e6720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900342 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200343 reg = <0 0xe6720000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900344 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
345 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
346 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
347 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
348 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
349 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
350 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
351 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
352 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
353 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
354 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
355 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
356 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
357 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
358 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
359 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200360 interrupt-names = "error",
361 "ch0", "ch1", "ch2", "ch3",
362 "ch4", "ch5", "ch6", "ch7",
363 "ch8", "ch9", "ch10", "ch11",
364 "ch12", "ch13", "ch14";
365 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
366 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200367 power-domains = <&cpg_clocks>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200368 #dma-cells = <1>;
369 dma-channels = <15>;
370 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800371
372 audma0: dma-controller@ec700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900373 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800374 reg = <0 0xec700000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900375 interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
376 GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
377 GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
378 GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
379 GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
380 GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
381 GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
382 GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
383 GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
384 GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
385 GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
386 GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
387 GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
388 GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800389 interrupt-names = "error",
390 "ch0", "ch1", "ch2", "ch3",
391 "ch4", "ch5", "ch6", "ch7",
392 "ch8", "ch9", "ch10", "ch11",
393 "ch12";
394 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
395 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200396 power-domains = <&cpg_clocks>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800397 #dma-cells = <1>;
398 dma-channels = <13>;
399 };
400
401 audma1: dma-controller@ec720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900402 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800403 reg = <0 0xec720000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900404 interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
405 GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
406 GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
407 GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
408 GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
409 GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
410 GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
411 GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
412 GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
413 GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
414 GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
415 GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
416 GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
417 GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800418 interrupt-names = "error",
419 "ch0", "ch1", "ch2", "ch3",
420 "ch4", "ch5", "ch6", "ch7",
421 "ch8", "ch9", "ch10", "ch11",
422 "ch12";
423 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
424 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200425 power-domains = <&cpg_clocks>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800426 #dma-cells = <1>;
427 dma-channels = <13>;
428 };
429
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900430 usb_dmac0: dma-controller@e65a0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900431 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900432 reg = <0 0xe65a0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900433 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
434 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900435 interrupt-names = "ch0", "ch1";
436 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200437 power-domains = <&cpg_clocks>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900438 #dma-cells = <1>;
439 dma-channels = <2>;
440 };
441
442 usb_dmac1: dma-controller@e65b0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900443 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900444 reg = <0 0xe65b0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900445 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
446 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900447 interrupt-names = "ch0", "ch1";
448 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200449 power-domains = <&cpg_clocks>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900450 #dma-cells = <1>;
451 dma-channels = <2>;
452 };
453
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200454 i2c0: i2c@e6508000 {
455 #address-cells = <1>;
456 #size-cells = <0>;
457 compatible = "renesas,i2c-r8a7790";
458 reg = <0 0xe6508000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900459 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000460 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200461 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100462 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200463 status = "disabled";
464 };
465
466 i2c1: i2c@e6518000 {
467 #address-cells = <1>;
468 #size-cells = <0>;
469 compatible = "renesas,i2c-r8a7790";
470 reg = <0 0xe6518000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900471 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000472 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200473 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100474 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200475 status = "disabled";
476 };
477
478 i2c2: i2c@e6530000 {
479 #address-cells = <1>;
480 #size-cells = <0>;
481 compatible = "renesas,i2c-r8a7790";
482 reg = <0 0xe6530000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900483 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000484 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200485 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100486 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200487 status = "disabled";
488 };
489
490 i2c3: i2c@e6540000 {
491 #address-cells = <1>;
492 #size-cells = <0>;
493 compatible = "renesas,i2c-r8a7790";
494 reg = <0 0xe6540000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900495 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000496 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200497 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100498 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200499 status = "disabled";
500 };
501
Wolfram Sang05f39912014-03-25 19:56:29 +0100502 iic0: i2c@e6500000 {
503 #address-cells = <1>;
504 #size-cells = <0>;
505 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
506 reg = <0 0xe6500000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900507 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100508 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100509 dmas = <&dmac0 0x61>, <&dmac0 0x62>;
510 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200511 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100512 status = "disabled";
513 };
514
515 iic1: i2c@e6510000 {
516 #address-cells = <1>;
517 #size-cells = <0>;
518 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
519 reg = <0 0xe6510000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900520 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100521 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100522 dmas = <&dmac0 0x65>, <&dmac0 0x66>;
523 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200524 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100525 status = "disabled";
526 };
527
528 iic2: i2c@e6520000 {
529 #address-cells = <1>;
530 #size-cells = <0>;
531 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
532 reg = <0 0xe6520000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900533 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100534 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100535 dmas = <&dmac0 0x69>, <&dmac0 0x6a>;
536 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200537 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100538 status = "disabled";
539 };
540
541 iic3: i2c@e60b0000 {
542 #address-cells = <1>;
543 #size-cells = <0>;
544 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
545 reg = <0 0xe60b0000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900546 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100547 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100548 dmas = <&dmac0 0x77>, <&dmac0 0x78>;
549 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200550 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100551 status = "disabled";
552 };
553
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200554 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900555 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200556 reg = <0 0xee200000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900557 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100558 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200559 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
560 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200561 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200562 reg-io-width = <4>;
563 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000564 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200565 };
566
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700567 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900568 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200569 reg = <0 0xee220000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900570 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100571 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200572 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
573 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200574 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200575 reg-io-width = <4>;
576 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000577 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200578 };
579
Laurent Pinchart9694c772013-05-09 15:05:57 +0200580 pfc: pfc@e6060000 {
581 compatible = "renesas,pfc-r8a7790";
582 reg = <0 0xe6060000 0 0x250>;
583 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700584
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700585 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200586 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000587 reg = <0 0xee100000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900588 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100589 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000590 dmas = <&dmac1 0xcd>, <&dmac1 0xce>;
591 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200592 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200593 status = "disabled";
594 };
595
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700596 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200597 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000598 reg = <0 0xee120000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900599 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100600 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000601 dmas = <&dmac1 0xc9>, <&dmac1 0xca>;
602 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200603 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200604 status = "disabled";
605 };
606
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700607 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200608 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200609 reg = <0 0xee140000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900610 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100611 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000612 dmas = <&dmac1 0xc1>, <&dmac1 0xc2>;
613 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200614 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200615 status = "disabled";
616 };
617
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700618 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200619 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200620 reg = <0 0xee160000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900621 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100622 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000623 dmas = <&dmac1 0xd3>, <&dmac1 0xd4>;
624 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200625 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200626 status = "disabled";
627 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100628
Laurent Pinchart597af202013-10-29 16:23:12 +0100629 scifa0: serial@e6c40000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100630 compatible = "renesas,scifa-r8a7790",
631 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100632 reg = <0 0xe6c40000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900633 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100634 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100635 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200636 dmas = <&dmac0 0x21>, <&dmac0 0x22>;
637 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200638 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100639 status = "disabled";
640 };
641
642 scifa1: serial@e6c50000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100643 compatible = "renesas,scifa-r8a7790",
644 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100645 reg = <0 0xe6c50000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900646 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100647 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100648 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200649 dmas = <&dmac0 0x25>, <&dmac0 0x26>;
650 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200651 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100652 status = "disabled";
653 };
654
655 scifa2: serial@e6c60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100656 compatible = "renesas,scifa-r8a7790",
657 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100658 reg = <0 0xe6c60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900659 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100660 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100661 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200662 dmas = <&dmac0 0x27>, <&dmac0 0x28>;
663 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200664 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100665 status = "disabled";
666 };
667
668 scifb0: serial@e6c20000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100669 compatible = "renesas,scifb-r8a7790",
670 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100671 reg = <0 0xe6c20000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900672 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100673 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100674 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200675 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>;
676 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200677 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100678 status = "disabled";
679 };
680
681 scifb1: serial@e6c30000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100682 compatible = "renesas,scifb-r8a7790",
683 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100684 reg = <0 0xe6c30000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900685 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100686 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100687 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200688 dmas = <&dmac0 0x19>, <&dmac0 0x1a>;
689 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200690 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100691 status = "disabled";
692 };
693
694 scifb2: serial@e6ce0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100695 compatible = "renesas,scifb-r8a7790",
696 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100697 reg = <0 0xe6ce0000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900698 interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100699 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100700 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200701 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>;
702 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200703 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100704 status = "disabled";
705 };
706
707 scif0: serial@e6e60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100708 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
709 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100710 reg = <0 0xe6e60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900711 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100712 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>, <&zs_clk>,
713 <&scif_clk>;
714 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200715 dmas = <&dmac0 0x29>, <&dmac0 0x2a>;
716 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200717 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100718 status = "disabled";
719 };
720
721 scif1: serial@e6e68000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100722 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
723 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100724 reg = <0 0xe6e68000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900725 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100726 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>, <&zs_clk>,
727 <&scif_clk>;
728 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200729 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>;
730 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200731 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100732 status = "disabled";
733 };
734
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100735 scif2: serial@e6e56000 {
736 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
737 "renesas,scif";
738 reg = <0 0xe6e56000 0 64>;
739 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
740 clocks = <&mstp3_clks R8A7790_CLK_SCIF2>, <&zs_clk>,
741 <&scif_clk>;
742 clock-names = "fck", "brg_int", "scif_clk";
743 dmas = <&dmac0 0x2b>, <&dmac0 0x2c>;
744 dma-names = "tx", "rx";
745 power-domains = <&cpg_clocks>;
746 status = "disabled";
747 };
748
Laurent Pinchart597af202013-10-29 16:23:12 +0100749 hscif0: serial@e62c0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100750 compatible = "renesas,hscif-r8a7790",
751 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100752 reg = <0 0xe62c0000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900753 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100754 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>, <&zs_clk>,
755 <&scif_clk>;
756 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200757 dmas = <&dmac0 0x39>, <&dmac0 0x3a>;
758 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200759 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100760 status = "disabled";
761 };
762
763 hscif1: serial@e62c8000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100764 compatible = "renesas,hscif-r8a7790",
765 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100766 reg = <0 0xe62c8000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900767 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100768 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>, <&zs_clk>,
769 <&scif_clk>;
770 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200771 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>;
772 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200773 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100774 status = "disabled";
775 };
776
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300777 ether: ethernet@ee700000 {
778 compatible = "renesas,ether-r8a7790";
779 reg = <0 0xee700000 0 0x400>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900780 interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300781 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200782 power-domains = <&cpg_clocks>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300783 phy-mode = "rmii";
784 #address-cells = <1>;
785 #size-cells = <0>;
786 status = "disabled";
787 };
788
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300789 avb: ethernet@e6800000 {
Simon Hormand92df7e2016-02-23 10:17:45 +0900790 compatible = "renesas,etheravb-r8a7790",
791 "renesas,etheravb-rcar-gen2";
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300792 reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900793 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300794 clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200795 power-domains = <&cpg_clocks>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300796 #address-cells = <1>;
797 #size-cells = <0>;
798 status = "disabled";
799 };
800
Valentine Barshakcde630f2014-01-14 21:05:30 +0400801 sata0: sata@ee300000 {
802 compatible = "renesas,sata-r8a7790";
803 reg = <0 0xee300000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900804 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400805 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200806 power-domains = <&cpg_clocks>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400807 status = "disabled";
808 };
809
810 sata1: sata@ee500000 {
811 compatible = "renesas,sata-r8a7790";
812 reg = <0 0xee500000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900813 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400814 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200815 power-domains = <&cpg_clocks>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400816 status = "disabled";
817 };
818
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900819 hsusb: usb@e6590000 {
Simon Hormand87ec942016-01-04 08:20:17 +1100820 compatible = "renesas,usbhs-r8a7790", "renesas,rcar-gen2-usbhs";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900821 reg = <0 0xe6590000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900822 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900823 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
Yoshihiro Shimodae8295dc2015-05-08 16:13:07 +0900824 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
825 <&usb_dmac1 0>, <&usb_dmac1 1>;
826 dma-names = "ch0", "ch1", "ch2", "ch3";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200827 power-domains = <&cpg_clocks>;
828 renesas,buswait = <4>;
829 phys = <&usb0 1>;
830 phy-names = "usb";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900831 status = "disabled";
832 };
833
Sergei Shtylyove089f652014-09-27 01:00:20 +0400834 usbphy: usb-phy@e6590100 {
835 compatible = "renesas,usb-phy-r8a7790";
836 reg = <0 0xe6590100 0 0x100>;
837 #address-cells = <1>;
838 #size-cells = <0>;
839 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
840 clock-names = "usbhs";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200841 power-domains = <&cpg_clocks>;
Sergei Shtylyove089f652014-09-27 01:00:20 +0400842 status = "disabled";
843
844 usb0: usb-channel@0 {
845 reg = <0>;
846 #phy-cells = <1>;
847 };
848 usb2: usb-channel@2 {
849 reg = <2>;
850 #phy-cells = <1>;
851 };
852 };
853
Ben Dooks9f685bf2014-08-13 00:16:18 +0400854 vin0: video@e6ef0000 {
855 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400856 reg = <0 0xe6ef0000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900857 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200858 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
859 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400860 status = "disabled";
861 };
862
863 vin1: video@e6ef1000 {
864 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400865 reg = <0 0xe6ef1000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900866 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200867 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
868 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400869 status = "disabled";
870 };
871
872 vin2: video@e6ef2000 {
873 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400874 reg = <0 0xe6ef2000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900875 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200876 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
877 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400878 status = "disabled";
879 };
880
881 vin3: video@e6ef3000 {
882 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400883 reg = <0 0xe6ef3000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900884 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200885 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
886 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400887 status = "disabled";
888 };
889
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100890 vsp1@fe920000 {
891 compatible = "renesas,vsp1";
892 reg = <0 0xfe920000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900893 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100894 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200895 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100896
897 renesas,has-sru;
898 renesas,#rpf = <5>;
899 renesas,#uds = <1>;
900 renesas,#wpf = <4>;
901 };
902
903 vsp1@fe928000 {
904 compatible = "renesas,vsp1";
905 reg = <0 0xfe928000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900906 interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100907 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200908 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100909
910 renesas,has-lut;
911 renesas,has-sru;
912 renesas,#rpf = <5>;
913 renesas,#uds = <3>;
914 renesas,#wpf = <4>;
915 };
916
917 vsp1@fe930000 {
918 compatible = "renesas,vsp1";
919 reg = <0 0xfe930000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900920 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100921 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200922 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100923
924 renesas,has-lif;
925 renesas,has-lut;
926 renesas,#rpf = <4>;
927 renesas,#uds = <1>;
928 renesas,#wpf = <4>;
929 };
930
931 vsp1@fe938000 {
932 compatible = "renesas,vsp1";
933 reg = <0 0xfe938000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900934 interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100935 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200936 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100937
938 renesas,has-lif;
939 renesas,has-lut;
940 renesas,#rpf = <4>;
941 renesas,#uds = <1>;
942 renesas,#wpf = <4>;
943 };
944
945 du: display@feb00000 {
946 compatible = "renesas,du-r8a7790";
947 reg = <0 0xfeb00000 0 0x70000>,
948 <0 0xfeb90000 0 0x1c>,
949 <0 0xfeb94000 0 0x1c>;
950 reg-names = "du", "lvds.0", "lvds.1";
Simon Horman3abb4d52016-01-15 11:44:15 +0900951 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
952 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
953 <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100954 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
955 <&mstp7_clks R8A7790_CLK_DU1>,
956 <&mstp7_clks R8A7790_CLK_DU2>,
957 <&mstp7_clks R8A7790_CLK_LVDS0>,
958 <&mstp7_clks R8A7790_CLK_LVDS1>;
959 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
960 status = "disabled";
961
962 ports {
963 #address-cells = <1>;
964 #size-cells = <0>;
965
966 port@0 {
967 reg = <0>;
968 du_out_rgb: endpoint {
969 };
970 };
971 port@1 {
972 reg = <1>;
973 du_out_lvds0: endpoint {
974 };
975 };
976 port@2 {
977 reg = <2>;
978 du_out_lvds1: endpoint {
979 };
980 };
981 };
982 };
983
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300984 can0: can@e6e80000 {
Simon Horman28e941d2016-03-14 11:13:59 +0900985 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300986 reg = <0 0xe6e80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900987 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300988 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
989 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
990 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200991 power-domains = <&cpg_clocks>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300992 status = "disabled";
993 };
994
995 can1: can@e6e88000 {
Simon Horman28e941d2016-03-14 11:13:59 +0900996 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300997 reg = <0 0xe6e88000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900998 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300999 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
1000 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1001 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001002 power-domains = <&cpg_clocks>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001003 status = "disabled";
1004 };
1005
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001006 jpu: jpeg-codec@fe980000 {
Simon Horman1c4b68f2016-02-24 11:29:05 +09001007 compatible = "renesas,jpu-r8a7790", "renesas,rcar-gen2-jpu";
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001008 reg = <0 0xfe980000 0 0x10300>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001009 interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001010 clocks = <&mstp1_clks R8A7790_CLK_JPU>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001011 power-domains = <&cpg_clocks>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001012 };
1013
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001014 clocks {
1015 #address-cells = <2>;
1016 #size-cells = <2>;
1017 ranges;
1018
1019 /* External root clock */
Simon Hormanb19dd472016-03-16 09:21:13 +09001020 extal_clk: extal {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001021 compatible = "fixed-clock";
1022 #clock-cells = <0>;
1023 /* This value must be overriden by the board. */
1024 clock-frequency = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001025 };
1026
Phil Edworthy51d17912014-06-13 10:37:16 +01001027 /* External PCIe clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001028 pcie_bus_clk: pcie_bus {
Phil Edworthy51d17912014-06-13 10:37:16 +01001029 compatible = "fixed-clock";
1030 #clock-cells = <0>;
1031 clock-frequency = <100000000>;
Phil Edworthy51d17912014-06-13 10:37:16 +01001032 status = "disabled";
1033 };
1034
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001035 /*
1036 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
1037 * default. Boards that provide audio clocks should override them.
1038 */
1039 audio_clk_a: audio_clk_a {
1040 compatible = "fixed-clock";
1041 #clock-cells = <0>;
1042 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001043 };
1044 audio_clk_b: audio_clk_b {
1045 compatible = "fixed-clock";
1046 #clock-cells = <0>;
1047 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001048 };
1049 audio_clk_c: audio_clk_c {
1050 compatible = "fixed-clock";
1051 #clock-cells = <0>;
1052 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001053 };
1054
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001055 /* External SCIF clock */
1056 scif_clk: scif {
1057 compatible = "fixed-clock";
1058 #clock-cells = <0>;
1059 /* This value must be overridden by the board. */
1060 clock-frequency = <0>;
1061 status = "disabled";
1062 };
1063
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001064 /* External USB clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001065 usb_extal_clk: usb_extal {
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001066 compatible = "fixed-clock";
1067 #clock-cells = <0>;
1068 clock-frequency = <48000000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001069 };
1070
1071 /* External CAN clock */
1072 can_clk: can_clk {
1073 compatible = "fixed-clock";
1074 #clock-cells = <0>;
1075 /* This value must be overridden by the board. */
1076 clock-frequency = <0>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001077 status = "disabled";
1078 };
1079
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001080 /* Special CPG clocks */
1081 cpg_clocks: cpg_clocks@e6150000 {
1082 compatible = "renesas,r8a7790-cpg-clocks",
1083 "renesas,rcar-gen2-cpg-clocks";
1084 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001085 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001086 #clock-cells = <1>;
1087 clock-output-names = "main", "pll0", "pll1", "pll3",
1088 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001089 "z", "rcan", "adsp";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001090 #power-domain-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001091 };
1092
1093 /* Variable factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001094 sd2_clk: sd2@e6150078 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001095 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1096 reg = <0 0xe6150078 0 4>;
1097 clocks = <&pll1_div2_clk>;
1098 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001099 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001100 sd3_clk: sd3@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001101 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +09001102 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001103 clocks = <&pll1_div2_clk>;
1104 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001105 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001106 mmc0_clk: mmc0@e6150240 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001107 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1108 reg = <0 0xe6150240 0 4>;
1109 clocks = <&pll1_div2_clk>;
1110 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001111 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001112 mmc1_clk: mmc1@e6150244 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001113 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1114 reg = <0 0xe6150244 0 4>;
1115 clocks = <&pll1_div2_clk>;
1116 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001117 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001118 ssp_clk: ssp@e6150248 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001119 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1120 reg = <0 0xe6150248 0 4>;
1121 clocks = <&pll1_div2_clk>;
1122 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001123 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001124 ssprs_clk: ssprs@e615024c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001125 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1126 reg = <0 0xe615024c 0 4>;
1127 clocks = <&pll1_div2_clk>;
1128 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001129 };
1130
1131 /* Fixed factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001132 pll1_div2_clk: pll1_div2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001133 compatible = "fixed-factor-clock";
1134 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1135 #clock-cells = <0>;
1136 clock-div = <2>;
1137 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001138 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001139 z2_clk: z2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001140 compatible = "fixed-factor-clock";
1141 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1142 #clock-cells = <0>;
1143 clock-div = <2>;
1144 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001145 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001146 zg_clk: zg {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001147 compatible = "fixed-factor-clock";
1148 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1149 #clock-cells = <0>;
1150 clock-div = <3>;
1151 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001152 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001153 zx_clk: zx {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001154 compatible = "fixed-factor-clock";
1155 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1156 #clock-cells = <0>;
1157 clock-div = <3>;
1158 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001159 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001160 zs_clk: zs {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001161 compatible = "fixed-factor-clock";
1162 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1163 #clock-cells = <0>;
1164 clock-div = <6>;
1165 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001166 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001167 hp_clk: hp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001168 compatible = "fixed-factor-clock";
1169 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1170 #clock-cells = <0>;
1171 clock-div = <12>;
1172 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001173 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001174 i_clk: i {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001175 compatible = "fixed-factor-clock";
1176 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1177 #clock-cells = <0>;
1178 clock-div = <2>;
1179 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001180 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001181 b_clk: b {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001182 compatible = "fixed-factor-clock";
1183 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1184 #clock-cells = <0>;
1185 clock-div = <12>;
1186 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001187 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001188 p_clk: p {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001189 compatible = "fixed-factor-clock";
1190 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1191 #clock-cells = <0>;
1192 clock-div = <24>;
1193 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001194 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001195 cl_clk: cl {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001196 compatible = "fixed-factor-clock";
1197 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1198 #clock-cells = <0>;
1199 clock-div = <48>;
1200 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001201 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001202 m2_clk: m2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001203 compatible = "fixed-factor-clock";
1204 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1205 #clock-cells = <0>;
1206 clock-div = <8>;
1207 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001208 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001209 imp_clk: imp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001210 compatible = "fixed-factor-clock";
1211 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1212 #clock-cells = <0>;
1213 clock-div = <4>;
1214 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001215 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001216 rclk_clk: rclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001217 compatible = "fixed-factor-clock";
1218 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1219 #clock-cells = <0>;
1220 clock-div = <(48 * 1024)>;
1221 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001222 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001223 oscclk_clk: oscclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001224 compatible = "fixed-factor-clock";
1225 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1226 #clock-cells = <0>;
1227 clock-div = <(12 * 1024)>;
1228 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001229 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001230 zb3_clk: zb3 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001231 compatible = "fixed-factor-clock";
1232 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1233 #clock-cells = <0>;
1234 clock-div = <4>;
1235 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001236 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001237 zb3d2_clk: zb3d2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001238 compatible = "fixed-factor-clock";
1239 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1240 #clock-cells = <0>;
1241 clock-div = <8>;
1242 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001243 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001244 ddr_clk: ddr {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001245 compatible = "fixed-factor-clock";
1246 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1247 #clock-cells = <0>;
1248 clock-div = <8>;
1249 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001250 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001251 mp_clk: mp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001252 compatible = "fixed-factor-clock";
1253 clocks = <&pll1_div2_clk>;
1254 #clock-cells = <0>;
1255 clock-div = <15>;
1256 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001257 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001258 cp_clk: cp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001259 compatible = "fixed-factor-clock";
1260 clocks = <&extal_clk>;
1261 #clock-cells = <0>;
1262 clock-div = <2>;
1263 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001264 };
1265
1266 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001267 mstp0_clks: mstp0_clks@e6150130 {
1268 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1269 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1270 clocks = <&mp_clk>;
1271 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001272 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001273 clock-output-names = "msiof0";
1274 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001275 mstp1_clks: mstp1_clks@e6150134 {
1276 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1277 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001278 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1279 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1280 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1281 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001282 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001283 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001284 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1285 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1286 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1287 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1288 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1289 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1290 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001291 >;
1292 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001293 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1294 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1295 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001296 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001297 };
1298 mstp2_clks: mstp2_clks@e6150138 {
1299 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1300 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1301 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001302 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1303 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001304 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001305 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001306 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001307 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1308 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001309 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001310 >;
1311 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001312 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001313 "scifb1", "msiof1", "msiof3", "scifb2",
1314 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001315 };
1316 mstp3_clks: mstp3_clks@e615013c {
1317 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1318 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001319 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&p_clk>, <&sd3_clk>,
Wolfram Sang17465142014-03-11 22:24:37 +01001320 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001321 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1322 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001323 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001324 clock-indices = <
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001325 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SCIF2 R8A7790_CLK_SDHI3
Wolfram Sang17465142014-03-11 22:24:37 +01001326 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001327 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001328 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001329 >;
1330 clock-output-names =
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001331 "iic2", "tpu0", "mmcif1", "scif2", "sdhi3",
Wolfram Sang17465142014-03-11 22:24:37 +01001332 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001333 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1334 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001335 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001336 mstp4_clks: mstp4_clks@e6150140 {
1337 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1338 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1339 clocks = <&cp_clk>;
1340 #clock-cells = <1>;
1341 clock-indices = <R8A7790_CLK_IRQC>;
1342 clock-output-names = "irqc";
1343 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001344 mstp5_clks: mstp5_clks@e6150144 {
1345 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1346 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001347 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1348 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001349 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001350 clock-indices = <
1351 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001352 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1353 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001354 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001355 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1356 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001357 };
1358 mstp7_clks: mstp7_clks@e615014c {
1359 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1360 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001361 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001362 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1363 <&zx_clk>;
1364 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001365 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001366 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1367 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1368 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1369 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1370 >;
1371 clock-output-names =
1372 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1373 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1374 };
1375 mstp8_clks: mstp8_clks@e6150990 {
1376 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1377 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001378 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001379 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1380 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001381 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001382 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001383 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001384 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0
1385 R8A7790_CLK_ETHERAVB R8A7790_CLK_ETHER
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001386 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001387 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001388 clock-output-names =
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001389 "mlb", "vin3", "vin2", "vin1", "vin0",
1390 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001391 };
1392 mstp9_clks: mstp9_clks@e6150994 {
1393 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1394 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001395 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1396 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1397 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001398 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001399 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001400 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001401 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1402 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001403 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1404 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001405 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001406 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001407 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001408 "rcan1", "rcan0", "qspi_mod", "iic3",
1409 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001410 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001411 mstp10_clks: mstp10_clks@e6150998 {
1412 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1413 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1414 clocks = <&p_clk>,
1415 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1416 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1417 <&p_clk>,
1418 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1419 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1420 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1421 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1422 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001423 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001424 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1425
1426 #clock-cells = <1>;
1427 clock-indices = <
1428 R8A7790_CLK_SSI_ALL
1429 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1430 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1431 R8A7790_CLK_SCU_ALL
1432 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001433 R8A7790_CLK_SCU_CTU1_MIX1 R8A7790_CLK_SCU_CTU0_MIX0
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001434 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1435 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1436 >;
1437 clock-output-names =
1438 "ssi-all",
1439 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1440 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1441 "scu-all",
1442 "scu-dvc1", "scu-dvc0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001443 "scu-ctu1-mix1", "scu-ctu0-mix0",
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001444 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1445 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1446 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001447 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001448
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001449 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001450 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1451 reg = <0 0xe6b10000 0 0x2c>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001452 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001453 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Geert Uytterhoeven37cf3d62014-08-06 14:59:08 +02001454 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1455 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001456 power-domains = <&cpg_clocks>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001457 num-cs = <1>;
1458 #address-cells = <1>;
1459 #size-cells = <0>;
1460 status = "disabled";
1461 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001462
1463 msiof0: spi@e6e20000 {
1464 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001465 reg = <0 0xe6e20000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001466 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001467 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001468 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1469 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001470 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001471 #address-cells = <1>;
1472 #size-cells = <0>;
1473 status = "disabled";
1474 };
1475
1476 msiof1: spi@e6e10000 {
1477 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001478 reg = <0 0xe6e10000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001479 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001480 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001481 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1482 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001483 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001484 #address-cells = <1>;
1485 #size-cells = <0>;
1486 status = "disabled";
1487 };
1488
1489 msiof2: spi@e6e00000 {
1490 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001491 reg = <0 0xe6e00000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001492 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001493 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001494 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1495 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001496 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001497 #address-cells = <1>;
1498 #size-cells = <0>;
1499 status = "disabled";
1500 };
1501
1502 msiof3: spi@e6c90000 {
1503 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001504 reg = <0 0xe6c90000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001505 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001506 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001507 dmas = <&dmac0 0x45>, <&dmac0 0x46>;
1508 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001509 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001510 #address-cells = <1>;
1511 #size-cells = <0>;
1512 status = "disabled";
1513 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001514
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001515 xhci: usb@ee000000 {
1516 compatible = "renesas,xhci-r8a7790";
1517 reg = <0 0xee000000 0 0xc00>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001518 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001519 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001520 power-domains = <&cpg_clocks>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001521 phys = <&usb2 1>;
1522 phy-names = "usb";
1523 status = "disabled";
1524 };
1525
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001526 pci0: pci@ee090000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001527 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001528 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001529 reg = <0 0xee090000 0 0xc00>,
1530 <0 0xee080000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001531 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001532 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1533 power-domains = <&cpg_clocks>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001534 status = "disabled";
1535
1536 bus-range = <0 0>;
1537 #address-cells = <3>;
1538 #size-cells = <2>;
1539 #interrupt-cells = <1>;
1540 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1541 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001542 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1543 0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1544 0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001545
1546 usb@0,1 {
1547 reg = <0x800 0 0 0 0>;
1548 device_type = "pci";
1549 phys = <&usb0 0>;
1550 phy-names = "usb";
1551 };
1552
1553 usb@0,2 {
1554 reg = <0x1000 0 0 0 0>;
1555 device_type = "pci";
1556 phys = <&usb0 0>;
1557 phy-names = "usb";
1558 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001559 };
1560
1561 pci1: pci@ee0b0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001562 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001563 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001564 reg = <0 0xee0b0000 0 0xc00>,
1565 <0 0xee0a0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001566 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001567 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1568 power-domains = <&cpg_clocks>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001569 status = "disabled";
1570
1571 bus-range = <1 1>;
1572 #address-cells = <3>;
1573 #size-cells = <2>;
1574 #interrupt-cells = <1>;
1575 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1576 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001577 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1578 0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1579 0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001580 };
1581
1582 pci2: pci@ee0d0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001583 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001584 device_type = "pci";
1585 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001586 power-domains = <&cpg_clocks>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001587 reg = <0 0xee0d0000 0 0xc00>,
1588 <0 0xee0c0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001589 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001590 status = "disabled";
1591
1592 bus-range = <2 2>;
1593 #address-cells = <3>;
1594 #size-cells = <2>;
1595 #interrupt-cells = <1>;
1596 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1597 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001598 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1599 0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1600 0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001601
1602 usb@0,1 {
1603 reg = <0x800 0 0 0 0>;
1604 device_type = "pci";
1605 phys = <&usb2 0>;
1606 phy-names = "usb";
1607 };
1608
1609 usb@0,2 {
1610 reg = <0x1000 0 0 0 0>;
1611 device_type = "pci";
1612 phys = <&usb2 0>;
1613 phy-names = "usb";
1614 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001615 };
1616
Phil Edworthy745329d2014-06-13 10:37:17 +01001617 pciec: pcie@fe000000 {
Simon Hormane670be82015-12-18 11:36:02 +09001618 compatible = "renesas,pcie-r8a7790", "renesas,pcie-rcar-gen2";
Phil Edworthy745329d2014-06-13 10:37:17 +01001619 reg = <0 0xfe000000 0 0x80000>;
1620 #address-cells = <3>;
1621 #size-cells = <2>;
1622 bus-range = <0x00 0xff>;
1623 device_type = "pci";
1624 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1625 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1626 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1627 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1628 /* Map all possible DDR as inbound ranges */
1629 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1630 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001631 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1632 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1633 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001634 #interrupt-cells = <1>;
1635 interrupt-map-mask = <0 0 0 0>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001636 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001637 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1638 clock-names = "pcie", "pcie_bus";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001639 power-domains = <&cpg_clocks>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001640 status = "disabled";
1641 };
1642
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001643 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001644 /*
1645 * #sound-dai-cells is required
1646 *
1647 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1648 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1649 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001650 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001651 reg = <0 0xec500000 0 0x1000>, /* SCU */
1652 <0 0xec5a0000 0 0x100>, /* ADG */
1653 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto4bc4a202015-08-24 08:27:56 +00001654 <0 0xec541000 0 0x280>, /* SSI */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001655 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1656 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001657
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001658 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1659 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1660 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1661 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1662 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1663 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1664 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1665 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1666 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1667 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1668 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001669 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001670 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001671 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001672 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1673 clock-names = "ssi-all",
1674 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1675 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1676 "src.9", "src.8", "src.7", "src.6", "src.5",
1677 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001678 "ctu.0", "ctu.1",
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001679 "mix.0", "mix.1",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001680 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001681 "clk_a", "clk_b", "clk_c", "clk_i";
Geert Uytterhoeven6507c4e2015-08-20 01:24:44 +00001682 power-domains = <&cpg_clocks>;
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001683
1684 status = "disabled";
1685
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001686 rcar_sound,dvc {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001687 dvc0: dvc@0 {
1688 dmas = <&audma0 0xbc>;
1689 dma-names = "tx";
1690 };
1691 dvc1: dvc@1 {
1692 dmas = <&audma0 0xbe>;
1693 dma-names = "tx";
1694 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001695 };
1696
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001697 rcar_sound,mix {
1698 mix0: mix@0 { };
1699 mix1: mix@1 { };
1700 };
1701
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001702 rcar_sound,ctu {
1703 ctu00: ctu@0 { };
1704 ctu01: ctu@1 { };
1705 ctu02: ctu@2 { };
1706 ctu03: ctu@3 { };
1707 ctu10: ctu@4 { };
1708 ctu11: ctu@5 { };
1709 ctu12: ctu@6 { };
1710 ctu13: ctu@7 { };
1711 };
1712
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001713 rcar_sound,src {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001714 src0: src@0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001715 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001716 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1717 dma-names = "rx", "tx";
1718 };
1719 src1: src@1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001720 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001721 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1722 dma-names = "rx", "tx";
1723 };
1724 src2: src@2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001725 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001726 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1727 dma-names = "rx", "tx";
1728 };
1729 src3: src@3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001730 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001731 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1732 dma-names = "rx", "tx";
1733 };
1734 src4: src@4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001735 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001736 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1737 dma-names = "rx", "tx";
1738 };
1739 src5: src@5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001740 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001741 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1742 dma-names = "rx", "tx";
1743 };
1744 src6: src@6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001745 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001746 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1747 dma-names = "rx", "tx";
1748 };
1749 src7: src@7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001750 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001751 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1752 dma-names = "rx", "tx";
1753 };
1754 src8: src@8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001755 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001756 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1757 dma-names = "rx", "tx";
1758 };
1759 src9: src@9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001760 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001761 dmas = <&audma0 0x97>, <&audma1 0xba>;
1762 dma-names = "rx", "tx";
1763 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001764 };
1765
1766 rcar_sound,ssi {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001767 ssi0: ssi@0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001768 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001769 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1770 dma-names = "rx", "tx", "rxu", "txu";
1771 };
1772 ssi1: ssi@1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001773 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001774 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1775 dma-names = "rx", "tx", "rxu", "txu";
1776 };
1777 ssi2: ssi@2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001778 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001779 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1780 dma-names = "rx", "tx", "rxu", "txu";
1781 };
1782 ssi3: ssi@3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001783 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001784 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1785 dma-names = "rx", "tx", "rxu", "txu";
1786 };
1787 ssi4: ssi@4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001788 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001789 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1790 dma-names = "rx", "tx", "rxu", "txu";
1791 };
1792 ssi5: ssi@5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001793 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001794 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1795 dma-names = "rx", "tx", "rxu", "txu";
1796 };
1797 ssi6: ssi@6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001798 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001799 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1800 dma-names = "rx", "tx", "rxu", "txu";
1801 };
1802 ssi7: ssi@7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001803 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001804 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1805 dma-names = "rx", "tx", "rxu", "txu";
1806 };
1807 ssi8: ssi@8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001808 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001809 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1810 dma-names = "rx", "tx", "rxu", "txu";
1811 };
1812 ssi9: ssi@9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001813 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001814 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1815 dma-names = "rx", "tx", "rxu", "txu";
1816 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001817 };
1818 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001819
1820 ipmmu_sy0: mmu@e6280000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001821 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001822 reg = <0 0xe6280000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001823 interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
1824 <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001825 #iommu-cells = <1>;
1826 status = "disabled";
1827 };
1828
1829 ipmmu_sy1: mmu@e6290000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001830 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001831 reg = <0 0xe6290000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001832 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001833 #iommu-cells = <1>;
1834 status = "disabled";
1835 };
1836
1837 ipmmu_ds: mmu@e6740000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001838 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001839 reg = <0 0xe6740000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001840 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1841 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001842 #iommu-cells = <1>;
1843 status = "disabled";
1844 };
1845
1846 ipmmu_mp: mmu@ec680000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001847 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001848 reg = <0 0xec680000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001849 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001850 #iommu-cells = <1>;
1851 status = "disabled";
1852 };
1853
1854 ipmmu_mx: mmu@fe951000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001855 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001856 reg = <0 0xfe951000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001857 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
1858 <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001859 #iommu-cells = <1>;
1860 status = "disabled";
1861 };
1862
1863 ipmmu_rt: mmu@ffc80000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001864 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001865 reg = <0 0xffc80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001866 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001867 #iommu-cells = <1>;
1868 status = "disabled";
1869 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001870};