blob: aac22a1e85b8e081f5c83723721c637161ba1e46 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01002 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01003 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01004 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000030#include <linux/mtd/mtd.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010031
32#include "enum.h"
33#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000034#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010035
Ben Hutchings8ceee662008-04-27 12:55:59 +010036/**************************************************************************
37 *
38 * Build definitions
39 *
40 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000041
Ben Hutchings8127d662013-08-29 19:19:29 +010042#define EFX_DRIVER_VERSION "4.0"
Ben Hutchings8ceee662008-04-27 12:55:59 +010043
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000044#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010045#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
46#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
47#else
48#define EFX_BUG_ON_PARANOID(x) do {} while (0)
49#define EFX_WARN_ON_PARANOID(x) do {} while (0)
50#endif
51
Ben Hutchings8ceee662008-04-27 12:55:59 +010052/**************************************************************************
53 *
54 * Efx data structures
55 *
56 **************************************************************************/
57
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000058#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010059#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000060#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010061#define EFX_EXTRA_CHANNEL_PTP 1
62#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010063
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000064/* Checksum generation is a per-queue option in hardware, so each
65 * queue visible to the networking core is backed by two hardware TX
66 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000067#define EFX_MAX_TX_TC 2
68#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
69#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
70#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
71#define EFX_TXQ_TYPES 4
72#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010073
Ben Hutchings85740cdf2013-01-29 23:33:15 +000074/* Maximum possible MTU the driver supports */
75#define EFX_MAX_MTU (9 * 1024)
76
Ben Hutchings950c54d2013-05-13 12:01:22 +000077/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
78 * and should be a multiple of the cache line size.
79 */
80#define EFX_RX_USR_BUF_SIZE (2048 - 256)
81
82/* If possible, we should ensure cache line alignment at start and end
83 * of every buffer. Otherwise, we just need to ensure 4-byte
84 * alignment of the network header.
85 */
86#if NET_IP_ALIGN == 0
87#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
88#else
89#define EFX_RX_BUF_ALIGNMENT 4
90#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000091
Stuart Hodgson7c236c42012-09-03 11:09:36 +010092/* Forward declare Precision Time Protocol (PTP) support structure. */
93struct efx_ptp_data;
94
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010095struct efx_self_tests;
96
Ben Hutchings8ceee662008-04-27 12:55:59 +010097/**
Ben Hutchingscaa75582012-09-19 00:31:42 +010098 * struct efx_buffer - A general-purpose DMA buffer
99 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100 * @dma_addr: DMA base address of the buffer
101 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100102 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100103 * The NIC uses these buffers for its interrupt status registers and
104 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100105 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100106struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100107 void *addr;
108 dma_addr_t dma_addr;
109 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100110};
111
112/**
113 * struct efx_special_buffer - DMA buffer entered into buffer table
114 * @buf: Standard &struct efx_buffer
115 * @index: Buffer index within controller;s buffer table
116 * @entries: Number of buffer table entries
117 *
118 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
119 * Event and descriptor rings are addressed via one or more buffer
120 * table entries (and so can be physically non-contiguous, although we
121 * currently do not take advantage of that). On Falcon and Siena we
122 * have to take care of allocating and initialising the entries
123 * ourselves. On later hardware this is managed by the firmware and
124 * @index and @entries are left as 0.
125 */
126struct efx_special_buffer {
127 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000128 unsigned int index;
129 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100130};
131
132/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100133 * struct efx_tx_buffer - buffer state for a TX descriptor
134 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
135 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100136 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
137 * freed when descriptor completes.
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000138 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100140 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100141 * @len: Length of this fragment.
142 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @unmap_len: Length of this fragment to unmap
144 */
145struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100146 union {
147 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100148 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100149 };
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000150 union {
151 efx_qword_t option;
152 dma_addr_t dma_addr;
153 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100154 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100155 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156 unsigned short unmap_len;
157};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100158#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
159#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100160#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100161#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000162#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100163
164/**
165 * struct efx_tx_queue - An Efx TX queue
166 *
167 * This is a ring buffer of TX fragments.
168 * Since the TX completion path always executes on the same
169 * CPU and the xmit path can operate on different CPUs,
170 * performance is increased by ensuring that the completion
171 * path and the xmit path operate on different cache lines.
172 * This is particularly important if the xmit path is always
173 * executing on one CPU which is different from the completion
174 * path. There is also a cache line for members which are
175 * read but not written on the fast path.
176 *
177 * @efx: The associated Efx NIC
178 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100179 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000180 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100181 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100182 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000184 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100185 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
186 * Size of the region is efx_piobuf_size.
187 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000188 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100189 * @read_count: Current read pointer.
190 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000191 * @old_write_count: The value of @write_count when last checked.
192 * This is here for performance reasons. The xmit path will
193 * only get the up-to-date value of @write_count if this
194 * variable indicates that the queue is empty. This is to
195 * avoid cache-line ping-pong between the xmit path and the
196 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100197 * @merge_events: Number of TX merged completion events
Ben Hutchings8ceee662008-04-27 12:55:59 +0100198 * @insert_count: Current insert pointer
199 * This is the number of buffers that have been added to the
200 * software ring.
201 * @write_count: Current write pointer
202 * This is the number of buffers that have been added to the
203 * hardware ring.
204 * @old_read_count: The value of read_count when last checked.
205 * This is here for performance reasons. The xmit path will
206 * only get the up-to-date value of read_count if this
207 * variable indicates that the queue is full. This is to
208 * avoid cache-line ping-pong between the xmit path and the
209 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100210 * @tso_bursts: Number of times TSO xmit invoked by kernel
211 * @tso_long_headers: Number of packets with headers too long for standard
212 * blocks
213 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000214 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92013-09-02 18:24:29 +0100215 * @pio_packets: Number of times the TX PIO feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000216 * @empty_read_count: If the completion path has seen the queue as empty
217 * and the transmission path has not yet checked this, the value of
218 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100219 */
220struct efx_tx_queue {
221 /* Members which don't change on the fast path */
222 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000223 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100224 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000225 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100226 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100227 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100228 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000229 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100230 void __iomem *piobuf;
231 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000232 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100233
234 /* Members used mainly on the completion path */
235 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000236 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100237 unsigned int merge_events;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100238
239 /* Members used only on the xmit path */
240 unsigned int insert_count ____cacheline_aligned_in_smp;
241 unsigned int write_count;
242 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100243 unsigned int tso_bursts;
244 unsigned int tso_long_headers;
245 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000246 unsigned int pushes;
Jon Cooperee45fd92013-09-02 18:24:29 +0100247 unsigned int pio_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000248
249 /* Members shared between paths and sometimes updated */
250 unsigned int empty_read_count ____cacheline_aligned_in_smp;
251#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100252 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253};
254
255/**
256 * struct efx_rx_buffer - An Efx RX data buffer
257 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000258 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100259 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000260 * @page_offset: If pending: offset in @page of DMA base address.
261 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000262 * @len: If pending: length for DMA descriptor.
263 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000264 * @flags: Flags for buffer and packet state. These are only set on the
265 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100266 */
267struct efx_rx_buffer {
268 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000269 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000270 u16 page_offset;
271 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100272 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100273};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000274#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100275#define EFX_RX_PKT_CSUMMED 0x0002
276#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100277#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100278#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100279
280/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000281 * struct efx_rx_page_state - Page-based rx buffer state
282 *
283 * Inserted at the start of every page allocated for receive buffers.
284 * Used to facilitate sharing dma mappings between recycled rx buffers
285 * and those passed up to the kernel.
286 *
287 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
288 * When refcnt falls to zero, the page is unmapped for dma
289 * @dma_addr: The dma address of this page.
290 */
291struct efx_rx_page_state {
292 unsigned refcnt;
293 dma_addr_t dma_addr;
294
295 unsigned int __pad[0] ____cacheline_aligned;
296};
297
298/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100299 * struct efx_rx_queue - An Efx RX queue
300 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100301 * @core_index: Index of network core RX queue. Will be >= 0 iff this
302 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100303 * @buffer: The software buffer ring
304 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000305 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100306 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000307 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
308 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100309 * @added_count: Number of buffers added to the receive queue.
310 * @notified_count: Number of buffers given to NIC (<= @added_count).
311 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000312 * @scatter_n: Used by NIC specific receive code.
313 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000314 * @page_ring: The ring to store DMA mapped pages for reuse.
315 * @page_add: Counter to calculate the write pointer for the recycle ring.
316 * @page_remove: Counter to calculate the read pointer for the recycle ring.
317 * @page_recycle_count: The number of pages that have been recycled.
318 * @page_recycle_failed: The number of pages that couldn't be recycled because
319 * the kernel still held a reference to them.
320 * @page_recycle_full: The number of pages that were released because the
321 * recycle ring was full.
322 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100323 * @max_fill: RX descriptor maximum fill level (<= ring size)
324 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
325 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100326 * @min_fill: RX descriptor minimum non-zero fill level.
327 * This records the minimum fill level observed when a ring
328 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000329 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000330 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100331 */
332struct efx_rx_queue {
333 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100334 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335 struct efx_rx_buffer *buffer;
336 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000337 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100338 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000339 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100340
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000341 unsigned int added_count;
342 unsigned int notified_count;
343 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000344 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000345 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000346 struct page **page_ring;
347 unsigned int page_add;
348 unsigned int page_remove;
349 unsigned int page_recycle_count;
350 unsigned int page_recycle_failed;
351 unsigned int page_recycle_full;
352 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100353 unsigned int max_fill;
354 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100355 unsigned int min_fill;
356 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000357 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000358 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100359 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360};
361
Ben Hutchings8ceee662008-04-27 12:55:59 +0100362enum efx_rx_alloc_method {
363 RX_ALLOC_METHOD_AUTO = 0,
364 RX_ALLOC_METHOD_SKB = 1,
365 RX_ALLOC_METHOD_PAGE = 2,
366};
367
368/**
369 * struct efx_channel - An Efx channel
370 *
371 * A channel comprises an event queue, at least one TX queue, at least
372 * one RX queue, and an associated tasklet for processing the event
373 * queue.
374 *
375 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100376 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000377 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100378 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100379 * @enabled: Channel enabled indicator
380 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000381 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100382 * @napi_dev: Net device used with NAPI
383 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100384 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000385 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100386 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000387 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000388 * @irq_count: Number of IRQs since last adaptive moderation decision
389 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100390 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100391 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
392 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000393 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100394 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
395 * @n_rx_overlength: Count of RX_OVERLENGTH errors
396 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000397 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
398 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100399 * @n_rx_merge_events: Number of RX merged completion events
400 * @n_rx_merge_packets: Number of RX packets completed by merged events
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000401 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
402 * __efx_rx_packet(), or zero if there is none
403 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
404 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000405 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000406 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100407 */
408struct efx_channel {
409 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100410 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000411 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100412 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100413 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100414 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100415 unsigned int irq_moderation;
416 struct net_device *napi_dev;
417 struct napi_struct napi_str;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100418 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000419 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000421 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000423 unsigned int irq_count;
424 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000425#ifdef CONFIG_RFS_ACCEL
426 unsigned int rfs_filters_added;
427#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000428
Ben Hutchings8ceee662008-04-27 12:55:59 +0100429 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100430 unsigned n_rx_ip_hdr_chksum_err;
431 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000432 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100433 unsigned n_rx_frm_trunc;
434 unsigned n_rx_overlength;
435 unsigned n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000436 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100437 unsigned int n_rx_merge_events;
438 unsigned int n_rx_merge_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100439
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000440 unsigned int rx_pkt_n_frags;
441 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100442
Ben Hutchings8313aca2010-09-10 06:41:57 +0000443 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000444 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100445};
446
Ben Hutchings7f967c02012-02-13 23:45:02 +0000447/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100448 * struct efx_msi_context - Context for each MSI
449 * @efx: The associated NIC
450 * @index: Index of the channel/IRQ
451 * @name: Name of the channel/IRQ
452 *
453 * Unlike &struct efx_channel, this is never reallocated and is always
454 * safe for the IRQ handler to access.
455 */
456struct efx_msi_context {
457 struct efx_nic *efx;
458 unsigned int index;
459 char name[IFNAMSIZ + 6];
460};
461
462/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000463 * struct efx_channel_type - distinguishes traffic and extra channels
464 * @handle_no_channel: Handle failure to allocate an extra channel
465 * @pre_probe: Set up extra state prior to initialisation
466 * @post_remove: Tear down extra state after finalisation, if allocated.
467 * May be called on channels that have not been probed.
468 * @get_name: Generate the channel's name (used for its IRQ handler)
469 * @copy: Copy the channel state prior to reallocation. May be %NULL if
470 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100471 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000472 * @keep_eventq: Flag for whether event queue should be kept initialised
473 * while the device is stopped
474 */
475struct efx_channel_type {
476 void (*handle_no_channel)(struct efx_nic *);
477 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100478 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000479 void (*get_name)(struct efx_channel *, char *buf, size_t len);
480 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc62013-03-05 20:13:54 +0000481 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000482 bool keep_eventq;
483};
484
Ben Hutchings398468e2009-11-23 16:03:45 +0000485enum efx_led_mode {
486 EFX_LED_OFF = 0,
487 EFX_LED_ON = 1,
488 EFX_LED_DEFAULT = 2
489};
490
Ben Hutchingsc4593022009-11-23 16:08:17 +0000491#define STRING_TABLE_LOOKUP(val, member) \
492 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
493
Ben Hutchings18e83e42012-01-05 19:05:20 +0000494extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000495extern const unsigned int efx_loopback_mode_max;
496#define LOOPBACK_MODE(efx) \
497 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
498
Ben Hutchings18e83e42012-01-05 19:05:20 +0000499extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000500extern const unsigned int efx_reset_type_max;
501#define RESET_TYPE(type) \
502 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100503
Ben Hutchings8ceee662008-04-27 12:55:59 +0100504enum efx_int_mode {
505 /* Be careful if altering to correct macro below */
506 EFX_INT_MODE_MSIX = 0,
507 EFX_INT_MODE_MSI = 1,
508 EFX_INT_MODE_LEGACY = 2,
509 EFX_INT_MODE_MAX /* Insert any new items before this */
510};
511#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
512
Ben Hutchings8ceee662008-04-27 12:55:59 +0100513enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100514 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
515 STATE_READY = 1, /* hardware ready and netdev registered */
516 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000517 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100518};
519
520/*
Ben Hutchings8ceee662008-04-27 12:55:59 +0100521 * Alignment of the skb->head which wraps a page-allocated RX buffer
522 *
523 * The skb allocated to wrap an rx_buffer can have this alignment. Since
524 * the data is memcpy'd from the rx_buf, it does not need to be equal to
Ben Hutchingsc14ff2e2013-05-13 11:58:31 +0000525 * NET_IP_ALIGN.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100526 */
527#define EFX_PAGE_SKB_ALIGN 2
528
529/* Forward declaration */
530struct efx_nic;
531
532/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400533#define EFX_FC_RX FLOW_CTRL_RX
534#define EFX_FC_TX FLOW_CTRL_TX
535#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100536
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800537/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000538 * struct efx_link_state - Current state of the link
539 * @up: Link is up
540 * @fd: Link is full-duplex
541 * @fc: Actual flow control flags
542 * @speed: Link speed (Mbps)
543 */
544struct efx_link_state {
545 bool up;
546 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400547 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000548 unsigned int speed;
549};
550
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000551static inline bool efx_link_state_equal(const struct efx_link_state *left,
552 const struct efx_link_state *right)
553{
554 return left->up == right->up && left->fd == right->fd &&
555 left->fc == right->fc && left->speed == right->speed;
556}
557
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000558/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100559 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000560 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
561 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100562 * @init: Initialise PHY
563 * @fini: Shut down PHY
564 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000565 * @poll: Update @link_state and report whether it changed.
566 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800567 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
568 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000569 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800570 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000571 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000572 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000573 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800574 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100575 */
576struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000577 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100578 int (*init) (struct efx_nic *efx);
579 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000580 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000581 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000582 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800583 void (*get_settings) (struct efx_nic *efx,
584 struct ethtool_cmd *ecmd);
585 int (*set_settings) (struct efx_nic *efx,
586 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000587 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000588 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000589 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800590 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100591 int (*get_module_eeprom) (struct efx_nic *efx,
592 struct ethtool_eeprom *ee,
593 u8 *data);
594 int (*get_module_info) (struct efx_nic *efx,
595 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100596};
597
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100598/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000599 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100600 * @PHY_MODE_NORMAL: on and should pass traffic
601 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000602 * @PHY_MODE_LOW_POWER: set to low power through MDIO
603 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100604 * @PHY_MODE_SPECIAL: on but will not pass traffic
605 */
606enum efx_phy_mode {
607 PHY_MODE_NORMAL = 0,
608 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000609 PHY_MODE_LOW_POWER = 2,
610 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100611 PHY_MODE_SPECIAL = 8,
612};
613
614static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
615{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100616 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100617}
618
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000619/**
620 * struct efx_hw_stat_desc - Description of a hardware statistic
621 * @name: Name of the statistic as visible through ethtool, or %NULL if
622 * it should not be exposed
623 * @dma_width: Width in bits (0 for non-DMA statistics)
624 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100625 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000626struct efx_hw_stat_desc {
627 const char *name;
628 u16 dma_width;
629 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100630};
631
632/* Number of bits used in a multicast filter hash address */
633#define EFX_MCAST_HASH_BITS 8
634
635/* Number of (single-bit) entries in a multicast filter hash */
636#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
637
638/* An Efx multicast filter hash */
639union efx_multicast_hash {
640 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
641 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
642};
643
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000644struct efx_vf;
645struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000646
Ben Hutchings8ceee662008-04-27 12:55:59 +0100647/**
648 * struct efx_nic - an Efx NIC
649 * @name: Device name (net device name or bus id before net device registered)
650 * @pci_dev: The PCI device
651 * @type: Controller type attributes
652 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100653 * @workqueue: Workqueue for port reconfigures and the HW monitor.
654 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800655 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100656 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100657 * @membase_phys: Memory BAR value as physical address
658 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100659 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000660 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000661 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
662 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000663 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100664 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100665 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100666 * @tx_queue: TX DMA queues
667 * @rx_queue: RX DMA queues
668 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100669 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000670 * @extra_channel_types: Types of extra (non-traffic) channels that
671 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000672 * @rxq_entries: Size of receive queues requested by user.
673 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100674 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
675 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000676 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
677 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
678 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000679 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800680 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000681 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
682 * @n_tx_channels: Number of channels used for TX
Ben Hutchings272baee2013-01-29 23:33:14 +0000683 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100684 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000685 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
686 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100687 * @rx_prefix_size: Size of RX prefix before packet data
688 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
689 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100690 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
691 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Ben Hutchings78d41892010-12-02 13:47:56 +0000692 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000693 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000694 * @rx_scatter: Scatter mode enabled for receives
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000695 * @int_error_count: Number of internal errors seen recently
696 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100697 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
698 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100699 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000700 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000701 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000702 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000703 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300704 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100705 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100706 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100707 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100708 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000709 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
710 * efx_mac_work() with kernel interfaces. Safe to read under any
711 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
712 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100713 * @port_initialized: Port initialized?
714 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100716 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100717 * @phy_op: PHY interface
718 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000719 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000720 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100721 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000722 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000723 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100724 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000725 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
726 * Protected by @mac_lock.
727 * @multicast_hash: Multicast hash table for Falcon-arch.
728 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800729 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100730 * @fc_disable: When non-zero flow control is disabled. Typically used to
731 * ensure that network back pressure doesn't delay dma queue flushes.
732 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000733 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100734 * @loopback_mode: Loopback status
735 * @loopback_modes: Supported loopback mode bitmask
736 * @loopback_selftest: Offline self-test private state
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100737 * @filter_lock: Filter table lock
738 * @filter_state: Architecture-dependent filter table state
739 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
740 * indexed by filter ID
741 * @rps_expire_index: Next index to check for expiry in @rps_flow_id
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100742 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000743 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
744 * Decremented when the efx_flush_rx_queue() is called.
745 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
746 * completed (either success or failure). Not used when MCDI is used to
747 * flush receive queues.
748 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000749 * @vf: Array of &struct efx_vf objects.
750 * @vf_count: Number of VFs intended to be enabled.
751 * @vf_init_count: Number of VFs that have been fully initialised.
752 * @vi_scale: log2 number of vnics per VF.
753 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
754 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
755 * @local_addr_list: List of local addresses. Protected by %local_lock.
756 * @local_page_list: List of DMA addressable pages used to broadcast
757 * %local_addr_list. Protected by %local_lock.
758 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
759 * @peer_work: Work item to broadcast peer addresses to VMs.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100760 * @ptp_data: PTP state data
Ben Hutchingsab28c122010-12-06 22:53:15 +0000761 * @monitor_work: Hardware monitor workitem
762 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000763 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
764 * field is used by efx_test_interrupts() to verify that an
765 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000766 * @stats_lock: Statistics update lock. Must be held when calling
767 * efx_nic_type::{update,start,stop}_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100768 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000769 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770 */
771struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000772 /* The following fields should be written very rarely */
773
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774 char name[IFNAMSIZ];
775 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100776 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100777 const struct efx_nic_type *type;
778 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000779 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100780 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800781 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100782 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100783 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100784 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000785
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000787 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000788 bool irq_rx_adaptive;
789 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000790 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100791
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100793 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794
Ben Hutchings8313aca2010-09-10 06:41:57 +0000795 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100796 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000797 const struct efx_channel_type *
798 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100799
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000800 unsigned rxq_entries;
801 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100802 unsigned int txq_stop_thresh;
803 unsigned int txq_wake_thresh;
804
Ben Hutchings28e47c42012-02-15 01:58:49 +0000805 unsigned tx_dc_base;
806 unsigned rx_dc_base;
807 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000808 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100809
810 unsigned int max_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000811 unsigned n_channels;
812 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000813 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000814 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000815 unsigned n_tx_channels;
Ben Hutchings272baee2013-01-29 23:33:14 +0000816 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000818 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000819 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000820 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000821 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +0100822 unsigned int rx_prefix_size;
823 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +0100824 int rx_packet_len_offset;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000825 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000826 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000827 bool rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100828
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000829 unsigned int_error_count;
830 unsigned long int_error_expire;
831
Ben Hutchingsd8291182012-10-05 23:35:41 +0100832 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100833 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000834 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000835 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000836 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100837
Ben Hutchings76884832009-11-29 15:10:44 +0000838#ifdef CONFIG_SFC_MTD
839 struct list_head mtd_list;
840#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100841
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000842 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100843 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100844
845 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800846 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100847 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100848
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100849 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100850 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100851
Ben Hutchings8ceee662008-04-27 12:55:59 +0100852 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100853
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000854 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000855 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100856 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000857 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000858 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100859 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100860
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000861 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000862 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100863 unsigned int n_link_state_changes;
864
Ben Hutchings964e6132012-11-19 23:08:22 +0000865 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100866 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400867 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100868 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100869
870 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100871 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000872 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100873
874 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000875
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100876 spinlock_t filter_lock;
877 void *filter_state;
878#ifdef CONFIG_RFS_ACCEL
879 u32 *rps_flow_id;
880 unsigned int rps_expire_index;
881#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +0000882
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100883 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000884 atomic_t rxq_flush_pending;
885 atomic_t rxq_flush_outstanding;
886 wait_queue_head_t flush_wq;
887
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000888#ifdef CONFIG_SFC_SRIOV
889 struct efx_channel *vfdi_channel;
890 struct efx_vf *vf;
891 unsigned vf_count;
892 unsigned vf_init_count;
893 unsigned vi_scale;
894 unsigned vf_buftbl_base;
895 struct efx_buffer vfdi_status;
896 struct list_head local_addr_list;
897 struct list_head local_page_list;
898 struct mutex local_lock;
899 struct work_struct peer_work;
900#endif
901
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100902 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100903
Ben Hutchingsab28c122010-12-06 22:53:15 +0000904 /* The following fields may be written more often */
905
906 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
907 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000908 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000909 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100910};
911
Ben Hutchings55668612008-05-16 21:16:10 +0100912static inline int efx_dev_registered(struct efx_nic *efx)
913{
914 return efx->net_dev->reg_state == NETREG_REGISTERED;
915}
916
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000917static inline unsigned int efx_port_num(struct efx_nic *efx)
918{
Ben Hutchings66020412013-06-10 18:03:17 +0100919 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000920}
921
Ben Hutchings45a3fd52012-11-28 04:38:14 +0000922struct efx_mtd_partition {
923 struct list_head node;
924 struct mtd_info mtd;
925 const char *dev_type_name;
926 const char *type_name;
927 char name[IFNAMSIZ + 20];
928};
929
Ben Hutchings8ceee662008-04-27 12:55:59 +0100930/**
931 * struct efx_nic_type - Efx device type definition
Ben Hutchingsb1057982012-09-19 00:56:47 +0100932 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000933 * @probe: Probe the controller
934 * @remove: Free resources allocated by probe()
935 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +0000936 * @dimension_resources: Dimension controller resources (buffer table,
937 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000938 * @fini: Shut down the controller
939 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100940 * @map_reset_reason: Map ethtool reset reason to a reset method
941 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000942 * @reset: Reset the controller hardware and possibly the PHY. This will
943 * be called while the controller is uninitialised.
944 * @probe_port: Probe the MAC and PHY
945 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000946 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +0100947 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000948 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +0100949 * (for Falcon architecture)
950 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
951 * architecture)
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000952 * @describe_stats: Describe statistics for ethtool
953 * @update_stats: Update statistics not provided by event handling.
954 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000955 * @start_stats: Start the regular fetching of statistics
956 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000957 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000958 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000959 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +0100960 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100961 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
962 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100963 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000964 * @get_wol: Get WoL configuration from driver state
965 * @set_wol: Push WoL configuration to the NIC
966 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +0100967 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100968 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000969 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100970 * @mcdi_request: Send an MCDI request with the given header and SDU.
971 * The SDU length may be any value from 0 up to the protocol-
972 * defined maximum, but its buffer will be padded to a multiple
973 * of 4 bytes.
974 * @mcdi_poll_response: Test whether an MCDI response is available.
975 * @mcdi_read_response: Read the MCDI response PDU. The offset will
976 * be a multiple of 4. The length may not be, but the buffer
977 * will be padded so it is safe to round up.
978 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
979 * return an appropriate error code for aborting any current
980 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +0100981 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
982 * be separately enabled after this.
983 * @irq_test_generate: Generate a test IRQ
984 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
985 * queue must be separately disabled before this.
986 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
987 * a pointer to the &struct efx_msi_context for the channel.
988 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
989 * is a pointer to the &struct efx_nic.
990 * @tx_probe: Allocate resources for TX queue
991 * @tx_init: Initialise TX queue on the NIC
992 * @tx_remove: Free resources for TX queue
993 * @tx_write: Write TX descriptors and doorbell
994 * @rx_push_indir_table: Write RSS indirection table to the NIC
995 * @rx_probe: Allocate resources for RX queue
996 * @rx_init: Initialise RX queue on the NIC
997 * @rx_remove: Free resources for RX queue
998 * @rx_write: Write RX descriptors and doorbell
999 * @rx_defer_refill: Generate a refill reminder event
1000 * @ev_probe: Allocate resources for event queue
1001 * @ev_init: Initialise event queue on the NIC
1002 * @ev_fini: Deinitialise event queue on the NIC
1003 * @ev_remove: Free resources for event queue
1004 * @ev_process: Process events for a queue, up to the given NAPI quota
1005 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1006 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001007 * @filter_table_probe: Probe filter capabilities and set up filter software state
1008 * @filter_table_restore: Restore filters removed from hardware
1009 * @filter_table_remove: Remove filters from hardware and tear down software state
1010 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1011 * @filter_insert: add or replace a filter
1012 * @filter_remove_safe: remove a filter by ID, carefully
1013 * @filter_get_safe: retrieve a filter by ID, carefully
1014 * @filter_clear_rx: remove RX filters by priority
1015 * @filter_count_rx_used: Get the number of filters in use at a given priority
1016 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1017 * @filter_get_rx_ids: Get list of RX filters at a given priority
1018 * @filter_rfs_insert: Add or replace a filter for RFS. This must be
1019 * atomic. The hardware change may be asynchronous but should
1020 * not be delayed for long. It may fail if this can't be done
1021 * atomically.
1022 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1023 * This must check whether the specified table entry is used by RFS
1024 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001025 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1026 * using efx_mtd_add()
1027 * @mtd_rename: Set an MTD partition name using the net device name
1028 * @mtd_read: Read from an MTD partition
1029 * @mtd_erase: Erase part of an MTD partition
1030 * @mtd_write: Write to an MTD partition
1031 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1032 * also notifies the driver that a writer has finished using this
1033 * partition.
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001034 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001035 * @txd_ptr_tbl_base: TX descriptor ring base address
1036 * @rxd_ptr_tbl_base: RX descriptor ring base address
1037 * @buf_tbl_base: Buffer table base address
1038 * @evq_ptr_tbl_base: Event queue pointer table base address
1039 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001040 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001041 * @rx_prefix_size: Size of RX prefix before packet data
1042 * @rx_hash_offset: Offset of RX flow hash within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001043 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001044 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1045 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +01001046 * @max_interrupt_mode: Highest capability interrupt mode supported
1047 * from &enum efx_init_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001048 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001049 * @offload_features: net_device feature flags for protocol offload
1050 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001051 * @mcdi_max_ver: Maximum MCDI version supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001052 */
1053struct efx_nic_type {
Ben Hutchingsb1057982012-09-19 00:56:47 +01001054 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001055 int (*probe)(struct efx_nic *efx);
1056 void (*remove)(struct efx_nic *efx);
1057 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001058 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001059 void (*fini)(struct efx_nic *efx);
1060 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001061 enum reset_type (*map_reset_reason)(enum reset_type reason);
1062 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001063 int (*reset)(struct efx_nic *efx, enum reset_type method);
1064 int (*probe_port)(struct efx_nic *efx);
1065 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001066 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001067 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001068 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001069 void (*finish_flush)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001070 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1071 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1072 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001073 void (*start_stats)(struct efx_nic *efx);
1074 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001075 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001076 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001077 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001078 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001079 int (*reconfigure_mac)(struct efx_nic *efx);
1080 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001081 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1082 int (*set_wol)(struct efx_nic *efx, u32 type);
1083 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001084 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001085 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001086 void (*mcdi_request)(struct efx_nic *efx,
1087 const efx_dword_t *hdr, size_t hdr_len,
1088 const efx_dword_t *sdu, size_t sdu_len);
1089 bool (*mcdi_poll_response)(struct efx_nic *efx);
1090 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1091 size_t pdu_offset, size_t pdu_len);
1092 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001093 void (*irq_enable_master)(struct efx_nic *efx);
1094 void (*irq_test_generate)(struct efx_nic *efx);
1095 void (*irq_disable_non_ev)(struct efx_nic *efx);
1096 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1097 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1098 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1099 void (*tx_init)(struct efx_tx_queue *tx_queue);
1100 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1101 void (*tx_write)(struct efx_tx_queue *tx_queue);
1102 void (*rx_push_indir_table)(struct efx_nic *efx);
1103 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1104 void (*rx_init)(struct efx_rx_queue *rx_queue);
1105 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1106 void (*rx_write)(struct efx_rx_queue *rx_queue);
1107 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1108 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001109 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001110 void (*ev_fini)(struct efx_channel *channel);
1111 void (*ev_remove)(struct efx_channel *channel);
1112 int (*ev_process)(struct efx_channel *channel, int quota);
1113 void (*ev_read_ack)(struct efx_channel *channel);
1114 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001115 int (*filter_table_probe)(struct efx_nic *efx);
1116 void (*filter_table_restore)(struct efx_nic *efx);
1117 void (*filter_table_remove)(struct efx_nic *efx);
1118 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1119 s32 (*filter_insert)(struct efx_nic *efx,
1120 struct efx_filter_spec *spec, bool replace);
1121 int (*filter_remove_safe)(struct efx_nic *efx,
1122 enum efx_filter_priority priority,
1123 u32 filter_id);
1124 int (*filter_get_safe)(struct efx_nic *efx,
1125 enum efx_filter_priority priority,
1126 u32 filter_id, struct efx_filter_spec *);
1127 void (*filter_clear_rx)(struct efx_nic *efx,
1128 enum efx_filter_priority priority);
1129 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1130 enum efx_filter_priority priority);
1131 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1132 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1133 enum efx_filter_priority priority,
1134 u32 *buf, u32 size);
1135#ifdef CONFIG_RFS_ACCEL
1136 s32 (*filter_rfs_insert)(struct efx_nic *efx,
1137 struct efx_filter_spec *spec);
1138 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1139 unsigned int index);
1140#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001141#ifdef CONFIG_SFC_MTD
1142 int (*mtd_probe)(struct efx_nic *efx);
1143 void (*mtd_rename)(struct efx_mtd_partition *part);
1144 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1145 size_t *retlen, u8 *buffer);
1146 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1147 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1148 size_t *retlen, const u8 *buffer);
1149 int (*mtd_sync)(struct mtd_info *mtd);
1150#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001151 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001152
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001153 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001154 unsigned int txd_ptr_tbl_base;
1155 unsigned int rxd_ptr_tbl_base;
1156 unsigned int buf_tbl_base;
1157 unsigned int evq_ptr_tbl_base;
1158 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001159 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001160 unsigned int rx_prefix_size;
1161 unsigned int rx_hash_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001162 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001163 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001164 bool always_rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001165 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001166 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001167 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001168 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001169 unsigned int max_rx_ip_filters;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001170};
1171
1172/**************************************************************************
1173 *
1174 * Prototypes and inline functions
1175 *
1176 *************************************************************************/
1177
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001178static inline struct efx_channel *
1179efx_get_channel(struct efx_nic *efx, unsigned index)
1180{
1181 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001182 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001183}
1184
Ben Hutchings8ceee662008-04-27 12:55:59 +01001185/* Iterate over all used channels */
1186#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001187 for (_channel = (_efx)->channel[0]; \
1188 _channel; \
1189 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1190 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001191
Ben Hutchings7f967c02012-02-13 23:45:02 +00001192/* Iterate over all used channels in reverse */
1193#define efx_for_each_channel_rev(_channel, _efx) \
1194 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1195 _channel; \
1196 _channel = _channel->channel ? \
1197 (_efx)->channel[_channel->channel - 1] : NULL)
1198
Ben Hutchings97653432011-01-12 18:26:56 +00001199static inline struct efx_tx_queue *
1200efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1201{
1202 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1203 type >= EFX_TXQ_TYPES);
1204 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1205}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001206
Ben Hutchings525da902011-02-07 23:04:38 +00001207static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1208{
1209 return channel->channel - channel->efx->tx_channel_offset <
1210 channel->efx->n_tx_channels;
1211}
1212
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001213static inline struct efx_tx_queue *
1214efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1215{
Ben Hutchings525da902011-02-07 23:04:38 +00001216 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1217 type >= EFX_TXQ_TYPES);
1218 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001219}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001220
Ben Hutchings94b274b2011-01-10 21:18:20 +00001221static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1222{
1223 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1224 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1225}
1226
Ben Hutchings8ceee662008-04-27 12:55:59 +01001227/* Iterate over all TX queues belonging to a channel */
1228#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001229 if (!efx_channel_has_tx_queues(_channel)) \
1230 ; \
1231 else \
1232 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001233 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1234 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001235 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001236
Ben Hutchings94b274b2011-01-10 21:18:20 +00001237/* Iterate over all possible TX queues belonging to a channel */
1238#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001239 if (!efx_channel_has_tx_queues(_channel)) \
1240 ; \
1241 else \
1242 for (_tx_queue = (_channel)->tx_queue; \
1243 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1244 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001245
Ben Hutchings525da902011-02-07 23:04:38 +00001246static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1247{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001248 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001249}
1250
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001251static inline struct efx_rx_queue *
1252efx_channel_get_rx_queue(struct efx_channel *channel)
1253{
Ben Hutchings525da902011-02-07 23:04:38 +00001254 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1255 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001256}
1257
Ben Hutchings8ceee662008-04-27 12:55:59 +01001258/* Iterate over all RX queues belonging to a channel */
1259#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001260 if (!efx_channel_has_rx_queue(_channel)) \
1261 ; \
1262 else \
1263 for (_rx_queue = &(_channel)->rx_queue; \
1264 _rx_queue; \
1265 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001266
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001267static inline struct efx_channel *
1268efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1269{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001270 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001271}
1272
1273static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1274{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001275 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001276}
1277
Ben Hutchings8ceee662008-04-27 12:55:59 +01001278/* Returns a pointer to the specified receive buffer in the RX
1279 * descriptor queue.
1280 */
1281static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1282 unsigned int index)
1283{
Eric Dumazet807540b2010-09-23 05:40:09 +00001284 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001285}
1286
Ben Hutchings8ceee662008-04-27 12:55:59 +01001287
1288/**
1289 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1290 *
1291 * This calculates the maximum frame length that will be used for a
1292 * given MTU. The frame length will be equal to the MTU plus a
1293 * constant amount of header space and padding. This is the quantity
1294 * that the net driver will program into the MAC as the maximum frame
1295 * length.
1296 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001297 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001298 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001299 *
1300 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1301 * XGMII cycle). If the frame length reaches the maximum value in the
1302 * same cycle, the XMAC can miss the IPG altogether. We work around
1303 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001304 */
1305#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001306 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001307
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001308static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1309{
1310 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1311}
1312static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1313{
1314 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1315}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001316
1317#endif /* EFX_NET_DRIVER_H */