blob: fb9361f384de8c53eaf0b8fe3953c876cfc20840 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
Ben Hutchings8ceee662008-04-27 12:55:59 +010034/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000039
Ben Hutchings25ce2002012-07-17 20:45:55 +010040#define EFX_DRIVER_VERSION "3.2"
Ben Hutchings8ceee662008-04-27 12:55:59 +010041
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000042#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010043#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
Ben Hutchings8ceee662008-04-27 12:55:59 +010050/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000056#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010057#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000058#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010059#define EFX_EXTRA_CHANNEL_PTP 1
60#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010061
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000062/* Checksum generation is a per-queue option in hardware, so each
63 * queue visible to the networking core is backed by two hardware TX
64 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000065#define EFX_MAX_TX_TC 2
66#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
67#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
68#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
69#define EFX_TXQ_TYPES 4
70#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010071
Ben Hutchings85740cdf2013-01-29 23:33:15 +000072/* Maximum possible MTU the driver supports */
73#define EFX_MAX_MTU (9 * 1024)
74
Ben Hutchings950c54d2013-05-13 12:01:22 +000075/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
76 * and should be a multiple of the cache line size.
77 */
78#define EFX_RX_USR_BUF_SIZE (2048 - 256)
79
80/* If possible, we should ensure cache line alignment at start and end
81 * of every buffer. Otherwise, we just need to ensure 4-byte
82 * alignment of the network header.
83 */
84#if NET_IP_ALIGN == 0
85#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
86#else
87#define EFX_RX_BUF_ALIGNMENT 4
88#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000089
Stuart Hodgson7c236c42012-09-03 11:09:36 +010090/* Forward declare Precision Time Protocol (PTP) support structure. */
91struct efx_ptp_data;
92
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010093struct efx_self_tests;
94
Ben Hutchings8ceee662008-04-27 12:55:59 +010095/**
96 * struct efx_special_buffer - An Efx special buffer
97 * @addr: CPU base address of the buffer
98 * @dma_addr: DMA base address of the buffer
99 * @len: Buffer length, in bytes
100 * @index: Buffer index within controller;s buffer table
101 * @entries: Number of buffer table entries
102 *
103 * Special buffers are used for the event queues and the TX and RX
104 * descriptor queues for each channel. They are *not* used for the
105 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106 */
107struct efx_special_buffer {
108 void *addr;
109 dma_addr_t dma_addr;
110 unsigned int len;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000111 unsigned int index;
112 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113};
114
115/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100116 * struct efx_tx_buffer - buffer state for a TX descriptor
117 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
118 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100119 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
120 * freed when descriptor completes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100121 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100122 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100123 * @len: Length of this fragment.
124 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100125 * @unmap_len: Length of this fragment to unmap
126 */
127struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100128 union {
129 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100130 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100131 };
Ben Hutchings8ceee662008-04-27 12:55:59 +0100132 dma_addr_t dma_addr;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100133 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100134 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100135 unsigned short unmap_len;
136};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100137#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
138#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100139#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100140#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100141
142/**
143 * struct efx_tx_queue - An Efx TX queue
144 *
145 * This is a ring buffer of TX fragments.
146 * Since the TX completion path always executes on the same
147 * CPU and the xmit path can operate on different CPUs,
148 * performance is increased by ensuring that the completion
149 * path and the xmit path operate on different cache lines.
150 * This is particularly important if the xmit path is always
151 * executing on one CPU which is different from the completion
152 * path. There is also a cache line for members which are
153 * read but not written on the fast path.
154 *
155 * @efx: The associated Efx NIC
156 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100157 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000158 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100160 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000162 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000163 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100164 * @read_count: Current read pointer.
165 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000166 * @old_write_count: The value of @write_count when last checked.
167 * This is here for performance reasons. The xmit path will
168 * only get the up-to-date value of @write_count if this
169 * variable indicates that the queue is empty. This is to
170 * avoid cache-line ping-pong between the xmit path and the
171 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100172 * @insert_count: Current insert pointer
173 * This is the number of buffers that have been added to the
174 * software ring.
175 * @write_count: Current write pointer
176 * This is the number of buffers that have been added to the
177 * hardware ring.
178 * @old_read_count: The value of read_count when last checked.
179 * This is here for performance reasons. The xmit path will
180 * only get the up-to-date value of read_count if this
181 * variable indicates that the queue is full. This is to
182 * avoid cache-line ping-pong between the xmit path and the
183 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100184 * @tso_bursts: Number of times TSO xmit invoked by kernel
185 * @tso_long_headers: Number of packets with headers too long for standard
186 * blocks
187 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000188 * @pushes: Number of times the TX push feature has been used
189 * @empty_read_count: If the completion path has seen the queue as empty
190 * and the transmission path has not yet checked this, the value of
191 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100192 */
193struct efx_tx_queue {
194 /* Members which don't change on the fast path */
195 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000196 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100197 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000198 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100199 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100200 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000202 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000203 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100204
205 /* Members used mainly on the completion path */
206 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000207 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100208
209 /* Members used only on the xmit path */
210 unsigned int insert_count ____cacheline_aligned_in_smp;
211 unsigned int write_count;
212 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100213 unsigned int tso_bursts;
214 unsigned int tso_long_headers;
215 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000216 unsigned int pushes;
217
218 /* Members shared between paths and sometimes updated */
219 unsigned int empty_read_count ____cacheline_aligned_in_smp;
220#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100221 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100222};
223
224/**
225 * struct efx_rx_buffer - An Efx RX data buffer
226 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000227 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100228 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000229 * @page_offset: If pending: offset in @page of DMA base address.
230 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000231 * @len: If pending: length for DMA descriptor.
232 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000233 * @flags: Flags for buffer and packet state. These are only set on the
234 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100235 */
236struct efx_rx_buffer {
237 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000238 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000239 u16 page_offset;
240 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100241 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100242};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000243#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100244#define EFX_RX_PKT_CSUMMED 0x0002
245#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100246#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247
248/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000249 * struct efx_rx_page_state - Page-based rx buffer state
250 *
251 * Inserted at the start of every page allocated for receive buffers.
252 * Used to facilitate sharing dma mappings between recycled rx buffers
253 * and those passed up to the kernel.
254 *
255 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
256 * When refcnt falls to zero, the page is unmapped for dma
257 * @dma_addr: The dma address of this page.
258 */
259struct efx_rx_page_state {
260 unsigned refcnt;
261 dma_addr_t dma_addr;
262
263 unsigned int __pad[0] ____cacheline_aligned;
264};
265
266/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100267 * struct efx_rx_queue - An Efx RX queue
268 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100269 * @core_index: Index of network core RX queue. Will be >= 0 iff this
270 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100271 * @buffer: The software buffer ring
272 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000273 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000274 * @enabled: Receive queue enabled indicator.
275 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
276 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100277 * @added_count: Number of buffers added to the receive queue.
278 * @notified_count: Number of buffers given to NIC (<= @added_count).
279 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000280 * @scatter_n: Number of buffers used by current packet
Daniel Pieczko27689352013-02-13 10:54:41 +0000281 * @page_ring: The ring to store DMA mapped pages for reuse.
282 * @page_add: Counter to calculate the write pointer for the recycle ring.
283 * @page_remove: Counter to calculate the read pointer for the recycle ring.
284 * @page_recycle_count: The number of pages that have been recycled.
285 * @page_recycle_failed: The number of pages that couldn't be recycled because
286 * the kernel still held a reference to them.
287 * @page_recycle_full: The number of pages that were released because the
288 * recycle ring was full.
289 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290 * @max_fill: RX descriptor maximum fill level (<= ring size)
291 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
292 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100293 * @min_fill: RX descriptor minimum non-zero fill level.
294 * This records the minimum fill level observed when a ring
295 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000296 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000297 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100298 */
299struct efx_rx_queue {
300 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100301 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100302 struct efx_rx_buffer *buffer;
303 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000304 unsigned int ptr_mask;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000305 bool enabled;
306 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100307
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000308 unsigned int added_count;
309 unsigned int notified_count;
310 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000311 unsigned int scatter_n;
Daniel Pieczko27689352013-02-13 10:54:41 +0000312 struct page **page_ring;
313 unsigned int page_add;
314 unsigned int page_remove;
315 unsigned int page_recycle_count;
316 unsigned int page_recycle_failed;
317 unsigned int page_recycle_full;
318 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100319 unsigned int max_fill;
320 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100321 unsigned int min_fill;
322 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000323 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000324 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100325 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100326};
327
328/**
329 * struct efx_buffer - An Efx general-purpose buffer
330 * @addr: host base address of the buffer
331 * @dma_addr: DMA base address of the buffer
332 * @len: Buffer length, in bytes
333 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000334 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335 * MAC stats dumps.
336 */
337struct efx_buffer {
338 void *addr;
339 dma_addr_t dma_addr;
340 unsigned int len;
341};
342
343
Ben Hutchings8ceee662008-04-27 12:55:59 +0100344enum efx_rx_alloc_method {
345 RX_ALLOC_METHOD_AUTO = 0,
346 RX_ALLOC_METHOD_SKB = 1,
347 RX_ALLOC_METHOD_PAGE = 2,
348};
349
350/**
351 * struct efx_channel - An Efx channel
352 *
353 * A channel comprises an event queue, at least one TX queue, at least
354 * one RX queue, and an associated tasklet for processing the event
355 * queue.
356 *
357 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000359 * @type: Channel type definition
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360 * @enabled: Channel enabled indicator
361 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000362 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100363 * @napi_dev: Net device used with NAPI
364 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100365 * @work_pending: Is work pending via NAPI?
366 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000367 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100368 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000369 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000370 * @irq_count: Number of IRQs since last adaptive moderation decision
371 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100373 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
374 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000375 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100376 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
377 * @n_rx_overlength: Count of RX_OVERLENGTH errors
378 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000379 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
380 * lack of descriptors
381 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
382 * __efx_rx_packet(), or zero if there is none
383 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
384 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000385 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000386 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100387 */
388struct efx_channel {
389 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100390 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000391 const struct efx_channel_type *type;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100392 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100393 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100394 unsigned int irq_moderation;
395 struct net_device *napi_dev;
396 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100397 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100398 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000399 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000401 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100402
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000403 unsigned int irq_count;
404 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000405#ifdef CONFIG_RFS_ACCEL
406 unsigned int rfs_filters_added;
407#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000408
Ben Hutchings8ceee662008-04-27 12:55:59 +0100409 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100410 unsigned n_rx_ip_hdr_chksum_err;
411 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000412 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100413 unsigned n_rx_frm_trunc;
414 unsigned n_rx_overlength;
415 unsigned n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000416 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100417
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000418 unsigned int rx_pkt_n_frags;
419 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420
Ben Hutchings8313aca2010-09-10 06:41:57 +0000421 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000422 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100423};
424
Ben Hutchings7f967c02012-02-13 23:45:02 +0000425/**
426 * struct efx_channel_type - distinguishes traffic and extra channels
427 * @handle_no_channel: Handle failure to allocate an extra channel
428 * @pre_probe: Set up extra state prior to initialisation
429 * @post_remove: Tear down extra state after finalisation, if allocated.
430 * May be called on channels that have not been probed.
431 * @get_name: Generate the channel's name (used for its IRQ handler)
432 * @copy: Copy the channel state prior to reallocation. May be %NULL if
433 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100434 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000435 * @keep_eventq: Flag for whether event queue should be kept initialised
436 * while the device is stopped
437 */
438struct efx_channel_type {
439 void (*handle_no_channel)(struct efx_nic *);
440 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100441 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000442 void (*get_name)(struct efx_channel *, char *buf, size_t len);
443 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc62013-03-05 20:13:54 +0000444 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000445 bool keep_eventq;
446};
447
Ben Hutchings398468e2009-11-23 16:03:45 +0000448enum efx_led_mode {
449 EFX_LED_OFF = 0,
450 EFX_LED_ON = 1,
451 EFX_LED_DEFAULT = 2
452};
453
Ben Hutchingsc4593022009-11-23 16:08:17 +0000454#define STRING_TABLE_LOOKUP(val, member) \
455 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
456
Ben Hutchings18e83e42012-01-05 19:05:20 +0000457extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000458extern const unsigned int efx_loopback_mode_max;
459#define LOOPBACK_MODE(efx) \
460 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
461
Ben Hutchings18e83e42012-01-05 19:05:20 +0000462extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000463extern const unsigned int efx_reset_type_max;
464#define RESET_TYPE(type) \
465 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100466
Ben Hutchings8ceee662008-04-27 12:55:59 +0100467enum efx_int_mode {
468 /* Be careful if altering to correct macro below */
469 EFX_INT_MODE_MSIX = 0,
470 EFX_INT_MODE_MSI = 1,
471 EFX_INT_MODE_LEGACY = 2,
472 EFX_INT_MODE_MAX /* Insert any new items before this */
473};
474#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
475
Ben Hutchings8ceee662008-04-27 12:55:59 +0100476enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100477 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
478 STATE_READY = 1, /* hardware ready and netdev registered */
479 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000480 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100481};
482
483/*
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484 * Alignment of the skb->head which wraps a page-allocated RX buffer
485 *
486 * The skb allocated to wrap an rx_buffer can have this alignment. Since
487 * the data is memcpy'd from the rx_buf, it does not need to be equal to
Ben Hutchingsc14ff2e2013-05-13 11:58:31 +0000488 * NET_IP_ALIGN.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100489 */
490#define EFX_PAGE_SKB_ALIGN 2
491
492/* Forward declaration */
493struct efx_nic;
494
495/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400496#define EFX_FC_RX FLOW_CTRL_RX
497#define EFX_FC_TX FLOW_CTRL_TX
498#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100499
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800500/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000501 * struct efx_link_state - Current state of the link
502 * @up: Link is up
503 * @fd: Link is full-duplex
504 * @fc: Actual flow control flags
505 * @speed: Link speed (Mbps)
506 */
507struct efx_link_state {
508 bool up;
509 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400510 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000511 unsigned int speed;
512};
513
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000514static inline bool efx_link_state_equal(const struct efx_link_state *left,
515 const struct efx_link_state *right)
516{
517 return left->up == right->up && left->fd == right->fd &&
518 left->fc == right->fc && left->speed == right->speed;
519}
520
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000521/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100522 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000523 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
524 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100525 * @init: Initialise PHY
526 * @fini: Shut down PHY
527 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000528 * @poll: Update @link_state and report whether it changed.
529 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800530 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
531 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000532 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800533 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000534 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000535 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000536 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800537 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100538 */
539struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000540 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100541 int (*init) (struct efx_nic *efx);
542 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000543 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000544 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000545 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800546 void (*get_settings) (struct efx_nic *efx,
547 struct ethtool_cmd *ecmd);
548 int (*set_settings) (struct efx_nic *efx,
549 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000550 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000551 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000552 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800553 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100554 int (*get_module_eeprom) (struct efx_nic *efx,
555 struct ethtool_eeprom *ee,
556 u8 *data);
557 int (*get_module_info) (struct efx_nic *efx,
558 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100559};
560
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100561/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000562 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100563 * @PHY_MODE_NORMAL: on and should pass traffic
564 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000565 * @PHY_MODE_LOW_POWER: set to low power through MDIO
566 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100567 * @PHY_MODE_SPECIAL: on but will not pass traffic
568 */
569enum efx_phy_mode {
570 PHY_MODE_NORMAL = 0,
571 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000572 PHY_MODE_LOW_POWER = 2,
573 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100574 PHY_MODE_SPECIAL = 8,
575};
576
577static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
578{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100579 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100580}
581
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582/*
583 * Efx extended statistics
584 *
585 * Not all statistics are provided by all supported MACs. The purpose
586 * is this structure is to contain the raw statistics provided by each
587 * MAC.
588 */
589struct efx_mac_stats {
590 u64 tx_bytes;
591 u64 tx_good_bytes;
592 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100593 u64 tx_packets;
594 u64 tx_bad;
595 u64 tx_pause;
596 u64 tx_control;
597 u64 tx_unicast;
598 u64 tx_multicast;
599 u64 tx_broadcast;
600 u64 tx_lt64;
601 u64 tx_64;
602 u64 tx_65_to_127;
603 u64 tx_128_to_255;
604 u64 tx_256_to_511;
605 u64 tx_512_to_1023;
606 u64 tx_1024_to_15xx;
607 u64 tx_15xx_to_jumbo;
608 u64 tx_gtjumbo;
609 u64 tx_collision;
610 u64 tx_single_collision;
611 u64 tx_multiple_collision;
612 u64 tx_excessive_collision;
613 u64 tx_deferred;
614 u64 tx_late_collision;
615 u64 tx_excessive_deferred;
616 u64 tx_non_tcpudp;
617 u64 tx_mac_src_error;
618 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100619 u64 rx_bytes;
620 u64 rx_good_bytes;
621 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100622 u64 rx_packets;
623 u64 rx_good;
624 u64 rx_bad;
625 u64 rx_pause;
626 u64 rx_control;
627 u64 rx_unicast;
628 u64 rx_multicast;
629 u64 rx_broadcast;
630 u64 rx_lt64;
631 u64 rx_64;
632 u64 rx_65_to_127;
633 u64 rx_128_to_255;
634 u64 rx_256_to_511;
635 u64 rx_512_to_1023;
636 u64 rx_1024_to_15xx;
637 u64 rx_15xx_to_jumbo;
638 u64 rx_gtjumbo;
639 u64 rx_bad_lt64;
640 u64 rx_bad_64_to_15xx;
641 u64 rx_bad_15xx_to_jumbo;
642 u64 rx_bad_gtjumbo;
643 u64 rx_overflow;
644 u64 rx_missed;
645 u64 rx_false_carrier;
646 u64 rx_symbol_error;
647 u64 rx_align_error;
648 u64 rx_length_error;
649 u64 rx_internal_error;
650 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100651};
652
653/* Number of bits used in a multicast filter hash address */
654#define EFX_MCAST_HASH_BITS 8
655
656/* Number of (single-bit) entries in a multicast filter hash */
657#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
658
659/* An Efx multicast filter hash */
660union efx_multicast_hash {
661 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
662 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
663};
664
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000665struct efx_filter_state;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000666struct efx_vf;
667struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000668
Ben Hutchings8ceee662008-04-27 12:55:59 +0100669/**
670 * struct efx_nic - an Efx NIC
671 * @name: Device name (net device name or bus id before net device registered)
672 * @pci_dev: The PCI device
673 * @type: Controller type attributes
674 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000675 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100676 * @workqueue: Workqueue for port reconfigures and the HW monitor.
677 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800678 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100679 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100680 * @membase_phys: Memory BAR value as physical address
681 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100682 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000683 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000684 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
685 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000686 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100687 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100688 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100689 * @tx_queue: TX DMA queues
690 * @rx_queue: RX DMA queues
691 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000692 * @channel_name: Names for channels and their IRQs
Ben Hutchings7f967c02012-02-13 23:45:02 +0000693 * @extra_channel_types: Types of extra (non-traffic) channels that
694 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000695 * @rxq_entries: Size of receive queues requested by user.
696 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100697 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
698 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000699 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
700 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
701 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000702 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800703 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000704 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
705 * @n_tx_channels: Number of channels used for TX
Ben Hutchings272baee2013-01-29 23:33:14 +0000706 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100707 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000708 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
709 * for use in sk_buff::truesize
Ben Hutchings78d41892010-12-02 13:47:56 +0000710 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000711 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000712 * @rx_scatter: Scatter mode enabled for receives
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000713 * @int_error_count: Number of internal errors seen recently
714 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000716 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000717 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000718 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000719 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300720 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100721 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100722 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100723 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100724 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000725 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
726 * efx_mac_work() with kernel interfaces. Safe to read under any
727 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
728 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729 * @port_initialized: Port initialized?
730 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100731 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100732 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100733 * @phy_op: PHY interface
734 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000735 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000736 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100737 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000738 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000739 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100740 * @n_link_state_changes: Number of times the link has changed state
741 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
742 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800743 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100744 * @fc_disable: When non-zero flow control is disabled. Typically used to
745 * ensure that network back pressure doesn't delay dma queue flushes.
746 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000747 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100748 * @loopback_mode: Loopback status
749 * @loopback_modes: Supported loopback mode bitmask
750 * @loopback_selftest: Offline self-test private state
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000751 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
752 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
753 * Decremented when the efx_flush_rx_queue() is called.
754 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
755 * completed (either success or failure). Not used when MCDI is used to
756 * flush receive queues.
757 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000758 * @vf: Array of &struct efx_vf objects.
759 * @vf_count: Number of VFs intended to be enabled.
760 * @vf_init_count: Number of VFs that have been fully initialised.
761 * @vi_scale: log2 number of vnics per VF.
762 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
763 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
764 * @local_addr_list: List of local addresses. Protected by %local_lock.
765 * @local_page_list: List of DMA addressable pages used to broadcast
766 * %local_addr_list. Protected by %local_lock.
767 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
768 * @peer_work: Work item to broadcast peer addresses to VMs.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100769 * @ptp_data: PTP state data
Ben Hutchingsab28c122010-12-06 22:53:15 +0000770 * @monitor_work: Hardware monitor workitem
771 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000772 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
773 * field is used by efx_test_interrupts() to verify that an
774 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000775 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
776 * @mac_stats: MAC statistics. These include all statistics the MACs
777 * can provide. Generic code converts these into a standard
778 * &struct net_device_stats.
779 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100780 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100781 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000782 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100783 */
784struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000785 /* The following fields should be written very rarely */
786
Ben Hutchings8ceee662008-04-27 12:55:59 +0100787 char name[IFNAMSIZ];
788 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100789 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790 const struct efx_nic_type *type;
791 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000792 bool legacy_irq_enabled;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000793 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800795 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100796 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100797 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100798 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000799
Ben Hutchings8ceee662008-04-27 12:55:59 +0100800 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000801 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000802 bool irq_rx_adaptive;
803 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000804 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100805
Ben Hutchings8ceee662008-04-27 12:55:59 +0100806 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100807 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100808
Ben Hutchings8313aca2010-09-10 06:41:57 +0000809 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000810 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000811 const struct efx_channel_type *
812 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100813
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000814 unsigned rxq_entries;
815 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100816 unsigned int txq_stop_thresh;
817 unsigned int txq_wake_thresh;
818
Ben Hutchings28e47c42012-02-15 01:58:49 +0000819 unsigned tx_dc_base;
820 unsigned rx_dc_base;
821 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000822 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000823 unsigned n_channels;
824 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000825 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000826 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000827 unsigned n_tx_channels;
Ben Hutchings272baee2013-01-29 23:33:14 +0000828 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100829 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000830 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000831 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000832 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000833 unsigned int rx_pages_per_batch;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000834 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000835 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000836 bool rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100837
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000838 unsigned int_error_count;
839 unsigned long int_error_expire;
840
Ben Hutchings8ceee662008-04-27 12:55:59 +0100841 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000842 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000843 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000844 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100845
Ben Hutchings76884832009-11-29 15:10:44 +0000846#ifdef CONFIG_SFC_MTD
847 struct list_head mtd_list;
848#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100849
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000850 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100851 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100852
853 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800854 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100855 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100856
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100857 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100858 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100859
Ben Hutchings8ceee662008-04-27 12:55:59 +0100860 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100861
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000862 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000863 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100864 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000865 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000866 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100867 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100868
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000869 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000870 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100871 unsigned int n_link_state_changes;
872
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100873 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100874 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400875 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100876 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100877
878 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100879 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000880 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100881
882 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000883
884 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000885
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000886 atomic_t drain_pending;
887 atomic_t rxq_flush_pending;
888 atomic_t rxq_flush_outstanding;
889 wait_queue_head_t flush_wq;
890
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000891#ifdef CONFIG_SFC_SRIOV
892 struct efx_channel *vfdi_channel;
893 struct efx_vf *vf;
894 unsigned vf_count;
895 unsigned vf_init_count;
896 unsigned vi_scale;
897 unsigned vf_buftbl_base;
898 struct efx_buffer vfdi_status;
899 struct list_head local_addr_list;
900 struct list_head local_page_list;
901 struct mutex local_lock;
902 struct work_struct peer_work;
903#endif
904
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100905 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100906
Ben Hutchingsab28c122010-12-06 22:53:15 +0000907 /* The following fields may be written more often */
908
909 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
910 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000911 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000912 unsigned n_rx_nodesc_drop_cnt;
913 struct efx_mac_stats mac_stats;
914 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100915};
916
Ben Hutchings55668612008-05-16 21:16:10 +0100917static inline int efx_dev_registered(struct efx_nic *efx)
918{
919 return efx->net_dev->reg_state == NETREG_REGISTERED;
920}
921
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000922static inline unsigned int efx_port_num(struct efx_nic *efx)
923{
Ben Hutchings66020412013-06-10 18:03:17 +0100924 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000925}
926
Ben Hutchings8ceee662008-04-27 12:55:59 +0100927/**
928 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000929 * @probe: Probe the controller
930 * @remove: Free resources allocated by probe()
931 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +0000932 * @dimension_resources: Dimension controller resources (buffer table,
933 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000934 * @fini: Shut down the controller
935 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100936 * @map_reset_reason: Map ethtool reset reason to a reset method
937 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000938 * @reset: Reset the controller hardware and possibly the PHY. This will
939 * be called while the controller is uninitialised.
940 * @probe_port: Probe the MAC and PHY
941 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000942 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000943 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100944 * @finish_flush: Clean up after flushing the DMA queues
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000945 * @update_stats: Update statistics not provided by event handling
946 * @start_stats: Start the regular fetching of statistics
947 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000948 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000949 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000950 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +0100951 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100952 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
953 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100954 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000955 * @get_wol: Get WoL configuration from driver state
956 * @set_wol: Push WoL configuration to the NIC
957 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100958 * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
959 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000960 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100961 * @mcdi_request: Send an MCDI request with the given header and SDU.
962 * The SDU length may be any value from 0 up to the protocol-
963 * defined maximum, but its buffer will be padded to a multiple
964 * of 4 bytes.
965 * @mcdi_poll_response: Test whether an MCDI response is available.
966 * @mcdi_read_response: Read the MCDI response PDU. The offset will
967 * be a multiple of 4. The length may not be, but the buffer
968 * will be padded so it is safe to round up.
969 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
970 * return an appropriate error code for aborting any current
971 * request; otherwise return 0.
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000972 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100973 * @mem_map_size: Memory BAR mapped size
974 * @txd_ptr_tbl_base: TX descriptor ring base address
975 * @rxd_ptr_tbl_base: RX descriptor ring base address
976 * @buf_tbl_base: Buffer table base address
977 * @evq_ptr_tbl_base: Event queue pointer table base address
978 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100979 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000980 * @rx_buffer_hash_size: Size of hash at start of RX packet
981 * @rx_buffer_padding: Size of padding at end of RX packet
982 * @can_rx_scatter: NIC is able to scatter packet to multiple buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100983 * @max_interrupt_mode: Highest capability interrupt mode supported
984 * from &enum efx_init_mode.
985 * @phys_addr_channels: Number of channels with physically addressed
986 * descriptors
Ben Hutchingscc180b62011-12-08 19:51:47 +0000987 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +0000988 * @offload_features: net_device feature flags for protocol offload
989 * features implemented in hardware
Ben Hutchings8ceee662008-04-27 12:55:59 +0100990 */
991struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000992 int (*probe)(struct efx_nic *efx);
993 void (*remove)(struct efx_nic *efx);
994 int (*init)(struct efx_nic *efx);
Ben Hutchings28e47c42012-02-15 01:58:49 +0000995 void (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000996 void (*fini)(struct efx_nic *efx);
997 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100998 enum reset_type (*map_reset_reason)(enum reset_type reason);
999 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001000 int (*reset)(struct efx_nic *efx, enum reset_type method);
1001 int (*probe_port)(struct efx_nic *efx);
1002 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001003 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001004 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001005 void (*finish_flush)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001006 void (*update_stats)(struct efx_nic *efx);
1007 void (*start_stats)(struct efx_nic *efx);
1008 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001009 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001010 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001011 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001012 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001013 int (*reconfigure_mac)(struct efx_nic *efx);
1014 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001015 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1016 int (*set_wol)(struct efx_nic *efx, u32 type);
1017 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001018 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001019 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001020 void (*mcdi_request)(struct efx_nic *efx,
1021 const efx_dword_t *hdr, size_t hdr_len,
1022 const efx_dword_t *sdu, size_t sdu_len);
1023 bool (*mcdi_poll_response)(struct efx_nic *efx);
1024 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1025 size_t pdu_offset, size_t pdu_len);
1026 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001027
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001028 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001029 unsigned int mem_map_size;
1030 unsigned int txd_ptr_tbl_base;
1031 unsigned int rxd_ptr_tbl_base;
1032 unsigned int buf_tbl_base;
1033 unsigned int evq_ptr_tbl_base;
1034 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001035 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001036 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001037 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001038 bool can_rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001039 unsigned int max_interrupt_mode;
1040 unsigned int phys_addr_channels;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001041 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001042 netdev_features_t offload_features;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001043};
1044
1045/**************************************************************************
1046 *
1047 * Prototypes and inline functions
1048 *
1049 *************************************************************************/
1050
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001051static inline struct efx_channel *
1052efx_get_channel(struct efx_nic *efx, unsigned index)
1053{
1054 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001055 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001056}
1057
Ben Hutchings8ceee662008-04-27 12:55:59 +01001058/* Iterate over all used channels */
1059#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001060 for (_channel = (_efx)->channel[0]; \
1061 _channel; \
1062 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1063 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001064
Ben Hutchings7f967c02012-02-13 23:45:02 +00001065/* Iterate over all used channels in reverse */
1066#define efx_for_each_channel_rev(_channel, _efx) \
1067 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1068 _channel; \
1069 _channel = _channel->channel ? \
1070 (_efx)->channel[_channel->channel - 1] : NULL)
1071
Ben Hutchings97653432011-01-12 18:26:56 +00001072static inline struct efx_tx_queue *
1073efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1074{
1075 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1076 type >= EFX_TXQ_TYPES);
1077 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1078}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001079
Ben Hutchings525da902011-02-07 23:04:38 +00001080static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1081{
1082 return channel->channel - channel->efx->tx_channel_offset <
1083 channel->efx->n_tx_channels;
1084}
1085
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001086static inline struct efx_tx_queue *
1087efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1088{
Ben Hutchings525da902011-02-07 23:04:38 +00001089 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1090 type >= EFX_TXQ_TYPES);
1091 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001092}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001093
Ben Hutchings94b274b2011-01-10 21:18:20 +00001094static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1095{
1096 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1097 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1098}
1099
Ben Hutchings8ceee662008-04-27 12:55:59 +01001100/* Iterate over all TX queues belonging to a channel */
1101#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001102 if (!efx_channel_has_tx_queues(_channel)) \
1103 ; \
1104 else \
1105 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001106 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1107 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001108 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001109
Ben Hutchings94b274b2011-01-10 21:18:20 +00001110/* Iterate over all possible TX queues belonging to a channel */
1111#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001112 if (!efx_channel_has_tx_queues(_channel)) \
1113 ; \
1114 else \
1115 for (_tx_queue = (_channel)->tx_queue; \
1116 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1117 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001118
Ben Hutchings525da902011-02-07 23:04:38 +00001119static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1120{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001121 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001122}
1123
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001124static inline struct efx_rx_queue *
1125efx_channel_get_rx_queue(struct efx_channel *channel)
1126{
Ben Hutchings525da902011-02-07 23:04:38 +00001127 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1128 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001129}
1130
Ben Hutchings8ceee662008-04-27 12:55:59 +01001131/* Iterate over all RX queues belonging to a channel */
1132#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001133 if (!efx_channel_has_rx_queue(_channel)) \
1134 ; \
1135 else \
1136 for (_rx_queue = &(_channel)->rx_queue; \
1137 _rx_queue; \
1138 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001139
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001140static inline struct efx_channel *
1141efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1142{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001143 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001144}
1145
1146static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1147{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001148 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001149}
1150
Ben Hutchings8ceee662008-04-27 12:55:59 +01001151/* Returns a pointer to the specified receive buffer in the RX
1152 * descriptor queue.
1153 */
1154static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1155 unsigned int index)
1156{
Eric Dumazet807540b2010-09-23 05:40:09 +00001157 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001158}
1159
Ben Hutchings8ceee662008-04-27 12:55:59 +01001160
1161/**
1162 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1163 *
1164 * This calculates the maximum frame length that will be used for a
1165 * given MTU. The frame length will be equal to the MTU plus a
1166 * constant amount of header space and padding. This is the quantity
1167 * that the net driver will program into the MAC as the maximum frame
1168 * length.
1169 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001170 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001171 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001172 *
1173 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1174 * XGMII cycle). If the frame length reaches the maximum value in the
1175 * same cycle, the XMAC can miss the IPG altogether. We work around
1176 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001177 */
1178#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001179 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001180
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001181static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1182{
1183 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1184}
1185static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1186{
1187 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1188}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001189
1190#endif /* EFX_NET_DRIVER_H */