blob: d35ce1410376ceaa529171d390f2acd5de288709 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000033#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010034
Ben Hutchings8ceee662008-04-27 12:55:59 +010035/**************************************************************************
36 *
37 * Build definitions
38 *
39 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000040
Ben Hutchings25ce2002012-07-17 20:45:55 +010041#define EFX_DRIVER_VERSION "3.2"
Ben Hutchings8ceee662008-04-27 12:55:59 +010042
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000043#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010044#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
45#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
47#define EFX_BUG_ON_PARANOID(x) do {} while (0)
48#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
Ben Hutchings8ceee662008-04-27 12:55:59 +010051/**************************************************************************
52 *
53 * Efx data structures
54 *
55 **************************************************************************/
56
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000057#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010058#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000059#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010060#define EFX_EXTRA_CHANNEL_PTP 1
61#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010062
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000063/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000066#define EFX_MAX_TX_TC 2
67#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
68#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
69#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
70#define EFX_TXQ_TYPES 4
71#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010072
Ben Hutchings85740cdf2013-01-29 23:33:15 +000073/* Maximum possible MTU the driver supports */
74#define EFX_MAX_MTU (9 * 1024)
75
Ben Hutchings950c54d2013-05-13 12:01:22 +000076/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
77 * and should be a multiple of the cache line size.
78 */
79#define EFX_RX_USR_BUF_SIZE (2048 - 256)
80
81/* If possible, we should ensure cache line alignment at start and end
82 * of every buffer. Otherwise, we just need to ensure 4-byte
83 * alignment of the network header.
84 */
85#if NET_IP_ALIGN == 0
86#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
87#else
88#define EFX_RX_BUF_ALIGNMENT 4
89#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000090
Stuart Hodgson7c236c42012-09-03 11:09:36 +010091/* Forward declare Precision Time Protocol (PTP) support structure. */
92struct efx_ptp_data;
93
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010094struct efx_self_tests;
95
Ben Hutchings8ceee662008-04-27 12:55:59 +010096/**
Ben Hutchingscaa75582012-09-19 00:31:42 +010097 * struct efx_buffer - A general-purpose DMA buffer
98 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +010099 * @dma_addr: DMA base address of the buffer
100 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100101 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100102 * The NIC uses these buffers for its interrupt status registers and
103 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100104 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100105struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106 void *addr;
107 dma_addr_t dma_addr;
108 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100109};
110
111/**
112 * struct efx_special_buffer - DMA buffer entered into buffer table
113 * @buf: Standard &struct efx_buffer
114 * @index: Buffer index within controller;s buffer table
115 * @entries: Number of buffer table entries
116 *
117 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
118 * Event and descriptor rings are addressed via one or more buffer
119 * table entries (and so can be physically non-contiguous, although we
120 * currently do not take advantage of that). On Falcon and Siena we
121 * have to take care of allocating and initialising the entries
122 * ourselves. On later hardware this is managed by the firmware and
123 * @index and @entries are left as 0.
124 */
125struct efx_special_buffer {
126 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000127 unsigned int index;
128 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100129};
130
131/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100132 * struct efx_tx_buffer - buffer state for a TX descriptor
133 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
134 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100135 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
136 * freed when descriptor completes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100137 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100138 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139 * @len: Length of this fragment.
140 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100141 * @unmap_len: Length of this fragment to unmap
142 */
143struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100144 union {
145 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100146 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100147 };
Ben Hutchings8ceee662008-04-27 12:55:59 +0100148 dma_addr_t dma_addr;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100149 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100150 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100151 unsigned short unmap_len;
152};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100153#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
154#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100155#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100156#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100157
158/**
159 * struct efx_tx_queue - An Efx TX queue
160 *
161 * This is a ring buffer of TX fragments.
162 * Since the TX completion path always executes on the same
163 * CPU and the xmit path can operate on different CPUs,
164 * performance is increased by ensuring that the completion
165 * path and the xmit path operate on different cache lines.
166 * This is particularly important if the xmit path is always
167 * executing on one CPU which is different from the completion
168 * path. There is also a cache line for members which are
169 * read but not written on the fast path.
170 *
171 * @efx: The associated Efx NIC
172 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100173 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000174 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100175 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100176 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100177 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000178 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000179 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100180 * @read_count: Current read pointer.
181 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000182 * @old_write_count: The value of @write_count when last checked.
183 * This is here for performance reasons. The xmit path will
184 * only get the up-to-date value of @write_count if this
185 * variable indicates that the queue is empty. This is to
186 * avoid cache-line ping-pong between the xmit path and the
187 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188 * @insert_count: Current insert pointer
189 * This is the number of buffers that have been added to the
190 * software ring.
191 * @write_count: Current write pointer
192 * This is the number of buffers that have been added to the
193 * hardware ring.
194 * @old_read_count: The value of read_count when last checked.
195 * This is here for performance reasons. The xmit path will
196 * only get the up-to-date value of read_count if this
197 * variable indicates that the queue is full. This is to
198 * avoid cache-line ping-pong between the xmit path and the
199 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100200 * @tso_bursts: Number of times TSO xmit invoked by kernel
201 * @tso_long_headers: Number of packets with headers too long for standard
202 * blocks
203 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000204 * @pushes: Number of times the TX push feature has been used
205 * @empty_read_count: If the completion path has seen the queue as empty
206 * and the transmission path has not yet checked this, the value of
207 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100208 */
209struct efx_tx_queue {
210 /* Members which don't change on the fast path */
211 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000212 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100213 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000214 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100215 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100216 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100217 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000218 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000219 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100220
221 /* Members used mainly on the completion path */
222 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000223 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100224
225 /* Members used only on the xmit path */
226 unsigned int insert_count ____cacheline_aligned_in_smp;
227 unsigned int write_count;
228 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100229 unsigned int tso_bursts;
230 unsigned int tso_long_headers;
231 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000232 unsigned int pushes;
233
234 /* Members shared between paths and sometimes updated */
235 unsigned int empty_read_count ____cacheline_aligned_in_smp;
236#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100237 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100238};
239
240/**
241 * struct efx_rx_buffer - An Efx RX data buffer
242 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000243 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100244 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000245 * @page_offset: If pending: offset in @page of DMA base address.
246 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000247 * @len: If pending: length for DMA descriptor.
248 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000249 * @flags: Flags for buffer and packet state. These are only set on the
250 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100251 */
252struct efx_rx_buffer {
253 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000254 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000255 u16 page_offset;
256 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100257 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100258};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000259#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100260#define EFX_RX_PKT_CSUMMED 0x0002
261#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100262#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263
264/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000265 * struct efx_rx_page_state - Page-based rx buffer state
266 *
267 * Inserted at the start of every page allocated for receive buffers.
268 * Used to facilitate sharing dma mappings between recycled rx buffers
269 * and those passed up to the kernel.
270 *
271 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
272 * When refcnt falls to zero, the page is unmapped for dma
273 * @dma_addr: The dma address of this page.
274 */
275struct efx_rx_page_state {
276 unsigned refcnt;
277 dma_addr_t dma_addr;
278
279 unsigned int __pad[0] ____cacheline_aligned;
280};
281
282/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283 * struct efx_rx_queue - An Efx RX queue
284 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100285 * @core_index: Index of network core RX queue. Will be >= 0 iff this
286 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100287 * @buffer: The software buffer ring
288 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000289 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100290 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000291 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
292 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100293 * @added_count: Number of buffers added to the receive queue.
294 * @notified_count: Number of buffers given to NIC (<= @added_count).
295 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000296 * @scatter_n: Number of buffers used by current packet
Daniel Pieczko27689352013-02-13 10:54:41 +0000297 * @page_ring: The ring to store DMA mapped pages for reuse.
298 * @page_add: Counter to calculate the write pointer for the recycle ring.
299 * @page_remove: Counter to calculate the read pointer for the recycle ring.
300 * @page_recycle_count: The number of pages that have been recycled.
301 * @page_recycle_failed: The number of pages that couldn't be recycled because
302 * the kernel still held a reference to them.
303 * @page_recycle_full: The number of pages that were released because the
304 * recycle ring was full.
305 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100306 * @max_fill: RX descriptor maximum fill level (<= ring size)
307 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
308 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100309 * @min_fill: RX descriptor minimum non-zero fill level.
310 * This records the minimum fill level observed when a ring
311 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000312 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000313 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100314 */
315struct efx_rx_queue {
316 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100317 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100318 struct efx_rx_buffer *buffer;
319 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000320 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100321 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000322 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100323
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000324 unsigned int added_count;
325 unsigned int notified_count;
326 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000327 unsigned int scatter_n;
Daniel Pieczko27689352013-02-13 10:54:41 +0000328 struct page **page_ring;
329 unsigned int page_add;
330 unsigned int page_remove;
331 unsigned int page_recycle_count;
332 unsigned int page_recycle_failed;
333 unsigned int page_recycle_full;
334 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335 unsigned int max_fill;
336 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100337 unsigned int min_fill;
338 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000339 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000340 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100341 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100342};
343
Ben Hutchings8ceee662008-04-27 12:55:59 +0100344enum efx_rx_alloc_method {
345 RX_ALLOC_METHOD_AUTO = 0,
346 RX_ALLOC_METHOD_SKB = 1,
347 RX_ALLOC_METHOD_PAGE = 2,
348};
349
350/**
351 * struct efx_channel - An Efx channel
352 *
353 * A channel comprises an event queue, at least one TX queue, at least
354 * one RX queue, and an associated tasklet for processing the event
355 * queue.
356 *
357 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000359 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100360 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361 * @enabled: Channel enabled indicator
362 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000363 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364 * @napi_dev: Net device used with NAPI
365 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100366 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000367 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100368 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000369 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000370 * @irq_count: Number of IRQs since last adaptive moderation decision
371 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100373 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
374 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000375 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100376 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
377 * @n_rx_overlength: Count of RX_OVERLENGTH errors
378 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000379 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
380 * lack of descriptors
381 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
382 * __efx_rx_packet(), or zero if there is none
383 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
384 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000385 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000386 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100387 */
388struct efx_channel {
389 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100390 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000391 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100392 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100393 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100394 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100395 unsigned int irq_moderation;
396 struct net_device *napi_dev;
397 struct napi_struct napi_str;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100398 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000399 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000401 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100402
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000403 unsigned int irq_count;
404 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000405#ifdef CONFIG_RFS_ACCEL
406 unsigned int rfs_filters_added;
407#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000408
Ben Hutchings8ceee662008-04-27 12:55:59 +0100409 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100410 unsigned n_rx_ip_hdr_chksum_err;
411 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000412 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100413 unsigned n_rx_frm_trunc;
414 unsigned n_rx_overlength;
415 unsigned n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000416 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100417
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000418 unsigned int rx_pkt_n_frags;
419 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420
Ben Hutchings8313aca2010-09-10 06:41:57 +0000421 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000422 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100423};
424
Ben Hutchings7f967c02012-02-13 23:45:02 +0000425/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100426 * struct efx_msi_context - Context for each MSI
427 * @efx: The associated NIC
428 * @index: Index of the channel/IRQ
429 * @name: Name of the channel/IRQ
430 *
431 * Unlike &struct efx_channel, this is never reallocated and is always
432 * safe for the IRQ handler to access.
433 */
434struct efx_msi_context {
435 struct efx_nic *efx;
436 unsigned int index;
437 char name[IFNAMSIZ + 6];
438};
439
440/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000441 * struct efx_channel_type - distinguishes traffic and extra channels
442 * @handle_no_channel: Handle failure to allocate an extra channel
443 * @pre_probe: Set up extra state prior to initialisation
444 * @post_remove: Tear down extra state after finalisation, if allocated.
445 * May be called on channels that have not been probed.
446 * @get_name: Generate the channel's name (used for its IRQ handler)
447 * @copy: Copy the channel state prior to reallocation. May be %NULL if
448 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100449 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000450 * @keep_eventq: Flag for whether event queue should be kept initialised
451 * while the device is stopped
452 */
453struct efx_channel_type {
454 void (*handle_no_channel)(struct efx_nic *);
455 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100456 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000457 void (*get_name)(struct efx_channel *, char *buf, size_t len);
458 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc62013-03-05 20:13:54 +0000459 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000460 bool keep_eventq;
461};
462
Ben Hutchings398468e2009-11-23 16:03:45 +0000463enum efx_led_mode {
464 EFX_LED_OFF = 0,
465 EFX_LED_ON = 1,
466 EFX_LED_DEFAULT = 2
467};
468
Ben Hutchingsc4593022009-11-23 16:08:17 +0000469#define STRING_TABLE_LOOKUP(val, member) \
470 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
471
Ben Hutchings18e83e42012-01-05 19:05:20 +0000472extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000473extern const unsigned int efx_loopback_mode_max;
474#define LOOPBACK_MODE(efx) \
475 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
476
Ben Hutchings18e83e42012-01-05 19:05:20 +0000477extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000478extern const unsigned int efx_reset_type_max;
479#define RESET_TYPE(type) \
480 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100481
Ben Hutchings8ceee662008-04-27 12:55:59 +0100482enum efx_int_mode {
483 /* Be careful if altering to correct macro below */
484 EFX_INT_MODE_MSIX = 0,
485 EFX_INT_MODE_MSI = 1,
486 EFX_INT_MODE_LEGACY = 2,
487 EFX_INT_MODE_MAX /* Insert any new items before this */
488};
489#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
490
Ben Hutchings8ceee662008-04-27 12:55:59 +0100491enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100492 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
493 STATE_READY = 1, /* hardware ready and netdev registered */
494 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000495 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100496};
497
498/*
Ben Hutchings8ceee662008-04-27 12:55:59 +0100499 * Alignment of the skb->head which wraps a page-allocated RX buffer
500 *
501 * The skb allocated to wrap an rx_buffer can have this alignment. Since
502 * the data is memcpy'd from the rx_buf, it does not need to be equal to
Ben Hutchingsc14ff2e2013-05-13 11:58:31 +0000503 * NET_IP_ALIGN.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100504 */
505#define EFX_PAGE_SKB_ALIGN 2
506
507/* Forward declaration */
508struct efx_nic;
509
510/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400511#define EFX_FC_RX FLOW_CTRL_RX
512#define EFX_FC_TX FLOW_CTRL_TX
513#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100514
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800515/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000516 * struct efx_link_state - Current state of the link
517 * @up: Link is up
518 * @fd: Link is full-duplex
519 * @fc: Actual flow control flags
520 * @speed: Link speed (Mbps)
521 */
522struct efx_link_state {
523 bool up;
524 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400525 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000526 unsigned int speed;
527};
528
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000529static inline bool efx_link_state_equal(const struct efx_link_state *left,
530 const struct efx_link_state *right)
531{
532 return left->up == right->up && left->fd == right->fd &&
533 left->fc == right->fc && left->speed == right->speed;
534}
535
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000536/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100537 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000538 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
539 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100540 * @init: Initialise PHY
541 * @fini: Shut down PHY
542 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000543 * @poll: Update @link_state and report whether it changed.
544 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800545 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
546 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000547 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800548 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000549 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000550 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000551 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800552 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100553 */
554struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000555 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100556 int (*init) (struct efx_nic *efx);
557 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000558 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000559 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000560 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800561 void (*get_settings) (struct efx_nic *efx,
562 struct ethtool_cmd *ecmd);
563 int (*set_settings) (struct efx_nic *efx,
564 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000565 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000566 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000567 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800568 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100569 int (*get_module_eeprom) (struct efx_nic *efx,
570 struct ethtool_eeprom *ee,
571 u8 *data);
572 int (*get_module_info) (struct efx_nic *efx,
573 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100574};
575
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100576/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000577 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100578 * @PHY_MODE_NORMAL: on and should pass traffic
579 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000580 * @PHY_MODE_LOW_POWER: set to low power through MDIO
581 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100582 * @PHY_MODE_SPECIAL: on but will not pass traffic
583 */
584enum efx_phy_mode {
585 PHY_MODE_NORMAL = 0,
586 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000587 PHY_MODE_LOW_POWER = 2,
588 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100589 PHY_MODE_SPECIAL = 8,
590};
591
592static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
593{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100594 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100595}
596
Ben Hutchings8ceee662008-04-27 12:55:59 +0100597/*
598 * Efx extended statistics
599 *
600 * Not all statistics are provided by all supported MACs. The purpose
601 * is this structure is to contain the raw statistics provided by each
602 * MAC.
603 */
604struct efx_mac_stats {
605 u64 tx_bytes;
606 u64 tx_good_bytes;
607 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100608 u64 tx_packets;
609 u64 tx_bad;
610 u64 tx_pause;
611 u64 tx_control;
612 u64 tx_unicast;
613 u64 tx_multicast;
614 u64 tx_broadcast;
615 u64 tx_lt64;
616 u64 tx_64;
617 u64 tx_65_to_127;
618 u64 tx_128_to_255;
619 u64 tx_256_to_511;
620 u64 tx_512_to_1023;
621 u64 tx_1024_to_15xx;
622 u64 tx_15xx_to_jumbo;
623 u64 tx_gtjumbo;
624 u64 tx_collision;
625 u64 tx_single_collision;
626 u64 tx_multiple_collision;
627 u64 tx_excessive_collision;
628 u64 tx_deferred;
629 u64 tx_late_collision;
630 u64 tx_excessive_deferred;
631 u64 tx_non_tcpudp;
632 u64 tx_mac_src_error;
633 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100634 u64 rx_bytes;
635 u64 rx_good_bytes;
636 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100637 u64 rx_packets;
638 u64 rx_good;
639 u64 rx_bad;
640 u64 rx_pause;
641 u64 rx_control;
642 u64 rx_unicast;
643 u64 rx_multicast;
644 u64 rx_broadcast;
645 u64 rx_lt64;
646 u64 rx_64;
647 u64 rx_65_to_127;
648 u64 rx_128_to_255;
649 u64 rx_256_to_511;
650 u64 rx_512_to_1023;
651 u64 rx_1024_to_15xx;
652 u64 rx_15xx_to_jumbo;
653 u64 rx_gtjumbo;
654 u64 rx_bad_lt64;
655 u64 rx_bad_64_to_15xx;
656 u64 rx_bad_15xx_to_jumbo;
657 u64 rx_bad_gtjumbo;
658 u64 rx_overflow;
659 u64 rx_missed;
660 u64 rx_false_carrier;
661 u64 rx_symbol_error;
662 u64 rx_align_error;
663 u64 rx_length_error;
664 u64 rx_internal_error;
665 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100666};
667
668/* Number of bits used in a multicast filter hash address */
669#define EFX_MCAST_HASH_BITS 8
670
671/* Number of (single-bit) entries in a multicast filter hash */
672#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
673
674/* An Efx multicast filter hash */
675union efx_multicast_hash {
676 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
677 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
678};
679
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000680struct efx_vf;
681struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000682
Ben Hutchings8ceee662008-04-27 12:55:59 +0100683/**
684 * struct efx_nic - an Efx NIC
685 * @name: Device name (net device name or bus id before net device registered)
686 * @pci_dev: The PCI device
687 * @type: Controller type attributes
688 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100689 * @workqueue: Workqueue for port reconfigures and the HW monitor.
690 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800691 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100692 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100693 * @membase_phys: Memory BAR value as physical address
694 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100695 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000696 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000697 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
698 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000699 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100700 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100701 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100702 * @tx_queue: TX DMA queues
703 * @rx_queue: RX DMA queues
704 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100705 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000706 * @extra_channel_types: Types of extra (non-traffic) channels that
707 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000708 * @rxq_entries: Size of receive queues requested by user.
709 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100710 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
711 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000712 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
713 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
714 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000715 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800716 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000717 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
718 * @n_tx_channels: Number of channels used for TX
Ben Hutchings272baee2013-01-29 23:33:14 +0000719 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000721 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
722 * for use in sk_buff::truesize
Ben Hutchings78d41892010-12-02 13:47:56 +0000723 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000724 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000725 * @rx_scatter: Scatter mode enabled for receives
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000726 * @int_error_count: Number of internal errors seen recently
727 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100728 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
729 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000731 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000732 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000733 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000734 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300735 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100736 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100737 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100738 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100739 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000740 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
741 * efx_mac_work() with kernel interfaces. Safe to read under any
742 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
743 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100744 * @port_initialized: Port initialized?
745 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100746 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748 * @phy_op: PHY interface
749 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000750 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000751 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100752 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000753 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000754 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100755 * @n_link_state_changes: Number of times the link has changed state
756 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
757 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800758 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100759 * @fc_disable: When non-zero flow control is disabled. Typically used to
760 * ensure that network back pressure doesn't delay dma queue flushes.
761 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000762 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100763 * @loopback_mode: Loopback status
764 * @loopback_modes: Supported loopback mode bitmask
765 * @loopback_selftest: Offline self-test private state
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100766 * @filter_lock: Filter table lock
767 * @filter_state: Architecture-dependent filter table state
768 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
769 * indexed by filter ID
770 * @rps_expire_index: Next index to check for expiry in @rps_flow_id
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000771 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
772 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
773 * Decremented when the efx_flush_rx_queue() is called.
774 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
775 * completed (either success or failure). Not used when MCDI is used to
776 * flush receive queues.
777 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000778 * @vf: Array of &struct efx_vf objects.
779 * @vf_count: Number of VFs intended to be enabled.
780 * @vf_init_count: Number of VFs that have been fully initialised.
781 * @vi_scale: log2 number of vnics per VF.
782 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
783 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
784 * @local_addr_list: List of local addresses. Protected by %local_lock.
785 * @local_page_list: List of DMA addressable pages used to broadcast
786 * %local_addr_list. Protected by %local_lock.
787 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
788 * @peer_work: Work item to broadcast peer addresses to VMs.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100789 * @ptp_data: PTP state data
Ben Hutchingsab28c122010-12-06 22:53:15 +0000790 * @monitor_work: Hardware monitor workitem
791 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000792 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
793 * field is used by efx_test_interrupts() to verify that an
794 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000795 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
796 * @mac_stats: MAC statistics. These include all statistics the MACs
797 * can provide. Generic code converts these into a standard
798 * &struct net_device_stats.
799 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100800 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100801 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000802 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100803 */
804struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000805 /* The following fields should be written very rarely */
806
Ben Hutchings8ceee662008-04-27 12:55:59 +0100807 char name[IFNAMSIZ];
808 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100809 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100810 const struct efx_nic_type *type;
811 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000812 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100813 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800814 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100815 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100816 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000818
Ben Hutchings8ceee662008-04-27 12:55:59 +0100819 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000820 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000821 bool irq_rx_adaptive;
822 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000823 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100824
Ben Hutchings8ceee662008-04-27 12:55:59 +0100825 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100826 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100827
Ben Hutchings8313aca2010-09-10 06:41:57 +0000828 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100829 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000830 const struct efx_channel_type *
831 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100832
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000833 unsigned rxq_entries;
834 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100835 unsigned int txq_stop_thresh;
836 unsigned int txq_wake_thresh;
837
Ben Hutchings28e47c42012-02-15 01:58:49 +0000838 unsigned tx_dc_base;
839 unsigned rx_dc_base;
840 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000841 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100842
843 unsigned int max_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000844 unsigned n_channels;
845 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000846 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000847 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000848 unsigned n_tx_channels;
Ben Hutchings272baee2013-01-29 23:33:14 +0000849 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100850 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000851 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000852 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000853 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000854 unsigned int rx_pages_per_batch;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000855 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000856 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000857 bool rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100858
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000859 unsigned int_error_count;
860 unsigned long int_error_expire;
861
Ben Hutchingsd8291182012-10-05 23:35:41 +0100862 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100863 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000864 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000865 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000866 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100867
Ben Hutchings76884832009-11-29 15:10:44 +0000868#ifdef CONFIG_SFC_MTD
869 struct list_head mtd_list;
870#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100871
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000872 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100873 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100874
875 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800876 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100877 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100879 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100880 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100881
Ben Hutchings8ceee662008-04-27 12:55:59 +0100882 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100883
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000884 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000885 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100886 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000887 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000888 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100889 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100890
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000891 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000892 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100893 unsigned int n_link_state_changes;
894
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100895 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100896 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400897 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100898 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100899
900 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100901 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000902 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100903
904 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000905
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100906 spinlock_t filter_lock;
907 void *filter_state;
908#ifdef CONFIG_RFS_ACCEL
909 u32 *rps_flow_id;
910 unsigned int rps_expire_index;
911#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +0000912
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000913 atomic_t drain_pending;
914 atomic_t rxq_flush_pending;
915 atomic_t rxq_flush_outstanding;
916 wait_queue_head_t flush_wq;
917
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000918#ifdef CONFIG_SFC_SRIOV
919 struct efx_channel *vfdi_channel;
920 struct efx_vf *vf;
921 unsigned vf_count;
922 unsigned vf_init_count;
923 unsigned vi_scale;
924 unsigned vf_buftbl_base;
925 struct efx_buffer vfdi_status;
926 struct list_head local_addr_list;
927 struct list_head local_page_list;
928 struct mutex local_lock;
929 struct work_struct peer_work;
930#endif
931
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100932 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100933
Ben Hutchingsab28c122010-12-06 22:53:15 +0000934 /* The following fields may be written more often */
935
936 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
937 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000938 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000939 unsigned n_rx_nodesc_drop_cnt;
940 struct efx_mac_stats mac_stats;
941 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100942};
943
Ben Hutchings55668612008-05-16 21:16:10 +0100944static inline int efx_dev_registered(struct efx_nic *efx)
945{
946 return efx->net_dev->reg_state == NETREG_REGISTERED;
947}
948
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000949static inline unsigned int efx_port_num(struct efx_nic *efx)
950{
Ben Hutchings66020412013-06-10 18:03:17 +0100951 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000952}
953
Ben Hutchings8ceee662008-04-27 12:55:59 +0100954/**
955 * struct efx_nic_type - Efx device type definition
Ben Hutchingsb1057982012-09-19 00:56:47 +0100956 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000957 * @probe: Probe the controller
958 * @remove: Free resources allocated by probe()
959 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +0000960 * @dimension_resources: Dimension controller resources (buffer table,
961 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000962 * @fini: Shut down the controller
963 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100964 * @map_reset_reason: Map ethtool reset reason to a reset method
965 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000966 * @reset: Reset the controller hardware and possibly the PHY. This will
967 * be called while the controller is uninitialised.
968 * @probe_port: Probe the MAC and PHY
969 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000970 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +0100971 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000972 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +0100973 * (for Falcon architecture)
974 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
975 * architecture)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000976 * @update_stats: Update statistics not provided by event handling
977 * @start_stats: Start the regular fetching of statistics
978 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000979 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000980 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000981 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +0100982 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100983 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
984 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100985 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000986 * @get_wol: Get WoL configuration from driver state
987 * @set_wol: Push WoL configuration to the NIC
988 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +0100989 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100990 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000991 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100992 * @mcdi_request: Send an MCDI request with the given header and SDU.
993 * The SDU length may be any value from 0 up to the protocol-
994 * defined maximum, but its buffer will be padded to a multiple
995 * of 4 bytes.
996 * @mcdi_poll_response: Test whether an MCDI response is available.
997 * @mcdi_read_response: Read the MCDI response PDU. The offset will
998 * be a multiple of 4. The length may not be, but the buffer
999 * will be padded so it is safe to round up.
1000 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1001 * return an appropriate error code for aborting any current
1002 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001003 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1004 * be separately enabled after this.
1005 * @irq_test_generate: Generate a test IRQ
1006 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1007 * queue must be separately disabled before this.
1008 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1009 * a pointer to the &struct efx_msi_context for the channel.
1010 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1011 * is a pointer to the &struct efx_nic.
1012 * @tx_probe: Allocate resources for TX queue
1013 * @tx_init: Initialise TX queue on the NIC
1014 * @tx_remove: Free resources for TX queue
1015 * @tx_write: Write TX descriptors and doorbell
1016 * @rx_push_indir_table: Write RSS indirection table to the NIC
1017 * @rx_probe: Allocate resources for RX queue
1018 * @rx_init: Initialise RX queue on the NIC
1019 * @rx_remove: Free resources for RX queue
1020 * @rx_write: Write RX descriptors and doorbell
1021 * @rx_defer_refill: Generate a refill reminder event
1022 * @ev_probe: Allocate resources for event queue
1023 * @ev_init: Initialise event queue on the NIC
1024 * @ev_fini: Deinitialise event queue on the NIC
1025 * @ev_remove: Free resources for event queue
1026 * @ev_process: Process events for a queue, up to the given NAPI quota
1027 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1028 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001029 * @filter_table_probe: Probe filter capabilities and set up filter software state
1030 * @filter_table_restore: Restore filters removed from hardware
1031 * @filter_table_remove: Remove filters from hardware and tear down software state
1032 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1033 * @filter_insert: add or replace a filter
1034 * @filter_remove_safe: remove a filter by ID, carefully
1035 * @filter_get_safe: retrieve a filter by ID, carefully
1036 * @filter_clear_rx: remove RX filters by priority
1037 * @filter_count_rx_used: Get the number of filters in use at a given priority
1038 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1039 * @filter_get_rx_ids: Get list of RX filters at a given priority
1040 * @filter_rfs_insert: Add or replace a filter for RFS. This must be
1041 * atomic. The hardware change may be asynchronous but should
1042 * not be delayed for long. It may fail if this can't be done
1043 * atomically.
1044 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1045 * This must check whether the specified table entry is used by RFS
1046 * and that rps_may_expire_flow() returns true for it.
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001047 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001048 * @txd_ptr_tbl_base: TX descriptor ring base address
1049 * @rxd_ptr_tbl_base: RX descriptor ring base address
1050 * @buf_tbl_base: Buffer table base address
1051 * @evq_ptr_tbl_base: Event queue pointer table base address
1052 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001053 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001054 * @rx_buffer_hash_size: Size of hash at start of RX packet
1055 * @rx_buffer_padding: Size of padding at end of RX packet
1056 * @can_rx_scatter: NIC is able to scatter packet to multiple buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +01001057 * @max_interrupt_mode: Highest capability interrupt mode supported
1058 * from &enum efx_init_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001059 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001060 * @offload_features: net_device feature flags for protocol offload
1061 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001062 * @mcdi_max_ver: Maximum MCDI version supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001063 */
1064struct efx_nic_type {
Ben Hutchingsb1057982012-09-19 00:56:47 +01001065 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001066 int (*probe)(struct efx_nic *efx);
1067 void (*remove)(struct efx_nic *efx);
1068 int (*init)(struct efx_nic *efx);
Ben Hutchings28e47c42012-02-15 01:58:49 +00001069 void (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001070 void (*fini)(struct efx_nic *efx);
1071 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001072 enum reset_type (*map_reset_reason)(enum reset_type reason);
1073 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001074 int (*reset)(struct efx_nic *efx, enum reset_type method);
1075 int (*probe_port)(struct efx_nic *efx);
1076 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001077 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001078 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001079 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001080 void (*finish_flush)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001081 void (*update_stats)(struct efx_nic *efx);
1082 void (*start_stats)(struct efx_nic *efx);
1083 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001084 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001085 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001086 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001087 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001088 int (*reconfigure_mac)(struct efx_nic *efx);
1089 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001090 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1091 int (*set_wol)(struct efx_nic *efx, u32 type);
1092 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001093 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001094 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001095 void (*mcdi_request)(struct efx_nic *efx,
1096 const efx_dword_t *hdr, size_t hdr_len,
1097 const efx_dword_t *sdu, size_t sdu_len);
1098 bool (*mcdi_poll_response)(struct efx_nic *efx);
1099 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1100 size_t pdu_offset, size_t pdu_len);
1101 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001102 void (*irq_enable_master)(struct efx_nic *efx);
1103 void (*irq_test_generate)(struct efx_nic *efx);
1104 void (*irq_disable_non_ev)(struct efx_nic *efx);
1105 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1106 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1107 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1108 void (*tx_init)(struct efx_tx_queue *tx_queue);
1109 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1110 void (*tx_write)(struct efx_tx_queue *tx_queue);
1111 void (*rx_push_indir_table)(struct efx_nic *efx);
1112 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1113 void (*rx_init)(struct efx_rx_queue *rx_queue);
1114 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1115 void (*rx_write)(struct efx_rx_queue *rx_queue);
1116 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1117 int (*ev_probe)(struct efx_channel *channel);
1118 void (*ev_init)(struct efx_channel *channel);
1119 void (*ev_fini)(struct efx_channel *channel);
1120 void (*ev_remove)(struct efx_channel *channel);
1121 int (*ev_process)(struct efx_channel *channel, int quota);
1122 void (*ev_read_ack)(struct efx_channel *channel);
1123 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001124 int (*filter_table_probe)(struct efx_nic *efx);
1125 void (*filter_table_restore)(struct efx_nic *efx);
1126 void (*filter_table_remove)(struct efx_nic *efx);
1127 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1128 s32 (*filter_insert)(struct efx_nic *efx,
1129 struct efx_filter_spec *spec, bool replace);
1130 int (*filter_remove_safe)(struct efx_nic *efx,
1131 enum efx_filter_priority priority,
1132 u32 filter_id);
1133 int (*filter_get_safe)(struct efx_nic *efx,
1134 enum efx_filter_priority priority,
1135 u32 filter_id, struct efx_filter_spec *);
1136 void (*filter_clear_rx)(struct efx_nic *efx,
1137 enum efx_filter_priority priority);
1138 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1139 enum efx_filter_priority priority);
1140 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1141 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1142 enum efx_filter_priority priority,
1143 u32 *buf, u32 size);
1144#ifdef CONFIG_RFS_ACCEL
1145 s32 (*filter_rfs_insert)(struct efx_nic *efx,
1146 struct efx_filter_spec *spec);
1147 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1148 unsigned int index);
1149#endif
Steve Hodgsonb895d732009-11-28 05:35:00 +00001150
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001151 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001152 unsigned int txd_ptr_tbl_base;
1153 unsigned int rxd_ptr_tbl_base;
1154 unsigned int buf_tbl_base;
1155 unsigned int evq_ptr_tbl_base;
1156 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001157 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001158 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001159 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001160 bool can_rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001161 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001162 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001163 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001164 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001165 unsigned int max_rx_ip_filters;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001166};
1167
1168/**************************************************************************
1169 *
1170 * Prototypes and inline functions
1171 *
1172 *************************************************************************/
1173
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001174static inline struct efx_channel *
1175efx_get_channel(struct efx_nic *efx, unsigned index)
1176{
1177 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001178 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001179}
1180
Ben Hutchings8ceee662008-04-27 12:55:59 +01001181/* Iterate over all used channels */
1182#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001183 for (_channel = (_efx)->channel[0]; \
1184 _channel; \
1185 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1186 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001187
Ben Hutchings7f967c02012-02-13 23:45:02 +00001188/* Iterate over all used channels in reverse */
1189#define efx_for_each_channel_rev(_channel, _efx) \
1190 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1191 _channel; \
1192 _channel = _channel->channel ? \
1193 (_efx)->channel[_channel->channel - 1] : NULL)
1194
Ben Hutchings97653432011-01-12 18:26:56 +00001195static inline struct efx_tx_queue *
1196efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1197{
1198 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1199 type >= EFX_TXQ_TYPES);
1200 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1201}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001202
Ben Hutchings525da902011-02-07 23:04:38 +00001203static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1204{
1205 return channel->channel - channel->efx->tx_channel_offset <
1206 channel->efx->n_tx_channels;
1207}
1208
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001209static inline struct efx_tx_queue *
1210efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1211{
Ben Hutchings525da902011-02-07 23:04:38 +00001212 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1213 type >= EFX_TXQ_TYPES);
1214 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001215}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001216
Ben Hutchings94b274b2011-01-10 21:18:20 +00001217static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1218{
1219 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1220 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1221}
1222
Ben Hutchings8ceee662008-04-27 12:55:59 +01001223/* Iterate over all TX queues belonging to a channel */
1224#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001225 if (!efx_channel_has_tx_queues(_channel)) \
1226 ; \
1227 else \
1228 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001229 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1230 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001231 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001232
Ben Hutchings94b274b2011-01-10 21:18:20 +00001233/* Iterate over all possible TX queues belonging to a channel */
1234#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001235 if (!efx_channel_has_tx_queues(_channel)) \
1236 ; \
1237 else \
1238 for (_tx_queue = (_channel)->tx_queue; \
1239 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1240 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001241
Ben Hutchings525da902011-02-07 23:04:38 +00001242static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1243{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001244 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001245}
1246
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001247static inline struct efx_rx_queue *
1248efx_channel_get_rx_queue(struct efx_channel *channel)
1249{
Ben Hutchings525da902011-02-07 23:04:38 +00001250 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1251 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001252}
1253
Ben Hutchings8ceee662008-04-27 12:55:59 +01001254/* Iterate over all RX queues belonging to a channel */
1255#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001256 if (!efx_channel_has_rx_queue(_channel)) \
1257 ; \
1258 else \
1259 for (_rx_queue = &(_channel)->rx_queue; \
1260 _rx_queue; \
1261 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001262
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001263static inline struct efx_channel *
1264efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1265{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001266 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001267}
1268
1269static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1270{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001271 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001272}
1273
Ben Hutchings8ceee662008-04-27 12:55:59 +01001274/* Returns a pointer to the specified receive buffer in the RX
1275 * descriptor queue.
1276 */
1277static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1278 unsigned int index)
1279{
Eric Dumazet807540b2010-09-23 05:40:09 +00001280 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001281}
1282
Ben Hutchings8ceee662008-04-27 12:55:59 +01001283
1284/**
1285 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1286 *
1287 * This calculates the maximum frame length that will be used for a
1288 * given MTU. The frame length will be equal to the MTU plus a
1289 * constant amount of header space and padding. This is the quantity
1290 * that the net driver will program into the MAC as the maximum frame
1291 * length.
1292 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001293 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001294 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001295 *
1296 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1297 * XGMII cycle). If the frame length reaches the maximum value in the
1298 * same cycle, the XMAC can miss the IPG altogether. We work around
1299 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001300 */
1301#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001302 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001303
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001304static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1305{
1306 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1307}
1308static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1309{
1310 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1311}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001312
1313#endif /* EFX_NET_DRIVER_H */