blob: 1b489df80fa675b88d9cc81de87b3e6f0458aee6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/************************************************************************
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07002 * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08003 * Copyright(c) 2002-2007 Neterion Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 *
13 * Credits:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070014 * Jeff Garzik : For pointing out the improper error condition
15 * check in the s2io_xmit routine and also some
16 * issues in the Tx watch dog function. Also for
17 * patiently answering all those innumerable
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * questions regaring the 2.6 porting issues.
19 * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
20 * macros available only in 2.6 Kernel.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070021 * Francois Romieu : For pointing out all code part that were
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * deprecated and also styling related comments.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070023 * Grant Grundler : For helping me get rid of some Architecture
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * dependent code.
25 * Christopher Hellwig : Some more 2.6 specific issues in the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070026 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 * The module loadable parameters that are supported by the driver and a brief
28 * explaination of all the variables.
Ananda Raju9dc737a2006-04-21 19:05:41 -040029 *
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070030 * rx_ring_num : This can be used to program the number of receive rings used
31 * in the driver.
Ananda Raju9dc737a2006-04-21 19:05:41 -040032 * rx_ring_sz: This defines the number of receive blocks each ring can have.
33 * This is also an array of size 8.
Ananda Rajuda6971d2005-10-31 16:55:31 -050034 * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
Veena Parat6d517a22007-07-23 02:20:51 -040035 * values are 1, 2.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070037 * tx_fifo_len: This too is an array of 8. Each element defines the number of
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 * Tx descriptors that can be associated with each corresponding FIFO.
Ananda Raju9dc737a2006-04-21 19:05:41 -040039 * intr_type: This defines the type of interrupt. The values can be 0(INTA),
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -070040 * 2(MSI_X). Default value is '2(MSI_X)'
Stephen Hemminger43b7c452007-10-05 12:39:21 -070041 * lro_enable: Specifies whether to enable Large Receive Offload (LRO) or not.
Ananda Raju9dc737a2006-04-21 19:05:41 -040042 * Possible values '1' for enable '0' for disable. Default is '0'
43 * lro_max_pkts: This parameter defines maximum number of packets can be
44 * aggregated as a single large packet
Sivakumar Subramani926930b2007-02-24 01:59:39 -050045 * napi: This parameter used to enable/disable NAPI (polling Rx)
46 * Possible values '1' for enable and '0' for disable. Default is '1'
47 * ufo: This parameter used to enable/disable UDP Fragmentation Offload(UFO)
48 * Possible values '1' for enable and '0' for disable. Default is '0'
49 * vlan_tag_strip: This can be used to enable or disable vlan stripping.
50 * Possible values '1' for enable , '0' for disable.
51 * Default is '2' - which means disable in promisc mode
52 * and enable in non-promiscuous mode.
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -050053 * multiq: This parameter used to enable/disable MULTIQUEUE support.
54 * Possible values '1' for enable and '0' for disable. Default is '0'
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 ************************************************************************/
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <linux/module.h>
58#include <linux/types.h>
59#include <linux/errno.h>
60#include <linux/ioport.h>
61#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040062#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <linux/kernel.h>
64#include <linux/netdevice.h>
65#include <linux/etherdevice.h>
66#include <linux/skbuff.h>
67#include <linux/init.h>
68#include <linux/delay.h>
69#include <linux/stddef.h>
70#include <linux/ioctl.h>
71#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#include <linux/ethtool.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/workqueue.h>
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -070074#include <linux/if_vlan.h>
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -050075#include <linux/ip.h>
76#include <linux/tcp.h>
77#include <net/tcp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#include <asm/system.h>
80#include <asm/uaccess.h>
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070081#include <asm/io.h>
Andrew Mortonfe931392006-02-03 01:45:12 -080082#include <asm/div64.h>
Andrew Morton330ce0d2006-08-14 23:00:14 -070083#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/* local include */
86#include "s2io.h"
87#include "s2io-regs.h"
88
Sreenivasa Honnur29d0a2b2008-07-09 23:50:13 -040089#define DRV_VERSION "2.0.26.25"
John Linville6c1792f2005-10-04 07:51:45 -040090
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/* S2io Driver name & version. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070092static char s2io_driver_name[] = "Neterion";
John Linville6c1792f2005-10-04 07:51:45 -040093static char s2io_driver_version[] = DRV_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Veena Parat6d517a22007-07-23 02:20:51 -040095static int rxd_size[2] = {32,48};
96static int rxd_count[2] = {127,85};
Ananda Rajuda6971d2005-10-31 16:55:31 -050097
Ralf Baechle1ee6dd72007-01-31 14:09:29 -050098static inline int RXD_IS_UP2DT(struct RxD_t *rxdp)
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -070099{
100 int ret;
101
102 ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
103 (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
104
105 return ret;
106}
107
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700108/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 * Cards with following subsystem_id have a link state indication
110 * problem, 600B, 600C, 600D, 640B, 640C and 640D.
111 * macro below identifies these cards given the subsystem_id.
112 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700113#define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
114 (dev_type == XFRAME_I_DEVICE) ? \
115 ((((subid >= 0x600B) && (subid <= 0x600D)) || \
116 ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118#define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
119 ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Sivakumar Subramani92b84432007-09-06 06:51:14 -0400121static inline int is_s2io_card_up(const struct s2io_nic * sp)
122{
123 return test_bit(__S2IO_STATE_CARD_UP, &sp->state);
124}
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/* Ethtool related variables and Macros. */
127static char s2io_gstrings[][ETH_GSTRING_LEN] = {
128 "Register test\t(offline)",
129 "Eeprom test\t(offline)",
130 "Link test\t(online)",
131 "RLDRAM test\t(offline)",
132 "BIST Test\t(offline)"
133};
134
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500135static char ethtool_xena_stats_keys[][ETH_GSTRING_LEN] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 {"tmac_frms"},
137 {"tmac_data_octets"},
138 {"tmac_drop_frms"},
139 {"tmac_mcst_frms"},
140 {"tmac_bcst_frms"},
141 {"tmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400142 {"tmac_ttl_octets"},
143 {"tmac_ucst_frms"},
144 {"tmac_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 {"tmac_any_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400146 {"tmac_ttl_less_fb_octets"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 {"tmac_vld_ip_octets"},
148 {"tmac_vld_ip"},
149 {"tmac_drop_ip"},
150 {"tmac_icmp"},
151 {"tmac_rst_tcp"},
152 {"tmac_tcp"},
153 {"tmac_udp"},
154 {"rmac_vld_frms"},
155 {"rmac_data_octets"},
156 {"rmac_fcs_err_frms"},
157 {"rmac_drop_frms"},
158 {"rmac_vld_mcst_frms"},
159 {"rmac_vld_bcst_frms"},
160 {"rmac_in_rng_len_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400161 {"rmac_out_rng_len_err_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 {"rmac_long_frms"},
163 {"rmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400164 {"rmac_unsup_ctrl_frms"},
165 {"rmac_ttl_octets"},
166 {"rmac_accepted_ucst_frms"},
167 {"rmac_accepted_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 {"rmac_discarded_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400169 {"rmac_drop_events"},
170 {"rmac_ttl_less_fb_octets"},
171 {"rmac_ttl_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 {"rmac_usized_frms"},
173 {"rmac_osized_frms"},
174 {"rmac_frag_frms"},
175 {"rmac_jabber_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400176 {"rmac_ttl_64_frms"},
177 {"rmac_ttl_65_127_frms"},
178 {"rmac_ttl_128_255_frms"},
179 {"rmac_ttl_256_511_frms"},
180 {"rmac_ttl_512_1023_frms"},
181 {"rmac_ttl_1024_1518_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 {"rmac_ip"},
183 {"rmac_ip_octets"},
184 {"rmac_hdr_err_ip"},
185 {"rmac_drop_ip"},
186 {"rmac_icmp"},
187 {"rmac_tcp"},
188 {"rmac_udp"},
189 {"rmac_err_drp_udp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400190 {"rmac_xgmii_err_sym"},
191 {"rmac_frms_q0"},
192 {"rmac_frms_q1"},
193 {"rmac_frms_q2"},
194 {"rmac_frms_q3"},
195 {"rmac_frms_q4"},
196 {"rmac_frms_q5"},
197 {"rmac_frms_q6"},
198 {"rmac_frms_q7"},
199 {"rmac_full_q0"},
200 {"rmac_full_q1"},
201 {"rmac_full_q2"},
202 {"rmac_full_q3"},
203 {"rmac_full_q4"},
204 {"rmac_full_q5"},
205 {"rmac_full_q6"},
206 {"rmac_full_q7"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 {"rmac_pause_cnt"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400208 {"rmac_xgmii_data_err_cnt"},
209 {"rmac_xgmii_ctrl_err_cnt"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 {"rmac_accepted_ip"},
211 {"rmac_err_tcp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400212 {"rd_req_cnt"},
213 {"new_rd_req_cnt"},
214 {"new_rd_req_rtry_cnt"},
215 {"rd_rtry_cnt"},
216 {"wr_rtry_rd_ack_cnt"},
217 {"wr_req_cnt"},
218 {"new_wr_req_cnt"},
219 {"new_wr_req_rtry_cnt"},
220 {"wr_rtry_cnt"},
221 {"wr_disc_cnt"},
222 {"rd_rtry_wr_ack_cnt"},
223 {"txp_wr_cnt"},
224 {"txd_rd_cnt"},
225 {"txd_wr_cnt"},
226 {"rxd_rd_cnt"},
227 {"rxd_wr_cnt"},
228 {"txf_rd_cnt"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500229 {"rxf_wr_cnt"}
230};
231
232static char ethtool_enhanced_stats_keys[][ETH_GSTRING_LEN] = {
Ananda Rajubd1034f2006-04-21 19:20:22 -0400233 {"rmac_ttl_1519_4095_frms"},
234 {"rmac_ttl_4096_8191_frms"},
235 {"rmac_ttl_8192_max_frms"},
236 {"rmac_ttl_gt_max_frms"},
237 {"rmac_osized_alt_frms"},
238 {"rmac_jabber_alt_frms"},
239 {"rmac_gt_max_alt_frms"},
240 {"rmac_vlan_frms"},
241 {"rmac_len_discard"},
242 {"rmac_fcs_discard"},
243 {"rmac_pf_discard"},
244 {"rmac_da_discard"},
245 {"rmac_red_discard"},
246 {"rmac_rts_discard"},
247 {"rmac_ingm_full_discard"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500248 {"link_fault_cnt"}
249};
250
251static char ethtool_driver_stats_keys[][ETH_GSTRING_LEN] = {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -0700252 {"\n DRIVER STATISTICS"},
253 {"single_bit_ecc_errs"},
254 {"double_bit_ecc_errs"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400255 {"parity_err_cnt"},
256 {"serious_err_cnt"},
257 {"soft_reset_cnt"},
258 {"fifo_full_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700259 {"ring_0_full_cnt"},
260 {"ring_1_full_cnt"},
261 {"ring_2_full_cnt"},
262 {"ring_3_full_cnt"},
263 {"ring_4_full_cnt"},
264 {"ring_5_full_cnt"},
265 {"ring_6_full_cnt"},
266 {"ring_7_full_cnt"},
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700267 {"alarm_transceiver_temp_high"},
268 {"alarm_transceiver_temp_low"},
269 {"alarm_laser_bias_current_high"},
270 {"alarm_laser_bias_current_low"},
271 {"alarm_laser_output_power_high"},
272 {"alarm_laser_output_power_low"},
273 {"warn_transceiver_temp_high"},
274 {"warn_transceiver_temp_low"},
275 {"warn_laser_bias_current_high"},
276 {"warn_laser_bias_current_low"},
277 {"warn_laser_output_power_high"},
278 {"warn_laser_output_power_low"},
279 {"lro_aggregated_pkts"},
280 {"lro_flush_both_count"},
281 {"lro_out_of_sequence_pkts"},
282 {"lro_flush_due_to_max_pkts"},
283 {"lro_avg_aggr_pkts"},
284 {"mem_alloc_fail_cnt"},
285 {"pci_map_fail_cnt"},
286 {"watchdog_timer_cnt"},
287 {"mem_allocated"},
288 {"mem_freed"},
289 {"link_up_cnt"},
290 {"link_down_cnt"},
291 {"link_up_time"},
292 {"link_down_time"},
293 {"tx_tcode_buf_abort_cnt"},
294 {"tx_tcode_desc_abort_cnt"},
295 {"tx_tcode_parity_err_cnt"},
296 {"tx_tcode_link_loss_cnt"},
297 {"tx_tcode_list_proc_err_cnt"},
298 {"rx_tcode_parity_err_cnt"},
299 {"rx_tcode_abort_cnt"},
300 {"rx_tcode_parity_abort_cnt"},
301 {"rx_tcode_rda_fail_cnt"},
302 {"rx_tcode_unkn_prot_cnt"},
303 {"rx_tcode_fcs_err_cnt"},
304 {"rx_tcode_buf_size_err_cnt"},
305 {"rx_tcode_rxd_corrupt_cnt"},
306 {"rx_tcode_unkn_err_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700307 {"tda_err_cnt"},
308 {"pfc_err_cnt"},
309 {"pcc_err_cnt"},
310 {"tti_err_cnt"},
311 {"tpa_err_cnt"},
312 {"sm_err_cnt"},
313 {"lso_err_cnt"},
314 {"mac_tmac_err_cnt"},
315 {"mac_rmac_err_cnt"},
316 {"xgxs_txgxs_err_cnt"},
317 {"xgxs_rxgxs_err_cnt"},
318 {"rc_err_cnt"},
319 {"prc_pcix_err_cnt"},
320 {"rpa_err_cnt"},
321 {"rda_err_cnt"},
322 {"rti_err_cnt"},
323 {"mc_err_cnt"}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324};
325
Alejandro Martinez Ruiz4c3616c2007-10-18 10:00:15 +0200326#define S2IO_XENA_STAT_LEN ARRAY_SIZE(ethtool_xena_stats_keys)
327#define S2IO_ENHANCED_STAT_LEN ARRAY_SIZE(ethtool_enhanced_stats_keys)
328#define S2IO_DRIVER_STAT_LEN ARRAY_SIZE(ethtool_driver_stats_keys)
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500329
330#define XFRAME_I_STAT_LEN (S2IO_XENA_STAT_LEN + S2IO_DRIVER_STAT_LEN )
331#define XFRAME_II_STAT_LEN (XFRAME_I_STAT_LEN + S2IO_ENHANCED_STAT_LEN )
332
333#define XFRAME_I_STAT_STRINGS_LEN ( XFRAME_I_STAT_LEN * ETH_GSTRING_LEN )
334#define XFRAME_II_STAT_STRINGS_LEN ( XFRAME_II_STAT_LEN * ETH_GSTRING_LEN )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Alejandro Martinez Ruiz4c3616c2007-10-18 10:00:15 +0200336#define S2IO_TEST_LEN ARRAY_SIZE(s2io_gstrings)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337#define S2IO_STRINGS_LEN S2IO_TEST_LEN * ETH_GSTRING_LEN
338
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -0700339#define S2IO_TIMER_CONF(timer, handle, arg, exp) \
340 init_timer(&timer); \
341 timer.function = handle; \
342 timer.data = (unsigned long) arg; \
343 mod_timer(&timer, (jiffies + exp)) \
344
Sivakumar Subramani2fd37682007-09-14 07:39:19 -0400345/* copy mac addr to def_mac_addr array */
346static void do_s2io_copy_mac_addr(struct s2io_nic *sp, int offset, u64 mac_addr)
347{
348 sp->def_mac_addr[offset].mac_addr[5] = (u8) (mac_addr);
349 sp->def_mac_addr[offset].mac_addr[4] = (u8) (mac_addr >> 8);
350 sp->def_mac_addr[offset].mac_addr[3] = (u8) (mac_addr >> 16);
351 sp->def_mac_addr[offset].mac_addr[2] = (u8) (mac_addr >> 24);
352 sp->def_mac_addr[offset].mac_addr[1] = (u8) (mac_addr >> 32);
353 sp->def_mac_addr[offset].mac_addr[0] = (u8) (mac_addr >> 40);
354}
Stephen Hemminger04025092008-11-21 17:28:55 -0800355
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700356/* Add the vlan */
357static void s2io_vlan_rx_register(struct net_device *dev,
Stephen Hemminger04025092008-11-21 17:28:55 -0800358 struct vlan_group *grp)
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700359{
Surjit Reang2fda0962008-01-24 02:08:59 -0800360 int i;
Wang Chen4cf16532008-11-12 23:38:14 -0800361 struct s2io_nic *nic = netdev_priv(dev);
Surjit Reang2fda0962008-01-24 02:08:59 -0800362 unsigned long flags[MAX_TX_FIFOS];
363 struct mac_info *mac_control = &nic->mac_control;
364 struct config_param *config = &nic->config;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700365
Surjit Reang2fda0962008-01-24 02:08:59 -0800366 for (i = 0; i < config->tx_fifo_num; i++)
367 spin_lock_irqsave(&mac_control->fifos[i].tx_lock, flags[i]);
368
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700369 nic->vlgrp = grp;
Surjit Reang2fda0962008-01-24 02:08:59 -0800370 for (i = config->tx_fifo_num - 1; i >= 0; i--)
371 spin_unlock_irqrestore(&mac_control->fifos[i].tx_lock,
372 flags[i]);
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700373}
374
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500375/* Unregister the vlan */
Stephen Hemminger04025092008-11-21 17:28:55 -0800376static void s2io_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500377{
378 int i;
Wang Chen4cf16532008-11-12 23:38:14 -0800379 struct s2io_nic *nic = netdev_priv(dev);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500380 unsigned long flags[MAX_TX_FIFOS];
381 struct mac_info *mac_control = &nic->mac_control;
382 struct config_param *config = &nic->config;
383
384 for (i = 0; i < config->tx_fifo_num; i++)
385 spin_lock_irqsave(&mac_control->fifos[i].tx_lock, flags[i]);
386
387 if (nic->vlgrp)
388 vlan_group_set_device(nic->vlgrp, vid, NULL);
389
390 for (i = config->tx_fifo_num - 1; i >= 0; i--)
391 spin_unlock_irqrestore(&mac_control->fifos[i].tx_lock,
392 flags[i]);
393}
394
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700395/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 * Constants to be programmed into the Xena's registers, to configure
397 * the XAUI.
398 */
399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400#define END_SIGN 0x0
Arjan van de Venf71e1302006-03-03 21:33:57 -0500401static const u64 herc_act_dtx_cfg[] = {
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700402 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700403 0x8000051536750000ULL, 0x80000515367500E0ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700404 /* Write data */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700405 0x8000051536750004ULL, 0x80000515367500E4ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700406 /* Set address */
407 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
408 /* Write data */
409 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
410 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700411 0x801205150D440000ULL, 0x801205150D4400E0ULL,
412 /* Write data */
413 0x801205150D440004ULL, 0x801205150D4400E4ULL,
414 /* Set address */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700415 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
416 /* Write data */
417 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
418 /* Done */
419 END_SIGN
420};
421
Arjan van de Venf71e1302006-03-03 21:33:57 -0500422static const u64 xena_dtx_cfg[] = {
Ananda Rajuc92ca042006-04-21 19:18:03 -0400423 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 0x8000051500000000ULL, 0x80000515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400425 /* Write data */
426 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
427 /* Set address */
428 0x8001051500000000ULL, 0x80010515000000E0ULL,
429 /* Write data */
430 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
431 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 0x8002051500000000ULL, 0x80020515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400433 /* Write data */
434 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 END_SIGN
436};
437
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700438/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 * Constants for Fixing the MacAddress problem seen mostly on
440 * Alpha machines.
441 */
Arjan van de Venf71e1302006-03-03 21:33:57 -0500442static const u64 fix_mac[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 0x0060000000000000ULL, 0x0060600000000000ULL,
444 0x0040600000000000ULL, 0x0000600000000000ULL,
445 0x0020600000000000ULL, 0x0060600000000000ULL,
446 0x0020600000000000ULL, 0x0060600000000000ULL,
447 0x0020600000000000ULL, 0x0060600000000000ULL,
448 0x0020600000000000ULL, 0x0060600000000000ULL,
449 0x0020600000000000ULL, 0x0060600000000000ULL,
450 0x0020600000000000ULL, 0x0060600000000000ULL,
451 0x0020600000000000ULL, 0x0060600000000000ULL,
452 0x0020600000000000ULL, 0x0060600000000000ULL,
453 0x0020600000000000ULL, 0x0060600000000000ULL,
454 0x0020600000000000ULL, 0x0060600000000000ULL,
455 0x0020600000000000ULL, 0x0000600000000000ULL,
456 0x0040600000000000ULL, 0x0060600000000000ULL,
457 END_SIGN
458};
459
Ananda Rajub41477f2006-07-24 19:52:49 -0400460MODULE_LICENSE("GPL");
461MODULE_VERSION(DRV_VERSION);
462
463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464/* Module Loadable parameters. */
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -0500465S2IO_PARM_INT(tx_fifo_num, FIFO_DEFAULT_NUM);
Ananda Rajub41477f2006-07-24 19:52:49 -0400466S2IO_PARM_INT(rx_ring_num, 1);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500467S2IO_PARM_INT(multiq, 0);
Ananda Rajub41477f2006-07-24 19:52:49 -0400468S2IO_PARM_INT(rx_ring_mode, 1);
469S2IO_PARM_INT(use_continuous_tx_intrs, 1);
470S2IO_PARM_INT(rmac_pause_time, 0x100);
471S2IO_PARM_INT(mc_pause_threshold_q0q3, 187);
472S2IO_PARM_INT(mc_pause_threshold_q4q7, 187);
473S2IO_PARM_INT(shared_splits, 0);
474S2IO_PARM_INT(tmac_util_period, 5);
475S2IO_PARM_INT(rmac_util_period, 5);
Ananda Rajub41477f2006-07-24 19:52:49 -0400476S2IO_PARM_INT(l3l4hdr_size, 128);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -0500477/* 0 is no steering, 1 is Priority steering, 2 is Default steering */
478S2IO_PARM_INT(tx_steering_type, TX_DEFAULT_STEERING);
Ananda Rajub41477f2006-07-24 19:52:49 -0400479/* Frequency of Rx desc syncs expressed as power of 2 */
480S2IO_PARM_INT(rxsync_frequency, 3);
Veena Parateccb8622007-07-23 02:23:54 -0400481/* Interrupt type. Values can be 0(INTA), 2(MSI_X) */
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -0700482S2IO_PARM_INT(intr_type, 2);
Ananda Rajub41477f2006-07-24 19:52:49 -0400483/* Large receive offload feature */
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700484static unsigned int lro_enable;
485module_param_named(lro, lro_enable, uint, 0);
486
Ananda Rajub41477f2006-07-24 19:52:49 -0400487/* Max pkts to be aggregated by LRO at one time. If not specified,
488 * aggregation happens until we hit max IP pkt size(64K)
489 */
490S2IO_PARM_INT(lro_max_pkts, 0xFFFF);
Ananda Rajub41477f2006-07-24 19:52:49 -0400491S2IO_PARM_INT(indicate_max_pkts, 0);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -0500492
493S2IO_PARM_INT(napi, 1);
494S2IO_PARM_INT(ufo, 0);
Sivakumar Subramani926930b2007-02-24 01:59:39 -0500495S2IO_PARM_INT(vlan_tag_strip, NO_STRIP_IN_PROMISC);
Ananda Rajub41477f2006-07-24 19:52:49 -0400496
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
Ananda Raju9dc737a2006-04-21 19:05:41 -0400498 {DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499static unsigned int rx_ring_sz[MAX_RX_RINGS] =
Ananda Raju9dc737a2006-04-21 19:05:41 -0400500 {[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700501static unsigned int rts_frm_len[MAX_RX_RINGS] =
502 {[0 ...(MAX_RX_RINGS - 1)] = 0 };
Ananda Rajub41477f2006-07-24 19:52:49 -0400503
504module_param_array(tx_fifo_len, uint, NULL, 0);
505module_param_array(rx_ring_sz, uint, NULL, 0);
506module_param_array(rts_frm_len, uint, NULL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700508/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 * S2IO device table.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700510 * This table lists all the devices that this driver supports.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 */
512static struct pci_device_id s2io_tbl[] __devinitdata = {
513 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
514 PCI_ANY_ID, PCI_ANY_ID},
515 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
516 PCI_ANY_ID, PCI_ANY_ID},
517 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700518 PCI_ANY_ID, PCI_ANY_ID},
519 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
520 PCI_ANY_ID, PCI_ANY_ID},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 {0,}
522};
523
524MODULE_DEVICE_TABLE(pci, s2io_tbl);
525
Linas Vepstasd796fdb2007-05-14 18:37:30 -0500526static struct pci_error_handlers s2io_err_handler = {
527 .error_detected = s2io_io_error_detected,
528 .slot_reset = s2io_io_slot_reset,
529 .resume = s2io_io_resume,
530};
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532static struct pci_driver s2io_driver = {
533 .name = "S2IO",
534 .id_table = s2io_tbl,
535 .probe = s2io_init_nic,
536 .remove = __devexit_p(s2io_rem_nic),
Linas Vepstasd796fdb2007-05-14 18:37:30 -0500537 .err_handler = &s2io_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538};
539
540/* A simplifier macro used both by init and free shared_mem Fns(). */
541#define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
542
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500543/* netqueue manipulation helper functions */
544static inline void s2io_stop_all_tx_queue(struct s2io_nic *sp)
545{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700546 if (!sp->config.multiq) {
547 int i;
548
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500549 for (i = 0; i < sp->config.tx_fifo_num; i++)
550 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_STOP;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500551 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700552 netif_tx_stop_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500553}
554
555static inline void s2io_stop_tx_queue(struct s2io_nic *sp, int fifo_no)
556{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700557 if (!sp->config.multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500558 sp->mac_control.fifos[fifo_no].queue_state =
559 FIFO_QUEUE_STOP;
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700560
561 netif_tx_stop_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500562}
563
564static inline void s2io_start_all_tx_queue(struct s2io_nic *sp)
565{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700566 if (!sp->config.multiq) {
567 int i;
568
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500569 for (i = 0; i < sp->config.tx_fifo_num; i++)
570 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_START;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500571 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700572 netif_tx_start_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500573}
574
575static inline void s2io_start_tx_queue(struct s2io_nic *sp, int fifo_no)
576{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700577 if (!sp->config.multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500578 sp->mac_control.fifos[fifo_no].queue_state =
579 FIFO_QUEUE_START;
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700580
581 netif_tx_start_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500582}
583
584static inline void s2io_wake_all_tx_queue(struct s2io_nic *sp)
585{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700586 if (!sp->config.multiq) {
587 int i;
588
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500589 for (i = 0; i < sp->config.tx_fifo_num; i++)
590 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_START;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500591 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700592 netif_tx_wake_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500593}
594
595static inline void s2io_wake_tx_queue(
596 struct fifo_info *fifo, int cnt, u8 multiq)
597{
598
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500599 if (multiq) {
600 if (cnt && __netif_subqueue_stopped(fifo->dev, fifo->fifo_no))
601 netif_wake_subqueue(fifo->dev, fifo->fifo_no);
David S. Millerb19fa1f2008-07-08 23:14:24 -0700602 } else if (cnt && (fifo->queue_state == FIFO_QUEUE_STOP)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500603 if (netif_queue_stopped(fifo->dev)) {
604 fifo->queue_state = FIFO_QUEUE_START;
605 netif_wake_queue(fifo->dev);
606 }
607 }
608}
609
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610/**
611 * init_shared_mem - Allocation and Initialization of Memory
612 * @nic: Device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700613 * Description: The function allocates all the memory areas shared
614 * between the NIC and the driver. This includes Tx descriptors,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 * Rx descriptors and the statistics block.
616 */
617
618static int init_shared_mem(struct s2io_nic *nic)
619{
620 u32 size;
621 void *tmp_v_addr, *tmp_v_addr_next;
622 dma_addr_t tmp_p_addr, tmp_p_addr_next;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500623 struct RxD_block *pre_rxd_blk = NULL;
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500624 int i, j, blk_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 int lst_size, lst_per_page;
626 struct net_device *dev = nic->dev;
viro@zenIV.linux.org.uk8ae418c2005-09-02 20:15:29 +0100627 unsigned long tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500628 struct buffAdd *ba;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500630 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 struct config_param *config;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400632 unsigned long long mem_allocated = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633
634 mac_control = &nic->mac_control;
635 config = &nic->config;
636
637
638 /* Allocation and initialization of TXDLs in FIOFs */
639 size = 0;
640 for (i = 0; i < config->tx_fifo_num; i++) {
641 size += config->tx_cfg[i].fifo_len;
642 }
643 if (size > MAX_AVAILABLE_TXDS) {
Ananda Rajub41477f2006-07-24 19:52:49 -0400644 DBG_PRINT(ERR_DBG, "s2io: Requested TxDs too high, ");
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -0700645 DBG_PRINT(ERR_DBG, "Requested: %d, max supported: 8192\n", size);
Ananda Rajub41477f2006-07-24 19:52:49 -0400646 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 }
648
Surjit Reang2fda0962008-01-24 02:08:59 -0800649 size = 0;
650 for (i = 0; i < config->tx_fifo_num; i++) {
651 size = config->tx_cfg[i].fifo_len;
652 /*
653 * Legal values are from 2 to 8192
654 */
655 if (size < 2) {
656 DBG_PRINT(ERR_DBG, "s2io: Invalid fifo len (%d)", size);
657 DBG_PRINT(ERR_DBG, "for fifo %d\n", i);
658 DBG_PRINT(ERR_DBG, "s2io: Legal values for fifo len"
659 "are 2 to 8192\n");
660 return -EINVAL;
661 }
662 }
663
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500664 lst_size = (sizeof(struct TxD) * config->max_txds);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 lst_per_page = PAGE_SIZE / lst_size;
666
667 for (i = 0; i < config->tx_fifo_num; i++) {
668 int fifo_len = config->tx_cfg[i].fifo_len;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500669 int list_holder_size = fifo_len * sizeof(struct list_info_hold);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -0400670 mac_control->fifos[i].list_info = kzalloc(list_holder_size,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700671 GFP_KERNEL);
672 if (!mac_control->fifos[i].list_info) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800673 DBG_PRINT(INFO_DBG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 "Malloc failed for list_info\n");
675 return -ENOMEM;
676 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400677 mem_allocated += list_holder_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 }
679 for (i = 0; i < config->tx_fifo_num; i++) {
680 int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
681 lst_per_page);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700682 mac_control->fifos[i].tx_curr_put_info.offset = 0;
683 mac_control->fifos[i].tx_curr_put_info.fifo_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 config->tx_cfg[i].fifo_len - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700685 mac_control->fifos[i].tx_curr_get_info.offset = 0;
686 mac_control->fifos[i].tx_curr_get_info.fifo_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 config->tx_cfg[i].fifo_len - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700688 mac_control->fifos[i].fifo_no = i;
689 mac_control->fifos[i].nic = nic;
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500690 mac_control->fifos[i].max_txds = MAX_SKB_FRAGS + 2;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500691 mac_control->fifos[i].dev = dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 for (j = 0; j < page_num; j++) {
694 int k = 0;
695 dma_addr_t tmp_p;
696 void *tmp_v;
697 tmp_v = pci_alloc_consistent(nic->pdev,
698 PAGE_SIZE, &tmp_p);
699 if (!tmp_v) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800700 DBG_PRINT(INFO_DBG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 "pci_alloc_consistent ");
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800702 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return -ENOMEM;
704 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700705 /* If we got a zero DMA address(can happen on
706 * certain platforms like PPC), reallocate.
707 * Store virtual address of page we don't want,
708 * to be freed later.
709 */
710 if (!tmp_p) {
711 mac_control->zerodma_virt_addr = tmp_v;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400712 DBG_PRINT(INIT_DBG,
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700713 "%s: Zero DMA address for TxDL. ", dev->name);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400714 DBG_PRINT(INIT_DBG,
Andrew Morton6b4d6172005-09-12 23:21:55 -0700715 "Virtual address %p\n", tmp_v);
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700716 tmp_v = pci_alloc_consistent(nic->pdev,
717 PAGE_SIZE, &tmp_p);
718 if (!tmp_v) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800719 DBG_PRINT(INFO_DBG,
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700720 "pci_alloc_consistent ");
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800721 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700722 return -ENOMEM;
723 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400724 mem_allocated += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700725 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 while (k < lst_per_page) {
727 int l = (j * lst_per_page) + k;
728 if (l == config->tx_cfg[i].fifo_len)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700729 break;
730 mac_control->fifos[i].list_info[l].list_virt_addr =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 tmp_v + (k * lst_size);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700732 mac_control->fifos[i].list_info[l].list_phy_addr =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 tmp_p + (k * lst_size);
734 k++;
735 }
736 }
737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Surjit Reang2fda0962008-01-24 02:08:59 -0800739 for (i = 0; i < config->tx_fifo_num; i++) {
740 size = config->tx_cfg[i].fifo_len;
741 mac_control->fifos[i].ufo_in_band_v
742 = kcalloc(size, sizeof(u64), GFP_KERNEL);
743 if (!mac_control->fifos[i].ufo_in_band_v)
744 return -ENOMEM;
745 mem_allocated += (size * sizeof(u64));
746 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* Allocation and initialization of RXDs in Rings */
749 size = 0;
750 for (i = 0; i < config->rx_ring_num; i++) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500751 if (config->rx_cfg[i].num_rxd %
752 (rxd_count[nic->rxd_mode] + 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 DBG_PRINT(ERR_DBG, "%s: RxD count of ", dev->name);
754 DBG_PRINT(ERR_DBG, "Ring%d is not a multiple of ",
755 i);
756 DBG_PRINT(ERR_DBG, "RxDs per Block");
757 return FAILURE;
758 }
759 size += config->rx_cfg[i].num_rxd;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700760 mac_control->rings[i].block_count =
Ananda Rajuda6971d2005-10-31 16:55:31 -0500761 config->rx_cfg[i].num_rxd /
762 (rxd_count[nic->rxd_mode] + 1 );
763 mac_control->rings[i].pkt_cnt = config->rx_cfg[i].num_rxd -
764 mac_control->rings[i].block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
Ananda Rajuda6971d2005-10-31 16:55:31 -0500766 if (nic->rxd_mode == RXD_MODE_1)
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500767 size = (size * (sizeof(struct RxD1)));
Ananda Rajuda6971d2005-10-31 16:55:31 -0500768 else
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500769 size = (size * (sizeof(struct RxD3)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771 for (i = 0; i < config->rx_ring_num; i++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700772 mac_control->rings[i].rx_curr_get_info.block_index = 0;
773 mac_control->rings[i].rx_curr_get_info.offset = 0;
774 mac_control->rings[i].rx_curr_get_info.ring_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 config->rx_cfg[i].num_rxd - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700776 mac_control->rings[i].rx_curr_put_info.block_index = 0;
777 mac_control->rings[i].rx_curr_put_info.offset = 0;
778 mac_control->rings[i].rx_curr_put_info.ring_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 config->rx_cfg[i].num_rxd - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700780 mac_control->rings[i].nic = nic;
781 mac_control->rings[i].ring_no = i;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -0400782 mac_control->rings[i].lro = lro_enable;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700783
Ananda Rajuda6971d2005-10-31 16:55:31 -0500784 blk_cnt = config->rx_cfg[i].num_rxd /
785 (rxd_count[nic->rxd_mode] + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 /* Allocating all the Rx blocks */
787 for (j = 0; j < blk_cnt; j++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500788 struct rx_block_info *rx_blocks;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500789 int l;
790
791 rx_blocks = &mac_control->rings[i].rx_blocks[j];
792 size = SIZE_OF_BLOCK; //size is always page size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
794 &tmp_p_addr);
795 if (tmp_v_addr == NULL) {
796 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700797 * In case of failure, free_shared_mem()
798 * is called, which should free any
799 * memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 * failure happened.
801 */
Ananda Rajuda6971d2005-10-31 16:55:31 -0500802 rx_blocks->block_virt_addr = tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 return -ENOMEM;
804 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400805 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 memset(tmp_v_addr, 0, size);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500807 rx_blocks->block_virt_addr = tmp_v_addr;
808 rx_blocks->block_dma_addr = tmp_p_addr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500809 rx_blocks->rxds = kmalloc(sizeof(struct rxd_info)*
Ananda Rajuda6971d2005-10-31 16:55:31 -0500810 rxd_count[nic->rxd_mode],
811 GFP_KERNEL);
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500812 if (!rx_blocks->rxds)
813 return -ENOMEM;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400814 mem_allocated +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400815 (sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500816 for (l=0; l<rxd_count[nic->rxd_mode];l++) {
817 rx_blocks->rxds[l].virt_addr =
818 rx_blocks->block_virt_addr +
819 (rxd_size[nic->rxd_mode] * l);
820 rx_blocks->rxds[l].dma_addr =
821 rx_blocks->block_dma_addr +
822 (rxd_size[nic->rxd_mode] * l);
823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 }
825 /* Interlinking all Rx Blocks */
826 for (j = 0; j < blk_cnt; j++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700827 tmp_v_addr =
828 mac_control->rings[i].rx_blocks[j].block_virt_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 tmp_v_addr_next =
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700830 mac_control->rings[i].rx_blocks[(j + 1) %
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 blk_cnt].block_virt_addr;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700832 tmp_p_addr =
833 mac_control->rings[i].rx_blocks[j].block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 tmp_p_addr_next =
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700835 mac_control->rings[i].rx_blocks[(j + 1) %
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 blk_cnt].block_dma_addr;
837
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500838 pre_rxd_blk = (struct RxD_block *) tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 pre_rxd_blk->reserved_2_pNext_RxD_block =
840 (unsigned long) tmp_v_addr_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 pre_rxd_blk->pNext_RxD_Blk_physical =
842 (u64) tmp_p_addr_next;
843 }
844 }
Veena Parat6d517a22007-07-23 02:20:51 -0400845 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500846 /*
847 * Allocation of Storages for buffer addresses in 2BUFF mode
848 * and the buffers as well.
849 */
850 for (i = 0; i < config->rx_ring_num; i++) {
851 blk_cnt = config->rx_cfg[i].num_rxd /
852 (rxd_count[nic->rxd_mode]+ 1);
853 mac_control->rings[i].ba =
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500854 kmalloc((sizeof(struct buffAdd *) * blk_cnt),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 GFP_KERNEL);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500856 if (!mac_control->rings[i].ba)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 return -ENOMEM;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400858 mem_allocated +=(sizeof(struct buffAdd *) * blk_cnt);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500859 for (j = 0; j < blk_cnt; j++) {
860 int k = 0;
861 mac_control->rings[i].ba[j] =
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500862 kmalloc((sizeof(struct buffAdd) *
Ananda Rajuda6971d2005-10-31 16:55:31 -0500863 (rxd_count[nic->rxd_mode] + 1)),
864 GFP_KERNEL);
865 if (!mac_control->rings[i].ba[j])
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 return -ENOMEM;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400867 mem_allocated += (sizeof(struct buffAdd) * \
868 (rxd_count[nic->rxd_mode] + 1));
Ananda Rajuda6971d2005-10-31 16:55:31 -0500869 while (k != rxd_count[nic->rxd_mode]) {
870 ba = &mac_control->rings[i].ba[j][k];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Ananda Rajuda6971d2005-10-31 16:55:31 -0500872 ba->ba_0_org = (void *) kmalloc
873 (BUF0_LEN + ALIGN_SIZE, GFP_KERNEL);
874 if (!ba->ba_0_org)
875 return -ENOMEM;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400876 mem_allocated +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400877 (BUF0_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500878 tmp = (unsigned long)ba->ba_0_org;
879 tmp += ALIGN_SIZE;
880 tmp &= ~((unsigned long) ALIGN_SIZE);
881 ba->ba_0 = (void *) tmp;
882
883 ba->ba_1_org = (void *) kmalloc
884 (BUF1_LEN + ALIGN_SIZE, GFP_KERNEL);
885 if (!ba->ba_1_org)
886 return -ENOMEM;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400887 mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400888 += (BUF1_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500889 tmp = (unsigned long) ba->ba_1_org;
890 tmp += ALIGN_SIZE;
891 tmp &= ~((unsigned long) ALIGN_SIZE);
892 ba->ba_1 = (void *) tmp;
893 k++;
894 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 }
896 }
897 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
899 /* Allocation and initialization of Statistics block */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500900 size = sizeof(struct stat_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 mac_control->stats_mem = pci_alloc_consistent
902 (nic->pdev, size, &mac_control->stats_mem_phy);
903
904 if (!mac_control->stats_mem) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700905 /*
906 * In case of failure, free_shared_mem() is called, which
907 * should free any memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 * failure happened.
909 */
910 return -ENOMEM;
911 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400912 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 mac_control->stats_mem_sz = size;
914
915 tmp_v_addr = mac_control->stats_mem;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500916 mac_control->stats_info = (struct stat_block *) tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 memset(tmp_v_addr, 0, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 DBG_PRINT(INIT_DBG, "%s:Ring Mem PHY: 0x%llx\n", dev->name,
919 (unsigned long long) tmp_p_addr);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400920 mac_control->stats_info->sw_stat.mem_allocated += mem_allocated;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 return SUCCESS;
922}
923
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700924/**
925 * free_shared_mem - Free the allocated Memory
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 * @nic: Device private variable.
927 * Description: This function is to free all memory locations allocated by
928 * the init_shared_mem() function and return it to the kernel.
929 */
930
931static void free_shared_mem(struct s2io_nic *nic)
932{
933 int i, j, blk_cnt, size;
934 void *tmp_v_addr;
935 dma_addr_t tmp_p_addr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500936 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 struct config_param *config;
938 int lst_size, lst_per_page;
Micah Gruber8910b492007-07-09 11:29:04 +0800939 struct net_device *dev;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400940 int page_num = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
942 if (!nic)
943 return;
944
Micah Gruber8910b492007-07-09 11:29:04 +0800945 dev = nic->dev;
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 mac_control = &nic->mac_control;
948 config = &nic->config;
949
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500950 lst_size = (sizeof(struct TxD) * config->max_txds);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 lst_per_page = PAGE_SIZE / lst_size;
952
953 for (i = 0; i < config->tx_fifo_num; i++) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400954 page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
955 lst_per_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 for (j = 0; j < page_num; j++) {
957 int mem_blks = (j * lst_per_page);
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700958 if (!mac_control->fifos[i].list_info)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400959 return;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700960 if (!mac_control->fifos[i].list_info[mem_blks].
961 list_virt_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 break;
963 pci_free_consistent(nic->pdev, PAGE_SIZE,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700964 mac_control->fifos[i].
965 list_info[mem_blks].
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 list_virt_addr,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700967 mac_control->fifos[i].
968 list_info[mem_blks].
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 list_phy_addr);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400970 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400971 += PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700973 /* If we got a zero DMA address during allocation,
974 * free the page now
975 */
976 if (mac_control->zerodma_virt_addr) {
977 pci_free_consistent(nic->pdev, PAGE_SIZE,
978 mac_control->zerodma_virt_addr,
979 (dma_addr_t)0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400980 DBG_PRINT(INIT_DBG,
Andrew Morton6b4d6172005-09-12 23:21:55 -0700981 "%s: Freeing TxDL with zero DMA addr. ",
982 dev->name);
983 DBG_PRINT(INIT_DBG, "Virtual address %p\n",
984 mac_control->zerodma_virt_addr);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400985 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400986 += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700987 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700988 kfree(mac_control->fifos[i].list_info);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400989 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400990 (nic->config.tx_cfg[i].fifo_len *sizeof(struct list_info_hold));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 }
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 size = SIZE_OF_BLOCK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 for (i = 0; i < config->rx_ring_num; i++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700995 blk_cnt = mac_control->rings[i].block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 for (j = 0; j < blk_cnt; j++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700997 tmp_v_addr = mac_control->rings[i].rx_blocks[j].
998 block_virt_addr;
999 tmp_p_addr = mac_control->rings[i].rx_blocks[j].
1000 block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 if (tmp_v_addr == NULL)
1002 break;
1003 pci_free_consistent(nic->pdev, size,
1004 tmp_v_addr, tmp_p_addr);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001005 nic->mac_control.stats_info->sw_stat.mem_freed += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -05001006 kfree(mac_control->rings[i].rx_blocks[j].rxds);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001007 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001008 ( sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 }
1010 }
1011
Veena Parat6d517a22007-07-23 02:20:51 -04001012 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05001013 /* Freeing buffer storage addresses in 2BUFF mode. */
1014 for (i = 0; i < config->rx_ring_num; i++) {
1015 blk_cnt = config->rx_cfg[i].num_rxd /
1016 (rxd_count[nic->rxd_mode] + 1);
1017 for (j = 0; j < blk_cnt; j++) {
1018 int k = 0;
1019 if (!mac_control->rings[i].ba[j])
1020 continue;
1021 while (k != rxd_count[nic->rxd_mode]) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001022 struct buffAdd *ba =
Ananda Rajuda6971d2005-10-31 16:55:31 -05001023 &mac_control->rings[i].ba[j][k];
1024 kfree(ba->ba_0_org);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001025 nic->mac_control.stats_info->sw_stat.\
1026 mem_freed += (BUF0_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05001027 kfree(ba->ba_1_org);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001028 nic->mac_control.stats_info->sw_stat.\
1029 mem_freed += (BUF1_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05001030 k++;
1031 }
1032 kfree(mac_control->rings[i].ba[j]);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001033 nic->mac_control.stats_info->sw_stat.mem_freed +=
1034 (sizeof(struct buffAdd) *
1035 (rxd_count[nic->rxd_mode] + 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05001037 kfree(mac_control->rings[i].ba);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001038 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001039 (sizeof(struct buffAdd *) * blk_cnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
Surjit Reang2fda0962008-01-24 02:08:59 -08001043 for (i = 0; i < nic->config.tx_fifo_num; i++) {
1044 if (mac_control->fifos[i].ufo_in_band_v) {
1045 nic->mac_control.stats_info->sw_stat.mem_freed
1046 += (config->tx_cfg[i].fifo_len * sizeof(u64));
1047 kfree(mac_control->fifos[i].ufo_in_band_v);
1048 }
1049 }
1050
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 if (mac_control->stats_mem) {
Surjit Reang2fda0962008-01-24 02:08:59 -08001052 nic->mac_control.stats_info->sw_stat.mem_freed +=
1053 mac_control->stats_mem_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 pci_free_consistent(nic->pdev,
1055 mac_control->stats_mem_sz,
1056 mac_control->stats_mem,
1057 mac_control->stats_mem_phy);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001058 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059}
1060
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001061/**
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001062 * s2io_verify_pci_mode -
1063 */
1064
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001065static int s2io_verify_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001066{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001067 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001068 register u64 val64 = 0;
1069 int mode;
1070
1071 val64 = readq(&bar0->pci_mode);
1072 mode = (u8)GET_PCI_MODE(val64);
1073
1074 if ( val64 & PCI_MODE_UNKNOWN_MODE)
1075 return -1; /* Unknown PCI mode */
1076 return mode;
1077}
1078
Ananda Rajuc92ca042006-04-21 19:18:03 -04001079#define NEC_VENID 0x1033
1080#define NEC_DEVID 0x0125
1081static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
1082{
1083 struct pci_dev *tdev = NULL;
Alan Cox26d36b62006-09-15 15:22:51 +01001084 while ((tdev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
1085 if (tdev->vendor == NEC_VENID && tdev->device == NEC_DEVID) {
Ilpo Järvinen7ad62dbc2008-05-13 14:16:54 +03001086 if (tdev->bus == s2io_pdev->bus->parent) {
Alan Cox26d36b62006-09-15 15:22:51 +01001087 pci_dev_put(tdev);
Ananda Rajuc92ca042006-04-21 19:18:03 -04001088 return 1;
Ilpo Järvinen7ad62dbc2008-05-13 14:16:54 +03001089 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04001090 }
1091 }
1092 return 0;
1093}
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001094
Adrian Bunk7b32a312006-05-16 17:30:50 +02001095static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001096/**
1097 * s2io_print_pci_mode -
1098 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001099static int s2io_print_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001100{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001101 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001102 register u64 val64 = 0;
1103 int mode;
1104 struct config_param *config = &nic->config;
1105
1106 val64 = readq(&bar0->pci_mode);
1107 mode = (u8)GET_PCI_MODE(val64);
1108
1109 if ( val64 & PCI_MODE_UNKNOWN_MODE)
1110 return -1; /* Unknown PCI mode */
1111
Ananda Rajuc92ca042006-04-21 19:18:03 -04001112 config->bus_speed = bus_speed[mode];
1113
1114 if (s2io_on_nec_bridge(nic->pdev)) {
1115 DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
1116 nic->dev->name);
1117 return mode;
1118 }
1119
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001120 if (val64 & PCI_MODE_32_BITS) {
1121 DBG_PRINT(ERR_DBG, "%s: Device is on 32 bit ", nic->dev->name);
1122 } else {
1123 DBG_PRINT(ERR_DBG, "%s: Device is on 64 bit ", nic->dev->name);
1124 }
1125
1126 switch(mode) {
1127 case PCI_MODE_PCI_33:
1128 DBG_PRINT(ERR_DBG, "33MHz PCI bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001129 break;
1130 case PCI_MODE_PCI_66:
1131 DBG_PRINT(ERR_DBG, "66MHz PCI bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001132 break;
1133 case PCI_MODE_PCIX_M1_66:
1134 DBG_PRINT(ERR_DBG, "66MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001135 break;
1136 case PCI_MODE_PCIX_M1_100:
1137 DBG_PRINT(ERR_DBG, "100MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001138 break;
1139 case PCI_MODE_PCIX_M1_133:
1140 DBG_PRINT(ERR_DBG, "133MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001141 break;
1142 case PCI_MODE_PCIX_M2_66:
1143 DBG_PRINT(ERR_DBG, "133MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001144 break;
1145 case PCI_MODE_PCIX_M2_100:
1146 DBG_PRINT(ERR_DBG, "200MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001147 break;
1148 case PCI_MODE_PCIX_M2_133:
1149 DBG_PRINT(ERR_DBG, "266MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001150 break;
1151 default:
1152 return -1; /* Unsupported bus speed */
1153 }
1154
1155 return mode;
1156}
1157
1158/**
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001159 * init_tti - Initialization transmit traffic interrupt scheme
1160 * @nic: device private variable
1161 * @link: link status (UP/DOWN) used to enable/disable continuous
1162 * transmit interrupts
1163 * Description: The function configures transmit traffic interrupts
1164 * Return Value: SUCCESS on success and
1165 * '-1' on failure
1166 */
1167
Adrian Bunk0d66afe2008-03-04 15:19:22 -08001168static int init_tti(struct s2io_nic *nic, int link)
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001169{
1170 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1171 register u64 val64 = 0;
1172 int i;
1173 struct config_param *config;
1174
1175 config = &nic->config;
1176
1177 for (i = 0; i < config->tx_fifo_num; i++) {
1178 /*
1179 * TTI Initialization. Default Tx timer gets us about
1180 * 250 interrupts per sec. Continuous interrupts are enabled
1181 * by default.
1182 */
1183 if (nic->device_type == XFRAME_II_DEVICE) {
1184 int count = (nic->config.bus_speed * 125)/2;
1185 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
1186 } else
1187 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
1188
1189 val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
1190 TTI_DATA1_MEM_TX_URNG_B(0x10) |
1191 TTI_DATA1_MEM_TX_URNG_C(0x30) |
1192 TTI_DATA1_MEM_TX_TIMER_AC_EN;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04001193 if (i == 0)
1194 if (use_continuous_tx_intrs && (link == LINK_UP))
1195 val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001196 writeq(val64, &bar0->tti_data1_mem);
1197
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04001198 if (nic->config.intr_type == MSI_X) {
1199 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1200 TTI_DATA2_MEM_TX_UFC_B(0x100) |
1201 TTI_DATA2_MEM_TX_UFC_C(0x200) |
1202 TTI_DATA2_MEM_TX_UFC_D(0x300);
1203 } else {
1204 if ((nic->config.tx_steering_type ==
1205 TX_DEFAULT_STEERING) &&
1206 (config->tx_fifo_num > 1) &&
1207 (i >= nic->udp_fifo_idx) &&
1208 (i < (nic->udp_fifo_idx +
1209 nic->total_udp_fifos)))
1210 val64 = TTI_DATA2_MEM_TX_UFC_A(0x50) |
1211 TTI_DATA2_MEM_TX_UFC_B(0x80) |
1212 TTI_DATA2_MEM_TX_UFC_C(0x100) |
1213 TTI_DATA2_MEM_TX_UFC_D(0x120);
1214 else
1215 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1216 TTI_DATA2_MEM_TX_UFC_B(0x20) |
1217 TTI_DATA2_MEM_TX_UFC_C(0x40) |
1218 TTI_DATA2_MEM_TX_UFC_D(0x80);
1219 }
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001220
1221 writeq(val64, &bar0->tti_data2_mem);
1222
1223 val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD |
1224 TTI_CMD_MEM_OFFSET(i);
1225 writeq(val64, &bar0->tti_command_mem);
1226
1227 if (wait_for_cmd_complete(&bar0->tti_command_mem,
1228 TTI_CMD_MEM_STROBE_NEW_CMD, S2IO_BIT_RESET) != SUCCESS)
1229 return FAILURE;
1230 }
1231
1232 return SUCCESS;
1233}
1234
1235/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001236 * init_nic - Initialization of hardware
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001237 * @nic: device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001238 * Description: The function sequentially configures every block
1239 * of the H/W from their reset values.
1240 * Return Value: SUCCESS on success and
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 * '-1' on failure (endian settings incorrect).
1242 */
1243
1244static int init_nic(struct s2io_nic *nic)
1245{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001246 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 struct net_device *dev = nic->dev;
1248 register u64 val64 = 0;
1249 void __iomem *add;
1250 u32 time;
1251 int i, j;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001252 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 struct config_param *config;
Ananda Rajuc92ca042006-04-21 19:18:03 -04001254 int dtx_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 unsigned long long mem_share;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001256 int mem_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258 mac_control = &nic->mac_control;
1259 config = &nic->config;
1260
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001261 /* to set the swapper controle on the card */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001262 if(s2io_set_swapper(nic)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 DBG_PRINT(ERR_DBG,"ERROR: Setting Swapper failed\n");
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001264 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 }
1266
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001267 /*
1268 * Herc requires EOI to be removed from reset before XGXS, so..
1269 */
1270 if (nic->device_type & XFRAME_II_DEVICE) {
1271 val64 = 0xA500000000ULL;
1272 writeq(val64, &bar0->sw_reset);
1273 msleep(500);
1274 val64 = readq(&bar0->sw_reset);
1275 }
1276
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 /* Remove XGXS from reset state */
1278 val64 = 0;
1279 writeq(val64, &bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 msleep(500);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001281 val64 = readq(&bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Sreenivasa Honnur79620242007-12-05 23:59:28 -05001283 /* Ensure that it's safe to access registers by checking
1284 * RIC_RUNNING bit is reset. Check is valid only for XframeII.
1285 */
1286 if (nic->device_type == XFRAME_II_DEVICE) {
1287 for (i = 0; i < 50; i++) {
1288 val64 = readq(&bar0->adapter_status);
1289 if (!(val64 & ADAPTER_STATUS_RIC_RUNNING))
1290 break;
1291 msleep(10);
1292 }
1293 if (i == 50)
1294 return -ENODEV;
1295 }
1296
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 /* Enable Receiving broadcasts */
1298 add = &bar0->mac_cfg;
1299 val64 = readq(&bar0->mac_cfg);
1300 val64 |= MAC_RMAC_BCAST_ENABLE;
1301 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1302 writel((u32) val64, add);
1303 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1304 writel((u32) (val64 >> 32), (add + 4));
1305
1306 /* Read registers in all blocks */
1307 val64 = readq(&bar0->mac_int_mask);
1308 val64 = readq(&bar0->mc_int_mask);
1309 val64 = readq(&bar0->xgxs_int_mask);
1310
1311 /* Set MTU */
1312 val64 = dev->mtu;
1313 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
1314
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001315 if (nic->device_type & XFRAME_II_DEVICE) {
1316 while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07001317 SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 &bar0->dtx_control, UF);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001319 if (dtx_cnt & 0x1)
1320 msleep(1); /* Necessary!! */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 dtx_cnt++;
1322 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001323 } else {
Ananda Rajuc92ca042006-04-21 19:18:03 -04001324 while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
1325 SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
1326 &bar0->dtx_control, UF);
1327 val64 = readq(&bar0->dtx_control);
1328 dtx_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 }
1330 }
1331
1332 /* Tx DMA Initialization */
1333 val64 = 0;
1334 writeq(val64, &bar0->tx_fifo_partition_0);
1335 writeq(val64, &bar0->tx_fifo_partition_1);
1336 writeq(val64, &bar0->tx_fifo_partition_2);
1337 writeq(val64, &bar0->tx_fifo_partition_3);
1338
1339
1340 for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
1341 val64 |=
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001342 vBIT(config->tx_cfg[i].fifo_len - 1, ((j * 32) + 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 13) | vBIT(config->tx_cfg[i].fifo_priority,
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001344 ((j * 32) + 5), 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346 if (i == (config->tx_fifo_num - 1)) {
1347 if (i % 2 == 0)
1348 i++;
1349 }
1350
1351 switch (i) {
1352 case 1:
1353 writeq(val64, &bar0->tx_fifo_partition_0);
1354 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001355 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 break;
1357 case 3:
1358 writeq(val64, &bar0->tx_fifo_partition_1);
1359 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001360 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 break;
1362 case 5:
1363 writeq(val64, &bar0->tx_fifo_partition_2);
1364 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001365 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 break;
1367 case 7:
1368 writeq(val64, &bar0->tx_fifo_partition_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001369 val64 = 0;
1370 j = 0;
1371 break;
1372 default:
1373 j++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 break;
1375 }
1376 }
1377
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001378 /*
1379 * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
1380 * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
1381 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001382 if ((nic->device_type == XFRAME_I_DEVICE) &&
Auke Kok44c10132007-06-08 15:46:36 -07001383 (nic->pdev->revision < 4))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001384 writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
1385
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 val64 = readq(&bar0->tx_fifo_partition_0);
1387 DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
1388 &bar0->tx_fifo_partition_0, (unsigned long long) val64);
1389
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001390 /*
1391 * Initialization of Tx_PA_CONFIG register to ignore packet
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 * integrity checking.
1393 */
1394 val64 = readq(&bar0->tx_pa_cfg);
1395 val64 |= TX_PA_CFG_IGNORE_FRM_ERR | TX_PA_CFG_IGNORE_SNAP_OUI |
1396 TX_PA_CFG_IGNORE_LLC_CTRL | TX_PA_CFG_IGNORE_L2_ERR;
1397 writeq(val64, &bar0->tx_pa_cfg);
1398
1399 /* Rx DMA intialization. */
1400 val64 = 0;
1401 for (i = 0; i < config->rx_ring_num; i++) {
1402 val64 |=
1403 vBIT(config->rx_cfg[i].ring_priority, (5 + (i * 8)),
1404 3);
1405 }
1406 writeq(val64, &bar0->rx_queue_priority);
1407
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001408 /*
1409 * Allocating equal share of memory to all the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 * configured Rings.
1411 */
1412 val64 = 0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001413 if (nic->device_type & XFRAME_II_DEVICE)
1414 mem_size = 32;
1415 else
1416 mem_size = 64;
1417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 for (i = 0; i < config->rx_ring_num; i++) {
1419 switch (i) {
1420 case 0:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001421 mem_share = (mem_size / config->rx_ring_num +
1422 mem_size % config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
1424 continue;
1425 case 1:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001426 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
1428 continue;
1429 case 2:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001430 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
1432 continue;
1433 case 3:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001434 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
1436 continue;
1437 case 4:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001438 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
1440 continue;
1441 case 5:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001442 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
1444 continue;
1445 case 6:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001446 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
1448 continue;
1449 case 7:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001450 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
1452 continue;
1453 }
1454 }
1455 writeq(val64, &bar0->rx_queue_cfg);
1456
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001457 /*
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001458 * Filling Tx round robin registers
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001459 * as per the number of FIFOs for equal scheduling priority
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 */
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001461 switch (config->tx_fifo_num) {
1462 case 1:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001463 val64 = 0x0;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001464 writeq(val64, &bar0->tx_w_round_robin_0);
1465 writeq(val64, &bar0->tx_w_round_robin_1);
1466 writeq(val64, &bar0->tx_w_round_robin_2);
1467 writeq(val64, &bar0->tx_w_round_robin_3);
1468 writeq(val64, &bar0->tx_w_round_robin_4);
1469 break;
1470 case 2:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001471 val64 = 0x0001000100010001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001472 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001473 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001474 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001475 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001476 val64 = 0x0001000100000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001477 writeq(val64, &bar0->tx_w_round_robin_4);
1478 break;
1479 case 3:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001480 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001481 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001482 val64 = 0x0200010200010200ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001483 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001484 val64 = 0x0102000102000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001485 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001486 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001487 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001488 val64 = 0x0200010200000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001489 writeq(val64, &bar0->tx_w_round_robin_4);
1490 break;
1491 case 4:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001492 val64 = 0x0001020300010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001493 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001494 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001495 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001496 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001497 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001498 writeq(val64, &bar0->tx_w_round_robin_4);
1499 break;
1500 case 5:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001501 val64 = 0x0001020304000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001502 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001503 val64 = 0x0304000102030400ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001504 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001505 val64 = 0x0102030400010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001506 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001507 val64 = 0x0400010203040001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001508 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001509 val64 = 0x0203040000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001510 writeq(val64, &bar0->tx_w_round_robin_4);
1511 break;
1512 case 6:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001513 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001514 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001515 val64 = 0x0203040500010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001516 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001517 val64 = 0x0405000102030405ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001518 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001519 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001520 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001521 val64 = 0x0203040500000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001522 writeq(val64, &bar0->tx_w_round_robin_4);
1523 break;
1524 case 7:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001525 val64 = 0x0001020304050600ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001526 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001527 val64 = 0x0102030405060001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001528 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001529 val64 = 0x0203040506000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001530 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001531 val64 = 0x0304050600010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001532 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001533 val64 = 0x0405060000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001534 writeq(val64, &bar0->tx_w_round_robin_4);
1535 break;
1536 case 8:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001537 val64 = 0x0001020304050607ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001538 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001539 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001540 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001541 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001542 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001543 writeq(val64, &bar0->tx_w_round_robin_4);
1544 break;
1545 }
1546
Ananda Rajub41477f2006-07-24 19:52:49 -04001547 /* Enable all configured Tx FIFO partitions */
Ananda Raju5d3213c2006-04-21 19:23:26 -04001548 val64 = readq(&bar0->tx_fifo_partition_0);
1549 val64 |= (TX_FIFO_PARTITION_EN);
1550 writeq(val64, &bar0->tx_fifo_partition_0);
1551
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001552 /* Filling the Rx round robin registers as per the
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001553 * number of Rings and steering based on QoS with
1554 * equal priority.
1555 */
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001556 switch (config->rx_ring_num) {
1557 case 1:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001558 val64 = 0x0;
1559 writeq(val64, &bar0->rx_w_round_robin_0);
1560 writeq(val64, &bar0->rx_w_round_robin_1);
1561 writeq(val64, &bar0->rx_w_round_robin_2);
1562 writeq(val64, &bar0->rx_w_round_robin_3);
1563 writeq(val64, &bar0->rx_w_round_robin_4);
1564
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001565 val64 = 0x8080808080808080ULL;
1566 writeq(val64, &bar0->rts_qos_steering);
1567 break;
1568 case 2:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001569 val64 = 0x0001000100010001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001570 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001571 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001572 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001573 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001574 val64 = 0x0001000100000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001575 writeq(val64, &bar0->rx_w_round_robin_4);
1576
1577 val64 = 0x8080808040404040ULL;
1578 writeq(val64, &bar0->rts_qos_steering);
1579 break;
1580 case 3:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001581 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001582 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001583 val64 = 0x0200010200010200ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001584 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001585 val64 = 0x0102000102000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001586 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001587 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001588 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001589 val64 = 0x0200010200000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001590 writeq(val64, &bar0->rx_w_round_robin_4);
1591
1592 val64 = 0x8080804040402020ULL;
1593 writeq(val64, &bar0->rts_qos_steering);
1594 break;
1595 case 4:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001596 val64 = 0x0001020300010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001597 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001598 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001599 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001600 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001601 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001602 writeq(val64, &bar0->rx_w_round_robin_4);
1603
1604 val64 = 0x8080404020201010ULL;
1605 writeq(val64, &bar0->rts_qos_steering);
1606 break;
1607 case 5:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001608 val64 = 0x0001020304000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001609 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001610 val64 = 0x0304000102030400ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001611 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001612 val64 = 0x0102030400010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001613 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001614 val64 = 0x0400010203040001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001615 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001616 val64 = 0x0203040000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001617 writeq(val64, &bar0->rx_w_round_robin_4);
1618
1619 val64 = 0x8080404020201008ULL;
1620 writeq(val64, &bar0->rts_qos_steering);
1621 break;
1622 case 6:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001623 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001624 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001625 val64 = 0x0203040500010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001626 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001627 val64 = 0x0405000102030405ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001628 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001629 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001630 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001631 val64 = 0x0203040500000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001632 writeq(val64, &bar0->rx_w_round_robin_4);
1633
1634 val64 = 0x8080404020100804ULL;
1635 writeq(val64, &bar0->rts_qos_steering);
1636 break;
1637 case 7:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001638 val64 = 0x0001020304050600ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001639 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001640 val64 = 0x0102030405060001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001641 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001642 val64 = 0x0203040506000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001643 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001644 val64 = 0x0304050600010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001645 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001646 val64 = 0x0405060000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001647 writeq(val64, &bar0->rx_w_round_robin_4);
1648
1649 val64 = 0x8080402010080402ULL;
1650 writeq(val64, &bar0->rts_qos_steering);
1651 break;
1652 case 8:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001653 val64 = 0x0001020304050607ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001654 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001655 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001656 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001657 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001658 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001659 writeq(val64, &bar0->rx_w_round_robin_4);
1660
1661 val64 = 0x8040201008040201ULL;
1662 writeq(val64, &bar0->rts_qos_steering);
1663 break;
1664 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
1666 /* UDP Fix */
1667 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001668 for (i = 0; i < 8; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 writeq(val64, &bar0->rts_frm_len_n[i]);
1670
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001671 /* Set the default rts frame length for the rings configured */
1672 val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
1673 for (i = 0 ; i < config->rx_ring_num ; i++)
1674 writeq(val64, &bar0->rts_frm_len_n[i]);
1675
1676 /* Set the frame length for the configured rings
1677 * desired by the user
1678 */
1679 for (i = 0; i < config->rx_ring_num; i++) {
1680 /* If rts_frm_len[i] == 0 then it is assumed that user not
1681 * specified frame length steering.
1682 * If the user provides the frame length then program
1683 * the rts_frm_len register for those values or else
1684 * leave it as it is.
1685 */
1686 if (rts_frm_len[i] != 0) {
1687 writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
1688 &bar0->rts_frm_len_n[i]);
1689 }
1690 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001691
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05001692 /* Disable differentiated services steering logic */
1693 for (i = 0; i < 64; i++) {
1694 if (rts_ds_steer(nic, i, 0) == FAILURE) {
1695 DBG_PRINT(ERR_DBG, "%s: failed rts ds steering",
1696 dev->name);
1697 DBG_PRINT(ERR_DBG, "set on codepoint %d\n", i);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001698 return -ENODEV;
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05001699 }
1700 }
1701
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001702 /* Program statistics memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001705 if (nic->device_type == XFRAME_II_DEVICE) {
1706 val64 = STAT_BC(0x320);
1707 writeq(val64, &bar0->stat_byte_cnt);
1708 }
1709
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001710 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 * Initializing the sampling rate for the device to calculate the
1712 * bandwidth utilization.
1713 */
1714 val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
1715 MAC_RX_LINK_UTIL_VAL(rmac_util_period);
1716 writeq(val64, &bar0->mac_link_util);
1717
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001718 /*
1719 * Initializing the Transmit and Receive Traffic Interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 * Scheme.
1721 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001722
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001723 /* Initialize TTI */
1724 if (SUCCESS != init_tti(nic, nic->last_link_state))
1725 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001727 /* RTI Initialization */
1728 if (nic->device_type == XFRAME_II_DEVICE) {
1729 /*
1730 * Programmed to generate Apprx 500 Intrs per
1731 * second
1732 */
1733 int count = (nic->config.bus_speed * 125)/4;
1734 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
1735 } else
1736 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
1737 val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
1738 RTI_DATA1_MEM_RX_URNG_B(0x10) |
1739 RTI_DATA1_MEM_RX_URNG_C(0x30) | RTI_DATA1_MEM_RX_TIMER_AC_EN;
1740
1741 writeq(val64, &bar0->rti_data1_mem);
1742
1743 val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
1744 RTI_DATA2_MEM_RX_UFC_B(0x2) ;
1745 if (nic->config.intr_type == MSI_X)
1746 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) | \
1747 RTI_DATA2_MEM_RX_UFC_D(0x40));
1748 else
1749 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) | \
1750 RTI_DATA2_MEM_RX_UFC_D(0x80));
1751 writeq(val64, &bar0->rti_data2_mem);
1752
1753 for (i = 0; i < config->rx_ring_num; i++) {
1754 val64 = RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE_NEW_CMD
1755 | RTI_CMD_MEM_OFFSET(i);
1756 writeq(val64, &bar0->rti_command_mem);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001757
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001758 /*
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001759 * Once the operation completes, the Strobe bit of the
1760 * command register will be reset. We poll for this
1761 * particular condition. We wait for a maximum of 500ms
1762 * for the operation to complete, if it's not complete
1763 * by then we return error.
1764 */
1765 time = 0;
1766 while (TRUE) {
1767 val64 = readq(&bar0->rti_command_mem);
1768 if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD))
1769 break;
1770
1771 if (time > 10) {
1772 DBG_PRINT(ERR_DBG, "%s: RTI init Failed\n",
1773 dev->name);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001774 return -ENODEV;
raghavendra.koushik@neterion.comb6e3f982005-08-03 12:38:01 -07001775 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001776 time++;
1777 msleep(50);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 }
1780
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001781 /*
1782 * Initializing proper values as Pause threshold into all
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 * the 8 Queues on Rx side.
1784 */
1785 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
1786 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
1787
1788 /* Disable RMAC PAD STRIPPING */
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01001789 add = &bar0->mac_cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 val64 = readq(&bar0->mac_cfg);
1791 val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
1792 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1793 writel((u32) (val64), add);
1794 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1795 writel((u32) (val64 >> 32), (add + 4));
1796 val64 = readq(&bar0->mac_cfg);
1797
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05001798 /* Enable FCS stripping by adapter */
1799 add = &bar0->mac_cfg;
1800 val64 = readq(&bar0->mac_cfg);
1801 val64 |= MAC_CFG_RMAC_STRIP_FCS;
1802 if (nic->device_type == XFRAME_II_DEVICE)
1803 writeq(val64, &bar0->mac_cfg);
1804 else {
1805 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1806 writel((u32) (val64), add);
1807 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1808 writel((u32) (val64 >> 32), (add + 4));
1809 }
1810
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001811 /*
1812 * Set the time value to be inserted in the pause frame
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 * generated by xena.
1814 */
1815 val64 = readq(&bar0->rmac_pause_cfg);
1816 val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
1817 val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
1818 writeq(val64, &bar0->rmac_pause_cfg);
1819
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001820 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 * Set the Threshold Limit for Generating the pause frame
1822 * If the amount of data in any Queue exceeds ratio of
1823 * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
1824 * pause frame is generated
1825 */
1826 val64 = 0;
1827 for (i = 0; i < 4; i++) {
1828 val64 |=
1829 (((u64) 0xFF00 | nic->mac_control.
1830 mc_pause_threshold_q0q3)
1831 << (i * 2 * 8));
1832 }
1833 writeq(val64, &bar0->mc_pause_thresh_q0q3);
1834
1835 val64 = 0;
1836 for (i = 0; i < 4; i++) {
1837 val64 |=
1838 (((u64) 0xFF00 | nic->mac_control.
1839 mc_pause_threshold_q4q7)
1840 << (i * 2 * 8));
1841 }
1842 writeq(val64, &bar0->mc_pause_thresh_q4q7);
1843
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001844 /*
1845 * TxDMA will stop Read request if the number of read split has
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 * exceeded the limit pointed by shared_splits
1847 */
1848 val64 = readq(&bar0->pic_control);
1849 val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
1850 writeq(val64, &bar0->pic_control);
1851
Ananda Raju863c11a2006-04-21 19:03:13 -04001852 if (nic->config.bus_speed == 266) {
1853 writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
1854 writeq(0x0, &bar0->read_retry_delay);
1855 writeq(0x0, &bar0->write_retry_delay);
1856 }
1857
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001858 /*
1859 * Programming the Herc to split every write transaction
1860 * that does not start on an ADB to reduce disconnects.
1861 */
1862 if (nic->device_type == XFRAME_II_DEVICE) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001863 val64 = FAULT_BEHAVIOUR | EXT_REQ_EN |
1864 MISC_LINK_STABILITY_PRD(3);
Ananda Raju863c11a2006-04-21 19:03:13 -04001865 writeq(val64, &bar0->misc_control);
1866 val64 = readq(&bar0->pic_control2);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07001867 val64 &= ~(s2BIT(13)|s2BIT(14)|s2BIT(15));
Ananda Raju863c11a2006-04-21 19:03:13 -04001868 writeq(val64, &bar0->pic_control2);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001869 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04001870 if (strstr(nic->product_name, "CX4")) {
1871 val64 = TMAC_AVG_IPG(0x17);
1872 writeq(val64, &bar0->tmac_avg_ipg);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001873 }
1874
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 return SUCCESS;
1876}
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001877#define LINK_UP_DOWN_INTERRUPT 1
1878#define MAC_RMAC_ERR_TIMER 2
1879
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001880static int s2io_link_fault_indication(struct s2io_nic *nic)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001881{
1882 if (nic->device_type == XFRAME_II_DEVICE)
1883 return LINK_UP_DOWN_INTERRUPT;
1884 else
1885 return MAC_RMAC_ERR_TIMER;
1886}
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07001887
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001888/**
1889 * do_s2io_write_bits - update alarm bits in alarm register
1890 * @value: alarm bits
1891 * @flag: interrupt status
1892 * @addr: address value
1893 * Description: update alarm bits in alarm register
1894 * Return Value:
1895 * NONE.
1896 */
1897static void do_s2io_write_bits(u64 value, int flag, void __iomem *addr)
1898{
1899 u64 temp64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001901 temp64 = readq(addr);
1902
1903 if(flag == ENABLE_INTRS)
1904 temp64 &= ~((u64) value);
1905 else
1906 temp64 |= ((u64) value);
1907 writeq(temp64, addr);
1908}
1909
Stephen Hemminger43b7c452007-10-05 12:39:21 -07001910static void en_dis_err_alarms(struct s2io_nic *nic, u16 mask, int flag)
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001911{
1912 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1913 register u64 gen_int_mask = 0;
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04001914 u64 interruptible;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001915
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04001916 writeq(DISABLE_ALL_INTRS, &bar0->general_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001917 if (mask & TX_DMA_INTR) {
1918
1919 gen_int_mask |= TXDMA_INT_M;
1920
1921 do_s2io_write_bits(TXDMA_TDA_INT | TXDMA_PFC_INT |
1922 TXDMA_PCC_INT | TXDMA_TTI_INT |
1923 TXDMA_LSO_INT | TXDMA_TPA_INT |
1924 TXDMA_SM_INT, flag, &bar0->txdma_int_mask);
1925
1926 do_s2io_write_bits(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM |
1927 PFC_MISC_0_ERR | PFC_MISC_1_ERR |
1928 PFC_PCIX_ERR | PFC_ECC_SG_ERR, flag,
1929 &bar0->pfc_err_mask);
1930
1931 do_s2io_write_bits(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
1932 TDA_SM1_ERR_ALARM | TDA_Fn_ECC_SG_ERR |
1933 TDA_PCIX_ERR, flag, &bar0->tda_err_mask);
1934
1935 do_s2io_write_bits(PCC_FB_ECC_DB_ERR | PCC_TXB_ECC_DB_ERR |
1936 PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM |
1937 PCC_N_SERR | PCC_6_COF_OV_ERR |
1938 PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR |
1939 PCC_7_LSO_OV_ERR | PCC_FB_ECC_SG_ERR |
1940 PCC_TXB_ECC_SG_ERR, flag, &bar0->pcc_err_mask);
1941
1942 do_s2io_write_bits(TTI_SM_ERR_ALARM | TTI_ECC_SG_ERR |
1943 TTI_ECC_DB_ERR, flag, &bar0->tti_err_mask);
1944
1945 do_s2io_write_bits(LSO6_ABORT | LSO7_ABORT |
1946 LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM |
1947 LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
1948 flag, &bar0->lso_err_mask);
1949
1950 do_s2io_write_bits(TPA_SM_ERR_ALARM | TPA_TX_FRM_DROP,
1951 flag, &bar0->tpa_err_mask);
1952
1953 do_s2io_write_bits(SM_SM_ERR_ALARM, flag, &bar0->sm_err_mask);
1954
1955 }
1956
1957 if (mask & TX_MAC_INTR) {
1958 gen_int_mask |= TXMAC_INT_M;
1959 do_s2io_write_bits(MAC_INT_STATUS_TMAC_INT, flag,
1960 &bar0->mac_int_mask);
1961 do_s2io_write_bits(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR |
1962 TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR |
1963 TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
1964 flag, &bar0->mac_tmac_err_mask);
1965 }
1966
1967 if (mask & TX_XGXS_INTR) {
1968 gen_int_mask |= TXXGXS_INT_M;
1969 do_s2io_write_bits(XGXS_INT_STATUS_TXGXS, flag,
1970 &bar0->xgxs_int_mask);
1971 do_s2io_write_bits(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR |
1972 TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
1973 flag, &bar0->xgxs_txgxs_err_mask);
1974 }
1975
1976 if (mask & RX_DMA_INTR) {
1977 gen_int_mask |= RXDMA_INT_M;
1978 do_s2io_write_bits(RXDMA_INT_RC_INT_M | RXDMA_INT_RPA_INT_M |
1979 RXDMA_INT_RDA_INT_M | RXDMA_INT_RTI_INT_M,
1980 flag, &bar0->rxdma_int_mask);
1981 do_s2io_write_bits(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR |
1982 RC_PRCn_SM_ERR_ALARM | RC_FTC_SM_ERR_ALARM |
1983 RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR |
1984 RC_RDA_FAIL_WR_Rn, flag, &bar0->rc_err_mask);
1985 do_s2io_write_bits(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn |
1986 PRC_PCI_AB_F_WR_Rn | PRC_PCI_DP_RD_Rn |
1987 PRC_PCI_DP_WR_Rn | PRC_PCI_DP_F_WR_Rn, flag,
1988 &bar0->prc_pcix_err_mask);
1989 do_s2io_write_bits(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR |
1990 RPA_ECC_SG_ERR | RPA_ECC_DB_ERR, flag,
1991 &bar0->rpa_err_mask);
1992 do_s2io_write_bits(RDA_RXDn_ECC_DB_ERR | RDA_FRM_ECC_DB_N_AERR |
1993 RDA_SM1_ERR_ALARM | RDA_SM0_ERR_ALARM |
1994 RDA_RXD_ECC_DB_SERR | RDA_RXDn_ECC_SG_ERR |
1995 RDA_FRM_ECC_SG_ERR | RDA_MISC_ERR|RDA_PCIX_ERR,
1996 flag, &bar0->rda_err_mask);
1997 do_s2io_write_bits(RTI_SM_ERR_ALARM |
1998 RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
1999 flag, &bar0->rti_err_mask);
2000 }
2001
2002 if (mask & RX_MAC_INTR) {
2003 gen_int_mask |= RXMAC_INT_M;
2004 do_s2io_write_bits(MAC_INT_STATUS_RMAC_INT, flag,
2005 &bar0->mac_int_mask);
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04002006 interruptible = RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR |
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002007 RMAC_UNUSED_INT | RMAC_SINGLE_ECC_ERR |
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04002008 RMAC_DOUBLE_ECC_ERR;
2009 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER)
2010 interruptible |= RMAC_LINK_STATE_CHANGE_INT;
2011 do_s2io_write_bits(interruptible,
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002012 flag, &bar0->mac_rmac_err_mask);
2013 }
2014
2015 if (mask & RX_XGXS_INTR)
2016 {
2017 gen_int_mask |= RXXGXS_INT_M;
2018 do_s2io_write_bits(XGXS_INT_STATUS_RXGXS, flag,
2019 &bar0->xgxs_int_mask);
2020 do_s2io_write_bits(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR, flag,
2021 &bar0->xgxs_rxgxs_err_mask);
2022 }
2023
2024 if (mask & MC_INTR) {
2025 gen_int_mask |= MC_INT_M;
2026 do_s2io_write_bits(MC_INT_MASK_MC_INT, flag, &bar0->mc_int_mask);
2027 do_s2io_write_bits(MC_ERR_REG_SM_ERR | MC_ERR_REG_ECC_ALL_SNG |
2028 MC_ERR_REG_ECC_ALL_DBL | PLL_LOCK_N, flag,
2029 &bar0->mc_err_mask);
2030 }
2031 nic->general_int_mask = gen_int_mask;
2032
2033 /* Remove this line when alarm interrupts are enabled */
2034 nic->general_int_mask = 0;
2035}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002036/**
2037 * en_dis_able_nic_intrs - Enable or Disable the interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 * @nic: device private variable,
2039 * @mask: A mask indicating which Intr block must be modified and,
2040 * @flag: A flag indicating whether to enable or disable the Intrs.
2041 * Description: This function will either disable or enable the interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002042 * depending on the flag argument. The mask argument can be used to
2043 * enable/disable any Intr block.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 * Return Value: NONE.
2045 */
2046
2047static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
2048{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002049 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002050 register u64 temp64 = 0, intr_mask = 0;
2051
2052 intr_mask = nic->general_int_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
2054 /* Top level interrupt classification */
2055 /* PIC Interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002056 if (mask & TX_PIC_INTR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 /* Enable PIC Intrs in the general intr mask register */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002058 intr_mask |= TXPIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002060 /*
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002061 * If Hercules adapter enable GPIO otherwise
Ananda Rajub41477f2006-07-24 19:52:49 -04002062 * disable all PCIX, Flash, MDIO, IIC and GPIO
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002063 * interrupts for now.
2064 * TODO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 */
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002066 if (s2io_link_fault_indication(nic) ==
2067 LINK_UP_DOWN_INTERRUPT ) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002068 do_s2io_write_bits(PIC_INT_GPIO, flag,
2069 &bar0->pic_int_mask);
2070 do_s2io_write_bits(GPIO_INT_MASK_LINK_UP, flag,
2071 &bar0->gpio_int_mask);
2072 } else
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002073 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002075 /*
2076 * Disable PIC Intrs in the general
2077 * intr mask register
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 */
2079 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 }
2081 }
2082
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 /* Tx traffic interrupts */
2084 if (mask & TX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002085 intr_mask |= TXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002087 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 * Enable all the Tx side interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002089 * writing 0 Enables all 64 TX interrupt levels
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 */
2091 writeq(0x0, &bar0->tx_traffic_mask);
2092 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002093 /*
2094 * Disable Tx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 * register.
2096 */
2097 writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 }
2099 }
2100
2101 /* Rx traffic interrupts */
2102 if (mask & RX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002103 intr_mask |= RXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 if (flag == ENABLE_INTRS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 /* writing 0 Enables all 8 RX interrupt levels */
2106 writeq(0x0, &bar0->rx_traffic_mask);
2107 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002108 /*
2109 * Disable Rx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 * register.
2111 */
2112 writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 }
2114 }
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002115
2116 temp64 = readq(&bar0->general_int_mask);
2117 if (flag == ENABLE_INTRS)
2118 temp64 &= ~((u64) intr_mask);
2119 else
2120 temp64 = DISABLE_ALL_INTRS;
2121 writeq(temp64, &bar0->general_int_mask);
2122
2123 nic->general_int_mask = readq(&bar0->general_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124}
2125
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002126/**
2127 * verify_pcc_quiescent- Checks for PCC quiescent state
2128 * Return: 1 If PCC is quiescence
2129 * 0 If PCC is not quiescence
2130 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002131static int verify_pcc_quiescent(struct s2io_nic *sp, int flag)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002132{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002133 int ret = 0, herc;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002134 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002135 u64 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002136
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002137 herc = (sp->device_type == XFRAME_II_DEVICE);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002138
2139 if (flag == FALSE) {
Auke Kok44c10132007-06-08 15:46:36 -07002140 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002141 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002142 ret = 1;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002143 } else {
2144 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002145 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002146 }
2147 } else {
Auke Kok44c10132007-06-08 15:46:36 -07002148 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002149 if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002150 ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002151 ret = 1;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002152 } else {
2153 if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002154 ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002155 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002156 }
2157 }
2158
2159 return ret;
2160}
2161/**
2162 * verify_xena_quiescence - Checks whether the H/W is ready
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163 * Description: Returns whether the H/W is ready to go or not. Depending
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002164 * on whether adapter enable bit was written or not the comparison
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 * differs and the calling function passes the input argument flag to
2166 * indicate this.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002167 * Return: 1 If xena is quiescence
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 * 0 If Xena is not quiescence
2169 */
2170
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002171static int verify_xena_quiescence(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002173 int mode;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002174 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002175 u64 val64 = readq(&bar0->adapter_status);
2176 mode = s2io_verify_pci_mode(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002178 if (!(val64 & ADAPTER_STATUS_TDMA_READY)) {
2179 DBG_PRINT(ERR_DBG, "%s", "TDMA is not ready!");
2180 return 0;
2181 }
2182 if (!(val64 & ADAPTER_STATUS_RDMA_READY)) {
2183 DBG_PRINT(ERR_DBG, "%s", "RDMA is not ready!");
2184 return 0;
2185 }
2186 if (!(val64 & ADAPTER_STATUS_PFC_READY)) {
2187 DBG_PRINT(ERR_DBG, "%s", "PFC is not ready!");
2188 return 0;
2189 }
2190 if (!(val64 & ADAPTER_STATUS_TMAC_BUF_EMPTY)) {
2191 DBG_PRINT(ERR_DBG, "%s", "TMAC BUF is not empty!");
2192 return 0;
2193 }
2194 if (!(val64 & ADAPTER_STATUS_PIC_QUIESCENT)) {
2195 DBG_PRINT(ERR_DBG, "%s", "PIC is not QUIESCENT!");
2196 return 0;
2197 }
2198 if (!(val64 & ADAPTER_STATUS_MC_DRAM_READY)) {
2199 DBG_PRINT(ERR_DBG, "%s", "MC_DRAM is not ready!");
2200 return 0;
2201 }
2202 if (!(val64 & ADAPTER_STATUS_MC_QUEUES_READY)) {
2203 DBG_PRINT(ERR_DBG, "%s", "MC_QUEUES is not ready!");
2204 return 0;
2205 }
2206 if (!(val64 & ADAPTER_STATUS_M_PLL_LOCK)) {
2207 DBG_PRINT(ERR_DBG, "%s", "M_PLL is not locked!");
2208 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 }
2210
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002211 /*
2212 * In PCI 33 mode, the P_PLL is not used, and therefore,
2213 * the the P_PLL_LOCK bit in the adapter_status register will
2214 * not be asserted.
2215 */
2216 if (!(val64 & ADAPTER_STATUS_P_PLL_LOCK) &&
2217 sp->device_type == XFRAME_II_DEVICE && mode !=
2218 PCI_MODE_PCI_33) {
2219 DBG_PRINT(ERR_DBG, "%s", "P_PLL is not locked!");
2220 return 0;
2221 }
2222 if (!((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
2223 ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
2224 DBG_PRINT(ERR_DBG, "%s", "RC_PRC is not QUIESCENT!");
2225 return 0;
2226 }
2227 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228}
2229
2230/**
2231 * fix_mac_address - Fix for Mac addr problem on Alpha platforms
2232 * @sp: Pointer to device specifc structure
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002233 * Description :
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 * New procedure to clear mac address reading problems on Alpha platforms
2235 *
2236 */
2237
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002238static void fix_mac_address(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002240 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 u64 val64;
2242 int i = 0;
2243
2244 while (fix_mac[i] != END_SIGN) {
2245 writeq(fix_mac[i++], &bar0->gpio_control);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002246 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 val64 = readq(&bar0->gpio_control);
2248 }
2249}
2250
2251/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002252 * start_nic - Turns the device on
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002254 * Description:
2255 * This function actually turns the device on. Before this function is
2256 * called,all Registers are configured from their reset states
2257 * and shared memory is allocated but the NIC is still quiescent. On
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 * calling this function, the device interrupts are cleared and the NIC is
2259 * literally switched on by writing into the adapter control register.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002260 * Return Value:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 * SUCCESS on success and -1 on failure.
2262 */
2263
2264static int start_nic(struct s2io_nic *nic)
2265{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002266 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 struct net_device *dev = nic->dev;
2268 register u64 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002269 u16 subid, i;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002270 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 struct config_param *config;
2272
2273 mac_control = &nic->mac_control;
2274 config = &nic->config;
2275
2276 /* PRC Initialization and configuration */
2277 for (i = 0; i < config->rx_ring_num; i++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002278 writeq((u64) mac_control->rings[i].rx_blocks[0].block_dma_addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 &bar0->prc_rxd0_n[i]);
2280
2281 val64 = readq(&bar0->prc_ctrl_n[i]);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002282 if (nic->rxd_mode == RXD_MODE_1)
2283 val64 |= PRC_CTRL_RC_ENABLED;
2284 else
2285 val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
Ananda Raju863c11a2006-04-21 19:03:13 -04002286 if (nic->device_type == XFRAME_II_DEVICE)
2287 val64 |= PRC_CTRL_GROUP_READS;
2288 val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
2289 val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290 writeq(val64, &bar0->prc_ctrl_n[i]);
2291 }
2292
Ananda Rajuda6971d2005-10-31 16:55:31 -05002293 if (nic->rxd_mode == RXD_MODE_3B) {
2294 /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
2295 val64 = readq(&bar0->rx_pa_cfg);
2296 val64 |= RX_PA_CFG_IGNORE_L2_ERR;
2297 writeq(val64, &bar0->rx_pa_cfg);
2298 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299
Sivakumar Subramani926930b2007-02-24 01:59:39 -05002300 if (vlan_tag_strip == 0) {
2301 val64 = readq(&bar0->rx_pa_cfg);
2302 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
2303 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03002304 nic->vlan_strip_flag = 0;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05002305 }
2306
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002307 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308 * Enabling MC-RLDRAM. After enabling the device, we timeout
2309 * for around 100ms, which is approximately the time required
2310 * for the device to be ready for operation.
2311 */
2312 val64 = readq(&bar0->mc_rldram_mrs);
2313 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
2314 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
2315 val64 = readq(&bar0->mc_rldram_mrs);
2316
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002317 msleep(100); /* Delay by around 100 ms. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318
2319 /* Enabling ECC Protection. */
2320 val64 = readq(&bar0->adapter_control);
2321 val64 &= ~ADAPTER_ECC_EN;
2322 writeq(val64, &bar0->adapter_control);
2323
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002324 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002325 * Verify if the device is ready to be enabled, if so enable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 * it.
2327 */
2328 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002329 if (!verify_xena_quiescence(nic)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 DBG_PRINT(ERR_DBG, "%s: device is not ready, ", dev->name);
2331 DBG_PRINT(ERR_DBG, "Adapter status reads: 0x%llx\n",
2332 (unsigned long long) val64);
2333 return FAILURE;
2334 }
2335
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002336 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 * With some switches, link might be already up at this point.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002338 * Because of this weird behavior, when we enable laser,
2339 * we may not get link. We need to handle this. We cannot
2340 * figure out which switch is misbehaving. So we are forced to
2341 * make a global change.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 */
2343
2344 /* Enabling Laser. */
2345 val64 = readq(&bar0->adapter_control);
2346 val64 |= ADAPTER_EOI_TX_ON;
2347 writeq(val64, &bar0->adapter_control);
2348
Ananda Rajuc92ca042006-04-21 19:18:03 -04002349 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
2350 /*
2351 * Dont see link state interrupts initally on some switches,
2352 * so directly scheduling the link state task here.
2353 */
2354 schedule_work(&nic->set_link_task);
2355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 /* SXE-002: Initialize link and activity LED */
2357 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07002358 if (((subid & 0xFF) >= 0x07) &&
2359 (nic->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 val64 = readq(&bar0->gpio_control);
2361 val64 |= 0x0000800000000000ULL;
2362 writeq(val64, &bar0->gpio_control);
2363 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01002364 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 }
2366
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 return SUCCESS;
2368}
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002369/**
2370 * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
2371 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002372static struct sk_buff *s2io_txdl_getskb(struct fifo_info *fifo_data, struct \
2373 TxD *txdlp, int get_off)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002374{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002375 struct s2io_nic *nic = fifo_data->nic;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002376 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002377 struct TxD *txds;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002378 u16 j, frg_cnt;
2379
2380 txds = txdlp;
Surjit Reang2fda0962008-01-24 02:08:59 -08002381 if (txds->Host_Control == (u64)(long)fifo_data->ufo_in_band_v) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002382 pci_unmap_single(nic->pdev, (dma_addr_t)
2383 txds->Buffer_Pointer, sizeof(u64),
2384 PCI_DMA_TODEVICE);
2385 txds++;
2386 }
2387
2388 skb = (struct sk_buff *) ((unsigned long)
2389 txds->Host_Control);
2390 if (!skb) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002391 memset(txdlp, 0, (sizeof(struct TxD) * fifo_data->max_txds));
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002392 return NULL;
2393 }
2394 pci_unmap_single(nic->pdev, (dma_addr_t)
2395 txds->Buffer_Pointer,
2396 skb->len - skb->data_len,
2397 PCI_DMA_TODEVICE);
2398 frg_cnt = skb_shinfo(skb)->nr_frags;
2399 if (frg_cnt) {
2400 txds++;
2401 for (j = 0; j < frg_cnt; j++, txds++) {
2402 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
2403 if (!txds->Buffer_Pointer)
2404 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002405 pci_unmap_page(nic->pdev, (dma_addr_t)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002406 txds->Buffer_Pointer,
2407 frag->size, PCI_DMA_TODEVICE);
2408 }
2409 }
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002410 memset(txdlp,0, (sizeof(struct TxD) * fifo_data->max_txds));
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002411 return(skb);
2412}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002414/**
2415 * free_tx_buffers - Free all queued Tx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002417 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 * Free all queued Tx buffers.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002419 * Return Value: void
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420*/
2421
2422static void free_tx_buffers(struct s2io_nic *nic)
2423{
2424 struct net_device *dev = nic->dev;
2425 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002426 struct TxD *txdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 int i, j;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002428 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 struct config_param *config;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002430 int cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431
2432 mac_control = &nic->mac_control;
2433 config = &nic->config;
2434
2435 for (i = 0; i < config->tx_fifo_num; i++) {
Surjit Reang2fda0962008-01-24 02:08:59 -08002436 unsigned long flags;
2437 spin_lock_irqsave(&mac_control->fifos[i].tx_lock, flags);
Sreenivasa Honnurb35b3b42008-04-23 13:28:08 -04002438 for (j = 0; j < config->tx_cfg[i].fifo_len; j++) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002439 txdp = (struct TxD *) \
2440 mac_control->fifos[i].list_info[j].list_virt_addr;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002441 skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
2442 if (skb) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002443 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002444 += skb->truesize;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002445 dev_kfree_skb(skb);
2446 cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 }
2449 DBG_PRINT(INTR_DBG,
2450 "%s:forcibly freeing %d skbs on FIFO%d\n",
2451 dev->name, cnt, i);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002452 mac_control->fifos[i].tx_curr_get_info.offset = 0;
2453 mac_control->fifos[i].tx_curr_put_info.offset = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08002454 spin_unlock_irqrestore(&mac_control->fifos[i].tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 }
2456}
2457
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002458/**
2459 * stop_nic - To stop the nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 * @nic ; device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002461 * Description:
2462 * This function does exactly the opposite of what the start_nic()
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 * function does. This function is called to stop the device.
2464 * Return Value:
2465 * void.
2466 */
2467
2468static void stop_nic(struct s2io_nic *nic)
2469{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002470 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 register u64 val64 = 0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04002472 u16 interruptible;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002473 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 struct config_param *config;
2475
2476 mac_control = &nic->mac_control;
2477 config = &nic->config;
2478
2479 /* Disable all interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002480 en_dis_err_alarms(nic, ENA_ALL_INTRS, DISABLE_INTRS);
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07002481 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002482 interruptible |= TX_PIC_INTR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
2484
Ananda Raju5d3213c2006-04-21 19:23:26 -04002485 /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
2486 val64 = readq(&bar0->adapter_control);
2487 val64 &= ~(ADAPTER_CNTL_EN);
2488 writeq(val64, &bar0->adapter_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489}
2490
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002491/**
2492 * fill_rx_buffers - Allocates the Rx side skbs
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002493 * @ring_info: per ring structure
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002494 * @from_card_up: If this is true, we will map the buffer to get
2495 * the dma address for buf0 and buf1 to give it to the card.
2496 * Else we will sync the already mapped buffer to give it to the card.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002497 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 * The function allocates Rx side skbs and puts the physical
2499 * address of these buffers into the RxD buffer pointers, so that the NIC
2500 * can DMA the received frame into these locations.
2501 * The NIC supports 3 receive modes, viz
2502 * 1. single buffer,
2503 * 2. three buffer and
2504 * 3. Five buffer modes.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002505 * Each mode defines how many fragments the received frame will be split
2506 * up into by the NIC. The frame is split into L3 header, L4 Header,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
2508 * is split into 3 fragments. As of now only single buffer mode is
2509 * supported.
2510 * Return Value:
2511 * SUCCESS on success or an appropriate -ve value on failure.
2512 */
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002513static int fill_rx_buffers(struct s2io_nic *nic, struct ring_info *ring,
2514 int from_card_up)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002517 struct RxD_t *rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002518 int off, size, block_no, block_no1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 u32 alloc_tab = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002520 u32 alloc_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002521 u64 tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002522 struct buffAdd *ba;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002523 struct RxD_t *first_rxdp = NULL;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002524 u64 Buffer0_ptr = 0, Buffer1_ptr = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002525 int rxd_index = 0;
Veena Parat6d517a22007-07-23 02:20:51 -04002526 struct RxD1 *rxdp1;
2527 struct RxD3 *rxdp3;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002528 struct swStat *stats = &ring->nic->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002530 alloc_cnt = ring->pkt_cnt - ring->rx_bufs_left;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002532 block_no1 = ring->rx_curr_get_info.block_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533 while (alloc_tab < alloc_cnt) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002534 block_no = ring->rx_curr_put_info.block_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002536 off = ring->rx_curr_put_info.offset;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002537
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002538 rxdp = ring->rx_blocks[block_no].rxds[off].virt_addr;
2539
2540 rxd_index = off + 1;
2541 if (block_no)
2542 rxd_index += (block_no * ring->rxd_count);
2543
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04002544 if ((block_no == block_no1) &&
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002545 (off == ring->rx_curr_get_info.offset) &&
2546 (rxdp->Host_Control)) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002547 DBG_PRINT(INTR_DBG, "%s: Get and Put",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002548 ring->dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 DBG_PRINT(INTR_DBG, " info equated\n");
2550 goto end;
2551 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002552 if (off && (off == ring->rxd_count)) {
2553 ring->rx_curr_put_info.block_index++;
2554 if (ring->rx_curr_put_info.block_index ==
2555 ring->block_count)
2556 ring->rx_curr_put_info.block_index = 0;
2557 block_no = ring->rx_curr_put_info.block_index;
2558 off = 0;
2559 ring->rx_curr_put_info.offset = off;
2560 rxdp = ring->rx_blocks[block_no].block_virt_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561 DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002562 ring->dev->name, rxdp);
2563
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 }
Sreenivasa Honnurc9fcbf42008-04-23 13:31:33 -04002565
Ananda Rajuda6971d2005-10-31 16:55:31 -05002566 if ((rxdp->Control_1 & RXD_OWN_XENA) &&
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002567 ((ring->rxd_mode == RXD_MODE_3B) &&
Jiri Slabyb7b5a122007-10-18 23:40:29 -07002568 (rxdp->Control_2 & s2BIT(0)))) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002569 ring->rx_curr_put_info.offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002570 goto end;
2571 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002572 /* calculate size of skb based on ring mode */
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002573 size = ring->mtu + HEADER_ETHERNET_II_802_3_SIZE +
Ananda Rajuda6971d2005-10-31 16:55:31 -05002574 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002575 if (ring->rxd_mode == RXD_MODE_1)
Ananda Rajuda6971d2005-10-31 16:55:31 -05002576 size += NET_IP_ALIGN;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002577 else
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002578 size = ring->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579
Ananda Rajuda6971d2005-10-31 16:55:31 -05002580 /* allocate skb */
2581 skb = dev_alloc_skb(size);
2582 if(!skb) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002583 DBG_PRINT(INFO_DBG, "%s: Out of ", ring->dev->name);
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002584 DBG_PRINT(INFO_DBG, "memory to allocate SKBs\n");
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002585 if (first_rxdp) {
2586 wmb();
2587 first_rxdp->Control_1 |= RXD_OWN_XENA;
2588 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002589 stats->mem_alloc_fail_cnt++;
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04002590
Ananda Rajuda6971d2005-10-31 16:55:31 -05002591 return -ENOMEM ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002593 stats->mem_allocated += skb->truesize;
2594
2595 if (ring->rxd_mode == RXD_MODE_1) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002596 /* 1 buffer mode - normal operation mode */
Veena Parat6d517a22007-07-23 02:20:51 -04002597 rxdp1 = (struct RxD1*)rxdp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002598 memset(rxdp, 0, sizeof(struct RxD1));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002599 skb_reserve(skb, NET_IP_ALIGN);
Veena Parat6d517a22007-07-23 02:20:51 -04002600 rxdp1->Buffer0_ptr = pci_map_single
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002601 (ring->pdev, skb->data, size - NET_IP_ALIGN,
Ananda Raju863c11a2006-04-21 19:03:13 -04002602 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002603 if (pci_dma_mapping_error(nic->pdev,
2604 rxdp1->Buffer0_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04002605 goto pci_map_failed;
2606
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002607 rxdp->Control_2 =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002608 SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002609 rxdp->Host_Control = (unsigned long) (skb);
2610 } else if (ring->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002611 /*
Veena Parat6d517a22007-07-23 02:20:51 -04002612 * 2 buffer mode -
2613 * 2 buffer mode provides 128
Ananda Rajuda6971d2005-10-31 16:55:31 -05002614 * byte aligned receive buffers.
Ananda Rajuda6971d2005-10-31 16:55:31 -05002615 */
2616
Veena Parat6d517a22007-07-23 02:20:51 -04002617 rxdp3 = (struct RxD3*)rxdp;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002618 /* save buffer pointers to avoid frequent dma mapping */
Veena Parat6d517a22007-07-23 02:20:51 -04002619 Buffer0_ptr = rxdp3->Buffer0_ptr;
2620 Buffer1_ptr = rxdp3->Buffer1_ptr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002621 memset(rxdp, 0, sizeof(struct RxD3));
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002622 /* restore the buffer pointers for dma sync*/
Veena Parat6d517a22007-07-23 02:20:51 -04002623 rxdp3->Buffer0_ptr = Buffer0_ptr;
2624 rxdp3->Buffer1_ptr = Buffer1_ptr;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002625
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002626 ba = &ring->ba[block_no][off];
Ananda Rajuda6971d2005-10-31 16:55:31 -05002627 skb_reserve(skb, BUF0_LEN);
2628 tmp = (u64)(unsigned long) skb->data;
2629 tmp += ALIGN_SIZE;
2630 tmp &= ~ALIGN_SIZE;
2631 skb->data = (void *) (unsigned long)tmp;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07002632 skb_reset_tail_pointer(skb);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002633
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002634 if (from_card_up) {
Veena Parat6d517a22007-07-23 02:20:51 -04002635 rxdp3->Buffer0_ptr =
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002636 pci_map_single(ring->pdev, ba->ba_0,
2637 BUF0_LEN, PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002638 if (pci_dma_mapping_error(nic->pdev,
2639 rxdp3->Buffer0_ptr))
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002640 goto pci_map_failed;
2641 } else
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002642 pci_dma_sync_single_for_device(ring->pdev,
Veena Parat6d517a22007-07-23 02:20:51 -04002643 (dma_addr_t) rxdp3->Buffer0_ptr,
Ananda Raju75c30b12006-07-24 19:55:09 -04002644 BUF0_LEN, PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04002645
Ananda Rajuda6971d2005-10-31 16:55:31 -05002646 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002647 if (ring->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002648 /* Two buffer mode */
2649
2650 /*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002651 * Buffer2 will have L3/L4 header plus
Ananda Rajuda6971d2005-10-31 16:55:31 -05002652 * L4 payload
2653 */
Veena Parat6d517a22007-07-23 02:20:51 -04002654 rxdp3->Buffer2_ptr = pci_map_single
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002655 (ring->pdev, skb->data, ring->mtu + 4,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002656 PCI_DMA_FROMDEVICE);
2657
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002658 if (pci_dma_mapping_error(nic->pdev,
2659 rxdp3->Buffer2_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04002660 goto pci_map_failed;
2661
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002662 if (from_card_up) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002663 rxdp3->Buffer1_ptr =
2664 pci_map_single(ring->pdev,
Ananda Raju75c30b12006-07-24 19:55:09 -04002665 ba->ba_1, BUF1_LEN,
2666 PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002667
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002668 if (pci_dma_mapping_error(nic->pdev,
2669 rxdp3->Buffer1_ptr)) {
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002670 pci_unmap_single
2671 (ring->pdev,
2672 (dma_addr_t)(unsigned long)
2673 skb->data,
2674 ring->mtu + 4,
2675 PCI_DMA_FROMDEVICE);
2676 goto pci_map_failed;
2677 }
Ananda Raju75c30b12006-07-24 19:55:09 -04002678 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002679 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
2680 rxdp->Control_2 |= SET_BUFFER2_SIZE_3
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002681 (ring->mtu + 4);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002682 }
Jiri Slabyb7b5a122007-10-18 23:40:29 -07002683 rxdp->Control_2 |= s2BIT(0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002684 rxdp->Host_Control = (unsigned long) (skb);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002685 }
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002686 if (alloc_tab & ((1 << rxsync_frequency) - 1))
2687 rxdp->Control_1 |= RXD_OWN_XENA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688 off++;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002689 if (off == (ring->rxd_count + 1))
Ananda Rajuda6971d2005-10-31 16:55:31 -05002690 off = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002691 ring->rx_curr_put_info.offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002693 rxdp->Control_2 |= SET_RXD_MARKER;
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002694 if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
2695 if (first_rxdp) {
2696 wmb();
2697 first_rxdp->Control_1 |= RXD_OWN_XENA;
2698 }
2699 first_rxdp = rxdp;
2700 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002701 ring->rx_bufs_left += 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702 alloc_tab++;
2703 }
2704
2705 end:
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002706 /* Transfer ownership of first descriptor to adapter just before
2707 * exiting. Before that, use memory barrier so that ownership
2708 * and other fields are seen by adapter correctly.
2709 */
2710 if (first_rxdp) {
2711 wmb();
2712 first_rxdp->Control_1 |= RXD_OWN_XENA;
2713 }
2714
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 return SUCCESS;
Veena Parat491abf22007-07-23 02:37:14 -04002716pci_map_failed:
2717 stats->pci_map_fail_cnt++;
2718 stats->mem_freed += skb->truesize;
2719 dev_kfree_skb_irq(skb);
2720 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721}
2722
Ananda Rajuda6971d2005-10-31 16:55:31 -05002723static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
2724{
2725 struct net_device *dev = sp->dev;
2726 int j;
2727 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002728 struct RxD_t *rxdp;
2729 struct mac_info *mac_control;
2730 struct buffAdd *ba;
Veena Parat6d517a22007-07-23 02:20:51 -04002731 struct RxD1 *rxdp1;
2732 struct RxD3 *rxdp3;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002733
2734 mac_control = &sp->mac_control;
2735 for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
2736 rxdp = mac_control->rings[ring_no].
2737 rx_blocks[blk].rxds[j].virt_addr;
2738 skb = (struct sk_buff *)
2739 ((unsigned long) rxdp->Host_Control);
2740 if (!skb) {
2741 continue;
2742 }
2743 if (sp->rxd_mode == RXD_MODE_1) {
Veena Parat6d517a22007-07-23 02:20:51 -04002744 rxdp1 = (struct RxD1*)rxdp;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002745 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002746 rxdp1->Buffer0_ptr,
2747 dev->mtu +
2748 HEADER_ETHERNET_II_802_3_SIZE
2749 + HEADER_802_2_SIZE +
2750 HEADER_SNAP_SIZE,
2751 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002752 memset(rxdp, 0, sizeof(struct RxD1));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002753 } else if(sp->rxd_mode == RXD_MODE_3B) {
Veena Parat6d517a22007-07-23 02:20:51 -04002754 rxdp3 = (struct RxD3*)rxdp;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002755 ba = &mac_control->rings[ring_no].
2756 ba[blk][j];
2757 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002758 rxdp3->Buffer0_ptr,
2759 BUF0_LEN,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002760 PCI_DMA_FROMDEVICE);
2761 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002762 rxdp3->Buffer1_ptr,
2763 BUF1_LEN,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002764 PCI_DMA_FROMDEVICE);
2765 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002766 rxdp3->Buffer2_ptr,
2767 dev->mtu + 4,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002768 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002769 memset(rxdp, 0, sizeof(struct RxD3));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002770 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002771 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002772 dev_kfree_skb(skb);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002773 mac_control->rings[ring_no].rx_bufs_left -= 1;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002774 }
2775}
2776
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002778 * free_rx_buffers - Frees all Rx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779 * @sp: device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002780 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 * This function will free all Rx buffers allocated by host.
2782 * Return Value:
2783 * NONE.
2784 */
2785
2786static void free_rx_buffers(struct s2io_nic *sp)
2787{
2788 struct net_device *dev = sp->dev;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002789 int i, blk = 0, buf_cnt = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002790 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791 struct config_param *config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792
2793 mac_control = &sp->mac_control;
2794 config = &sp->config;
2795
2796 for (i = 0; i < config->rx_ring_num; i++) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002797 for (blk = 0; blk < rx_ring_sz[i]; blk++)
2798 free_rxd_blk(sp,i,blk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002800 mac_control->rings[i].rx_curr_put_info.block_index = 0;
2801 mac_control->rings[i].rx_curr_get_info.block_index = 0;
2802 mac_control->rings[i].rx_curr_put_info.offset = 0;
2803 mac_control->rings[i].rx_curr_get_info.offset = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002804 mac_control->rings[i].rx_bufs_left = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805 DBG_PRINT(INIT_DBG, "%s:Freed 0x%x Rx Buffers on ring%d\n",
2806 dev->name, buf_cnt, i);
2807 }
2808}
2809
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002810static int s2io_chk_rx_buffers(struct s2io_nic *nic, struct ring_info *ring)
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002811{
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002812 if (fill_rx_buffers(nic, ring, 0) == -ENOMEM) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002813 DBG_PRINT(INFO_DBG, "%s:Out of memory", ring->dev->name);
2814 DBG_PRINT(INFO_DBG, " in Rx Intr!!\n");
2815 }
2816 return 0;
2817}
2818
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819/**
2820 * s2io_poll - Rx interrupt handler for NAPI support
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002821 * @napi : pointer to the napi structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002822 * @budget : The number of packets that were budgeted to be processed
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823 * during one pass through the 'Poll" function.
2824 * Description:
2825 * Comes into picture only if NAPI support has been incorporated. It does
2826 * the same thing that rx_intr_handler does, but not in a interrupt context
2827 * also It will process only a given number of packets.
2828 * Return value:
2829 * 0 on success and 1 if there are No Rx packets to be processed.
2830 */
2831
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002832static int s2io_poll_msix(struct napi_struct *napi, int budget)
2833{
2834 struct ring_info *ring = container_of(napi, struct ring_info, napi);
2835 struct net_device *dev = ring->dev;
2836 struct config_param *config;
2837 struct mac_info *mac_control;
2838 int pkts_processed = 0;
Al Viro1a79d1c2008-06-02 10:59:02 +01002839 u8 __iomem *addr = NULL;
2840 u8 val8 = 0;
Wang Chen4cf16532008-11-12 23:38:14 -08002841 struct s2io_nic *nic = netdev_priv(dev);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002842 struct XENA_dev_config __iomem *bar0 = nic->bar0;
2843 int budget_org = budget;
2844
2845 config = &nic->config;
2846 mac_control = &nic->mac_control;
2847
2848 if (unlikely(!is_s2io_card_up(nic)))
2849 return 0;
2850
2851 pkts_processed = rx_intr_handler(ring, budget);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002852 s2io_chk_rx_buffers(nic, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002853
2854 if (pkts_processed < budget_org) {
2855 netif_rx_complete(dev, napi);
2856 /*Re Enable MSI-Rx Vector*/
Al Viro1a79d1c2008-06-02 10:59:02 +01002857 addr = (u8 __iomem *)&bar0->xmsi_mask_reg;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002858 addr += 7 - ring->ring_no;
2859 val8 = (ring->ring_no == 0) ? 0x3f : 0xbf;
2860 writeb(val8, addr);
2861 val8 = readb(addr);
2862 }
2863 return pkts_processed;
2864}
2865static int s2io_poll_inta(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002867 struct s2io_nic *nic = container_of(napi, struct s2io_nic, napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002868 struct ring_info *ring;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002869 struct net_device *dev = nic->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870 struct config_param *config;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002871 struct mac_info *mac_control;
2872 int pkts_processed = 0;
2873 int ring_pkts_processed, i;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002874 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002875 int budget_org = budget;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 config = &nic->config;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002878 mac_control = &nic->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002880 if (unlikely(!is_s2io_card_up(nic)))
2881 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882
2883 for (i = 0; i < config->rx_ring_num; i++) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002884 ring = &mac_control->rings[i];
2885 ring_pkts_processed = rx_intr_handler(ring, budget);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002886 s2io_chk_rx_buffers(nic, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002887 pkts_processed += ring_pkts_processed;
2888 budget -= ring_pkts_processed;
2889 if (budget <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002892 if (pkts_processed < budget_org) {
2893 netif_rx_complete(dev, napi);
2894 /* Re enable the Rx interrupts for the ring */
2895 writeq(0, &bar0->rx_traffic_mask);
2896 readl(&bar0->rx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002897 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002898 return pkts_processed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002900
Ananda Rajub41477f2006-07-24 19:52:49 -04002901#ifdef CONFIG_NET_POLL_CONTROLLER
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002902/**
Ananda Rajub41477f2006-07-24 19:52:49 -04002903 * s2io_netpoll - netpoll event handler entry point
Brian Haley612eff02006-06-15 14:36:36 -04002904 * @dev : pointer to the device structure.
2905 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04002906 * This function will be called by upper layer to check for events on the
2907 * interface in situations where interrupts are disabled. It is used for
2908 * specific in-kernel networking tasks, such as remote consoles and kernel
2909 * debugging over the network (example netdump in RedHat).
Brian Haley612eff02006-06-15 14:36:36 -04002910 */
Brian Haley612eff02006-06-15 14:36:36 -04002911static void s2io_netpoll(struct net_device *dev)
2912{
Wang Chen4cf16532008-11-12 23:38:14 -08002913 struct s2io_nic *nic = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002914 struct mac_info *mac_control;
Brian Haley612eff02006-06-15 14:36:36 -04002915 struct config_param *config;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002916 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ananda Rajub41477f2006-07-24 19:52:49 -04002917 u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
Brian Haley612eff02006-06-15 14:36:36 -04002918 int i;
2919
Linas Vepstasd796fdb2007-05-14 18:37:30 -05002920 if (pci_channel_offline(nic->pdev))
2921 return;
2922
Brian Haley612eff02006-06-15 14:36:36 -04002923 disable_irq(dev->irq);
2924
Brian Haley612eff02006-06-15 14:36:36 -04002925 mac_control = &nic->mac_control;
2926 config = &nic->config;
2927
Brian Haley612eff02006-06-15 14:36:36 -04002928 writeq(val64, &bar0->rx_traffic_int);
Ananda Rajub41477f2006-07-24 19:52:49 -04002929 writeq(val64, &bar0->tx_traffic_int);
Brian Haley612eff02006-06-15 14:36:36 -04002930
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002931 /* we need to free up the transmitted skbufs or else netpoll will
Ananda Rajub41477f2006-07-24 19:52:49 -04002932 * run out of skbs and will fail and eventually netpoll application such
2933 * as netdump will fail.
2934 */
2935 for (i = 0; i < config->tx_fifo_num; i++)
2936 tx_intr_handler(&mac_control->fifos[i]);
2937
2938 /* check for received packet and indicate up to network */
Brian Haley612eff02006-06-15 14:36:36 -04002939 for (i = 0; i < config->rx_ring_num; i++)
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002940 rx_intr_handler(&mac_control->rings[i], 0);
Brian Haley612eff02006-06-15 14:36:36 -04002941
2942 for (i = 0; i < config->rx_ring_num; i++) {
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002943 if (fill_rx_buffers(nic, &mac_control->rings[i], 0) ==
2944 -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002945 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2946 DBG_PRINT(INFO_DBG, " in Rx Netpoll!!\n");
Brian Haley612eff02006-06-15 14:36:36 -04002947 break;
2948 }
2949 }
Brian Haley612eff02006-06-15 14:36:36 -04002950 enable_irq(dev->irq);
2951 return;
2952}
2953#endif
2954
2955/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956 * rx_intr_handler - Rx interrupt handler
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002957 * @ring_info: per ring structure.
2958 * @budget: budget for napi processing.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002959 * Description:
2960 * If the interrupt is because of a received frame or if the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002961 * receive ring contains fresh as yet un-processed frames,this function is
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002962 * called. It picks out the RxD at which place the last Rx processing had
2963 * stopped and sends the skb to the OSM's Rx handler and then increments
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 * the offset.
2965 * Return Value:
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002966 * No. of napi packets processed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002968static int rx_intr_handler(struct ring_info *ring_data, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969{
Sreenivasa Honnurc9fcbf42008-04-23 13:31:33 -04002970 int get_block, put_block;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002971 struct rx_curr_get_info get_info, put_info;
2972 struct RxD_t *rxdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 struct sk_buff *skb;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002974 int pkt_cnt = 0, napi_pkts = 0;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002975 int i;
Veena Parat6d517a22007-07-23 02:20:51 -04002976 struct RxD1* rxdp1;
2977 struct RxD3* rxdp3;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002978
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002979 get_info = ring_data->rx_curr_get_info;
2980 get_block = get_info.block_index;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002981 memcpy(&put_info, &ring_data->rx_curr_put_info, sizeof(put_info));
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002982 put_block = put_info.block_index;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002983 rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002984
Ananda Rajuda6971d2005-10-31 16:55:31 -05002985 while (RXD_IS_UP2DT(rxdp)) {
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002986 /*
2987 * If your are next to put index then it's
2988 * FIFO full condition
2989 */
Ananda Rajuda6971d2005-10-31 16:55:31 -05002990 if ((get_block == put_block) &&
2991 (get_info.offset + 1) == put_info.offset) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002992 DBG_PRINT(INTR_DBG, "%s: Ring Full\n",
2993 ring_data->dev->name);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002994 break;
2995 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002996 skb = (struct sk_buff *) ((unsigned long)rxdp->Host_Control);
2997 if (skb == NULL) {
2998 DBG_PRINT(ERR_DBG, "%s: The skb is ",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002999 ring_data->dev->name);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003000 DBG_PRINT(ERR_DBG, "Null in Rx Intr\n");
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003001 return 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003002 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003003 if (ring_data->rxd_mode == RXD_MODE_1) {
Veena Parat6d517a22007-07-23 02:20:51 -04003004 rxdp1 = (struct RxD1*)rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003005 pci_unmap_single(ring_data->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04003006 rxdp1->Buffer0_ptr,
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003007 ring_data->mtu +
Veena Parat6d517a22007-07-23 02:20:51 -04003008 HEADER_ETHERNET_II_802_3_SIZE +
3009 HEADER_802_2_SIZE +
3010 HEADER_SNAP_SIZE,
3011 PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003012 } else if (ring_data->rxd_mode == RXD_MODE_3B) {
Veena Parat6d517a22007-07-23 02:20:51 -04003013 rxdp3 = (struct RxD3*)rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003014 pci_dma_sync_single_for_cpu(ring_data->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04003015 rxdp3->Buffer0_ptr,
3016 BUF0_LEN, PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003017 pci_unmap_single(ring_data->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04003018 rxdp3->Buffer2_ptr,
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003019 ring_data->mtu + 4,
Veena Parat6d517a22007-07-23 02:20:51 -04003020 PCI_DMA_FROMDEVICE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05003021 }
Ananda Raju863c11a2006-04-21 19:03:13 -04003022 prefetch(skb->data);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003023 rx_osm_handler(ring_data, rxdp);
3024 get_info.offset++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003025 ring_data->rx_curr_get_info.offset = get_info.offset;
3026 rxdp = ring_data->rx_blocks[get_block].
3027 rxds[get_info.offset].virt_addr;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003028 if (get_info.offset == rxd_count[ring_data->rxd_mode]) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003029 get_info.offset = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003030 ring_data->rx_curr_get_info.offset = get_info.offset;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003031 get_block++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003032 if (get_block == ring_data->block_count)
3033 get_block = 0;
3034 ring_data->rx_curr_get_info.block_index = get_block;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003035 rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
3036 }
3037
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003038 if (ring_data->nic->config.napi) {
3039 budget--;
3040 napi_pkts++;
3041 if (!budget)
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003042 break;
3043 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003044 pkt_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003045 if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
3046 break;
3047 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003048 if (ring_data->lro) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003049 /* Clear all LRO sessions before exiting */
3050 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003051 struct lro *lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003052 if (lro->in_use) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003053 update_L3L4_header(ring_data->nic, lro);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05003054 queue_rx_frame(lro->parent, lro->vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003055 clear_lro_session(lro);
3056 }
3057 }
3058 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003059 return(napi_pkts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003061
3062/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063 * tx_intr_handler - Transmit interrupt handler
3064 * @nic : device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003065 * Description:
3066 * If an interrupt was raised to indicate DMA complete of the
3067 * Tx packet, this function is called. It identifies the last TxD
3068 * whose buffer was freed and frees all skbs whose data have already
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069 * DMA'ed into the NICs internal memory.
3070 * Return Value:
3071 * NONE
3072 */
3073
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003074static void tx_intr_handler(struct fifo_info *fifo_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003076 struct s2io_nic *nic = fifo_data->nic;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003077 struct tx_curr_get_info get_info, put_info;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003078 struct sk_buff *skb = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003079 struct TxD *txdlp;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003080 int pkt_cnt = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08003081 unsigned long flags = 0;
Olaf Heringf9046eb2007-06-19 22:41:10 +02003082 u8 err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083
Surjit Reang2fda0962008-01-24 02:08:59 -08003084 if (!spin_trylock_irqsave(&fifo_data->tx_lock, flags))
3085 return;
3086
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003087 get_info = fifo_data->tx_curr_get_info;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003088 memcpy(&put_info, &fifo_data->tx_curr_put_info, sizeof(put_info));
3089 txdlp = (struct TxD *) fifo_data->list_info[get_info.offset].
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003090 list_virt_addr;
3091 while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
3092 (get_info.offset != put_info.offset) &&
3093 (txdlp->Host_Control)) {
3094 /* Check for TxD errors */
3095 if (txdlp->Control_1 & TXD_T_CODE) {
3096 unsigned long long err;
3097 err = txdlp->Control_1 & TXD_T_CODE;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003098 if (err & 0x1) {
3099 nic->mac_control.stats_info->sw_stat.
3100 parity_err_cnt++;
3101 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003102
3103 /* update t_code statistics */
Olaf Heringf9046eb2007-06-19 22:41:10 +02003104 err_mask = err >> 48;
3105 switch(err_mask) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003106 case 2:
3107 nic->mac_control.stats_info->sw_stat.
3108 tx_buf_abort_cnt++;
3109 break;
3110
3111 case 3:
3112 nic->mac_control.stats_info->sw_stat.
3113 tx_desc_abort_cnt++;
3114 break;
3115
3116 case 7:
3117 nic->mac_control.stats_info->sw_stat.
3118 tx_parity_err_cnt++;
3119 break;
3120
3121 case 10:
3122 nic->mac_control.stats_info->sw_stat.
3123 tx_link_loss_cnt++;
3124 break;
3125
3126 case 15:
3127 nic->mac_control.stats_info->sw_stat.
3128 tx_list_proc_err_cnt++;
3129 break;
3130 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003132
Ananda Rajufed5ecc2005-11-14 15:25:08 -05003133 skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003134 if (skb == NULL) {
Surjit Reang2fda0962008-01-24 02:08:59 -08003135 spin_unlock_irqrestore(&fifo_data->tx_lock, flags);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003136 DBG_PRINT(ERR_DBG, "%s: Null skb ",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003137 __func__);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003138 DBG_PRINT(ERR_DBG, "in Tx Free Intr\n");
3139 return;
3140 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003141 pkt_cnt++;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003142
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003143 /* Updating the statistics block */
Breno Leitaodc56e632008-07-22 16:27:20 -03003144 nic->dev->stats.tx_bytes += skb->len;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003145 nic->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003146 dev_kfree_skb_irq(skb);
3147
3148 get_info.offset++;
Ananda Raju863c11a2006-04-21 19:03:13 -04003149 if (get_info.offset == get_info.fifo_len + 1)
3150 get_info.offset = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003151 txdlp = (struct TxD *) fifo_data->list_info
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003152 [get_info.offset].list_virt_addr;
3153 fifo_data->tx_curr_get_info.offset =
3154 get_info.offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 }
3156
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003157 s2io_wake_tx_queue(fifo_data, pkt_cnt, nic->config.multiq);
Surjit Reang2fda0962008-01-24 02:08:59 -08003158
3159 spin_unlock_irqrestore(&fifo_data->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160}
3161
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003162/**
Ananda Rajubd1034f2006-04-21 19:20:22 -04003163 * s2io_mdio_write - Function to write in to MDIO registers
3164 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3165 * @addr : address value
3166 * @value : data value
3167 * @dev : pointer to net_device structure
3168 * Description:
3169 * This function is used to write values to the MDIO registers
3170 * NONE
3171 */
3172static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value, struct net_device *dev)
3173{
3174 u64 val64 = 0x0;
Wang Chen4cf16532008-11-12 23:38:14 -08003175 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003176 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003177
3178 //address transaction
3179 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3180 | MDIO_MMD_DEV_ADDR(mmd_type)
3181 | MDIO_MMS_PRT_ADDR(0x0);
3182 writeq(val64, &bar0->mdio_control);
3183 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3184 writeq(val64, &bar0->mdio_control);
3185 udelay(100);
3186
3187 //Data transaction
3188 val64 = 0x0;
3189 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3190 | MDIO_MMD_DEV_ADDR(mmd_type)
3191 | MDIO_MMS_PRT_ADDR(0x0)
3192 | MDIO_MDIO_DATA(value)
3193 | MDIO_OP(MDIO_OP_WRITE_TRANS);
3194 writeq(val64, &bar0->mdio_control);
3195 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3196 writeq(val64, &bar0->mdio_control);
3197 udelay(100);
3198
3199 val64 = 0x0;
3200 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3201 | MDIO_MMD_DEV_ADDR(mmd_type)
3202 | MDIO_MMS_PRT_ADDR(0x0)
3203 | MDIO_OP(MDIO_OP_READ_TRANS);
3204 writeq(val64, &bar0->mdio_control);
3205 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3206 writeq(val64, &bar0->mdio_control);
3207 udelay(100);
3208
3209}
3210
3211/**
3212 * s2io_mdio_read - Function to write in to MDIO registers
3213 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3214 * @addr : address value
3215 * @dev : pointer to net_device structure
3216 * Description:
3217 * This function is used to read values to the MDIO registers
3218 * NONE
3219 */
3220static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
3221{
3222 u64 val64 = 0x0;
3223 u64 rval64 = 0x0;
Wang Chen4cf16532008-11-12 23:38:14 -08003224 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003225 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003226
3227 /* address transaction */
3228 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3229 | MDIO_MMD_DEV_ADDR(mmd_type)
3230 | MDIO_MMS_PRT_ADDR(0x0);
3231 writeq(val64, &bar0->mdio_control);
3232 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3233 writeq(val64, &bar0->mdio_control);
3234 udelay(100);
3235
3236 /* Data transaction */
3237 val64 = 0x0;
3238 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3239 | MDIO_MMD_DEV_ADDR(mmd_type)
3240 | MDIO_MMS_PRT_ADDR(0x0)
3241 | MDIO_OP(MDIO_OP_READ_TRANS);
3242 writeq(val64, &bar0->mdio_control);
3243 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3244 writeq(val64, &bar0->mdio_control);
3245 udelay(100);
3246
3247 /* Read the value from regs */
3248 rval64 = readq(&bar0->mdio_control);
3249 rval64 = rval64 & 0xFFFF0000;
3250 rval64 = rval64 >> 16;
3251 return rval64;
3252}
3253/**
3254 * s2io_chk_xpak_counter - Function to check the status of the xpak counters
3255 * @counter : couter value to be updated
3256 * @flag : flag to indicate the status
3257 * @type : counter type
3258 * Description:
3259 * This function is to check the status of the xpak counters value
3260 * NONE
3261 */
3262
3263static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index, u16 flag, u16 type)
3264{
3265 u64 mask = 0x3;
3266 u64 val64;
3267 int i;
3268 for(i = 0; i <index; i++)
3269 mask = mask << 0x2;
3270
3271 if(flag > 0)
3272 {
3273 *counter = *counter + 1;
3274 val64 = *regs_stat & mask;
3275 val64 = val64 >> (index * 0x2);
3276 val64 = val64 + 1;
3277 if(val64 == 3)
3278 {
3279 switch(type)
3280 {
3281 case 1:
3282 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3283 "service. Excessive temperatures may "
3284 "result in premature transceiver "
3285 "failure \n");
3286 break;
3287 case 2:
3288 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3289 "service Excessive bias currents may "
3290 "indicate imminent laser diode "
3291 "failure \n");
3292 break;
3293 case 3:
3294 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3295 "service Excessive laser output "
3296 "power may saturate far-end "
3297 "receiver\n");
3298 break;
3299 default:
3300 DBG_PRINT(ERR_DBG, "Incorrect XPAK Alarm "
3301 "type \n");
3302 }
3303 val64 = 0x0;
3304 }
3305 val64 = val64 << (index * 0x2);
3306 *regs_stat = (*regs_stat & (~mask)) | (val64);
3307
3308 } else {
3309 *regs_stat = *regs_stat & (~mask);
3310 }
3311}
3312
3313/**
3314 * s2io_updt_xpak_counter - Function to update the xpak counters
3315 * @dev : pointer to net_device struct
3316 * Description:
3317 * This function is to upate the status of the xpak counters value
3318 * NONE
3319 */
3320static void s2io_updt_xpak_counter(struct net_device *dev)
3321{
3322 u16 flag = 0x0;
3323 u16 type = 0x0;
3324 u16 val16 = 0x0;
3325 u64 val64 = 0x0;
3326 u64 addr = 0x0;
3327
Wang Chen4cf16532008-11-12 23:38:14 -08003328 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003329 struct stat_block *stat_info = sp->mac_control.stats_info;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003330
3331 /* Check the communication with the MDIO slave */
3332 addr = 0x0000;
3333 val64 = 0x0;
3334 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3335 if((val64 == 0xFFFF) || (val64 == 0x0000))
3336 {
3337 DBG_PRINT(ERR_DBG, "ERR: MDIO slave access failed - "
3338 "Returned %llx\n", (unsigned long long)val64);
3339 return;
3340 }
3341
3342 /* Check for the expecte value of 2040 at PMA address 0x0000 */
3343 if(val64 != 0x2040)
3344 {
3345 DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - ");
3346 DBG_PRINT(ERR_DBG, "Returned: %llx- Expected: 0x2040\n",
3347 (unsigned long long)val64);
3348 return;
3349 }
3350
3351 /* Loading the DOM register to MDIO register */
3352 addr = 0xA100;
3353 s2io_mdio_write(MDIO_MMD_PMA_DEV_ADDR, addr, val16, dev);
3354 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3355
3356 /* Reading the Alarm flags */
3357 addr = 0xA070;
3358 val64 = 0x0;
3359 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3360
3361 flag = CHECKBIT(val64, 0x7);
3362 type = 1;
3363 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_transceiver_temp_high,
3364 &stat_info->xpak_stat.xpak_regs_stat,
3365 0x0, flag, type);
3366
3367 if(CHECKBIT(val64, 0x6))
3368 stat_info->xpak_stat.alarm_transceiver_temp_low++;
3369
3370 flag = CHECKBIT(val64, 0x3);
3371 type = 2;
3372 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_bias_current_high,
3373 &stat_info->xpak_stat.xpak_regs_stat,
3374 0x2, flag, type);
3375
3376 if(CHECKBIT(val64, 0x2))
3377 stat_info->xpak_stat.alarm_laser_bias_current_low++;
3378
3379 flag = CHECKBIT(val64, 0x1);
3380 type = 3;
3381 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_output_power_high,
3382 &stat_info->xpak_stat.xpak_regs_stat,
3383 0x4, flag, type);
3384
3385 if(CHECKBIT(val64, 0x0))
3386 stat_info->xpak_stat.alarm_laser_output_power_low++;
3387
3388 /* Reading the Warning flags */
3389 addr = 0xA074;
3390 val64 = 0x0;
3391 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3392
3393 if(CHECKBIT(val64, 0x7))
3394 stat_info->xpak_stat.warn_transceiver_temp_high++;
3395
3396 if(CHECKBIT(val64, 0x6))
3397 stat_info->xpak_stat.warn_transceiver_temp_low++;
3398
3399 if(CHECKBIT(val64, 0x3))
3400 stat_info->xpak_stat.warn_laser_bias_current_high++;
3401
3402 if(CHECKBIT(val64, 0x2))
3403 stat_info->xpak_stat.warn_laser_bias_current_low++;
3404
3405 if(CHECKBIT(val64, 0x1))
3406 stat_info->xpak_stat.warn_laser_output_power_high++;
3407
3408 if(CHECKBIT(val64, 0x0))
3409 stat_info->xpak_stat.warn_laser_output_power_low++;
3410}
3411
3412/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413 * wait_for_cmd_complete - waits for a command to complete.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003414 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07003415 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003416 * Description: Function that waits for a command to Write into RMAC
3417 * ADDR DATA registers to be completed and returns either success or
3418 * error depending on whether the command was complete or not.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003419 * Return value:
3420 * SUCCESS on success and FAILURE on failure.
3421 */
3422
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003423static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
3424 int bit_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425{
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003426 int ret = FAILURE, cnt = 0, delay = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427 u64 val64;
3428
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003429 if ((bit_state != S2IO_BIT_RESET) && (bit_state != S2IO_BIT_SET))
3430 return FAILURE;
3431
3432 do {
Ananda Rajuc92ca042006-04-21 19:18:03 -04003433 val64 = readq(addr);
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003434 if (bit_state == S2IO_BIT_RESET) {
3435 if (!(val64 & busy_bit)) {
3436 ret = SUCCESS;
3437 break;
3438 }
3439 } else {
3440 if (!(val64 & busy_bit)) {
3441 ret = SUCCESS;
3442 break;
3443 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003444 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04003445
3446 if(in_interrupt())
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003447 mdelay(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003448 else
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003449 msleep(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003450
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003451 if (++cnt >= 10)
3452 delay = 50;
3453 } while (cnt < 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003454 return ret;
3455}
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003456/*
3457 * check_pci_device_id - Checks if the device id is supported
3458 * @id : device id
3459 * Description: Function to check if the pci device id is supported by driver.
3460 * Return value: Actual device id if supported else PCI_ANY_ID
3461 */
3462static u16 check_pci_device_id(u16 id)
3463{
3464 switch (id) {
3465 case PCI_DEVICE_ID_HERC_WIN:
3466 case PCI_DEVICE_ID_HERC_UNI:
3467 return XFRAME_II_DEVICE;
3468 case PCI_DEVICE_ID_S2IO_UNI:
3469 case PCI_DEVICE_ID_S2IO_WIN:
3470 return XFRAME_I_DEVICE;
3471 default:
3472 return PCI_ANY_ID;
3473 }
3474}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003475
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003476/**
3477 * s2io_reset - Resets the card.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003478 * @sp : private member of the device structure.
3479 * Description: Function to Reset the card. This function then also
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003480 * restores the previously saved PCI configuration space registers as
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481 * the card reset also resets the configuration space.
3482 * Return value:
3483 * void.
3484 */
3485
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003486static void s2io_reset(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003488 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003489 u64 val64;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003490 u16 subid, pci_cmd;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003491 int i;
3492 u16 val16;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003493 unsigned long long up_cnt, down_cnt, up_time, down_time, reset_cnt;
3494 unsigned long long mem_alloc_cnt, mem_free_cnt, watchdog_cnt;
3495
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003496 DBG_PRINT(INIT_DBG,"%s - Resetting XFrame card %s\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003497 __func__, sp->dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003499 /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07003500 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003501
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502 val64 = SW_RESET_ALL;
3503 writeq(val64, &bar0->sw_reset);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003504 if (strstr(sp->product_name, "CX4")) {
3505 msleep(750);
3506 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507 msleep(250);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003508 for (i = 0; i < S2IO_MAX_PCI_CONFIG_SPACE_REINIT; i++) {
3509
3510 /* Restore the PCI state saved during initialization. */
3511 pci_restore_state(sp->pdev);
3512 pci_read_config_word(sp->pdev, 0x2, &val16);
3513 if (check_pci_device_id(val16) != (u16)PCI_ANY_ID)
3514 break;
3515 msleep(200);
3516 }
3517
3518 if (check_pci_device_id(val16) == (u16)PCI_ANY_ID) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003519 DBG_PRINT(ERR_DBG,"%s SW_Reset failed!\n", __func__);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003520 }
3521
3522 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER, pci_cmd);
3523
3524 s2io_init_pci(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003526 /* Set swapper to enable I/O register access */
3527 s2io_set_swapper(sp);
3528
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08003529 /* restore mac_addr entries */
3530 do_s2io_restore_unicast_mc(sp);
3531
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003532 /* Restore the MSIX table entries from local variables */
3533 restore_xmsi_data(sp);
3534
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003535 /* Clear certain PCI/PCI-X fields after reset */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003536 if (sp->device_type == XFRAME_II_DEVICE) {
Ananda Rajub41477f2006-07-24 19:52:49 -04003537 /* Clear "detected parity error" bit */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003538 pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003539
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003540 /* Clearing PCIX Ecc status register */
3541 pci_write_config_dword(sp->pdev, 0x68, 0x7C);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003542
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003543 /* Clearing PCI_STATUS error reflected here */
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003544 writeq(s2BIT(62), &bar0->txpic_int_reg);
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003545 }
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003546
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003547 /* Reset device statistics maintained by OS */
3548 memset(&sp->stats, 0, sizeof (struct net_device_stats));
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003549
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003550 up_cnt = sp->mac_control.stats_info->sw_stat.link_up_cnt;
3551 down_cnt = sp->mac_control.stats_info->sw_stat.link_down_cnt;
3552 up_time = sp->mac_control.stats_info->sw_stat.link_up_time;
3553 down_time = sp->mac_control.stats_info->sw_stat.link_down_time;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003554 reset_cnt = sp->mac_control.stats_info->sw_stat.soft_reset_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003555 mem_alloc_cnt = sp->mac_control.stats_info->sw_stat.mem_allocated;
3556 mem_free_cnt = sp->mac_control.stats_info->sw_stat.mem_freed;
3557 watchdog_cnt = sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt;
3558 /* save link up/down time/cnt, reset/memory/watchdog cnt */
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003559 memset(sp->mac_control.stats_info, 0, sizeof(struct stat_block));
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003560 /* restore link up/down time/cnt, reset/memory/watchdog cnt */
3561 sp->mac_control.stats_info->sw_stat.link_up_cnt = up_cnt;
3562 sp->mac_control.stats_info->sw_stat.link_down_cnt = down_cnt;
3563 sp->mac_control.stats_info->sw_stat.link_up_time = up_time;
3564 sp->mac_control.stats_info->sw_stat.link_down_time = down_time;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003565 sp->mac_control.stats_info->sw_stat.soft_reset_cnt = reset_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003566 sp->mac_control.stats_info->sw_stat.mem_allocated = mem_alloc_cnt;
3567 sp->mac_control.stats_info->sw_stat.mem_freed = mem_free_cnt;
3568 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt = watchdog_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003569
Linus Torvalds1da177e2005-04-16 15:20:36 -07003570 /* SXE-002: Configure link and activity LED to turn it off */
3571 subid = sp->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003572 if (((subid & 0xFF) >= 0x07) &&
3573 (sp->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003574 val64 = readq(&bar0->gpio_control);
3575 val64 |= 0x0000800000000000ULL;
3576 writeq(val64, &bar0->gpio_control);
3577 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01003578 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579 }
3580
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003581 /*
3582 * Clear spurious ECC interrupts that would have occured on
3583 * XFRAME II cards after reset.
3584 */
3585 if (sp->device_type == XFRAME_II_DEVICE) {
3586 val64 = readq(&bar0->pcc_err_reg);
3587 writeq(val64, &bar0->pcc_err_reg);
3588 }
3589
Linus Torvalds1da177e2005-04-16 15:20:36 -07003590 sp->device_enabled_once = FALSE;
3591}
3592
3593/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003594 * s2io_set_swapper - to set the swapper controle on the card
3595 * @sp : private member of the device structure,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003596 * pointer to the s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003597 * Description: Function to set the swapper control on the card
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598 * correctly depending on the 'endianness' of the system.
3599 * Return value:
3600 * SUCCESS on success and FAILURE on failure.
3601 */
3602
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003603static int s2io_set_swapper(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003604{
3605 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003606 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003607 u64 val64, valt, valr;
3608
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003609 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610 * Set proper endian settings and verify the same by reading
3611 * the PIF Feed-back register.
3612 */
3613
3614 val64 = readq(&bar0->pif_rd_swapper_fb);
3615 if (val64 != 0x0123456789ABCDEFULL) {
3616 int i = 0;
3617 u64 value[] = { 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
3618 0x8100008181000081ULL, /* FE=1, SE=0 */
3619 0x4200004242000042ULL, /* FE=0, SE=1 */
3620 0}; /* FE=0, SE=0 */
3621
3622 while(i<4) {
3623 writeq(value[i], &bar0->swapper_ctrl);
3624 val64 = readq(&bar0->pif_rd_swapper_fb);
3625 if (val64 == 0x0123456789ABCDEFULL)
3626 break;
3627 i++;
3628 }
3629 if (i == 4) {
3630 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3631 dev->name);
3632 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3633 (unsigned long long) val64);
3634 return FAILURE;
3635 }
3636 valr = value[i];
3637 } else {
3638 valr = readq(&bar0->swapper_ctrl);
3639 }
3640
3641 valt = 0x0123456789ABCDEFULL;
3642 writeq(valt, &bar0->xmsi_address);
3643 val64 = readq(&bar0->xmsi_address);
3644
3645 if(val64 != valt) {
3646 int i = 0;
3647 u64 value[] = { 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
3648 0x0081810000818100ULL, /* FE=1, SE=0 */
3649 0x0042420000424200ULL, /* FE=0, SE=1 */
3650 0}; /* FE=0, SE=0 */
3651
3652 while(i<4) {
3653 writeq((value[i] | valr), &bar0->swapper_ctrl);
3654 writeq(valt, &bar0->xmsi_address);
3655 val64 = readq(&bar0->xmsi_address);
3656 if(val64 == valt)
3657 break;
3658 i++;
3659 }
3660 if(i == 4) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003661 unsigned long long x = val64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003662 DBG_PRINT(ERR_DBG, "Write failed, Xmsi_addr ");
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003663 DBG_PRINT(ERR_DBG, "reads:0x%llx\n", x);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003664 return FAILURE;
3665 }
3666 }
3667 val64 = readq(&bar0->swapper_ctrl);
3668 val64 &= 0xFFFF000000000000ULL;
3669
3670#ifdef __BIG_ENDIAN
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003671 /*
3672 * The device by default set to a big endian format, so a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003673 * big endian driver need not set anything.
3674 */
3675 val64 |= (SWAPPER_CTRL_TXP_FE |
3676 SWAPPER_CTRL_TXP_SE |
3677 SWAPPER_CTRL_TXD_R_FE |
3678 SWAPPER_CTRL_TXD_W_FE |
3679 SWAPPER_CTRL_TXF_R_FE |
3680 SWAPPER_CTRL_RXD_R_FE |
3681 SWAPPER_CTRL_RXD_W_FE |
3682 SWAPPER_CTRL_RXF_W_FE |
3683 SWAPPER_CTRL_XMSI_FE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07003684 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003685 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003686 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003687 writeq(val64, &bar0->swapper_ctrl);
3688#else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003689 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003690 * Initially we enable all bits to make it accessible by the
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003691 * driver, then we selectively enable only those bits that
Linus Torvalds1da177e2005-04-16 15:20:36 -07003692 * we want to set.
3693 */
3694 val64 |= (SWAPPER_CTRL_TXP_FE |
3695 SWAPPER_CTRL_TXP_SE |
3696 SWAPPER_CTRL_TXD_R_FE |
3697 SWAPPER_CTRL_TXD_R_SE |
3698 SWAPPER_CTRL_TXD_W_FE |
3699 SWAPPER_CTRL_TXD_W_SE |
3700 SWAPPER_CTRL_TXF_R_FE |
3701 SWAPPER_CTRL_RXD_R_FE |
3702 SWAPPER_CTRL_RXD_R_SE |
3703 SWAPPER_CTRL_RXD_W_FE |
3704 SWAPPER_CTRL_RXD_W_SE |
3705 SWAPPER_CTRL_RXF_W_FE |
3706 SWAPPER_CTRL_XMSI_FE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07003707 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003708 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003709 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710 writeq(val64, &bar0->swapper_ctrl);
3711#endif
3712 val64 = readq(&bar0->swapper_ctrl);
3713
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003714 /*
3715 * Verifying if endian settings are accurate by reading a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003716 * feedback register.
3717 */
3718 val64 = readq(&bar0->pif_rd_swapper_fb);
3719 if (val64 != 0x0123456789ABCDEFULL) {
3720 /* Endian settings are incorrect, calls for another dekko. */
3721 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3722 dev->name);
3723 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3724 (unsigned long long) val64);
3725 return FAILURE;
3726 }
3727
3728 return SUCCESS;
3729}
3730
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003731static int wait_for_msix_trans(struct s2io_nic *nic, int i)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003732{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003733 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003734 u64 val64;
3735 int ret = 0, cnt = 0;
3736
3737 do {
3738 val64 = readq(&bar0->xmsi_access);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003739 if (!(val64 & s2BIT(15)))
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003740 break;
3741 mdelay(1);
3742 cnt++;
3743 } while(cnt < 5);
3744 if (cnt == 5) {
3745 DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
3746 ret = 1;
3747 }
3748
3749 return ret;
3750}
3751
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003752static void restore_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003753{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003754 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003755 u64 val64;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003756 int i, msix_index;
3757
3758
3759 if (nic->device_type == XFRAME_I_DEVICE)
3760 return;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003761
Ananda Raju75c30b12006-07-24 19:55:09 -04003762 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003763 msix_index = (i) ? ((i-1) * 8 + 1): 0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003764 writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
3765 writeq(nic->msix_info[i].data, &bar0->xmsi_data);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003766 val64 = (s2BIT(7) | s2BIT(15) | vBIT(msix_index, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003767 writeq(val64, &bar0->xmsi_access);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003768 if (wait_for_msix_trans(nic, msix_index)) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003769 DBG_PRINT(ERR_DBG, "failed in %s\n", __func__);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003770 continue;
3771 }
3772 }
3773}
3774
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003775static void store_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003776{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003777 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003778 u64 val64, addr, data;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003779 int i, msix_index;
3780
3781 if (nic->device_type == XFRAME_I_DEVICE)
3782 return;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003783
3784 /* Store and display */
Ananda Raju75c30b12006-07-24 19:55:09 -04003785 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003786 msix_index = (i) ? ((i-1) * 8 + 1): 0;
3787 val64 = (s2BIT(15) | vBIT(msix_index, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003788 writeq(val64, &bar0->xmsi_access);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003789 if (wait_for_msix_trans(nic, msix_index)) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003790 DBG_PRINT(ERR_DBG, "failed in %s\n", __func__);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003791 continue;
3792 }
3793 addr = readq(&bar0->xmsi_address);
3794 data = readq(&bar0->xmsi_data);
3795 if (addr && data) {
3796 nic->msix_info[i].addr = addr;
3797 nic->msix_info[i].data = data;
3798 }
3799 }
3800}
3801
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003802static int s2io_enable_msi_x(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003803{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003804 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04003805 u64 rx_mat;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003806 u16 msi_control; /* Temp variable */
3807 int ret, i, j, msix_indx = 1;
3808
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003809 nic->entries = kmalloc(nic->num_entries * sizeof(struct msix_entry),
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003810 GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003811 if (!nic->entries) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003812 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003813 __func__);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04003814 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003815 return -ENOMEM;
3816 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003817 nic->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003818 += (nic->num_entries * sizeof(struct msix_entry));
3819
3820 memset(nic->entries, 0, nic->num_entries * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003821
3822 nic->s2io_entries =
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003823 kmalloc(nic->num_entries * sizeof(struct s2io_msix_entry),
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003824 GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003825 if (!nic->s2io_entries) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003826 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003827 __func__);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04003828 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003829 kfree(nic->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003830 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003831 += (nic->num_entries * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003832 return -ENOMEM;
3833 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003834 nic->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003835 += (nic->num_entries * sizeof(struct s2io_msix_entry));
3836 memset(nic->s2io_entries, 0,
3837 nic->num_entries * sizeof(struct s2io_msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003838
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04003839 nic->entries[0].entry = 0;
3840 nic->s2io_entries[0].entry = 0;
3841 nic->s2io_entries[0].in_use = MSIX_FLG;
3842 nic->s2io_entries[0].type = MSIX_ALARM_TYPE;
3843 nic->s2io_entries[0].arg = &nic->mac_control.fifos;
3844
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003845 for (i = 1; i < nic->num_entries; i++) {
3846 nic->entries[i].entry = ((i - 1) * 8) + 1;
3847 nic->s2io_entries[i].entry = ((i - 1) * 8) + 1;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003848 nic->s2io_entries[i].arg = NULL;
3849 nic->s2io_entries[i].in_use = 0;
3850 }
3851
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003852 rx_mat = readq(&bar0->rx_mat);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003853 for (j = 0; j < nic->config.rx_ring_num; j++) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003854 rx_mat |= RX_MAT_SET(j, msix_indx);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003855 nic->s2io_entries[j+1].arg = &nic->mac_control.rings[j];
3856 nic->s2io_entries[j+1].type = MSIX_RING_TYPE;
3857 nic->s2io_entries[j+1].in_use = MSIX_FLG;
3858 msix_indx += 8;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003859 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003860 writeq(rx_mat, &bar0->rx_mat);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003861 readq(&bar0->rx_mat);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003862
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003863 ret = pci_enable_msix(nic->pdev, nic->entries, nic->num_entries);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003864 /* We fail init if error or we get less vectors than min required */
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003865 if (ret) {
3866 DBG_PRINT(ERR_DBG, "%s: Enabling MSIX failed\n", nic->dev->name);
3867 kfree(nic->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003868 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003869 += (nic->num_entries * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003870 kfree(nic->s2io_entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003871 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003872 += (nic->num_entries * sizeof(struct s2io_msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003873 nic->entries = NULL;
3874 nic->s2io_entries = NULL;
3875 return -ENOMEM;
3876 }
3877
3878 /*
3879 * To enable MSI-X, MSI also needs to be enabled, due to a bug
3880 * in the herc NIC. (Temp change, needs to be removed later)
3881 */
3882 pci_read_config_word(nic->pdev, 0x42, &msi_control);
3883 msi_control |= 0x1; /* Enable MSI */
3884 pci_write_config_word(nic->pdev, 0x42, msi_control);
3885
3886 return 0;
3887}
3888
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003889/* Handle software interrupt used during MSI(X) test */
Adrian Bunk33390a72007-12-11 23:23:06 +01003890static irqreturn_t s2io_test_intr(int irq, void *dev_id)
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003891{
3892 struct s2io_nic *sp = dev_id;
3893
3894 sp->msi_detected = 1;
3895 wake_up(&sp->msi_wait);
3896
3897 return IRQ_HANDLED;
3898}
3899
3900/* Test interrupt path by forcing a a software IRQ */
Adrian Bunk33390a72007-12-11 23:23:06 +01003901static int s2io_test_msi(struct s2io_nic *sp)
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003902{
3903 struct pci_dev *pdev = sp->pdev;
3904 struct XENA_dev_config __iomem *bar0 = sp->bar0;
3905 int err;
3906 u64 val64, saved64;
3907
3908 err = request_irq(sp->entries[1].vector, s2io_test_intr, 0,
3909 sp->name, sp);
3910 if (err) {
3911 DBG_PRINT(ERR_DBG, "%s: PCI %s: cannot assign irq %d\n",
3912 sp->dev->name, pci_name(pdev), pdev->irq);
3913 return err;
3914 }
3915
3916 init_waitqueue_head (&sp->msi_wait);
3917 sp->msi_detected = 0;
3918
3919 saved64 = val64 = readq(&bar0->scheduled_int_ctrl);
3920 val64 |= SCHED_INT_CTRL_ONE_SHOT;
3921 val64 |= SCHED_INT_CTRL_TIMER_EN;
3922 val64 |= SCHED_INT_CTRL_INT2MSI(1);
3923 writeq(val64, &bar0->scheduled_int_ctrl);
3924
3925 wait_event_timeout(sp->msi_wait, sp->msi_detected, HZ/10);
3926
3927 if (!sp->msi_detected) {
3928 /* MSI(X) test failed, go back to INTx mode */
Joe Perches24500222007-11-19 17:48:28 -08003929 DBG_PRINT(ERR_DBG, "%s: PCI %s: No interrupt was generated "
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003930 "using MSI(X) during test\n", sp->dev->name,
3931 pci_name(pdev));
3932
3933 err = -EOPNOTSUPP;
3934 }
3935
3936 free_irq(sp->entries[1].vector, sp);
3937
3938 writeq(saved64, &bar0->scheduled_int_ctrl);
3939
3940 return err;
3941}
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08003942
3943static void remove_msix_isr(struct s2io_nic *sp)
3944{
3945 int i;
3946 u16 msi_control;
3947
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003948 for (i = 0; i < sp->num_entries; i++) {
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08003949 if (sp->s2io_entries[i].in_use ==
3950 MSIX_REGISTERED_SUCCESS) {
3951 int vector = sp->entries[i].vector;
3952 void *arg = sp->s2io_entries[i].arg;
3953 free_irq(vector, arg);
3954 }
3955 }
3956
3957 kfree(sp->entries);
3958 kfree(sp->s2io_entries);
3959 sp->entries = NULL;
3960 sp->s2io_entries = NULL;
3961
3962 pci_read_config_word(sp->pdev, 0x42, &msi_control);
3963 msi_control &= 0xFFFE; /* Disable MSI */
3964 pci_write_config_word(sp->pdev, 0x42, msi_control);
3965
3966 pci_disable_msix(sp->pdev);
3967}
3968
3969static void remove_inta_isr(struct s2io_nic *sp)
3970{
3971 struct net_device *dev = sp->dev;
3972
3973 free_irq(sp->pdev->irq, dev);
3974}
3975
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976/* ********************************************************* *
3977 * Functions defined below concern the OS part of the driver *
3978 * ********************************************************* */
3979
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003980/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 * s2io_open - open entry point of the driver
3982 * @dev : pointer to the device structure.
3983 * Description:
3984 * This function is the open entry point of the driver. It mainly calls a
3985 * function to allocate Rx buffers and inserts them into the buffer
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003986 * descriptors and then enables the Rx part of the NIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003987 * Return value:
3988 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3989 * file on failure.
3990 */
3991
Adrian Bunkac1f60d2005-11-06 01:46:47 +01003992static int s2io_open(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993{
Wang Chen4cf16532008-11-12 23:38:14 -08003994 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003995 int err = 0;
3996
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003997 /*
3998 * Make sure you have link off by default every time
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999 * Nic is initialized
4000 */
4001 netif_carrier_off(dev);
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004002 sp->last_link_state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004003
4004 /* Initialize H/W and enable interrupts */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004005 err = s2io_card_up(sp);
4006 if (err) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004007 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
4008 dev->name);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004009 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010 }
4011
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004012 if (do_s2io_prog_unicast(dev, dev->dev_addr) == FAILURE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013 DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004014 s2io_card_down(sp);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004015 err = -ENODEV;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004016 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004017 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004018 s2io_start_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004019 return 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004020
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004021hw_init_failed:
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07004022 if (sp->config.intr_type == MSI_X) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004023 if (sp->entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004024 kfree(sp->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004025 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004026 += (sp->num_entries * sizeof(struct msix_entry));
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004027 }
4028 if (sp->s2io_entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004029 kfree(sp->s2io_entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004030 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004031 += (sp->num_entries * sizeof(struct s2io_msix_entry));
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004032 }
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004033 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004034 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004035}
4036
4037/**
4038 * s2io_close -close entry point of the driver
4039 * @dev : device pointer.
4040 * Description:
4041 * This is the stop entry point of the driver. It needs to undo exactly
4042 * whatever was done by the open entry point,thus it's usually referred to
4043 * as the close function.Among other things this function mainly stops the
4044 * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
4045 * Return value:
4046 * 0 on success and an appropriate (-)ve integer as defined in errno.h
4047 * file on failure.
4048 */
4049
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004050static int s2io_close(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051{
Wang Chen4cf16532008-11-12 23:38:14 -08004052 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004053 struct config_param *config = &sp->config;
4054 u64 tmp64;
4055 int offset;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004056
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05004057 /* Return if the device is already closed *
4058 * Can happen when s2io_card_up failed in change_mtu *
4059 */
4060 if (!is_s2io_card_up(sp))
4061 return 0;
4062
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004063 s2io_stop_all_tx_queue(sp);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004064 /* delete all populated mac entries */
4065 for (offset = 1; offset < config->max_mc_addr; offset++) {
4066 tmp64 = do_s2io_read_unicast_mc(sp, offset);
4067 if (tmp64 != S2IO_DISABLE_MAC_ENTRY)
4068 do_s2io_delete_unicast_mc(sp, tmp64);
4069 }
4070
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004071 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004072
Linus Torvalds1da177e2005-04-16 15:20:36 -07004073 return 0;
4074}
4075
4076/**
4077 * s2io_xmit - Tx entry point of te driver
4078 * @skb : the socket buffer containing the Tx data.
4079 * @dev : device pointer.
4080 * Description :
4081 * This function is the Tx entry point of the driver. S2IO NIC supports
4082 * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
4083 * NOTE: when device cant queue the pkt,just the trans_start variable will
4084 * not be upadted.
4085 * Return value:
4086 * 0 on success & 1 on failure.
4087 */
4088
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004089static int s2io_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004090{
Wang Chen4cf16532008-11-12 23:38:14 -08004091 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004092 u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
4093 register u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004094 struct TxD *txdp;
4095 struct TxFIFO_element __iomem *tx_fifo;
Surjit Reang2fda0962008-01-24 02:08:59 -08004096 unsigned long flags = 0;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004097 u16 vlan_tag = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08004098 struct fifo_info *fifo = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004099 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004100 struct config_param *config;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004101 int do_spin_lock = 1;
Ananda Raju75c30b12006-07-24 19:55:09 -04004102 int offload_type;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004103 int enable_per_list_interrupt = 0;
Veena Parat491abf22007-07-23 02:37:14 -04004104 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004105
4106 mac_control = &sp->mac_control;
4107 config = &sp->config;
4108
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004109 DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004110
4111 if (unlikely(skb->len <= 0)) {
4112 DBG_PRINT(TX_DBG, "%s:Buffer has no data..\n", dev->name);
4113 dev_kfree_skb_any(skb);
4114 return 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08004115 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004116
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004117 if (!is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004118 DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 dev->name);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004120 dev_kfree_skb(skb);
4121 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004122 }
4123
4124 queue = 0;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004125 if (sp->vlgrp && vlan_tx_tag_present(skb))
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004126 vlan_tag = vlan_tx_tag_get(skb);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004127 if (sp->config.tx_steering_type == TX_DEFAULT_STEERING) {
4128 if (skb->protocol == htons(ETH_P_IP)) {
4129 struct iphdr *ip;
4130 struct tcphdr *th;
4131 ip = ip_hdr(skb);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004132
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004133 if ((ip->frag_off & htons(IP_OFFSET|IP_MF)) == 0) {
4134 th = (struct tcphdr *)(((unsigned char *)ip) +
4135 ip->ihl*4);
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004136
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004137 if (ip->protocol == IPPROTO_TCP) {
4138 queue_len = sp->total_tcp_fifos;
4139 queue = (ntohs(th->source) +
4140 ntohs(th->dest)) &
4141 sp->fifo_selector[queue_len - 1];
4142 if (queue >= queue_len)
4143 queue = queue_len - 1;
4144 } else if (ip->protocol == IPPROTO_UDP) {
4145 queue_len = sp->total_udp_fifos;
4146 queue = (ntohs(th->source) +
4147 ntohs(th->dest)) &
4148 sp->fifo_selector[queue_len - 1];
4149 if (queue >= queue_len)
4150 queue = queue_len - 1;
4151 queue += sp->udp_fifo_idx;
4152 if (skb->len > 1024)
4153 enable_per_list_interrupt = 1;
4154 do_spin_lock = 0;
4155 }
4156 }
4157 }
4158 } else if (sp->config.tx_steering_type == TX_PRIORITY_STEERING)
4159 /* get fifo number based on skb->priority value */
4160 queue = config->fifo_mapping
4161 [skb->priority & (MAX_TX_FIFOS - 1)];
Surjit Reang2fda0962008-01-24 02:08:59 -08004162 fifo = &mac_control->fifos[queue];
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004163
4164 if (do_spin_lock)
4165 spin_lock_irqsave(&fifo->tx_lock, flags);
4166 else {
4167 if (unlikely(!spin_trylock_irqsave(&fifo->tx_lock, flags)))
4168 return NETDEV_TX_LOCKED;
4169 }
4170
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004171 if (sp->config.multiq) {
4172 if (__netif_subqueue_stopped(dev, fifo->fifo_no)) {
4173 spin_unlock_irqrestore(&fifo->tx_lock, flags);
4174 return NETDEV_TX_BUSY;
4175 }
David S. Millerb19fa1f2008-07-08 23:14:24 -07004176 } else if (unlikely(fifo->queue_state == FIFO_QUEUE_STOP)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004177 if (netif_queue_stopped(dev)) {
4178 spin_unlock_irqrestore(&fifo->tx_lock, flags);
4179 return NETDEV_TX_BUSY;
4180 }
4181 }
4182
Surjit Reang2fda0962008-01-24 02:08:59 -08004183 put_off = (u16) fifo->tx_curr_put_info.offset;
4184 get_off = (u16) fifo->tx_curr_get_info.offset;
4185 txdp = (struct TxD *) fifo->list_info[put_off].list_virt_addr;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004186
Surjit Reang2fda0962008-01-24 02:08:59 -08004187 queue_len = fifo->tx_curr_put_info.fifo_len + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04004189 if (txdp->Host_Control ||
4190 ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07004191 DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004192 s2io_stop_tx_queue(sp, fifo->fifo_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004193 dev_kfree_skb(skb);
Surjit Reang2fda0962008-01-24 02:08:59 -08004194 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195 return 0;
4196 }
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004197
Ananda Raju75c30b12006-07-24 19:55:09 -04004198 offload_type = s2io_offload_type(skb);
Ananda Raju75c30b12006-07-24 19:55:09 -04004199 if (offload_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004200 txdp->Control_1 |= TXD_TCP_LSO_EN;
Ananda Raju75c30b12006-07-24 19:55:09 -04004201 txdp->Control_1 |= TXD_TCP_LSO_MSS(s2io_tcp_mss(skb));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004203 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204 txdp->Control_2 |=
4205 (TXD_TX_CKO_IPV4_EN | TXD_TX_CKO_TCP_EN |
4206 TXD_TX_CKO_UDP_EN);
4207 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004208 txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
4209 txdp->Control_1 |= TXD_LIST_OWN_XENA;
Surjit Reang2fda0962008-01-24 02:08:59 -08004210 txdp->Control_2 |= TXD_INT_NUMBER(fifo->fifo_no);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004211 if (enable_per_list_interrupt)
4212 if (put_off & (queue_len >> 5))
4213 txdp->Control_2 |= TXD_INT_TYPE_PER_LIST;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004214 if (vlan_tag) {
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004215 txdp->Control_2 |= TXD_VLAN_ENABLE;
4216 txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
4217 }
4218
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004219 frg_len = skb->len - skb->data_len;
Ananda Raju75c30b12006-07-24 19:55:09 -04004220 if (offload_type == SKB_GSO_UDP) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004221 int ufo_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222
Ananda Raju75c30b12006-07-24 19:55:09 -04004223 ufo_size = s2io_udp_mss(skb);
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004224 ufo_size &= ~7;
4225 txdp->Control_1 |= TXD_UFO_EN;
4226 txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
4227 txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
4228#ifdef __BIG_ENDIAN
Al Viro3459feb2008-03-16 22:23:14 +00004229 /* both variants do cpu_to_be64(be32_to_cpu(...)) */
Surjit Reang2fda0962008-01-24 02:08:59 -08004230 fifo->ufo_in_band_v[put_off] =
Al Viro3459feb2008-03-16 22:23:14 +00004231 (__force u64)skb_shinfo(skb)->ip6_frag_id;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004232#else
Surjit Reang2fda0962008-01-24 02:08:59 -08004233 fifo->ufo_in_band_v[put_off] =
Al Viro3459feb2008-03-16 22:23:14 +00004234 (__force u64)skb_shinfo(skb)->ip6_frag_id << 32;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004235#endif
Surjit Reang2fda0962008-01-24 02:08:59 -08004236 txdp->Host_Control = (unsigned long)fifo->ufo_in_band_v;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004237 txdp->Buffer_Pointer = pci_map_single(sp->pdev,
Surjit Reang2fda0962008-01-24 02:08:59 -08004238 fifo->ufo_in_band_v,
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004239 sizeof(u64), PCI_DMA_TODEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004240 if (pci_dma_mapping_error(sp->pdev, txdp->Buffer_Pointer))
Veena Parat491abf22007-07-23 02:37:14 -04004241 goto pci_map_failed;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004242 txdp++;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004243 }
4244
4245 txdp->Buffer_Pointer = pci_map_single
4246 (sp->pdev, skb->data, frg_len, PCI_DMA_TODEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004247 if (pci_dma_mapping_error(sp->pdev, txdp->Buffer_Pointer))
Veena Parat491abf22007-07-23 02:37:14 -04004248 goto pci_map_failed;
4249
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004250 txdp->Host_Control = (unsigned long) skb;
4251 txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
Ananda Raju75c30b12006-07-24 19:55:09 -04004252 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004253 txdp->Control_1 |= TXD_UFO_EN;
4254
4255 frg_cnt = skb_shinfo(skb)->nr_frags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004256 /* For fragmented SKB. */
4257 for (i = 0; i < frg_cnt; i++) {
4258 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004259 /* A '0' length fragment will be ignored */
4260 if (!frag->size)
4261 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 txdp++;
4263 txdp->Buffer_Pointer = (u64) pci_map_page
4264 (sp->pdev, frag->page, frag->page_offset,
4265 frag->size, PCI_DMA_TODEVICE);
Ananda Rajuefd51b52006-01-19 14:11:54 -05004266 txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
Ananda Raju75c30b12006-07-24 19:55:09 -04004267 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004268 txdp->Control_1 |= TXD_UFO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269 }
4270 txdp->Control_1 |= TXD_GATHER_CODE_LAST;
4271
Ananda Raju75c30b12006-07-24 19:55:09 -04004272 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004273 frg_cnt++; /* as Txd0 was used for inband header */
4274
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275 tx_fifo = mac_control->tx_FIFO_start[queue];
Surjit Reang2fda0962008-01-24 02:08:59 -08004276 val64 = fifo->list_info[put_off].list_phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004277 writeq(val64, &tx_fifo->TxDL_Pointer);
4278
4279 val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
4280 TX_FIFO_LAST_LIST);
Ananda Raju75c30b12006-07-24 19:55:09 -04004281 if (offload_type)
4282 val64 |= TX_FIFO_SPECIAL_FUNC;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004283
Linus Torvalds1da177e2005-04-16 15:20:36 -07004284 writeq(val64, &tx_fifo->List_Control);
4285
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07004286 mmiowb();
4287
Linus Torvalds1da177e2005-04-16 15:20:36 -07004288 put_off++;
Surjit Reang2fda0962008-01-24 02:08:59 -08004289 if (put_off == fifo->tx_curr_put_info.fifo_len + 1)
Ananda Raju863c11a2006-04-21 19:03:13 -04004290 put_off = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08004291 fifo->tx_curr_put_info.offset = put_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004292
4293 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04004294 if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04004295 sp->mac_control.stats_info->sw_stat.fifo_full_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004296 DBG_PRINT(TX_DBG,
4297 "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
4298 put_off, get_off);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004299 s2io_stop_tx_queue(sp, fifo->fifo_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004301 mac_control->stats_info->sw_stat.mem_allocated += skb->truesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004302 dev->trans_start = jiffies;
Surjit Reang2fda0962008-01-24 02:08:59 -08004303 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304
Sreenivasa Honnurf6f4bfa2008-03-25 15:11:56 -04004305 if (sp->config.intr_type == MSI_X)
4306 tx_intr_handler(fifo);
4307
Linus Torvalds1da177e2005-04-16 15:20:36 -07004308 return 0;
Veena Parat491abf22007-07-23 02:37:14 -04004309pci_map_failed:
4310 stats->pci_map_fail_cnt++;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004311 s2io_stop_tx_queue(sp, fifo->fifo_no);
Veena Parat491abf22007-07-23 02:37:14 -04004312 stats->mem_freed += skb->truesize;
4313 dev_kfree_skb(skb);
Surjit Reang2fda0962008-01-24 02:08:59 -08004314 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Veena Parat491abf22007-07-23 02:37:14 -04004315 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004316}
4317
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004318static void
4319s2io_alarm_handle(unsigned long data)
4320{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004321 struct s2io_nic *sp = (struct s2io_nic *)data;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004322 struct net_device *dev = sp->dev;
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004323
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004324 s2io_handle_errors(dev);
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004325 mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
4326}
4327
David Howells7d12e782006-10-05 14:55:46 +01004328static irqreturn_t s2io_msix_ring_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004329{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004330 struct ring_info *ring = (struct ring_info *)dev_id;
4331 struct s2io_nic *sp = ring->nic;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004332 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4333 struct net_device *dev = sp->dev;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004334
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004335 if (unlikely(!is_s2io_card_up(sp)))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004336 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004337
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004338 if (sp->config.napi) {
Al Viro1a79d1c2008-06-02 10:59:02 +01004339 u8 __iomem *addr = NULL;
4340 u8 val8 = 0;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004341
Al Viro1a79d1c2008-06-02 10:59:02 +01004342 addr = (u8 __iomem *)&bar0->xmsi_mask_reg;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004343 addr += (7 - ring->ring_no);
4344 val8 = (ring->ring_no == 0) ? 0x7f : 0xff;
4345 writeb(val8, addr);
4346 val8 = readb(addr);
4347 netif_rx_schedule(dev, &ring->napi);
4348 } else {
4349 rx_intr_handler(ring, 0);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004350 s2io_chk_rx_buffers(sp, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004351 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05004352
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004353 return IRQ_HANDLED;
4354}
4355
David Howells7d12e782006-10-05 14:55:46 +01004356static irqreturn_t s2io_msix_fifo_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004357{
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004358 int i;
4359 struct fifo_info *fifos = (struct fifo_info *)dev_id;
4360 struct s2io_nic *sp = fifos->nic;
4361 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4362 struct config_param *config = &sp->config;
4363 u64 reason;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004364
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004365 if (unlikely(!is_s2io_card_up(sp)))
4366 return IRQ_NONE;
4367
4368 reason = readq(&bar0->general_int_status);
4369 if (unlikely(reason == S2IO_MINUS_ONE))
4370 /* Nothing much can be done. Get out */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004371 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004372
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004373 if (reason & (GEN_INTR_TXPIC | GEN_INTR_TXTRAFFIC)) {
4374 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004375
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004376 if (reason & GEN_INTR_TXPIC)
4377 s2io_txpic_intr_handle(sp);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004378
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004379 if (reason & GEN_INTR_TXTRAFFIC)
4380 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004381
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004382 for (i = 0; i < config->tx_fifo_num; i++)
4383 tx_intr_handler(&fifos[i]);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004384
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004385 writeq(sp->general_int_mask, &bar0->general_int_mask);
4386 readl(&bar0->general_int_status);
4387 return IRQ_HANDLED;
4388 }
4389 /* The interrupt was not raised by us */
4390 return IRQ_NONE;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004391}
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004392
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004393static void s2io_txpic_intr_handle(struct s2io_nic *sp)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004394{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004395 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004396 u64 val64;
4397
4398 val64 = readq(&bar0->pic_int_status);
4399 if (val64 & PIC_INT_GPIO) {
4400 val64 = readq(&bar0->gpio_int_reg);
4401 if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
4402 (val64 & GPIO_INT_REG_LINK_UP)) {
Ananda Rajuc92ca042006-04-21 19:18:03 -04004403 /*
4404 * This is unstable state so clear both up/down
4405 * interrupt and adapter to re-evaluate the link state.
4406 */
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004407 val64 |= GPIO_INT_REG_LINK_DOWN;
4408 val64 |= GPIO_INT_REG_LINK_UP;
4409 writeq(val64, &bar0->gpio_int_reg);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004410 val64 = readq(&bar0->gpio_int_mask);
4411 val64 &= ~(GPIO_INT_MASK_LINK_UP |
4412 GPIO_INT_MASK_LINK_DOWN);
4413 writeq(val64, &bar0->gpio_int_mask);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004414 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04004415 else if (val64 & GPIO_INT_REG_LINK_UP) {
4416 val64 = readq(&bar0->adapter_status);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004417 /* Enable Adapter */
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004418 val64 = readq(&bar0->adapter_control);
4419 val64 |= ADAPTER_CNTL_EN;
4420 writeq(val64, &bar0->adapter_control);
4421 val64 |= ADAPTER_LED_ON;
4422 writeq(val64, &bar0->adapter_control);
4423 if (!sp->device_enabled_once)
4424 sp->device_enabled_once = 1;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004425
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004426 s2io_link(sp, LINK_UP);
4427 /*
4428 * unmask link down interrupt and mask link-up
4429 * intr
4430 */
4431 val64 = readq(&bar0->gpio_int_mask);
4432 val64 &= ~GPIO_INT_MASK_LINK_DOWN;
4433 val64 |= GPIO_INT_MASK_LINK_UP;
4434 writeq(val64, &bar0->gpio_int_mask);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004435
Ananda Rajuc92ca042006-04-21 19:18:03 -04004436 }else if (val64 & GPIO_INT_REG_LINK_DOWN) {
4437 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004438 s2io_link(sp, LINK_DOWN);
4439 /* Link is down so unmaks link up interrupt */
4440 val64 = readq(&bar0->gpio_int_mask);
4441 val64 &= ~GPIO_INT_MASK_LINK_UP;
4442 val64 |= GPIO_INT_MASK_LINK_DOWN;
4443 writeq(val64, &bar0->gpio_int_mask);
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05004444
4445 /* turn off LED */
4446 val64 = readq(&bar0->adapter_control);
4447 val64 = val64 &(~ADAPTER_LED_ON);
4448 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004449 }
4450 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04004451 val64 = readq(&bar0->gpio_int_mask);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004452}
4453
Linus Torvalds1da177e2005-04-16 15:20:36 -07004454/**
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004455 * do_s2io_chk_alarm_bit - Check for alarm and incrment the counter
4456 * @value: alarm bits
4457 * @addr: address value
4458 * @cnt: counter variable
4459 * Description: Check for alarm and increment the counter
4460 * Return Value:
4461 * 1 - if alarm bit set
4462 * 0 - if alarm bit is not set
4463 */
Stephen Hemminger43b7c452007-10-05 12:39:21 -07004464static int do_s2io_chk_alarm_bit(u64 value, void __iomem * addr,
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004465 unsigned long long *cnt)
4466{
4467 u64 val64;
4468 val64 = readq(addr);
4469 if ( val64 & value ) {
4470 writeq(val64, addr);
4471 (*cnt)++;
4472 return 1;
4473 }
4474 return 0;
4475
4476}
4477
4478/**
4479 * s2io_handle_errors - Xframe error indication handler
4480 * @nic: device private variable
4481 * Description: Handle alarms such as loss of link, single or
4482 * double ECC errors, critical and serious errors.
4483 * Return Value:
4484 * NONE
4485 */
4486static void s2io_handle_errors(void * dev_id)
4487{
4488 struct net_device *dev = (struct net_device *) dev_id;
Wang Chen4cf16532008-11-12 23:38:14 -08004489 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004490 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4491 u64 temp64 = 0,val64=0;
4492 int i = 0;
4493
4494 struct swStat *sw_stat = &sp->mac_control.stats_info->sw_stat;
4495 struct xpakStat *stats = &sp->mac_control.stats_info->xpak_stat;
4496
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004497 if (!is_s2io_card_up(sp))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004498 return;
4499
4500 if (pci_channel_offline(sp->pdev))
4501 return;
4502
4503 memset(&sw_stat->ring_full_cnt, 0,
4504 sizeof(sw_stat->ring_full_cnt));
4505
4506 /* Handling the XPAK counters update */
4507 if(stats->xpak_timer_count < 72000) {
4508 /* waiting for an hour */
4509 stats->xpak_timer_count++;
4510 } else {
4511 s2io_updt_xpak_counter(dev);
4512 /* reset the count to zero */
4513 stats->xpak_timer_count = 0;
4514 }
4515
4516 /* Handling link status change error Intr */
4517 if (s2io_link_fault_indication(sp) == MAC_RMAC_ERR_TIMER) {
4518 val64 = readq(&bar0->mac_rmac_err_reg);
4519 writeq(val64, &bar0->mac_rmac_err_reg);
4520 if (val64 & RMAC_LINK_STATE_CHANGE_INT)
4521 schedule_work(&sp->set_link_task);
4522 }
4523
4524 /* In case of a serious error, the device will be Reset. */
4525 if (do_s2io_chk_alarm_bit(SERR_SOURCE_ANY, &bar0->serr_source,
4526 &sw_stat->serious_err_cnt))
4527 goto reset;
4528
4529 /* Check for data parity error */
4530 if (do_s2io_chk_alarm_bit(GPIO_INT_REG_DP_ERR_INT, &bar0->gpio_int_reg,
4531 &sw_stat->parity_err_cnt))
4532 goto reset;
4533
4534 /* Check for ring full counter */
4535 if (sp->device_type == XFRAME_II_DEVICE) {
4536 val64 = readq(&bar0->ring_bump_counter1);
4537 for (i=0; i<4; i++) {
4538 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4539 temp64 >>= 64 - ((i+1)*16);
4540 sw_stat->ring_full_cnt[i] += temp64;
4541 }
4542
4543 val64 = readq(&bar0->ring_bump_counter2);
4544 for (i=0; i<4; i++) {
4545 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4546 temp64 >>= 64 - ((i+1)*16);
4547 sw_stat->ring_full_cnt[i+4] += temp64;
4548 }
4549 }
4550
4551 val64 = readq(&bar0->txdma_int_status);
4552 /*check for pfc_err*/
4553 if (val64 & TXDMA_PFC_INT) {
4554 if (do_s2io_chk_alarm_bit(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM|
4555 PFC_MISC_0_ERR | PFC_MISC_1_ERR|
4556 PFC_PCIX_ERR, &bar0->pfc_err_reg,
4557 &sw_stat->pfc_err_cnt))
4558 goto reset;
4559 do_s2io_chk_alarm_bit(PFC_ECC_SG_ERR, &bar0->pfc_err_reg,
4560 &sw_stat->pfc_err_cnt);
4561 }
4562
4563 /*check for tda_err*/
4564 if (val64 & TXDMA_TDA_INT) {
4565 if(do_s2io_chk_alarm_bit(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
4566 TDA_SM1_ERR_ALARM, &bar0->tda_err_reg,
4567 &sw_stat->tda_err_cnt))
4568 goto reset;
4569 do_s2io_chk_alarm_bit(TDA_Fn_ECC_SG_ERR | TDA_PCIX_ERR,
4570 &bar0->tda_err_reg, &sw_stat->tda_err_cnt);
4571 }
4572 /*check for pcc_err*/
4573 if (val64 & TXDMA_PCC_INT) {
4574 if (do_s2io_chk_alarm_bit(PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM
4575 | PCC_N_SERR | PCC_6_COF_OV_ERR
4576 | PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR
4577 | PCC_7_LSO_OV_ERR | PCC_FB_ECC_DB_ERR
4578 | PCC_TXB_ECC_DB_ERR, &bar0->pcc_err_reg,
4579 &sw_stat->pcc_err_cnt))
4580 goto reset;
4581 do_s2io_chk_alarm_bit(PCC_FB_ECC_SG_ERR | PCC_TXB_ECC_SG_ERR,
4582 &bar0->pcc_err_reg, &sw_stat->pcc_err_cnt);
4583 }
4584
4585 /*check for tti_err*/
4586 if (val64 & TXDMA_TTI_INT) {
4587 if (do_s2io_chk_alarm_bit(TTI_SM_ERR_ALARM, &bar0->tti_err_reg,
4588 &sw_stat->tti_err_cnt))
4589 goto reset;
4590 do_s2io_chk_alarm_bit(TTI_ECC_SG_ERR | TTI_ECC_DB_ERR,
4591 &bar0->tti_err_reg, &sw_stat->tti_err_cnt);
4592 }
4593
4594 /*check for lso_err*/
4595 if (val64 & TXDMA_LSO_INT) {
4596 if (do_s2io_chk_alarm_bit(LSO6_ABORT | LSO7_ABORT
4597 | LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM,
4598 &bar0->lso_err_reg, &sw_stat->lso_err_cnt))
4599 goto reset;
4600 do_s2io_chk_alarm_bit(LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
4601 &bar0->lso_err_reg, &sw_stat->lso_err_cnt);
4602 }
4603
4604 /*check for tpa_err*/
4605 if (val64 & TXDMA_TPA_INT) {
4606 if (do_s2io_chk_alarm_bit(TPA_SM_ERR_ALARM, &bar0->tpa_err_reg,
4607 &sw_stat->tpa_err_cnt))
4608 goto reset;
4609 do_s2io_chk_alarm_bit(TPA_TX_FRM_DROP, &bar0->tpa_err_reg,
4610 &sw_stat->tpa_err_cnt);
4611 }
4612
4613 /*check for sm_err*/
4614 if (val64 & TXDMA_SM_INT) {
4615 if (do_s2io_chk_alarm_bit(SM_SM_ERR_ALARM, &bar0->sm_err_reg,
4616 &sw_stat->sm_err_cnt))
4617 goto reset;
4618 }
4619
4620 val64 = readq(&bar0->mac_int_status);
4621 if (val64 & MAC_INT_STATUS_TMAC_INT) {
4622 if (do_s2io_chk_alarm_bit(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR,
4623 &bar0->mac_tmac_err_reg,
4624 &sw_stat->mac_tmac_err_cnt))
4625 goto reset;
4626 do_s2io_chk_alarm_bit(TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR
4627 | TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
4628 &bar0->mac_tmac_err_reg,
4629 &sw_stat->mac_tmac_err_cnt);
4630 }
4631
4632 val64 = readq(&bar0->xgxs_int_status);
4633 if (val64 & XGXS_INT_STATUS_TXGXS) {
4634 if (do_s2io_chk_alarm_bit(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR,
4635 &bar0->xgxs_txgxs_err_reg,
4636 &sw_stat->xgxs_txgxs_err_cnt))
4637 goto reset;
4638 do_s2io_chk_alarm_bit(TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
4639 &bar0->xgxs_txgxs_err_reg,
4640 &sw_stat->xgxs_txgxs_err_cnt);
4641 }
4642
4643 val64 = readq(&bar0->rxdma_int_status);
4644 if (val64 & RXDMA_INT_RC_INT_M) {
4645 if (do_s2io_chk_alarm_bit(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR
4646 | RC_PRCn_SM_ERR_ALARM |RC_FTC_SM_ERR_ALARM,
4647 &bar0->rc_err_reg, &sw_stat->rc_err_cnt))
4648 goto reset;
4649 do_s2io_chk_alarm_bit(RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR
4650 | RC_RDA_FAIL_WR_Rn, &bar0->rc_err_reg,
4651 &sw_stat->rc_err_cnt);
4652 if (do_s2io_chk_alarm_bit(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn
4653 | PRC_PCI_AB_F_WR_Rn, &bar0->prc_pcix_err_reg,
4654 &sw_stat->prc_pcix_err_cnt))
4655 goto reset;
4656 do_s2io_chk_alarm_bit(PRC_PCI_DP_RD_Rn | PRC_PCI_DP_WR_Rn
4657 | PRC_PCI_DP_F_WR_Rn, &bar0->prc_pcix_err_reg,
4658 &sw_stat->prc_pcix_err_cnt);
4659 }
4660
4661 if (val64 & RXDMA_INT_RPA_INT_M) {
4662 if (do_s2io_chk_alarm_bit(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR,
4663 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt))
4664 goto reset;
4665 do_s2io_chk_alarm_bit(RPA_ECC_SG_ERR | RPA_ECC_DB_ERR,
4666 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt);
4667 }
4668
4669 if (val64 & RXDMA_INT_RDA_INT_M) {
4670 if (do_s2io_chk_alarm_bit(RDA_RXDn_ECC_DB_ERR
4671 | RDA_FRM_ECC_DB_N_AERR | RDA_SM1_ERR_ALARM
4672 | RDA_SM0_ERR_ALARM | RDA_RXD_ECC_DB_SERR,
4673 &bar0->rda_err_reg, &sw_stat->rda_err_cnt))
4674 goto reset;
4675 do_s2io_chk_alarm_bit(RDA_RXDn_ECC_SG_ERR | RDA_FRM_ECC_SG_ERR
4676 | RDA_MISC_ERR | RDA_PCIX_ERR,
4677 &bar0->rda_err_reg, &sw_stat->rda_err_cnt);
4678 }
4679
4680 if (val64 & RXDMA_INT_RTI_INT_M) {
4681 if (do_s2io_chk_alarm_bit(RTI_SM_ERR_ALARM, &bar0->rti_err_reg,
4682 &sw_stat->rti_err_cnt))
4683 goto reset;
4684 do_s2io_chk_alarm_bit(RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
4685 &bar0->rti_err_reg, &sw_stat->rti_err_cnt);
4686 }
4687
4688 val64 = readq(&bar0->mac_int_status);
4689 if (val64 & MAC_INT_STATUS_RMAC_INT) {
4690 if (do_s2io_chk_alarm_bit(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR,
4691 &bar0->mac_rmac_err_reg,
4692 &sw_stat->mac_rmac_err_cnt))
4693 goto reset;
4694 do_s2io_chk_alarm_bit(RMAC_UNUSED_INT|RMAC_SINGLE_ECC_ERR|
4695 RMAC_DOUBLE_ECC_ERR, &bar0->mac_rmac_err_reg,
4696 &sw_stat->mac_rmac_err_cnt);
4697 }
4698
4699 val64 = readq(&bar0->xgxs_int_status);
4700 if (val64 & XGXS_INT_STATUS_RXGXS) {
4701 if (do_s2io_chk_alarm_bit(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR,
4702 &bar0->xgxs_rxgxs_err_reg,
4703 &sw_stat->xgxs_rxgxs_err_cnt))
4704 goto reset;
4705 }
4706
4707 val64 = readq(&bar0->mc_int_status);
4708 if(val64 & MC_INT_STATUS_MC_INT) {
4709 if (do_s2io_chk_alarm_bit(MC_ERR_REG_SM_ERR, &bar0->mc_err_reg,
4710 &sw_stat->mc_err_cnt))
4711 goto reset;
4712
4713 /* Handling Ecc errors */
4714 if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
4715 writeq(val64, &bar0->mc_err_reg);
4716 if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
4717 sw_stat->double_ecc_errs++;
4718 if (sp->device_type != XFRAME_II_DEVICE) {
4719 /*
4720 * Reset XframeI only if critical error
4721 */
4722 if (val64 &
4723 (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
4724 MC_ERR_REG_MIRI_ECC_DB_ERR_1))
4725 goto reset;
4726 }
4727 } else
4728 sw_stat->single_ecc_errs++;
4729 }
4730 }
4731 return;
4732
4733reset:
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004734 s2io_stop_all_tx_queue(sp);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004735 schedule_work(&sp->rst_timer_task);
4736 sw_stat->soft_reset_cnt++;
4737 return;
4738}
4739
4740/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004741 * s2io_isr - ISR handler of the device .
4742 * @irq: the irq of the device.
4743 * @dev_id: a void pointer to the dev structure of the NIC.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004744 * Description: This function is the ISR handler of the device. It
4745 * identifies the reason for the interrupt and calls the relevant
4746 * service routines. As a contongency measure, this ISR allocates the
Linus Torvalds1da177e2005-04-16 15:20:36 -07004747 * recv buffers, if their numbers are below the panic value which is
4748 * presently set to 25% of the original number of rcv buffers allocated.
4749 * Return value:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004750 * IRQ_HANDLED: will be returned if IRQ was handled by this routine
Linus Torvalds1da177e2005-04-16 15:20:36 -07004751 * IRQ_NONE: will be returned if interrupt is not from our device
4752 */
David Howells7d12e782006-10-05 14:55:46 +01004753static irqreturn_t s2io_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004754{
4755 struct net_device *dev = (struct net_device *) dev_id;
Wang Chen4cf16532008-11-12 23:38:14 -08004756 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004757 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004758 int i;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004759 u64 reason = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004760 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004761 struct config_param *config;
4762
Linas Vepstasd796fdb2007-05-14 18:37:30 -05004763 /* Pretend we handled any irq's from a disconnected card */
4764 if (pci_channel_offline(sp->pdev))
4765 return IRQ_NONE;
4766
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004767 if (!is_s2io_card_up(sp))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004768 return IRQ_NONE;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004769
Linus Torvalds1da177e2005-04-16 15:20:36 -07004770 mac_control = &sp->mac_control;
4771 config = &sp->config;
4772
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004773 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004774 * Identify the cause for interrupt and call the appropriate
4775 * interrupt handler. Causes for the interrupt could be;
4776 * 1. Rx of packet.
4777 * 2. Tx complete.
4778 * 3. Link down.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004779 */
4780 reason = readq(&bar0->general_int_status);
4781
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004782 if (unlikely(reason == S2IO_MINUS_ONE) ) {
4783 /* Nothing much can be done. Get out */
4784 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004785 }
4786
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004787 if (reason & (GEN_INTR_RXTRAFFIC |
4788 GEN_INTR_TXTRAFFIC | GEN_INTR_TXPIC))
4789 {
4790 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
4791
4792 if (config->napi) {
4793 if (reason & GEN_INTR_RXTRAFFIC) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004794 netif_rx_schedule(dev, &sp->napi);
4795 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_mask);
4796 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
4797 readl(&bar0->rx_traffic_int);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004798 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004799 } else {
4800 /*
4801 * rx_traffic_int reg is an R1 register, writing all 1's
4802 * will ensure that the actual interrupt causing bit
4803 * get's cleared and hence a read can be avoided.
4804 */
4805 if (reason & GEN_INTR_RXTRAFFIC)
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004806 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004807
4808 for (i = 0; i < config->rx_ring_num; i++)
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004809 rx_intr_handler(&mac_control->rings[i], 0);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004810 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004811
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004812 /*
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004813 * tx_traffic_int reg is an R1 register, writing all 1's
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004814 * will ensure that the actual interrupt causing bit get's
4815 * cleared and hence a read can be avoided.
4816 */
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004817 if (reason & GEN_INTR_TXTRAFFIC)
4818 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004819
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004820 for (i = 0; i < config->tx_fifo_num; i++)
4821 tx_intr_handler(&mac_control->fifos[i]);
4822
4823 if (reason & GEN_INTR_TXPIC)
4824 s2io_txpic_intr_handle(sp);
4825
4826 /*
4827 * Reallocate the buffers from the interrupt handler itself.
4828 */
4829 if (!config->napi) {
4830 for (i = 0; i < config->rx_ring_num; i++)
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004831 s2io_chk_rx_buffers(sp, &mac_control->rings[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004832 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004833 writeq(sp->general_int_mask, &bar0->general_int_mask);
4834 readl(&bar0->general_int_status);
4835
4836 return IRQ_HANDLED;
4837
4838 }
4839 else if (!reason) {
4840 /* The interrupt was not raised by us */
4841 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004843
Linus Torvalds1da177e2005-04-16 15:20:36 -07004844 return IRQ_HANDLED;
4845}
4846
4847/**
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004848 * s2io_updt_stats -
4849 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004850static void s2io_updt_stats(struct s2io_nic *sp)
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004851{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004852 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004853 u64 val64;
4854 int cnt = 0;
4855
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004856 if (is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004857 /* Apprx 30us on a 133 MHz bus */
4858 val64 = SET_UPDT_CLICKS(10) |
4859 STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
4860 writeq(val64, &bar0->stat_cfg);
4861 do {
4862 udelay(100);
4863 val64 = readq(&bar0->stat_cfg);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07004864 if (!(val64 & s2BIT(0)))
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004865 break;
4866 cnt++;
4867 if (cnt == 5)
4868 break; /* Updt failed */
4869 } while(1);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004870 }
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004871}
4872
4873/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004874 * s2io_get_stats - Updates the device statistics structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004875 * @dev : pointer to the device structure.
4876 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004877 * This function updates the device statistics structure in the s2io_nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07004878 * structure and returns a pointer to the same.
4879 * Return value:
4880 * pointer to the updated net_device_stats structure.
4881 */
4882
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004883static struct net_device_stats *s2io_get_stats(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004884{
Wang Chen4cf16532008-11-12 23:38:14 -08004885 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004886 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004887 struct config_param *config;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004888 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004889
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004890
Linus Torvalds1da177e2005-04-16 15:20:36 -07004891 mac_control = &sp->mac_control;
4892 config = &sp->config;
4893
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004894 /* Configure Stats for immediate updt */
4895 s2io_updt_stats(sp);
4896
Breno Leitaodc56e632008-07-22 16:27:20 -03004897 /* Using sp->stats as a staging area, because reset (due to mtu
4898 change, for example) will clear some hardware counters */
4899 dev->stats.tx_packets +=
4900 le32_to_cpu(mac_control->stats_info->tmac_frms) -
4901 sp->stats.tx_packets;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004902 sp->stats.tx_packets =
4903 le32_to_cpu(mac_control->stats_info->tmac_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004904 dev->stats.tx_errors +=
4905 le32_to_cpu(mac_control->stats_info->tmac_any_err_frms) -
4906 sp->stats.tx_errors;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004907 sp->stats.tx_errors =
4908 le32_to_cpu(mac_control->stats_info->tmac_any_err_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004909 dev->stats.rx_errors +=
4910 le64_to_cpu(mac_control->stats_info->rmac_drop_frms) -
4911 sp->stats.rx_errors;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004912 sp->stats.rx_errors =
Al Viroee705db2006-09-23 01:28:17 +01004913 le64_to_cpu(mac_control->stats_info->rmac_drop_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004914 dev->stats.multicast =
4915 le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms) -
4916 sp->stats.multicast;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004917 sp->stats.multicast =
4918 le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004919 dev->stats.rx_length_errors =
4920 le64_to_cpu(mac_control->stats_info->rmac_long_frms) -
4921 sp->stats.rx_length_errors;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004922 sp->stats.rx_length_errors =
Al Viroee705db2006-09-23 01:28:17 +01004923 le64_to_cpu(mac_control->stats_info->rmac_long_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004924
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004925 /* collect per-ring rx_packets and rx_bytes */
Breno Leitaodc56e632008-07-22 16:27:20 -03004926 dev->stats.rx_packets = dev->stats.rx_bytes = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004927 for (i = 0; i < config->rx_ring_num; i++) {
Breno Leitaodc56e632008-07-22 16:27:20 -03004928 dev->stats.rx_packets += mac_control->rings[i].rx_packets;
4929 dev->stats.rx_bytes += mac_control->rings[i].rx_bytes;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004930 }
4931
Breno Leitaodc56e632008-07-22 16:27:20 -03004932 return (&dev->stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004933}
4934
4935/**
4936 * s2io_set_multicast - entry point for multicast address enable/disable.
4937 * @dev : pointer to the device structure
4938 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004939 * This function is a driver entry point which gets called by the kernel
4940 * whenever multicast addresses must be enabled/disabled. This also gets
Linus Torvalds1da177e2005-04-16 15:20:36 -07004941 * called to set/reset promiscuous mode. Depending on the deivce flag, we
4942 * determine, if multicast address must be enabled or if promiscuous mode
4943 * is to be disabled etc.
4944 * Return value:
4945 * void.
4946 */
4947
4948static void s2io_set_multicast(struct net_device *dev)
4949{
4950 int i, j, prev_cnt;
4951 struct dev_mc_list *mclist;
Wang Chen4cf16532008-11-12 23:38:14 -08004952 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004953 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004954 u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
4955 0xfeffffffffffULL;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004956 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, mac_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004957 void __iomem *add;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004958 struct config_param *config = &sp->config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004959
4960 if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
4961 /* Enable all Multicast addresses */
4962 writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
4963 &bar0->rmac_addr_data0_mem);
4964 writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
4965 &bar0->rmac_addr_data1_mem);
4966 val64 = RMAC_ADDR_CMD_MEM_WE |
4967 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004968 RMAC_ADDR_CMD_MEM_OFFSET(config->max_mc_addr - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004969 writeq(val64, &bar0->rmac_addr_cmd_mem);
4970 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004971 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05004972 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4973 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004974
4975 sp->m_cast_flg = 1;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004976 sp->all_multi_pos = config->max_mc_addr - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004977 } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
4978 /* Disable all Multicast addresses */
4979 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
4980 &bar0->rmac_addr_data0_mem);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07004981 writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
4982 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004983 val64 = RMAC_ADDR_CMD_MEM_WE |
4984 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4985 RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
4986 writeq(val64, &bar0->rmac_addr_cmd_mem);
4987 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004988 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05004989 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4990 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004991
4992 sp->m_cast_flg = 0;
4993 sp->all_multi_pos = 0;
4994 }
4995
4996 if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
4997 /* Put the NIC into promiscuous mode */
4998 add = &bar0->mac_cfg;
4999 val64 = readq(&bar0->mac_cfg);
5000 val64 |= MAC_CFG_RMAC_PROM_ENABLE;
5001
5002 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5003 writel((u32) val64, add);
5004 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5005 writel((u32) (val64 >> 32), (add + 4));
5006
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005007 if (vlan_tag_strip != 1) {
5008 val64 = readq(&bar0->rx_pa_cfg);
5009 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
5010 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03005011 sp->vlan_strip_flag = 0;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005012 }
5013
Linus Torvalds1da177e2005-04-16 15:20:36 -07005014 val64 = readq(&bar0->mac_cfg);
5015 sp->promisc_flg = 1;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07005016 DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07005017 dev->name);
5018 } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
5019 /* Remove the NIC from promiscuous mode */
5020 add = &bar0->mac_cfg;
5021 val64 = readq(&bar0->mac_cfg);
5022 val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
5023
5024 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5025 writel((u32) val64, add);
5026 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5027 writel((u32) (val64 >> 32), (add + 4));
5028
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005029 if (vlan_tag_strip != 0) {
5030 val64 = readq(&bar0->rx_pa_cfg);
5031 val64 |= RX_PA_CFG_STRIP_VLAN_TAG;
5032 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03005033 sp->vlan_strip_flag = 1;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005034 }
5035
Linus Torvalds1da177e2005-04-16 15:20:36 -07005036 val64 = readq(&bar0->mac_cfg);
5037 sp->promisc_flg = 0;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07005038 DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07005039 dev->name);
5040 }
5041
5042 /* Update individual M_CAST address list */
5043 if ((!sp->m_cast_flg) && dev->mc_count) {
5044 if (dev->mc_count >
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005045 (config->max_mc_addr - config->max_mac_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005046 DBG_PRINT(ERR_DBG, "%s: No more Rx filters ",
5047 dev->name);
5048 DBG_PRINT(ERR_DBG, "can be added, please enable ");
5049 DBG_PRINT(ERR_DBG, "ALL_MULTI instead\n");
5050 return;
5051 }
5052
5053 prev_cnt = sp->mc_addr_count;
5054 sp->mc_addr_count = dev->mc_count;
5055
5056 /* Clear out the previous list of Mc in the H/W. */
5057 for (i = 0; i < prev_cnt; i++) {
5058 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
5059 &bar0->rmac_addr_data0_mem);
5060 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005061 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005062 val64 = RMAC_ADDR_CMD_MEM_WE |
5063 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5064 RMAC_ADDR_CMD_MEM_OFFSET
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005065 (config->mc_start_offset + i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005066 writeq(val64, &bar0->rmac_addr_cmd_mem);
5067
5068 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005069 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05005070 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5071 S2IO_BIT_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 DBG_PRINT(ERR_DBG, "%s: Adding ",
5073 dev->name);
5074 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
5075 return;
5076 }
5077 }
5078
5079 /* Create the new Rx filter list and update the same in H/W. */
5080 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
5081 i++, mclist = mclist->next) {
5082 memcpy(sp->usr_addrs[i].addr, mclist->dmi_addr,
5083 ETH_ALEN);
Jeff Garzika7a80d52006-03-04 12:06:51 -05005084 mac_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005085 for (j = 0; j < ETH_ALEN; j++) {
5086 mac_addr |= mclist->dmi_addr[j];
5087 mac_addr <<= 8;
5088 }
5089 mac_addr >>= 8;
5090 writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
5091 &bar0->rmac_addr_data0_mem);
5092 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005093 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005094 val64 = RMAC_ADDR_CMD_MEM_WE |
5095 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5096 RMAC_ADDR_CMD_MEM_OFFSET
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005097 (i + config->mc_start_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005098 writeq(val64, &bar0->rmac_addr_cmd_mem);
5099
5100 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005101 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05005102 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5103 S2IO_BIT_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104 DBG_PRINT(ERR_DBG, "%s: Adding ",
5105 dev->name);
5106 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
5107 return;
5108 }
5109 }
5110 }
5111}
5112
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005113/* read from CAM unicast & multicast addresses and store it in
5114 * def_mac_addr structure
5115 */
5116void do_s2io_store_unicast_mc(struct s2io_nic *sp)
5117{
5118 int offset;
5119 u64 mac_addr = 0x0;
5120 struct config_param *config = &sp->config;
5121
5122 /* store unicast & multicast mac addresses */
5123 for (offset = 0; offset < config->max_mc_addr; offset++) {
5124 mac_addr = do_s2io_read_unicast_mc(sp, offset);
5125 /* if read fails disable the entry */
5126 if (mac_addr == FAILURE)
5127 mac_addr = S2IO_DISABLE_MAC_ENTRY;
5128 do_s2io_copy_mac_addr(sp, offset, mac_addr);
5129 }
5130}
5131
5132/* restore unicast & multicast MAC to CAM from def_mac_addr structure */
5133static void do_s2io_restore_unicast_mc(struct s2io_nic *sp)
5134{
5135 int offset;
5136 struct config_param *config = &sp->config;
5137 /* restore unicast mac address */
5138 for (offset = 0; offset < config->max_mac_addr; offset++)
5139 do_s2io_prog_unicast(sp->dev,
5140 sp->def_mac_addr[offset].mac_addr);
5141
5142 /* restore multicast mac address */
5143 for (offset = config->mc_start_offset;
5144 offset < config->max_mc_addr; offset++)
5145 do_s2io_add_mc(sp, sp->def_mac_addr[offset].mac_addr);
5146}
5147
5148/* add a multicast MAC address to CAM */
5149static int do_s2io_add_mc(struct s2io_nic *sp, u8 *addr)
5150{
5151 int i;
5152 u64 mac_addr = 0;
5153 struct config_param *config = &sp->config;
5154
5155 for (i = 0; i < ETH_ALEN; i++) {
5156 mac_addr <<= 8;
5157 mac_addr |= addr[i];
5158 }
5159 if ((0ULL == mac_addr) || (mac_addr == S2IO_DISABLE_MAC_ENTRY))
5160 return SUCCESS;
5161
5162 /* check if the multicast mac already preset in CAM */
5163 for (i = config->mc_start_offset; i < config->max_mc_addr; i++) {
5164 u64 tmp64;
5165 tmp64 = do_s2io_read_unicast_mc(sp, i);
5166 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
5167 break;
5168
5169 if (tmp64 == mac_addr)
5170 return SUCCESS;
5171 }
5172 if (i == config->max_mc_addr) {
5173 DBG_PRINT(ERR_DBG,
5174 "CAM full no space left for multicast MAC\n");
5175 return FAILURE;
5176 }
5177 /* Update the internal structure with this new mac address */
5178 do_s2io_copy_mac_addr(sp, i, mac_addr);
5179
5180 return (do_s2io_add_mac(sp, mac_addr, i));
5181}
5182
5183/* add MAC address to CAM */
5184static int do_s2io_add_mac(struct s2io_nic *sp, u64 addr, int off)
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005185{
5186 u64 val64;
5187 struct XENA_dev_config __iomem *bar0 = sp->bar0;
5188
5189 writeq(RMAC_ADDR_DATA0_MEM_ADDR(addr),
5190 &bar0->rmac_addr_data0_mem);
5191
5192 val64 =
5193 RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5194 RMAC_ADDR_CMD_MEM_OFFSET(off);
5195 writeq(val64, &bar0->rmac_addr_cmd_mem);
5196
5197 /* Wait till command completes */
5198 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
5199 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5200 S2IO_BIT_RESET)) {
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005201 DBG_PRINT(INFO_DBG, "do_s2io_add_mac failed\n");
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005202 return FAILURE;
5203 }
5204 return SUCCESS;
5205}
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005206/* deletes a specified unicast/multicast mac entry from CAM */
5207static int do_s2io_delete_unicast_mc(struct s2io_nic *sp, u64 addr)
5208{
5209 int offset;
5210 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, tmp64;
5211 struct config_param *config = &sp->config;
5212
5213 for (offset = 1;
5214 offset < config->max_mc_addr; offset++) {
5215 tmp64 = do_s2io_read_unicast_mc(sp, offset);
5216 if (tmp64 == addr) {
5217 /* disable the entry by writing 0xffffffffffffULL */
5218 if (do_s2io_add_mac(sp, dis_addr, offset) == FAILURE)
5219 return FAILURE;
5220 /* store the new mac list from CAM */
5221 do_s2io_store_unicast_mc(sp);
5222 return SUCCESS;
5223 }
5224 }
5225 DBG_PRINT(ERR_DBG, "MAC address 0x%llx not found in CAM\n",
5226 (unsigned long long)addr);
5227 return FAILURE;
5228}
5229
5230/* read mac entries from CAM */
5231static u64 do_s2io_read_unicast_mc(struct s2io_nic *sp, int offset)
5232{
5233 u64 tmp64 = 0xffffffffffff0000ULL, val64;
5234 struct XENA_dev_config __iomem *bar0 = sp->bar0;
5235
5236 /* read mac addr */
5237 val64 =
5238 RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5239 RMAC_ADDR_CMD_MEM_OFFSET(offset);
5240 writeq(val64, &bar0->rmac_addr_cmd_mem);
5241
5242 /* Wait till command completes */
5243 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
5244 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5245 S2IO_BIT_RESET)) {
5246 DBG_PRINT(INFO_DBG, "do_s2io_read_unicast_mc failed\n");
5247 return FAILURE;
5248 }
5249 tmp64 = readq(&bar0->rmac_addr_data0_mem);
5250 return (tmp64 >> 16);
5251}
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005252
Linus Torvalds1da177e2005-04-16 15:20:36 -07005253/**
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005254 * s2io_set_mac_addr driver entry point
5255 */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005256
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005257static int s2io_set_mac_addr(struct net_device *dev, void *p)
5258{
5259 struct sockaddr *addr = p;
5260
5261 if (!is_valid_ether_addr(addr->sa_data))
5262 return -EINVAL;
5263
5264 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5265
5266 /* store the MAC address in CAM */
5267 return (do_s2io_prog_unicast(dev, dev->dev_addr));
5268}
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005269/**
5270 * do_s2io_prog_unicast - Programs the Xframe mac address
Linus Torvalds1da177e2005-04-16 15:20:36 -07005271 * @dev : pointer to the device structure.
5272 * @addr: a uchar pointer to the new mac address which is to be set.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005273 * Description : This procedure will program the Xframe to receive
Linus Torvalds1da177e2005-04-16 15:20:36 -07005274 * frames with new Mac Address
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005275 * Return value: SUCCESS on success and an appropriate (-)ve integer
Linus Torvalds1da177e2005-04-16 15:20:36 -07005276 * as defined in errno.h file on failure.
5277 */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005278
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005279static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005280{
Wang Chen4cf16532008-11-12 23:38:14 -08005281 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005282 register u64 mac_addr = 0, perm_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005283 int i;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005284 u64 tmp64;
5285 struct config_param *config = &sp->config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005286
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005287 /*
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005288 * Set the new MAC address as the new unicast filter and reflect this
5289 * change on the device address registered with the OS. It will be
5290 * at offset 0.
5291 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005292 for (i = 0; i < ETH_ALEN; i++) {
5293 mac_addr <<= 8;
5294 mac_addr |= addr[i];
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005295 perm_addr <<= 8;
5296 perm_addr |= sp->def_mac_addr[0].mac_addr[i];
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005297 }
5298
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005299 /* check if the dev_addr is different than perm_addr */
5300 if (mac_addr == perm_addr)
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005301 return SUCCESS;
5302
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005303 /* check if the mac already preset in CAM */
5304 for (i = 1; i < config->max_mac_addr; i++) {
5305 tmp64 = do_s2io_read_unicast_mc(sp, i);
5306 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
5307 break;
5308
5309 if (tmp64 == mac_addr) {
5310 DBG_PRINT(INFO_DBG,
5311 "MAC addr:0x%llx already present in CAM\n",
5312 (unsigned long long)mac_addr);
5313 return SUCCESS;
5314 }
5315 }
5316 if (i == config->max_mac_addr) {
5317 DBG_PRINT(ERR_DBG, "CAM full no space left for Unicast MAC\n");
5318 return FAILURE;
5319 }
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005320 /* Update the internal structure with this new mac address */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005321 do_s2io_copy_mac_addr(sp, i, mac_addr);
5322 return (do_s2io_add_mac(sp, mac_addr, i));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005323}
5324
5325/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005326 * s2io_ethtool_sset - Sets different link parameters.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005327 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
5328 * @info: pointer to the structure with parameters given by ethtool to set
5329 * link information.
5330 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005331 * The function sets different link parameters provided by the user onto
Linus Torvalds1da177e2005-04-16 15:20:36 -07005332 * the NIC.
5333 * Return value:
5334 * 0 on success.
5335*/
5336
5337static int s2io_ethtool_sset(struct net_device *dev,
5338 struct ethtool_cmd *info)
5339{
Wang Chen4cf16532008-11-12 23:38:14 -08005340 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005341 if ((info->autoneg == AUTONEG_ENABLE) ||
5342 (info->speed != SPEED_10000) || (info->duplex != DUPLEX_FULL))
5343 return -EINVAL;
5344 else {
5345 s2io_close(sp->dev);
5346 s2io_open(sp->dev);
5347 }
5348
5349 return 0;
5350}
5351
5352/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005353 * s2io_ethtol_gset - Return link specific information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005354 * @sp : private member of the device structure, pointer to the
5355 * s2io_nic structure.
5356 * @info : pointer to the structure with parameters given by ethtool
5357 * to return link information.
5358 * Description:
5359 * Returns link specific information like speed, duplex etc.. to ethtool.
5360 * Return value :
5361 * return 0 on success.
5362 */
5363
5364static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
5365{
Wang Chen4cf16532008-11-12 23:38:14 -08005366 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005367 info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5368 info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5369 info->port = PORT_FIBRE;
Sivakumar Subramani1a7eb722007-09-14 07:43:16 -04005370
5371 /* info->transceiver */
5372 info->transceiver = XCVR_EXTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373
5374 if (netif_carrier_ok(sp->dev)) {
5375 info->speed = 10000;
5376 info->duplex = DUPLEX_FULL;
5377 } else {
5378 info->speed = -1;
5379 info->duplex = -1;
5380 }
5381
5382 info->autoneg = AUTONEG_DISABLE;
5383 return 0;
5384}
5385
5386/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005387 * s2io_ethtool_gdrvinfo - Returns driver specific information.
5388 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005389 * s2io_nic structure.
5390 * @info : pointer to the structure with parameters given by ethtool to
5391 * return driver information.
5392 * Description:
5393 * Returns driver specefic information like name, version etc.. to ethtool.
5394 * Return value:
5395 * void
5396 */
5397
5398static void s2io_ethtool_gdrvinfo(struct net_device *dev,
5399 struct ethtool_drvinfo *info)
5400{
Wang Chen4cf16532008-11-12 23:38:14 -08005401 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402
John W. Linvilledbc23092005-09-28 17:50:51 -04005403 strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
5404 strncpy(info->version, s2io_driver_version, sizeof(info->version));
5405 strncpy(info->fw_version, "", sizeof(info->fw_version));
5406 strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005407 info->regdump_len = XENA_REG_SPACE;
5408 info->eedump_len = XENA_EEPROM_SPACE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005409}
5410
5411/**
5412 * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005413 * @sp: private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005414 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005415 * @regs : pointer to the structure with parameters given by ethtool for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005416 * dumping the registers.
5417 * @reg_space: The input argumnet into which all the registers are dumped.
5418 * Description:
5419 * Dumps the entire register space of xFrame NIC into the user given
5420 * buffer area.
5421 * Return value :
5422 * void .
5423*/
5424
5425static void s2io_ethtool_gregs(struct net_device *dev,
5426 struct ethtool_regs *regs, void *space)
5427{
5428 int i;
5429 u64 reg;
5430 u8 *reg_space = (u8 *) space;
Wang Chen4cf16532008-11-12 23:38:14 -08005431 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005432
5433 regs->len = XENA_REG_SPACE;
5434 regs->version = sp->pdev->subsystem_device;
5435
5436 for (i = 0; i < regs->len; i += 8) {
5437 reg = readq(sp->bar0 + i);
5438 memcpy((reg_space + i), &reg, 8);
5439 }
5440}
5441
5442/**
5443 * s2io_phy_id - timer function that alternates adapter LED.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005444 * @data : address of the private member of the device structure, which
Linus Torvalds1da177e2005-04-16 15:20:36 -07005445 * is a pointer to the s2io_nic structure, provided as an u32.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005446 * Description: This is actually the timer function that alternates the
5447 * adapter LED bit of the adapter control bit to set/reset every time on
5448 * invocation. The timer is set for 1/2 a second, hence tha NIC blinks
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449 * once every second.
5450*/
5451static void s2io_phy_id(unsigned long data)
5452{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005453 struct s2io_nic *sp = (struct s2io_nic *) data;
5454 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005455 u64 val64 = 0;
5456 u16 subid;
5457
5458 subid = sp->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005459 if ((sp->device_type == XFRAME_II_DEVICE) ||
5460 ((subid & 0xFF) >= 0x07)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005461 val64 = readq(&bar0->gpio_control);
5462 val64 ^= GPIO_CTRL_GPIO_0;
5463 writeq(val64, &bar0->gpio_control);
5464 } else {
5465 val64 = readq(&bar0->adapter_control);
5466 val64 ^= ADAPTER_LED_ON;
5467 writeq(val64, &bar0->adapter_control);
5468 }
5469
5470 mod_timer(&sp->id_timer, jiffies + HZ / 2);
5471}
5472
5473/**
5474 * s2io_ethtool_idnic - To physically identify the nic on the system.
5475 * @sp : private member of the device structure, which is a pointer to the
5476 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005477 * @id : pointer to the structure with identification parameters given by
Linus Torvalds1da177e2005-04-16 15:20:36 -07005478 * ethtool.
5479 * Description: Used to physically identify the NIC on the system.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005480 * The Link LED will blink for a time specified by the user for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005481 * identification.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005482 * NOTE: The Link has to be Up to be able to blink the LED. Hence
Linus Torvalds1da177e2005-04-16 15:20:36 -07005483 * identification is possible only if it's link is up.
5484 * Return value:
5485 * int , returns 0 on success
5486 */
5487
5488static int s2io_ethtool_idnic(struct net_device *dev, u32 data)
5489{
5490 u64 val64 = 0, last_gpio_ctrl_val;
Wang Chen4cf16532008-11-12 23:38:14 -08005491 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005492 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005493 u16 subid;
5494
5495 subid = sp->pdev->subsystem_device;
5496 last_gpio_ctrl_val = readq(&bar0->gpio_control);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005497 if ((sp->device_type == XFRAME_I_DEVICE) &&
5498 ((subid & 0xFF) < 0x07)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005499 val64 = readq(&bar0->adapter_control);
5500 if (!(val64 & ADAPTER_CNTL_EN)) {
5501 printk(KERN_ERR
5502 "Adapter Link down, cannot blink LED\n");
5503 return -EFAULT;
5504 }
5505 }
5506 if (sp->id_timer.function == NULL) {
5507 init_timer(&sp->id_timer);
5508 sp->id_timer.function = s2io_phy_id;
5509 sp->id_timer.data = (unsigned long) sp;
5510 }
5511 mod_timer(&sp->id_timer, jiffies);
5512 if (data)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005513 msleep_interruptible(data * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005514 else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005515 msleep_interruptible(MAX_FLICKER_TIME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005516 del_timer_sync(&sp->id_timer);
5517
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005518 if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519 writeq(last_gpio_ctrl_val, &bar0->gpio_control);
5520 last_gpio_ctrl_val = readq(&bar0->gpio_control);
5521 }
5522
5523 return 0;
5524}
5525
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005526static void s2io_ethtool_gringparam(struct net_device *dev,
5527 struct ethtool_ringparam *ering)
5528{
Wang Chen4cf16532008-11-12 23:38:14 -08005529 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005530 int i,tx_desc_count=0,rx_desc_count=0;
5531
5532 if (sp->rxd_mode == RXD_MODE_1)
5533 ering->rx_max_pending = MAX_RX_DESC_1;
5534 else if (sp->rxd_mode == RXD_MODE_3B)
5535 ering->rx_max_pending = MAX_RX_DESC_2;
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005536
5537 ering->tx_max_pending = MAX_TX_DESC;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005538 for (i = 0 ; i < sp->config.tx_fifo_num ; i++)
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005539 tx_desc_count += sp->config.tx_cfg[i].fifo_len;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005540
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005541 DBG_PRINT(INFO_DBG,"\nmax txds : %d\n",sp->config.max_txds);
5542 ering->tx_pending = tx_desc_count;
5543 rx_desc_count = 0;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005544 for (i = 0 ; i < sp->config.rx_ring_num ; i++)
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005545 rx_desc_count += sp->config.rx_cfg[i].num_rxd;
Veena Paratb6627672007-07-23 02:39:43 -04005546
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005547 ering->rx_pending = rx_desc_count;
5548
5549 ering->rx_mini_max_pending = 0;
5550 ering->rx_mini_pending = 0;
5551 if(sp->rxd_mode == RXD_MODE_1)
5552 ering->rx_jumbo_max_pending = MAX_RX_DESC_1;
5553 else if (sp->rxd_mode == RXD_MODE_3B)
5554 ering->rx_jumbo_max_pending = MAX_RX_DESC_2;
5555 ering->rx_jumbo_pending = rx_desc_count;
5556}
5557
Linus Torvalds1da177e2005-04-16 15:20:36 -07005558/**
5559 * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005560 * @sp : private member of the device structure, which is a pointer to the
5561 * s2io_nic structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005562 * @ep : pointer to the structure with pause parameters given by ethtool.
5563 * Description:
5564 * Returns the Pause frame generation and reception capability of the NIC.
5565 * Return value:
5566 * void
5567 */
5568static void s2io_ethtool_getpause_data(struct net_device *dev,
5569 struct ethtool_pauseparam *ep)
5570{
5571 u64 val64;
Wang Chen4cf16532008-11-12 23:38:14 -08005572 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005573 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
5575 val64 = readq(&bar0->rmac_pause_cfg);
5576 if (val64 & RMAC_PAUSE_GEN_ENABLE)
5577 ep->tx_pause = TRUE;
5578 if (val64 & RMAC_PAUSE_RX_ENABLE)
5579 ep->rx_pause = TRUE;
5580 ep->autoneg = FALSE;
5581}
5582
5583/**
5584 * s2io_ethtool_setpause_data - set/reset pause frame generation.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005585 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586 * s2io_nic structure.
5587 * @ep : pointer to the structure with pause parameters given by ethtool.
5588 * Description:
5589 * It can be used to set or reset Pause frame generation or reception
5590 * support of the NIC.
5591 * Return value:
5592 * int, returns 0 on Success
5593 */
5594
5595static int s2io_ethtool_setpause_data(struct net_device *dev,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005596 struct ethtool_pauseparam *ep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597{
5598 u64 val64;
Wang Chen4cf16532008-11-12 23:38:14 -08005599 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005600 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005601
5602 val64 = readq(&bar0->rmac_pause_cfg);
5603 if (ep->tx_pause)
5604 val64 |= RMAC_PAUSE_GEN_ENABLE;
5605 else
5606 val64 &= ~RMAC_PAUSE_GEN_ENABLE;
5607 if (ep->rx_pause)
5608 val64 |= RMAC_PAUSE_RX_ENABLE;
5609 else
5610 val64 &= ~RMAC_PAUSE_RX_ENABLE;
5611 writeq(val64, &bar0->rmac_pause_cfg);
5612 return 0;
5613}
5614
5615/**
5616 * read_eeprom - reads 4 bytes of data from user given offset.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005617 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005618 * s2io_nic structure.
5619 * @off : offset at which the data must be written
5620 * @data : Its an output parameter where the data read at the given
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005621 * offset is stored.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005623 * Will read 4 bytes of data from the user given offset and return the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005624 * read data.
5625 * NOTE: Will allow to read only part of the EEPROM visible through the
5626 * I2C bus.
5627 * Return value:
5628 * -1 on failure and 0 on success.
5629 */
5630
5631#define S2IO_DEV_ID 5
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005632static int read_eeprom(struct s2io_nic * sp, int off, u64 * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005633{
5634 int ret = -1;
5635 u32 exit_cnt = 0;
5636 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005637 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005638
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005639 if (sp->device_type == XFRAME_I_DEVICE) {
5640 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5641 I2C_CONTROL_BYTE_CNT(0x3) | I2C_CONTROL_READ |
5642 I2C_CONTROL_CNTL_START;
5643 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005644
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005645 while (exit_cnt < 5) {
5646 val64 = readq(&bar0->i2c_control);
5647 if (I2C_CONTROL_CNTL_END(val64)) {
5648 *data = I2C_CONTROL_GET_DATA(val64);
5649 ret = 0;
5650 break;
5651 }
5652 msleep(50);
5653 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005654 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655 }
5656
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005657 if (sp->device_type == XFRAME_II_DEVICE) {
5658 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005659 SPI_CONTROL_BYTECNT(0x3) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005660 SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
5661 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5662 val64 |= SPI_CONTROL_REQ;
5663 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5664 while (exit_cnt < 5) {
5665 val64 = readq(&bar0->spi_control);
5666 if (val64 & SPI_CONTROL_NACK) {
5667 ret = 1;
5668 break;
5669 } else if (val64 & SPI_CONTROL_DONE) {
5670 *data = readq(&bar0->spi_data);
5671 *data &= 0xffffff;
5672 ret = 0;
5673 break;
5674 }
5675 msleep(50);
5676 exit_cnt++;
5677 }
5678 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005679 return ret;
5680}
5681
5682/**
5683 * write_eeprom - actually writes the relevant part of the data value.
5684 * @sp : private member of the device structure, which is a pointer to the
5685 * s2io_nic structure.
5686 * @off : offset at which the data must be written
5687 * @data : The data that is to be written
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005688 * @cnt : Number of bytes of the data that are actually to be written into
Linus Torvalds1da177e2005-04-16 15:20:36 -07005689 * the Eeprom. (max of 3)
5690 * Description:
5691 * Actually writes the relevant part of the data value into the Eeprom
5692 * through the I2C bus.
5693 * Return value:
5694 * 0 on success, -1 on failure.
5695 */
5696
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005697static int write_eeprom(struct s2io_nic * sp, int off, u64 data, int cnt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005698{
5699 int exit_cnt = 0, ret = -1;
5700 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005701 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005702
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005703 if (sp->device_type == XFRAME_I_DEVICE) {
5704 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5705 I2C_CONTROL_BYTE_CNT(cnt) | I2C_CONTROL_SET_DATA((u32)data) |
5706 I2C_CONTROL_CNTL_START;
5707 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005708
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005709 while (exit_cnt < 5) {
5710 val64 = readq(&bar0->i2c_control);
5711 if (I2C_CONTROL_CNTL_END(val64)) {
5712 if (!(val64 & I2C_CONTROL_NACK))
5713 ret = 0;
5714 break;
5715 }
5716 msleep(50);
5717 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719 }
5720
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005721 if (sp->device_type == XFRAME_II_DEVICE) {
5722 int write_cnt = (cnt == 8) ? 0 : cnt;
5723 writeq(SPI_DATA_WRITE(data,(cnt<<3)), &bar0->spi_data);
5724
5725 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005726 SPI_CONTROL_BYTECNT(write_cnt) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005727 SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
5728 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5729 val64 |= SPI_CONTROL_REQ;
5730 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5731 while (exit_cnt < 5) {
5732 val64 = readq(&bar0->spi_control);
5733 if (val64 & SPI_CONTROL_NACK) {
5734 ret = 1;
5735 break;
5736 } else if (val64 & SPI_CONTROL_DONE) {
5737 ret = 0;
5738 break;
5739 }
5740 msleep(50);
5741 exit_cnt++;
5742 }
5743 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005744 return ret;
5745}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005746static void s2io_vpd_read(struct s2io_nic *nic)
Ananda Raju9dc737a2006-04-21 19:05:41 -04005747{
Ananda Rajub41477f2006-07-24 19:52:49 -04005748 u8 *vpd_data;
5749 u8 data;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005750 int i=0, cnt, fail = 0;
5751 int vpd_addr = 0x80;
5752
5753 if (nic->device_type == XFRAME_II_DEVICE) {
5754 strcpy(nic->product_name, "Xframe II 10GbE network adapter");
5755 vpd_addr = 0x80;
5756 }
5757 else {
5758 strcpy(nic->product_name, "Xframe I 10GbE network adapter");
5759 vpd_addr = 0x50;
5760 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005761 strcpy(nic->serial_num, "NOT AVAILABLE");
Ananda Raju9dc737a2006-04-21 19:05:41 -04005762
Ananda Rajub41477f2006-07-24 19:52:49 -04005763 vpd_data = kmalloc(256, GFP_KERNEL);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005764 if (!vpd_data) {
5765 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ananda Rajub41477f2006-07-24 19:52:49 -04005766 return;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005767 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04005768 nic->mac_control.stats_info->sw_stat.mem_allocated += 256;
Ananda Rajub41477f2006-07-24 19:52:49 -04005769
Ananda Raju9dc737a2006-04-21 19:05:41 -04005770 for (i = 0; i < 256; i +=4 ) {
5771 pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
5772 pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
5773 pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
5774 for (cnt = 0; cnt <5; cnt++) {
5775 msleep(2);
5776 pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
5777 if (data == 0x80)
5778 break;
5779 }
5780 if (cnt >= 5) {
5781 DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
5782 fail = 1;
5783 break;
5784 }
5785 pci_read_config_dword(nic->pdev, (vpd_addr + 4),
5786 (u32 *)&vpd_data[i]);
5787 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005788
5789 if(!fail) {
5790 /* read serial number of adapter */
5791 for (cnt = 0; cnt < 256; cnt++) {
5792 if ((vpd_data[cnt] == 'S') &&
5793 (vpd_data[cnt+1] == 'N') &&
5794 (vpd_data[cnt+2] < VPD_STRING_LEN)) {
5795 memset(nic->serial_num, 0, VPD_STRING_LEN);
5796 memcpy(nic->serial_num, &vpd_data[cnt + 3],
5797 vpd_data[cnt+2]);
5798 break;
5799 }
5800 }
5801 }
5802
5803 if ((!fail) && (vpd_data[1] < VPD_STRING_LEN)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04005804 memset(nic->product_name, 0, vpd_data[1]);
5805 memcpy(nic->product_name, &vpd_data[3], vpd_data[1]);
5806 }
Ananda Rajub41477f2006-07-24 19:52:49 -04005807 kfree(vpd_data);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04005808 nic->mac_control.stats_info->sw_stat.mem_freed += 256;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005809}
5810
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811/**
5812 * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
5813 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005814 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005815 * containing all relevant information.
5816 * @data_buf : user defined value to be written into Eeprom.
5817 * Description: Reads the values stored in the Eeprom at given offset
5818 * for a given length. Stores these values int the input argument data
5819 * buffer 'data_buf' and returns these to the caller (ethtool.)
5820 * Return value:
5821 * int 0 on success
5822 */
5823
5824static int s2io_ethtool_geeprom(struct net_device *dev,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005825 struct ethtool_eeprom *eeprom, u8 * data_buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005826{
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005827 u32 i, valid;
5828 u64 data;
Wang Chen4cf16532008-11-12 23:38:14 -08005829 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830
5831 eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
5832
5833 if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
5834 eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
5835
5836 for (i = 0; i < eeprom->len; i += 4) {
5837 if (read_eeprom(sp, (eeprom->offset + i), &data)) {
5838 DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
5839 return -EFAULT;
5840 }
5841 valid = INV(data);
5842 memcpy((data_buf + i), &valid, 4);
5843 }
5844 return 0;
5845}
5846
5847/**
5848 * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
5849 * @sp : private member of the device structure, which is a pointer to the
5850 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005851 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005852 * containing all relevant information.
5853 * @data_buf ; user defined value to be written into Eeprom.
5854 * Description:
5855 * Tries to write the user provided value in the Eeprom, at the offset
5856 * given by the user.
5857 * Return value:
5858 * 0 on success, -EFAULT on failure.
5859 */
5860
5861static int s2io_ethtool_seeprom(struct net_device *dev,
5862 struct ethtool_eeprom *eeprom,
5863 u8 * data_buf)
5864{
5865 int len = eeprom->len, cnt = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005866 u64 valid = 0, data;
Wang Chen4cf16532008-11-12 23:38:14 -08005867 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005868
5869 if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
5870 DBG_PRINT(ERR_DBG,
5871 "ETHTOOL_WRITE_EEPROM Err: Magic value ");
5872 DBG_PRINT(ERR_DBG, "is wrong, Its not 0x%x\n",
5873 eeprom->magic);
5874 return -EFAULT;
5875 }
5876
5877 while (len) {
5878 data = (u32) data_buf[cnt] & 0x000000FF;
5879 if (data) {
5880 valid = (u32) (data << 24);
5881 } else
5882 valid = data;
5883
5884 if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
5885 DBG_PRINT(ERR_DBG,
5886 "ETHTOOL_WRITE_EEPROM Err: Cannot ");
5887 DBG_PRINT(ERR_DBG,
5888 "write into the specified offset\n");
5889 return -EFAULT;
5890 }
5891 cnt++;
5892 len--;
5893 }
5894
5895 return 0;
5896}
5897
5898/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005899 * s2io_register_test - reads and writes into all clock domains.
5900 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005901 * s2io_nic structure.
5902 * @data : variable that returns the result of each of the test conducted b
5903 * by the driver.
5904 * Description:
5905 * Read and write into all clock domains. The NIC has 3 clock domains,
5906 * see that registers in all the three regions are accessible.
5907 * Return value:
5908 * 0 on success.
5909 */
5910
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005911static int s2io_register_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005912{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005913 struct XENA_dev_config __iomem *bar0 = sp->bar0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005914 u64 val64 = 0, exp_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915 int fail = 0;
5916
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005917 val64 = readq(&bar0->pif_rd_swapper_fb);
5918 if (val64 != 0x123456789abcdefULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005919 fail = 1;
5920 DBG_PRINT(INFO_DBG, "Read Test level 1 fails\n");
5921 }
5922
5923 val64 = readq(&bar0->rmac_pause_cfg);
5924 if (val64 != 0xc000ffff00000000ULL) {
5925 fail = 1;
5926 DBG_PRINT(INFO_DBG, "Read Test level 2 fails\n");
5927 }
5928
5929 val64 = readq(&bar0->rx_queue_cfg);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005930 if (sp->device_type == XFRAME_II_DEVICE)
5931 exp_val = 0x0404040404040404ULL;
5932 else
5933 exp_val = 0x0808080808080808ULL;
5934 if (val64 != exp_val) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935 fail = 1;
5936 DBG_PRINT(INFO_DBG, "Read Test level 3 fails\n");
5937 }
5938
5939 val64 = readq(&bar0->xgxs_efifo_cfg);
5940 if (val64 != 0x000000001923141EULL) {
5941 fail = 1;
5942 DBG_PRINT(INFO_DBG, "Read Test level 4 fails\n");
5943 }
5944
5945 val64 = 0x5A5A5A5A5A5A5A5AULL;
5946 writeq(val64, &bar0->xmsi_data);
5947 val64 = readq(&bar0->xmsi_data);
5948 if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
5949 fail = 1;
5950 DBG_PRINT(ERR_DBG, "Write Test level 1 fails\n");
5951 }
5952
5953 val64 = 0xA5A5A5A5A5A5A5A5ULL;
5954 writeq(val64, &bar0->xmsi_data);
5955 val64 = readq(&bar0->xmsi_data);
5956 if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
5957 fail = 1;
5958 DBG_PRINT(ERR_DBG, "Write Test level 2 fails\n");
5959 }
5960
5961 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005962 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963}
5964
5965/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005966 * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967 * @sp : private member of the device structure, which is a pointer to the
5968 * s2io_nic structure.
5969 * @data:variable that returns the result of each of the test conducted by
5970 * the driver.
5971 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005972 * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
Linus Torvalds1da177e2005-04-16 15:20:36 -07005973 * register.
5974 * Return value:
5975 * 0 on success.
5976 */
5977
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005978static int s2io_eeprom_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979{
5980 int fail = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005981 u64 ret_data, org_4F0, org_7F0;
5982 u8 saved_4F0 = 0, saved_7F0 = 0;
5983 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005984
5985 /* Test Write Error at offset 0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005986 /* Note that SPI interface allows write access to all areas
5987 * of EEPROM. Hence doing all negative testing only for Xframe I.
5988 */
5989 if (sp->device_type == XFRAME_I_DEVICE)
5990 if (!write_eeprom(sp, 0, 0, 3))
5991 fail = 1;
5992
5993 /* Save current values at offsets 0x4F0 and 0x7F0 */
5994 if (!read_eeprom(sp, 0x4F0, &org_4F0))
5995 saved_4F0 = 1;
5996 if (!read_eeprom(sp, 0x7F0, &org_7F0))
5997 saved_7F0 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998
5999 /* Test Write at offset 4f0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006000 if (write_eeprom(sp, 0x4F0, 0x012345, 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006001 fail = 1;
6002 if (read_eeprom(sp, 0x4F0, &ret_data))
6003 fail = 1;
6004
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006005 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08006006 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
6007 "Data written %llx Data read %llx\n",
6008 dev->name, (unsigned long long)0x12345,
6009 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006011 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006012
6013 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006014 write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006015
6016 /* Test Write Request Error at offset 0x7c */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006017 if (sp->device_type == XFRAME_I_DEVICE)
6018 if (!write_eeprom(sp, 0x07C, 0, 3))
6019 fail = 1;
6020
6021 /* Test Write Request at offset 0x7f0 */
6022 if (write_eeprom(sp, 0x7F0, 0x012345, 3))
6023 fail = 1;
6024 if (read_eeprom(sp, 0x7F0, &ret_data))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006025 fail = 1;
6026
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006027 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08006028 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
6029 "Data written %llx Data read %llx\n",
6030 dev->name, (unsigned long long)0x12345,
6031 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006032 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006033 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006034
6035 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006036 write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006037
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006038 if (sp->device_type == XFRAME_I_DEVICE) {
6039 /* Test Write Error at offset 0x80 */
6040 if (!write_eeprom(sp, 0x080, 0, 3))
6041 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006042
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006043 /* Test Write Error at offset 0xfc */
6044 if (!write_eeprom(sp, 0x0FC, 0, 3))
6045 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006046
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006047 /* Test Write Error at offset 0x100 */
6048 if (!write_eeprom(sp, 0x100, 0, 3))
6049 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006050
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006051 /* Test Write Error at offset 4ec */
6052 if (!write_eeprom(sp, 0x4EC, 0, 3))
6053 fail = 1;
6054 }
6055
6056 /* Restore values at offsets 0x4F0 and 0x7F0 */
6057 if (saved_4F0)
6058 write_eeprom(sp, 0x4F0, org_4F0, 3);
6059 if (saved_7F0)
6060 write_eeprom(sp, 0x7F0, org_7F0, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006061
6062 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006063 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006064}
6065
6066/**
6067 * s2io_bist_test - invokes the MemBist test of the card .
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006068 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006070 * @data:variable that returns the result of each of the test conducted by
Linus Torvalds1da177e2005-04-16 15:20:36 -07006071 * the driver.
6072 * Description:
6073 * This invokes the MemBist test of the card. We give around
6074 * 2 secs time for the Test to complete. If it's still not complete
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006075 * within this peiod, we consider that the test failed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006076 * Return value:
6077 * 0 on success and -1 on failure.
6078 */
6079
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006080static int s2io_bist_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006081{
6082 u8 bist = 0;
6083 int cnt = 0, ret = -1;
6084
6085 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
6086 bist |= PCI_BIST_START;
6087 pci_write_config_word(sp->pdev, PCI_BIST, bist);
6088
6089 while (cnt < 20) {
6090 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
6091 if (!(bist & PCI_BIST_START)) {
6092 *data = (bist & PCI_BIST_CODE_MASK);
6093 ret = 0;
6094 break;
6095 }
6096 msleep(100);
6097 cnt++;
6098 }
6099
6100 return ret;
6101}
6102
6103/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006104 * s2io-link_test - verifies the link state of the nic
6105 * @sp ; private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006106 * s2io_nic structure.
6107 * @data: variable that returns the result of each of the test conducted by
6108 * the driver.
6109 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006110 * The function verifies the link state of the NIC and updates the input
Linus Torvalds1da177e2005-04-16 15:20:36 -07006111 * argument 'data' appropriately.
6112 * Return value:
6113 * 0 on success.
6114 */
6115
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006116static int s2io_link_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006117{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006118 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006119 u64 val64;
6120
6121 val64 = readq(&bar0->adapter_status);
Ananda Rajuc92ca042006-04-21 19:18:03 -04006122 if(!(LINK_IS_UP(val64)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006123 *data = 1;
Ananda Rajuc92ca042006-04-21 19:18:03 -04006124 else
6125 *data = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006126
Ananda Rajub41477f2006-07-24 19:52:49 -04006127 return *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006128}
6129
6130/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006131 * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
6132 * @sp - private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006133 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006134 * @data - variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07006135 * conducted by the driver.
6136 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006137 * This is one of the offline test that tests the read and write
Linus Torvalds1da177e2005-04-16 15:20:36 -07006138 * access to the RldRam chip on the NIC.
6139 * Return value:
6140 * 0 on success.
6141 */
6142
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006143static int s2io_rldram_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006145 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006146 u64 val64;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006147 int cnt, iteration = 0, test_fail = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148
6149 val64 = readq(&bar0->adapter_control);
6150 val64 &= ~ADAPTER_ECC_EN;
6151 writeq(val64, &bar0->adapter_control);
6152
6153 val64 = readq(&bar0->mc_rldram_test_ctrl);
6154 val64 |= MC_RLDRAM_TEST_MODE;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006155 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156
6157 val64 = readq(&bar0->mc_rldram_mrs);
6158 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
6159 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
6160
6161 val64 |= MC_RLDRAM_MRS_ENABLE;
6162 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
6163
6164 while (iteration < 2) {
6165 val64 = 0x55555555aaaa0000ULL;
6166 if (iteration == 1) {
6167 val64 ^= 0xFFFFFFFFFFFF0000ULL;
6168 }
6169 writeq(val64, &bar0->mc_rldram_test_d0);
6170
6171 val64 = 0xaaaa5a5555550000ULL;
6172 if (iteration == 1) {
6173 val64 ^= 0xFFFFFFFFFFFF0000ULL;
6174 }
6175 writeq(val64, &bar0->mc_rldram_test_d1);
6176
6177 val64 = 0x55aaaaaaaa5a0000ULL;
6178 if (iteration == 1) {
6179 val64 ^= 0xFFFFFFFFFFFF0000ULL;
6180 }
6181 writeq(val64, &bar0->mc_rldram_test_d2);
6182
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006183 val64 = (u64) (0x0000003ffffe0100ULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006184 writeq(val64, &bar0->mc_rldram_test_add);
6185
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006186 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_WRITE |
6187 MC_RLDRAM_TEST_GO;
6188 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189
6190 for (cnt = 0; cnt < 5; cnt++) {
6191 val64 = readq(&bar0->mc_rldram_test_ctrl);
6192 if (val64 & MC_RLDRAM_TEST_DONE)
6193 break;
6194 msleep(200);
6195 }
6196
6197 if (cnt == 5)
6198 break;
6199
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006200 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
6201 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202
6203 for (cnt = 0; cnt < 5; cnt++) {
6204 val64 = readq(&bar0->mc_rldram_test_ctrl);
6205 if (val64 & MC_RLDRAM_TEST_DONE)
6206 break;
6207 msleep(500);
6208 }
6209
6210 if (cnt == 5)
6211 break;
6212
6213 val64 = readq(&bar0->mc_rldram_test_ctrl);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006214 if (!(val64 & MC_RLDRAM_TEST_PASS))
6215 test_fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216
6217 iteration++;
6218 }
6219
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006220 *data = test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006222 /* Bring the adapter out of test mode */
6223 SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
6224
6225 return test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006226}
6227
6228/**
6229 * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
6230 * @sp : private member of the device structure, which is a pointer to the
6231 * s2io_nic structure.
6232 * @ethtest : pointer to a ethtool command specific structure that will be
6233 * returned to the user.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006234 * @data : variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07006235 * conducted by the driver.
6236 * Description:
6237 * This function conducts 6 tests ( 4 offline and 2 online) to determine
6238 * the health of the card.
6239 * Return value:
6240 * void
6241 */
6242
6243static void s2io_ethtool_test(struct net_device *dev,
6244 struct ethtool_test *ethtest,
6245 uint64_t * data)
6246{
Wang Chen4cf16532008-11-12 23:38:14 -08006247 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006248 int orig_state = netif_running(sp->dev);
6249
6250 if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
6251 /* Offline Tests. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006252 if (orig_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006253 s2io_close(sp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006254
6255 if (s2io_register_test(sp, &data[0]))
6256 ethtest->flags |= ETH_TEST_FL_FAILED;
6257
6258 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006259
6260 if (s2io_rldram_test(sp, &data[3]))
6261 ethtest->flags |= ETH_TEST_FL_FAILED;
6262
6263 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006264
6265 if (s2io_eeprom_test(sp, &data[1]))
6266 ethtest->flags |= ETH_TEST_FL_FAILED;
6267
6268 if (s2io_bist_test(sp, &data[4]))
6269 ethtest->flags |= ETH_TEST_FL_FAILED;
6270
6271 if (orig_state)
6272 s2io_open(sp->dev);
6273
6274 data[2] = 0;
6275 } else {
6276 /* Online Tests. */
6277 if (!orig_state) {
6278 DBG_PRINT(ERR_DBG,
6279 "%s: is not up, cannot run test\n",
6280 dev->name);
6281 data[0] = -1;
6282 data[1] = -1;
6283 data[2] = -1;
6284 data[3] = -1;
6285 data[4] = -1;
6286 }
6287
6288 if (s2io_link_test(sp, &data[2]))
6289 ethtest->flags |= ETH_TEST_FL_FAILED;
6290
6291 data[0] = 0;
6292 data[1] = 0;
6293 data[3] = 0;
6294 data[4] = 0;
6295 }
6296}
6297
6298static void s2io_get_ethtool_stats(struct net_device *dev,
6299 struct ethtool_stats *estats,
6300 u64 * tmp_stats)
6301{
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006302 int i = 0, k;
Wang Chen4cf16532008-11-12 23:38:14 -08006303 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006304 struct stat_block *stat_info = sp->mac_control.stats_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006305
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006306 s2io_updt_stats(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006307 tmp_stats[i++] =
6308 (u64)le32_to_cpu(stat_info->tmac_frms_oflow) << 32 |
6309 le32_to_cpu(stat_info->tmac_frms);
6310 tmp_stats[i++] =
6311 (u64)le32_to_cpu(stat_info->tmac_data_octets_oflow) << 32 |
6312 le32_to_cpu(stat_info->tmac_data_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006313 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006314 tmp_stats[i++] =
6315 (u64)le32_to_cpu(stat_info->tmac_mcst_frms_oflow) << 32 |
6316 le32_to_cpu(stat_info->tmac_mcst_frms);
6317 tmp_stats[i++] =
6318 (u64)le32_to_cpu(stat_info->tmac_bcst_frms_oflow) << 32 |
6319 le32_to_cpu(stat_info->tmac_bcst_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006320 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_pause_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006321 tmp_stats[i++] =
6322 (u64)le32_to_cpu(stat_info->tmac_ttl_octets_oflow) << 32 |
6323 le32_to_cpu(stat_info->tmac_ttl_octets);
6324 tmp_stats[i++] =
6325 (u64)le32_to_cpu(stat_info->tmac_ucst_frms_oflow) << 32 |
6326 le32_to_cpu(stat_info->tmac_ucst_frms);
6327 tmp_stats[i++] =
6328 (u64)le32_to_cpu(stat_info->tmac_nucst_frms_oflow) << 32 |
6329 le32_to_cpu(stat_info->tmac_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006330 tmp_stats[i++] =
6331 (u64)le32_to_cpu(stat_info->tmac_any_err_frms_oflow) << 32 |
6332 le32_to_cpu(stat_info->tmac_any_err_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006333 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_ttl_less_fb_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_vld_ip_octets);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006335 tmp_stats[i++] =
6336 (u64)le32_to_cpu(stat_info->tmac_vld_ip_oflow) << 32 |
6337 le32_to_cpu(stat_info->tmac_vld_ip);
6338 tmp_stats[i++] =
6339 (u64)le32_to_cpu(stat_info->tmac_drop_ip_oflow) << 32 |
6340 le32_to_cpu(stat_info->tmac_drop_ip);
6341 tmp_stats[i++] =
6342 (u64)le32_to_cpu(stat_info->tmac_icmp_oflow) << 32 |
6343 le32_to_cpu(stat_info->tmac_icmp);
6344 tmp_stats[i++] =
6345 (u64)le32_to_cpu(stat_info->tmac_rst_tcp_oflow) << 32 |
6346 le32_to_cpu(stat_info->tmac_rst_tcp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006347 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_tcp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006348 tmp_stats[i++] = (u64)le32_to_cpu(stat_info->tmac_udp_oflow) << 32 |
6349 le32_to_cpu(stat_info->tmac_udp);
6350 tmp_stats[i++] =
6351 (u64)le32_to_cpu(stat_info->rmac_vld_frms_oflow) << 32 |
6352 le32_to_cpu(stat_info->rmac_vld_frms);
6353 tmp_stats[i++] =
6354 (u64)le32_to_cpu(stat_info->rmac_data_octets_oflow) << 32 |
6355 le32_to_cpu(stat_info->rmac_data_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006356 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_fcs_err_frms);
6357 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006358 tmp_stats[i++] =
6359 (u64)le32_to_cpu(stat_info->rmac_vld_mcst_frms_oflow) << 32 |
6360 le32_to_cpu(stat_info->rmac_vld_mcst_frms);
6361 tmp_stats[i++] =
6362 (u64)le32_to_cpu(stat_info->rmac_vld_bcst_frms_oflow) << 32 |
6363 le32_to_cpu(stat_info->rmac_vld_bcst_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006364 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_in_rng_len_err_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006365 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_out_rng_len_err_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006366 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_long_frms);
6367 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_pause_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006368 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_unsup_ctrl_frms);
6369 tmp_stats[i++] =
6370 (u64)le32_to_cpu(stat_info->rmac_ttl_octets_oflow) << 32 |
6371 le32_to_cpu(stat_info->rmac_ttl_octets);
6372 tmp_stats[i++] =
6373 (u64)le32_to_cpu(stat_info->rmac_accepted_ucst_frms_oflow)
6374 << 32 | le32_to_cpu(stat_info->rmac_accepted_ucst_frms);
6375 tmp_stats[i++] =
6376 (u64)le32_to_cpu(stat_info->rmac_accepted_nucst_frms_oflow)
6377 << 32 | le32_to_cpu(stat_info->rmac_accepted_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006378 tmp_stats[i++] =
6379 (u64)le32_to_cpu(stat_info->rmac_discarded_frms_oflow) << 32 |
6380 le32_to_cpu(stat_info->rmac_discarded_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006381 tmp_stats[i++] =
6382 (u64)le32_to_cpu(stat_info->rmac_drop_events_oflow)
6383 << 32 | le32_to_cpu(stat_info->rmac_drop_events);
6384 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_less_fb_octets);
6385 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006386 tmp_stats[i++] =
6387 (u64)le32_to_cpu(stat_info->rmac_usized_frms_oflow) << 32 |
6388 le32_to_cpu(stat_info->rmac_usized_frms);
6389 tmp_stats[i++] =
6390 (u64)le32_to_cpu(stat_info->rmac_osized_frms_oflow) << 32 |
6391 le32_to_cpu(stat_info->rmac_osized_frms);
6392 tmp_stats[i++] =
6393 (u64)le32_to_cpu(stat_info->rmac_frag_frms_oflow) << 32 |
6394 le32_to_cpu(stat_info->rmac_frag_frms);
6395 tmp_stats[i++] =
6396 (u64)le32_to_cpu(stat_info->rmac_jabber_frms_oflow) << 32 |
6397 le32_to_cpu(stat_info->rmac_jabber_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006398 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_64_frms);
6399 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_65_127_frms);
6400 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_128_255_frms);
6401 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_256_511_frms);
6402 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_512_1023_frms);
6403 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1024_1518_frms);
6404 tmp_stats[i++] =
6405 (u64)le32_to_cpu(stat_info->rmac_ip_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006406 le32_to_cpu(stat_info->rmac_ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006407 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ip_octets);
6408 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_hdr_err_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006409 tmp_stats[i++] =
6410 (u64)le32_to_cpu(stat_info->rmac_drop_ip_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006411 le32_to_cpu(stat_info->rmac_drop_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006412 tmp_stats[i++] =
6413 (u64)le32_to_cpu(stat_info->rmac_icmp_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006414 le32_to_cpu(stat_info->rmac_icmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006415 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_tcp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006416 tmp_stats[i++] =
6417 (u64)le32_to_cpu(stat_info->rmac_udp_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006418 le32_to_cpu(stat_info->rmac_udp);
6419 tmp_stats[i++] =
6420 (u64)le32_to_cpu(stat_info->rmac_err_drp_udp_oflow) << 32 |
6421 le32_to_cpu(stat_info->rmac_err_drp_udp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006422 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_err_sym);
6423 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q0);
6424 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q1);
6425 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q2);
6426 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q3);
6427 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q4);
6428 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q5);
6429 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q6);
6430 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q7);
6431 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q0);
6432 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q1);
6433 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q2);
6434 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q3);
6435 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q4);
6436 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q5);
6437 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q6);
6438 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q7);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006439 tmp_stats[i++] =
6440 (u64)le32_to_cpu(stat_info->rmac_pause_cnt_oflow) << 32 |
6441 le32_to_cpu(stat_info->rmac_pause_cnt);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006442 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_data_err_cnt);
6443 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_ctrl_err_cnt);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006444 tmp_stats[i++] =
6445 (u64)le32_to_cpu(stat_info->rmac_accepted_ip_oflow) << 32 |
6446 le32_to_cpu(stat_info->rmac_accepted_ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006447 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_err_tcp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006448 tmp_stats[i++] = le32_to_cpu(stat_info->rd_req_cnt);
6449 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_cnt);
6450 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_rtry_cnt);
6451 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_cnt);
6452 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_rd_ack_cnt);
6453 tmp_stats[i++] = le32_to_cpu(stat_info->wr_req_cnt);
6454 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_cnt);
6455 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_rtry_cnt);
6456 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_cnt);
6457 tmp_stats[i++] = le32_to_cpu(stat_info->wr_disc_cnt);
6458 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_wr_ack_cnt);
6459 tmp_stats[i++] = le32_to_cpu(stat_info->txp_wr_cnt);
6460 tmp_stats[i++] = le32_to_cpu(stat_info->txd_rd_cnt);
6461 tmp_stats[i++] = le32_to_cpu(stat_info->txd_wr_cnt);
6462 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_rd_cnt);
6463 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_wr_cnt);
6464 tmp_stats[i++] = le32_to_cpu(stat_info->txf_rd_cnt);
6465 tmp_stats[i++] = le32_to_cpu(stat_info->rxf_wr_cnt);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006466
6467 /* Enhanced statistics exist only for Hercules */
6468 if(sp->device_type == XFRAME_II_DEVICE) {
6469 tmp_stats[i++] =
6470 le64_to_cpu(stat_info->rmac_ttl_1519_4095_frms);
6471 tmp_stats[i++] =
6472 le64_to_cpu(stat_info->rmac_ttl_4096_8191_frms);
6473 tmp_stats[i++] =
6474 le64_to_cpu(stat_info->rmac_ttl_8192_max_frms);
6475 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_gt_max_frms);
6476 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_osized_alt_frms);
6477 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_jabber_alt_frms);
6478 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_gt_max_alt_frms);
6479 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_vlan_frms);
6480 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_len_discard);
6481 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_fcs_discard);
6482 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_pf_discard);
6483 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_da_discard);
6484 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_red_discard);
6485 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_rts_discard);
6486 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_ingm_full_discard);
6487 tmp_stats[i++] = le32_to_cpu(stat_info->link_fault_cnt);
6488 }
6489
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006490 tmp_stats[i++] = 0;
6491 tmp_stats[i++] = stat_info->sw_stat.single_ecc_errs;
6492 tmp_stats[i++] = stat_info->sw_stat.double_ecc_errs;
Ananda Rajubd1034f2006-04-21 19:20:22 -04006493 tmp_stats[i++] = stat_info->sw_stat.parity_err_cnt;
6494 tmp_stats[i++] = stat_info->sw_stat.serious_err_cnt;
6495 tmp_stats[i++] = stat_info->sw_stat.soft_reset_cnt;
6496 tmp_stats[i++] = stat_info->sw_stat.fifo_full_cnt;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006497 for (k = 0; k < MAX_RX_RINGS; k++)
6498 tmp_stats[i++] = stat_info->sw_stat.ring_full_cnt[k];
Ananda Rajubd1034f2006-04-21 19:20:22 -04006499 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_high;
6500 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_low;
6501 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_high;
6502 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_low;
6503 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_high;
6504 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_low;
6505 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_high;
6506 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_low;
6507 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_high;
6508 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_low;
6509 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_high;
6510 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_low;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05006511 tmp_stats[i++] = stat_info->sw_stat.clubbed_frms_cnt;
6512 tmp_stats[i++] = stat_info->sw_stat.sending_both;
6513 tmp_stats[i++] = stat_info->sw_stat.outof_sequence_pkts;
6514 tmp_stats[i++] = stat_info->sw_stat.flush_max_pkts;
Andrew Mortonfe931392006-02-03 01:45:12 -08006515 if (stat_info->sw_stat.num_aggregations) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04006516 u64 tmp = stat_info->sw_stat.sum_avg_pkts_aggregated;
6517 int count = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006518 /*
Ananda Rajubd1034f2006-04-21 19:20:22 -04006519 * Since 64-bit divide does not work on all platforms,
6520 * do repeated subtraction.
6521 */
6522 while (tmp >= stat_info->sw_stat.num_aggregations) {
6523 tmp -= stat_info->sw_stat.num_aggregations;
6524 count++;
6525 }
6526 tmp_stats[i++] = count;
Andrew Mortonfe931392006-02-03 01:45:12 -08006527 }
Ananda Rajubd1034f2006-04-21 19:20:22 -04006528 else
6529 tmp_stats[i++] = 0;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006530 tmp_stats[i++] = stat_info->sw_stat.mem_alloc_fail_cnt;
Veena Parat491abf22007-07-23 02:37:14 -04006531 tmp_stats[i++] = stat_info->sw_stat.pci_map_fail_cnt;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006532 tmp_stats[i++] = stat_info->sw_stat.watchdog_timer_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006533 tmp_stats[i++] = stat_info->sw_stat.mem_allocated;
6534 tmp_stats[i++] = stat_info->sw_stat.mem_freed;
6535 tmp_stats[i++] = stat_info->sw_stat.link_up_cnt;
6536 tmp_stats[i++] = stat_info->sw_stat.link_down_cnt;
6537 tmp_stats[i++] = stat_info->sw_stat.link_up_time;
6538 tmp_stats[i++] = stat_info->sw_stat.link_down_time;
6539
6540 tmp_stats[i++] = stat_info->sw_stat.tx_buf_abort_cnt;
6541 tmp_stats[i++] = stat_info->sw_stat.tx_desc_abort_cnt;
6542 tmp_stats[i++] = stat_info->sw_stat.tx_parity_err_cnt;
6543 tmp_stats[i++] = stat_info->sw_stat.tx_link_loss_cnt;
6544 tmp_stats[i++] = stat_info->sw_stat.tx_list_proc_err_cnt;
6545
6546 tmp_stats[i++] = stat_info->sw_stat.rx_parity_err_cnt;
6547 tmp_stats[i++] = stat_info->sw_stat.rx_abort_cnt;
6548 tmp_stats[i++] = stat_info->sw_stat.rx_parity_abort_cnt;
6549 tmp_stats[i++] = stat_info->sw_stat.rx_rda_fail_cnt;
6550 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_prot_cnt;
6551 tmp_stats[i++] = stat_info->sw_stat.rx_fcs_err_cnt;
6552 tmp_stats[i++] = stat_info->sw_stat.rx_buf_size_err_cnt;
6553 tmp_stats[i++] = stat_info->sw_stat.rx_rxd_corrupt_cnt;
6554 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_err_cnt;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006555 tmp_stats[i++] = stat_info->sw_stat.tda_err_cnt;
6556 tmp_stats[i++] = stat_info->sw_stat.pfc_err_cnt;
6557 tmp_stats[i++] = stat_info->sw_stat.pcc_err_cnt;
6558 tmp_stats[i++] = stat_info->sw_stat.tti_err_cnt;
6559 tmp_stats[i++] = stat_info->sw_stat.tpa_err_cnt;
6560 tmp_stats[i++] = stat_info->sw_stat.sm_err_cnt;
6561 tmp_stats[i++] = stat_info->sw_stat.lso_err_cnt;
6562 tmp_stats[i++] = stat_info->sw_stat.mac_tmac_err_cnt;
6563 tmp_stats[i++] = stat_info->sw_stat.mac_rmac_err_cnt;
6564 tmp_stats[i++] = stat_info->sw_stat.xgxs_txgxs_err_cnt;
6565 tmp_stats[i++] = stat_info->sw_stat.xgxs_rxgxs_err_cnt;
6566 tmp_stats[i++] = stat_info->sw_stat.rc_err_cnt;
6567 tmp_stats[i++] = stat_info->sw_stat.prc_pcix_err_cnt;
6568 tmp_stats[i++] = stat_info->sw_stat.rpa_err_cnt;
6569 tmp_stats[i++] = stat_info->sw_stat.rda_err_cnt;
6570 tmp_stats[i++] = stat_info->sw_stat.rti_err_cnt;
6571 tmp_stats[i++] = stat_info->sw_stat.mc_err_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006572}
6573
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006574static int s2io_ethtool_get_regs_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006575{
6576 return (XENA_REG_SPACE);
6577}
6578
6579
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006580static u32 s2io_ethtool_get_rx_csum(struct net_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006581{
Wang Chen4cf16532008-11-12 23:38:14 -08006582 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006583
6584 return (sp->rx_csum);
6585}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006586
6587static int s2io_ethtool_set_rx_csum(struct net_device *dev, u32 data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006588{
Wang Chen4cf16532008-11-12 23:38:14 -08006589 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006590
6591 if (data)
6592 sp->rx_csum = 1;
6593 else
6594 sp->rx_csum = 0;
6595
6596 return 0;
6597}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006598
6599static int s2io_get_eeprom_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006600{
6601 return (XENA_EEPROM_SPACE);
6602}
6603
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006604static int s2io_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006605{
Wang Chen4cf16532008-11-12 23:38:14 -08006606 struct s2io_nic *sp = netdev_priv(dev);
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006607
6608 switch (sset) {
6609 case ETH_SS_TEST:
6610 return S2IO_TEST_LEN;
6611 case ETH_SS_STATS:
6612 switch(sp->device_type) {
6613 case XFRAME_I_DEVICE:
6614 return XFRAME_I_STAT_LEN;
6615 case XFRAME_II_DEVICE:
6616 return XFRAME_II_STAT_LEN;
6617 default:
6618 return 0;
6619 }
6620 default:
6621 return -EOPNOTSUPP;
6622 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006623}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006624
6625static void s2io_ethtool_get_strings(struct net_device *dev,
6626 u32 stringset, u8 * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006627{
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006628 int stat_size = 0;
Wang Chen4cf16532008-11-12 23:38:14 -08006629 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006630
Linus Torvalds1da177e2005-04-16 15:20:36 -07006631 switch (stringset) {
6632 case ETH_SS_TEST:
6633 memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
6634 break;
6635 case ETH_SS_STATS:
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006636 stat_size = sizeof(ethtool_xena_stats_keys);
6637 memcpy(data, &ethtool_xena_stats_keys,stat_size);
6638 if(sp->device_type == XFRAME_II_DEVICE) {
6639 memcpy(data + stat_size,
6640 &ethtool_enhanced_stats_keys,
6641 sizeof(ethtool_enhanced_stats_keys));
6642 stat_size += sizeof(ethtool_enhanced_stats_keys);
6643 }
6644
6645 memcpy(data + stat_size, &ethtool_driver_stats_keys,
6646 sizeof(ethtool_driver_stats_keys));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647 }
6648}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006649
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006650static int s2io_ethtool_op_set_tx_csum(struct net_device *dev, u32 data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006651{
6652 if (data)
6653 dev->features |= NETIF_F_IP_CSUM;
6654 else
6655 dev->features &= ~NETIF_F_IP_CSUM;
6656
6657 return 0;
6658}
6659
Ananda Raju75c30b12006-07-24 19:55:09 -04006660static u32 s2io_ethtool_op_get_tso(struct net_device *dev)
6661{
6662 return (dev->features & NETIF_F_TSO) != 0;
6663}
6664static int s2io_ethtool_op_set_tso(struct net_device *dev, u32 data)
6665{
6666 if (data)
6667 dev->features |= (NETIF_F_TSO | NETIF_F_TSO6);
6668 else
6669 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
6670
6671 return 0;
6672}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006673
Jeff Garzik7282d492006-09-13 14:30:00 -04006674static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006675 .get_settings = s2io_ethtool_gset,
6676 .set_settings = s2io_ethtool_sset,
6677 .get_drvinfo = s2io_ethtool_gdrvinfo,
6678 .get_regs_len = s2io_ethtool_get_regs_len,
6679 .get_regs = s2io_ethtool_gregs,
6680 .get_link = ethtool_op_get_link,
6681 .get_eeprom_len = s2io_get_eeprom_len,
6682 .get_eeprom = s2io_ethtool_geeprom,
6683 .set_eeprom = s2io_ethtool_seeprom,
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04006684 .get_ringparam = s2io_ethtool_gringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006685 .get_pauseparam = s2io_ethtool_getpause_data,
6686 .set_pauseparam = s2io_ethtool_setpause_data,
6687 .get_rx_csum = s2io_ethtool_get_rx_csum,
6688 .set_rx_csum = s2io_ethtool_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006689 .set_tx_csum = s2io_ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006690 .set_sg = ethtool_op_set_sg,
Ananda Raju75c30b12006-07-24 19:55:09 -04006691 .get_tso = s2io_ethtool_op_get_tso,
6692 .set_tso = s2io_ethtool_op_set_tso,
Ananda Rajufed5ecc2005-11-14 15:25:08 -05006693 .set_ufo = ethtool_op_set_ufo,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006694 .self_test = s2io_ethtool_test,
6695 .get_strings = s2io_ethtool_get_strings,
6696 .phys_id = s2io_ethtool_idnic,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006697 .get_ethtool_stats = s2io_get_ethtool_stats,
6698 .get_sset_count = s2io_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699};
6700
6701/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006702 * s2io_ioctl - Entry point for the Ioctl
Linus Torvalds1da177e2005-04-16 15:20:36 -07006703 * @dev : Device pointer.
6704 * @ifr : An IOCTL specefic structure, that can contain a pointer to
6705 * a proprietary structure used to pass information to the driver.
6706 * @cmd : This is used to distinguish between the different commands that
6707 * can be passed to the IOCTL functions.
6708 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006709 * Currently there are no special functionality supported in IOCTL, hence
6710 * function always return EOPNOTSUPPORTED
Linus Torvalds1da177e2005-04-16 15:20:36 -07006711 */
6712
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006713static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006714{
6715 return -EOPNOTSUPP;
6716}
6717
6718/**
6719 * s2io_change_mtu - entry point to change MTU size for the device.
6720 * @dev : device pointer.
6721 * @new_mtu : the new MTU size for the device.
6722 * Description: A driver entry point to change MTU size for the device.
6723 * Before changing the MTU the device must be stopped.
6724 * Return value:
6725 * 0 on success and an appropriate (-)ve integer as defined in errno.h
6726 * file on failure.
6727 */
6728
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006729static int s2io_change_mtu(struct net_device *dev, int new_mtu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006730{
Wang Chen4cf16532008-11-12 23:38:14 -08006731 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006732 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006733
6734 if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
6735 DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n",
6736 dev->name);
6737 return -EPERM;
6738 }
6739
Linus Torvalds1da177e2005-04-16 15:20:36 -07006740 dev->mtu = new_mtu;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006741 if (netif_running(dev)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006742 s2io_stop_all_tx_queue(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006743 s2io_card_down(sp);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006744 ret = s2io_card_up(sp);
6745 if (ret) {
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006746 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07006747 __func__);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006748 return ret;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006749 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006750 s2io_wake_all_tx_queue(sp);
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006751 } else { /* Device is down */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006752 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006753 u64 val64 = new_mtu;
6754
6755 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
6756 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006757
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006758 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006759}
6760
6761/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07006762 * s2io_set_link - Set the LInk status
6763 * @data: long pointer to device private structue
6764 * Description: Sets the link status for the adapter
6765 */
6766
David Howellsc4028952006-11-22 14:57:56 +00006767static void s2io_set_link(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006768{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006769 struct s2io_nic *nic = container_of(work, struct s2io_nic, set_link_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006770 struct net_device *dev = nic->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006771 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006772 register u64 val64;
6773 u16 subid;
6774
Francois Romieu22747d62007-02-15 23:37:50 +01006775 rtnl_lock();
6776
6777 if (!netif_running(dev))
6778 goto out_unlock;
6779
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006780 if (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(nic->state))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006781 /* The card is being reset, no point doing anything */
Francois Romieu22747d62007-02-15 23:37:50 +01006782 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006783 }
6784
6785 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006786 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
6787 /*
6788 * Allow a small delay for the NICs self initiated
6789 * cleanup to complete.
6790 */
6791 msleep(100);
6792 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006793
6794 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006795 if (LINK_IS_UP(val64)) {
6796 if (!(readq(&bar0->adapter_control) & ADAPTER_CNTL_EN)) {
6797 if (verify_xena_quiescence(nic)) {
6798 val64 = readq(&bar0->adapter_control);
6799 val64 |= ADAPTER_CNTL_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006800 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006801 if (CARDS_WITH_FAULTY_LINK_INDICATORS(
6802 nic->device_type, subid)) {
6803 val64 = readq(&bar0->gpio_control);
6804 val64 |= GPIO_CTRL_GPIO_0;
6805 writeq(val64, &bar0->gpio_control);
6806 val64 = readq(&bar0->gpio_control);
6807 } else {
6808 val64 |= ADAPTER_LED_ON;
6809 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006811 nic->device_enabled_once = TRUE;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006812 } else {
6813 DBG_PRINT(ERR_DBG, "%s: Error: ", dev->name);
6814 DBG_PRINT(ERR_DBG, "device is not Quiescent\n");
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006815 s2io_stop_all_tx_queue(nic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006816 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006818 val64 = readq(&bar0->adapter_control);
6819 val64 |= ADAPTER_LED_ON;
6820 writeq(val64, &bar0->adapter_control);
6821 s2io_link(nic, LINK_UP);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006822 } else {
6823 if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
6824 subid)) {
6825 val64 = readq(&bar0->gpio_control);
6826 val64 &= ~GPIO_CTRL_GPIO_0;
6827 writeq(val64, &bar0->gpio_control);
6828 val64 = readq(&bar0->gpio_control);
6829 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006830 /* turn off LED */
6831 val64 = readq(&bar0->adapter_control);
6832 val64 = val64 &(~ADAPTER_LED_ON);
6833 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006834 s2io_link(nic, LINK_DOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006835 }
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006836 clear_bit(__S2IO_STATE_LINK_TASK, &(nic->state));
Francois Romieu22747d62007-02-15 23:37:50 +01006837
6838out_unlock:
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05006839 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006840}
6841
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006842static int set_rxd_buffer_pointer(struct s2io_nic *sp, struct RxD_t *rxdp,
6843 struct buffAdd *ba,
6844 struct sk_buff **skb, u64 *temp0, u64 *temp1,
6845 u64 *temp2, int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006846{
6847 struct net_device *dev = sp->dev;
Veena Parat491abf22007-07-23 02:37:14 -04006848 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006849
6850 if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006851 struct RxD1 *rxdp1 = (struct RxD1 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006852 /* allocate skb */
6853 if (*skb) {
6854 DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
6855 /*
6856 * As Rx frame are not going to be processed,
6857 * using same mapped address for the Rxd
6858 * buffer pointer
6859 */
Veena Parat6d517a22007-07-23 02:20:51 -04006860 rxdp1->Buffer0_ptr = *temp0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006861 } else {
6862 *skb = dev_alloc_skb(size);
6863 if (!(*skb)) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08006864 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006865 DBG_PRINT(INFO_DBG, "memory to allocate ");
6866 DBG_PRINT(INFO_DBG, "1 buf mode SKBs\n");
6867 sp->mac_control.stats_info->sw_stat. \
6868 mem_alloc_fail_cnt++;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006869 return -ENOMEM ;
6870 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04006871 sp->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006872 += (*skb)->truesize;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006873 /* storing the mapped addr in a temp variable
6874 * such it will be used for next rxd whose
6875 * Host Control is NULL
6876 */
Veena Parat6d517a22007-07-23 02:20:51 -04006877 rxdp1->Buffer0_ptr = *temp0 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006878 pci_map_single( sp->pdev, (*skb)->data,
6879 size - NET_IP_ALIGN,
6880 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006881 if (pci_dma_mapping_error(sp->pdev, rxdp1->Buffer0_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04006882 goto memalloc_failed;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006883 rxdp->Host_Control = (unsigned long) (*skb);
6884 }
6885 } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006886 struct RxD3 *rxdp3 = (struct RxD3 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006887 /* Two buffer Mode */
6888 if (*skb) {
Veena Parat6d517a22007-07-23 02:20:51 -04006889 rxdp3->Buffer2_ptr = *temp2;
6890 rxdp3->Buffer0_ptr = *temp0;
6891 rxdp3->Buffer1_ptr = *temp1;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006892 } else {
6893 *skb = dev_alloc_skb(size);
David Rientjes2ceaac72006-10-30 14:19:25 -08006894 if (!(*skb)) {
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006895 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
6896 DBG_PRINT(INFO_DBG, "memory to allocate ");
6897 DBG_PRINT(INFO_DBG, "2 buf mode SKBs\n");
6898 sp->mac_control.stats_info->sw_stat. \
6899 mem_alloc_fail_cnt++;
David Rientjes2ceaac72006-10-30 14:19:25 -08006900 return -ENOMEM;
6901 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04006902 sp->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006903 += (*skb)->truesize;
Veena Parat6d517a22007-07-23 02:20:51 -04006904 rxdp3->Buffer2_ptr = *temp2 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006905 pci_map_single(sp->pdev, (*skb)->data,
6906 dev->mtu + 4,
6907 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006908 if (pci_dma_mapping_error(sp->pdev, rxdp3->Buffer2_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04006909 goto memalloc_failed;
Veena Parat6d517a22007-07-23 02:20:51 -04006910 rxdp3->Buffer0_ptr = *temp0 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006911 pci_map_single( sp->pdev, ba->ba_0, BUF0_LEN,
6912 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006913 if (pci_dma_mapping_error(sp->pdev,
6914 rxdp3->Buffer0_ptr)) {
Veena Parat491abf22007-07-23 02:37:14 -04006915 pci_unmap_single (sp->pdev,
Al Viro3e847422007-08-02 19:21:30 +01006916 (dma_addr_t)rxdp3->Buffer2_ptr,
Veena Parat491abf22007-07-23 02:37:14 -04006917 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6918 goto memalloc_failed;
6919 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006920 rxdp->Host_Control = (unsigned long) (*skb);
6921
6922 /* Buffer-1 will be dummy buffer not used */
Veena Parat6d517a22007-07-23 02:20:51 -04006923 rxdp3->Buffer1_ptr = *temp1 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006924 pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
Ananda Raju5d3213c2006-04-21 19:23:26 -04006925 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006926 if (pci_dma_mapping_error(sp->pdev,
6927 rxdp3->Buffer1_ptr)) {
Veena Parat491abf22007-07-23 02:37:14 -04006928 pci_unmap_single (sp->pdev,
Al Viro3e847422007-08-02 19:21:30 +01006929 (dma_addr_t)rxdp3->Buffer0_ptr,
6930 BUF0_LEN, PCI_DMA_FROMDEVICE);
6931 pci_unmap_single (sp->pdev,
6932 (dma_addr_t)rxdp3->Buffer2_ptr,
Veena Parat491abf22007-07-23 02:37:14 -04006933 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6934 goto memalloc_failed;
6935 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006936 }
6937 }
6938 return 0;
Veena Parat491abf22007-07-23 02:37:14 -04006939 memalloc_failed:
6940 stats->pci_map_fail_cnt++;
6941 stats->mem_freed += (*skb)->truesize;
6942 dev_kfree_skb(*skb);
6943 return -ENOMEM;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006944}
Veena Parat491abf22007-07-23 02:37:14 -04006945
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006946static void set_rxd_buffer_size(struct s2io_nic *sp, struct RxD_t *rxdp,
6947 int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006948{
6949 struct net_device *dev = sp->dev;
6950 if (sp->rxd_mode == RXD_MODE_1) {
6951 rxdp->Control_2 = SET_BUFFER0_SIZE_1( size - NET_IP_ALIGN);
6952 } else if (sp->rxd_mode == RXD_MODE_3B) {
6953 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
6954 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
6955 rxdp->Control_2 |= SET_BUFFER2_SIZE_3( dev->mtu + 4);
Ananda Raju5d3213c2006-04-21 19:23:26 -04006956 }
6957}
6958
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006959static int rxd_owner_bit_reset(struct s2io_nic *sp)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006960{
6961 int i, j, k, blk_cnt = 0, size;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006962 struct mac_info * mac_control = &sp->mac_control;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006963 struct config_param *config = &sp->config;
6964 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006965 struct RxD_t *rxdp = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006966 struct sk_buff *skb = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006967 struct buffAdd *ba = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006968 u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
6969
6970 /* Calculate the size based on ring mode */
6971 size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
6972 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
6973 if (sp->rxd_mode == RXD_MODE_1)
6974 size += NET_IP_ALIGN;
6975 else if (sp->rxd_mode == RXD_MODE_3B)
6976 size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006977
6978 for (i = 0; i < config->rx_ring_num; i++) {
6979 blk_cnt = config->rx_cfg[i].num_rxd /
6980 (rxd_count[sp->rxd_mode] +1);
6981
6982 for (j = 0; j < blk_cnt; j++) {
6983 for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
6984 rxdp = mac_control->rings[i].
6985 rx_blocks[j].rxds[k].virt_addr;
Veena Parat6d517a22007-07-23 02:20:51 -04006986 if(sp->rxd_mode == RXD_MODE_3B)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006987 ba = &mac_control->rings[i].ba[j][k];
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05006988 if (set_rxd_buffer_pointer(sp, rxdp, ba,
Ananda Raju5d3213c2006-04-21 19:23:26 -04006989 &skb,(u64 *)&temp0_64,
6990 (u64 *)&temp1_64,
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05006991 (u64 *)&temp2_64,
Marcin Slusarz20cbe732008-05-14 16:20:17 -07006992 size) == -ENOMEM) {
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05006993 return 0;
6994 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006995
6996 set_rxd_buffer_size(sp, rxdp, size);
6997 wmb();
6998 /* flip the Ownership bit to Hardware */
6999 rxdp->Control_1 |= RXD_OWN_XENA;
7000 }
7001 }
7002 }
7003 return 0;
7004
7005}
7006
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007007static int s2io_add_isr(struct s2io_nic * sp)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007008{
7009 int ret = 0;
7010 struct net_device *dev = sp->dev;
7011 int err = 0;
7012
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007013 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007014 ret = s2io_enable_msi_x(sp);
7015 if (ret) {
7016 DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007017 sp->config.intr_type = INTA;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007018 }
7019
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007020 /* Store the values of the MSIX table in the struct s2io_nic structure */
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007021 store_xmsi_data(sp);
7022
7023 /* After proper initialization of H/W, register ISR */
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007024 if (sp->config.intr_type == MSI_X) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007025 int i, msix_rx_cnt = 0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007026
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007027 for (i = 0; i < sp->num_entries; i++) {
7028 if (sp->s2io_entries[i].in_use == MSIX_FLG) {
7029 if (sp->s2io_entries[i].type ==
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007030 MSIX_RING_TYPE) {
7031 sprintf(sp->desc[i], "%s:MSI-X-%d-RX",
7032 dev->name, i);
7033 err = request_irq(sp->entries[i].vector,
7034 s2io_msix_ring_handle, 0,
7035 sp->desc[i],
7036 sp->s2io_entries[i].arg);
7037 } else if (sp->s2io_entries[i].type ==
7038 MSIX_ALARM_TYPE) {
7039 sprintf(sp->desc[i], "%s:MSI-X-%d-TX",
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007040 dev->name, i);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007041 err = request_irq(sp->entries[i].vector,
7042 s2io_msix_fifo_handle, 0,
7043 sp->desc[i],
7044 sp->s2io_entries[i].arg);
7045
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007046 }
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007047 /* if either data or addr is zero print it. */
7048 if (!(sp->msix_info[i].addr &&
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007049 sp->msix_info[i].data)) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007050 DBG_PRINT(ERR_DBG,
7051 "%s @Addr:0x%llx Data:0x%llx\n",
7052 sp->desc[i],
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007053 (unsigned long long)
7054 sp->msix_info[i].addr,
Al Viro3459feb2008-03-16 22:23:14 +00007055 (unsigned long long)
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007056 ntohl(sp->msix_info[i].data));
7057 } else
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007058 msix_rx_cnt++;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007059 if (err) {
7060 remove_msix_isr(sp);
7061
7062 DBG_PRINT(ERR_DBG,
7063 "%s:MSI-X-%d registration "
7064 "failed\n", dev->name, i);
7065
7066 DBG_PRINT(ERR_DBG,
7067 "%s: Defaulting to INTA\n",
7068 dev->name);
7069 sp->config.intr_type = INTA;
7070 break;
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007071 }
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007072 sp->s2io_entries[i].in_use =
7073 MSIX_REGISTERED_SUCCESS;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007074 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007075 }
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007076 if (!err) {
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007077 printk(KERN_INFO "MSI-X-RX %d entries enabled\n",
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007078 --msix_rx_cnt);
7079 DBG_PRINT(INFO_DBG, "MSI-X-TX entries enabled"
7080 " through alarm vector\n");
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007081 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007082 }
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007083 if (sp->config.intr_type == INTA) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007084 err = request_irq((int) sp->pdev->irq, s2io_isr, IRQF_SHARED,
7085 sp->name, dev);
7086 if (err) {
7087 DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
7088 dev->name);
7089 return -1;
7090 }
7091 }
7092 return 0;
7093}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007094static void s2io_rem_isr(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007095{
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007096 if (sp->config.intr_type == MSI_X)
7097 remove_msix_isr(sp);
7098 else
7099 remove_inta_isr(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007100}
7101
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007102static void do_s2io_card_down(struct s2io_nic * sp, int do_io)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007103{
7104 int cnt = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007105 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007106 register u64 val64 = 0;
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007107 struct config_param *config;
7108 config = &sp->config;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007109
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007110 if (!is_s2io_card_up(sp))
7111 return;
7112
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007113 del_timer_sync(&sp->alarm_timer);
7114 /* If s2io_set_link task is executing, wait till it completes. */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007115 while (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(sp->state))) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007116 msleep(50);
7117 }
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007118 clear_bit(__S2IO_STATE_CARD_UP, &sp->state);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007119
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007120 /* Disable napi */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007121 if (sp->config.napi) {
7122 int off = 0;
7123 if (config->intr_type == MSI_X) {
7124 for (; off < sp->config.rx_ring_num; off++)
7125 napi_disable(&sp->mac_control.rings[off].napi);
7126 }
7127 else
7128 napi_disable(&sp->napi);
7129 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007130
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007131 /* disable Tx and Rx traffic on the NIC */
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007132 if (do_io)
7133 stop_nic(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007134
7135 s2io_rem_isr(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007136
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007137 /* stop the tx queue, indicate link down */
7138 s2io_link(sp, LINK_DOWN);
7139
Linus Torvalds1da177e2005-04-16 15:20:36 -07007140 /* Check if the device is Quiescent and then Reset the NIC */
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007141 while(do_io) {
Ananda Raju5d3213c2006-04-21 19:23:26 -04007142 /* As per the HW requirement we need to replenish the
7143 * receive buffer to avoid the ring bump. Since there is
7144 * no intention of processing the Rx frame at this pointwe are
7145 * just settting the ownership bit of rxd in Each Rx
7146 * ring to HW and set the appropriate buffer size
7147 * based on the ring mode
7148 */
7149 rxd_owner_bit_reset(sp);
7150
Linus Torvalds1da177e2005-04-16 15:20:36 -07007151 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007152 if (verify_xena_quiescence(sp)) {
7153 if(verify_pcc_quiescent(sp, sp->device_enabled_once))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007154 break;
7155 }
7156
7157 msleep(50);
7158 cnt++;
7159 if (cnt == 10) {
7160 DBG_PRINT(ERR_DBG,
7161 "s2io_close:Device not Quiescent ");
7162 DBG_PRINT(ERR_DBG, "adaper status reads 0x%llx\n",
7163 (unsigned long long) val64);
7164 break;
7165 }
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007166 }
7167 if (do_io)
7168 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007169
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007170 /* Free all Tx buffers */
7171 free_tx_buffers(sp);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007172
7173 /* Free all Rx buffers */
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007174 free_rx_buffers(sp);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007175
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007176 clear_bit(__S2IO_STATE_LINK_TASK, &(sp->state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007177}
7178
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007179static void s2io_card_down(struct s2io_nic * sp)
7180{
7181 do_s2io_card_down(sp, 1);
7182}
7183
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007184static int s2io_card_up(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007185{
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04007186 int i, ret = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007187 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007188 struct config_param *config;
7189 struct net_device *dev = (struct net_device *) sp->dev;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007190 u16 interruptible;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007191
7192 /* Initialize the H/W I/O registers */
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007193 ret = init_nic(sp);
7194 if (ret != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007195 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
7196 dev->name);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007197 if (ret != -EIO)
7198 s2io_reset(sp);
7199 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007200 }
7201
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007202 /*
7203 * Initializing the Rx buffers. For now we are considering only 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07007204 * Rx ring and initializing buffers into 30 Rx blocks
7205 */
7206 mac_control = &sp->mac_control;
7207 config = &sp->config;
7208
7209 for (i = 0; i < config->rx_ring_num; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007210 mac_control->rings[i].mtu = dev->mtu;
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07007211 ret = fill_rx_buffers(sp, &mac_control->rings[i], 1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007212 if (ret) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007213 DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
7214 dev->name);
7215 s2io_reset(sp);
7216 free_rx_buffers(sp);
7217 return -ENOMEM;
7218 }
7219 DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007220 mac_control->rings[i].rx_bufs_left);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007221 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007222
7223 /* Initialise napi */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007224 if (config->napi) {
7225 int i;
7226 if (config->intr_type == MSI_X) {
7227 for (i = 0; i < sp->config.rx_ring_num; i++)
7228 napi_enable(&sp->mac_control.rings[i].napi);
7229 } else {
7230 napi_enable(&sp->napi);
7231 }
7232 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007233
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007234 /* Maintain the state prior to the open */
7235 if (sp->promisc_flg)
7236 sp->promisc_flg = 0;
7237 if (sp->m_cast_flg) {
7238 sp->m_cast_flg = 0;
7239 sp->all_multi_pos= 0;
7240 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007241
7242 /* Setting its receive mode */
7243 s2io_set_multicast(dev);
7244
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007245 if (sp->lro) {
Ananda Rajub41477f2006-07-24 19:52:49 -04007246 /* Initialize max aggregatable pkts per session based on MTU */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007247 sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
7248 /* Check if we can use(if specified) user provided value */
7249 if (lro_max_pkts < sp->lro_max_aggr_per_sess)
7250 sp->lro_max_aggr_per_sess = lro_max_pkts;
7251 }
7252
Linus Torvalds1da177e2005-04-16 15:20:36 -07007253 /* Enable Rx Traffic and interrupts on the NIC */
7254 if (start_nic(sp)) {
7255 DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007256 s2io_reset(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007257 free_rx_buffers(sp);
7258 return -ENODEV;
7259 }
7260
7261 /* Add interrupt service routine */
7262 if (s2io_add_isr(sp) != 0) {
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007263 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007264 s2io_rem_isr(sp);
7265 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007266 free_rx_buffers(sp);
7267 return -ENODEV;
7268 }
7269
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07007270 S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
7271
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007272 set_bit(__S2IO_STATE_CARD_UP, &sp->state);
7273
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007274 /* Enable select interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04007275 en_dis_err_alarms(sp, ENA_ALL_INTRS, ENABLE_INTRS);
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007276 if (sp->config.intr_type != INTA) {
7277 interruptible = TX_TRAFFIC_INTR | TX_PIC_INTR;
7278 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
7279 } else {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007280 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04007281 interruptible |= TX_PIC_INTR;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007282 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
7283 }
7284
Linus Torvalds1da177e2005-04-16 15:20:36 -07007285 return 0;
7286}
7287
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007288/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07007289 * s2io_restart_nic - Resets the NIC.
7290 * @data : long pointer to the device private structure
7291 * Description:
7292 * This function is scheduled to be run by the s2io_tx_watchdog
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007293 * function after 0.5 secs to reset the NIC. The idea is to reduce
Linus Torvalds1da177e2005-04-16 15:20:36 -07007294 * the run time of the watch dog routine which is run holding a
7295 * spin lock.
7296 */
7297
David Howellsc4028952006-11-22 14:57:56 +00007298static void s2io_restart_nic(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007299{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007300 struct s2io_nic *sp = container_of(work, struct s2io_nic, rst_timer_task);
David Howellsc4028952006-11-22 14:57:56 +00007301 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007302
Francois Romieu22747d62007-02-15 23:37:50 +01007303 rtnl_lock();
7304
7305 if (!netif_running(dev))
7306 goto out_unlock;
7307
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007308 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007309 if (s2io_card_up(sp)) {
7310 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
7311 dev->name);
7312 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007313 s2io_wake_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007314 DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n",
7315 dev->name);
Francois Romieu22747d62007-02-15 23:37:50 +01007316out_unlock:
7317 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007318}
7319
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007320/**
7321 * s2io_tx_watchdog - Watchdog for transmit side.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007322 * @dev : Pointer to net device structure
7323 * Description:
7324 * This function is triggered if the Tx Queue is stopped
7325 * for a pre-defined amount of time when the Interface is still up.
7326 * If the Interface is jammed in such a situation, the hardware is
7327 * reset (by s2io_close) and restarted again (by s2io_open) to
7328 * overcome any problem that might have been caused in the hardware.
7329 * Return value:
7330 * void
7331 */
7332
7333static void s2io_tx_watchdog(struct net_device *dev)
7334{
Wang Chen4cf16532008-11-12 23:38:14 -08007335 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007336
7337 if (netif_carrier_ok(dev)) {
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04007338 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007339 schedule_work(&sp->rst_timer_task);
Ananda Rajubd1034f2006-04-21 19:20:22 -04007340 sp->mac_control.stats_info->sw_stat.soft_reset_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007341 }
7342}
7343
7344/**
7345 * rx_osm_handler - To perform some OS related operations on SKB.
7346 * @sp: private member of the device structure,pointer to s2io_nic structure.
7347 * @skb : the socket buffer pointer.
7348 * @len : length of the packet
7349 * @cksum : FCS checksum of the frame.
7350 * @ring_no : the ring from which this RxD was extracted.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007351 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04007352 * This function is called by the Rx interrupt serivce routine to perform
Linus Torvalds1da177e2005-04-16 15:20:36 -07007353 * some OS related operations on the SKB before passing it to the upper
7354 * layers. It mainly checks if the checksum is OK, if so adds it to the
7355 * SKBs cksum variable, increments the Rx packet count and passes the SKB
7356 * to the upper layer. If the checksum is wrong, it increments the Rx
7357 * packet error count, frees the SKB and returns error.
7358 * Return value:
7359 * SUCCESS on success and -1 on failure.
7360 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007361static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007362{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007363 struct s2io_nic *sp = ring_data->nic;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007364 struct net_device *dev = (struct net_device *) ring_data->dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007365 struct sk_buff *skb = (struct sk_buff *)
7366 ((unsigned long) rxdp->Host_Control);
7367 int ring_no = ring_data->ring_no;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007368 u16 l3_csum, l4_csum;
Ananda Raju863c11a2006-04-21 19:03:13 -04007369 unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
Ingo Molnar2e6a6842008-11-25 16:47:35 -08007370 struct lro *uninitialized_var(lro);
Olaf Heringf9046eb2007-06-19 22:41:10 +02007371 u8 err_mask;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007372
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007373 skb->dev = dev;
Ananda Rajuc92ca042006-04-21 19:18:03 -04007374
Ananda Raju863c11a2006-04-21 19:03:13 -04007375 if (err) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04007376 /* Check for parity error */
7377 if (err & 0x1) {
7378 sp->mac_control.stats_info->sw_stat.parity_err_cnt++;
7379 }
Olaf Heringf9046eb2007-06-19 22:41:10 +02007380 err_mask = err >> 48;
7381 switch(err_mask) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007382 case 1:
7383 sp->mac_control.stats_info->sw_stat.
7384 rx_parity_err_cnt++;
7385 break;
Ananda Rajubd1034f2006-04-21 19:20:22 -04007386
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007387 case 2:
7388 sp->mac_control.stats_info->sw_stat.
7389 rx_abort_cnt++;
7390 break;
7391
7392 case 3:
7393 sp->mac_control.stats_info->sw_stat.
7394 rx_parity_abort_cnt++;
7395 break;
7396
7397 case 4:
7398 sp->mac_control.stats_info->sw_stat.
7399 rx_rda_fail_cnt++;
7400 break;
7401
7402 case 5:
7403 sp->mac_control.stats_info->sw_stat.
7404 rx_unkn_prot_cnt++;
7405 break;
7406
7407 case 6:
7408 sp->mac_control.stats_info->sw_stat.
7409 rx_fcs_err_cnt++;
7410 break;
7411
7412 case 7:
7413 sp->mac_control.stats_info->sw_stat.
7414 rx_buf_size_err_cnt++;
7415 break;
7416
7417 case 8:
7418 sp->mac_control.stats_info->sw_stat.
7419 rx_rxd_corrupt_cnt++;
7420 break;
7421
7422 case 15:
7423 sp->mac_control.stats_info->sw_stat.
7424 rx_unkn_err_cnt++;
7425 break;
7426 }
Ananda Raju863c11a2006-04-21 19:03:13 -04007427 /*
7428 * Drop the packet if bad transfer code. Exception being
7429 * 0x5, which could be due to unsupported IPv6 extension header.
7430 * In this case, we let stack handle the packet.
7431 * Note that in this case, since checksum will be incorrect,
7432 * stack will validate the same.
7433 */
Olaf Heringf9046eb2007-06-19 22:41:10 +02007434 if (err_mask != 0x5) {
7435 DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%x\n",
7436 dev->name, err_mask);
Breno Leitaodc56e632008-07-22 16:27:20 -03007437 dev->stats.rx_crc_errors++;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007438 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007439 += skb->truesize;
Ananda Raju863c11a2006-04-21 19:03:13 -04007440 dev_kfree_skb(skb);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007441 ring_data->rx_bufs_left -= 1;
Ananda Raju863c11a2006-04-21 19:03:13 -04007442 rxdp->Host_Control = 0;
7443 return 0;
7444 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007445 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007446
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007447 /* Updating statistics */
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007448 ring_data->rx_packets++;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007449 rxdp->Host_Control = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007450 if (sp->rxd_mode == RXD_MODE_1) {
7451 int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007452
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007453 ring_data->rx_bytes += len;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007454 skb_put(skb, len);
7455
Veena Parat6d517a22007-07-23 02:20:51 -04007456 } else if (sp->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05007457 int get_block = ring_data->rx_curr_get_info.block_index;
7458 int get_off = ring_data->rx_curr_get_info.offset;
7459 int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
7460 int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
7461 unsigned char *buff = skb_push(skb, buf0_len);
7462
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007463 struct buffAdd *ba = &ring_data->ba[get_block][get_off];
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007464 ring_data->rx_bytes += buf0_len + buf2_len;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007465 memcpy(buff, ba->ba_0, buf0_len);
Veena Parat6d517a22007-07-23 02:20:51 -04007466 skb_put(skb, buf2_len);
Ananda Rajuda6971d2005-10-31 16:55:31 -05007467 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007468
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007469 if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) && ((!ring_data->lro) ||
7470 (ring_data->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007471 (sp->rx_csum)) {
7472 l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
7473 l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
7474 if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
7475 /*
7476 * NIC verifies if the Checksum of the received
7477 * frame is Ok or not and accordingly returns
7478 * a flag in the RxD.
7479 */
7480 skb->ip_summed = CHECKSUM_UNNECESSARY;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007481 if (ring_data->lro) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007482 u32 tcp_len;
7483 u8 *tcp;
7484 int ret = 0;
7485
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007486 ret = s2io_club_tcp_session(ring_data,
7487 skb->data, &tcp, &tcp_len, &lro,
7488 rxdp, sp);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007489 switch (ret) {
7490 case 3: /* Begin anew */
7491 lro->parent = skb;
7492 goto aggregate;
7493 case 1: /* Aggregate */
7494 {
7495 lro_append_pkt(sp, lro,
7496 skb, tcp_len);
7497 goto aggregate;
7498 }
7499 case 4: /* Flush session */
7500 {
7501 lro_append_pkt(sp, lro,
7502 skb, tcp_len);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007503 queue_rx_frame(lro->parent,
7504 lro->vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007505 clear_lro_session(lro);
7506 sp->mac_control.stats_info->
7507 sw_stat.flush_max_pkts++;
7508 goto aggregate;
7509 }
7510 case 2: /* Flush both */
7511 lro->parent->data_len =
7512 lro->frags_len;
7513 sp->mac_control.stats_info->
7514 sw_stat.sending_both++;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007515 queue_rx_frame(lro->parent,
7516 lro->vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007517 clear_lro_session(lro);
7518 goto send_up;
7519 case 0: /* sessions exceeded */
Ananda Rajuc92ca042006-04-21 19:18:03 -04007520 case -1: /* non-TCP or not
7521 * L2 aggregatable
7522 */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007523 case 5: /*
7524 * First pkt in session not
7525 * L3/L4 aggregatable
7526 */
7527 break;
7528 default:
7529 DBG_PRINT(ERR_DBG,
7530 "%s: Samadhana!!\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07007531 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007532 BUG();
7533 }
7534 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007535 } else {
7536 /*
7537 * Packet with erroneous checksum, let the
7538 * upper layers deal with it.
7539 */
7540 skb->ip_summed = CHECKSUM_NONE;
7541 }
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007542 } else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007543 skb->ip_summed = CHECKSUM_NONE;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007544
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007545 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007546send_up:
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007547 queue_rx_frame(skb, RXD_GET_VLAN_TAG(rxdp->Control_2));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007548aggregate:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007549 sp->mac_control.rings[ring_no].rx_bufs_left -= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007550 return SUCCESS;
7551}
7552
7553/**
7554 * s2io_link - stops/starts the Tx queue.
7555 * @sp : private member of the device structure, which is a pointer to the
7556 * s2io_nic structure.
7557 * @link : inidicates whether link is UP/DOWN.
7558 * Description:
7559 * This function stops/starts the Tx queue depending on whether the link
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007560 * status of the NIC is is down or up. This is called by the Alarm
7561 * interrupt handler whenever a link change interrupt comes up.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007562 * Return value:
7563 * void.
7564 */
7565
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007566static void s2io_link(struct s2io_nic * sp, int link)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007567{
7568 struct net_device *dev = (struct net_device *) sp->dev;
7569
7570 if (link != sp->last_link_state) {
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08007571 init_tti(sp, link);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007572 if (link == LINK_DOWN) {
7573 DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007574 s2io_stop_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007575 netif_carrier_off(dev);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007576 if(sp->mac_control.stats_info->sw_stat.link_up_cnt)
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007577 sp->mac_control.stats_info->sw_stat.link_up_time =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007578 jiffies - sp->start_time;
7579 sp->mac_control.stats_info->sw_stat.link_down_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007580 } else {
7581 DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007582 if (sp->mac_control.stats_info->sw_stat.link_down_cnt)
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007583 sp->mac_control.stats_info->sw_stat.link_down_time =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007584 jiffies - sp->start_time;
7585 sp->mac_control.stats_info->sw_stat.link_up_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007586 netif_carrier_on(dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007587 s2io_wake_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007588 }
7589 }
7590 sp->last_link_state = link;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007591 sp->start_time = jiffies;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007592}
7593
7594/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007595 * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
7596 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07007597 * s2io_nic structure.
7598 * Description:
7599 * This function initializes a few of the PCI and PCI-X configuration registers
7600 * with recommended values.
7601 * Return value:
7602 * void
7603 */
7604
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007605static void s2io_init_pci(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007606{
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007607 u16 pci_cmd = 0, pcix_cmd = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007608
7609 /* Enable Data Parity Error Recovery in PCI-X command register. */
7610 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007611 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007613 (pcix_cmd | 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007614 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007615 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007616
7617 /* Set the PErr Response bit in PCI command register. */
7618 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
7619 pci_write_config_word(sp->pdev, PCI_COMMAND,
7620 (pci_cmd | PCI_COMMAND_PARITY));
7621 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007622}
7623
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007624static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type,
7625 u8 *dev_multiq)
Ananda Raju9dc737a2006-04-21 19:05:41 -04007626{
Surjit Reang2fda0962008-01-24 02:08:59 -08007627 if ((tx_fifo_num > MAX_TX_FIFOS) ||
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007628 (tx_fifo_num < 1)) {
Surjit Reang2fda0962008-01-24 02:08:59 -08007629 DBG_PRINT(ERR_DBG, "s2io: Requested number of tx fifos "
7630 "(%d) not supported\n", tx_fifo_num);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007631
7632 if (tx_fifo_num < 1)
7633 tx_fifo_num = 1;
7634 else
7635 tx_fifo_num = MAX_TX_FIFOS;
7636
Surjit Reang2fda0962008-01-24 02:08:59 -08007637 DBG_PRINT(ERR_DBG, "s2io: Default to %d ", tx_fifo_num);
7638 DBG_PRINT(ERR_DBG, "tx fifos\n");
Ananda Raju9dc737a2006-04-21 19:05:41 -04007639 }
Surjit Reang2fda0962008-01-24 02:08:59 -08007640
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007641 if (multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007642 *dev_multiq = multiq;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007643
7644 if (tx_steering_type && (1 == tx_fifo_num)) {
7645 if (tx_steering_type != TX_DEFAULT_STEERING)
7646 DBG_PRINT(ERR_DBG,
7647 "s2io: Tx steering is not supported with "
7648 "one fifo. Disabling Tx steering.\n");
7649 tx_steering_type = NO_STEERING;
7650 }
7651
7652 if ((tx_steering_type < NO_STEERING) ||
7653 (tx_steering_type > TX_DEFAULT_STEERING)) {
7654 DBG_PRINT(ERR_DBG, "s2io: Requested transmit steering not "
7655 "supported\n");
7656 DBG_PRINT(ERR_DBG, "s2io: Disabling transmit steering\n");
7657 tx_steering_type = NO_STEERING;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007658 }
7659
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007660 if (rx_ring_num > MAX_RX_RINGS) {
7661 DBG_PRINT(ERR_DBG, "s2io: Requested number of rx rings not "
Ananda Raju9dc737a2006-04-21 19:05:41 -04007662 "supported\n");
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007663 DBG_PRINT(ERR_DBG, "s2io: Default to %d rx rings\n",
7664 MAX_RX_RINGS);
7665 rx_ring_num = MAX_RX_RINGS;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007666 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007667
Veena Parateccb8622007-07-23 02:23:54 -04007668 if ((*dev_intr_type != INTA) && (*dev_intr_type != MSI_X)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007669 DBG_PRINT(ERR_DBG, "s2io: Wrong intr_type requested. "
7670 "Defaulting to INTA\n");
7671 *dev_intr_type = INTA;
7672 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007673
Ananda Raju9dc737a2006-04-21 19:05:41 -04007674 if ((*dev_intr_type == MSI_X) &&
7675 ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
7676 (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007677 DBG_PRINT(ERR_DBG, "s2io: Xframe I does not support MSI_X. "
Ananda Raju9dc737a2006-04-21 19:05:41 -04007678 "Defaulting to INTA\n");
7679 *dev_intr_type = INTA;
7680 }
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007681
Veena Parat6d517a22007-07-23 02:20:51 -04007682 if ((rx_ring_mode != 1) && (rx_ring_mode != 2)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007683 DBG_PRINT(ERR_DBG, "s2io: Requested ring mode not supported\n");
Veena Parat6d517a22007-07-23 02:20:51 -04007684 DBG_PRINT(ERR_DBG, "s2io: Defaulting to 1-buffer mode\n");
7685 rx_ring_mode = 1;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007686 }
7687 return SUCCESS;
7688}
7689
Linus Torvalds1da177e2005-04-16 15:20:36 -07007690/**
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007691 * rts_ds_steer - Receive traffic steering based on IPv4 or IPv6 TOS
7692 * or Traffic class respectively.
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08007693 * @nic: device private variable
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007694 * Description: The function configures the receive steering to
7695 * desired receive ring.
7696 * Return Value: SUCCESS on success and
7697 * '-1' on failure (endian settings incorrect).
7698 */
7699static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring)
7700{
7701 struct XENA_dev_config __iomem *bar0 = nic->bar0;
7702 register u64 val64 = 0;
7703
7704 if (ds_codepoint > 63)
7705 return FAILURE;
7706
7707 val64 = RTS_DS_MEM_DATA(ring);
7708 writeq(val64, &bar0->rts_ds_mem_data);
7709
7710 val64 = RTS_DS_MEM_CTRL_WE |
7711 RTS_DS_MEM_CTRL_STROBE_NEW_CMD |
7712 RTS_DS_MEM_CTRL_OFFSET(ds_codepoint);
7713
7714 writeq(val64, &bar0->rts_ds_mem_ctrl);
7715
7716 return wait_for_cmd_complete(&bar0->rts_ds_mem_ctrl,
7717 RTS_DS_MEM_CTRL_STROBE_CMD_BEING_EXECUTED,
7718 S2IO_BIT_RESET);
7719}
7720
Stephen Hemminger04025092008-11-21 17:28:55 -08007721static const struct net_device_ops s2io_netdev_ops = {
7722 .ndo_open = s2io_open,
7723 .ndo_stop = s2io_close,
7724 .ndo_get_stats = s2io_get_stats,
7725 .ndo_start_xmit = s2io_xmit,
7726 .ndo_validate_addr = eth_validate_addr,
7727 .ndo_set_multicast_list = s2io_set_multicast,
7728 .ndo_do_ioctl = s2io_ioctl,
7729 .ndo_set_mac_address = s2io_set_mac_addr,
7730 .ndo_change_mtu = s2io_change_mtu,
7731 .ndo_vlan_rx_register = s2io_vlan_rx_register,
7732 .ndo_vlan_rx_kill_vid = s2io_vlan_rx_kill_vid,
7733 .ndo_tx_timeout = s2io_tx_watchdog,
7734#ifdef CONFIG_NET_POLL_CONTROLLER
7735 .ndo_poll_controller = s2io_netpoll,
7736#endif
7737};
7738
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007739/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007740 * s2io_init_nic - Initialization of the adapter .
Linus Torvalds1da177e2005-04-16 15:20:36 -07007741 * @pdev : structure containing the PCI related information of the device.
7742 * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
7743 * Description:
7744 * The function initializes an adapter identified by the pci_dec structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007745 * All OS related initialization including memory and device structure and
7746 * initlaization of the device private variable is done. Also the swapper
7747 * control register is initialized to enable read and write into the I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -07007748 * registers of the device.
7749 * Return value:
7750 * returns 0 on success and negative on failure.
7751 */
7752
7753static int __devinit
7754s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
7755{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007756 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007757 struct net_device *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007758 int i, j, ret;
7759 int dma_flag = FALSE;
7760 u32 mac_up, mac_down;
7761 u64 val64 = 0, tmp64 = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007762 struct XENA_dev_config __iomem *bar0 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007763 u16 subid;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007764 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007765 struct config_param *config;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007766 int mode;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04007767 u8 dev_intr_type = intr_type;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007768 u8 dev_multiq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007769
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007770 ret = s2io_verify_parm(pdev, &dev_intr_type, &dev_multiq);
7771 if (ret)
Ananda Raju9dc737a2006-04-21 19:05:41 -04007772 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007773
7774 if ((ret = pci_enable_device(pdev))) {
7775 DBG_PRINT(ERR_DBG,
7776 "s2io_init_nic: pci_enable_device failed\n");
7777 return ret;
7778 }
7779
Domen Puncer1e7f0bd2005-06-26 18:22:14 -04007780 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007781 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 64bit DMA\n");
7782 dma_flag = TRUE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007783 if (pci_set_consistent_dma_mask
Domen Puncer1e7f0bd2005-06-26 18:22:14 -04007784 (pdev, DMA_64BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007785 DBG_PRINT(ERR_DBG,
7786 "Unable to obtain 64bit DMA for \
7787 consistent allocations\n");
7788 pci_disable_device(pdev);
7789 return -ENOMEM;
7790 }
Domen Puncer1e7f0bd2005-06-26 18:22:14 -04007791 } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007792 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 32bit DMA\n");
7793 } else {
7794 pci_disable_device(pdev);
7795 return -ENOMEM;
7796 }
Veena Parateccb8622007-07-23 02:23:54 -04007797 if ((ret = pci_request_regions(pdev, s2io_driver_name))) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07007798 DBG_PRINT(ERR_DBG, "%s: Request Regions failed - %x \n", __func__, ret);
Veena Parateccb8622007-07-23 02:23:54 -04007799 pci_disable_device(pdev);
7800 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007801 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007802 if (dev_multiq)
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007803 dev = alloc_etherdev_mq(sizeof(struct s2io_nic), tx_fifo_num);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007804 else
David S. Millerb19fa1f2008-07-08 23:14:24 -07007805 dev = alloc_etherdev(sizeof(struct s2io_nic));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007806 if (dev == NULL) {
7807 DBG_PRINT(ERR_DBG, "Device allocation failed\n");
7808 pci_disable_device(pdev);
7809 pci_release_regions(pdev);
7810 return -ENODEV;
7811 }
7812
7813 pci_set_master(pdev);
7814 pci_set_drvdata(pdev, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007815 SET_NETDEV_DEV(dev, &pdev->dev);
7816
7817 /* Private member variable initialized to s2io NIC structure */
Wang Chen4cf16532008-11-12 23:38:14 -08007818 sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007819 memset(sp, 0, sizeof(struct s2io_nic));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007820 sp->dev = dev;
7821 sp->pdev = pdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007822 sp->high_dma_flag = dma_flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007823 sp->device_enabled_once = FALSE;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007824 if (rx_ring_mode == 1)
7825 sp->rxd_mode = RXD_MODE_1;
7826 if (rx_ring_mode == 2)
7827 sp->rxd_mode = RXD_MODE_3B;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007828
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007829 sp->config.intr_type = dev_intr_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007830
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007831 if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
7832 (pdev->device == PCI_DEVICE_ID_HERC_UNI))
7833 sp->device_type = XFRAME_II_DEVICE;
7834 else
7835 sp->device_type = XFRAME_I_DEVICE;
7836
Stephen Hemminger43b7c452007-10-05 12:39:21 -07007837 sp->lro = lro_enable;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007838
Linus Torvalds1da177e2005-04-16 15:20:36 -07007839 /* Initialize some PCI/PCI-X fields of the NIC. */
7840 s2io_init_pci(sp);
7841
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007842 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007843 * Setting the device configuration parameters.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007844 * Most of these parameters can be specified by the user during
7845 * module insertion as they are module loadable parameters. If
7846 * these parameters are not not specified during load time, they
Linus Torvalds1da177e2005-04-16 15:20:36 -07007847 * are initialized with default values.
7848 */
7849 mac_control = &sp->mac_control;
7850 config = &sp->config;
7851
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007852 config->napi = napi;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007853 config->tx_steering_type = tx_steering_type;
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007854
Linus Torvalds1da177e2005-04-16 15:20:36 -07007855 /* Tx side parameters. */
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007856 if (config->tx_steering_type == TX_PRIORITY_STEERING)
7857 config->tx_fifo_num = MAX_TX_FIFOS;
7858 else
7859 config->tx_fifo_num = tx_fifo_num;
7860
7861 /* Initialize the fifos used for tx steering */
7862 if (config->tx_fifo_num < 5) {
7863 if (config->tx_fifo_num == 1)
7864 sp->total_tcp_fifos = 1;
7865 else
7866 sp->total_tcp_fifos = config->tx_fifo_num - 1;
7867 sp->udp_fifo_idx = config->tx_fifo_num - 1;
7868 sp->total_udp_fifos = 1;
7869 sp->other_fifo_idx = sp->total_tcp_fifos - 1;
7870 } else {
7871 sp->total_tcp_fifos = (tx_fifo_num - FIFO_UDP_MAX_NUM -
7872 FIFO_OTHER_MAX_NUM);
7873 sp->udp_fifo_idx = sp->total_tcp_fifos;
7874 sp->total_udp_fifos = FIFO_UDP_MAX_NUM;
7875 sp->other_fifo_idx = sp->udp_fifo_idx + FIFO_UDP_MAX_NUM;
7876 }
7877
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007878 config->multiq = dev_multiq;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007879 for (i = 0; i < config->tx_fifo_num; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007880 config->tx_cfg[i].fifo_len = tx_fifo_len[i];
7881 config->tx_cfg[i].fifo_priority = i;
7882 }
7883
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007884 /* mapping the QoS priority to the configured fifos */
7885 for (i = 0; i < MAX_TX_FIFOS; i++)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007886 config->fifo_mapping[i] = fifo_map[config->tx_fifo_num - 1][i];
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007887
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007888 /* map the hashing selector table to the configured fifos */
7889 for (i = 0; i < config->tx_fifo_num; i++)
7890 sp->fifo_selector[i] = fifo_selector[i];
7891
7892
Linus Torvalds1da177e2005-04-16 15:20:36 -07007893 config->tx_intr_type = TXD_INT_TYPE_UTILZ;
7894 for (i = 0; i < config->tx_fifo_num; i++) {
7895 config->tx_cfg[i].f_no_snoop =
7896 (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
7897 if (config->tx_cfg[i].fifo_len < 65) {
7898 config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
7899 break;
7900 }
7901 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05007902 /* + 2 because one Txd for skb->data and one Txd for UFO */
7903 config->max_txds = MAX_SKB_FRAGS + 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007904
7905 /* Rx side parameters. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007906 config->rx_ring_num = rx_ring_num;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007907 for (i = 0; i < config->rx_ring_num; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007908 config->rx_cfg[i].num_rxd = rx_ring_sz[i] *
Ananda Rajuda6971d2005-10-31 16:55:31 -05007909 (rxd_count[sp->rxd_mode] + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007910 config->rx_cfg[i].ring_priority = i;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007911 mac_control->rings[i].rx_bufs_left = 0;
7912 mac_control->rings[i].rxd_mode = sp->rxd_mode;
7913 mac_control->rings[i].rxd_count = rxd_count[sp->rxd_mode];
7914 mac_control->rings[i].pdev = sp->pdev;
7915 mac_control->rings[i].dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007916 }
7917
7918 for (i = 0; i < rx_ring_num; i++) {
7919 config->rx_cfg[i].ring_org = RING_ORG_BUFF1;
7920 config->rx_cfg[i].f_no_snoop =
7921 (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
7922 }
7923
7924 /* Setting Mac Control parameters */
7925 mac_control->rmac_pause_time = rmac_pause_time;
7926 mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
7927 mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
7928
7929
Linus Torvalds1da177e2005-04-16 15:20:36 -07007930 /* initialize the shared memory used by the NIC and the host */
7931 if (init_shared_mem(sp)) {
7932 DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n",
Ananda Rajub41477f2006-07-24 19:52:49 -04007933 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007934 ret = -ENOMEM;
7935 goto mem_alloc_failed;
7936 }
7937
Arjan van de Ven275f1652008-10-20 21:42:39 -07007938 sp->bar0 = pci_ioremap_bar(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007939 if (!sp->bar0) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007940 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem1\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007941 dev->name);
7942 ret = -ENOMEM;
7943 goto bar0_remap_failed;
7944 }
7945
Arjan van de Ven275f1652008-10-20 21:42:39 -07007946 sp->bar1 = pci_ioremap_bar(pdev, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007947 if (!sp->bar1) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007948 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem2\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007949 dev->name);
7950 ret = -ENOMEM;
7951 goto bar1_remap_failed;
7952 }
7953
7954 dev->irq = pdev->irq;
7955 dev->base_addr = (unsigned long) sp->bar0;
7956
7957 /* Initializing the BAR1 address as the start of the FIFO pointer. */
7958 for (j = 0; j < MAX_TX_FIFOS; j++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007959 mac_control->tx_FIFO_start[j] = (struct TxFIFO_element __iomem *)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007960 (sp->bar1 + (j * 0x00020000));
7961 }
7962
7963 /* Driver entry points */
Stephen Hemminger04025092008-11-21 17:28:55 -08007964 dev->netdev_ops = &s2io_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007965 SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07007966 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Brian Haley612eff02006-06-15 14:36:36 -04007967
Linus Torvalds1da177e2005-04-16 15:20:36 -07007968 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
7969 if (sp->high_dma_flag == TRUE)
7970 dev->features |= NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007971 dev->features |= NETIF_F_TSO;
Herbert Xuf83ef8c2006-06-30 13:37:03 -07007972 dev->features |= NETIF_F_TSO6;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007973 if ((sp->device_type & XFRAME_II_DEVICE) && (ufo)) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05007974 dev->features |= NETIF_F_UFO;
7975 dev->features |= NETIF_F_HW_CSUM;
7976 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007977 dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
David Howellsc4028952006-11-22 14:57:56 +00007978 INIT_WORK(&sp->rst_timer_task, s2io_restart_nic);
7979 INIT_WORK(&sp->set_link_task, s2io_set_link);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007980
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07007981 pci_save_state(sp->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007982
7983 /* Setting swapper control on the NIC, for proper reset operation */
7984 if (s2io_set_swapper(sp)) {
7985 DBG_PRINT(ERR_DBG, "%s:swapper settings are wrong\n",
7986 dev->name);
7987 ret = -EAGAIN;
7988 goto set_swap_failed;
7989 }
7990
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007991 /* Verify if the Herc works on the slot its placed into */
7992 if (sp->device_type & XFRAME_II_DEVICE) {
7993 mode = s2io_verify_pci_mode(sp);
7994 if (mode < 0) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07007995 DBG_PRINT(ERR_DBG, "%s: ", __func__);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007996 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
7997 ret = -EBADSLT;
7998 goto set_swap_failed;
7999 }
8000 }
8001
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008002 if (sp->config.intr_type == MSI_X) {
8003 sp->num_entries = config->rx_ring_num + 1;
8004 ret = s2io_enable_msi_x(sp);
8005
8006 if (!ret) {
8007 ret = s2io_test_msi(sp);
8008 /* rollback MSI-X, will re-enable during add_isr() */
8009 remove_msix_isr(sp);
8010 }
8011 if (ret) {
8012
8013 DBG_PRINT(ERR_DBG,
8014 "%s: MSI-X requested but failed to enable\n",
8015 dev->name);
8016 sp->config.intr_type = INTA;
8017 }
8018 }
8019
8020 if (config->intr_type == MSI_X) {
8021 for (i = 0; i < config->rx_ring_num ; i++)
8022 netif_napi_add(dev, &mac_control->rings[i].napi,
8023 s2io_poll_msix, 64);
8024 } else {
8025 netif_napi_add(dev, &sp->napi, s2io_poll_inta, 64);
8026 }
8027
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008028 /* Not needed for Herc */
8029 if (sp->device_type & XFRAME_I_DEVICE) {
8030 /*
8031 * Fix for all "FFs" MAC address problems observed on
8032 * Alpha platforms
8033 */
8034 fix_mac_address(sp);
8035 s2io_reset(sp);
8036 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008037
8038 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07008039 * MAC address initialization.
8040 * For now only one mac address will be read and used.
8041 */
8042 bar0 = sp->bar0;
8043 val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08008044 RMAC_ADDR_CMD_MEM_OFFSET(0 + S2IO_MAC_ADDR_START_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008045 writeq(val64, &bar0->rmac_addr_cmd_mem);
Ananda Rajuc92ca042006-04-21 19:18:03 -04008046 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05008047 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING, S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008048 tmp64 = readq(&bar0->rmac_addr_data0_mem);
8049 mac_down = (u32) tmp64;
8050 mac_up = (u32) (tmp64 >> 32);
8051
Linus Torvalds1da177e2005-04-16 15:20:36 -07008052 sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
8053 sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
8054 sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
8055 sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
8056 sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
8057 sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
8058
Linus Torvalds1da177e2005-04-16 15:20:36 -07008059 /* Set the factory defined MAC address initially */
8060 dev->addr_len = ETH_ALEN;
8061 memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04008062 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008063
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08008064 /* initialize number of multicast & unicast MAC entries variables */
8065 if (sp->device_type == XFRAME_I_DEVICE) {
8066 config->max_mc_addr = S2IO_XENA_MAX_MC_ADDRESSES;
8067 config->max_mac_addr = S2IO_XENA_MAX_MAC_ADDRESSES;
8068 config->mc_start_offset = S2IO_XENA_MC_ADDR_START_OFFSET;
8069 } else if (sp->device_type == XFRAME_II_DEVICE) {
8070 config->max_mc_addr = S2IO_HERC_MAX_MC_ADDRESSES;
8071 config->max_mac_addr = S2IO_HERC_MAX_MAC_ADDRESSES;
8072 config->mc_start_offset = S2IO_HERC_MC_ADDR_START_OFFSET;
8073 }
8074
8075 /* store mac addresses from CAM to s2io_nic structure */
8076 do_s2io_store_unicast_mc(sp);
8077
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008078 /* Configure MSIX vector for number of rings configured plus one */
8079 if ((sp->device_type == XFRAME_II_DEVICE) &&
8080 (config->intr_type == MSI_X))
8081 sp->num_entries = config->rx_ring_num + 1;
8082
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04008083 /* Store the values of the MSIX table in the s2io_nic structure */
8084 store_xmsi_data(sp);
Ananda Rajub41477f2006-07-24 19:52:49 -04008085 /* reset Nic and bring it to known state */
8086 s2io_reset(sp);
8087
Linus Torvalds1da177e2005-04-16 15:20:36 -07008088 /*
Sreenivasa Honnur99993af2008-04-23 13:29:42 -04008089 * Initialize link state flags
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008090 * and the card state parameter
Linus Torvalds1da177e2005-04-16 15:20:36 -07008091 */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04008092 sp->state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008093
Linus Torvalds1da177e2005-04-16 15:20:36 -07008094 /* Initialize spinlocks */
Surjit Reang2fda0962008-01-24 02:08:59 -08008095 for (i = 0; i < sp->config.tx_fifo_num; i++)
8096 spin_lock_init(&mac_control->fifos[i].tx_lock);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008097
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008098 /*
8099 * SXE-002: Configure link and activity LED to init state
8100 * on driver load.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008101 */
8102 subid = sp->pdev->subsystem_device;
8103 if ((subid & 0xFF) >= 0x07) {
8104 val64 = readq(&bar0->gpio_control);
8105 val64 |= 0x0000800000000000ULL;
8106 writeq(val64, &bar0->gpio_control);
8107 val64 = 0x0411040400000000ULL;
8108 writeq(val64, (void __iomem *) bar0 + 0x2700);
8109 val64 = readq(&bar0->gpio_control);
8110 }
8111
8112 sp->rx_csum = 1; /* Rx chksum verify enabled by default */
8113
8114 if (register_netdev(dev)) {
8115 DBG_PRINT(ERR_DBG, "Device registration failed\n");
8116 ret = -ENODEV;
8117 goto register_failed;
8118 }
Ananda Raju9dc737a2006-04-21 19:05:41 -04008119 s2io_vpd_read(sp);
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08008120 DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2007 Neterion Inc.\n");
Ananda Rajub41477f2006-07-24 19:52:49 -04008121 DBG_PRINT(ERR_DBG, "%s: Neterion %s (rev %d)\n",dev->name,
Auke Kok44c10132007-06-08 15:46:36 -07008122 sp->product_name, pdev->revision);
Ananda Rajub41477f2006-07-24 19:52:49 -04008123 DBG_PRINT(ERR_DBG, "%s: Driver version %s\n", dev->name,
8124 s2io_driver_version);
Johannes Berge1749612008-10-27 15:59:26 -07008125 DBG_PRINT(ERR_DBG, "%s: MAC ADDR: %pM\n", dev->name, dev->dev_addr);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05008126 DBG_PRINT(ERR_DBG, "SERIAL NUMBER: %s\n", sp->serial_num);
Ananda Raju9dc737a2006-04-21 19:05:41 -04008127 if (sp->device_type & XFRAME_II_DEVICE) {
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07008128 mode = s2io_print_pci_mode(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008129 if (mode < 0) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04008130 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008131 ret = -EBADSLT;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008132 unregister_netdev(dev);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008133 goto set_swap_failed;
8134 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008135 }
Ananda Raju9dc737a2006-04-21 19:05:41 -04008136 switch(sp->rxd_mode) {
8137 case RXD_MODE_1:
8138 DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
8139 dev->name);
8140 break;
8141 case RXD_MODE_3B:
8142 DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
8143 dev->name);
8144 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008145 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008146
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008147 switch (sp->config.napi) {
8148 case 0:
8149 DBG_PRINT(ERR_DBG, "%s: NAPI disabled\n", dev->name);
8150 break;
8151 case 1:
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008152 DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008153 break;
8154 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008155
8156 DBG_PRINT(ERR_DBG, "%s: Using %d Tx fifo(s)\n", dev->name,
8157 sp->config.tx_fifo_num);
8158
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008159 DBG_PRINT(ERR_DBG, "%s: Using %d Rx ring(s)\n", dev->name,
8160 sp->config.rx_ring_num);
8161
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07008162 switch(sp->config.intr_type) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04008163 case INTA:
8164 DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
8165 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008166 case MSI_X:
8167 DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
8168 break;
8169 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008170 if (sp->config.multiq) {
Ilpo Järvinena505f4f2008-08-19 10:36:01 +03008171 for (i = 0; i < sp->config.tx_fifo_num; i++)
8172 mac_control->fifos[i].multiq = config->multiq;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008173 DBG_PRINT(ERR_DBG, "%s: Multiqueue support enabled\n",
8174 dev->name);
8175 } else
8176 DBG_PRINT(ERR_DBG, "%s: Multiqueue support disabled\n",
8177 dev->name);
8178
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05008179 switch (sp->config.tx_steering_type) {
8180 case NO_STEERING:
8181 DBG_PRINT(ERR_DBG, "%s: No steering enabled for"
8182 " transmit\n", dev->name);
8183 break;
8184 case TX_PRIORITY_STEERING:
8185 DBG_PRINT(ERR_DBG, "%s: Priority steering enabled for"
8186 " transmit\n", dev->name);
8187 break;
8188 case TX_DEFAULT_STEERING:
8189 DBG_PRINT(ERR_DBG, "%s: Default steering enabled for"
8190 " transmit\n", dev->name);
8191 }
8192
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008193 if (sp->lro)
8194 DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
Ananda Raju9dc737a2006-04-21 19:05:41 -04008195 dev->name);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008196 if (ufo)
8197 DBG_PRINT(ERR_DBG, "%s: UDP Fragmentation Offload(UFO)"
8198 " enabled\n", dev->name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07008199 /* Initialize device name */
Ananda Raju9dc737a2006-04-21 19:05:41 -04008200 sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07008201
Breno Leitaocd0fce02008-09-04 17:52:54 -03008202 if (vlan_tag_strip)
8203 sp->vlan_strip_flag = 1;
8204 else
8205 sp->vlan_strip_flag = 0;
8206
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008207 /*
8208 * Make Link state as off at this point, when the Link change
8209 * interrupt comes the state will be automatically changed to
Linus Torvalds1da177e2005-04-16 15:20:36 -07008210 * the right state.
8211 */
8212 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008213
8214 return 0;
8215
8216 register_failed:
8217 set_swap_failed:
8218 iounmap(sp->bar1);
8219 bar1_remap_failed:
8220 iounmap(sp->bar0);
8221 bar0_remap_failed:
8222 mem_alloc_failed:
8223 free_shared_mem(sp);
8224 pci_disable_device(pdev);
Veena Parateccb8622007-07-23 02:23:54 -04008225 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008226 pci_set_drvdata(pdev, NULL);
8227 free_netdev(dev);
8228
8229 return ret;
8230}
8231
8232/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008233 * s2io_rem_nic - Free the PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07008234 * @pdev: structure containing the PCI related information of the device.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008235 * Description: This function is called by the Pci subsystem to release a
Linus Torvalds1da177e2005-04-16 15:20:36 -07008236 * PCI device and free up all resource held up by the device. This could
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008237 * be in response to a Hot plug event or when the driver is to be removed
Linus Torvalds1da177e2005-04-16 15:20:36 -07008238 * from memory.
8239 */
8240
8241static void __devexit s2io_rem_nic(struct pci_dev *pdev)
8242{
8243 struct net_device *dev =
8244 (struct net_device *) pci_get_drvdata(pdev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008245 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008246
8247 if (dev == NULL) {
8248 DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
8249 return;
8250 }
8251
Francois Romieu22747d62007-02-15 23:37:50 +01008252 flush_scheduled_work();
8253
Wang Chen4cf16532008-11-12 23:38:14 -08008254 sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008255 unregister_netdev(dev);
8256
8257 free_shared_mem(sp);
8258 iounmap(sp->bar0);
8259 iounmap(sp->bar1);
Veena Parateccb8622007-07-23 02:23:54 -04008260 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008261 pci_set_drvdata(pdev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008262 free_netdev(dev);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05008263 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008264}
8265
8266/**
8267 * s2io_starter - Entry point for the driver
8268 * Description: This function is the entry point for the driver. It verifies
8269 * the module loadable parameters and initializes PCI configuration space.
8270 */
8271
Stephen Hemminger43b7c452007-10-05 12:39:21 -07008272static int __init s2io_starter(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008273{
Jeff Garzik29917622006-08-19 17:48:59 -04008274 return pci_register_driver(&s2io_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008275}
8276
8277/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008278 * s2io_closer - Cleanup routine for the driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07008279 * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
8280 */
8281
Sivakumar Subramani372cc592007-01-31 13:32:57 -05008282static __exit void s2io_closer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008283{
8284 pci_unregister_driver(&s2io_driver);
8285 DBG_PRINT(INIT_DBG, "cleanup done\n");
8286}
8287
8288module_init(s2io_starter);
8289module_exit(s2io_closer);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008290
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008291static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008292 struct tcphdr **tcp, struct RxD_t *rxdp,
8293 struct s2io_nic *sp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008294{
8295 int ip_off;
8296 u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
8297
8298 if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
8299 DBG_PRINT(INIT_DBG,"%s: Non-TCP frames not supported for LRO\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008300 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008301 return -1;
8302 }
8303
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008304 /* Checking for DIX type or DIX type with VLAN */
8305 if ((l2_type == 0)
8306 || (l2_type == 4)) {
8307 ip_off = HEADER_ETHERNET_II_802_3_SIZE;
8308 /*
8309 * If vlan stripping is disabled and the frame is VLAN tagged,
8310 * shift the offset by the VLAN header size bytes.
8311 */
Breno Leitaocd0fce02008-09-04 17:52:54 -03008312 if ((!sp->vlan_strip_flag) &&
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008313 (rxdp->Control_1 & RXD_FRAME_VLAN_TAG))
8314 ip_off += HEADER_VLAN_SIZE;
8315 } else {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008316 /* LLC, SNAP etc are considered non-mergeable */
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008317 return -1;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008318 }
8319
8320 *ip = (struct iphdr *)((u8 *)buffer + ip_off);
8321 ip_len = (u8)((*ip)->ihl);
8322 ip_len <<= 2;
8323 *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
8324
8325 return 0;
8326}
8327
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008328static int check_for_socket_match(struct lro *lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008329 struct tcphdr *tcp)
8330{
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008331 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008332 if ((lro->iph->saddr != ip->saddr) || (lro->iph->daddr != ip->daddr) ||
8333 (lro->tcph->source != tcp->source) || (lro->tcph->dest != tcp->dest))
8334 return -1;
8335 return 0;
8336}
8337
8338static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
8339{
8340 return(ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2));
8341}
8342
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008343static void initiate_new_session(struct lro *lro, u8 *l2h,
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008344 struct iphdr *ip, struct tcphdr *tcp, u32 tcp_pyld_len, u16 vlan_tag)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008345{
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008346 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008347 lro->l2h = l2h;
8348 lro->iph = ip;
8349 lro->tcph = tcp;
8350 lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
Surjit Reangc8855952008-02-03 04:27:38 -08008351 lro->tcp_ack = tcp->ack_seq;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008352 lro->sg_num = 1;
8353 lro->total_len = ntohs(ip->tot_len);
8354 lro->frags_len = 0;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008355 lro->vlan_tag = vlan_tag;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008356 /*
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008357 * check if we saw TCP timestamp. Other consistency checks have
8358 * already been done.
8359 */
8360 if (tcp->doff == 8) {
Surjit Reangc8855952008-02-03 04:27:38 -08008361 __be32 *ptr;
8362 ptr = (__be32 *)(tcp+1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008363 lro->saw_ts = 1;
Surjit Reangc8855952008-02-03 04:27:38 -08008364 lro->cur_tsval = ntohl(*(ptr+1));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008365 lro->cur_tsecr = *(ptr+2);
8366 }
8367 lro->in_use = 1;
8368}
8369
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008370static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008371{
8372 struct iphdr *ip = lro->iph;
8373 struct tcphdr *tcp = lro->tcph;
Al Virobd4f3ae2007-02-09 16:40:15 +00008374 __sum16 nchk;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008375 struct stat_block *statinfo = sp->mac_control.stats_info;
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008376 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008377
8378 /* Update L3 header */
8379 ip->tot_len = htons(lro->total_len);
8380 ip->check = 0;
8381 nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
8382 ip->check = nchk;
8383
8384 /* Update L4 header */
8385 tcp->ack_seq = lro->tcp_ack;
8386 tcp->window = lro->window;
8387
8388 /* Update tsecr field if this session has timestamps enabled */
8389 if (lro->saw_ts) {
Surjit Reangc8855952008-02-03 04:27:38 -08008390 __be32 *ptr = (__be32 *)(tcp + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008391 *(ptr+2) = lro->cur_tsecr;
8392 }
8393
8394 /* Update counters required for calculation of
8395 * average no. of packets aggregated.
8396 */
8397 statinfo->sw_stat.sum_avg_pkts_aggregated += lro->sg_num;
8398 statinfo->sw_stat.num_aggregations++;
8399}
8400
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008401static void aggregate_new_rx(struct lro *lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008402 struct tcphdr *tcp, u32 l4_pyld)
8403{
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008404 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008405 lro->total_len += l4_pyld;
8406 lro->frags_len += l4_pyld;
8407 lro->tcp_next_seq += l4_pyld;
8408 lro->sg_num++;
8409
8410 /* Update ack seq no. and window ad(from this pkt) in LRO object */
8411 lro->tcp_ack = tcp->ack_seq;
8412 lro->window = tcp->window;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008413
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008414 if (lro->saw_ts) {
Surjit Reangc8855952008-02-03 04:27:38 -08008415 __be32 *ptr;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008416 /* Update tsecr and tsval from this packet */
Surjit Reangc8855952008-02-03 04:27:38 -08008417 ptr = (__be32 *)(tcp+1);
8418 lro->cur_tsval = ntohl(*(ptr+1));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008419 lro->cur_tsecr = *(ptr + 2);
8420 }
8421}
8422
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008423static int verify_l3_l4_lro_capable(struct lro *l_lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008424 struct tcphdr *tcp, u32 tcp_pyld_len)
8425{
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008426 u8 *ptr;
8427
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008428 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Andrew Morton79dc1902006-02-03 01:45:13 -08008429
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008430 if (!tcp_pyld_len) {
8431 /* Runt frame or a pure ack */
8432 return -1;
8433 }
8434
8435 if (ip->ihl != 5) /* IP has options */
8436 return -1;
8437
Ananda Raju75c30b12006-07-24 19:55:09 -04008438 /* If we see CE codepoint in IP header, packet is not mergeable */
8439 if (INET_ECN_is_ce(ipv4_get_dsfield(ip)))
8440 return -1;
8441
8442 /* If we see ECE or CWR flags in TCP header, packet is not mergeable */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008443 if (tcp->urg || tcp->psh || tcp->rst || tcp->syn || tcp->fin ||
Ananda Raju75c30b12006-07-24 19:55:09 -04008444 tcp->ece || tcp->cwr || !tcp->ack) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008445 /*
8446 * Currently recognize only the ack control word and
8447 * any other control field being set would result in
8448 * flushing the LRO session
8449 */
8450 return -1;
8451 }
8452
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008453 /*
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008454 * Allow only one TCP timestamp option. Don't aggregate if
8455 * any other options are detected.
8456 */
8457 if (tcp->doff != 5 && tcp->doff != 8)
8458 return -1;
8459
8460 if (tcp->doff == 8) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008461 ptr = (u8 *)(tcp + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008462 while (*ptr == TCPOPT_NOP)
8463 ptr++;
8464 if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
8465 return -1;
8466
8467 /* Ensure timestamp value increases monotonically */
8468 if (l_lro)
Surjit Reangc8855952008-02-03 04:27:38 -08008469 if (l_lro->cur_tsval > ntohl(*((__be32 *)(ptr+2))))
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008470 return -1;
8471
8472 /* timestamp echo reply should be non-zero */
Surjit Reangc8855952008-02-03 04:27:38 -08008473 if (*((__be32 *)(ptr+6)) == 0)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008474 return -1;
8475 }
8476
8477 return 0;
8478}
8479
8480static int
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008481s2io_club_tcp_session(struct ring_info *ring_data, u8 *buffer, u8 **tcp,
8482 u32 *tcp_len, struct lro **lro, struct RxD_t *rxdp,
8483 struct s2io_nic *sp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008484{
8485 struct iphdr *ip;
8486 struct tcphdr *tcph;
8487 int ret = 0, i;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008488 u16 vlan_tag = 0;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008489
8490 if (!(ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008491 rxdp, sp))) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008492 DBG_PRINT(INFO_DBG,"IP Saddr: %x Daddr: %x\n",
8493 ip->saddr, ip->daddr);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008494 } else
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008495 return ret;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008496
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008497 vlan_tag = RXD_GET_VLAN_TAG(rxdp->Control_2);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008498 tcph = (struct tcphdr *)*tcp;
8499 *tcp_len = get_l4_pyld_length(ip, tcph);
8500 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008501 struct lro *l_lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008502 if (l_lro->in_use) {
8503 if (check_for_socket_match(l_lro, ip, tcph))
8504 continue;
8505 /* Sock pair matched */
8506 *lro = l_lro;
8507
8508 if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
8509 DBG_PRINT(INFO_DBG, "%s:Out of order. expected "
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008510 "0x%x, actual 0x%x\n", __func__,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008511 (*lro)->tcp_next_seq,
8512 ntohl(tcph->seq));
8513
8514 sp->mac_control.stats_info->
8515 sw_stat.outof_sequence_pkts++;
8516 ret = 2;
8517 break;
8518 }
8519
8520 if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,*tcp_len))
8521 ret = 1; /* Aggregate */
8522 else
8523 ret = 2; /* Flush both */
8524 break;
8525 }
8526 }
8527
8528 if (ret == 0) {
8529 /* Before searching for available LRO objects,
8530 * check if the pkt is L3/L4 aggregatable. If not
8531 * don't create new LRO session. Just send this
8532 * packet up.
8533 */
8534 if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len)) {
8535 return 5;
8536 }
8537
8538 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008539 struct lro *l_lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008540 if (!(l_lro->in_use)) {
8541 *lro = l_lro;
8542 ret = 3; /* Begin anew */
8543 break;
8544 }
8545 }
8546 }
8547
8548 if (ret == 0) { /* sessions exceeded */
8549 DBG_PRINT(INFO_DBG,"%s:All LRO sessions already in use\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008550 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008551 *lro = NULL;
8552 return ret;
8553 }
8554
8555 switch (ret) {
8556 case 3:
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008557 initiate_new_session(*lro, buffer, ip, tcph, *tcp_len,
8558 vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008559 break;
8560 case 2:
8561 update_L3L4_header(sp, *lro);
8562 break;
8563 case 1:
8564 aggregate_new_rx(*lro, ip, tcph, *tcp_len);
8565 if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
8566 update_L3L4_header(sp, *lro);
8567 ret = 4; /* Flush the LRO */
8568 }
8569 break;
8570 default:
8571 DBG_PRINT(ERR_DBG,"%s:Dont know, can't say!!\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008572 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008573 break;
8574 }
8575
8576 return ret;
8577}
8578
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008579static void clear_lro_session(struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008580{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008581 static u16 lro_struct_size = sizeof(struct lro);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008582
8583 memset(lro, 0, lro_struct_size);
8584}
8585
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008586static void queue_rx_frame(struct sk_buff *skb, u16 vlan_tag)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008587{
8588 struct net_device *dev = skb->dev;
Wang Chen4cf16532008-11-12 23:38:14 -08008589 struct s2io_nic *sp = netdev_priv(dev);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008590
8591 skb->protocol = eth_type_trans(skb, dev);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008592 if (sp->vlgrp && vlan_tag
Breno Leitaocd0fce02008-09-04 17:52:54 -03008593 && (sp->vlan_strip_flag)) {
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008594 /* Queueing the vlan frame to the upper layer */
8595 if (sp->config.napi)
8596 vlan_hwaccel_receive_skb(skb, sp->vlgrp, vlan_tag);
8597 else
8598 vlan_hwaccel_rx(skb, sp->vlgrp, vlan_tag);
8599 } else {
8600 if (sp->config.napi)
8601 netif_receive_skb(skb);
8602 else
8603 netif_rx(skb);
8604 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008605}
8606
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008607static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
8608 struct sk_buff *skb,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008609 u32 tcp_len)
8610{
Ananda Raju75c30b12006-07-24 19:55:09 -04008611 struct sk_buff *first = lro->parent;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008612
8613 first->len += tcp_len;
8614 first->data_len = lro->frags_len;
8615 skb_pull(skb, (skb->len - tcp_len));
Ananda Raju75c30b12006-07-24 19:55:09 -04008616 if (skb_shinfo(first)->frag_list)
8617 lro->last_frag->next = skb;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008618 else
8619 skb_shinfo(first)->frag_list = skb;
Sivakumar Subramani372cc592007-01-31 13:32:57 -05008620 first->truesize += skb->truesize;
Ananda Raju75c30b12006-07-24 19:55:09 -04008621 lro->last_frag = skb;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008622 sp->mac_control.stats_info->sw_stat.clubbed_frms_cnt++;
8623 return;
8624}
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008625
8626/**
8627 * s2io_io_error_detected - called when PCI error is detected
8628 * @pdev: Pointer to PCI device
Rolf Eike Beer8453d432007-07-10 11:58:02 +02008629 * @state: The current pci connection state
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008630 *
8631 * This function is called after a PCI bus error affecting
8632 * this device has been detected.
8633 */
8634static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
8635 pci_channel_state_t state)
8636{
8637 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008638 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008639
8640 netif_device_detach(netdev);
8641
8642 if (netif_running(netdev)) {
8643 /* Bring down the card, while avoiding PCI I/O */
8644 do_s2io_card_down(sp, 0);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008645 }
8646 pci_disable_device(pdev);
8647
8648 return PCI_ERS_RESULT_NEED_RESET;
8649}
8650
8651/**
8652 * s2io_io_slot_reset - called after the pci bus has been reset.
8653 * @pdev: Pointer to PCI device
8654 *
8655 * Restart the card from scratch, as if from a cold-boot.
8656 * At this point, the card has exprienced a hard reset,
8657 * followed by fixups by BIOS, and has its config space
8658 * set up identically to what it was at cold boot.
8659 */
8660static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev)
8661{
8662 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008663 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008664
8665 if (pci_enable_device(pdev)) {
8666 printk(KERN_ERR "s2io: "
8667 "Cannot re-enable PCI device after reset.\n");
8668 return PCI_ERS_RESULT_DISCONNECT;
8669 }
8670
8671 pci_set_master(pdev);
8672 s2io_reset(sp);
8673
8674 return PCI_ERS_RESULT_RECOVERED;
8675}
8676
8677/**
8678 * s2io_io_resume - called when traffic can start flowing again.
8679 * @pdev: Pointer to PCI device
8680 *
8681 * This callback is called when the error recovery driver tells
8682 * us that its OK to resume normal operation.
8683 */
8684static void s2io_io_resume(struct pci_dev *pdev)
8685{
8686 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008687 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008688
8689 if (netif_running(netdev)) {
8690 if (s2io_card_up(sp)) {
8691 printk(KERN_ERR "s2io: "
8692 "Can't bring device back up after reset.\n");
8693 return;
8694 }
8695
8696 if (s2io_set_mac_addr(netdev, netdev->dev_addr) == FAILURE) {
8697 s2io_card_down(sp);
8698 printk(KERN_ERR "s2io: "
8699 "Can't resetore mac addr after reset.\n");
8700 return;
8701 }
8702 }
8703
8704 netif_device_attach(netdev);
David S. Millerfd2ea0a2008-07-17 01:56:23 -07008705 netif_tx_wake_all_queues(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008706}