blob: 6104a14e4fff4585de4be3bb156f17f62ed610ed [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
83 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
84 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
224void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
225 const u8 command, const u8 token,
226 const u8 arg0, const u8 arg1)
227{
228 u32 reg;
229
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100230 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100231 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100232 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100233 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100234 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100235
236 mutex_lock(&rt2x00dev->csr_mutex);
237
238 /*
239 * Wait until the MCU becomes available, afterwards we
240 * can safely write the new data into the register.
241 */
242 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
245 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
246 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
247 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
248
249 reg = 0;
250 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
251 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
252 }
253
254 mutex_unlock(&rt2x00dev->csr_mutex);
255}
256EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100257
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200258int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
259{
260 unsigned int i = 0;
261 u32 reg;
262
263 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
264 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
265 if (reg && reg != ~0)
266 return 0;
267 msleep(1);
268 }
269
270 ERROR(rt2x00dev, "Unstable hardware.\n");
271 return -EBUSY;
272}
273EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
274
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100275int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
276{
277 unsigned int i;
278 u32 reg;
279
Helmut Schaa08e53102010-11-04 20:37:47 +0100280 /*
281 * Some devices are really slow to respond here. Wait a whole second
282 * before timing out.
283 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100284 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
285 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
286 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
287 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
288 return 0;
289
Helmut Schaa08e53102010-11-04 20:37:47 +0100290 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100291 }
292
293 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
294 return -EACCES;
295}
296EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
297
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200298static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
299{
300 u16 fw_crc;
301 u16 crc;
302
303 /*
304 * The last 2 bytes in the firmware array are the crc checksum itself,
305 * this means that we should never pass those 2 bytes to the crc
306 * algorithm.
307 */
308 fw_crc = (data[len - 2] << 8 | data[len - 1]);
309
310 /*
311 * Use the crc ccitt algorithm.
312 * This will return the same value as the legacy driver which
313 * used bit ordering reversion on the both the firmware bytes
314 * before input input as well as on the final output.
315 * Obviously using crc ccitt directly is much more efficient.
316 */
317 crc = crc_ccitt(~0, data, len - 2);
318
319 /*
320 * There is a small difference between the crc-itu-t + bitrev and
321 * the crc-ccitt crc calculation. In the latter method the 2 bytes
322 * will be swapped, use swab16 to convert the crc to the correct
323 * value.
324 */
325 crc = swab16(crc);
326
327 return fw_crc == crc;
328}
329
330int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
331 const u8 *data, const size_t len)
332{
333 size_t offset = 0;
334 size_t fw_len;
335 bool multiple;
336
337 /*
338 * PCI(e) & SOC devices require firmware with a length
339 * of 8kb. USB devices require firmware files with a length
340 * of 4kb. Certain USB chipsets however require different firmware,
341 * which Ralink only provides attached to the original firmware
342 * file. Thus for USB devices, firmware files have a length
343 * which is a multiple of 4kb.
344 */
345 if (rt2x00_is_usb(rt2x00dev)) {
346 fw_len = 4096;
347 multiple = true;
348 } else {
349 fw_len = 8192;
350 multiple = true;
351 }
352
353 /*
354 * Validate the firmware length
355 */
356 if (len != fw_len && (!multiple || (len % fw_len) != 0))
357 return FW_BAD_LENGTH;
358
359 /*
360 * Check if the chipset requires one of the upper parts
361 * of the firmware.
362 */
363 if (rt2x00_is_usb(rt2x00dev) &&
364 !rt2x00_rt(rt2x00dev, RT2860) &&
365 !rt2x00_rt(rt2x00dev, RT2872) &&
366 !rt2x00_rt(rt2x00dev, RT3070) &&
367 ((len / fw_len) == 1))
368 return FW_BAD_VERSION;
369
370 /*
371 * 8kb firmware files must be checked as if it were
372 * 2 separate firmware files.
373 */
374 while (offset < len) {
375 if (!rt2800_check_firmware_crc(data + offset, fw_len))
376 return FW_BAD_CRC;
377
378 offset += fw_len;
379 }
380
381 return FW_OK;
382}
383EXPORT_SYMBOL_GPL(rt2800_check_firmware);
384
385int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
386 const u8 *data, const size_t len)
387{
388 unsigned int i;
389 u32 reg;
390
391 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200392 * If driver doesn't wake up firmware here,
393 * rt2800_load_firmware will hang forever when interface is up again.
394 */
395 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
396
397 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200398 * Wait for stable hardware.
399 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200400 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200401 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200402
Gabor Juhosadde5882011-03-03 11:46:45 +0100403 if (rt2x00_is_pci(rt2x00dev)) {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +0200404 if (rt2x00_rt(rt2x00dev, RT3572) ||
405 rt2x00_rt(rt2x00dev, RT5390)) {
Gabor Juhosadde5882011-03-03 11:46:45 +0100406 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
407 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
408 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
409 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
410 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200411 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
Gabor Juhosadde5882011-03-03 11:46:45 +0100412 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200413
414 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200415 * Write firmware to the device.
416 */
417 rt2800_drv_write_firmware(rt2x00dev, data, len);
418
419 /*
420 * Wait for device to stabilize.
421 */
422 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
423 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
424 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
425 break;
426 msleep(1);
427 }
428
429 if (i == REGISTER_BUSY_COUNT) {
430 ERROR(rt2x00dev, "PBF system register not ready.\n");
431 return -EBUSY;
432 }
433
434 /*
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100435 * Disable DMA, will be reenabled later when enabling
436 * the radio.
437 */
438 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
439 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
440 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
441 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
442
443 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200444 * Initialize firmware.
445 */
446 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
447 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Stanislaw Gruszka0c17cf92012-01-24 14:09:06 +0100448 if (rt2x00_is_usb(rt2x00dev))
449 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200450 msleep(1);
451
452 return 0;
453}
454EXPORT_SYMBOL_GPL(rt2800_load_firmware);
455
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200456void rt2800_write_tx_data(struct queue_entry *entry,
457 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200458{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200459 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200460 u32 word;
461
462 /*
463 * Initialize TX Info descriptor
464 */
465 rt2x00_desc_read(txwi, 0, &word);
466 rt2x00_set_field32(&word, TXWI_W0_FRAG,
467 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200468 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
469 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200470 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
471 rt2x00_set_field32(&word, TXWI_W0_TS,
472 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
473 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
474 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100475 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
476 txdesc->u.ht.mpdu_density);
477 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
478 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200479 rt2x00_set_field32(&word, TXWI_W0_BW,
480 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
481 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
482 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100483 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200484 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
485 rt2x00_desc_write(txwi, 0, word);
486
487 rt2x00_desc_read(txwi, 1, &word);
488 rt2x00_set_field32(&word, TXWI_W1_ACK,
489 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
490 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
491 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100492 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200493 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
494 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Helmut Schaaa2b13282011-09-08 14:38:01 +0200495 txdesc->key_idx : txdesc->u.ht.wcid);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200496 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
497 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100498 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200499 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200500 rt2x00_desc_write(txwi, 1, word);
501
502 /*
503 * Always write 0 to IV/EIV fields, hardware will insert the IV
504 * from the IVEIV register when TXD_W3_WIV is set to 0.
505 * When TXD_W3_WIV is set to 1 it will use the IV data
506 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
507 * crypto entry in the registers should be used to encrypt the frame.
508 */
509 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
510 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
511}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200512EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200513
Helmut Schaaff6133b2010-10-09 13:34:11 +0200514static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200515{
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100516 s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
517 s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
518 s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200519 u16 eeprom;
520 u8 offset0;
521 u8 offset1;
522 u8 offset2;
523
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200524 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Ivo van Doorn74861922010-07-11 12:23:50 +0200525 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
526 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
527 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
528 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
529 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
530 } else {
531 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
532 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
533 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
534 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
535 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
536 }
537
538 /*
539 * Convert the value from the descriptor into the RSSI value
540 * If the value in the descriptor is 0, it is considered invalid
541 * and the default (extremely low) rssi value is assumed
542 */
543 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
544 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
545 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
546
547 /*
548 * mac80211 only accepts a single RSSI value. Calculating the
549 * average doesn't deliver a fair answer either since -60:-60 would
550 * be considered equally good as -50:-70 while the second is the one
551 * which gives less energy...
552 */
553 rssi0 = max(rssi0, rssi1);
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100554 return (int)max(rssi0, rssi2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200555}
556
557void rt2800_process_rxwi(struct queue_entry *entry,
558 struct rxdone_entry_desc *rxdesc)
559{
560 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200561 u32 word;
562
563 rt2x00_desc_read(rxwi, 0, &word);
564
565 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
566 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
567
568 rt2x00_desc_read(rxwi, 1, &word);
569
570 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
571 rxdesc->flags |= RX_FLAG_SHORT_GI;
572
573 if (rt2x00_get_field32(word, RXWI_W1_BW))
574 rxdesc->flags |= RX_FLAG_40MHZ;
575
576 /*
577 * Detect RX rate, always use MCS as signal type.
578 */
579 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
580 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
581 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
582
583 /*
584 * Mask of 0x8 bit to remove the short preamble flag.
585 */
586 if (rxdesc->rate_mode == RATE_MODE_CCK)
587 rxdesc->signal &= ~0x8;
588
589 rt2x00_desc_read(rxwi, 2, &word);
590
Ivo van Doorn74861922010-07-11 12:23:50 +0200591 /*
592 * Convert descriptor AGC value to RSSI value.
593 */
594 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200595
596 /*
597 * Remove RXWI descriptor from start of buffer.
598 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200599 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200600}
601EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
602
Helmut Schaa31937c42011-09-07 20:10:02 +0200603void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
Helmut Schaa14433332010-10-02 11:27:03 +0200604{
605 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200606 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200607 struct txdone_entry_desc txdesc;
608 u32 word;
609 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200610 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200611
612 /*
613 * Obtain the status about this packet.
614 */
615 txdesc.flags = 0;
Helmut Schaa14433332010-10-02 11:27:03 +0200616 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200617
Helmut Schaa14433332010-10-02 11:27:03 +0200618 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200619 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
620
Helmut Schaa14433332010-10-02 11:27:03 +0200621 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200622 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
623
624 /*
625 * If a frame was meant to be sent as a single non-aggregated MPDU
626 * but ended up in an aggregate the used tx rate doesn't correlate
627 * with the one specified in the TXWI as the whole aggregate is sent
628 * with the same rate.
629 *
630 * For example: two frames are sent to rt2x00, the first one sets
631 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
632 * and requests MCS15. If the hw aggregates both frames into one
633 * AMDPU the tx status for both frames will contain MCS7 although
634 * the frame was sent successfully.
635 *
636 * Hence, replace the requested rate with the real tx rate to not
637 * confuse the rate control algortihm by providing clearly wrong
638 * data.
639 */
Helmut Schaa5356d962011-03-03 19:40:33 +0100640 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
Helmut Schaab34793e2010-10-02 11:34:56 +0200641 skbdesc->tx_rate_idx = real_mcs;
642 mcs = real_mcs;
643 }
Helmut Schaa14433332010-10-02 11:27:03 +0200644
Helmut Schaaf16d2db2011-03-28 13:35:21 +0200645 if (aggr == 1 || ampdu == 1)
646 __set_bit(TXDONE_AMPDU, &txdesc.flags);
647
Helmut Schaa14433332010-10-02 11:27:03 +0200648 /*
649 * Ralink has a retry mechanism using a global fallback
650 * table. We setup this fallback table to try the immediate
651 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
652 * always contains the MCS used for the last transmission, be
653 * it successful or not.
654 */
655 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
656 /*
657 * Transmission succeeded. The number of retries is
658 * mcs - real_mcs
659 */
660 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
661 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
662 } else {
663 /*
664 * Transmission failed. The number of retries is
665 * always 7 in this case (for a total number of 8
666 * frames sent).
667 */
668 __set_bit(TXDONE_FAILURE, &txdesc.flags);
669 txdesc.retry = rt2x00dev->long_retry;
670 }
671
672 /*
673 * the frame was retried at least once
674 * -> hw used fallback rates
675 */
676 if (txdesc.retry)
677 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
678
679 rt2x00lib_txdone(entry, &txdesc);
680}
681EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
682
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200683void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
684{
685 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
686 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
687 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100688 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600689 u32 orig_reg, reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200690
691 /*
692 * Disable beaconing while we are reloading the beacon data,
693 * otherwise we might be sending out invalid data.
694 */
695 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600696 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200697 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
698 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
699
700 /*
701 * Add space for the TXWI in front of the skb.
702 */
Stanislaw Gruszkab52398b2011-07-30 13:32:56 +0200703 memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200704
705 /*
706 * Register descriptor details in skb frame descriptor.
707 */
708 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
709 skbdesc->desc = entry->skb->data;
710 skbdesc->desc_len = TXWI_DESC_SIZE;
711
712 /*
713 * Add the TXWI for the beacon to the skb.
714 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200715 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200716
717 /*
718 * Dump beacon to userspace through debugfs.
719 */
720 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
721
722 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100723 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200724 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100725 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600726 if (padding_len && skb_pad(entry->skb, padding_len)) {
727 ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
728 /* skb freed by skb_pad() on failure */
729 entry->skb = NULL;
730 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
731 return;
732 }
733
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200734 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100735 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
736 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200737
738 /*
739 * Enable beaconing again.
740 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200741 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
742 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
743
744 /*
745 * Clean up beacon skb.
746 */
747 dev_kfree_skb_any(entry->skb);
748 entry->skb = NULL;
749}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200750EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200751
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100752static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
753 unsigned int beacon_base)
Helmut Schaafdb87252010-06-29 21:48:06 +0200754{
755 int i;
756
757 /*
758 * For the Beacon base registers we only need to clear
759 * the whole TXWI which (when set to 0) will invalidate
760 * the entire beacon.
761 */
762 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
763 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
764}
765
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100766void rt2800_clear_beacon(struct queue_entry *entry)
767{
768 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
769 u32 reg;
770
771 /*
772 * Disable beaconing while we are reloading the beacon data,
773 * otherwise we might be sending out invalid data.
774 */
775 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
776 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
777 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
778
779 /*
780 * Clear beacon.
781 */
782 rt2800_clear_beacon_register(rt2x00dev,
783 HW_BEACON_OFFSET(entry->entry_idx));
784
785 /*
786 * Enabled beaconing again.
787 */
788 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
789 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
790}
791EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
792
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100793#ifdef CONFIG_RT2X00_LIB_DEBUGFS
794const struct rt2x00debug rt2800_rt2x00debug = {
795 .owner = THIS_MODULE,
796 .csr = {
797 .read = rt2800_register_read,
798 .write = rt2800_register_write,
799 .flags = RT2X00DEBUGFS_OFFSET,
800 .word_base = CSR_REG_BASE,
801 .word_size = sizeof(u32),
802 .word_count = CSR_REG_SIZE / sizeof(u32),
803 },
804 .eeprom = {
805 .read = rt2x00_eeprom_read,
806 .write = rt2x00_eeprom_write,
807 .word_base = EEPROM_BASE,
808 .word_size = sizeof(u16),
809 .word_count = EEPROM_SIZE / sizeof(u16),
810 },
811 .bbp = {
812 .read = rt2800_bbp_read,
813 .write = rt2800_bbp_write,
814 .word_base = BBP_BASE,
815 .word_size = sizeof(u8),
816 .word_count = BBP_SIZE / sizeof(u8),
817 },
818 .rf = {
819 .read = rt2x00_rf_read,
820 .write = rt2800_rf_write,
821 .word_base = RF_BASE,
822 .word_size = sizeof(u32),
823 .word_count = RF_SIZE / sizeof(u32),
824 },
825};
826EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
827#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
828
829int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
830{
831 u32 reg;
832
833 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
834 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
835}
836EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
837
838#ifdef CONFIG_RT2X00_LIB_LEDS
839static void rt2800_brightness_set(struct led_classdev *led_cdev,
840 enum led_brightness brightness)
841{
842 struct rt2x00_led *led =
843 container_of(led_cdev, struct rt2x00_led, led_dev);
844 unsigned int enabled = brightness != LED_OFF;
845 unsigned int bg_mode =
846 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
847 unsigned int polarity =
848 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
849 EEPROM_FREQ_LED_POLARITY);
850 unsigned int ledmode =
851 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
852 EEPROM_FREQ_LED_MODE);
Layne Edwards44704e52011-04-18 15:26:00 +0200853 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100854
Layne Edwards44704e52011-04-18 15:26:00 +0200855 /* Check for SoC (SOC devices don't support MCU requests) */
856 if (rt2x00_is_soc(led->rt2x00dev)) {
857 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
858
859 /* Set LED Polarity */
860 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
861
862 /* Set LED Mode */
863 if (led->type == LED_TYPE_RADIO) {
864 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
865 enabled ? 3 : 0);
866 } else if (led->type == LED_TYPE_ASSOC) {
867 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
868 enabled ? 3 : 0);
869 } else if (led->type == LED_TYPE_QUALITY) {
870 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
871 enabled ? 3 : 0);
872 }
873
874 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
875
876 } else {
877 if (led->type == LED_TYPE_RADIO) {
878 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
879 enabled ? 0x20 : 0);
880 } else if (led->type == LED_TYPE_ASSOC) {
881 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
882 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
883 } else if (led->type == LED_TYPE_QUALITY) {
884 /*
885 * The brightness is divided into 6 levels (0 - 5),
886 * The specs tell us the following levels:
887 * 0, 1 ,3, 7, 15, 31
888 * to determine the level in a simple way we can simply
889 * work with bitshifting:
890 * (1 << level) - 1
891 */
892 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
893 (1 << brightness / (LED_FULL / 6)) - 1,
894 polarity);
895 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100896 }
897}
898
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100899static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100900 struct rt2x00_led *led, enum led_type type)
901{
902 led->rt2x00dev = rt2x00dev;
903 led->type = type;
904 led->led_dev.brightness_set = rt2800_brightness_set;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100905 led->flags = LED_INITIALIZED;
906}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100907#endif /* CONFIG_RT2X00_LIB_LEDS */
908
909/*
910 * Configuration handlers.
911 */
Helmut Schaaa2b13282011-09-08 14:38:01 +0200912static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
913 const u8 *address,
914 int wcid)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100915{
916 struct mac_wcid_entry wcid_entry;
Helmut Schaaa2b13282011-09-08 14:38:01 +0200917 u32 offset;
918
919 offset = MAC_WCID_ENTRY(wcid);
920
921 memset(&wcid_entry, 0xff, sizeof(wcid_entry));
922 if (address)
923 memcpy(wcid_entry.mac, address, ETH_ALEN);
924
925 rt2800_register_multiwrite(rt2x00dev, offset,
926 &wcid_entry, sizeof(wcid_entry));
927}
928
929static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
930{
931 u32 offset;
932 offset = MAC_WCID_ATTR_ENTRY(wcid);
933 rt2800_register_write(rt2x00dev, offset, 0);
934}
935
936static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
937 int wcid, u32 bssidx)
938{
939 u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
940 u32 reg;
941
942 /*
943 * The BSS Idx numbers is split in a main value of 3 bits,
944 * and a extended field for adding one additional bit to the value.
945 */
946 rt2800_register_read(rt2x00dev, offset, &reg);
947 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
948 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
949 (bssidx & 0x8) >> 3);
950 rt2800_register_write(rt2x00dev, offset, reg);
951}
952
953static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
954 struct rt2x00lib_crypto *crypto,
955 struct ieee80211_key_conf *key)
956{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100957 struct mac_iveiv_entry iveiv_entry;
958 u32 offset;
959 u32 reg;
960
961 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
962
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200963 if (crypto->cmd == SET_KEY) {
964 rt2800_register_read(rt2x00dev, offset, &reg);
965 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
966 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
967 /*
968 * Both the cipher as the BSS Idx numbers are split in a main
969 * value of 3 bits, and a extended field for adding one additional
970 * bit to the value.
971 */
972 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
973 (crypto->cipher & 0x7));
974 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
975 (crypto->cipher & 0x8) >> 3);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200976 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
977 rt2800_register_write(rt2x00dev, offset, reg);
978 } else {
Helmut Schaaa2b13282011-09-08 14:38:01 +0200979 /* Delete the cipher without touching the bssidx */
980 rt2800_register_read(rt2x00dev, offset, &reg);
981 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
982 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
983 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
984 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
985 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200986 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100987
988 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
989
990 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
991 if ((crypto->cipher == CIPHER_TKIP) ||
992 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
993 (crypto->cipher == CIPHER_AES))
994 iveiv_entry.iv[3] |= 0x20;
995 iveiv_entry.iv[3] |= key->keyidx << 6;
996 rt2800_register_multiwrite(rt2x00dev, offset,
997 &iveiv_entry, sizeof(iveiv_entry));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100998}
999
1000int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1001 struct rt2x00lib_crypto *crypto,
1002 struct ieee80211_key_conf *key)
1003{
1004 struct hw_key_entry key_entry;
1005 struct rt2x00_field32 field;
1006 u32 offset;
1007 u32 reg;
1008
1009 if (crypto->cmd == SET_KEY) {
1010 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1011
1012 memcpy(key_entry.key, crypto->key,
1013 sizeof(key_entry.key));
1014 memcpy(key_entry.tx_mic, crypto->tx_mic,
1015 sizeof(key_entry.tx_mic));
1016 memcpy(key_entry.rx_mic, crypto->rx_mic,
1017 sizeof(key_entry.rx_mic));
1018
1019 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1020 rt2800_register_multiwrite(rt2x00dev, offset,
1021 &key_entry, sizeof(key_entry));
1022 }
1023
1024 /*
1025 * The cipher types are stored over multiple registers
1026 * starting with SHARED_KEY_MODE_BASE each word will have
1027 * 32 bits and contains the cipher types for 2 bssidx each.
1028 * Using the correct defines correctly will cause overhead,
1029 * so just calculate the correct offset.
1030 */
1031 field.bit_offset = 4 * (key->hw_key_idx % 8);
1032 field.bit_mask = 0x7 << field.bit_offset;
1033
1034 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1035
1036 rt2800_register_read(rt2x00dev, offset, &reg);
1037 rt2x00_set_field32(&reg, field,
1038 (crypto->cmd == SET_KEY) * crypto->cipher);
1039 rt2800_register_write(rt2x00dev, offset, reg);
1040
1041 /*
1042 * Update WCID information
1043 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001044 rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1045 rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1046 crypto->bssidx);
1047 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001048
1049 return 0;
1050}
1051EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1052
Helmut Schaaa2b13282011-09-08 14:38:01 +02001053static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
Helmut Schaa1ed38112011-03-03 19:44:33 +01001054{
Helmut Schaaa2b13282011-09-08 14:38:01 +02001055 struct mac_wcid_entry wcid_entry;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001056 int idx;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001057 u32 offset;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001058
1059 /*
Helmut Schaaa2b13282011-09-08 14:38:01 +02001060 * Search for the first free WCID entry and return the corresponding
1061 * index.
Helmut Schaa1ed38112011-03-03 19:44:33 +01001062 *
1063 * Make sure the WCID starts _after_ the last possible shared key
1064 * entry (>32).
1065 *
1066 * Since parts of the pairwise key table might be shared with
1067 * the beacon frame buffers 6 & 7 we should only write into the
1068 * first 222 entries.
1069 */
1070 for (idx = 33; idx <= 222; idx++) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001071 offset = MAC_WCID_ENTRY(idx);
1072 rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
1073 sizeof(wcid_entry));
1074 if (is_broadcast_ether_addr(wcid_entry.mac))
Helmut Schaa1ed38112011-03-03 19:44:33 +01001075 return idx;
1076 }
Helmut Schaaa2b13282011-09-08 14:38:01 +02001077
1078 /*
1079 * Use -1 to indicate that we don't have any more space in the WCID
1080 * table.
1081 */
Helmut Schaa1ed38112011-03-03 19:44:33 +01001082 return -1;
1083}
1084
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001085int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1086 struct rt2x00lib_crypto *crypto,
1087 struct ieee80211_key_conf *key)
1088{
1089 struct hw_key_entry key_entry;
1090 u32 offset;
1091
1092 if (crypto->cmd == SET_KEY) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001093 /*
1094 * Allow key configuration only for STAs that are
1095 * known by the hw.
1096 */
1097 if (crypto->wcid < 0)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001098 return -ENOSPC;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001099 key->hw_key_idx = crypto->wcid;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001100
1101 memcpy(key_entry.key, crypto->key,
1102 sizeof(key_entry.key));
1103 memcpy(key_entry.tx_mic, crypto->tx_mic,
1104 sizeof(key_entry.tx_mic));
1105 memcpy(key_entry.rx_mic, crypto->rx_mic,
1106 sizeof(key_entry.rx_mic));
1107
1108 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1109 rt2800_register_multiwrite(rt2x00dev, offset,
1110 &key_entry, sizeof(key_entry));
1111 }
1112
1113 /*
1114 * Update WCID information
1115 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001116 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001117
1118 return 0;
1119}
1120EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1121
Helmut Schaaa2b13282011-09-08 14:38:01 +02001122int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1123 struct ieee80211_sta *sta)
1124{
1125 int wcid;
1126 struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1127
1128 /*
1129 * Find next free WCID.
1130 */
1131 wcid = rt2800_find_wcid(rt2x00dev);
1132
1133 /*
1134 * Store selected wcid even if it is invalid so that we can
1135 * later decide if the STA is uploaded into the hw.
1136 */
1137 sta_priv->wcid = wcid;
1138
1139 /*
1140 * No space left in the device, however, we can still communicate
1141 * with the STA -> No error.
1142 */
1143 if (wcid < 0)
1144 return 0;
1145
1146 /*
1147 * Clean up WCID attributes and write STA address to the device.
1148 */
1149 rt2800_delete_wcid_attr(rt2x00dev, wcid);
1150 rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1151 rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1152 rt2x00lib_get_bssidx(rt2x00dev, vif));
1153 return 0;
1154}
1155EXPORT_SYMBOL_GPL(rt2800_sta_add);
1156
1157int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1158{
1159 /*
1160 * Remove WCID entry, no need to clean the attributes as they will
1161 * get renewed when the WCID is reused.
1162 */
1163 rt2800_config_wcid(rt2x00dev, NULL, wcid);
1164
1165 return 0;
1166}
1167EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1168
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001169void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1170 const unsigned int filter_flags)
1171{
1172 u32 reg;
1173
1174 /*
1175 * Start configuration steps.
1176 * Note that the version error will always be dropped
1177 * and broadcast frames will always be accepted since
1178 * there is no filter for it at this time.
1179 */
1180 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1181 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1182 !(filter_flags & FIF_FCSFAIL));
1183 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1184 !(filter_flags & FIF_PLCPFAIL));
1185 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1186 !(filter_flags & FIF_PROMISC_IN_BSS));
1187 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1188 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1189 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1190 !(filter_flags & FIF_ALLMULTI));
1191 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1192 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1193 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1194 !(filter_flags & FIF_CONTROL));
1195 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1196 !(filter_flags & FIF_CONTROL));
1197 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1198 !(filter_flags & FIF_CONTROL));
1199 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1200 !(filter_flags & FIF_CONTROL));
1201 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1202 !(filter_flags & FIF_CONTROL));
1203 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1204 !(filter_flags & FIF_PSPOLL));
Helmut Schaa48839932011-11-24 09:13:26 +01001205 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA,
1206 !(filter_flags & FIF_CONTROL));
1207 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1208 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001209 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1210 !(filter_flags & FIF_CONTROL));
1211 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1212}
1213EXPORT_SYMBOL_GPL(rt2800_config_filter);
1214
1215void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1216 struct rt2x00intf_conf *conf, const unsigned int flags)
1217{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001218 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001219 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001220
1221 if (flags & CONFIG_UPDATE_TYPE) {
1222 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001223 * Enable synchronisation.
1224 */
1225 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001226 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001227 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa15a533c2011-04-18 15:28:04 +02001228
1229 if (conf->sync == TSF_SYNC_AP_NONE) {
1230 /*
1231 * Tune beacon queue transmit parameters for AP mode
1232 */
1233 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1234 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1235 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1236 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1237 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1238 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1239 } else {
1240 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1241 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1242 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1243 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1244 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1245 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1246 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001247 }
1248
1249 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001250 if (flags & CONFIG_UPDATE_TYPE &&
1251 conf->sync == TSF_SYNC_AP_NONE) {
1252 /*
1253 * The BSSID register has to be set to our own mac
1254 * address in AP mode.
1255 */
1256 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1257 update_bssid = true;
1258 }
1259
Ivo van Doornc600c822010-08-30 21:14:15 +02001260 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1261 reg = le32_to_cpu(conf->mac[1]);
1262 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1263 conf->mac[1] = cpu_to_le32(reg);
1264 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001265
1266 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1267 conf->mac, sizeof(conf->mac));
1268 }
1269
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001270 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c822010-08-30 21:14:15 +02001271 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1272 reg = le32_to_cpu(conf->bssid[1]);
1273 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1274 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1275 conf->bssid[1] = cpu_to_le32(reg);
1276 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001277
1278 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1279 conf->bssid, sizeof(conf->bssid));
1280 }
1281}
1282EXPORT_SYMBOL_GPL(rt2800_config_intf);
1283
Helmut Schaa87c19152010-10-02 11:28:34 +02001284static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1285 struct rt2x00lib_erp *erp)
1286{
1287 bool any_sta_nongf = !!(erp->ht_opmode &
1288 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1289 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1290 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1291 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1292 u32 reg;
1293
1294 /* default protection rate for HT20: OFDM 24M */
1295 mm20_rate = gf20_rate = 0x4004;
1296
1297 /* default protection rate for HT40: duplicate OFDM 24M */
1298 mm40_rate = gf40_rate = 0x4084;
1299
1300 switch (protection) {
1301 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1302 /*
1303 * All STAs in this BSS are HT20/40 but there might be
1304 * STAs not supporting greenfield mode.
1305 * => Disable protection for HT transmissions.
1306 */
1307 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1308
1309 break;
1310 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1311 /*
1312 * All STAs in this BSS are HT20 or HT20/40 but there
1313 * might be STAs not supporting greenfield mode.
1314 * => Protect all HT40 transmissions.
1315 */
1316 mm20_mode = gf20_mode = 0;
1317 mm40_mode = gf40_mode = 2;
1318
1319 break;
1320 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1321 /*
1322 * Nonmember protection:
1323 * According to 802.11n we _should_ protect all
1324 * HT transmissions (but we don't have to).
1325 *
1326 * But if cts_protection is enabled we _shall_ protect
1327 * all HT transmissions using a CCK rate.
1328 *
1329 * And if any station is non GF we _shall_ protect
1330 * GF transmissions.
1331 *
1332 * We decide to protect everything
1333 * -> fall through to mixed mode.
1334 */
1335 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1336 /*
1337 * Legacy STAs are present
1338 * => Protect all HT transmissions.
1339 */
1340 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1341
1342 /*
1343 * If erp protection is needed we have to protect HT
1344 * transmissions with CCK 11M long preamble.
1345 */
1346 if (erp->cts_protection) {
1347 /* don't duplicate RTS/CTS in CCK mode */
1348 mm20_rate = mm40_rate = 0x0003;
1349 gf20_rate = gf40_rate = 0x0003;
1350 }
1351 break;
Joe Perches6403eab2011-06-03 11:51:20 +00001352 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001353
1354 /* check for STAs not supporting greenfield mode */
1355 if (any_sta_nongf)
1356 gf20_mode = gf40_mode = 2;
1357
1358 /* Update HT protection config */
1359 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1360 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1361 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1362 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1363
1364 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1365 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1366 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1367 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1368
1369 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1370 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1371 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1372 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1373
1374 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1375 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1376 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1377 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1378}
1379
Helmut Schaa02044642010-09-08 20:56:32 +02001380void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1381 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001382{
1383 u32 reg;
1384
Helmut Schaa02044642010-09-08 20:56:32 +02001385 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1386 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1387 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1388 !!erp->short_preamble);
1389 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1390 !!erp->short_preamble);
1391 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1392 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001393
Helmut Schaa02044642010-09-08 20:56:32 +02001394 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1395 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1396 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1397 erp->cts_protection ? 2 : 0);
1398 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1399 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001400
Helmut Schaa02044642010-09-08 20:56:32 +02001401 if (changed & BSS_CHANGED_BASIC_RATES) {
1402 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1403 erp->basic_rates);
1404 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1405 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001406
Helmut Schaa02044642010-09-08 20:56:32 +02001407 if (changed & BSS_CHANGED_ERP_SLOT) {
1408 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1409 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1410 erp->slot_time);
1411 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001412
Helmut Schaa02044642010-09-08 20:56:32 +02001413 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1414 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1415 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1416 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001417
Helmut Schaa02044642010-09-08 20:56:32 +02001418 if (changed & BSS_CHANGED_BEACON_INT) {
1419 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1420 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1421 erp->beacon_int * 16);
1422 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1423 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001424
1425 if (changed & BSS_CHANGED_HT)
1426 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001427}
1428EXPORT_SYMBOL_GPL(rt2800_config_erp);
1429
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001430static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1431{
1432 u32 reg;
1433 u16 eeprom;
1434 u8 led_ctrl, led_g_mode, led_r_mode;
1435
1436 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1437 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
1438 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1439 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1440 } else {
1441 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1442 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1443 }
1444 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1445
1446 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1447 led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1448 led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1449 if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1450 led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
1451 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1452 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1453 if (led_ctrl == 0 || led_ctrl > 0x40) {
1454 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1455 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1456 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1457 } else {
1458 rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1459 (led_g_mode << 2) | led_r_mode, 1);
1460 }
1461 }
1462}
1463
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001464static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1465 enum antenna ant)
1466{
1467 u32 reg;
1468 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1469 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1470
1471 if (rt2x00_is_pci(rt2x00dev)) {
1472 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1473 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1474 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1475 } else if (rt2x00_is_usb(rt2x00dev))
1476 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1477 eesk_pin, 0);
1478
1479 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Shiang Tufe591472011-02-20 13:57:22 +01001480 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001481 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, gpio_bit3);
1482 rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
1483}
1484
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001485void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1486{
1487 u8 r1;
1488 u8 r3;
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001489 u16 eeprom;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001490
1491 rt2800_bbp_read(rt2x00dev, 1, &r1);
1492 rt2800_bbp_read(rt2x00dev, 3, &r3);
1493
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001494 if (rt2x00_rt(rt2x00dev, RT3572) &&
1495 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1496 rt2800_config_3572bt_ant(rt2x00dev);
1497
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001498 /*
1499 * Configure the TX antenna.
1500 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001501 switch (ant->tx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001502 case 1:
1503 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001504 break;
1505 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001506 if (rt2x00_rt(rt2x00dev, RT3572) &&
1507 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1508 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1509 else
1510 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001511 break;
1512 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001513 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001514 break;
1515 }
1516
1517 /*
1518 * Configure the RX antenna.
1519 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001520 switch (ant->rx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001521 case 1:
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001522 if (rt2x00_rt(rt2x00dev, RT3070) ||
1523 rt2x00_rt(rt2x00dev, RT3090) ||
1524 rt2x00_rt(rt2x00dev, RT3390)) {
1525 rt2x00_eeprom_read(rt2x00dev,
1526 EEPROM_NIC_CONF1, &eeprom);
1527 if (rt2x00_get_field16(eeprom,
1528 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1529 rt2800_set_ant_diversity(rt2x00dev,
1530 rt2x00dev->default_ant.rx);
1531 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001532 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1533 break;
1534 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001535 if (rt2x00_rt(rt2x00dev, RT3572) &&
1536 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1537 rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1538 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
1539 rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
1540 rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1541 } else {
1542 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1543 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001544 break;
1545 case 3:
1546 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1547 break;
1548 }
1549
1550 rt2800_bbp_write(rt2x00dev, 3, r3);
1551 rt2800_bbp_write(rt2x00dev, 1, r1);
1552}
1553EXPORT_SYMBOL_GPL(rt2800_config_ant);
1554
1555static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1556 struct rt2x00lib_conf *libconf)
1557{
1558 u16 eeprom;
1559 short lna_gain;
1560
1561 if (libconf->rf.channel <= 14) {
1562 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1563 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1564 } else if (libconf->rf.channel <= 64) {
1565 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1566 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1567 } else if (libconf->rf.channel <= 128) {
1568 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1569 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1570 } else {
1571 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1572 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1573 }
1574
1575 rt2x00dev->lna_gain = lna_gain;
1576}
1577
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001578static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1579 struct ieee80211_conf *conf,
1580 struct rf_channel *rf,
1581 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001582{
1583 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1584
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001585 if (rt2x00dev->default_ant.tx_chain_num == 1)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001586 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1587
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001588 if (rt2x00dev->default_ant.rx_chain_num == 1) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001589 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1590 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001591 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001592 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1593
1594 if (rf->channel > 14) {
1595 /*
1596 * When TX power is below 0, we should increase it by 7 to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001597 * make it a positive value (Minimum value is -7).
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001598 * However this means that values between 0 and 7 have
1599 * double meaning, and we should set a 7DBm boost flag.
1600 */
1601 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001602 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001603
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001604 if (info->default_power1 < 0)
1605 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001606
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001607 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001608
1609 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001610 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001611
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001612 if (info->default_power2 < 0)
1613 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001614
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001615 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001616 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001617 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1618 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001619 }
1620
1621 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1622
1623 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1624 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1625 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1626 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1627
1628 udelay(200);
1629
1630 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1631 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1632 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1633 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1634
1635 udelay(200);
1636
1637 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1638 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1639 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1640 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1641}
1642
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001643static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1644 struct ieee80211_conf *conf,
1645 struct rf_channel *rf,
1646 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001647{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001648 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001649 u8 rfcsr, calib_tx, calib_rx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001650
1651 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001652
1653 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
1654 rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
1655 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001656
1657 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001658 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001659 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1660
1661 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001662 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001663 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1664
Helmut Schaa5a673962010-04-23 15:54:43 +02001665 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001666 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001667 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1668
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001669 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1670 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
1671 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
1672 if (rt2x00_rt(rt2x00dev, RT3390)) {
1673 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
1674 rt2x00dev->default_ant.rx_chain_num == 1);
1675 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
1676 rt2x00dev->default_ant.tx_chain_num == 1);
1677 } else {
1678 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
1679 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
1680 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
1681 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
1682
1683 switch (rt2x00dev->default_ant.tx_chain_num) {
1684 case 1:
1685 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
1686 /* fall through */
1687 case 2:
1688 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
1689 break;
1690 }
1691
1692 switch (rt2x00dev->default_ant.rx_chain_num) {
1693 case 1:
1694 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
1695 /* fall through */
1696 case 2:
1697 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
1698 break;
1699 }
1700 }
1701 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1702
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001703 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1704 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1705 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1706 msleep(1);
1707 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1708 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1709
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001710 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1711 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1712 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1713
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001714 if (rt2x00_rt(rt2x00dev, RT3390)) {
1715 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
1716 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
1717 } else {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001718 if (conf_is_ht40(conf)) {
1719 calib_tx = drv_data->calibration_bw40;
1720 calib_rx = drv_data->calibration_bw40;
1721 } else {
1722 calib_tx = drv_data->calibration_bw20;
1723 calib_rx = drv_data->calibration_bw20;
1724 }
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001725 }
1726
1727 rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
1728 rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
1729 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
1730
1731 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
1732 rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
1733 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001734
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001735 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001736 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001737 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001738
1739 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1740 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1741 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1742 msleep(1);
1743 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1744 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001745}
1746
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001747static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
1748 struct ieee80211_conf *conf,
1749 struct rf_channel *rf,
1750 struct channel_info *info)
1751{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001752 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001753 u8 rfcsr;
1754 u32 reg;
1755
1756 if (rf->channel <= 14) {
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01001757 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
1758 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001759 } else {
1760 rt2800_bbp_write(rt2x00dev, 25, 0x09);
1761 rt2800_bbp_write(rt2x00dev, 26, 0xff);
1762 }
1763
1764 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
1765 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
1766
1767 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
1768 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
1769 if (rf->channel <= 14)
1770 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
1771 else
1772 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
1773 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1774
1775 rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
1776 if (rf->channel <= 14)
1777 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
1778 else
1779 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
1780 rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
1781
1782 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
1783 if (rf->channel <= 14) {
1784 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
1785 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01001786 info->default_power1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001787 } else {
1788 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
1789 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
1790 (info->default_power1 & 0x3) |
1791 ((info->default_power1 & 0xC) << 1));
1792 }
1793 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1794
1795 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
1796 if (rf->channel <= 14) {
1797 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
1798 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01001799 info->default_power2);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001800 } else {
1801 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
1802 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
1803 (info->default_power2 & 0x3) |
1804 ((info->default_power2 & 0xC) << 1));
1805 }
1806 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1807
1808 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001809 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
1810 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
1811 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
1812 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
Gertjan van Wingerde0cd461e2012-02-06 23:45:11 +01001813 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
1814 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001815 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1816 if (rf->channel <= 14) {
1817 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
1818 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
1819 }
1820 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
1821 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
1822 } else {
1823 switch (rt2x00dev->default_ant.tx_chain_num) {
1824 case 1:
1825 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
1826 case 2:
1827 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
1828 break;
1829 }
1830
1831 switch (rt2x00dev->default_ant.rx_chain_num) {
1832 case 1:
1833 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
1834 case 2:
1835 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
1836 break;
1837 }
1838 }
1839 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1840
1841 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1842 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1843 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1844
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001845 if (conf_is_ht40(conf)) {
1846 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
1847 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
1848 } else {
1849 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
1850 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
1851 }
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001852
1853 if (rf->channel <= 14) {
1854 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
1855 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
1856 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
1857 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
1858 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01001859 rfcsr = 0x4c;
1860 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
1861 drv_data->txmixer_gain_24g);
1862 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001863 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
1864 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
1865 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
1866 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
1867 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
1868 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
1869 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
1870 } else {
Gertjan van Wingerde58b8ae12012-02-06 23:45:12 +01001871 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
1872 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
1873 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
1874 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
1875 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
1876 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001877 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
1878 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
1879 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
1880 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01001881 rfcsr = 0x7a;
1882 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
1883 drv_data->txmixer_gain_5g);
1884 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001885 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
1886 if (rf->channel <= 64) {
1887 rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
1888 rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
1889 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
1890 } else if (rf->channel <= 128) {
1891 rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
1892 rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
1893 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1894 } else {
1895 rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
1896 rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
1897 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1898 }
1899 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
1900 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
1901 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
1902 }
1903
1904 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
1905 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT7, 0);
1906 if (rf->channel <= 14)
1907 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT7, 1);
1908 else
1909 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT7, 0);
1910 rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
1911
1912 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
1913 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
1914 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
1915}
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001916
1917#define RT5390_POWER_BOUND 0x27
1918#define RT5390_FREQ_OFFSET_BOUND 0x5f
1919
1920static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
Gabor Juhosadde5882011-03-03 11:46:45 +01001921 struct ieee80211_conf *conf,
1922 struct rf_channel *rf,
1923 struct channel_info *info)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001924{
Gabor Juhosadde5882011-03-03 11:46:45 +01001925 u8 rfcsr;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001926
Gabor Juhosadde5882011-03-03 11:46:45 +01001927 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
1928 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
1929 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
1930 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
1931 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001932
Gabor Juhosadde5882011-03-03 11:46:45 +01001933 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
1934 if (info->default_power1 > RT5390_POWER_BOUND)
1935 rt2x00_set_field8(&rfcsr, RFCSR49_TX, RT5390_POWER_BOUND);
1936 else
1937 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
1938 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001939
Gabor Juhosadde5882011-03-03 11:46:45 +01001940 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1941 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
1942 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
1943 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
1944 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
1945 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001946
Gabor Juhosadde5882011-03-03 11:46:45 +01001947 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
1948 if (rt2x00dev->freq_offset > RT5390_FREQ_OFFSET_BOUND)
1949 rt2x00_set_field8(&rfcsr, RFCSR17_CODE,
1950 RT5390_FREQ_OFFSET_BOUND);
1951 else
1952 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
1953 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001954
Gabor Juhosadde5882011-03-03 11:46:45 +01001955 if (rf->channel <= 14) {
1956 int idx = rf->channel-1;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001957
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02001958 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01001959 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
1960 /* r55/r59 value array of channel 1~14 */
1961 static const char r55_bt_rev[] = {0x83, 0x83,
1962 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
1963 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
1964 static const char r59_bt_rev[] = {0x0e, 0x0e,
1965 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
1966 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001967
Gabor Juhosadde5882011-03-03 11:46:45 +01001968 rt2800_rfcsr_write(rt2x00dev, 55,
1969 r55_bt_rev[idx]);
1970 rt2800_rfcsr_write(rt2x00dev, 59,
1971 r59_bt_rev[idx]);
1972 } else {
1973 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
1974 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
1975 0x88, 0x88, 0x86, 0x85, 0x84};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001976
Gabor Juhosadde5882011-03-03 11:46:45 +01001977 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
1978 }
1979 } else {
1980 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
1981 static const char r55_nonbt_rev[] = {0x23, 0x23,
1982 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
1983 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
1984 static const char r59_nonbt_rev[] = {0x07, 0x07,
1985 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
1986 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001987
Gabor Juhosadde5882011-03-03 11:46:45 +01001988 rt2800_rfcsr_write(rt2x00dev, 55,
1989 r55_nonbt_rev[idx]);
1990 rt2800_rfcsr_write(rt2x00dev, 59,
1991 r59_nonbt_rev[idx]);
1992 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
1993 static const char r59_non_bt[] = {0x8f, 0x8f,
1994 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
1995 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001996
Gabor Juhosadde5882011-03-03 11:46:45 +01001997 rt2800_rfcsr_write(rt2x00dev, 59,
1998 r59_non_bt[idx]);
1999 }
2000 }
2001 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002002
Gabor Juhosadde5882011-03-03 11:46:45 +01002003 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2004 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
2005 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
2006 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002007
Gabor Juhosadde5882011-03-03 11:46:45 +01002008 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2009 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2010 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002011}
2012
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002013static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
2014 struct ieee80211_conf *conf,
2015 struct rf_channel *rf,
2016 struct channel_info *info)
2017{
2018 u32 reg;
2019 unsigned int tx_pin;
2020 u8 bbp;
2021
Ivo van Doorn46323e12010-08-23 19:55:43 +02002022 if (rf->channel <= 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002023 info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
2024 info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002025 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002026 info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
2027 info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002028 }
2029
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002030 switch (rt2x00dev->chip.rf) {
2031 case RF2020:
2032 case RF3020:
2033 case RF3021:
2034 case RF3022:
2035 case RF3320:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002036 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002037 break;
2038 case RF3052:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002039 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002040 break;
2041 case RF5370:
2042 case RF5390:
Gabor Juhosadde5882011-03-03 11:46:45 +01002043 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002044 break;
2045 default:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002046 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002047 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002048
2049 /*
2050 * Change BBP settings
2051 */
2052 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2053 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2054 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2055 rt2800_bbp_write(rt2x00dev, 86, 0);
2056
2057 if (rf->channel <= 14) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002058 if (!rt2x00_rt(rt2x00dev, RT5390)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002059 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
2060 &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002061 rt2800_bbp_write(rt2x00dev, 82, 0x62);
2062 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2063 } else {
2064 rt2800_bbp_write(rt2x00dev, 82, 0x84);
2065 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2066 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002067 }
2068 } else {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002069 if (rt2x00_rt(rt2x00dev, RT3572))
2070 rt2800_bbp_write(rt2x00dev, 82, 0x94);
2071 else
2072 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002073
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002074 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002075 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2076 else
2077 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2078 }
2079
2080 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002081 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002082 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
2083 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
2084 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
2085
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002086 if (rt2x00_rt(rt2x00dev, RT3572))
2087 rt2800_rfcsr_write(rt2x00dev, 8, 0);
2088
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002089 tx_pin = 0;
2090
2091 /* Turn on unused PA or LNA when not using 1T or 1R */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01002092 if (rt2x00dev->default_ant.tx_chain_num == 2) {
Gertjan van Wingerde65f31b52011-05-18 20:25:05 +02002093 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
2094 rf->channel > 14);
2095 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
2096 rf->channel <= 14);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002097 }
2098
2099 /* Turn on unused PA or LNA when not using 1T or 1R */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01002100 if (rt2x00dev->default_ant.rx_chain_num == 2) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002101 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
2102 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
2103 }
2104
2105 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
2106 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
2107 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
2108 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
Gertjan van Wingerde8f96e912011-05-18 20:25:18 +02002109 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
2110 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
2111 else
2112 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
2113 rf->channel <= 14);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002114 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
2115
2116 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
2117
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002118 if (rt2x00_rt(rt2x00dev, RT3572))
2119 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
2120
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002121 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2122 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
2123 rt2800_bbp_write(rt2x00dev, 4, bbp);
2124
2125 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002126 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002127 rt2800_bbp_write(rt2x00dev, 3, bbp);
2128
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002129 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002130 if (conf_is_ht40(conf)) {
2131 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
2132 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
2133 rt2800_bbp_write(rt2x00dev, 73, 0x16);
2134 } else {
2135 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2136 rt2800_bbp_write(rt2x00dev, 70, 0x08);
2137 rt2800_bbp_write(rt2x00dev, 73, 0x11);
2138 }
2139 }
2140
2141 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01002142
2143 /*
2144 * Clear channel statistic counters
2145 */
2146 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
2147 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
2148 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002149}
2150
Helmut Schaa9e33a352011-03-28 13:33:40 +02002151static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
2152{
2153 u8 tssi_bounds[9];
2154 u8 current_tssi;
2155 u16 eeprom;
2156 u8 step;
2157 int i;
2158
2159 /*
2160 * Read TSSI boundaries for temperature compensation from
2161 * the EEPROM.
2162 *
2163 * Array idx 0 1 2 3 4 5 6 7 8
2164 * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
2165 * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
2166 */
2167 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
2168 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
2169 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2170 EEPROM_TSSI_BOUND_BG1_MINUS4);
2171 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2172 EEPROM_TSSI_BOUND_BG1_MINUS3);
2173
2174 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
2175 tssi_bounds[2] = rt2x00_get_field16(eeprom,
2176 EEPROM_TSSI_BOUND_BG2_MINUS2);
2177 tssi_bounds[3] = rt2x00_get_field16(eeprom,
2178 EEPROM_TSSI_BOUND_BG2_MINUS1);
2179
2180 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
2181 tssi_bounds[4] = rt2x00_get_field16(eeprom,
2182 EEPROM_TSSI_BOUND_BG3_REF);
2183 tssi_bounds[5] = rt2x00_get_field16(eeprom,
2184 EEPROM_TSSI_BOUND_BG3_PLUS1);
2185
2186 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
2187 tssi_bounds[6] = rt2x00_get_field16(eeprom,
2188 EEPROM_TSSI_BOUND_BG4_PLUS2);
2189 tssi_bounds[7] = rt2x00_get_field16(eeprom,
2190 EEPROM_TSSI_BOUND_BG4_PLUS3);
2191
2192 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
2193 tssi_bounds[8] = rt2x00_get_field16(eeprom,
2194 EEPROM_TSSI_BOUND_BG5_PLUS4);
2195
2196 step = rt2x00_get_field16(eeprom,
2197 EEPROM_TSSI_BOUND_BG5_AGC_STEP);
2198 } else {
2199 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
2200 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2201 EEPROM_TSSI_BOUND_A1_MINUS4);
2202 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2203 EEPROM_TSSI_BOUND_A1_MINUS3);
2204
2205 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
2206 tssi_bounds[2] = rt2x00_get_field16(eeprom,
2207 EEPROM_TSSI_BOUND_A2_MINUS2);
2208 tssi_bounds[3] = rt2x00_get_field16(eeprom,
2209 EEPROM_TSSI_BOUND_A2_MINUS1);
2210
2211 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
2212 tssi_bounds[4] = rt2x00_get_field16(eeprom,
2213 EEPROM_TSSI_BOUND_A3_REF);
2214 tssi_bounds[5] = rt2x00_get_field16(eeprom,
2215 EEPROM_TSSI_BOUND_A3_PLUS1);
2216
2217 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
2218 tssi_bounds[6] = rt2x00_get_field16(eeprom,
2219 EEPROM_TSSI_BOUND_A4_PLUS2);
2220 tssi_bounds[7] = rt2x00_get_field16(eeprom,
2221 EEPROM_TSSI_BOUND_A4_PLUS3);
2222
2223 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
2224 tssi_bounds[8] = rt2x00_get_field16(eeprom,
2225 EEPROM_TSSI_BOUND_A5_PLUS4);
2226
2227 step = rt2x00_get_field16(eeprom,
2228 EEPROM_TSSI_BOUND_A5_AGC_STEP);
2229 }
2230
2231 /*
2232 * Check if temperature compensation is supported.
2233 */
2234 if (tssi_bounds[4] == 0xff)
2235 return 0;
2236
2237 /*
2238 * Read current TSSI (BBP 49).
2239 */
2240 rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
2241
2242 /*
2243 * Compare TSSI value (BBP49) with the compensation boundaries
2244 * from the EEPROM and increase or decrease tx power.
2245 */
2246 for (i = 0; i <= 3; i++) {
2247 if (current_tssi > tssi_bounds[i])
2248 break;
2249 }
2250
2251 if (i == 4) {
2252 for (i = 8; i >= 5; i--) {
2253 if (current_tssi < tssi_bounds[i])
2254 break;
2255 }
2256 }
2257
2258 return (i - 4) * step;
2259}
2260
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002261static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
2262 enum ieee80211_band band)
2263{
2264 u16 eeprom;
2265 u8 comp_en;
2266 u8 comp_type;
Helmut Schaa75faae82011-03-28 13:31:30 +02002267 int comp_value = 0;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002268
2269 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
2270
Helmut Schaa75faae82011-03-28 13:31:30 +02002271 /*
2272 * HT40 compensation not required.
2273 */
2274 if (eeprom == 0xffff ||
2275 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002276 return 0;
2277
2278 if (band == IEEE80211_BAND_2GHZ) {
2279 comp_en = rt2x00_get_field16(eeprom,
2280 EEPROM_TXPOWER_DELTA_ENABLE_2G);
2281 if (comp_en) {
2282 comp_type = rt2x00_get_field16(eeprom,
2283 EEPROM_TXPOWER_DELTA_TYPE_2G);
2284 comp_value = rt2x00_get_field16(eeprom,
2285 EEPROM_TXPOWER_DELTA_VALUE_2G);
2286 if (!comp_type)
2287 comp_value = -comp_value;
2288 }
2289 } else {
2290 comp_en = rt2x00_get_field16(eeprom,
2291 EEPROM_TXPOWER_DELTA_ENABLE_5G);
2292 if (comp_en) {
2293 comp_type = rt2x00_get_field16(eeprom,
2294 EEPROM_TXPOWER_DELTA_TYPE_5G);
2295 comp_value = rt2x00_get_field16(eeprom,
2296 EEPROM_TXPOWER_DELTA_VALUE_5G);
2297 if (!comp_type)
2298 comp_value = -comp_value;
2299 }
2300 }
2301
2302 return comp_value;
2303}
2304
Helmut Schaafa71a162011-03-28 13:32:32 +02002305static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
2306 enum ieee80211_band band, int power_level,
2307 u8 txpower, int delta)
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002308{
2309 u32 reg;
2310 u16 eeprom;
2311 u8 criterion;
2312 u8 eirp_txpower;
2313 u8 eirp_txpower_criterion;
2314 u8 reg_limit;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002315
2316 if (!((band == IEEE80211_BAND_5GHZ) && is_rate_b))
2317 return txpower;
2318
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002319 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002320 /*
2321 * Check if eirp txpower exceed txpower_limit.
2322 * We use OFDM 6M as criterion and its eirp txpower
2323 * is stored at EEPROM_EIRP_MAX_TX_POWER.
2324 * .11b data rate need add additional 4dbm
2325 * when calculating eirp txpower.
2326 */
2327 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
2328 criterion = rt2x00_get_field32(reg, TX_PWR_CFG_0_6MBS);
2329
2330 rt2x00_eeprom_read(rt2x00dev,
2331 EEPROM_EIRP_MAX_TX_POWER, &eeprom);
2332
2333 if (band == IEEE80211_BAND_2GHZ)
2334 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
2335 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
2336 else
2337 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
2338 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
2339
2340 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
Helmut Schaa2af242e2011-03-28 13:32:01 +02002341 (is_rate_b ? 4 : 0) + delta;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002342
2343 reg_limit = (eirp_txpower > power_level) ?
2344 (eirp_txpower - power_level) : 0;
2345 } else
2346 reg_limit = 0;
2347
Helmut Schaa2af242e2011-03-28 13:32:01 +02002348 return txpower + delta - reg_limit;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002349}
2350
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002351static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa9e33a352011-03-28 13:33:40 +02002352 enum ieee80211_band band,
2353 int power_level)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002354{
Helmut Schaa5e846002010-07-11 12:23:09 +02002355 u8 txpower;
Helmut Schaa5e846002010-07-11 12:23:09 +02002356 u16 eeprom;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002357 int i, is_rate_b;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002358 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002359 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02002360 u32 offset;
Helmut Schaa2af242e2011-03-28 13:32:01 +02002361 int delta;
2362
2363 /*
2364 * Calculate HT40 compensation delta
2365 */
2366 delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002367
Helmut Schaa5e846002010-07-11 12:23:09 +02002368 /*
Helmut Schaa9e33a352011-03-28 13:33:40 +02002369 * calculate temperature compensation delta
2370 */
2371 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002372
Helmut Schaa5e846002010-07-11 12:23:09 +02002373 /*
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002374 * set to normal bbp tx power control mode: +/- 0dBm
Helmut Schaa5e846002010-07-11 12:23:09 +02002375 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002376 rt2800_bbp_read(rt2x00dev, 1, &r1);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002377 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002378 rt2800_bbp_write(rt2x00dev, 1, r1);
Helmut Schaa5e846002010-07-11 12:23:09 +02002379 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002380
Helmut Schaa5e846002010-07-11 12:23:09 +02002381 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
2382 /* just to be safe */
2383 if (offset > TX_PWR_CFG_4)
2384 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002385
Helmut Schaa5e846002010-07-11 12:23:09 +02002386 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002387
Helmut Schaa5e846002010-07-11 12:23:09 +02002388 /* read the next four txpower values */
2389 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
2390 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002391
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002392 is_rate_b = i ? 0 : 1;
2393 /*
2394 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02002395 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002396 * TX_PWR_CFG_4: unknown
2397 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002398 txpower = rt2x00_get_field16(eeprom,
2399 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02002400 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002401 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002402 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002403
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002404 /*
2405 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02002406 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002407 * TX_PWR_CFG_4: unknown
2408 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002409 txpower = rt2x00_get_field16(eeprom,
2410 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02002411 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002412 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002413 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002414
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002415 /*
2416 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02002417 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002418 * TX_PWR_CFG_4: unknown
2419 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002420 txpower = rt2x00_get_field16(eeprom,
2421 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02002422 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002423 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002424 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002425
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002426 /*
2427 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02002428 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002429 * TX_PWR_CFG_4: unknown
2430 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002431 txpower = rt2x00_get_field16(eeprom,
2432 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02002433 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002434 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002435 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002436
2437 /* read the next four txpower values */
2438 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
2439 &eeprom);
2440
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002441 is_rate_b = 0;
2442 /*
2443 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
Helmut Schaa5e846002010-07-11 12:23:09 +02002444 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002445 * TX_PWR_CFG_4: unknown
2446 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002447 txpower = rt2x00_get_field16(eeprom,
2448 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02002449 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002450 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002451 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002452
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002453 /*
2454 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
Helmut Schaa5e846002010-07-11 12:23:09 +02002455 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002456 * TX_PWR_CFG_4: unknown
2457 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002458 txpower = rt2x00_get_field16(eeprom,
2459 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02002460 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002461 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002462 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002463
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002464 /*
2465 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
Helmut Schaa5e846002010-07-11 12:23:09 +02002466 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002467 * TX_PWR_CFG_4: unknown
2468 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002469 txpower = rt2x00_get_field16(eeprom,
2470 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02002471 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002472 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002473 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002474
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002475 /*
2476 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
Helmut Schaa5e846002010-07-11 12:23:09 +02002477 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002478 * TX_PWR_CFG_4: unknown
2479 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002480 txpower = rt2x00_get_field16(eeprom,
2481 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02002482 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02002483 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002484 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002485
2486 rt2800_register_write(rt2x00dev, offset, reg);
2487
2488 /* next TX_PWR_CFG register */
2489 offset += 4;
2490 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002491}
2492
Helmut Schaa9e33a352011-03-28 13:33:40 +02002493void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
2494{
2495 rt2800_config_txpower(rt2x00dev, rt2x00dev->curr_band,
2496 rt2x00dev->tx_power);
2497}
2498EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
2499
John Li2e9c43d2012-02-16 21:40:57 +08002500void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
2501{
2502 u32 tx_pin;
2503 u8 rfcsr;
2504
2505 /*
2506 * A voltage-controlled oscillator(VCO) is an electronic oscillator
2507 * designed to be controlled in oscillation frequency by a voltage
2508 * input. Maybe the temperature will affect the frequency of
2509 * oscillation to be shifted. The VCO calibration will be called
2510 * periodically to adjust the frequency to be precision.
2511 */
2512
2513 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
2514 tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
2515 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
2516
2517 switch (rt2x00dev->chip.rf) {
2518 case RF2020:
2519 case RF3020:
2520 case RF3021:
2521 case RF3022:
2522 case RF3320:
2523 case RF3052:
2524 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2525 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2526 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2527 break;
2528 case RF5370:
2529 case RF5372:
2530 case RF5390:
2531 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2532 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2533 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2534 break;
2535 default:
2536 return;
2537 }
2538
2539 mdelay(1);
2540
2541 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
2542 if (rt2x00dev->rf_channel <= 14) {
2543 switch (rt2x00dev->default_ant.tx_chain_num) {
2544 case 3:
2545 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
2546 /* fall through */
2547 case 2:
2548 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
2549 /* fall through */
2550 case 1:
2551 default:
2552 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
2553 break;
2554 }
2555 } else {
2556 switch (rt2x00dev->default_ant.tx_chain_num) {
2557 case 3:
2558 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
2559 /* fall through */
2560 case 2:
2561 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
2562 /* fall through */
2563 case 1:
2564 default:
2565 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
2566 break;
2567 }
2568 }
2569 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
2570
2571}
2572EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
2573
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002574static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
2575 struct rt2x00lib_conf *libconf)
2576{
2577 u32 reg;
2578
2579 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
2580 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
2581 libconf->conf->short_frame_max_tx_count);
2582 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
2583 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002584 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
2585}
2586
2587static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
2588 struct rt2x00lib_conf *libconf)
2589{
2590 enum dev_state state =
2591 (libconf->conf->flags & IEEE80211_CONF_PS) ?
2592 STATE_SLEEP : STATE_AWAKE;
2593 u32 reg;
2594
2595 if (state == STATE_SLEEP) {
2596 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
2597
2598 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
2599 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
2600 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
2601 libconf->conf->listen_interval - 1);
2602 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
2603 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
2604
2605 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
2606 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002607 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
2608 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
2609 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
2610 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
2611 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02002612
2613 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002614 }
2615}
2616
2617void rt2800_config(struct rt2x00_dev *rt2x00dev,
2618 struct rt2x00lib_conf *libconf,
2619 const unsigned int flags)
2620{
2621 /* Always recalculate LNA gain before changing configuration */
2622 rt2800_config_lna_gain(rt2x00dev, libconf);
2623
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002624 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002625 rt2800_config_channel(rt2x00dev, libconf->conf,
2626 &libconf->rf, &libconf->channel);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002627 rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
2628 libconf->conf->power_level);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002629 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002630 if (flags & IEEE80211_CONF_CHANGE_POWER)
Helmut Schaa9e33a352011-03-28 13:33:40 +02002631 rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
2632 libconf->conf->power_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002633 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
2634 rt2800_config_retry_limit(rt2x00dev, libconf);
2635 if (flags & IEEE80211_CONF_CHANGE_PS)
2636 rt2800_config_ps(rt2x00dev, libconf);
2637}
2638EXPORT_SYMBOL_GPL(rt2800_config);
2639
2640/*
2641 * Link tuning
2642 */
2643void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
2644{
2645 u32 reg;
2646
2647 /*
2648 * Update FCS error count from register.
2649 */
2650 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
2651 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
2652}
2653EXPORT_SYMBOL_GPL(rt2800_link_stats);
2654
2655static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
2656{
2657 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002658 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002659 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002660 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01002661 rt2x00_rt(rt2x00dev, RT3390) ||
2662 rt2x00_rt(rt2x00dev, RT5390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002663 return 0x1c + (2 * rt2x00dev->lna_gain);
2664 else
2665 return 0x2e + rt2x00dev->lna_gain;
2666 }
2667
2668 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
2669 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
2670 else
2671 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
2672}
2673
2674static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
2675 struct link_qual *qual, u8 vgc_level)
2676{
2677 if (qual->vgc_level != vgc_level) {
2678 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
2679 qual->vgc_level = vgc_level;
2680 qual->vgc_level_reg = vgc_level;
2681 }
2682}
2683
2684void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
2685{
2686 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
2687}
2688EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
2689
2690void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
2691 const u32 count)
2692{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002693 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002694 return;
2695
2696 /*
2697 * When RSSI is better then -80 increase VGC level with 0x10
2698 */
2699 rt2800_set_vgc(rt2x00dev, qual,
2700 rt2800_get_default_vgc(rt2x00dev) +
2701 ((qual->rssi > -80) * 0x10));
2702}
2703EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002704
2705/*
2706 * Initialization functions.
2707 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002708static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002709{
2710 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002711 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002712 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02002713 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002714
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002715 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2716 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2717 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2718 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2719 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2720 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
2721 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2722
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02002723 ret = rt2800_drv_init_registers(rt2x00dev);
2724 if (ret)
2725 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002726
2727 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
2728 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
2729 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
2730 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
2731 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
2732 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
2733
2734 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
2735 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
2736 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
2737 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
2738 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
2739 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
2740
2741 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
2742 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
2743
2744 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
2745
2746 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02002747 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002748 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
2749 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
2750 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
2751 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
2752 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
2753 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
2754
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002755 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
2756
2757 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
2758 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
2759 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
2760 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
2761
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002762 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002763 rt2x00_rt(rt2x00dev, RT3090) ||
2764 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002765 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
2766 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002767 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002768 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2769 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002770 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
2771 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002772 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
2773 0x0000002c);
2774 else
2775 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
2776 0x0000000f);
2777 } else {
2778 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
2779 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002780 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002781 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002782
2783 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2784 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
2785 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
2786 } else {
2787 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
2788 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
2789 }
Helmut Schaac295a812010-06-03 10:52:13 +02002790 } else if (rt2800_is_305x_soc(rt2x00dev)) {
2791 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
2792 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Helmut Schaa961636b2011-04-18 15:28:27 +02002793 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002794 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
2795 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
2796 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Gabor Juhosadde5882011-03-03 11:46:45 +01002797 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
2798 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
2799 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
2800 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002801 } else {
2802 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
2803 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
2804 }
2805
2806 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
2807 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
2808 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
2809 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
2810 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
2811 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
2812 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
2813 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
2814 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
2815 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
2816
2817 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
2818 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002819 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002820 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
2821 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
2822
2823 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
2824 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002825 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002826 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002827 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002828 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
2829 else
2830 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
2831 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
2832 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
2833 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
2834
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002835 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
2836 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
2837 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
2838 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
2839 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
2840 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
2841 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
2842 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
2843 rt2800_register_write(rt2x00dev, LED_CFG, reg);
2844
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002845 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
2846
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002847 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
2848 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
2849 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
2850 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
2851 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
2852 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
2853 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
2854 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
2855
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002856 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
2857 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002858 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002859 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
2860 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002861 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002862 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
2863 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
2864 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
2865
2866 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002867 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002868 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002869 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002870 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2871 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2872 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002873 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002874 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002875 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
2876 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002877 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2878
2879 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002880 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002881 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002882 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002883 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2884 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2885 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002886 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002887 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002888 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
2889 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002890 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2891
2892 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2893 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
2894 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002895 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002896 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2897 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2898 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2899 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2900 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2901 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002902 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002903 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2904
2905 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2906 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02002907 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002908 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002909 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2910 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2911 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2912 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2913 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2914 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002915 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002916 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2917
2918 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2919 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
2920 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002921 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002922 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2923 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2924 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2925 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2926 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2927 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002928 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002929 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2930
2931 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2932 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
2933 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002934 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002935 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2936 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2937 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2938 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2939 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2940 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002941 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002942 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2943
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002944 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002945 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
2946
2947 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2948 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2949 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2950 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2951 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2952 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
2953 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
2954 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
2955 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
2956 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
2957 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2958 }
2959
Helmut Schaa961621a2010-11-04 20:36:59 +01002960 /*
2961 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
2962 * although it is reserved.
2963 */
2964 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
2965 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
2966 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
2967 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
2968 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
2969 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
2970 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
2971 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
2972 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
2973 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
2974 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
2975 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
2976
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002977 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
2978
2979 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2980 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
2981 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
2982 IEEE80211_MAX_RTS_THRESHOLD);
2983 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
2984 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2985
2986 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002987
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002988 /*
2989 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
2990 * time should be set to 16. However, the original Ralink driver uses
2991 * 16 for both and indeed using a value of 10 for CCK SIFS results in
2992 * connection problems with 11g + CTS protection. Hence, use the same
2993 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
2994 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002995 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002996 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
2997 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002998 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
2999 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
3000 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
3001 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
3002
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003003 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
3004
3005 /*
3006 * ASIC will keep garbage value after boot, clear encryption keys.
3007 */
3008 for (i = 0; i < 4; i++)
3009 rt2800_register_write(rt2x00dev,
3010 SHARED_KEY_MODE_ENTRY(i), 0);
3011
3012 for (i = 0; i < 256; i++) {
Helmut Schaad7d259d2011-09-08 14:39:04 +02003013 rt2800_config_wcid(rt2x00dev, NULL, i);
3014 rt2800_delete_wcid_attr(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003015 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
3016 }
3017
3018 /*
3019 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003020 */
Helmut Schaa69cf36a2011-01-30 13:16:03 +01003021 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
3022 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
3023 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
3024 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
3025 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
3026 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
3027 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
3028 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003029
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003030 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02003031 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
3032 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
3033 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01003034 } else if (rt2x00_is_pcie(rt2x00dev)) {
3035 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
3036 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
3037 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003038 }
3039
3040 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
3041 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
3042 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
3043 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
3044 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
3045 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
3046 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
3047 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
3048 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
3049 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
3050
3051 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
3052 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
3053 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
3054 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
3055 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
3056 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
3057 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
3058 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
3059 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
3060 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
3061
3062 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
3063 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
3064 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
3065 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
3066 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
3067 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
3068 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
3069 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
3070 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
3071 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
3072
3073 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
3074 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
3075 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
3076 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
3077 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
3078 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
3079
3080 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02003081 * Do not force the BA window size, we use the TXWI to set it
3082 */
3083 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
3084 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
3085 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
3086 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
3087
3088 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003089 * We must clear the error counters.
3090 * These registers are cleared on read,
3091 * so we may pass a useless variable to store the value.
3092 */
3093 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
3094 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
3095 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
3096 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
3097 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
3098 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
3099
Helmut Schaa9f926fb2010-07-11 12:28:23 +02003100 /*
3101 * Setup leadtime for pre tbtt interrupt to 6ms
3102 */
3103 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
3104 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
3105 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
3106
Helmut Schaa977206d2010-12-13 12:31:58 +01003107 /*
3108 * Set up channel statistics timer
3109 */
3110 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
3111 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
3112 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
3113 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
3114 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
3115 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
3116 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
3117
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003118 return 0;
3119}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003120
3121static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
3122{
3123 unsigned int i;
3124 u32 reg;
3125
3126 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
3127 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
3128 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
3129 return 0;
3130
3131 udelay(REGISTER_BUSY_DELAY);
3132 }
3133
3134 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
3135 return -EACCES;
3136}
3137
3138static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
3139{
3140 unsigned int i;
3141 u8 value;
3142
3143 /*
3144 * BBP was enabled after firmware was loaded,
3145 * but we need to reactivate it now.
3146 */
3147 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
3148 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
3149 msleep(1);
3150
3151 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
3152 rt2800_bbp_read(rt2x00dev, 0, &value);
3153 if ((value != 0xff) && (value != 0x00))
3154 return 0;
3155 udelay(REGISTER_BUSY_DELAY);
3156 }
3157
3158 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
3159 return -EACCES;
3160}
3161
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003162static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003163{
3164 unsigned int i;
3165 u16 eeprom;
3166 u8 reg_id;
3167 u8 value;
3168
3169 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
3170 rt2800_wait_bbp_ready(rt2x00dev)))
3171 return -EACCES;
3172
Gabor Juhosadde5882011-03-03 11:46:45 +01003173 if (rt2x00_rt(rt2x00dev, RT5390)) {
3174 rt2800_bbp_read(rt2x00dev, 4, &value);
3175 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
3176 rt2800_bbp_write(rt2x00dev, 4, value);
3177 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003178
Gabor Juhosadde5882011-03-03 11:46:45 +01003179 if (rt2800_is_305x_soc(rt2x00dev) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003180 rt2x00_rt(rt2x00dev, RT3572) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003181 rt2x00_rt(rt2x00dev, RT5390))
Helmut Schaabaff8002010-04-28 09:58:59 +02003182 rt2800_bbp_write(rt2x00dev, 31, 0x08);
3183
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003184 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
3185 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003186
Gabor Juhosadde5882011-03-03 11:46:45 +01003187 if (rt2x00_rt(rt2x00dev, RT5390))
3188 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003189
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003190 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
3191 rt2800_bbp_write(rt2x00dev, 69, 0x16);
3192 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Gabor Juhosadde5882011-03-03 11:46:45 +01003193 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
3194 rt2800_bbp_write(rt2x00dev, 69, 0x12);
3195 rt2800_bbp_write(rt2x00dev, 73, 0x13);
3196 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3197 rt2800_bbp_write(rt2x00dev, 76, 0x28);
3198 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003199 } else {
3200 rt2800_bbp_write(rt2x00dev, 69, 0x12);
3201 rt2800_bbp_write(rt2x00dev, 73, 0x10);
3202 }
3203
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003204 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003205
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003206 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003207 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003208 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003209 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003210 rt2x00_rt(rt2x00dev, RT3572) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003211 rt2x00_rt(rt2x00dev, RT5390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003212 rt2800_bbp_write(rt2x00dev, 79, 0x13);
3213 rt2800_bbp_write(rt2x00dev, 80, 0x05);
3214 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02003215 } else if (rt2800_is_305x_soc(rt2x00dev)) {
3216 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
3217 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003218 } else {
3219 rt2800_bbp_write(rt2x00dev, 81, 0x37);
3220 }
3221
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003222 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Gabor Juhosadde5882011-03-03 11:46:45 +01003223 if (rt2x00_rt(rt2x00dev, RT5390))
3224 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
3225 else
3226 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003227
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02003228 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003229 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Gabor Juhosadde5882011-03-03 11:46:45 +01003230 else if (rt2x00_rt(rt2x00dev, RT5390))
3231 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003232 else
3233 rt2800_bbp_write(rt2x00dev, 84, 0x99);
3234
Gabor Juhosadde5882011-03-03 11:46:45 +01003235 if (rt2x00_rt(rt2x00dev, RT5390))
3236 rt2800_bbp_write(rt2x00dev, 86, 0x38);
3237 else
3238 rt2800_bbp_write(rt2x00dev, 86, 0x00);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003239
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003240 rt2800_bbp_write(rt2x00dev, 91, 0x04);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003241
Gabor Juhosadde5882011-03-03 11:46:45 +01003242 if (rt2x00_rt(rt2x00dev, RT5390))
3243 rt2800_bbp_write(rt2x00dev, 92, 0x02);
3244 else
3245 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003246
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003247 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003248 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003249 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02003250 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003251 rt2x00_rt(rt2x00dev, RT3572) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003252 rt2x00_rt(rt2x00dev, RT5390) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02003253 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003254 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
3255 else
3256 rt2800_bbp_write(rt2x00dev, 103, 0x00);
3257
Gabor Juhosadde5882011-03-03 11:46:45 +01003258 if (rt2x00_rt(rt2x00dev, RT5390))
3259 rt2800_bbp_write(rt2x00dev, 104, 0x92);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003260
Helmut Schaabaff8002010-04-28 09:58:59 +02003261 if (rt2800_is_305x_soc(rt2x00dev))
3262 rt2800_bbp_write(rt2x00dev, 105, 0x01);
Gabor Juhosadde5882011-03-03 11:46:45 +01003263 else if (rt2x00_rt(rt2x00dev, RT5390))
3264 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
Helmut Schaabaff8002010-04-28 09:58:59 +02003265 else
3266 rt2800_bbp_write(rt2x00dev, 105, 0x05);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003267
Gabor Juhosadde5882011-03-03 11:46:45 +01003268 if (rt2x00_rt(rt2x00dev, RT5390))
3269 rt2800_bbp_write(rt2x00dev, 106, 0x03);
3270 else
3271 rt2800_bbp_write(rt2x00dev, 106, 0x35);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003272
Gabor Juhosadde5882011-03-03 11:46:45 +01003273 if (rt2x00_rt(rt2x00dev, RT5390))
3274 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003275
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003276 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003277 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003278 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003279 rt2x00_rt(rt2x00dev, RT3572) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003280 rt2x00_rt(rt2x00dev, RT5390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003281 rt2800_bbp_read(rt2x00dev, 138, &value);
3282
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003283 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
3284 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003285 value |= 0x20;
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003286 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003287 value &= ~0x02;
3288
3289 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003290 }
3291
Gabor Juhosadde5882011-03-03 11:46:45 +01003292 if (rt2x00_rt(rt2x00dev, RT5390)) {
3293 int ant, div_mode;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003294
Gabor Juhosadde5882011-03-03 11:46:45 +01003295 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3296 div_mode = rt2x00_get_field16(eeprom,
3297 EEPROM_NIC_CONF1_ANT_DIVERSITY);
3298 ant = (div_mode == 3) ? 1 : 0;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003299
Gabor Juhosadde5882011-03-03 11:46:45 +01003300 /* check if this is a Bluetooth combo card */
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02003301 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01003302 u32 reg;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003303
Gabor Juhosadde5882011-03-03 11:46:45 +01003304 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
3305 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
3306 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT6, 0);
3307 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 0);
3308 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 0);
3309 if (ant == 0)
3310 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 1);
3311 else if (ant == 1)
3312 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 1);
3313 rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
3314 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003315
Gabor Juhosadde5882011-03-03 11:46:45 +01003316 rt2800_bbp_read(rt2x00dev, 152, &value);
3317 if (ant == 0)
3318 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
3319 else
3320 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
3321 rt2800_bbp_write(rt2x00dev, 152, value);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003322
Gabor Juhosadde5882011-03-03 11:46:45 +01003323 /* Init frequency calibration */
3324 rt2800_bbp_write(rt2x00dev, 142, 1);
3325 rt2800_bbp_write(rt2x00dev, 143, 57);
3326 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003327
3328 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
3329 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
3330
3331 if (eeprom != 0xffff && eeprom != 0x0000) {
3332 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
3333 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
3334 rt2800_bbp_write(rt2x00dev, reg_id, value);
3335 }
3336 }
3337
3338 return 0;
3339}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003340
3341static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
3342 bool bw40, u8 rfcsr24, u8 filter_target)
3343{
3344 unsigned int i;
3345 u8 bbp;
3346 u8 rfcsr;
3347 u8 passband;
3348 u8 stopband;
3349 u8 overtuned = 0;
3350
3351 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
3352
3353 rt2800_bbp_read(rt2x00dev, 4, &bbp);
3354 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
3355 rt2800_bbp_write(rt2x00dev, 4, bbp);
3356
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003357 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
3358 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
3359 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
3360
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003361 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
3362 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
3363 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
3364
3365 /*
3366 * Set power & frequency of passband test tone
3367 */
3368 rt2800_bbp_write(rt2x00dev, 24, 0);
3369
3370 for (i = 0; i < 100; i++) {
3371 rt2800_bbp_write(rt2x00dev, 25, 0x90);
3372 msleep(1);
3373
3374 rt2800_bbp_read(rt2x00dev, 55, &passband);
3375 if (passband)
3376 break;
3377 }
3378
3379 /*
3380 * Set power & frequency of stopband test tone
3381 */
3382 rt2800_bbp_write(rt2x00dev, 24, 0x06);
3383
3384 for (i = 0; i < 100; i++) {
3385 rt2800_bbp_write(rt2x00dev, 25, 0x90);
3386 msleep(1);
3387
3388 rt2800_bbp_read(rt2x00dev, 55, &stopband);
3389
3390 if ((passband - stopband) <= filter_target) {
3391 rfcsr24++;
3392 overtuned += ((passband - stopband) == filter_target);
3393 } else
3394 break;
3395
3396 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
3397 }
3398
3399 rfcsr24 -= !!overtuned;
3400
3401 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
3402 return rfcsr24;
3403}
3404
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003405static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003406{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01003407 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003408 u8 rfcsr;
3409 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003410 u32 reg;
3411 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003412
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003413 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003414 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003415 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02003416 !rt2x00_rt(rt2x00dev, RT3390) &&
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003417 !rt2x00_rt(rt2x00dev, RT3572) &&
Gabor Juhosadde5882011-03-03 11:46:45 +01003418 !rt2x00_rt(rt2x00dev, RT5390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02003419 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003420 return 0;
3421
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003422 /*
3423 * Init RF calibration.
3424 */
Gabor Juhosadde5882011-03-03 11:46:45 +01003425 if (rt2x00_rt(rt2x00dev, RT5390)) {
3426 rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
3427 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
3428 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
3429 msleep(1);
3430 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
3431 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
3432 } else {
3433 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
3434 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
3435 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3436 msleep(1);
3437 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
3438 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3439 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003440
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003441 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003442 rt2x00_rt(rt2x00dev, RT3071) ||
3443 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003444 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
3445 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
3446 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003447 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003448 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003449 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003450 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
3451 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
3452 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
3453 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
3454 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
3455 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
3456 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
3457 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
3458 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
3459 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
3460 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
3461 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003462 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003463 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
3464 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
3465 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
3466 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
3467 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003468 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003469 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
3470 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
3471 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
3472 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
3473 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
3474 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003475 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003476 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
3477 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003478 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003479 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
3480 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
3481 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
3482 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
3483 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
3484 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
3485 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003486 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003487 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003488 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003489 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
3490 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
3491 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
3492 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
3493 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
3494 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
3495 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003496 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
3497 rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
3498 rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
3499 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
3500 rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
3501 rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
3502 rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
3503 rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
3504 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
3505 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
3506 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
3507 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
3508 rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
3509 rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
3510 rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
3511 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
3512 rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
3513 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
3514 rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
3515 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
3516 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
3517 rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
3518 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
3519 rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
3520 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
3521 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
3522 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
3523 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
3524 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
3525 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
3526 rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
3527 rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
Helmut Schaabaff8002010-04-28 09:58:59 +02003528 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02003529 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
3530 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
3531 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
3532 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
3533 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
3534 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
3535 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
3536 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
3537 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
3538 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
3539 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
3540 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
3541 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
3542 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
3543 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
3544 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
3545 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
3546 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
3547 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
3548 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
3549 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
3550 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
3551 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
3552 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
3553 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
3554 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
3555 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
3556 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
3557 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
3558 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02003559 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
3560 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
3561 return 0;
Gabor Juhosadde5882011-03-03 11:46:45 +01003562 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
3563 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
3564 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
3565 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
3566 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
3567 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3568 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
3569 else
3570 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
3571 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
3572 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
3573 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
3574 rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
3575 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
3576 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
3577 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
3578 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
3579 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
3580 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003581
Gabor Juhosadde5882011-03-03 11:46:45 +01003582 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
3583 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
3584 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
3585 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
3586 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
3587 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3588 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
3589 else
3590 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
3591 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
3592 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
3593 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
3594 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003595
Gabor Juhosadde5882011-03-03 11:46:45 +01003596 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
3597 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
3598 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
3599 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
3600 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
3601 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
3602 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
3603 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
3604 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
3605 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003606
Gabor Juhosadde5882011-03-03 11:46:45 +01003607 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3608 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
3609 else
3610 rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
3611 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
3612 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
3613 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
3614 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
3615 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
3616 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3617 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
3618 else
3619 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
3620 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
3621 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
3622 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003623
Gabor Juhosadde5882011-03-03 11:46:45 +01003624 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
3625 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3626 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
3627 else
3628 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
3629 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
3630 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
3631 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
3632 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
3633 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
3634 rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003635
Gabor Juhosadde5882011-03-03 11:46:45 +01003636 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
3637 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3638 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
3639 else
3640 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
3641 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
3642 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003643 }
3644
3645 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
3646 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
3647 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
3648 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
3649 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003650 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
3651 rt2x00_rt(rt2x00dev, RT3090)) {
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003652 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
3653
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003654 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
3655 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
3656 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
3657
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003658 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
3659 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003660 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
3661 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003662 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3663 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003664 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
3665 else
3666 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
3667 }
3668 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003669
3670 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
3671 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
3672 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003673 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
3674 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
3675 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
3676 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003677 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
3678 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
3679 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
3680 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
3681
3682 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
3683 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
3684 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
3685 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
3686 msleep(1);
3687 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
3688 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
3689 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003690 }
3691
3692 /*
3693 * Set RX Filter calibration for 20MHz and 40MHz
3694 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003695 if (rt2x00_rt(rt2x00dev, RT3070)) {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01003696 drv_data->calibration_bw20 =
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003697 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01003698 drv_data->calibration_bw40 =
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003699 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003700 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003701 rt2x00_rt(rt2x00dev, RT3090) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003702 rt2x00_rt(rt2x00dev, RT3390) ||
3703 rt2x00_rt(rt2x00dev, RT3572)) {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01003704 drv_data->calibration_bw20 =
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003705 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01003706 drv_data->calibration_bw40 =
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003707 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003708 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003709
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01003710 /*
3711 * Save BBP 25 & 26 values for later use in channel switching
3712 */
3713 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
3714 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
3715
Gabor Juhosadde5882011-03-03 11:46:45 +01003716 if (!rt2x00_rt(rt2x00dev, RT5390)) {
3717 /*
3718 * Set back to initial state
3719 */
3720 rt2800_bbp_write(rt2x00dev, 24, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003721
Gabor Juhosadde5882011-03-03 11:46:45 +01003722 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
3723 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
3724 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003725
Gabor Juhosadde5882011-03-03 11:46:45 +01003726 /*
3727 * Set BBP back to BW20
3728 */
3729 rt2800_bbp_read(rt2x00dev, 4, &bbp);
3730 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
3731 rt2800_bbp_write(rt2x00dev, 4, bbp);
3732 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003733
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003734 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003735 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003736 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
3737 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003738 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
3739
3740 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
3741 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
3742 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
3743
Gabor Juhosadde5882011-03-03 11:46:45 +01003744 if (!rt2x00_rt(rt2x00dev, RT5390)) {
3745 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
3746 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
3747 if (rt2x00_rt(rt2x00dev, RT3070) ||
3748 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
3749 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
3750 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003751 if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
3752 &rt2x00dev->cap_flags))
Gabor Juhosadde5882011-03-03 11:46:45 +01003753 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
3754 }
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01003755 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
3756 drv_data->txmixer_gain_24g);
Gabor Juhosadde5882011-03-03 11:46:45 +01003757 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
3758 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003759
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003760 if (rt2x00_rt(rt2x00dev, RT3090)) {
3761 rt2800_bbp_read(rt2x00dev, 138, &bbp);
3762
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003763 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003764 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
3765 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003766 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003767 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003768 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
3769
3770 rt2800_bbp_write(rt2x00dev, 138, bbp);
3771 }
3772
3773 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003774 rt2x00_rt(rt2x00dev, RT3090) ||
3775 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003776 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
3777 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
3778 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
3779 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
3780 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
3781 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
3782 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
3783
3784 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
3785 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
3786 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
3787
3788 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
3789 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
3790 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
3791
3792 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
3793 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
3794 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
3795 }
3796
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003797 if (rt2x00_rt(rt2x00dev, RT3070)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003798 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003799 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003800 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
3801 else
3802 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
3803 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
3804 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
3805 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
3806 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
3807 }
3808
Gabor Juhosadde5882011-03-03 11:46:45 +01003809 if (rt2x00_rt(rt2x00dev, RT5390)) {
3810 rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
3811 rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
3812 rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003813
Gabor Juhosadde5882011-03-03 11:46:45 +01003814 rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
3815 rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
3816 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003817
Gabor Juhosadde5882011-03-03 11:46:45 +01003818 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
3819 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
3820 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3821 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003822
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003823 return 0;
3824}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003825
3826int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
3827{
3828 u32 reg;
3829 u16 word;
3830
3831 /*
3832 * Initialize all registers.
3833 */
3834 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
3835 rt2800_init_registers(rt2x00dev) ||
3836 rt2800_init_bbp(rt2x00dev) ||
3837 rt2800_init_rfcsr(rt2x00dev)))
3838 return -EIO;
3839
3840 /*
3841 * Send signal to firmware during boot time.
3842 */
3843 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
3844
3845 if (rt2x00_is_usb(rt2x00dev) &&
3846 (rt2x00_rt(rt2x00dev, RT3070) ||
3847 rt2x00_rt(rt2x00dev, RT3071) ||
3848 rt2x00_rt(rt2x00dev, RT3572))) {
3849 udelay(200);
3850 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
3851 udelay(10);
3852 }
3853
3854 /*
3855 * Enable RX.
3856 */
3857 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
3858 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
3859 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
3860 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
3861
3862 udelay(50);
3863
3864 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
3865 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
3866 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
3867 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
3868 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
3869 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
3870
3871 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
3872 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
3873 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
3874 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
3875
3876 /*
3877 * Initialize LED control
3878 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003879 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
3880 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003881 word & 0xff, (word >> 8) & 0xff);
3882
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003883 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
3884 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003885 word & 0xff, (word >> 8) & 0xff);
3886
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003887 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
3888 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003889 word & 0xff, (word >> 8) & 0xff);
3890
3891 return 0;
3892}
3893EXPORT_SYMBOL_GPL(rt2800_enable_radio);
3894
3895void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
3896{
3897 u32 reg;
3898
3899 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
3900 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003901 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003902 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
3903
3904 /* Wait for DMA, ignore error */
3905 rt2800_wait_wpdma_ready(rt2x00dev);
3906
3907 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
3908 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
3909 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
3910 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003911}
3912EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003913
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003914int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
3915{
3916 u32 reg;
3917
3918 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
3919
3920 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
3921}
3922EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
3923
3924static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
3925{
3926 u32 reg;
3927
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01003928 mutex_lock(&rt2x00dev->csr_mutex);
3929
3930 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003931 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
3932 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
3933 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01003934 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003935
3936 /* Wait until the EEPROM has been loaded */
3937 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
3938
3939 /* Apparently the data is read from end to start */
Larry Fingerdaabead2011-09-14 16:50:23 -05003940 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3, &reg);
3941 /* The returned value is in CPU order, but eeprom is le */
Gertjan van Wingerde68fa64e2011-11-16 23:16:15 +01003942 *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05003943 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2, &reg);
3944 *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
3945 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1, &reg);
3946 *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
3947 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0, &reg);
3948 *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01003949
3950 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003951}
3952
3953void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
3954{
3955 unsigned int i;
3956
3957 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
3958 rt2800_efuse_read(rt2x00dev, i);
3959}
3960EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
3961
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003962int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
3963{
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01003964 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003965 u16 word;
3966 u8 *mac;
3967 u8 default_lna_gain;
3968
3969 /*
3970 * Start validation of the data that has been read.
3971 */
3972 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
3973 if (!is_valid_ether_addr(mac)) {
3974 random_ether_addr(mac);
3975 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
3976 }
3977
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003978 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003979 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003980 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
3981 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
3982 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
3983 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003984 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003985 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02003986 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003987 /*
3988 * There is a max of 2 RX streams for RT28x0 series
3989 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003990 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
3991 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
3992 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003993 }
3994
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003995 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003996 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003997 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
3998 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
3999 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
4000 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
4001 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
4002 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
4003 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
4004 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
4005 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
4006 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
4007 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
4008 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
4009 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
4010 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
4011 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
4012 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004013 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
4014 }
4015
4016 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
4017 if ((word & 0x00ff) == 0x00ff) {
4018 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02004019 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
4020 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
4021 }
4022 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004023 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
4024 LED_MODE_TXRX_ACTIVITY);
4025 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
4026 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004027 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
4028 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
4029 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02004030 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004031 }
4032
4033 /*
4034 * During the LNA validation we are going to use
4035 * lna0 as correct value. Note that EEPROM_LNA
4036 * is never validated.
4037 */
4038 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
4039 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
4040
4041 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
4042 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
4043 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
4044 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
4045 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
4046 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
4047
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01004048 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
4049 if ((word & 0x00ff) != 0x00ff) {
4050 drv_data->txmixer_gain_24g =
4051 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
4052 } else {
4053 drv_data->txmixer_gain_24g = 0;
4054 }
4055
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004056 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
4057 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
4058 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
4059 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
4060 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
4061 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
4062 default_lna_gain);
4063 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
4064
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01004065 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
4066 if ((word & 0x00ff) != 0x00ff) {
4067 drv_data->txmixer_gain_5g =
4068 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
4069 } else {
4070 drv_data->txmixer_gain_5g = 0;
4071 }
4072
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004073 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
4074 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
4075 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
4076 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
4077 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
4078 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
4079
4080 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
4081 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
4082 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
4083 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
4084 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
4085 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
4086 default_lna_gain);
4087 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
4088
4089 return 0;
4090}
4091EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
4092
4093int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
4094{
4095 u32 reg;
4096 u16 value;
4097 u16 eeprom;
4098
4099 /*
4100 * Read EEPROM word for configuration.
4101 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004102 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004103
4104 /*
Gabor Juhosadde5882011-03-03 11:46:45 +01004105 * Identify RF chipset by EEPROM value
4106 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
4107 * RT53xx: defined in "EEPROM_CHIP_ID" field
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004108 */
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004109 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Gabor Juhosadde5882011-03-03 11:46:45 +01004110 if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390)
4111 rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
4112 else
4113 value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004114
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01004115 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
4116 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01004117
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01004118 switch (rt2x00dev->chip.rt) {
4119 case RT2860:
4120 case RT2872:
4121 case RT2883:
4122 case RT3070:
4123 case RT3071:
4124 case RT3090:
4125 case RT3390:
4126 case RT3572:
4127 case RT5390:
4128 break;
4129 default:
John Lib6df7f12012-02-08 21:25:24 +08004130 ERROR(rt2x00dev, "Invalid RT chipset 0x%04x detected.\n", rt2x00dev->chip.rt);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01004131 return -ENODEV;
4132 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004133
Larry Fingerd331eb52011-09-14 16:50:22 -05004134 switch (rt2x00dev->chip.rf) {
4135 case RF2820:
4136 case RF2850:
4137 case RF2720:
4138 case RF2750:
4139 case RF3020:
4140 case RF2020:
4141 case RF3021:
4142 case RF3022:
4143 case RF3052:
4144 case RF3320:
4145 case RF5370:
4146 case RF5390:
4147 break;
4148 default:
John Lib6df7f12012-02-08 21:25:24 +08004149 ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n",
Larry Fingerd331eb52011-09-14 16:50:22 -05004150 rt2x00dev->chip.rf);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004151 return -ENODEV;
4152 }
4153
4154 /*
4155 * Identify default antenna configuration.
4156 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01004157 rt2x00dev->default_ant.tx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004158 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01004159 rt2x00dev->default_ant.rx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004160 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004161
RA-Jay Hungd96aa642011-02-20 13:54:52 +01004162 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
4163
4164 if (rt2x00_rt(rt2x00dev, RT3070) ||
4165 rt2x00_rt(rt2x00dev, RT3090) ||
4166 rt2x00_rt(rt2x00dev, RT3390)) {
4167 value = rt2x00_get_field16(eeprom,
4168 EEPROM_NIC_CONF1_ANT_DIVERSITY);
4169 switch (value) {
4170 case 0:
4171 case 1:
4172 case 2:
4173 rt2x00dev->default_ant.tx = ANTENNA_A;
4174 rt2x00dev->default_ant.rx = ANTENNA_A;
4175 break;
4176 case 3:
4177 rt2x00dev->default_ant.tx = ANTENNA_A;
4178 rt2x00dev->default_ant.rx = ANTENNA_B;
4179 break;
4180 }
4181 } else {
4182 rt2x00dev->default_ant.tx = ANTENNA_A;
4183 rt2x00dev->default_ant.rx = ANTENNA_A;
4184 }
4185
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004186 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02004187 * Determine external LNA informations.
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004188 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004189 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02004190 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004191 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02004192 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004193
4194 /*
4195 * Detect if this device has an hardware controlled radio.
4196 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004197 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02004198 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004199
4200 /*
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02004201 * Detect if this device has Bluetooth co-existence.
4202 */
4203 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
4204 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
4205
4206 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02004207 * Read frequency offset and RF programming sequence.
4208 */
4209 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
4210 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
4211
4212 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004213 * Store led settings, for correct led behaviour.
4214 */
4215#ifdef CONFIG_RT2X00_LIB_LEDS
4216 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
4217 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
4218 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
4219
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02004220 rt2x00dev->led_mcu_reg = eeprom;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004221#endif /* CONFIG_RT2X00_LIB_LEDS */
4222
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004223 /*
4224 * Check if support EIRP tx power limit feature.
4225 */
4226 rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
4227
4228 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
4229 EIRP_MAX_TX_POWER_LIMIT)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02004230 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004231
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01004232 return 0;
4233}
4234EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
4235
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004236/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02004237 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004238 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
4239 */
4240static const struct rf_channel rf_vals[] = {
4241 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
4242 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
4243 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
4244 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
4245 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
4246 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
4247 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
4248 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
4249 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
4250 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
4251 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
4252 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
4253 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
4254 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
4255
4256 /* 802.11 UNI / HyperLan 2 */
4257 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
4258 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
4259 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
4260 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
4261 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
4262 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
4263 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
4264 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
4265 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
4266 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
4267 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
4268 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
4269
4270 /* 802.11 HyperLan 2 */
4271 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
4272 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
4273 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
4274 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
4275 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
4276 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
4277 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
4278 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
4279 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
4280 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
4281 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
4282 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
4283 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
4284 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
4285 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
4286 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
4287
4288 /* 802.11 UNII */
4289 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
4290 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
4291 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
4292 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
4293 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
4294 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
4295 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
4296 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
4297 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
4298 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
4299 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
4300
4301 /* 802.11 Japan */
4302 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
4303 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
4304 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
4305 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
4306 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
4307 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
4308 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
4309};
4310
4311/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02004312 * RF value list for rt3xxx
4313 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004314 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02004315static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004316 {1, 241, 2, 2 },
4317 {2, 241, 2, 7 },
4318 {3, 242, 2, 2 },
4319 {4, 242, 2, 7 },
4320 {5, 243, 2, 2 },
4321 {6, 243, 2, 7 },
4322 {7, 244, 2, 2 },
4323 {8, 244, 2, 7 },
4324 {9, 245, 2, 2 },
4325 {10, 245, 2, 7 },
4326 {11, 246, 2, 2 },
4327 {12, 246, 2, 7 },
4328 {13, 247, 2, 2 },
4329 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02004330
4331 /* 802.11 UNI / HyperLan 2 */
4332 {36, 0x56, 0, 4},
4333 {38, 0x56, 0, 6},
4334 {40, 0x56, 0, 8},
4335 {44, 0x57, 0, 0},
4336 {46, 0x57, 0, 2},
4337 {48, 0x57, 0, 4},
4338 {52, 0x57, 0, 8},
4339 {54, 0x57, 0, 10},
4340 {56, 0x58, 0, 0},
4341 {60, 0x58, 0, 4},
4342 {62, 0x58, 0, 6},
4343 {64, 0x58, 0, 8},
4344
4345 /* 802.11 HyperLan 2 */
4346 {100, 0x5b, 0, 8},
4347 {102, 0x5b, 0, 10},
4348 {104, 0x5c, 0, 0},
4349 {108, 0x5c, 0, 4},
4350 {110, 0x5c, 0, 6},
4351 {112, 0x5c, 0, 8},
4352 {116, 0x5d, 0, 0},
4353 {118, 0x5d, 0, 2},
4354 {120, 0x5d, 0, 4},
4355 {124, 0x5d, 0, 8},
4356 {126, 0x5d, 0, 10},
4357 {128, 0x5e, 0, 0},
4358 {132, 0x5e, 0, 4},
4359 {134, 0x5e, 0, 6},
4360 {136, 0x5e, 0, 8},
4361 {140, 0x5f, 0, 0},
4362
4363 /* 802.11 UNII */
4364 {149, 0x5f, 0, 9},
4365 {151, 0x5f, 0, 11},
4366 {153, 0x60, 0, 1},
4367 {157, 0x60, 0, 5},
4368 {159, 0x60, 0, 7},
4369 {161, 0x60, 0, 9},
4370 {165, 0x61, 0, 1},
4371 {167, 0x61, 0, 3},
4372 {169, 0x61, 0, 5},
4373 {171, 0x61, 0, 7},
4374 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004375};
4376
4377int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
4378{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004379 struct hw_mode_spec *spec = &rt2x00dev->spec;
4380 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02004381 char *default_power1;
4382 char *default_power2;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004383 unsigned int i;
4384 u16 eeprom;
4385
4386 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01004387 * Disable powersaving as default on PCI devices.
4388 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01004389 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01004390 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
4391
4392 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004393 * Initialize all hw fields.
4394 */
4395 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004396 IEEE80211_HW_SIGNAL_DBM |
4397 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02004398 IEEE80211_HW_PS_NULLFUNC_STACK |
4399 IEEE80211_HW_AMPDU_AGGREGATION;
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02004400 /*
4401 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
4402 * unless we are capable of sending the buffered frames out after the
4403 * DTIM transmission using rt2x00lib_beacondone. This will send out
4404 * multicast and broadcast traffic immediately instead of buffering it
4405 * infinitly and thus dropping it after some time.
4406 */
4407 if (!rt2x00_is_usb(rt2x00dev))
4408 rt2x00dev->hw->flags |=
4409 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004410
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004411 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
4412 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
4413 rt2x00_eeprom_addr(rt2x00dev,
4414 EEPROM_MAC_ADDR_0));
4415
Helmut Schaa3f2bee22010-06-14 22:12:01 +02004416 /*
4417 * As rt2800 has a global fallback table we cannot specify
4418 * more then one tx rate per frame but since the hw will
4419 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02004420 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02004421 * we are going to try. Otherwise mac80211 will truncate our
4422 * reported tx rates and the rc algortihm will end up with
4423 * incorrect data.
4424 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02004425 rt2x00dev->hw->max_rates = 1;
4426 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02004427 rt2x00dev->hw->max_rate_tries = 1;
4428
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004429 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004430
4431 /*
4432 * Initialize hw_mode information.
4433 */
4434 spec->supported_bands = SUPPORT_BAND_2GHZ;
4435 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
4436
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01004437 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02004438 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004439 spec->num_channels = 14;
4440 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02004441 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
4442 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004443 spec->supported_bands |= SUPPORT_BAND_5GHZ;
4444 spec->num_channels = ARRAY_SIZE(rf_vals);
4445 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01004446 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
4447 rt2x00_rf(rt2x00dev, RF2020) ||
4448 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01004449 rt2x00_rf(rt2x00dev, RF3022) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01004450 rt2x00_rf(rt2x00dev, RF3320) ||
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +02004451 rt2x00_rf(rt2x00dev, RF5370) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01004452 rt2x00_rf(rt2x00dev, RF5390)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02004453 spec->num_channels = 14;
4454 spec->channels = rf_vals_3x;
4455 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
4456 spec->supported_bands |= SUPPORT_BAND_5GHZ;
4457 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
4458 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004459 }
4460
4461 /*
4462 * Initialize HT information.
4463 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01004464 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01004465 spec->ht.ht_supported = true;
4466 else
4467 spec->ht.ht_supported = false;
4468
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004469 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02004470 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004471 IEEE80211_HT_CAP_GRN_FLD |
4472 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02004473 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02004474
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004475 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02004476 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
4477
Ivo van Doornaa674632010-06-29 21:48:37 +02004478 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004479 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02004480 IEEE80211_HT_CAP_RX_STBC_SHIFT;
4481
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004482 spec->ht.ampdu_factor = 3;
4483 spec->ht.ampdu_density = 4;
4484 spec->ht.mcs.tx_params =
4485 IEEE80211_HT_MCS_TX_DEFINED |
4486 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004487 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004488 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
4489
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004490 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004491 case 3:
4492 spec->ht.mcs.rx_mask[2] = 0xff;
4493 case 2:
4494 spec->ht.mcs.rx_mask[1] = 0xff;
4495 case 1:
4496 spec->ht.mcs.rx_mask[0] = 0xff;
4497 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
4498 break;
4499 }
4500
4501 /*
4502 * Create channel information array
4503 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00004504 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004505 if (!info)
4506 return -ENOMEM;
4507
4508 spec->channels_info = info;
4509
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02004510 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
4511 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004512
4513 for (i = 0; i < 14; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004514 info[i].default_power1 = default_power1[i];
4515 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004516 }
4517
4518 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02004519 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
4520 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004521
4522 for (i = 14; i < spec->num_channels; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004523 info[i].default_power1 = default_power1[i];
4524 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004525 }
4526 }
4527
John Li2e9c43d2012-02-16 21:40:57 +08004528 switch (rt2x00dev->chip.rf) {
4529 case RF2020:
4530 case RF3020:
4531 case RF3021:
4532 case RF3022:
4533 case RF3320:
4534 case RF3052:
4535 case RF5370:
4536 case RF5372:
4537 case RF5390:
4538 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
4539 break;
4540 }
4541
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01004542 return 0;
4543}
4544EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
4545
4546/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004547 * IEEE80211 stack callback functions.
4548 */
Helmut Schaae7836192010-07-11 12:28:54 +02004549void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
4550 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004551{
4552 struct rt2x00_dev *rt2x00dev = hw->priv;
4553 struct mac_iveiv_entry iveiv_entry;
4554 u32 offset;
4555
4556 offset = MAC_IVEIV_ENTRY(hw_key_idx);
4557 rt2800_register_multiread(rt2x00dev, offset,
4558 &iveiv_entry, sizeof(iveiv_entry));
4559
Julia Lawall855da5e2009-12-13 17:07:45 +01004560 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
4561 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004562}
Helmut Schaae7836192010-07-11 12:28:54 +02004563EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004564
Helmut Schaae7836192010-07-11 12:28:54 +02004565int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004566{
4567 struct rt2x00_dev *rt2x00dev = hw->priv;
4568 u32 reg;
4569 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
4570
4571 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
4572 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
4573 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
4574
4575 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
4576 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
4577 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
4578
4579 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
4580 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
4581 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
4582
4583 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
4584 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
4585 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
4586
4587 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
4588 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
4589 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
4590
4591 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
4592 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
4593 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
4594
4595 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
4596 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
4597 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
4598
4599 return 0;
4600}
Helmut Schaae7836192010-07-11 12:28:54 +02004601EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004602
Eliad Peller8a3a3c82011-10-02 10:15:52 +02004603int rt2800_conf_tx(struct ieee80211_hw *hw,
4604 struct ieee80211_vif *vif, u16 queue_idx,
Helmut Schaae7836192010-07-11 12:28:54 +02004605 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004606{
4607 struct rt2x00_dev *rt2x00dev = hw->priv;
4608 struct data_queue *queue;
4609 struct rt2x00_field32 field;
4610 int retval;
4611 u32 reg;
4612 u32 offset;
4613
4614 /*
4615 * First pass the configuration through rt2x00lib, that will
4616 * update the queue settings and validate the input. After that
4617 * we are free to update the registers based on the value
4618 * in the queue parameter.
4619 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02004620 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004621 if (retval)
4622 return retval;
4623
4624 /*
4625 * We only need to perform additional register initialization
4626 * for WMM queues/
4627 */
4628 if (queue_idx >= 4)
4629 return 0;
4630
Helmut Schaa11f818e2011-03-03 19:38:55 +01004631 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004632
4633 /* Update WMM TXOP register */
4634 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
4635 field.bit_offset = (queue_idx & 1) * 16;
4636 field.bit_mask = 0xffff << field.bit_offset;
4637
4638 rt2800_register_read(rt2x00dev, offset, &reg);
4639 rt2x00_set_field32(&reg, field, queue->txop);
4640 rt2800_register_write(rt2x00dev, offset, reg);
4641
4642 /* Update WMM registers */
4643 field.bit_offset = queue_idx * 4;
4644 field.bit_mask = 0xf << field.bit_offset;
4645
4646 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
4647 rt2x00_set_field32(&reg, field, queue->aifs);
4648 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
4649
4650 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
4651 rt2x00_set_field32(&reg, field, queue->cw_min);
4652 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
4653
4654 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
4655 rt2x00_set_field32(&reg, field, queue->cw_max);
4656 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
4657
4658 /* Update EDCA registers */
4659 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
4660
4661 rt2800_register_read(rt2x00dev, offset, &reg);
4662 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
4663 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
4664 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
4665 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
4666 rt2800_register_write(rt2x00dev, offset, reg);
4667
4668 return 0;
4669}
Helmut Schaae7836192010-07-11 12:28:54 +02004670EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004671
Eliad Peller37a41b42011-09-21 14:06:11 +03004672u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004673{
4674 struct rt2x00_dev *rt2x00dev = hw->priv;
4675 u64 tsf;
4676 u32 reg;
4677
4678 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
4679 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
4680 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
4681 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
4682
4683 return tsf;
4684}
Helmut Schaae7836192010-07-11 12:28:54 +02004685EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004686
Helmut Schaae7836192010-07-11 12:28:54 +02004687int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
4688 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01004689 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
4690 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02004691{
Helmut Schaaaf353232011-09-08 14:38:36 +02004692 struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
Helmut Schaa1df90802010-06-29 21:38:12 +02004693 int ret = 0;
4694
Helmut Schaaaf353232011-09-08 14:38:36 +02004695 /*
4696 * Don't allow aggregation for stations the hardware isn't aware
4697 * of because tx status reports for frames to an unknown station
4698 * always contain wcid=255 and thus we can't distinguish between
4699 * multiple stations which leads to unwanted situations when the
4700 * hw reorders frames due to aggregation.
4701 */
4702 if (sta_priv->wcid < 0)
4703 return 1;
4704
Helmut Schaa1df90802010-06-29 21:38:12 +02004705 switch (action) {
4706 case IEEE80211_AMPDU_RX_START:
4707 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02004708 /*
4709 * The hw itself takes care of setting up BlockAck mechanisms.
4710 * So, we only have to allow mac80211 to nagotiate a BlockAck
4711 * agreement. Once that is done, the hw will BlockAck incoming
4712 * AMPDUs without further setup.
4713 */
Helmut Schaa1df90802010-06-29 21:38:12 +02004714 break;
4715 case IEEE80211_AMPDU_TX_START:
4716 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
4717 break;
4718 case IEEE80211_AMPDU_TX_STOP:
4719 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
4720 break;
4721 case IEEE80211_AMPDU_TX_OPERATIONAL:
4722 break;
4723 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02004724 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02004725 }
4726
4727 return ret;
4728}
Helmut Schaae7836192010-07-11 12:28:54 +02004729EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02004730
Helmut Schaa977206d2010-12-13 12:31:58 +01004731int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
4732 struct survey_info *survey)
4733{
4734 struct rt2x00_dev *rt2x00dev = hw->priv;
4735 struct ieee80211_conf *conf = &hw->conf;
4736 u32 idle, busy, busy_ext;
4737
4738 if (idx != 0)
4739 return -ENOENT;
4740
4741 survey->channel = conf->channel;
4742
4743 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
4744 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
4745 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
4746
4747 if (idle || busy) {
4748 survey->filled = SURVEY_INFO_CHANNEL_TIME |
4749 SURVEY_INFO_CHANNEL_TIME_BUSY |
4750 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
4751
4752 survey->channel_time = (idle + busy) / 1000;
4753 survey->channel_time_busy = busy / 1000;
4754 survey->channel_time_ext_busy = busy_ext / 1000;
4755 }
4756
Helmut Schaa9931df22011-12-22 09:36:29 +01004757 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
4758 survey->filled |= SURVEY_INFO_IN_USE;
4759
Helmut Schaa977206d2010-12-13 12:31:58 +01004760 return 0;
4761
4762}
4763EXPORT_SYMBOL_GPL(rt2800_get_survey);
4764
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02004765MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
4766MODULE_VERSION(DRV_VERSION);
4767MODULE_DESCRIPTION("Ralink RT2800 library");
4768MODULE_LICENSE("GPL");