blob: 7b9fc9c9c0c28648f983b06decd9a49913b17b17 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
Mike Frysinger53f8a252007-11-15 15:48:01 +08006mainmenu "Blackfin Kernel Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07007
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00008config SYMBOL_PREFIX
9 string
10 default "_"
11
Bryan Wu1394f032007-05-06 14:50:22 -070012config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -040013 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070014
15config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -040016 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070017
18config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040019 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070020
21config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040022 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070023
24config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040025 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000026 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000027 select HAVE_ARCH_TRACEHOOK
Mike Frysinger1ee76d72009-06-10 04:45:29 -040028 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040029 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050030 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010031 select HAVE_IDE
Barry Songd86bfb12010-01-07 04:11:17 +000032 select HAVE_KERNEL_GZIP if RAMKERNEL
33 select HAVE_KERNEL_BZIP2 if RAMKERNEL
34 select HAVE_KERNEL_LZMA if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050035 select HAVE_OPROFILE
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080036 select ARCH_WANT_OPTIONAL_GPIOLIB
Bryan Wu1394f032007-05-06 14:50:22 -070037
Mike Frysingerddf9dda2009-06-13 07:42:58 -040038config GENERIC_CSUM
39 def_bool y
40
Mike Frysinger70f12562009-06-07 17:18:25 -040041config GENERIC_BUG
42 def_bool y
43 depends on BUG
44
Aubrey Lie3defff2007-05-21 18:09:11 +080045config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040046 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080047
Bryan Wu1394f032007-05-06 14:50:22 -070048config GENERIC_FIND_NEXT_BIT
Mike Frysingerbac7d892009-06-07 03:46:06 -040049 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070050
Bryan Wu1394f032007-05-06 14:50:22 -070051config GENERIC_HARDIRQS
Mike Frysingerbac7d892009-06-07 03:46:06 -040052 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070053
54config GENERIC_IRQ_PROBE
Mike Frysingerbac7d892009-06-07 03:46:06 -040055 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070056
Michael Hennerich796dada2009-09-30 07:54:40 +000057config GENERIC_HARDIRQS_NO__DO_IRQ
58 def_bool y
59
Michael Hennerichb2d15832007-07-24 15:46:36 +080060config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040061 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070062
63config FORCE_MAX_ZONEORDER
64 int
65 default "14"
66
67config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040068 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070069
Mike Frysinger6fa68e72009-06-08 18:45:01 -040070config LOCKDEP_SUPPORT
71 def_bool y
72
Mike Frysingerc7b412f2009-06-08 18:44:45 -040073config STACKTRACE_SUPPORT
74 def_bool y
75
Mike Frysinger8f860012009-06-08 12:49:48 -040076config TRACE_IRQFLAGS_SUPPORT
77 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070078
Bryan Wu1394f032007-05-06 14:50:22 -070079source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070080
Bryan Wu1394f032007-05-06 14:50:22 -070081source "kernel/Kconfig.preempt"
82
Matt Helsleydc52ddc2008-10-18 20:27:21 -070083source "kernel/Kconfig.freezer"
84
Bryan Wu1394f032007-05-06 14:50:22 -070085menu "Blackfin Processor Options"
86
87comment "Processor and Board Settings"
88
89choice
90 prompt "CPU"
91 default BF533
92
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080093config BF512
94 bool "BF512"
95 help
96 BF512 Processor Support.
97
98config BF514
99 bool "BF514"
100 help
101 BF514 Processor Support.
102
103config BF516
104 bool "BF516"
105 help
106 BF516 Processor Support.
107
108config BF518
109 bool "BF518"
110 help
111 BF518 Processor Support.
112
Michael Hennerich59003142007-10-21 16:54:27 +0800113config BF522
114 bool "BF522"
115 help
116 BF522 Processor Support.
117
Mike Frysinger1545a112007-12-24 16:54:48 +0800118config BF523
119 bool "BF523"
120 help
121 BF523 Processor Support.
122
123config BF524
124 bool "BF524"
125 help
126 BF524 Processor Support.
127
Michael Hennerich59003142007-10-21 16:54:27 +0800128config BF525
129 bool "BF525"
130 help
131 BF525 Processor Support.
132
Mike Frysinger1545a112007-12-24 16:54:48 +0800133config BF526
134 bool "BF526"
135 help
136 BF526 Processor Support.
137
Michael Hennerich59003142007-10-21 16:54:27 +0800138config BF527
139 bool "BF527"
140 help
141 BF527 Processor Support.
142
Bryan Wu1394f032007-05-06 14:50:22 -0700143config BF531
144 bool "BF531"
145 help
146 BF531 Processor Support.
147
148config BF532
149 bool "BF532"
150 help
151 BF532 Processor Support.
152
153config BF533
154 bool "BF533"
155 help
156 BF533 Processor Support.
157
158config BF534
159 bool "BF534"
160 help
161 BF534 Processor Support.
162
163config BF536
164 bool "BF536"
165 help
166 BF536 Processor Support.
167
168config BF537
169 bool "BF537"
170 help
171 BF537 Processor Support.
172
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800173config BF538
174 bool "BF538"
175 help
176 BF538 Processor Support.
177
178config BF539
179 bool "BF539"
180 help
181 BF539 Processor Support.
182
Mike Frysinger5df326a2009-11-16 23:49:41 +0000183config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800184 bool "BF542"
185 help
186 BF542 Processor Support.
187
Mike Frysinger2f89c062009-02-04 16:49:45 +0800188config BF542M
189 bool "BF542m"
190 help
191 BF542 Processor Support.
192
Mike Frysinger5df326a2009-11-16 23:49:41 +0000193config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800194 bool "BF544"
195 help
196 BF544 Processor Support.
197
Mike Frysinger2f89c062009-02-04 16:49:45 +0800198config BF544M
199 bool "BF544m"
200 help
201 BF544 Processor Support.
202
Mike Frysinger5df326a2009-11-16 23:49:41 +0000203config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800204 bool "BF547"
205 help
206 BF547 Processor Support.
207
Mike Frysinger2f89c062009-02-04 16:49:45 +0800208config BF547M
209 bool "BF547m"
210 help
211 BF547 Processor Support.
212
Mike Frysinger5df326a2009-11-16 23:49:41 +0000213config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800214 bool "BF548"
215 help
216 BF548 Processor Support.
217
Mike Frysinger2f89c062009-02-04 16:49:45 +0800218config BF548M
219 bool "BF548m"
220 help
221 BF548 Processor Support.
222
Mike Frysinger5df326a2009-11-16 23:49:41 +0000223config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800224 bool "BF549"
225 help
226 BF549 Processor Support.
227
Mike Frysinger2f89c062009-02-04 16:49:45 +0800228config BF549M
229 bool "BF549m"
230 help
231 BF549 Processor Support.
232
Bryan Wu1394f032007-05-06 14:50:22 -0700233config BF561
234 bool "BF561"
235 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800236 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700237
238endchoice
239
Graf Yang46fa5ee2009-01-07 23:14:39 +0800240config SMP
241 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000242 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800243 bool "Symmetric multi-processing support"
244 ---help---
245 This enables support for systems with more than one CPU,
246 like the dual core BF561. If you have a system with only one
247 CPU, say N. If you have a system with more than one CPU, say Y.
248
249 If you don't know what to do here, say N.
250
251config NR_CPUS
252 int
253 depends on SMP
254 default 2 if BF561
255
Graf Yang0b39db22009-12-28 11:13:51 +0000256config HOTPLUG_CPU
257 bool "Support for hot-pluggable CPUs"
258 depends on SMP && HOTPLUG
259 default y
260
Graf Yang46fa5ee2009-01-07 23:14:39 +0800261config IRQ_PER_CPU
262 bool
263 depends on SMP
264 default y
265
Graf Yangead9b112009-12-14 08:01:08 +0000266config HAVE_LEGACY_PER_CPU_AREA
267 def_bool y
268 depends on SMP
269
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800270config BF_REV_MIN
271 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800272 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800273 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800274 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800275 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800276
277config BF_REV_MAX
278 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800279 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
280 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800281 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800282 default 6 if (BF533 || BF532 || BF531)
283
Bryan Wu1394f032007-05-06 14:50:22 -0700284choice
285 prompt "Silicon Rev"
Mike Frysingerf8b55652009-04-13 21:58:34 +0000286 default BF_REV_0_0 if (BF51x || BF52x)
287 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800288 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800289
290config BF_REV_0_0
291 bool "0.0"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800292 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Michael Hennerich59003142007-10-21 16:54:27 +0800293
294config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800295 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000296 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700297
298config BF_REV_0_2
299 bool "0.2"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800300 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700301
302config BF_REV_0_3
303 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800304 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700305
306config BF_REV_0_4
307 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800308 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700309
310config BF_REV_0_5
311 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800312 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700313
Mike Frysinger49f72532008-10-09 12:06:27 +0800314config BF_REV_0_6
315 bool "0.6"
316 depends on (BF533 || BF532 || BF531)
317
Jie Zhangde3025f2007-06-25 18:04:12 +0800318config BF_REV_ANY
319 bool "any"
320
321config BF_REV_NONE
322 bool "none"
323
Bryan Wu1394f032007-05-06 14:50:22 -0700324endchoice
325
Roy Huang24a07a12007-07-12 22:41:45 +0800326config BF53x
327 bool
328 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
329 default y
330
Bryan Wu1394f032007-05-06 14:50:22 -0700331config MEM_GENERIC_BOARD
332 bool
333 depends on GENERIC_BOARD
334 default y
335
336config MEM_MT48LC64M4A2FB_7E
337 bool
338 depends on (BFIN533_STAMP)
339 default y
340
341config MEM_MT48LC16M16A2TG_75
342 bool
343 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000344 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
345 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
346 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700347 default y
348
349config MEM_MT48LC32M8A2_75
350 bool
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800351 depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700352 default y
353
354config MEM_MT48LC8M32B2B5_7
355 bool
356 depends on (BFIN561_BLUETECHNIX_CM)
357 default y
358
Michael Hennerich59003142007-10-21 16:54:27 +0800359config MEM_MT48LC32M16A2TG_75
360 bool
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000361 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP)
Michael Hennerich59003142007-10-21 16:54:27 +0800362 default y
363
Sonic Zhang49345402009-01-07 23:14:38 +0800364config MEM_MT48LC32M8A2_75
365 bool
366 depends on (BFIN518F_EZBRD)
367 default y
368
Graf Yangee48efb2009-06-18 04:32:04 +0000369config MEM_MT48H32M16LFCJ_75
370 bool
371 depends on (BFIN526_EZBRD)
372 default y
373
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800374source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800375source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700376source "arch/blackfin/mach-bf533/Kconfig"
377source "arch/blackfin/mach-bf561/Kconfig"
378source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800379source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800380source "arch/blackfin/mach-bf548/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700381
382menu "Board customizations"
383
384config CMDLINE_BOOL
385 bool "Default bootloader kernel arguments"
386
387config CMDLINE
388 string "Initial kernel command string"
389 depends on CMDLINE_BOOL
390 default "console=ttyBF0,57600"
391 help
392 If you don't have a boot loader capable of passing a command line string
393 to the kernel, you may specify one here. As a minimum, you should specify
394 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
395
Mike Frysinger5f004c22008-04-25 02:11:24 +0800396config BOOT_LOAD
397 hex "Kernel load address for booting"
398 default "0x1000"
399 range 0x1000 0x20000000
400 help
401 This option allows you to set the load address of the kernel.
402 This can be useful if you are on a board which has a small amount
403 of memory or you wish to reserve some memory at the beginning of
404 the address space.
405
406 Note that you need to keep this value above 4k (0x1000) as this
407 memory region is used to capture NULL pointer references as well
408 as some core kernel functions.
409
Michael Hennerich8cc71172008-10-13 14:45:06 +0800410config ROM_BASE
411 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800412 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000413 default "0x20040040"
Michael Hennerich8cc71172008-10-13 14:45:06 +0800414 range 0x20000000 0x20400000 if !(BF54x || BF561)
415 range 0x20000000 0x30000000 if (BF54x || BF561)
416 help
Barry Songd86bfb12010-01-07 04:11:17 +0000417 Make sure your ROM base does not include any file-header
418 information that is prepended to the kernel.
419
420 For example, the bootable U-Boot format (created with
421 mkimage) has a 64 byte header (0x40). So while the image
422 you write to flash might start at say 0x20080000, you have
423 to add 0x40 to get the kernel's ROM base as it will come
424 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800425
Robin Getzf16295e2007-08-03 18:07:17 +0800426comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700427
428config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800429 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800430 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000431 default "11059200" if BFIN533_STAMP
432 default "24576000" if PNAV10
433 default "25000000" # most people use this
434 default "27000000" if BFIN533_EZKIT
435 default "30000000" if BFIN561_EZKIT
Bryan Wu1394f032007-05-06 14:50:22 -0700436 help
437 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800438 Warning: This value should match the crystal on the board. Otherwise,
439 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700440
Robin Getzf16295e2007-08-03 18:07:17 +0800441config BFIN_KERNEL_CLOCK
442 bool "Re-program Clocks while Kernel boots?"
443 default n
444 help
445 This option decides if kernel clocks are re-programed from the
446 bootloader settings. If the clocks are not set, the SDRAM settings
447 are also not changed, and the Bootloader does 100% of the hardware
448 configuration.
449
450config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800451 bool "Bypass PLL"
452 depends on BFIN_KERNEL_CLOCK
453 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800454
455config CLKIN_HALF
456 bool "Half Clock In"
457 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
458 default n
459 help
460 If this is set the clock will be divided by 2, before it goes to the PLL.
461
462config VCO_MULT
463 int "VCO Multiplier"
464 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
465 range 1 64
466 default "22" if BFIN533_EZKIT
467 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000468 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800469 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000470 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Robin Getzf16295e2007-08-03 18:07:17 +0800471 default "20" if BFIN561_EZKIT
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800472 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Robin Getzf16295e2007-08-03 18:07:17 +0800473 help
474 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
475 PLL Frequency = (Crystal Frequency) * (this setting)
476
477choice
478 prompt "Core Clock Divider"
479 depends on BFIN_KERNEL_CLOCK
480 default CCLK_DIV_1
481 help
482 This sets the frequency of the core. It can be 1, 2, 4 or 8
483 Core Frequency = (PLL frequency) / (this setting)
484
485config CCLK_DIV_1
486 bool "1"
487
488config CCLK_DIV_2
489 bool "2"
490
491config CCLK_DIV_4
492 bool "4"
493
494config CCLK_DIV_8
495 bool "8"
496endchoice
497
498config SCLK_DIV
499 int "System Clock Divider"
500 depends on BFIN_KERNEL_CLOCK
501 range 1 15
Mike Frysinger5f004c22008-04-25 02:11:24 +0800502 default 5
Robin Getzf16295e2007-08-03 18:07:17 +0800503 help
504 This sets the frequency of the system clock (including SDRAM or DDR).
505 This can be between 1 and 15
506 System Clock = (PLL frequency) / (this setting)
507
Mike Frysinger5f004c22008-04-25 02:11:24 +0800508choice
509 prompt "DDR SDRAM Chip Type"
510 depends on BFIN_KERNEL_CLOCK
511 depends on BF54x
512 default MEM_MT46V32M16_5B
513
514config MEM_MT46V32M16_6T
515 bool "MT46V32M16_6T"
516
517config MEM_MT46V32M16_5B
518 bool "MT46V32M16_5B"
519endchoice
520
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800521choice
522 prompt "DDR/SDRAM Timing"
523 depends on BFIN_KERNEL_CLOCK
524 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
525 help
526 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
527 The calculated SDRAM timing parameters may not be 100%
528 accurate - This option is therefore marked experimental.
529
530config BFIN_KERNEL_CLOCK_MEMINIT_CALC
531 bool "Calculate Timings (EXPERIMENTAL)"
532 depends on EXPERIMENTAL
533
534config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
535 bool "Provide accurate Timings based on target SCLK"
536 help
537 Please consult the Blackfin Hardware Reference Manuals as well
538 as the memory device datasheet.
539 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
540endchoice
541
542menu "Memory Init Control"
543 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
544
545config MEM_DDRCTL0
546 depends on BF54x
547 hex "DDRCTL0"
548 default 0x0
549
550config MEM_DDRCTL1
551 depends on BF54x
552 hex "DDRCTL1"
553 default 0x0
554
555config MEM_DDRCTL2
556 depends on BF54x
557 hex "DDRCTL2"
558 default 0x0
559
560config MEM_EBIU_DDRQUE
561 depends on BF54x
562 hex "DDRQUE"
563 default 0x0
564
565config MEM_SDRRC
566 depends on !BF54x
567 hex "SDRRC"
568 default 0x0
569
570config MEM_SDGCTL
571 depends on !BF54x
572 hex "SDGCTL"
573 default 0x0
574endmenu
575
Robin Getzf16295e2007-08-03 18:07:17 +0800576#
577# Max & Min Speeds for various Chips
578#
579config MAX_VCO_HZ
580 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800581 default 400000000 if BF512
582 default 400000000 if BF514
583 default 400000000 if BF516
584 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000585 default 400000000 if BF522
586 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800587 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800588 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800589 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800590 default 600000000 if BF527
591 default 400000000 if BF531
592 default 400000000 if BF532
593 default 750000000 if BF533
594 default 500000000 if BF534
595 default 400000000 if BF536
596 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800597 default 533333333 if BF538
598 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800599 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800600 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800601 default 600000000 if BF547
602 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800603 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800604 default 600000000 if BF561
605
606config MIN_VCO_HZ
607 int
608 default 50000000
609
610config MAX_SCLK_HZ
611 int
Robin Getzf72eecb2007-11-21 16:29:20 +0800612 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800613
614config MIN_SCLK_HZ
615 int
616 default 27000000
617
618comment "Kernel Timer/Scheduler"
619
620source kernel/Kconfig.hz
621
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800622config GENERIC_TIME
john stultz10f03f12009-09-15 21:17:19 -0700623 def_bool y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800624
625config GENERIC_CLOCKEVENTS
626 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800627 default y
628
Yi Li0d152c22009-12-28 10:21:49 +0000629menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000630 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000631config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000632 bool "GPTimer0"
633 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000634 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000635
636config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000637 bool "Core timer"
638 default y
639endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000640
Yi Li0d152c22009-12-28 10:21:49 +0000641menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800642 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000643config CYCLES_CLOCKSOURCE
644 bool "CYCLES"
645 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800646 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000647 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800648 help
649 If you say Y here, you will enable support for using the 'cycles'
650 registers as a clock source. Doing so means you will be unable to
651 safely write to the 'cycles' register during runtime. You will
652 still be able to read it (such as for performance monitoring), but
653 writing the registers will most likely crash the kernel.
654
Graf Yang1fa9be72009-05-15 11:01:59 +0000655config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000656 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000657 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000658 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000659endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000660
john stultz10f03f12009-09-15 21:17:19 -0700661config ARCH_USES_GETTIMEOFFSET
662 depends on !GENERIC_CLOCKEVENTS
663 def_bool y
664
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800665source kernel/time/Kconfig
666
Mike Frysinger5f004c22008-04-25 02:11:24 +0800667comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800668
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800669choice
670 prompt "Blackfin Exception Scratch Register"
671 default BFIN_SCRATCH_REG_RETN
672 help
673 Select the resource to reserve for the Exception handler:
674 - RETN: Non-Maskable Interrupt (NMI)
675 - RETE: Exception Return (JTAG/ICE)
676 - CYCLES: Performance counter
677
678 If you are unsure, please select "RETN".
679
680config BFIN_SCRATCH_REG_RETN
681 bool "RETN"
682 help
683 Use the RETN register in the Blackfin exception handler
684 as a stack scratch register. This means you cannot
685 safely use NMI on the Blackfin while running Linux, but
686 you can debug the system with a JTAG ICE and use the
687 CYCLES performance registers.
688
689 If you are unsure, please select "RETN".
690
691config BFIN_SCRATCH_REG_RETE
692 bool "RETE"
693 help
694 Use the RETE register in the Blackfin exception handler
695 as a stack scratch register. This means you cannot
696 safely use a JTAG ICE while debugging a Blackfin board,
697 but you can safely use the CYCLES performance registers
698 and the NMI.
699
700 If you are unsure, please select "RETN".
701
702config BFIN_SCRATCH_REG_CYCLES
703 bool "CYCLES"
704 help
705 Use the CYCLES register in the Blackfin exception handler
706 as a stack scratch register. This means you cannot
707 safely use the CYCLES performance registers on a Blackfin
708 board at anytime, but you can debug the system with a JTAG
709 ICE and use the NMI.
710
711 If you are unsure, please select "RETN".
712
713endchoice
714
Bryan Wu1394f032007-05-06 14:50:22 -0700715endmenu
716
717
718menu "Blackfin Kernel Optimizations"
Graf Yang46fa5ee2009-01-07 23:14:39 +0800719 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700720
Bryan Wu1394f032007-05-06 14:50:22 -0700721comment "Memory Optimizations"
722
723config I_ENTRY_L1
724 bool "Locate interrupt entry code in L1 Memory"
725 default y
726 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200727 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
728 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700729
730config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200731 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700732 default y
733 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200734 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800735 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200736 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700737
738config DO_IRQ_L1
739 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
740 default y
741 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200742 If enabled, the frequently called do_irq dispatcher function is linked
743 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700744
745config CORE_TIMER_IRQ_L1
746 bool "Locate frequently called timer_interrupt() function in L1 Memory"
747 default y
748 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200749 If enabled, the frequently called timer_interrupt() function is linked
750 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700751
752config IDLE_L1
753 bool "Locate frequently idle function in L1 Memory"
754 default y
755 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200756 If enabled, the frequently called idle function is linked
757 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700758
759config SCHEDULE_L1
760 bool "Locate kernel schedule function in L1 Memory"
761 default y
762 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200763 If enabled, the frequently called kernel schedule is linked
764 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700765
766config ARITHMETIC_OPS_L1
767 bool "Locate kernel owned arithmetic functions in L1 Memory"
768 default y
769 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200770 If enabled, arithmetic functions are linked
771 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700772
773config ACCESS_OK_L1
774 bool "Locate access_ok function in L1 Memory"
775 default y
776 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200777 If enabled, the access_ok function is linked
778 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700779
780config MEMSET_L1
781 bool "Locate memset function in L1 Memory"
782 default y
783 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200784 If enabled, the memset function is linked
785 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700786
787config MEMCPY_L1
788 bool "Locate memcpy function in L1 Memory"
789 default y
790 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200791 If enabled, the memcpy function is linked
792 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700793
Robin Getz479ba602010-05-03 17:23:20 +0000794config STRCMP_L1
795 bool "locate strcmp function in L1 Memory"
796 default y
797 help
798 If enabled, the strcmp function is linked
799 into L1 instruction memory (less latency).
800
801config STRNCMP_L1
802 bool "locate strncmp function in L1 Memory"
803 default y
804 help
805 If enabled, the strncmp function is linked
806 into L1 instruction memory (less latency).
807
808config STRCPY_L1
809 bool "locate strcpy function in L1 Memory"
810 default y
811 help
812 If enabled, the strcpy function is linked
813 into L1 instruction memory (less latency).
814
815config STRNCPY_L1
816 bool "locate strncpy function in L1 Memory"
817 default y
818 help
819 If enabled, the strncpy function is linked
820 into L1 instruction memory (less latency).
821
Bryan Wu1394f032007-05-06 14:50:22 -0700822config SYS_BFIN_SPINLOCK_L1
823 bool "Locate sys_bfin_spinlock function in L1 Memory"
824 default y
825 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200826 If enabled, sys_bfin_spinlock function is linked
827 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700828
829config IP_CHECKSUM_L1
830 bool "Locate IP Checksum function in L1 Memory"
831 default n
832 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200833 If enabled, the IP Checksum function is linked
834 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700835
836config CACHELINE_ALIGNED_L1
837 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800838 default y if !BF54x
839 default n if BF54x
Bryan Wu1394f032007-05-06 14:50:22 -0700840 depends on !BF531
841 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100842 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200843 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700844
845config SYSCALL_TAB_L1
846 bool "Locate Syscall Table L1 Data Memory"
847 default n
848 depends on !BF531
849 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200850 If enabled, the Syscall LUT is linked
851 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700852
853config CPLB_SWITCH_TAB_L1
854 bool "Locate CPLB Switch Tables L1 Data Memory"
855 default n
856 depends on !BF531
857 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200858 If enabled, the CPLB Switch Tables are linked
859 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700860
Graf Yangca87b7a2008-10-08 17:30:01 +0800861config APP_STACK_L1
862 bool "Support locating application stack in L1 Scratch Memory"
863 default y
864 help
865 If enabled the application stack can be located in L1
866 scratch memory (less latency).
867
868 Currently only works with FLAT binaries.
869
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800870config EXCEPTION_L1_SCRATCH
871 bool "Locate exception stack in L1 Scratch Memory"
872 default n
Graf Yangf82e0a02009-04-08 08:30:22 +0000873 depends on !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800874 help
875 Whenever an exception occurs, use the L1 Scratch memory for
876 stack storage. You cannot place the stacks of FLAT binaries
877 in L1 when using this option.
878
879 If you don't use L1 Scratch, then you should say Y here.
880
Robin Getz251383c2008-08-14 15:12:55 +0800881comment "Speed Optimizations"
882config BFIN_INS_LOWOVERHEAD
883 bool "ins[bwl] low overhead, higher interrupt latency"
884 default y
885 help
886 Reads on the Blackfin are speculative. In Blackfin terms, this means
887 they can be interrupted at any time (even after they have been issued
888 on to the external bus), and re-issued after the interrupt occurs.
889 For memory - this is not a big deal, since memory does not change if
890 it sees a read.
891
892 If a FIFO is sitting on the end of the read, it will see two reads,
893 when the core only sees one since the FIFO receives both the read
894 which is cancelled (and not delivered to the core) and the one which
895 is re-issued (which is delivered to the core).
896
897 To solve this, interrupts are turned off before reads occur to
898 I/O space. This option controls which the overhead/latency of
899 controlling interrupts during this time
900 "n" turns interrupts off every read
901 (higher overhead, but lower interrupt latency)
902 "y" turns interrupts off every loop
903 (low overhead, but longer interrupt latency)
904
905 default behavior is to leave this set to on (type "Y"). If you are experiencing
906 interrupt latency issues, it is safe and OK to turn this off.
907
Bryan Wu1394f032007-05-06 14:50:22 -0700908endmenu
909
Bryan Wu1394f032007-05-06 14:50:22 -0700910choice
911 prompt "Kernel executes from"
912 help
913 Choose the memory type that the kernel will be running in.
914
915config RAMKERNEL
916 bool "RAM"
917 help
918 The kernel will be resident in RAM when running.
919
920config ROMKERNEL
921 bool "ROM"
922 help
923 The kernel will be resident in FLASH/ROM when running.
924
925endchoice
926
927source "mm/Kconfig"
928
Mike Frysinger780431e2007-10-21 23:37:54 +0800929config BFIN_GPTIMERS
930 tristate "Enable Blackfin General Purpose Timers API"
931 default n
932 help
933 Enable support for the General Purpose Timers API. If you
934 are unsure, say N.
935
936 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +0200937 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +0800938
Bryan Wu1394f032007-05-06 14:50:22 -0700939choice
Mike Frysingerd292b002008-10-28 11:15:36 +0800940 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700941 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +0800942config DMA_UNCACHED_4M
943 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700944config DMA_UNCACHED_2M
945 bool "Enable 2M DMA region"
946config DMA_UNCACHED_1M
947 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +0000948config DMA_UNCACHED_512K
949 bool "Enable 512K DMA region"
950config DMA_UNCACHED_256K
951 bool "Enable 256K DMA region"
952config DMA_UNCACHED_128K
953 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700954config DMA_UNCACHED_NONE
955 bool "Disable DMA region"
956endchoice
957
958
959comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +0000960
Robin Getz3bebca22007-10-10 23:55:26 +0800961config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700962 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000963 default y
Jie Zhang41ba6532009-06-16 09:48:33 +0000964config BFIN_EXTMEM_ICACHEABLE
965 bool "Enable ICACHE for external memory"
966 depends on BFIN_ICACHE
967 default y
968config BFIN_L2_ICACHEABLE
969 bool "Enable ICACHE for L2 SRAM"
970 depends on BFIN_ICACHE
971 depends on BF54x || BF561
972 default n
973
Robin Getz3bebca22007-10-10 23:55:26 +0800974config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700975 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000976 default y
Robin Getz3bebca22007-10-10 23:55:26 +0800977config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -0700978 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +0800979 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700980 default n
Jie Zhang41ba6532009-06-16 09:48:33 +0000981config BFIN_EXTMEM_DCACHEABLE
982 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +0800983 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +0000984 default y
Graf Yang5ba76672009-05-07 04:09:15 +0000985choice
Jie Zhang41ba6532009-06-16 09:48:33 +0000986 prompt "External memory DCACHE policy"
987 depends on BFIN_EXTMEM_DCACHEABLE
988 default BFIN_EXTMEM_WRITEBACK if !SMP
989 default BFIN_EXTMEM_WRITETHROUGH if SMP
990config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +0000991 bool "Write back"
992 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +0000993 help
994 Write Back Policy:
995 Cached data will be written back to SDRAM only when needed.
996 This can give a nice increase in performance, but beware of
997 broken drivers that do not properly invalidate/flush their
998 cache.
Graf Yang5ba76672009-05-07 04:09:15 +0000999
Jie Zhang41ba6532009-06-16 09:48:33 +00001000 Write Through Policy:
1001 Cached data will always be written back to SDRAM when the
1002 cache is updated. This is a completely safe setting, but
1003 performance is worse than Write Back.
1004
1005 If you are unsure of the options and you want to be safe,
1006 then go with Write Through.
1007
1008config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001009 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001010 help
1011 Write Back Policy:
1012 Cached data will be written back to SDRAM only when needed.
1013 This can give a nice increase in performance, but beware of
1014 broken drivers that do not properly invalidate/flush their
1015 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001016
Jie Zhang41ba6532009-06-16 09:48:33 +00001017 Write Through Policy:
1018 Cached data will always be written back to SDRAM when the
1019 cache is updated. This is a completely safe setting, but
1020 performance is worse than Write Back.
1021
1022 If you are unsure of the options and you want to be safe,
1023 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001024
1025endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001026
Jie Zhang41ba6532009-06-16 09:48:33 +00001027config BFIN_L2_DCACHEABLE
1028 bool "Enable DCACHE for L2 SRAM"
1029 depends on BFIN_DCACHE
Sonic Zhang9c954f82009-06-30 09:48:03 +00001030 depends on (BF54x || BF561) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001031 default n
1032choice
1033 prompt "L2 SRAM DCACHE policy"
1034 depends on BFIN_L2_DCACHEABLE
1035 default BFIN_L2_WRITEBACK
1036config BFIN_L2_WRITEBACK
1037 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001038
1039config BFIN_L2_WRITETHROUGH
1040 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001041endchoice
1042
1043
1044comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001045config MPU
1046 bool "Enable the memory protection unit (EXPERIMENTAL)"
1047 default n
1048 help
1049 Use the processor's MPU to protect applications from accessing
1050 memory they do not own. This comes at a performance penalty
1051 and is recommended only for debugging.
1052
Matt LaPlante692105b2009-01-26 11:12:25 +01001053comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001054
Mike Frysingerddf416b2007-10-10 18:06:47 +08001055menu "EBIU_AMGCTL Global Control"
Bryan Wu1394f032007-05-06 14:50:22 -07001056config C_AMCKEN
1057 bool "Enable CLKOUT"
1058 default y
1059
1060config C_CDPRIO
1061 bool "DMA has priority over core for ext. accesses"
1062 default n
1063
1064config C_B0PEN
1065 depends on BF561
1066 bool "Bank 0 16 bit packing enable"
1067 default y
1068
1069config C_B1PEN
1070 depends on BF561
1071 bool "Bank 1 16 bit packing enable"
1072 default y
1073
1074config C_B2PEN
1075 depends on BF561
1076 bool "Bank 2 16 bit packing enable"
1077 default y
1078
1079config C_B3PEN
1080 depends on BF561
1081 bool "Bank 3 16 bit packing enable"
1082 default n
1083
1084choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001085 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001086 default C_AMBEN_ALL
1087
1088config C_AMBEN
1089 bool "Disable All Banks"
1090
1091config C_AMBEN_B0
1092 bool "Enable Bank 0"
1093
1094config C_AMBEN_B0_B1
1095 bool "Enable Bank 0 & 1"
1096
1097config C_AMBEN_B0_B1_B2
1098 bool "Enable Bank 0 & 1 & 2"
1099
1100config C_AMBEN_ALL
1101 bool "Enable All Banks"
1102endchoice
1103endmenu
1104
1105menu "EBIU_AMBCTL Control"
1106config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001107 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001108 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001109 help
1110 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1111 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001112
1113config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001114 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001115 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001116 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001117 help
1118 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1119 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001120
1121config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001122 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001123 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001124 help
1125 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1126 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001127
1128config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001129 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001130 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001131 help
1132 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1133 used to control the Asynchronous Memory Bank 3 settings.
1134
Bryan Wu1394f032007-05-06 14:50:22 -07001135endmenu
1136
Sonic Zhange40540b2007-11-21 23:49:52 +08001137config EBIU_MBSCTLVAL
1138 hex "EBIU Bank Select Control Register"
1139 depends on BF54x
1140 default 0
1141
1142config EBIU_MODEVAL
1143 hex "Flash Memory Mode Control Register"
1144 depends on BF54x
1145 default 1
1146
1147config EBIU_FCTLVAL
1148 hex "Flash Memory Bank Control Register"
1149 depends on BF54x
1150 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001151endmenu
1152
1153#############################################################################
1154menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1155
1156config PCI
1157 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001158 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001159 help
1160 Support for PCI bus.
1161
1162source "drivers/pci/Kconfig"
1163
Bryan Wu1394f032007-05-06 14:50:22 -07001164source "drivers/pcmcia/Kconfig"
1165
1166source "drivers/pci/hotplug/Kconfig"
1167
1168endmenu
1169
1170menu "Executable file formats"
1171
1172source "fs/Kconfig.binfmt"
1173
1174endmenu
1175
1176menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001177
Bryan Wu1394f032007-05-06 14:50:22 -07001178source "kernel/power/Kconfig"
1179
Johannes Bergf4cb5702007-12-08 02:14:00 +01001180config ARCH_SUSPEND_POSSIBLE
1181 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001182
Bryan Wu1394f032007-05-06 14:50:22 -07001183choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001184 prompt "Standby Power Saving Mode"
Bryan Wu1394f032007-05-06 14:50:22 -07001185 depends on PM
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001186 default PM_BFIN_SLEEP_DEEPER
1187config PM_BFIN_SLEEP_DEEPER
1188 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001189 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001190 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1191 power dissipation by disabling the clock to the processor core (CCLK).
1192 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1193 to 0.85 V to provide the greatest power savings, while preserving the
1194 processor state.
1195 The PLL and system clock (SCLK) continue to operate at a very low
1196 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1197 the SDRAM is put into Self Refresh Mode. Typically an external event
1198 such as GPIO interrupt or RTC activity wakes up the processor.
1199 Various Peripherals such as UART, SPORT, PPI may not function as
1200 normal during Sleep Deeper, due to the reduced SCLK frequency.
1201 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001202
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001203 If unsure, select "Sleep Deeper".
1204
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001205config PM_BFIN_SLEEP
1206 bool "Sleep"
1207 help
1208 Sleep Mode (High Power Savings) - The sleep mode reduces power
1209 dissipation by disabling the clock to the processor core (CCLK).
1210 The PLL and system clock (SCLK), however, continue to operate in
1211 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001212 up the processor. When in the sleep mode, system DMA access to L1
1213 memory is not supported.
1214
1215 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001216endchoice
1217
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001218comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1219 depends on PM
1220
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001221config PM_BFIN_WAKE_PH6
1222 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001223 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001224 default n
1225 help
1226 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1227
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001228config PM_BFIN_WAKE_GP
1229 bool "Allow Wake-Up from GPIOs"
1230 depends on PM && BF54x
1231 default n
1232 help
1233 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001234 (all processors, except ADSP-BF549). This option sets
1235 the general-purpose wake-up enable (GPWE) control bit to enable
1236 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1237 On ADSP-BF549 this option enables the the same functionality on the
1238 /MRXON pin also PH7.
1239
Bryan Wu1394f032007-05-06 14:50:22 -07001240endmenu
1241
Bryan Wu1394f032007-05-06 14:50:22 -07001242menu "CPU Frequency scaling"
1243
1244source "drivers/cpufreq/Kconfig"
1245
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001246config BFIN_CPU_FREQ
1247 bool
1248 depends on CPU_FREQ
1249 select CPU_FREQ_TABLE
1250 default y
1251
Michael Hennerich14b03202008-05-07 11:41:26 +08001252config CPU_VOLTAGE
1253 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001254 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001255 depends on CPU_FREQ
1256 default n
1257 help
1258 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1259 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001260 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001261 the PLL may unlock.
1262
Bryan Wu1394f032007-05-06 14:50:22 -07001263endmenu
1264
Bryan Wu1394f032007-05-06 14:50:22 -07001265source "net/Kconfig"
1266
1267source "drivers/Kconfig"
1268
Mike Frysinger872d0242009-10-06 04:49:07 +00001269source "drivers/firmware/Kconfig"
1270
Bryan Wu1394f032007-05-06 14:50:22 -07001271source "fs/Kconfig"
1272
Mike Frysinger74ce8322007-11-21 23:50:49 +08001273source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001274
1275source "security/Kconfig"
1276
1277source "crypto/Kconfig"
1278
1279source "lib/Kconfig"