blob: 974534e784ee9a5590d3011776807723c38b46b0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020053 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080074
Imre Deak6d129be2014-03-05 16:20:54 +020075 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +020076 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020077 return false;
78
Daniel Vettere403fc92012-07-02 13:41:21 +020079 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080080
Daniel Vettere403fc92012-07-02 13:41:21 +020081 if (!(tmp & ADPA_DAC_ENABLE))
82 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (HAS_PCH_CPT(dev))
85 *pipe = PORT_TO_PIPE_CPT(tmp);
86 else
87 *pipe = PORT_TO_PIPE(tmp);
88
89 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070090}
91
Ville Syrjälä6801c182013-09-24 14:24:05 +030092static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070093{
94 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
95 struct intel_crt *crt = intel_encoder_to_crt(encoder);
96 u32 tmp, flags = 0;
97
98 tmp = I915_READ(crt->adpa_reg);
99
100 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
101 flags |= DRM_MODE_FLAG_PHSYNC;
102 else
103 flags |= DRM_MODE_FLAG_NHSYNC;
104
105 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
106 flags |= DRM_MODE_FLAG_PVSYNC;
107 else
108 flags |= DRM_MODE_FLAG_NVSYNC;
109
Ville Syrjälä6801c182013-09-24 14:24:05 +0300110 return flags;
111}
112
113static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300115{
116 struct drm_device *dev = encoder->base.dev;
117 int dotclock;
118
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200119 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300120
121 dotclock = pipe_config->port_clock;
122
Ville Syrjälä6801c182013-09-24 14:24:05 +0300123 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä18442d02013-09-13 16:00:08 +0300124 ironlake_check_encoder_dotclock(pipe_config, dotclock);
125
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200126 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700127}
128
Ville Syrjälä6801c182013-09-24 14:24:05 +0300129static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200130 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300131{
132 intel_ddi_get_config(encoder, pipe_config);
133
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200134 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300135 DRM_MODE_FLAG_NHSYNC |
136 DRM_MODE_FLAG_PVSYNC |
137 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200138 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300139}
140
Daniel Vetter082717e2014-06-25 22:01:51 +0300141static void hsw_crt_pre_enable(struct intel_encoder *encoder)
142{
143 struct drm_device *dev = encoder->base.dev;
144 struct drm_i915_private *dev_priv = dev->dev_private;
145
146 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL already enabled\n");
147 I915_WRITE(SPLL_CTL,
148 SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC);
149 POSTING_READ(SPLL_CTL);
150 udelay(20);
151}
152
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200153/* Note: The caller is required to filter out dpms modes not supported by the
154 * platform. */
155static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800156{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200157 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800158 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200159 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200160 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200161 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200162 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800163
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200164 if (INTEL_INFO(dev)->gen >= 5)
165 adpa = ADPA_HOTPLUG_BITS;
166 else
167 adpa = 0;
168
169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
170 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
171 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
172 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
173
174 /* For CPT allow 3 pipe config, for others just use A or B */
175 if (HAS_PCH_LPT(dev))
176 ; /* Those bits don't exist here */
177 else if (HAS_PCH_CPT(dev))
178 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
179 else if (crtc->pipe == 0)
180 adpa |= ADPA_PIPE_A_SELECT;
181 else
182 adpa |= ADPA_PIPE_B_SELECT;
183
184 if (!HAS_PCH_SPLIT(dev))
185 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700186
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800188 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200189 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190 break;
191 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200192 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800193 break;
194 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200195 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800196 break;
197 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200198 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 break;
200 }
201
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200202 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200203}
204
Adam Jackson637f44d2013-03-25 15:40:05 -0400205static void intel_disable_crt(struct intel_encoder *encoder)
206{
207 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
208}
209
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300210
211static void hsw_crt_post_disable(struct intel_encoder *encoder)
212{
213 struct drm_device *dev = encoder->base.dev;
214 struct drm_i915_private *dev_priv = dev->dev_private;
215 uint32_t val;
216
217 DRM_DEBUG_KMS("Disabling SPLL\n");
218 val = I915_READ(SPLL_CTL);
219 WARN_ON(!(val & SPLL_PLL_ENABLE));
220 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
221 POSTING_READ(SPLL_CTL);
222}
223
Adam Jackson637f44d2013-03-25 15:40:05 -0400224static void intel_enable_crt(struct intel_encoder *encoder)
225{
226 struct intel_crt *crt = intel_encoder_to_crt(encoder);
227
228 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
229}
230
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300231/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200232static void intel_crt_dpms(struct drm_connector *connector, int mode)
233{
234 struct drm_device *dev = connector->dev;
235 struct intel_encoder *encoder = intel_attached_encoder(connector);
236 struct drm_crtc *crtc;
237 int old_dpms;
238
239 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200240 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200241 mode = DRM_MODE_DPMS_OFF;
242
243 if (mode == connector->dpms)
244 return;
245
246 old_dpms = connector->dpms;
247 connector->dpms = mode;
248
249 /* Only need to change hw state when actually enabled */
250 crtc = encoder->base.crtc;
251 if (!crtc) {
252 encoder->connectors_active = false;
253 return;
254 }
255
256 /* We need the pipe to run for anything but OFF. */
257 if (mode == DRM_MODE_DPMS_OFF)
258 encoder->connectors_active = false;
259 else
260 encoder->connectors_active = true;
261
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300262 /* We call connector dpms manually below in case pipe dpms doesn't
263 * change due to cloning. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200264 if (mode < old_dpms) {
265 /* From off to on, enable the pipe first. */
266 intel_crtc_update_dpms(crtc);
267
268 intel_crt_set_dpms(encoder, mode);
269 } else {
270 intel_crt_set_dpms(encoder, mode);
271
272 intel_crtc_update_dpms(crtc);
273 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200274
Daniel Vetterb9805142012-08-31 17:37:33 +0200275 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800276}
277
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000278static enum drm_mode_status
279intel_crt_mode_valid(struct drm_connector *connector,
280 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800281{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800282 struct drm_device *dev = connector->dev;
283
284 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800285 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
286 return MODE_NO_DBLESCAN;
287
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800288 if (mode->clock < 25000)
289 return MODE_CLOCK_LOW;
290
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100291 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800292 max_clock = 350000;
293 else
294 max_clock = 400000;
295 if (mode->clock > max_clock)
296 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800297
Paulo Zanonid4b19312012-11-29 11:29:32 -0200298 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
299 if (HAS_PCH_LPT(dev) &&
300 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
301 return MODE_CLOCK_HIGH;
302
Jesse Barnes79e53942008-11-07 14:24:08 -0800303 return MODE_OK;
304}
305
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100306static bool intel_crt_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200307 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800308{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100309 struct drm_device *dev = encoder->base.dev;
310
311 if (HAS_PCH_SPLIT(dev))
312 pipe_config->has_pch_encoder = true;
313
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200314 /* LPT FDI RX only supports 8bpc. */
315 if (HAS_PCH_LPT(dev))
316 pipe_config->pipe_bpp = 24;
317
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200318 /* FDI must always be 2.7 GHz */
Daniel Vetter0e503382014-07-04 11:26:04 -0300319 if (HAS_DDI(dev)) {
320 pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200321 pipe_config->port_clock = 135000 * 2;
Daniel Vetter0e503382014-07-04 11:26:04 -0300322 }
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200323
Jesse Barnes79e53942008-11-07 14:24:08 -0800324 return true;
325}
326
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500327static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800328{
329 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800330 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800331 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800332 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800333 bool ret;
334
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800335 /* The first time through, trigger an explicit detection cycle */
336 if (crt->force_hotplug_required) {
337 bool turn_off_dac = HAS_PCH_SPLIT(dev);
338 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800339
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800340 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000341
Ville Syrjäläca54b812013-01-25 21:44:42 +0200342 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800343 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000344
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800345 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
346 if (turn_off_dac)
347 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800348
Ville Syrjäläca54b812013-01-25 21:44:42 +0200349 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800350
Ville Syrjäläca54b812013-01-25 21:44:42 +0200351 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800352 1000))
353 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800355 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200356 I915_WRITE(crt->adpa_reg, save_adpa);
357 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800358 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800359 }
360
Zhenyu Wang2c072452009-06-05 15:38:42 +0800361 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200362 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800363 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800364 ret = true;
365 else
366 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800367 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800368
Zhenyu Wang2c072452009-06-05 15:38:42 +0800369 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800370}
371
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700372static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
373{
374 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200375 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700376 struct drm_i915_private *dev_priv = dev->dev_private;
377 u32 adpa;
378 bool ret;
379 u32 save_adpa;
380
Ville Syrjäläca54b812013-01-25 21:44:42 +0200381 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700382 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
383
384 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
385
Ville Syrjäläca54b812013-01-25 21:44:42 +0200386 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700387
Ville Syrjäläca54b812013-01-25 21:44:42 +0200388 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700389 1000)) {
390 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200391 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700392 }
393
394 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200395 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700396 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
397 ret = true;
398 else
399 ret = false;
400
401 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
402
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700403 return ret;
404}
405
Jesse Barnes79e53942008-11-07 14:24:08 -0800406/**
407 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
408 *
409 * Not for i915G/i915GM
410 *
411 * \return true if CRT is connected.
412 * \return false if CRT is disconnected.
413 */
414static bool intel_crt_detect_hotplug(struct drm_connector *connector)
415{
416 struct drm_device *dev = connector->dev;
417 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400418 u32 hotplug_en, orig, stat;
419 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800420 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421
Eric Anholtbad720f2009-10-22 16:11:14 -0700422 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500423 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800424
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700425 if (IS_VALLEYVIEW(dev))
426 return valleyview_crt_detect_hotplug(connector);
427
Zhao Yakui771cb082009-03-03 18:07:52 +0800428 /*
429 * On 4 series desktop, CRT detect sequence need to be done twice
430 * to get a reliable result.
431 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800432
Zhao Yakui771cb082009-03-03 18:07:52 +0800433 if (IS_G4X(dev) && !IS_GM45(dev))
434 tries = 2;
435 else
436 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400437 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800438 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439
Zhao Yakui771cb082009-03-03 18:07:52 +0800440 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800441 /* turn on the FORCE_DETECT */
442 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800443 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100444 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
445 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100446 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100447 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800448 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800449
Adam Jackson7a772c42010-05-24 16:46:29 -0400450 stat = I915_READ(PORT_HOTPLUG_STAT);
451 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
452 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800453
Adam Jackson7a772c42010-05-24 16:46:29 -0400454 /* clear the interrupt we just generated, if any */
455 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
456
457 /* and put the bits back */
458 I915_WRITE(PORT_HOTPLUG_EN, orig);
459
460 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800461}
462
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300463static struct edid *intel_crt_get_edid(struct drm_connector *connector,
464 struct i2c_adapter *i2c)
465{
466 struct edid *edid;
467
468 edid = drm_get_edid(connector, i2c);
469
470 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
471 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
472 intel_gmbus_force_bit(i2c, true);
473 edid = drm_get_edid(connector, i2c);
474 intel_gmbus_force_bit(i2c, false);
475 }
476
477 return edid;
478}
479
480/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
481static int intel_crt_ddc_get_modes(struct drm_connector *connector,
482 struct i2c_adapter *adapter)
483{
484 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300485 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300486
487 edid = intel_crt_get_edid(connector, adapter);
488 if (!edid)
489 return 0;
490
Jani Nikulaebda95a2012-10-19 14:51:51 +0300491 ret = intel_connector_update_modes(connector, edid);
492 kfree(edid);
493
494 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300495}
496
David Müllerf5afcd32011-01-06 12:29:32 +0000497static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
David Müllerf5afcd32011-01-06 12:29:32 +0000499 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000500 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200501 struct edid *edid;
502 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200504 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800505
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300506 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300507 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000508
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200509 if (edid) {
510 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
511
David Müllerf5afcd32011-01-06 12:29:32 +0000512 /*
513 * This may be a DVI-I connector with a shared DDC
514 * link between analog and digital outputs, so we
515 * have to check the EDID input spec of the attached device.
516 */
David Müllerf5afcd32011-01-06 12:29:32 +0000517 if (!is_digital) {
518 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
519 return true;
520 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200521
522 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
523 } else {
524 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100525 }
526
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200527 kfree(edid);
528
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100529 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800530}
531
Ma Linge4a5d542009-05-26 11:31:00 +0800532static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100533intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800534{
Chris Wilson71731882011-04-19 23:10:58 +0100535 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800536 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100537 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800538 uint32_t save_bclrpat;
539 uint32_t save_vtotal;
540 uint32_t vtotal, vactive;
541 uint32_t vsample;
542 uint32_t vblank, vblank_start, vblank_end;
543 uint32_t dsl;
544 uint32_t bclrpat_reg;
545 uint32_t vtotal_reg;
546 uint32_t vblank_reg;
547 uint32_t vsync_reg;
548 uint32_t pipeconf_reg;
549 uint32_t pipe_dsl_reg;
550 uint8_t st00;
551 enum drm_connector_status status;
552
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100553 DRM_DEBUG_KMS("starting load-detect on CRT\n");
554
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800555 bclrpat_reg = BCLRPAT(pipe);
556 vtotal_reg = VTOTAL(pipe);
557 vblank_reg = VBLANK(pipe);
558 vsync_reg = VSYNC(pipe);
559 pipeconf_reg = PIPECONF(pipe);
560 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800561
562 save_bclrpat = I915_READ(bclrpat_reg);
563 save_vtotal = I915_READ(vtotal_reg);
564 vblank = I915_READ(vblank_reg);
565
566 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
567 vactive = (save_vtotal & 0x7ff) + 1;
568
569 vblank_start = (vblank & 0xfff) + 1;
570 vblank_end = ((vblank >> 16) & 0xfff) + 1;
571
572 /* Set the border color to purple. */
573 I915_WRITE(bclrpat_reg, 0x500050);
574
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100575 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800576 uint32_t pipeconf = I915_READ(pipeconf_reg);
577 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100578 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800579 /* Wait for next Vblank to substitue
580 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700581 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800582 st00 = I915_READ8(VGA_MSR_WRITE);
583 status = ((st00 & (1 << 4)) != 0) ?
584 connector_status_connected :
585 connector_status_disconnected;
586
587 I915_WRITE(pipeconf_reg, pipeconf);
588 } else {
589 bool restore_vblank = false;
590 int count, detect;
591
592 /*
593 * If there isn't any border, add some.
594 * Yes, this will flicker
595 */
596 if (vblank_start <= vactive && vblank_end >= vtotal) {
597 uint32_t vsync = I915_READ(vsync_reg);
598 uint32_t vsync_start = (vsync & 0xffff) + 1;
599
600 vblank_start = vsync_start;
601 I915_WRITE(vblank_reg,
602 (vblank_start - 1) |
603 ((vblank_end - 1) << 16));
604 restore_vblank = true;
605 }
606 /* sample in the vertical border, selecting the larger one */
607 if (vblank_start - vactive >= vtotal - vblank_end)
608 vsample = (vblank_start + vactive) >> 1;
609 else
610 vsample = (vtotal + vblank_end) >> 1;
611
612 /*
613 * Wait for the border to be displayed
614 */
615 while (I915_READ(pipe_dsl_reg) >= vactive)
616 ;
617 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
618 ;
619 /*
620 * Watch ST00 for an entire scanline
621 */
622 detect = 0;
623 count = 0;
624 do {
625 count++;
626 /* Read the ST00 VGA status register */
627 st00 = I915_READ8(VGA_MSR_WRITE);
628 if (st00 & (1 << 4))
629 detect++;
630 } while ((I915_READ(pipe_dsl_reg) == dsl));
631
632 /* restore vblank if necessary */
633 if (restore_vblank)
634 I915_WRITE(vblank_reg, vblank);
635 /*
636 * If more than 3/4 of the scanline detected a monitor,
637 * then it is assumed to be present. This works even on i830,
638 * where there isn't any way to force the border color across
639 * the screen
640 */
641 status = detect * 4 > count * 3 ?
642 connector_status_connected :
643 connector_status_disconnected;
644 }
645
646 /* Restore previous settings */
647 I915_WRITE(bclrpat_reg, save_bclrpat);
648
649 return status;
650}
651
Chris Wilson7b334fc2010-09-09 23:51:02 +0100652static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100653intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800654{
655 struct drm_device *dev = connector->dev;
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000657 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200658 struct intel_encoder *intel_encoder = &crt->base;
659 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800660 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200661 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500662 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663
Chris Wilson164c8592013-07-20 20:27:08 +0100664 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300665 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100666 force);
667
Imre Deak671dedd2014-03-05 16:20:53 +0200668 power_domain = intel_display_port_power_domain(intel_encoder);
669 intel_display_power_get(dev_priv, power_domain);
670
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100671 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200672 /* We can not rely on the HPD pin always being correctly wired
673 * up, for example many KVM do not pass it through, and so
674 * only trust an assertion that the monitor is connected.
675 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100676 if (intel_crt_detect_hotplug(connector)) {
677 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300678 status = connector_status_connected;
679 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200680 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800681 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 }
683
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300684 if (intel_crt_detect_ddc(connector)) {
685 status = connector_status_connected;
686 goto out;
687 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Daniel Vetteraaa37732012-06-16 15:30:32 +0200689 /* Load detection is broken on HPD capable machines. Whoever wants a
690 * broken monitor (without edid) to work behind a broken kvm (that fails
691 * to have the right resistors for HP detection) needs to fix this up.
692 * For now just bail out. */
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300693 if (I915_HAS_HOTPLUG(dev)) {
694 status = connector_status_disconnected;
695 goto out;
696 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200697
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300698 if (!force) {
699 status = connector->status;
700 goto out;
701 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100702
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300703 drm_modeset_acquire_init(&ctx, 0);
704
Ma Linge4a5d542009-05-26 11:31:00 +0800705 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500706 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200707 if (intel_crt_detect_ddc(connector))
708 status = connector_status_connected;
709 else
710 status = intel_crt_load_detect(crt);
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200711 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200712 } else
713 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800714
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300715 drm_modeset_drop_locks(&ctx);
716 drm_modeset_acquire_fini(&ctx);
717
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300718out:
Imre Deak671dedd2014-03-05 16:20:53 +0200719 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800720 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721}
722
723static void intel_crt_destroy(struct drm_connector *connector)
724{
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 drm_connector_cleanup(connector);
726 kfree(connector);
727}
728
729static int intel_crt_get_modes(struct drm_connector *connector)
730{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800731 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700732 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +0200733 struct intel_crt *crt = intel_attached_crt(connector);
734 struct intel_encoder *intel_encoder = &crt->base;
735 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100736 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800737 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800738
Imre Deak671dedd2014-03-05 16:20:53 +0200739 power_domain = intel_display_port_power_domain(intel_encoder);
740 intel_display_power_get(dev_priv, power_domain);
741
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300742 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300743 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800744 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200745 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800746
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800747 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800748 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200749 ret = intel_crt_ddc_get_modes(connector, i2c);
750
751out:
752 intel_display_power_put(dev_priv, power_domain);
753
754 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800755}
756
757static int intel_crt_set_property(struct drm_connector *connector,
758 struct drm_property *property,
759 uint64_t value)
760{
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 return 0;
762}
763
Chris Wilsonf3269052011-01-24 15:17:08 +0000764static void intel_crt_reset(struct drm_connector *connector)
765{
766 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200767 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000768 struct intel_crt *crt = intel_attached_crt(connector);
769
Chris Wilson10603ca2013-08-26 19:51:06 -0300770 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200771 u32 adpa;
772
Ville Syrjäläca54b812013-01-25 21:44:42 +0200773 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200774 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
775 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200776 I915_WRITE(crt->adpa_reg, adpa);
777 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200778
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300779 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000780 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200781 }
782
Chris Wilsonf3269052011-01-24 15:17:08 +0000783}
784
Jesse Barnes79e53942008-11-07 14:24:08 -0800785/*
786 * Routines for controlling stuff on the analog port
787 */
788
Jesse Barnes79e53942008-11-07 14:24:08 -0800789static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000790 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200791 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800792 .detect = intel_crt_detect,
793 .fill_modes = drm_helper_probe_single_connector_modes,
794 .destroy = intel_crt_destroy,
795 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800796 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800797 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800798};
799
800static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
801 .mode_valid = intel_crt_mode_valid,
802 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100803 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800804};
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800808};
809
Mathias Krausebbe1c272014-08-27 18:41:19 +0200810static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
Duncan Laurie8ca40132011-10-25 15:42:21 -0700811{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200812 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700813 return 1;
814}
815
816static const struct dmi_system_id intel_no_crt[] = {
817 {
818 .callback = intel_no_crt_dmi_callback,
819 .ident = "ACER ZGB",
820 .matches = {
821 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
822 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
823 },
824 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400825 {
826 .callback = intel_no_crt_dmi_callback,
827 .ident = "DELL XPS 8700",
828 .matches = {
829 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
830 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
831 },
832 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700833 { }
834};
835
Jesse Barnes79e53942008-11-07 14:24:08 -0800836void intel_crt_init(struct drm_device *dev)
837{
838 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000839 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800840 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200841 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800842
Duncan Laurie8ca40132011-10-25 15:42:21 -0700843 /* Skip machines without VGA that falsely report hotplug events */
844 if (dmi_check_system(intel_no_crt))
845 return;
846
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000847 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
848 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800849 return;
850
Daniel Vetterb14c5672013-09-19 12:18:32 +0200851 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800852 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000853 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800854 return;
855 }
856
857 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400858 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800859 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800860 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
861
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000862 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800863 DRM_MODE_ENCODER_DAC);
864
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000865 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800866
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000867 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200868 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200869 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300870 crt->base.crtc_mask = (1 << 0);
871 else
Keith Packard08268742012-08-13 21:34:45 -0700872 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300873
Daniel Vetterdbb02572012-01-28 14:49:23 +0100874 if (IS_GEN2(dev))
875 connector->interlace_allowed = 0;
876 else
877 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800878 connector->doublescan_allowed = 0;
879
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700880 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200881 crt->adpa_reg = PCH_ADPA;
882 else if (IS_VALLEYVIEW(dev))
883 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700884 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200885 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700886
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100887 crt->base.compute_config = intel_crt_compute_config;
Daniel Vetter21246042012-07-01 14:58:27 +0200888 crt->base.disable = intel_disable_crt;
889 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500890 if (I915_HAS_HOTPLUG(dev))
891 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200892 if (HAS_DDI(dev)) {
893 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200894 crt->base.get_hw_state = intel_ddi_get_hw_state;
Daniel Vetter082717e2014-06-25 22:01:51 +0300895 crt->base.pre_enable = hsw_crt_pre_enable;
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300896 crt->base.post_disable = hsw_crt_post_disable;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200897 } else {
898 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200899 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200900 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200901 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +0200902 intel_connector->unregister = intel_connector_unregister;
Daniel Vetter21246042012-07-01 14:58:27 +0200903
Jesse Barnes79e53942008-11-07 14:24:08 -0800904 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
905
Thomas Wood34ea3d32014-05-29 16:57:41 +0100906 drm_connector_register(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800907
Egbert Eich821450c2013-04-16 13:36:55 +0200908 if (!I915_HAS_HOTPLUG(dev))
909 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000910
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800911 /*
912 * Configure the automatic hotplug detection stuff
913 */
914 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800915
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200916 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000917 * TODO: find a proper way to discover whether we need to set the the
918 * polarity and link reversal bits or not, instead of relying on the
919 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200920 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000921 if (HAS_PCH_LPT(dev)) {
922 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
923 FDI_RX_LINK_REVERSAL_OVERRIDE;
924
925 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
926 }
Daniel Vetter754970ee2014-01-16 22:28:44 +0100927
928 intel_crt_reset(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800929}