blob: af5e43bef4a41003437a7f1f2979992d065193ac [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020053 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080074
Imre Deak6d129be2014-03-05 16:20:54 +020075 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +020076 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020077 return false;
78
Daniel Vettere403fc92012-07-02 13:41:21 +020079 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080080
Daniel Vettere403fc92012-07-02 13:41:21 +020081 if (!(tmp & ADPA_DAC_ENABLE))
82 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (HAS_PCH_CPT(dev))
85 *pipe = PORT_TO_PIPE_CPT(tmp);
86 else
87 *pipe = PORT_TO_PIPE(tmp);
88
89 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070090}
91
Ville Syrjälä6801c182013-09-24 14:24:05 +030092static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070093{
94 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
95 struct intel_crt *crt = intel_encoder_to_crt(encoder);
96 u32 tmp, flags = 0;
97
98 tmp = I915_READ(crt->adpa_reg);
99
100 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
101 flags |= DRM_MODE_FLAG_PHSYNC;
102 else
103 flags |= DRM_MODE_FLAG_NHSYNC;
104
105 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
106 flags |= DRM_MODE_FLAG_PVSYNC;
107 else
108 flags |= DRM_MODE_FLAG_NVSYNC;
109
Ville Syrjälä6801c182013-09-24 14:24:05 +0300110 return flags;
111}
112
113static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300115{
116 struct drm_device *dev = encoder->base.dev;
117 int dotclock;
118
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200119 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300120
121 dotclock = pipe_config->port_clock;
122
Ville Syrjälä6801c182013-09-24 14:24:05 +0300123 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä18442d02013-09-13 16:00:08 +0300124 ironlake_check_encoder_dotclock(pipe_config, dotclock);
125
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200126 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700127}
128
Ville Syrjälä6801c182013-09-24 14:24:05 +0300129static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200130 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300131{
132 intel_ddi_get_config(encoder, pipe_config);
133
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200134 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300135 DRM_MODE_FLAG_NHSYNC |
136 DRM_MODE_FLAG_PVSYNC |
137 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200138 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300139}
140
Daniel Vetter082717e2014-06-25 22:01:51 +0300141static void hsw_crt_pre_enable(struct intel_encoder *encoder)
142{
143 struct drm_device *dev = encoder->base.dev;
144 struct drm_i915_private *dev_priv = dev->dev_private;
145
146 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL already enabled\n");
147 I915_WRITE(SPLL_CTL,
148 SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC);
149 POSTING_READ(SPLL_CTL);
150 udelay(20);
151}
152
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200153/* Note: The caller is required to filter out dpms modes not supported by the
154 * platform. */
155static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800156{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200157 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800158 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200159 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200160 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200161 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200162 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800163
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200164 if (INTEL_INFO(dev)->gen >= 5)
165 adpa = ADPA_HOTPLUG_BITS;
166 else
167 adpa = 0;
168
169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
170 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
171 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
172 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
173
174 /* For CPT allow 3 pipe config, for others just use A or B */
175 if (HAS_PCH_LPT(dev))
176 ; /* Those bits don't exist here */
177 else if (HAS_PCH_CPT(dev))
178 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
179 else if (crtc->pipe == 0)
180 adpa |= ADPA_PIPE_A_SELECT;
181 else
182 adpa |= ADPA_PIPE_B_SELECT;
183
184 if (!HAS_PCH_SPLIT(dev))
185 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700186
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800188 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200189 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190 break;
191 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200192 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800193 break;
194 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200195 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800196 break;
197 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200198 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 break;
200 }
201
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200202 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200203}
204
Adam Jackson637f44d2013-03-25 15:40:05 -0400205static void intel_disable_crt(struct intel_encoder *encoder)
206{
207 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
208}
209
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300210static void pch_disable_crt(struct intel_encoder *encoder)
211{
212}
213
214static void pch_post_disable_crt(struct intel_encoder *encoder)
215{
216 intel_disable_crt(encoder);
217}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300218
219static void hsw_crt_post_disable(struct intel_encoder *encoder)
220{
221 struct drm_device *dev = encoder->base.dev;
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t val;
224
225 DRM_DEBUG_KMS("Disabling SPLL\n");
226 val = I915_READ(SPLL_CTL);
227 WARN_ON(!(val & SPLL_PLL_ENABLE));
228 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
229 POSTING_READ(SPLL_CTL);
230}
231
Adam Jackson637f44d2013-03-25 15:40:05 -0400232static void intel_enable_crt(struct intel_encoder *encoder)
233{
234 struct intel_crt *crt = intel_encoder_to_crt(encoder);
235
236 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
237}
238
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000239static enum drm_mode_status
240intel_crt_mode_valid(struct drm_connector *connector,
241 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800242{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800243 struct drm_device *dev = connector->dev;
244
245 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800246 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
247 return MODE_NO_DBLESCAN;
248
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800249 if (mode->clock < 25000)
250 return MODE_CLOCK_LOW;
251
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100252 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800253 max_clock = 350000;
254 else
255 max_clock = 400000;
256 if (mode->clock > max_clock)
257 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800258
Paulo Zanonid4b19312012-11-29 11:29:32 -0200259 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
260 if (HAS_PCH_LPT(dev) &&
261 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
262 return MODE_CLOCK_HIGH;
263
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 return MODE_OK;
265}
266
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100267static bool intel_crt_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200268 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100270 struct drm_device *dev = encoder->base.dev;
271
272 if (HAS_PCH_SPLIT(dev))
273 pipe_config->has_pch_encoder = true;
274
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200275 /* LPT FDI RX only supports 8bpc. */
276 if (HAS_PCH_LPT(dev))
277 pipe_config->pipe_bpp = 24;
278
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200279 /* FDI must always be 2.7 GHz */
Daniel Vetter0e503382014-07-04 11:26:04 -0300280 if (HAS_DDI(dev)) {
281 pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200282 pipe_config->port_clock = 135000 * 2;
Daniel Vetter0e503382014-07-04 11:26:04 -0300283 }
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200284
Jesse Barnes79e53942008-11-07 14:24:08 -0800285 return true;
286}
287
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500288static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800289{
290 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800291 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800292 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800293 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800294 bool ret;
295
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800296 /* The first time through, trigger an explicit detection cycle */
297 if (crt->force_hotplug_required) {
298 bool turn_off_dac = HAS_PCH_SPLIT(dev);
299 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800300
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800301 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000302
Ville Syrjäläca54b812013-01-25 21:44:42 +0200303 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800304 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000305
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800306 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
307 if (turn_off_dac)
308 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800309
Ville Syrjäläca54b812013-01-25 21:44:42 +0200310 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800311
Ville Syrjäläca54b812013-01-25 21:44:42 +0200312 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800313 1000))
314 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800315
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800316 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200317 I915_WRITE(crt->adpa_reg, save_adpa);
318 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800319 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800320 }
321
Zhenyu Wang2c072452009-06-05 15:38:42 +0800322 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200323 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800324 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800325 ret = true;
326 else
327 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800328 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800329
Zhenyu Wang2c072452009-06-05 15:38:42 +0800330 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800331}
332
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700333static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
334{
335 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200336 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700337 struct drm_i915_private *dev_priv = dev->dev_private;
338 u32 adpa;
339 bool ret;
340 u32 save_adpa;
341
Ville Syrjäläca54b812013-01-25 21:44:42 +0200342 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700343 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
344
345 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
346
Ville Syrjäläca54b812013-01-25 21:44:42 +0200347 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700348
Ville Syrjäläca54b812013-01-25 21:44:42 +0200349 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700350 1000)) {
351 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200352 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700353 }
354
355 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200356 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700357 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
358 ret = true;
359 else
360 ret = false;
361
362 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
363
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700364 return ret;
365}
366
Jesse Barnes79e53942008-11-07 14:24:08 -0800367/**
368 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
369 *
370 * Not for i915G/i915GM
371 *
372 * \return true if CRT is connected.
373 * \return false if CRT is disconnected.
374 */
375static bool intel_crt_detect_hotplug(struct drm_connector *connector)
376{
377 struct drm_device *dev = connector->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400379 u32 hotplug_en, orig, stat;
380 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800381 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800382
Eric Anholtbad720f2009-10-22 16:11:14 -0700383 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500384 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800385
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700386 if (IS_VALLEYVIEW(dev))
387 return valleyview_crt_detect_hotplug(connector);
388
Zhao Yakui771cb082009-03-03 18:07:52 +0800389 /*
390 * On 4 series desktop, CRT detect sequence need to be done twice
391 * to get a reliable result.
392 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800393
Zhao Yakui771cb082009-03-03 18:07:52 +0800394 if (IS_G4X(dev) && !IS_GM45(dev))
395 tries = 2;
396 else
397 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400398 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800399 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800400
Zhao Yakui771cb082009-03-03 18:07:52 +0800401 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800402 /* turn on the FORCE_DETECT */
403 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800404 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100405 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
406 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100407 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100408 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800409 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800410
Adam Jackson7a772c42010-05-24 16:46:29 -0400411 stat = I915_READ(PORT_HOTPLUG_STAT);
412 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
413 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800414
Adam Jackson7a772c42010-05-24 16:46:29 -0400415 /* clear the interrupt we just generated, if any */
416 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
417
418 /* and put the bits back */
419 I915_WRITE(PORT_HOTPLUG_EN, orig);
420
421 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422}
423
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300424static struct edid *intel_crt_get_edid(struct drm_connector *connector,
425 struct i2c_adapter *i2c)
426{
427 struct edid *edid;
428
429 edid = drm_get_edid(connector, i2c);
430
431 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
432 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
433 intel_gmbus_force_bit(i2c, true);
434 edid = drm_get_edid(connector, i2c);
435 intel_gmbus_force_bit(i2c, false);
436 }
437
438 return edid;
439}
440
441/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
442static int intel_crt_ddc_get_modes(struct drm_connector *connector,
443 struct i2c_adapter *adapter)
444{
445 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300446 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300447
448 edid = intel_crt_get_edid(connector, adapter);
449 if (!edid)
450 return 0;
451
Jani Nikulaebda95a2012-10-19 14:51:51 +0300452 ret = intel_connector_update_modes(connector, edid);
453 kfree(edid);
454
455 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300456}
457
David Müllerf5afcd32011-01-06 12:29:32 +0000458static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
David Müllerf5afcd32011-01-06 12:29:32 +0000460 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000461 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200462 struct edid *edid;
463 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800464
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200465 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800466
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300467 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300468 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000469
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200470 if (edid) {
471 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
472
David Müllerf5afcd32011-01-06 12:29:32 +0000473 /*
474 * This may be a DVI-I connector with a shared DDC
475 * link between analog and digital outputs, so we
476 * have to check the EDID input spec of the attached device.
477 */
David Müllerf5afcd32011-01-06 12:29:32 +0000478 if (!is_digital) {
479 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
480 return true;
481 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200482
483 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
484 } else {
485 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100486 }
487
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200488 kfree(edid);
489
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100490 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491}
492
Ma Linge4a5d542009-05-26 11:31:00 +0800493static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100494intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800495{
Chris Wilson71731882011-04-19 23:10:58 +0100496 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800497 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100498 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800499 uint32_t save_bclrpat;
500 uint32_t save_vtotal;
501 uint32_t vtotal, vactive;
502 uint32_t vsample;
503 uint32_t vblank, vblank_start, vblank_end;
504 uint32_t dsl;
505 uint32_t bclrpat_reg;
506 uint32_t vtotal_reg;
507 uint32_t vblank_reg;
508 uint32_t vsync_reg;
509 uint32_t pipeconf_reg;
510 uint32_t pipe_dsl_reg;
511 uint8_t st00;
512 enum drm_connector_status status;
513
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100514 DRM_DEBUG_KMS("starting load-detect on CRT\n");
515
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800516 bclrpat_reg = BCLRPAT(pipe);
517 vtotal_reg = VTOTAL(pipe);
518 vblank_reg = VBLANK(pipe);
519 vsync_reg = VSYNC(pipe);
520 pipeconf_reg = PIPECONF(pipe);
521 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800522
523 save_bclrpat = I915_READ(bclrpat_reg);
524 save_vtotal = I915_READ(vtotal_reg);
525 vblank = I915_READ(vblank_reg);
526
527 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
528 vactive = (save_vtotal & 0x7ff) + 1;
529
530 vblank_start = (vblank & 0xfff) + 1;
531 vblank_end = ((vblank >> 16) & 0xfff) + 1;
532
533 /* Set the border color to purple. */
534 I915_WRITE(bclrpat_reg, 0x500050);
535
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100536 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800537 uint32_t pipeconf = I915_READ(pipeconf_reg);
538 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100539 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800540 /* Wait for next Vblank to substitue
541 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700542 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800543 st00 = I915_READ8(VGA_MSR_WRITE);
544 status = ((st00 & (1 << 4)) != 0) ?
545 connector_status_connected :
546 connector_status_disconnected;
547
548 I915_WRITE(pipeconf_reg, pipeconf);
549 } else {
550 bool restore_vblank = false;
551 int count, detect;
552
553 /*
554 * If there isn't any border, add some.
555 * Yes, this will flicker
556 */
557 if (vblank_start <= vactive && vblank_end >= vtotal) {
558 uint32_t vsync = I915_READ(vsync_reg);
559 uint32_t vsync_start = (vsync & 0xffff) + 1;
560
561 vblank_start = vsync_start;
562 I915_WRITE(vblank_reg,
563 (vblank_start - 1) |
564 ((vblank_end - 1) << 16));
565 restore_vblank = true;
566 }
567 /* sample in the vertical border, selecting the larger one */
568 if (vblank_start - vactive >= vtotal - vblank_end)
569 vsample = (vblank_start + vactive) >> 1;
570 else
571 vsample = (vtotal + vblank_end) >> 1;
572
573 /*
574 * Wait for the border to be displayed
575 */
576 while (I915_READ(pipe_dsl_reg) >= vactive)
577 ;
578 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
579 ;
580 /*
581 * Watch ST00 for an entire scanline
582 */
583 detect = 0;
584 count = 0;
585 do {
586 count++;
587 /* Read the ST00 VGA status register */
588 st00 = I915_READ8(VGA_MSR_WRITE);
589 if (st00 & (1 << 4))
590 detect++;
591 } while ((I915_READ(pipe_dsl_reg) == dsl));
592
593 /* restore vblank if necessary */
594 if (restore_vblank)
595 I915_WRITE(vblank_reg, vblank);
596 /*
597 * If more than 3/4 of the scanline detected a monitor,
598 * then it is assumed to be present. This works even on i830,
599 * where there isn't any way to force the border color across
600 * the screen
601 */
602 status = detect * 4 > count * 3 ?
603 connector_status_connected :
604 connector_status_disconnected;
605 }
606
607 /* Restore previous settings */
608 I915_WRITE(bclrpat_reg, save_bclrpat);
609
610 return status;
611}
612
Chris Wilson7b334fc2010-09-09 23:51:02 +0100613static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100614intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
616 struct drm_device *dev = connector->dev;
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300617 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000618 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200619 struct intel_encoder *intel_encoder = &crt->base;
620 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800621 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200622 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500623 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Chris Wilson164c8592013-07-20 20:27:08 +0100625 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300626 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100627 force);
628
Imre Deak671dedd2014-03-05 16:20:53 +0200629 power_domain = intel_display_port_power_domain(intel_encoder);
630 intel_display_power_get(dev_priv, power_domain);
631
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100632 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200633 /* We can not rely on the HPD pin always being correctly wired
634 * up, for example many KVM do not pass it through, and so
635 * only trust an assertion that the monitor is connected.
636 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100637 if (intel_crt_detect_hotplug(connector)) {
638 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300639 status = connector_status_connected;
640 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200641 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800642 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 }
644
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300645 if (intel_crt_detect_ddc(connector)) {
646 status = connector_status_connected;
647 goto out;
648 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Daniel Vetteraaa37732012-06-16 15:30:32 +0200650 /* Load detection is broken on HPD capable machines. Whoever wants a
651 * broken monitor (without edid) to work behind a broken kvm (that fails
652 * to have the right resistors for HP detection) needs to fix this up.
653 * For now just bail out. */
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100654 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300655 status = connector_status_disconnected;
656 goto out;
657 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200658
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300659 if (!force) {
660 status = connector->status;
661 goto out;
662 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100663
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300664 drm_modeset_acquire_init(&ctx, 0);
665
Ma Linge4a5d542009-05-26 11:31:00 +0800666 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500667 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200668 if (intel_crt_detect_ddc(connector))
669 status = connector_status_connected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100670 else if (INTEL_INFO(dev)->gen < 4)
Daniel Vettere95c8432012-04-20 21:03:36 +0200671 status = intel_crt_load_detect(crt);
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100672 else
673 status = connector_status_unknown;
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200674 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200675 } else
676 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800677
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300678 drm_modeset_drop_locks(&ctx);
679 drm_modeset_acquire_fini(&ctx);
680
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300681out:
Imre Deak671dedd2014-03-05 16:20:53 +0200682 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800683 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684}
685
686static void intel_crt_destroy(struct drm_connector *connector)
687{
Jesse Barnes79e53942008-11-07 14:24:08 -0800688 drm_connector_cleanup(connector);
689 kfree(connector);
690}
691
692static int intel_crt_get_modes(struct drm_connector *connector)
693{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800694 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700695 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +0200696 struct intel_crt *crt = intel_attached_crt(connector);
697 struct intel_encoder *intel_encoder = &crt->base;
698 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100699 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800700 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800701
Imre Deak671dedd2014-03-05 16:20:53 +0200702 power_domain = intel_display_port_power_domain(intel_encoder);
703 intel_display_power_get(dev_priv, power_domain);
704
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300705 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300706 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800707 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200708 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800709
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800710 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200711 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200712 ret = intel_crt_ddc_get_modes(connector, i2c);
713
714out:
715 intel_display_power_put(dev_priv, power_domain);
716
717 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718}
719
720static int intel_crt_set_property(struct drm_connector *connector,
721 struct drm_property *property,
722 uint64_t value)
723{
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 return 0;
725}
726
Chris Wilsonf3269052011-01-24 15:17:08 +0000727static void intel_crt_reset(struct drm_connector *connector)
728{
729 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200730 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000731 struct intel_crt *crt = intel_attached_crt(connector);
732
Chris Wilson10603ca2013-08-26 19:51:06 -0300733 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200734 u32 adpa;
735
Ville Syrjäläca54b812013-01-25 21:44:42 +0200736 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200737 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
738 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200739 I915_WRITE(crt->adpa_reg, adpa);
740 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200741
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300742 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000743 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200744 }
745
Chris Wilsonf3269052011-01-24 15:17:08 +0000746}
747
Jesse Barnes79e53942008-11-07 14:24:08 -0800748/*
749 * Routines for controlling stuff on the analog port
750 */
751
Jesse Barnes79e53942008-11-07 14:24:08 -0800752static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000753 .reset = intel_crt_reset,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200754 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800755 .detect = intel_crt_detect,
756 .fill_modes = drm_helper_probe_single_connector_modes,
757 .destroy = intel_crt_destroy,
758 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800759 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200760 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800761 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800762};
763
764static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
765 .mode_valid = intel_crt_mode_valid,
766 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100767 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800768};
769
Jesse Barnes79e53942008-11-07 14:24:08 -0800770static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100771 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800772};
773
Mathias Krausebbe1c272014-08-27 18:41:19 +0200774static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
Duncan Laurie8ca40132011-10-25 15:42:21 -0700775{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200776 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700777 return 1;
778}
779
780static const struct dmi_system_id intel_no_crt[] = {
781 {
782 .callback = intel_no_crt_dmi_callback,
783 .ident = "ACER ZGB",
784 .matches = {
785 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
786 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
787 },
788 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400789 {
790 .callback = intel_no_crt_dmi_callback,
791 .ident = "DELL XPS 8700",
792 .matches = {
793 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
794 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
795 },
796 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700797 { }
798};
799
Jesse Barnes79e53942008-11-07 14:24:08 -0800800void intel_crt_init(struct drm_device *dev)
801{
802 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000803 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800804 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200805 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800806
Duncan Laurie8ca40132011-10-25 15:42:21 -0700807 /* Skip machines without VGA that falsely report hotplug events */
808 if (dmi_check_system(intel_no_crt))
809 return;
810
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000811 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
812 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800813 return;
814
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300815 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800816 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000817 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800818 return;
819 }
820
821 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400822 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800823 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800824 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
825
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000826 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800827 DRM_MODE_ENCODER_DAC);
828
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000829 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800830
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000831 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200832 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200833 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300834 crt->base.crtc_mask = (1 << 0);
835 else
Keith Packard08268742012-08-13 21:34:45 -0700836 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300837
Daniel Vetterdbb02572012-01-28 14:49:23 +0100838 if (IS_GEN2(dev))
839 connector->interlace_allowed = 0;
840 else
841 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800842 connector->doublescan_allowed = 0;
843
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700844 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200845 crt->adpa_reg = PCH_ADPA;
846 else if (IS_VALLEYVIEW(dev))
847 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700848 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200849 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700850
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100851 crt->base.compute_config = intel_crt_compute_config;
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300852 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev)) {
853 crt->base.disable = pch_disable_crt;
854 crt->base.post_disable = pch_post_disable_crt;
855 } else {
856 crt->base.disable = intel_disable_crt;
857 }
Daniel Vetter21246042012-07-01 14:58:27 +0200858 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500859 if (I915_HAS_HOTPLUG(dev))
860 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200861 if (HAS_DDI(dev)) {
862 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200863 crt->base.get_hw_state = intel_ddi_get_hw_state;
Daniel Vetter082717e2014-06-25 22:01:51 +0300864 crt->base.pre_enable = hsw_crt_pre_enable;
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300865 crt->base.post_disable = hsw_crt_post_disable;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200866 } else {
867 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200868 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200869 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200870 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +0200871 intel_connector->unregister = intel_connector_unregister;
Daniel Vetter21246042012-07-01 14:58:27 +0200872
Jesse Barnes79e53942008-11-07 14:24:08 -0800873 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
874
Thomas Wood34ea3d32014-05-29 16:57:41 +0100875 drm_connector_register(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800876
Egbert Eich821450c2013-04-16 13:36:55 +0200877 if (!I915_HAS_HOTPLUG(dev))
878 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000879
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800880 /*
881 * Configure the automatic hotplug detection stuff
882 */
883 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800884
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200885 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000886 * TODO: find a proper way to discover whether we need to set the the
887 * polarity and link reversal bits or not, instead of relying on the
888 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200889 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000890 if (HAS_PCH_LPT(dev)) {
891 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
892 FDI_RX_LINK_REVERSAL_OVERRIDE;
893
894 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
895 }
Daniel Vetter754970ee2014-01-16 22:28:44 +0100896
897 intel_crt_reset(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800898}