blob: 1fb00008623d648549fc71113031e378d7292be2 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Ben Widawsky40521052012-06-04 14:42:43 -070093/* This is a HW constraint. The value below is the largest known requirement
94 * I've seen in a spec to date, and that was a workaround for a non-shipping
95 * part. It should be safe to decrease this, but it's more future proof as is.
96 */
Ben Widawskyb731d332013-12-06 14:10:59 -080097#define GEN6_CONTEXT_ALIGN (64<<10)
98#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070099
Ben Widawskyb731d332013-12-06 14:10:59 -0800100static size_t get_context_alignment(struct drm_device *dev)
101{
102 if (IS_GEN6(dev))
103 return GEN6_CONTEXT_ALIGN;
104
105 return GEN7_CONTEXT_ALIGN;
106}
107
Ben Widawsky254f9652012-06-04 14:42:42 -0700108static int get_context_size(struct drm_device *dev)
109{
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 int ret;
112 u32 reg;
113
114 switch (INTEL_INFO(dev)->gen) {
115 case 6:
116 reg = I915_READ(CXT_SIZE);
117 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
118 break;
119 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700120 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700121 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700122 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 else
124 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700125 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700126 case 8:
127 ret = GEN8_CXT_TOTAL_SIZE;
128 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 default:
130 BUG();
131 }
132
133 return ret;
134}
135
Mika Kuoppaladce32712013-04-30 13:30:33 +0300136void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700137{
Oscar Mateo273497e2014-05-22 14:13:37 +0100138 struct intel_context *ctx = container_of(ctx_ref,
Daniel Vetterae6c4802014-08-06 15:04:53 +0200139 typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700140
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000141 trace_i915_context_free(ctx);
142
Daniel Vetterae6c4802014-08-06 15:04:53 +0200143 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100144 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Ben Widawsky2f295792014-07-01 11:17:47 -0700148 if (ctx->legacy_hw_ctx.rcs_state)
149 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800150 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700151 kfree(ctx);
152}
153
Oscar Mateo8c8579172014-07-24 17:04:14 +0100154struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100155i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
156{
157 struct drm_i915_gem_object *obj;
158 int ret;
159
160 obj = i915_gem_alloc_object(dev, size);
161 if (obj == NULL)
162 return ERR_PTR(-ENOMEM);
163
164 /*
165 * Try to make the context utilize L3 as well as LLC.
166 *
167 * On VLV we don't have L3 controls in the PTEs so we
168 * shouldn't touch the cache level, especially as that
169 * would make the object snooped which might have a
170 * negative performance impact.
171 */
172 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
173 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
174 /* Failure shouldn't ever happen this early */
175 if (WARN_ON(ret)) {
176 drm_gem_object_unreference(&obj->base);
177 return ERR_PTR(ret);
178 }
179 }
180
181 return obj;
182}
183
Oscar Mateo273497e2014-05-22 14:13:37 +0100184static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800185__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200186 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100189 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800190 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700191
Ben Widawskyf94982b2012-11-10 10:56:04 -0800192 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700193 if (ctx == NULL)
194 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700195
Mika Kuoppaladce32712013-04-30 13:30:33 +0300196 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700197 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700198
Chris Wilson691e6412014-04-09 09:07:36 +0100199 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100200 struct drm_i915_gem_object *obj =
201 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
202 if (IS_ERR(obj)) {
203 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100204 goto err_out;
205 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100206 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100207 }
208
209 /* Default context will never have a file_priv */
210 if (file_priv != NULL) {
211 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100212 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100213 if (ret < 0)
214 goto err_out;
215 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100216 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300217
218 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100219 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700220 /* NB: Mark all slices as needing a remap so that when the context first
221 * loads it will restore whatever remap state already exists. If there
222 * is no remap info, it will be a NOP. */
223 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700224
Ben Widawsky146937e2012-06-29 10:30:39 -0700225 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700226
227err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300228 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700229 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700230}
231
Ben Widawsky254f9652012-06-04 14:42:42 -0700232/**
233 * The default context needs to exist per ring that uses contexts. It stores the
234 * context state of the GPU for applications that don't utilize HW contexts, as
235 * well as an idle case.
236 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100237static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800238i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200239 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700240{
Chris Wilson42c3b602014-01-23 19:40:02 +0000241 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100242 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800243 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700244
Ben Widawskyb731d332013-12-06 14:10:59 -0800245 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700246
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800247 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700248 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800249 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700250
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100251 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000252 /* We may need to do things with the shrinker which
253 * require us to immediately switch back to the default
254 * context. This can cause a problem as pinning the
255 * default context also requires GTT space which may not
256 * be available. To avoid this we always pin the default
257 * context.
258 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100259 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100260 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000261 if (ret) {
262 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
263 goto err_destroy;
264 }
265 }
266
Daniel Vetterd624d862014-08-06 15:04:54 +0200267 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200268 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800269
270 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800271 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
272 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800273 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000274 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200275 }
276
277 ctx->ppgtt = ppgtt;
278 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800279
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000280 trace_i915_context_create(ctx);
281
Ben Widawskya45d0f62013-12-06 14:11:05 -0800282 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100283
Chris Wilson42c3b602014-01-23 19:40:02 +0000284err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100285 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
286 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100287err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300288 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800289 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700290}
291
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800292void i915_gem_context_reset(struct drm_device *dev)
293{
294 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800295 int i;
296
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100297 /* In execlists mode we will unreference the context when the execlist
298 * queue is cleared and the requests destroyed.
299 */
300 if (i915.enable_execlists)
301 return;
302
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800303 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100304 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100305 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800306
McAulay, Alistair6689c162014-08-15 18:51:35 +0100307 if (lctx) {
308 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
309 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800310
McAulay, Alistair6689c162014-08-15 18:51:35 +0100311 i915_gem_context_unreference(lctx);
312 ring->last_context = NULL;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800313 }
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800314 }
315}
316
Ben Widawsky8245be32013-11-06 13:56:29 -0200317int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700318{
319 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100320 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800321 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700322
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800323 /* Init should only be called once per module load. Eventually the
324 * restriction on the context_disabled check can be loosened. */
325 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200326 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700327
Oscar Mateoede7d422014-07-24 17:04:12 +0100328 if (i915.enable_execlists) {
329 /* NB: intentionally left blank. We will allocate our own
330 * backing objects as we need them, thank you very much */
331 dev_priv->hw_context_size = 0;
332 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100333 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
334 if (dev_priv->hw_context_size > (1<<20)) {
335 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
336 dev_priv->hw_context_size);
337 dev_priv->hw_context_size = 0;
338 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700339 }
340
Daniel Vetterd624d862014-08-06 15:04:54 +0200341 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100342 if (IS_ERR(ctx)) {
343 DRM_ERROR("Failed to create default global context (error %ld)\n",
344 PTR_ERR(ctx));
345 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700346 }
347
Oscar Mateoede7d422014-07-24 17:04:12 +0100348 for (i = 0; i < I915_NUM_RINGS; i++) {
349 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800350
Oscar Mateoede7d422014-07-24 17:04:12 +0100351 /* NB: RCS will hold a ref for all rings */
352 ring->default_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100353 }
354
355 DRM_DEBUG_DRIVER("%s context support initialized\n",
356 i915.enable_execlists ? "LR" :
357 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200358 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700359}
360
361void i915_gem_context_fini(struct drm_device *dev)
362{
363 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100364 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800365 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700366
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100367 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100368 /* The only known way to stop the gpu from accessing the hw context is
369 * to reset it. Do this as the very last operation to avoid confusing
370 * other code, leading to spurious errors. */
371 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700372
Chris Wilson691e6412014-04-09 09:07:36 +0100373 /* When default context is created and switched to, base object refcount
374 * will be 2 (+1 from object creation and +1 from do_switch()).
375 * i915_gem_context_fini() will be called after gpu_idle() has switched
376 * to default context. So we need to unreference the base object once
377 * to offset the do_switch part, so that i915_gem_context_unreference()
378 * can then free the base object correctly. */
379 WARN_ON(!dev_priv->ring[RCS].last_context);
380 if (dev_priv->ring[RCS].last_context == dctx) {
381 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100382 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
383 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100384 i915_gem_context_unreference(dctx);
385 dev_priv->ring[RCS].last_context = NULL;
386 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100387
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100388 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800389 }
390
391 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100392 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800393
394 if (ring->last_context)
395 i915_gem_context_unreference(ring->last_context);
396
397 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800398 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700399 }
400
Mika Kuoppaladce32712013-04-30 13:30:33 +0300401 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700402}
403
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800404int i915_gem_context_enable(struct drm_i915_private *dev_priv)
405{
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100406 struct intel_engine_cs *ring;
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800407 int ret, i;
408
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800409 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800410
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100411 if (i915.enable_execlists)
412 return 0;
413
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800414 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +0100415 ret = i915_switch_context(ring, ring->default_context);
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800416 if (ret)
417 return ret;
418 }
419
420 return 0;
421}
422
Ben Widawsky40521052012-06-04 14:42:43 -0700423static int context_idr_cleanup(int id, void *p, void *data)
424{
Oscar Mateo273497e2014-05-22 14:13:37 +0100425 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700426
Mika Kuoppaladce32712013-04-30 13:30:33 +0300427 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700428 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700429}
430
Ben Widawskye422b882013-12-06 14:10:58 -0800431int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
432{
433 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100434 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800435
436 idr_init(&file_priv->context_idr);
437
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800438 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200439 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800440 mutex_unlock(&dev->struct_mutex);
441
Oscar Mateof83d6512014-05-22 14:13:38 +0100442 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800443 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100444 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800445 }
446
Ben Widawskye422b882013-12-06 14:10:58 -0800447 return 0;
448}
449
Ben Widawsky254f9652012-06-04 14:42:42 -0700450void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
451{
Ben Widawsky40521052012-06-04 14:42:43 -0700452 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700453
Daniel Vetter73c273e2012-06-19 20:27:39 +0200454 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700455 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700456}
457
Oscar Mateo273497e2014-05-22 14:13:37 +0100458struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700459i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
460{
Oscar Mateo273497e2014-05-22 14:13:37 +0100461 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000462
Oscar Mateo273497e2014-05-22 14:13:37 +0100463 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000464 if (!ctx)
465 return ERR_PTR(-ENOENT);
466
467 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700468}
Ben Widawskye0556842012-06-04 14:42:46 -0700469
470static inline int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471mi_set_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100472 struct intel_context *new_context,
Ben Widawskye0556842012-06-04 14:42:46 -0700473 u32 hw_flags)
474{
Ben Widawskye80f14b2014-08-18 10:35:28 -0700475 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Ben Widawskye0556842012-06-04 14:42:46 -0700476 int ret;
477
Ben Widawsky12b02862012-06-04 14:42:50 -0700478 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
479 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
480 * explicitly, so we rely on the value at ring init, stored in
481 * itlb_before_ctx_switch.
482 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700483 if (IS_GEN6(ring->dev)) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100484 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700485 if (ret)
486 return ret;
487 }
488
Ben Widawskye80f14b2014-08-18 10:35:28 -0700489 /* These flags are for resource streamer on HSW+ */
490 if (!IS_HASWELL(ring->dev) && INTEL_INFO(ring->dev)->gen < 8)
491 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
492
Ben Widawskye37ec392012-06-04 14:42:48 -0700493 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700494 if (ret)
495 return ret;
496
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300497 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Ville Syrjälä64bed782014-03-31 18:17:18 +0300498 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700499 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
500 else
501 intel_ring_emit(ring, MI_NOOP);
502
Ben Widawskye0556842012-06-04 14:42:46 -0700503 intel_ring_emit(ring, MI_NOOP);
504 intel_ring_emit(ring, MI_SET_CONTEXT);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100505 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700506 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200507 /*
508 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
509 * WaMiSetContext_Hang:snb,ivb,vlv
510 */
Ben Widawskye0556842012-06-04 14:42:46 -0700511 intel_ring_emit(ring, MI_NOOP);
512
Ville Syrjälä64bed782014-03-31 18:17:18 +0300513 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700514 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
515 else
516 intel_ring_emit(ring, MI_NOOP);
517
Ben Widawskye0556842012-06-04 14:42:46 -0700518 intel_ring_advance(ring);
519
520 return ret;
521}
522
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100523static int do_switch(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100524 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700525{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800526 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100527 struct intel_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700528 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100529 bool uninitialized = false;
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100530 struct i915_vma *vma;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700531 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700532
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800533 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100534 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
535 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800536 }
Ben Widawskye0556842012-06-04 14:42:46 -0700537
Oscar Mateo14d8ec52014-06-18 17:16:03 +0100538 if (from == to && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100539 return 0;
540
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800541 /* Trying to pin first makes error handling easier. */
542 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100543 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100544 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800545 if (ret)
546 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800547 }
548
Daniel Vetteracc240d2013-12-05 15:42:34 +0100549 /*
550 * Pin can switch back to the default context if we end up calling into
551 * evict_everything - as a last ditch gtt defrag effort that also
552 * switches to the default context. Hence we need to reload from here.
553 */
554 from = ring->last_context;
555
Daniel Vetterae6c4802014-08-06 15:04:53 +0200556 if (to->ppgtt) {
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000557 trace_switch_mm(ring, to);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100558 ret = to->ppgtt->switch_mm(to->ppgtt, ring);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800559 if (ret)
560 goto unpin_out;
561 }
562
563 if (ring != &dev_priv->ring[RCS]) {
564 if (from)
565 i915_gem_context_unreference(from);
566 goto done;
567 }
568
Daniel Vetteracc240d2013-12-05 15:42:34 +0100569 /*
570 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100571 * that thanks to write = false in this call and us not setting any gpu
572 * write domains when putting a context object onto the active list
573 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100574 *
575 * XXX: We need a real interface to do this instead of trickery.
576 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100577 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800578 if (ret)
579 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100580
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100581 vma = i915_gem_obj_to_ggtt(to->legacy_hw_ctx.rcs_state);
582 if (!(vma->bound & GLOBAL_BIND))
583 vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level,
584 GLOBAL_BIND);
Daniel Vetter3af7b852012-06-14 00:08:32 +0200585
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100586 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700587 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700588
Ben Widawskye0556842012-06-04 14:42:46 -0700589 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800590 if (ret)
591 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700592
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700593 for (i = 0; i < MAX_L3_SLICES; i++) {
594 if (!(to->remap_slice & (1<<i)))
595 continue;
596
597 ret = i915_gem_l3_remap(ring, i);
598 /* If it failed, try again next round */
599 if (ret)
600 DRM_DEBUG_DRIVER("L3 remapping failed\n");
601 else
602 to->remap_slice &= ~(1<<i);
603 }
604
Ben Widawskye0556842012-06-04 14:42:46 -0700605 /* The backing object for the context is done after switching to the
606 * *next* context. Therefore we cannot retire the previous context until
607 * the next context has already started running. In fact, the below code
608 * is a bit suboptimal because the retiring can occur simply after the
609 * MI_SET_CONTEXT instead of when the next seqno has completed.
610 */
Chris Wilson112522f2013-05-02 16:48:07 +0300611 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100612 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
613 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700614 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
615 * whole damn pipeline, we don't need to explicitly mark the
616 * object dirty. The only exception is that the context must be
617 * correct in case the object gets swapped out. Ideally we'd be
618 * able to defer doing this until we know the object would be
619 * swapped, but there is no way to do that yet.
620 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100621 from->legacy_hw_ctx.rcs_state->dirty = 1;
622 BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100623
Chris Wilsonc0321e22013-08-26 19:50:53 -0300624 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100625 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300626 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700627 }
628
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100629 uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
630 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100631
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800632done:
Chris Wilson112522f2013-05-02 16:48:07 +0300633 i915_gem_context_reference(to);
634 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700635
Chris Wilson967ab6b2014-05-30 14:16:30 +0100636 if (uninitialized) {
Arun Siluvery86d7f232014-08-26 14:44:50 +0100637 if (ring->init_context) {
638 ret = ring->init_context(ring);
639 if (ret)
640 DRM_ERROR("ring init context: %d\n", ret);
641 }
642
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300643 ret = i915_gem_render_state_init(ring);
644 if (ret)
645 DRM_ERROR("init render state: %d\n", ret);
646 }
647
Ben Widawskye0556842012-06-04 14:42:46 -0700648 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800649
650unpin_out:
651 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100652 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800653 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700654}
655
656/**
657 * i915_switch_context() - perform a GPU context switch.
658 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000659 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700660 *
661 * The context life cycle is simple. The context refcount is incremented and
662 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100663 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700664 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100665 *
666 * This function should not be used in execlists mode. Instead the context is
667 * switched by writing to the ELSP and requests keep a reference to their
668 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700669 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100670int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100671 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700672{
673 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700674
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100675 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800676 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
677
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100678 if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
Chris Wilson691e6412014-04-09 09:07:36 +0100679 if (to != ring->last_context) {
680 i915_gem_context_reference(to);
681 if (ring->last_context)
682 i915_gem_context_unreference(ring->last_context);
683 ring->last_context = to;
684 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800685 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200686 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800687
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800688 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700689}
Ben Widawsky84624812012-06-04 14:42:54 -0700690
Oscar Mateoec3e9962014-07-24 17:04:18 +0100691static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100692{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100693 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100694}
695
Ben Widawsky84624812012-06-04 14:42:54 -0700696int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
697 struct drm_file *file)
698{
Ben Widawsky84624812012-06-04 14:42:54 -0700699 struct drm_i915_gem_context_create *args = data;
700 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100701 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700702 int ret;
703
Oscar Mateoec3e9962014-07-24 17:04:18 +0100704 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200705 return -ENODEV;
706
Ben Widawsky84624812012-06-04 14:42:54 -0700707 ret = i915_mutex_lock_interruptible(dev);
708 if (ret)
709 return ret;
710
Daniel Vetterd624d862014-08-06 15:04:54 +0200711 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700712 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300713 if (IS_ERR(ctx))
714 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700715
Oscar Mateo821d66d2014-07-03 16:28:00 +0100716 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700717 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
718
Dan Carpenterbe636382012-07-17 09:44:49 +0300719 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700720}
721
722int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
723 struct drm_file *file)
724{
725 struct drm_i915_gem_context_destroy *args = data;
726 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100727 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700728 int ret;
729
Oscar Mateo821d66d2014-07-03 16:28:00 +0100730 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800731 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800732
Ben Widawsky84624812012-06-04 14:42:54 -0700733 ret = i915_mutex_lock_interruptible(dev);
734 if (ret)
735 return ret;
736
737 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000738 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700739 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000740 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700741 }
742
Oscar Mateo821d66d2014-07-03 16:28:00 +0100743 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300744 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700745 mutex_unlock(&dev->struct_mutex);
746
747 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
748 return 0;
749}