blob: 2da5649fc545fcea716f29b48335904b8582e0e4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
Adam Buchbinder92a76f62016-02-25 00:44:58 -080015 * I've gone completely out of my mind.
Ralf Baechle41c594a2006-04-05 09:45:45 +010016 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080029#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
David Daney3d8bfdd2010-12-21 14:19:11 -080031#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020032#include <asm/cpu-type.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080033#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
Paul Gortmakera2d25e62015-04-27 18:47:59 -040038static int mips_xpa_disabled;
Steven J. Hillc5b36782015-02-26 18:16:38 -060039
40static int __init xpa_disable(char *s)
41{
42 mips_xpa_disabled = 1;
43
44 return 1;
45}
46
47__setup("noxpa", xpa_disable);
48
David Daney1ec56322010-04-28 12:16:18 -070049/*
50 * TLB load/store/modify handlers.
51 *
52 * Only the fastpath gets synthesized at runtime, the slowpath for
53 * do_page_fault remains normal asm.
54 */
55extern void tlb_do_page_fault_0(void);
56extern void tlb_do_page_fault_1(void);
57
David Daneybf286072011-07-05 16:34:46 -070058struct work_registers {
59 int r1;
60 int r2;
61 int r3;
62};
63
64struct tlb_reg_save {
65 unsigned long a;
66 unsigned long b;
67} ____cacheline_aligned_in_smp;
68
69static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070070
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010071static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072{
73 /* XXX: We should probe for the presence of this bug, but we don't. */
74 return 0;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 /* XXX: We should probe for the presence of this bug, but we don't. */
80 return 0;
81}
82
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010083static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 return BCM1250_M3_WAR;
86}
87
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010088static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
90 return R10000_LLSC_WAR;
91}
92
David Daneycc33ae42010-12-20 15:54:50 -080093static int use_bbit_insns(void)
94{
95 switch (current_cpu_type()) {
96 case CPU_CAVIUM_OCTEON:
97 case CPU_CAVIUM_OCTEON_PLUS:
98 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070099 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -0800100 return 1;
101 default:
102 return 0;
103 }
104}
105
David Daney2c8c53e2010-12-27 18:07:57 -0800106static int use_lwx_insns(void)
107{
108 switch (current_cpu_type()) {
109 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -0700110 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800111 return 1;
112 default:
113 return 0;
114 }
115}
116#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
117 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
118static bool scratchpad_available(void)
119{
120 return true;
121}
122static int scratchpad_offset(int i)
123{
124 /*
125 * CVMSEG starts at address -32768 and extends for
126 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
127 */
128 i += 1; /* Kernel use starts at the top and works down. */
129 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
130}
131#else
132static bool scratchpad_available(void)
133{
134 return false;
135}
136static int scratchpad_offset(int i)
137{
138 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800139 /* Really unreachable, but evidently some GCC want this. */
140 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800141}
142#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100144 * Found by experiment: At least some revisions of the 4kc throw under
145 * some circumstances a machine check exception, triggered by invalid
146 * values in the index register. Delaying the tlbp instruction until
147 * after the next branch, plus adding an additional nop in front of
148 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
149 * why; it's not an issue caused by the core RTL.
150 *
151 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000152static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100153{
154 return (current_cpu_data.processor_id & 0xffff00) ==
155 (PRID_COMP_MIPS | PRID_IMP_4KC);
156}
157
Thiemo Seufere30ec452008-01-28 20:05:38 +0000158/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000160 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 label_leave,
162 label_vmalloc,
163 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200164 label_tlbw_hazard_0,
165 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800166 label_tlbl_goaround1,
167 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 label_nopage_tlbl,
169 label_nopage_tlbs,
170 label_nopage_tlbm,
171 label_smp_pgtable_change,
172 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700173 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200174#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700175 label_tlb_huge_update,
176#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177};
178
Thiemo Seufere30ec452008-01-28 20:05:38 +0000179UASM_L_LA(_second_part)
180UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000181UASM_L_LA(_vmalloc)
182UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200183/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000184UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800185UASM_L_LA(_tlbl_goaround1)
186UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000187UASM_L_LA(_nopage_tlbl)
188UASM_L_LA(_nopage_tlbs)
189UASM_L_LA(_nopage_tlbm)
190UASM_L_LA(_smp_pgtable_change)
191UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700192UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200193#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700194UASM_L_LA(_tlb_huge_update)
195#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900196
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000197static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200200{
201 switch (instance) {
202 case 0 ... 7:
203 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
204 return;
205 default:
206 BUG();
207 }
208}
209
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000210static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200211{
212 switch (instance) {
213 case 0 ... 7:
214 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
215 break;
216 default:
217 BUG();
218 }
219}
220
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200221/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200222 * pgtable bits are assigned dynamically depending on processor feature
223 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100224 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200225 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200226 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200227static void output_pgtable_bits_defines(void)
228{
229#define pr_define(fmt, ...) \
230 pr_debug("#define " fmt, ##__VA_ARGS__)
231
232 pr_debug("#include <asm/asm.h>\n");
233 pr_debug("#include <asm/regdef.h>\n");
234 pr_debug("\n");
235
236 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
Paul Burton780602d2016-04-19 09:25:03 +0100237 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200238 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
239 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
240 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200241#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200242 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
243#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200244#ifdef _PAGE_NO_EXEC_SHIFT
Paul Burton780602d2016-04-19 09:25:03 +0100245 if (cpu_has_rixi)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200246 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
Steven J. Hillbe0c37c2015-02-26 18:16:37 -0600247#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200248 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
249 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
250 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
251 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
252 pr_debug("\n");
253}
254
255static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200256{
257 int i;
258
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200259 pr_debug("LEAF(%s)\n", symbol);
260
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200261 pr_debug("\t.set push\n");
262 pr_debug("\t.set noreorder\n");
263
264 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200265 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200266
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200267 pr_debug("\t.set\tpop\n");
268
269 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200270}
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272/* The only general purpose registers allowed in TLB handlers. */
273#define K0 26
274#define K1 27
275
276/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100277#define C0_INDEX 0, 0
278#define C0_ENTRYLO0 2, 0
279#define C0_TCBIND 2, 2
280#define C0_ENTRYLO1 3, 0
281#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700282#define C0_PAGEMASK 5, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800283#define C0_PWBASE 5, 5
284#define C0_PWFIELD 5, 6
285#define C0_PWSIZE 5, 7
286#define C0_PWCTL 6, 6
Ralf Baechle41c594a2006-04-05 09:45:45 +0100287#define C0_BADVADDR 8, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800288#define C0_PGD 9, 7
Ralf Baechle41c594a2006-04-05 09:45:45 +0100289#define C0_ENTRYHI 10, 0
290#define C0_EPC 14, 0
291#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Ralf Baechle875d43e2005-09-03 15:56:16 -0700293#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000294# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000296# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297#endif
298
299/* The worst case length of the handler is around 18 instructions for
300 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
301 * Maximum space available is 32 instructions for R3000 and 64
302 * instructions for R4000.
303 *
304 * We deliberately chose a buffer size of 128, so we won't scribble
305 * over anything important on overflow before we panic.
306 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000307static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000310static struct uasm_label labels[128];
311static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000313static int check_for_high_segbits;
Paul Burton00bf1c62015-09-22 11:42:52 -0700314static bool fill_includes_sw_bits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800315
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000316static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800317
Jayachandran C7777b932013-06-11 14:41:35 +0000318static inline int __maybe_unused c0_kscratch(void)
319{
320 switch (current_cpu_type()) {
321 case CPU_XLP:
322 case CPU_XLR:
323 return 22;
324 default:
325 return 31;
326 }
327}
328
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000329static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800330{
331 int r;
332 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
333
334 r = ffs(a);
335
336 if (r == 0)
337 return -1;
338
339 r--; /* make it zero based */
340
341 kscratch_used_mask |= (1 << r);
342
343 return r;
344}
345
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000346static int scratch_reg;
347static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800348enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800349
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000350static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700351{
352 struct work_registers r;
353
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000354 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700355 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000356 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700357 r.r1 = K0;
358 r.r2 = K1;
359 r.r3 = 1;
360 return r;
361 }
362
363 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700364 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530365 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
366 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700367
368 /* handler_reg_save index in K0 */
369 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
370
371 UASM_i_LA(p, K1, (long)&handler_reg_save);
372 UASM_i_ADDU(p, K0, K0, K1);
373 } else {
374 UASM_i_LA(p, K0, (long)&handler_reg_save);
375 }
376 /* K0 now points to save area, save $1 and $2 */
377 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
378 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
379
380 r.r1 = K1;
381 r.r2 = 1;
382 r.r3 = 2;
383 return r;
384}
385
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000386static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700387{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000388 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000389 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700390 return;
391 }
392 /* K0 already points to save area, restore $1 and $2 */
393 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
394 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
395}
396
David Daney2c8c53e2010-12-27 18:07:57 -0800397#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
398
David Daney826222842009-10-14 12:16:56 -0700399/*
400 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
401 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800402 *
403 * Declare pgd_current here instead of including mmu_context.h to avoid type
404 * conflicts for tlbmiss_handler_setup_pgd
David Daney826222842009-10-14 12:16:56 -0700405 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800406extern unsigned long pgd_current[];
David Daney826222842009-10-14 12:16:56 -0700407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408/*
409 * The R3000 TLB handler is simple.
410 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000411static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
413 long pgdc = (long)pgd_current;
414 u32 *p;
415
416 memset(tlb_handler, 0, sizeof(tlb_handler));
417 p = tlb_handler;
418
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419 uasm_i_mfc0(&p, K0, C0_BADVADDR);
420 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
421 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
422 uasm_i_srl(&p, K0, K0, 22); /* load delay */
423 uasm_i_sll(&p, K0, K0, 2);
424 uasm_i_addu(&p, K1, K1, K0);
425 uasm_i_mfc0(&p, K0, C0_CONTEXT);
426 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
427 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
428 uasm_i_addu(&p, K1, K1, K0);
429 uasm_i_lw(&p, K0, 0, K1);
430 uasm_i_nop(&p); /* load delay */
431 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
432 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
433 uasm_i_tlbwr(&p); /* cp0 delay */
434 uasm_i_jr(&p, K1);
435 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 if (p > tlb_handler + 32)
438 panic("TLB refill handler space exceeded");
439
Thiemo Seufere30ec452008-01-28 20:05:38 +0000440 pr_debug("Wrote TLB refill handler (%u instructions).\n",
441 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Ralf Baechle91b05e62006-03-29 18:53:00 +0100443 memcpy((void *)ebase, tlb_handler, 0x80);
Leonid Yegoshin10620802014-07-11 15:18:05 -0700444 local_flush_icache_range(ebase, ebase + 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200445
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200446 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
David Daney826222842009-10-14 12:16:56 -0700448#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/*
451 * The R4000 TLB handler is much more complicated. We have two
452 * consecutive handler areas with 32 instructions space each.
453 * Since they aren't used at the same time, we can overflow in the
454 * other one.To keep things simple, we first assume linear space,
455 * then we relocate it to the final handler layout as needed.
456 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000457static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
459/*
460 * Hazards
461 *
462 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
463 * 2. A timing hazard exists for the TLBP instruction.
464 *
Ralf Baechle70342282013-01-22 12:59:30 +0100465 * stalling_instruction
466 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 *
468 * The JTLB is being read for the TLBP throughout the stall generated by the
469 * previous instruction. This is not really correct as the stalling instruction
470 * can modify the address used to access the JTLB. The failure symptom is that
471 * the TLBP instruction will use an address created for the stalling instruction
472 * and not the address held in C0_ENHI and thus report the wrong results.
473 *
474 * The software work-around is to not allow the instruction preceding the TLBP
475 * to stall - make it an NOP or some other instruction guaranteed not to stall.
476 *
Ralf Baechle70342282013-01-22 12:59:30 +0100477 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 *
479 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
480 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000481static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100483 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200484 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000485 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200486 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000489 uasm_i_nop(p);
490 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 break;
492
493 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000494 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 break;
496 }
497}
498
499/*
500 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300501 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
503enum tlb_write_entry { tlb_random, tlb_indexed };
504
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000505static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
506 struct uasm_reloc **r,
507 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
509 void(*tlbw)(u32 **) = NULL;
510
511 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000512 case tlb_random: tlbw = uasm_i_tlbwr; break;
513 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 }
515
Ralf Baechle9eaffa82015-03-25 13:18:27 +0100516 if (cpu_has_mips_r2_r6) {
517 if (cpu_has_mips_r2_exec_hazard)
David Daney41f0e4d2009-05-12 12:41:53 -0700518 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000519 tlbw(p);
520 return;
521 }
522
Ralf Baechle10cc3522007-10-11 23:46:15 +0100523 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 case CPU_R4000PC:
525 case CPU_R4000SC:
526 case CPU_R4000MC:
527 case CPU_R4400PC:
528 case CPU_R4400SC:
529 case CPU_R4400MC:
530 /*
531 * This branch uses up a mtc0 hazard nop slot and saves
532 * two nops after the tlbw instruction.
533 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200534 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200536 uasm_bgezl_label(l, p, hazard_instance);
537 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 break;
540
541 case CPU_R4600:
542 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000544 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000545 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000546 break;
547
Ralf Baechle359187d2012-10-16 22:13:06 +0200548 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200549 case CPU_NEVADA:
550 uasm_i_nop(p); /* QED specifies 2 nops hazard */
551 uasm_i_nop(p); /* QED specifies 2 nops hazard */
552 tlbw(p);
553 break;
554
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000555 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 case CPU_5KC:
557 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000558 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530559 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 tlbw(p);
562 break;
563
564 case CPU_R10000:
565 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400566 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500567 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100569 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200570 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000571 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700573 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 case CPU_4KSC:
575 case CPU_20KC:
576 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700577 case CPU_BMIPS32:
578 case CPU_BMIPS3300:
579 case CPU_BMIPS4350:
580 case CPU_BMIPS4380:
581 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800582 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800583 case CPU_LOONGSON3:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900584 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100585 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000586 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100587 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 tlbw(p);
589 break;
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000592 uasm_i_nop(p);
593 uasm_i_nop(p);
594 uasm_i_nop(p);
595 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 tlbw(p);
597 break;
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 case CPU_VR4111:
600 case CPU_VR4121:
601 case CPU_VR4122:
602 case CPU_VR4181:
603 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000604 uasm_i_nop(p);
605 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000607 uasm_i_nop(p);
608 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 break;
610
611 case CPU_VR4131:
612 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000613 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000614 uasm_i_nop(p);
615 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 tlbw(p);
617 break;
618
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000619 case CPU_JZRISC:
620 tlbw(p);
621 uasm_i_nop(p);
622 break;
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 default:
625 panic("No TLB refill handler yet (CPU type: %d)",
Wu Zhangjind7b12052010-12-26 04:42:37 +0800626 current_cpu_type());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 break;
628 }
629}
630
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000631static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
632 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800633{
Paul Burton2caa89b2016-04-19 09:25:09 +0100634 if (_PAGE_GLOBAL_SHIFT == 0) {
635 /* pte_t is already in EntryLo format */
636 return;
637 }
638
Paul Burton00bf1c62015-09-22 11:42:52 -0700639 if (cpu_has_rixi && _PAGE_NO_EXEC) {
640 if (fill_includes_sw_bits) {
641 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
642 } else {
643 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
644 UASM_i_ROTR(p, reg, reg,
645 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
646 }
David Daney6dd93442010-02-10 15:12:47 -0800647 } else {
Ralf Baechle34adb282014-11-22 00:16:48 +0100648#ifdef CONFIG_PHYS_ADDR_T_64BIT
David Daney3be60222010-04-28 12:16:17 -0700649 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800650#else
651 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
652#endif
653 }
654}
655
David Daneyaa1762f2012-10-17 00:48:10 +0200656#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800657
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000658static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
659 unsigned int tmp, enum label_id lid,
660 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800661{
David Daney2c8c53e2010-12-27 18:07:57 -0800662 if (restore_scratch) {
663 /* Reset default page size */
664 if (PM_DEFAULT_MASK >> 16) {
665 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
666 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
667 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
668 uasm_il_b(p, r, lid);
669 } else if (PM_DEFAULT_MASK) {
670 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
671 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
672 uasm_il_b(p, r, lid);
673 } else {
674 uasm_i_mtc0(p, 0, C0_PAGEMASK);
675 uasm_il_b(p, r, lid);
676 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000677 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000678 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800679 else
680 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800681 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800682 /* Reset default page size */
683 if (PM_DEFAULT_MASK >> 16) {
684 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
685 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
686 uasm_il_b(p, r, lid);
687 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
688 } else if (PM_DEFAULT_MASK) {
689 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
690 uasm_il_b(p, r, lid);
691 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
692 } else {
693 uasm_il_b(p, r, lid);
694 uasm_i_mtc0(p, 0, C0_PAGEMASK);
695 }
David Daney6dd93442010-02-10 15:12:47 -0800696 }
697}
698
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000699static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
700 struct uasm_reloc **r,
701 unsigned int tmp,
702 enum tlb_write_entry wmode,
703 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700704{
705 /* Set huge page tlb entry size */
706 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
707 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
708 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
709
710 build_tlb_write_entry(p, l, r, wmode);
711
David Daney2c8c53e2010-12-27 18:07:57 -0800712 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700713}
714
715/*
716 * Check if Huge PTE is present, if so then jump to LABEL.
717 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000718static void
David Daneyfd062c82009-05-27 17:47:44 -0700719build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000720 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700721{
722 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800723 if (use_bbit_insns()) {
724 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
725 } else {
726 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
727 uasm_il_bnez(p, r, tmp, lid);
728 }
David Daneyfd062c82009-05-27 17:47:44 -0700729}
730
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000731static void build_huge_update_entries(u32 **p, unsigned int pte,
732 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700733{
734 int small_sequence;
735
736 /*
737 * A huge PTE describes an area the size of the
738 * configured huge page size. This is twice the
739 * of the large TLB entry size we intend to use.
740 * A TLB entry half the size of the configured
741 * huge page size is configured into entrylo0
742 * and entrylo1 to cover the contiguous huge PTE
743 * address space.
744 */
745 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
746
Ralf Baechle70342282013-01-22 12:59:30 +0100747 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700748 if (!small_sequence)
749 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
750
David Daney6dd93442010-02-10 15:12:47 -0800751 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800752 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700753 /* convert to entrylo1 */
754 if (small_sequence)
755 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
756 else
757 UASM_i_ADDU(p, pte, pte, tmp);
758
David Daney9b8c3892010-02-10 15:12:44 -0800759 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700760}
761
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000762static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
763 struct uasm_label **l,
764 unsigned int pte,
Huacai Chen59b87252017-03-16 21:00:27 +0800765 unsigned int ptr,
766 unsigned int flush)
David Daneyfd062c82009-05-27 17:47:44 -0700767{
768#ifdef CONFIG_SMP
769 UASM_i_SC(p, pte, 0, ptr);
770 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
771 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
772#else
773 UASM_i_SW(p, pte, 0, ptr);
774#endif
Huacai Chen59b87252017-03-16 21:00:27 +0800775 if (cpu_has_ftlb && flush) {
776 BUG_ON(!cpu_has_tlbinv);
777
778 UASM_i_MFC0(p, ptr, C0_ENTRYHI);
779 uasm_i_ori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
780 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
781 build_tlb_write_entry(p, l, r, tlb_indexed);
782
783 uasm_i_xori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
784 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
785 build_huge_update_entries(p, pte, ptr);
786 build_huge_tlb_write_entry(p, l, r, pte, tlb_random, 0);
787
788 return;
789 }
790
David Daneyfd062c82009-05-27 17:47:44 -0700791 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800792 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700793}
David Daneyaa1762f2012-10-17 00:48:10 +0200794#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700795
Ralf Baechle875d43e2005-09-03 15:56:16 -0700796#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797/*
798 * TMP and PTR are scratch.
799 * TMP will be clobbered, PTR will hold the pmd entry.
800 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000801static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000802build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 unsigned int tmp, unsigned int ptr)
804{
David Daney826222842009-10-14 12:16:56 -0700805#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700807#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 /*
809 * The vmalloc handling is not in the hotpath.
810 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000811 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700812
813 if (check_for_high_segbits) {
814 /*
815 * The kernel currently implicitely assumes that the
816 * MIPS SEGBITS parameter for the processor is
817 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
818 * allocate virtual addresses outside the maximum
819 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
820 * that doesn't prevent user code from accessing the
821 * higher xuseg addresses. Here, we make sure that
822 * everything but the lower xuseg addresses goes down
823 * the module_alloc/vmalloc path.
824 */
825 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
826 uasm_il_bnez(p, r, ptr, label_vmalloc);
827 } else {
828 uasm_il_bltz(p, r, tmp, label_vmalloc);
829 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000830 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
David Daney3d8bfdd2010-12-21 14:19:11 -0800832 if (pgd_reg != -1) {
833 /* pgd is in pgd_reg */
Huacai Chen380cd582016-03-03 09:45:12 +0800834 if (cpu_has_ldpte)
835 UASM_i_MFC0(p, ptr, C0_PWBASE);
836 else
837 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800838 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530839#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800840 /*
841 * &pgd << 11 stored in CONTEXT [23..63].
842 */
843 UASM_i_MFC0(p, ptr, C0_CONTEXT);
844
845 /* Clear lower 23 bits of context. */
846 uasm_i_dins(p, ptr, 0, 0, 23);
847
Ralf Baechle70342282013-01-22 12:59:30 +0100848 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800849 uasm_i_ori(p, ptr, ptr, 0x540);
850 uasm_i_drotr(p, ptr, ptr, 11);
David Daney826222842009-10-14 12:16:56 -0700851#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530852 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
853 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
854 UASM_i_LA_mostly(p, tmp, pgdc);
855 uasm_i_daddu(p, ptr, ptr, tmp);
856 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
857 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530859 UASM_i_LA_mostly(p, ptr, pgdc);
860 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Thiemo Seufere30ec452008-01-28 20:05:38 +0000864 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100865
David Daney3be60222010-04-28 12:16:17 -0700866 /* get pgd offset in bytes */
867 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100868
Thiemo Seufere30ec452008-01-28 20:05:38 +0000869 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
870 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800871#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000872 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
873 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700874 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000875 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
876 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800877#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878}
879
880/*
881 * BVADDR is the faulting address, PTR is scratch.
882 * PTR will hold the pgd for vmalloc.
883 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000884static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000885build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700886 unsigned int bvaddr, unsigned int ptr,
887 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
889 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700890 int single_insn_swpd;
891 int did_vmalloc_branch = 0;
892
893 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894
Thiemo Seufere30ec452008-01-28 20:05:38 +0000895 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
David Daney2c8c53e2010-12-27 18:07:57 -0800897 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700898 if (single_insn_swpd) {
899 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
900 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
901 did_vmalloc_branch = 1;
902 /* fall through */
903 } else {
904 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
905 }
906 }
907 if (!did_vmalloc_branch) {
James Hogan2f8f8c02016-07-08 14:05:56 +0100908 if (single_insn_swpd) {
David Daney1ec56322010-04-28 12:16:18 -0700909 uasm_il_b(p, r, label_vmalloc_done);
910 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
911 } else {
912 UASM_i_LA_mostly(p, ptr, swpd);
913 uasm_il_b(p, r, label_vmalloc_done);
914 if (uasm_in_compat_space_p(swpd))
915 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
916 else
917 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
918 }
919 }
David Daney2c8c53e2010-12-27 18:07:57 -0800920 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700921 uasm_l_large_segbits_fault(l, *p);
922 /*
923 * We get here if we are an xsseg address, or if we are
924 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
925 *
926 * Ignoring xsseg (assume disabled so would generate
927 * (address errors?), the only remaining possibility
928 * is the upper xuseg addresses. On processors with
929 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
930 * addresses would have taken an address error. We try
931 * to mimic that here by taking a load/istream page
932 * fault.
933 */
934 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
935 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800936
937 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000938 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000939 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800940 else
941 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
942 } else {
943 uasm_i_nop(p);
944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 }
946}
947
Ralf Baechle875d43e2005-09-03 15:56:16 -0700948#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
950/*
951 * TMP and PTR are scratch.
952 * TMP will be clobbered, PTR will hold the pgd entry.
953 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000954static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
956{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530957 if (pgd_reg != -1) {
958 /* pgd is in pgd_reg */
959 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
960 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
961 } else {
962 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530964 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530966 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
967 UASM_i_LA_mostly(p, tmp, pgdc);
968 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
969 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530971 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530973 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
974 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
975 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000976 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
977 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
978 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979}
980
Ralf Baechle875d43e2005-09-03 15:56:16 -0700981#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000983static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984{
Ralf Baechle242954b2006-10-24 02:29:01 +0100985 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
987
Ralf Baechle10cc3522007-10-11 23:46:15 +0100988 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 case CPU_VR41XX:
990 case CPU_VR4111:
991 case CPU_VR4121:
992 case CPU_VR4122:
993 case CPU_VR4131:
994 case CPU_VR4181:
995 case CPU_VR4181A:
996 case CPU_VR4133:
997 shift += 2;
998 break;
999
1000 default:
1001 break;
1002 }
1003
1004 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001005 UASM_i_SRL(p, ctx, ctx, shift);
1006 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007}
1008
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001009static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010{
1011 /*
1012 * Bug workaround for the Nevada. It seems as if under certain
1013 * circumstances the move from cp0_context might produce a
1014 * bogus result when the mfc0 instruction and its consumer are
1015 * in a different cacheline or a load instruction, probably any
1016 * memory reference, is between them.
1017 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001018 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +00001020 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 GET_CONTEXT(p, tmp); /* get context reg */
1022 break;
1023
1024 default:
1025 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001026 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 break;
1028 }
1029
1030 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001031 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032}
1033
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001034static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035{
Paul Burton2caa89b2016-04-19 09:25:09 +01001036 int pte_off_even = 0;
1037 int pte_off_odd = sizeof(pte_t);
Paul Burton7b2cb642016-04-19 09:25:05 +01001038
Paul Burton2caa89b2016-04-19 09:25:09 +01001039#if defined(CONFIG_CPU_MIPS32) && defined(CONFIG_PHYS_ADDR_T_64BIT)
1040 /* The low 32 bits of EntryLo is stored in pte_high */
1041 pte_off_even += offsetof(pte_t, pte_high);
1042 pte_off_odd += offsetof(pte_t, pte_high);
1043#endif
1044
Masahiro Yamada97f26452016-08-03 13:45:50 -07001045 if (IS_ENABLED(CONFIG_XPA)) {
Steven J. Hillc5b36782015-02-26 18:16:38 -06001046 uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
Steven J. Hillc5b36782015-02-26 18:16:38 -06001047 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
Steven J. Hillc5b36782015-02-26 18:16:38 -06001048 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
Paul Burton7b2cb642016-04-19 09:25:05 +01001049
James Hogan4b6f99d2016-04-19 09:25:10 +01001050 if (cpu_has_xpa && !mips_xpa_disabled) {
1051 uasm_i_lw(p, tmp, 0, ptep);
1052 uasm_i_ext(p, tmp, tmp, 0, 24);
1053 uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
1054 }
James Hoganf3832192016-04-19 09:25:06 +01001055
1056 uasm_i_lw(p, tmp, pte_off_odd, ptep); /* odd pte */
1057 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1058 UASM_i_MTC0(p, tmp, C0_ENTRYLO1);
1059
James Hogan4b6f99d2016-04-19 09:25:10 +01001060 if (cpu_has_xpa && !mips_xpa_disabled) {
1061 uasm_i_lw(p, tmp, sizeof(pte_t), ptep);
1062 uasm_i_ext(p, tmp, tmp, 0, 24);
1063 uasm_i_mthc0(p, tmp, C0_ENTRYLO1);
1064 }
Paul Burton7b2cb642016-04-19 09:25:05 +01001065 return;
1066 }
1067
Paul Burton2caa89b2016-04-19 09:25:09 +01001068 UASM_i_LW(p, tmp, pte_off_even, ptep); /* get even pte */
1069 UASM_i_LW(p, ptep, pte_off_odd, ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 if (r45k_bvahwbug())
1071 build_tlb_probe_entry(p);
Paul Burton974a0b62015-09-22 11:42:49 -07001072 build_convert_pte_to_entrylo(p, tmp);
1073 if (r4k_250MHZhwbug())
1074 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1075 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1076 build_convert_pte_to_entrylo(p, ptep);
1077 if (r45k_bvahwbug())
1078 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001080 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1081 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082}
1083
David Daney2c8c53e2010-12-27 18:07:57 -08001084struct mips_huge_tlb_info {
1085 int huge_pte;
1086 int restore_scratch;
David Daney9e0f1622014-10-20 15:34:23 -07001087 bool need_reload_pte;
David Daney2c8c53e2010-12-27 18:07:57 -08001088};
1089
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001090static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001091build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1092 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001093 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001094{
1095 struct mips_huge_tlb_info rv;
1096 unsigned int even, odd;
1097 int vmalloc_branch_delay_filled = 0;
1098 const int scratch = 1; /* Our extra working register */
1099
1100 rv.huge_pte = scratch;
1101 rv.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001102 rv.need_reload_pte = false;
David Daney2c8c53e2010-12-27 18:07:57 -08001103
1104 if (check_for_high_segbits) {
1105 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1106
1107 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001108 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001109 else
1110 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1111
Jayachandran C7777b932013-06-11 14:41:35 +00001112 if (c0_scratch_reg >= 0)
1113 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001114 else
1115 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1116
1117 uasm_i_dsrl_safe(p, scratch, tmp,
1118 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1119 uasm_il_bnez(p, r, scratch, label_vmalloc);
1120
1121 if (pgd_reg == -1) {
1122 vmalloc_branch_delay_filled = 1;
1123 /* Clear lower 23 bits of context. */
1124 uasm_i_dins(p, ptr, 0, 0, 23);
1125 }
1126 } else {
1127 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001128 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001129 else
1130 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1131
1132 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1133
Jayachandran C7777b932013-06-11 14:41:35 +00001134 if (c0_scratch_reg >= 0)
1135 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001136 else
1137 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1138
1139 if (pgd_reg == -1)
1140 /* Clear lower 23 bits of context. */
1141 uasm_i_dins(p, ptr, 0, 0, 23);
1142
1143 uasm_il_bltz(p, r, tmp, label_vmalloc);
1144 }
1145
1146 if (pgd_reg == -1) {
1147 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001148 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001149 uasm_i_ori(p, ptr, ptr, 0x540);
1150 uasm_i_drotr(p, ptr, ptr, 11);
1151 }
1152
1153#ifdef __PAGETABLE_PMD_FOLDED
1154#define LOC_PTEP scratch
1155#else
1156#define LOC_PTEP ptr
1157#endif
1158
1159 if (!vmalloc_branch_delay_filled)
1160 /* get pgd offset in bytes */
1161 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1162
1163 uasm_l_vmalloc_done(l, *p);
1164
1165 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001166 * tmp ptr
1167 * fall-through case = badvaddr *pgd_current
1168 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001169 */
1170
1171 if (vmalloc_branch_delay_filled)
1172 /* get pgd offset in bytes */
1173 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1174
1175#ifdef __PAGETABLE_PMD_FOLDED
1176 GET_CONTEXT(p, tmp); /* get context reg */
1177#endif
1178 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1179
1180 if (use_lwx_insns()) {
1181 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1182 } else {
1183 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1184 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1185 }
1186
1187#ifndef __PAGETABLE_PMD_FOLDED
1188 /* get pmd offset in bytes */
1189 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1190 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1191 GET_CONTEXT(p, tmp); /* get context reg */
1192
1193 if (use_lwx_insns()) {
1194 UASM_i_LWX(p, scratch, scratch, ptr);
1195 } else {
1196 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1197 UASM_i_LW(p, scratch, 0, ptr);
1198 }
1199#endif
1200 /* Adjust the context during the load latency. */
1201 build_adjust_context(p, tmp);
1202
David Daneyaa1762f2012-10-17 00:48:10 +02001203#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001204 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1205 /*
1206 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001207 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001208 * speculative and unneeded.
1209 */
1210 if (use_lwx_insns())
1211 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001212#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001213
1214
1215 /* build_update_entries */
1216 if (use_lwx_insns()) {
1217 even = ptr;
1218 odd = tmp;
1219 UASM_i_LWX(p, even, scratch, tmp);
1220 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1221 UASM_i_LWX(p, odd, scratch, tmp);
1222 } else {
1223 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1224 even = tmp;
1225 odd = ptr;
1226 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1227 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1228 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001229 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001230 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001231 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001232 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001233 } else {
1234 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1235 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1236 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1237 }
1238 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1239
Jayachandran C7777b932013-06-11 14:41:35 +00001240 if (c0_scratch_reg >= 0) {
1241 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001242 build_tlb_write_entry(p, l, r, tlb_random);
1243 uasm_l_leave(l, *p);
1244 rv.restore_scratch = 1;
1245 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1246 build_tlb_write_entry(p, l, r, tlb_random);
1247 uasm_l_leave(l, *p);
1248 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1249 } else {
1250 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1251 build_tlb_write_entry(p, l, r, tlb_random);
1252 uasm_l_leave(l, *p);
1253 rv.restore_scratch = 1;
1254 }
1255
1256 uasm_i_eret(p); /* return from trap */
1257
1258 return rv;
1259}
1260
David Daneye6f72d32009-05-20 11:40:58 -07001261/*
1262 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1263 * because EXL == 0. If we wrap, we can also use the 32 instruction
1264 * slots before the XTLB refill exception handler which belong to the
1265 * unused TLB refill exception.
1266 */
1267#define MIPS64_REFILL_INSNS 32
1268
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001269static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270{
1271 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001272 struct uasm_label *l = labels;
1273 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 u32 *f;
1275 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001276 struct mips_huge_tlb_info htlb_info __maybe_unused;
1277 enum vmalloc64_mode vmalloc_mode __maybe_unused;
David Daney18280ed2014-05-28 23:52:13 +02001278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 memset(tlb_handler, 0, sizeof(tlb_handler));
1280 memset(labels, 0, sizeof(labels));
1281 memset(relocs, 0, sizeof(relocs));
1282 memset(final_handler, 0, sizeof(final_handler));
1283
David Daney18280ed2014-05-28 23:52:13 +02001284 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001285 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1286 scratch_reg);
1287 vmalloc_mode = refill_scratch;
1288 } else {
1289 htlb_info.huge_pte = K0;
1290 htlb_info.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001291 htlb_info.need_reload_pte = true;
David Daney2c8c53e2010-12-27 18:07:57 -08001292 vmalloc_mode = refill_noscratch;
1293 /*
1294 * create the plain linear handler
1295 */
1296 if (bcm1250_m3_war()) {
1297 unsigned int segbits = 44;
1298
1299 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1300 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1301 uasm_i_xor(&p, K0, K0, K1);
1302 uasm_i_dsrl_safe(&p, K1, K0, 62);
1303 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1304 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1305 uasm_i_or(&p, K0, K0, K1);
1306 uasm_il_bnez(&p, &r, K0, label_leave);
1307 /* No need for uasm_i_nop */
1308 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Ralf Baechle875d43e2005-09-03 15:56:16 -07001310#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001311 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312#else
David Daney2c8c53e2010-12-27 18:07:57 -08001313 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314#endif
1315
David Daneyaa1762f2012-10-17 00:48:10 +02001316#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001317 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001318#endif
1319
David Daney2c8c53e2010-12-27 18:07:57 -08001320 build_get_ptep(&p, K0, K1);
1321 build_update_entries(&p, K0, K1);
1322 build_tlb_write_entry(&p, &l, &r, tlb_random);
1323 uasm_l_leave(&l, p);
1324 uasm_i_eret(&p); /* return from trap */
1325 }
David Daneyaa1762f2012-10-17 00:48:10 +02001326#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001327 uasm_l_tlb_huge_update(&l, p);
David Daney9e0f1622014-10-20 15:34:23 -07001328 if (htlb_info.need_reload_pte)
1329 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
David Daney2c8c53e2010-12-27 18:07:57 -08001330 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1331 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1332 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001333#endif
1334
Ralf Baechle875d43e2005-09-03 15:56:16 -07001335#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001336 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337#endif
1338
1339 /*
1340 * Overflow check: For the 64bit handler, we need at least one
1341 * free instruction slot for the wrap-around branch. In worst
1342 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001343 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 * unused.
1345 */
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001346 switch (boot_cpu_type()) {
1347 default:
1348 if (sizeof(long) == 4) {
1349 case CPU_LOONGSON2:
1350 /* Loongson2 ebase is different than r4k, we have more space */
1351 if ((p - tlb_handler) > 64)
1352 panic("TLB refill handler space exceeded");
1353 /*
1354 * Now fold the handler in the TLB refill handler space.
1355 */
1356 f = final_handler;
1357 /* Simplest case, just copy the handler. */
1358 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1359 final_len = p - tlb_handler;
1360 break;
1361 } else {
1362 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1363 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1364 && uasm_insn_has_bdelay(relocs,
1365 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1366 panic("TLB refill handler space exceeded");
1367 /*
1368 * Now fold the handler in the TLB refill handler space.
1369 */
1370 f = final_handler + MIPS64_REFILL_INSNS;
1371 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1372 /* Just copy the handler. */
1373 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1374 final_len = p - tlb_handler;
1375 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001376#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001377 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001378#else
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001379 const enum label_id ls = label_vmalloc;
David Daney95affdd2009-05-20 11:40:59 -07001380#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001381 u32 *split;
1382 int ov = 0;
1383 int i;
David Daney95affdd2009-05-20 11:40:59 -07001384
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001385 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1386 ;
1387 BUG_ON(i == ARRAY_SIZE(labels));
1388 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001390 /*
1391 * See if we have overflown one way or the other.
1392 */
1393 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1394 split < p - MIPS64_REFILL_INSNS)
1395 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001397 if (ov) {
1398 /*
1399 * Split two instructions before the end. One
1400 * for the branch and one for the instruction
1401 * in the delay slot.
1402 */
1403 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
David Daney95affdd2009-05-20 11:40:59 -07001404
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001405 /*
1406 * If the branch would fall in a delay slot,
1407 * we must back up an additional instruction
1408 * so that it is no longer in a delay slot.
1409 */
1410 if (uasm_insn_has_bdelay(relocs, split - 1))
1411 split--;
1412 }
1413 /* Copy first part of the handler. */
1414 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1415 f += split - tlb_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001417 if (ov) {
1418 /* Insert branch. */
1419 uasm_l_split(&l, final_handler);
1420 uasm_il_b(&f, &r, label_split);
1421 if (uasm_insn_has_bdelay(relocs, split))
1422 uasm_i_nop(&f);
1423 else {
1424 uasm_copy_handler(relocs, labels,
1425 split, split + 1, f);
1426 uasm_move_labels(labels, f, f + 1, -1);
1427 f++;
1428 split++;
1429 }
1430 }
1431
1432 /* Copy the rest of the handler. */
1433 uasm_copy_handler(relocs, labels, split, p, final_handler);
1434 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1435 (p - split);
David Daney95affdd2009-05-20 11:40:59 -07001436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 }
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001438 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Thiemo Seufere30ec452008-01-28 20:05:38 +00001441 uasm_resolve_relocs(relocs, labels);
1442 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1443 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Ralf Baechle91b05e62006-03-29 18:53:00 +01001445 memcpy((void *)ebase, final_handler, 0x100);
Leonid Yegoshin10620802014-07-11 15:18:05 -07001446 local_flush_icache_range(ebase, ebase + 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001447
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001448 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449}
1450
Huacai Chen380cd582016-03-03 09:45:12 +08001451static void setup_pw(void)
1452{
1453 unsigned long pgd_i, pgd_w;
1454#ifndef __PAGETABLE_PMD_FOLDED
1455 unsigned long pmd_i, pmd_w;
1456#endif
1457 unsigned long pt_i, pt_w;
1458 unsigned long pte_i, pte_w;
1459#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1460 unsigned long psn;
1461
1462 psn = ilog2(_PAGE_HUGE); /* bit used to indicate huge page */
1463#endif
1464 pgd_i = PGDIR_SHIFT; /* 1st level PGD */
1465#ifndef __PAGETABLE_PMD_FOLDED
1466 pgd_w = PGDIR_SHIFT - PMD_SHIFT + PGD_ORDER;
1467
1468 pmd_i = PMD_SHIFT; /* 2nd level PMD */
1469 pmd_w = PMD_SHIFT - PAGE_SHIFT;
1470#else
1471 pgd_w = PGDIR_SHIFT - PAGE_SHIFT + PGD_ORDER;
1472#endif
1473
1474 pt_i = PAGE_SHIFT; /* 3rd level PTE */
1475 pt_w = PAGE_SHIFT - 3;
1476
1477 pte_i = ilog2(_PAGE_GLOBAL);
1478 pte_w = 0;
1479
1480#ifndef __PAGETABLE_PMD_FOLDED
1481 write_c0_pwfield(pgd_i << 24 | pmd_i << 12 | pt_i << 6 | pte_i);
1482 write_c0_pwsize(1 << 30 | pgd_w << 24 | pmd_w << 12 | pt_w << 6 | pte_w);
1483#else
1484 write_c0_pwfield(pgd_i << 24 | pt_i << 6 | pte_i);
1485 write_c0_pwsize(1 << 30 | pgd_w << 24 | pt_w << 6 | pte_w);
1486#endif
1487
1488#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1489 write_c0_pwctl(1 << 6 | psn);
1490#endif
1491 write_c0_kpgd(swapper_pg_dir);
1492 kscratch_used_mask |= (1 << 7); /* KScratch6 is used for KPGD */
1493}
1494
1495static void build_loongson3_tlb_refill_handler(void)
1496{
1497 u32 *p = tlb_handler;
1498 struct uasm_label *l = labels;
1499 struct uasm_reloc *r = relocs;
1500
1501 memset(labels, 0, sizeof(labels));
1502 memset(relocs, 0, sizeof(relocs));
1503 memset(tlb_handler, 0, sizeof(tlb_handler));
1504
1505 if (check_for_high_segbits) {
1506 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1507 uasm_i_dsrl_safe(&p, K1, K0, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1508 uasm_il_beqz(&p, &r, K1, label_vmalloc);
1509 uasm_i_nop(&p);
1510
1511 uasm_il_bgez(&p, &r, K0, label_large_segbits_fault);
1512 uasm_i_nop(&p);
1513 uasm_l_vmalloc(&l, p);
1514 }
1515
1516 uasm_i_dmfc0(&p, K1, C0_PGD);
1517
1518 uasm_i_lddir(&p, K0, K1, 3); /* global page dir */
1519#ifndef __PAGETABLE_PMD_FOLDED
1520 uasm_i_lddir(&p, K1, K0, 1); /* middle page dir */
1521#endif
1522 uasm_i_ldpte(&p, K1, 0); /* even */
1523 uasm_i_ldpte(&p, K1, 1); /* odd */
1524 uasm_i_tlbwr(&p);
1525
1526 /* restore page mask */
1527 if (PM_DEFAULT_MASK >> 16) {
1528 uasm_i_lui(&p, K0, PM_DEFAULT_MASK >> 16);
1529 uasm_i_ori(&p, K0, K0, PM_DEFAULT_MASK & 0xffff);
1530 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1531 } else if (PM_DEFAULT_MASK) {
1532 uasm_i_ori(&p, K0, 0, PM_DEFAULT_MASK);
1533 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1534 } else {
1535 uasm_i_mtc0(&p, 0, C0_PAGEMASK);
1536 }
1537
1538 uasm_i_eret(&p);
1539
1540 if (check_for_high_segbits) {
1541 uasm_l_large_segbits_fault(&l, p);
1542 UASM_i_LA(&p, K1, (unsigned long)tlb_do_page_fault_0);
1543 uasm_i_jr(&p, K1);
1544 uasm_i_nop(&p);
1545 }
1546
1547 uasm_resolve_relocs(relocs, labels);
1548 memcpy((void *)(ebase + 0x80), tlb_handler, 0x80);
1549 local_flush_icache_range(ebase + 0x80, ebase + 0x100);
1550 dump_handler("loongson3_tlb_refill", (u32 *)(ebase + 0x80), 32);
1551}
1552
Jayachandran C6ba045f2013-06-23 17:16:19 +00001553extern u32 handle_tlbl[], handle_tlbl_end[];
1554extern u32 handle_tlbs[], handle_tlbs_end[];
1555extern u32 handle_tlbm[], handle_tlbm_end[];
Steven J. Hill7bb39402014-04-10 14:06:17 -05001556extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
1557extern u32 tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001558
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301559static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001560{
1561 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301562 const int __maybe_unused a1 = 5;
1563 const int __maybe_unused a2 = 6;
Steven J. Hill7bb39402014-04-10 14:06:17 -05001564 u32 *p = tlbmiss_handler_setup_pgd_start;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001565 const int tlbmiss_handler_setup_pgd_size =
Steven J. Hill7bb39402014-04-10 14:06:17 -05001566 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301567#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1568 long pgdc = (long)pgd_current;
1569#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001570
Jayachandran C6ba045f2013-06-23 17:16:19 +00001571 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1572 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001573 memset(labels, 0, sizeof(labels));
1574 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001575 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301576#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001577 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301578 struct uasm_label *l = labels;
1579 struct uasm_reloc *r = relocs;
1580
David Daney3d8bfdd2010-12-21 14:19:11 -08001581 /* PGD << 11 in c0_Context */
1582 /*
1583 * If it is a ckseg0 address, convert to a physical
1584 * address. Shifting right by 29 and adding 4 will
1585 * result in zero for these addresses.
1586 *
1587 */
1588 UASM_i_SRA(&p, a1, a0, 29);
1589 UASM_i_ADDIU(&p, a1, a1, 4);
1590 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1591 uasm_i_nop(&p);
1592 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1593 uasm_l_tlbl_goaround1(&l, p);
1594 UASM_i_SLL(&p, a0, a0, 11);
1595 uasm_i_jr(&p, 31);
1596 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1597 } else {
1598 /* PGD in c0_KScratch */
1599 uasm_i_jr(&p, 31);
Huacai Chen380cd582016-03-03 09:45:12 +08001600 if (cpu_has_ldpte)
1601 UASM_i_MTC0(&p, a0, C0_PWBASE);
1602 else
1603 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001604 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301605#else
1606#ifdef CONFIG_SMP
1607 /* Save PGD to pgd_current[smp_processor_id()] */
1608 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1609 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1610 UASM_i_LA_mostly(&p, a2, pgdc);
1611 UASM_i_ADDU(&p, a2, a2, a1);
1612 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1613#else
1614 UASM_i_LA_mostly(&p, a2, pgdc);
1615 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1616#endif /* SMP */
1617 uasm_i_jr(&p, 31);
1618
1619 /* if pgd_reg is allocated, save PGD also to scratch register */
1620 if (pgd_reg != -1)
1621 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1622 else
1623 uasm_i_nop(&p);
1624#endif
Jayachandran C6ba045f2013-06-23 17:16:19 +00001625 if (p >= tlbmiss_handler_setup_pgd_end)
1626 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001627
Jayachandran C6ba045f2013-06-23 17:16:19 +00001628 uasm_resolve_relocs(relocs, labels);
1629 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1630 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1631
1632 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1633 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001634}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001636static void
David Daneybd1437e2009-05-08 15:10:50 -07001637iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
1639#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001640# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001642 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 else
1644# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001645 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001647# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001649 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 else
1651# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001652 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653#endif
1654}
1655
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001656static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001657iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001658 unsigned int mode, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001660 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001661 unsigned int swmode = mode & ~hwmode;
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001662
Masahiro Yamada97f26452016-08-03 13:45:50 -07001663 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_64bits) {
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001664 uasm_i_lui(p, scratch, swmode >> 16);
Steven J. Hillc5b36782015-02-26 18:16:38 -06001665 uasm_i_or(p, pte, pte, scratch);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001666 BUG_ON(swmode & 0xffff);
1667 } else {
1668 uasm_i_ori(p, pte, pte, mode);
1669 }
1670
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001672# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001674 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 else
1676# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001677 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
1679 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001680 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001682 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
Ralf Baechle34adb282014-11-22 00:16:48 +01001684# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001686 /* no uasm_i_nop needed */
1687 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1688 uasm_i_ori(p, pte, pte, hwmode);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001689 BUG_ON(hwmode & ~0xffff);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001690 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1691 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1692 /* no uasm_i_nop needed */
1693 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001695 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001697 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698# endif
1699#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001700# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001702 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 else
1704# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001705 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
Ralf Baechle34adb282014-11-22 00:16:48 +01001707# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001709 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1710 uasm_i_ori(p, pte, pte, hwmode);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001711 BUG_ON(hwmode & ~0xffff);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001712 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1713 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 }
1715# endif
1716#endif
1717}
1718
1719/*
1720 * Check if PTE is present, if not then jump to LABEL. PTR points to
1721 * the page table where this PTE is located, PTE will be re-loaded
1722 * with it's original value.
1723 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001724static void
David Daneybd1437e2009-05-08 15:10:50 -07001725build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001726 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727{
David Daneybf286072011-07-05 16:34:46 -07001728 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001729 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001730
Steven J. Hill05857c62012-09-13 16:51:46 -05001731 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001732 if (use_bbit_insns()) {
1733 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1734 uasm_i_nop(p);
1735 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001736 if (_PAGE_PRESENT_SHIFT) {
1737 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1738 cur = t;
1739 }
1740 uasm_i_andi(p, t, cur, 1);
David Daneybf286072011-07-05 16:34:46 -07001741 uasm_il_beqz(p, r, t, lid);
1742 if (pte == t)
1743 /* You lose the SMP race :-(*/
1744 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001745 }
David Daney6dd93442010-02-10 15:12:47 -08001746 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001747 if (_PAGE_PRESENT_SHIFT) {
1748 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1749 cur = t;
1750 }
1751 uasm_i_andi(p, t, cur,
Paul Burton780602d2016-04-19 09:25:03 +01001752 (_PAGE_PRESENT | _PAGE_NO_READ) >> _PAGE_PRESENT_SHIFT);
1753 uasm_i_xori(p, t, t, _PAGE_PRESENT >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001754 uasm_il_bnez(p, r, t, lid);
1755 if (pte == t)
1756 /* You lose the SMP race :-(*/
1757 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759}
1760
1761/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001762static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001763build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001764 unsigned int ptr, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001766 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1767
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001768 iPTE_SW(p, r, pte, ptr, mode, scratch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769}
1770
1771/*
1772 * Check if PTE can be written to, if not branch to LABEL. Regardless
1773 * restore PTE with value from PTR when done.
1774 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001775static void
David Daneybd1437e2009-05-08 15:10:50 -07001776build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001777 unsigned int pte, unsigned int ptr, int scratch,
1778 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779{
David Daneybf286072011-07-05 16:34:46 -07001780 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001781 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001782
James Hogan8fe49082015-04-27 15:07:18 +01001783 if (_PAGE_PRESENT_SHIFT) {
1784 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1785 cur = t;
1786 }
1787 uasm_i_andi(p, t, cur,
James Hogana3ae5652015-04-27 15:07:17 +01001788 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1789 uasm_i_xori(p, t, t,
1790 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001791 uasm_il_bnez(p, r, t, lid);
1792 if (pte == t)
1793 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001794 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001795 else
1796 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797}
1798
1799/* Make PTE writable, update software status bits as well, then store
1800 * at PTR.
1801 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001802static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001803build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001804 unsigned int ptr, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001806 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1807 | _PAGE_DIRTY);
1808
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001809 iPTE_SW(p, r, pte, ptr, mode, scratch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810}
1811
1812/*
1813 * Check if PTE can be modified, if not branch to LABEL. Regardless
1814 * restore PTE with value from PTR when done.
1815 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001816static void
David Daneybd1437e2009-05-08 15:10:50 -07001817build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001818 unsigned int pte, unsigned int ptr, int scratch,
1819 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820{
David Daneycc33ae42010-12-20 15:54:50 -08001821 if (use_bbit_insns()) {
1822 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1823 uasm_i_nop(p);
1824 } else {
David Daneybf286072011-07-05 16:34:46 -07001825 int t = scratch >= 0 ? scratch : pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -06001826 uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
1827 uasm_i_andi(p, t, t, 1);
David Daneybf286072011-07-05 16:34:46 -07001828 uasm_il_beqz(p, r, t, lid);
1829 if (pte == t)
1830 /* You lose the SMP race :-(*/
1831 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001832 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833}
1834
David Daney826222842009-10-14 12:16:56 -07001835#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001836
1837
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838/*
1839 * R3000 style TLB load/store/modify handlers.
1840 */
1841
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001842/*
1843 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1844 * Then it returns.
1845 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001846static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001847build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001849 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1850 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1851 uasm_i_tlbwi(p);
1852 uasm_i_jr(p, tmp);
1853 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854}
1855
1856/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001857 * This places the pte into ENTRYLO0 and writes it with tlbwi
1858 * or tlbwr as appropriate. This is because the index register
1859 * may have the probe fail bit set as a result of a trap on a
1860 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001862static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001863build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1864 struct uasm_reloc **r, unsigned int pte,
1865 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001867 uasm_i_mfc0(p, tmp, C0_INDEX);
1868 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1869 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1870 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1871 uasm_i_tlbwi(p); /* cp0 delay */
1872 uasm_i_jr(p, tmp);
1873 uasm_i_rfe(p); /* branch delay */
1874 uasm_l_r3000_write_probe_fail(l, *p);
1875 uasm_i_tlbwr(p); /* cp0 delay */
1876 uasm_i_jr(p, tmp);
1877 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878}
1879
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001880static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1882 unsigned int ptr)
1883{
1884 long pgdc = (long)pgd_current;
1885
Thiemo Seufere30ec452008-01-28 20:05:38 +00001886 uasm_i_mfc0(p, pte, C0_BADVADDR);
1887 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1888 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1889 uasm_i_srl(p, pte, pte, 22); /* load delay */
1890 uasm_i_sll(p, pte, pte, 2);
1891 uasm_i_addu(p, ptr, ptr, pte);
1892 uasm_i_mfc0(p, pte, C0_CONTEXT);
1893 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1894 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1895 uasm_i_addu(p, ptr, ptr, pte);
1896 uasm_i_lw(p, pte, 0, ptr);
1897 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898}
1899
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001900static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901{
1902 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001903 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001904 struct uasm_label *l = labels;
1905 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
Jayachandran C6ba045f2013-06-23 17:16:19 +00001907 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 memset(labels, 0, sizeof(labels));
1909 memset(relocs, 0, sizeof(relocs));
1910
1911 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001912 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001913 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001914 build_make_valid(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001915 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916
Thiemo Seufere30ec452008-01-28 20:05:38 +00001917 uasm_l_nopage_tlbl(&l, p);
1918 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1919 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Jayachandran C6ba045f2013-06-23 17:16:19 +00001921 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 panic("TLB load handler fastpath space exceeded");
1923
Thiemo Seufere30ec452008-01-28 20:05:38 +00001924 uasm_resolve_relocs(relocs, labels);
1925 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1926 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927
Jayachandran C6ba045f2013-06-23 17:16:19 +00001928 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929}
1930
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001931static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932{
1933 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001934 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001935 struct uasm_label *l = labels;
1936 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
Jayachandran C6ba045f2013-06-23 17:16:19 +00001938 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 memset(labels, 0, sizeof(labels));
1940 memset(relocs, 0, sizeof(relocs));
1941
1942 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001943 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001944 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001945 build_make_write(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001946 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
Thiemo Seufere30ec452008-01-28 20:05:38 +00001948 uasm_l_nopage_tlbs(&l, p);
1949 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1950 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
Tony Wuafc813a2013-07-18 09:45:47 +00001952 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 panic("TLB store handler fastpath space exceeded");
1954
Thiemo Seufere30ec452008-01-28 20:05:38 +00001955 uasm_resolve_relocs(relocs, labels);
1956 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1957 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958
Jayachandran C6ba045f2013-06-23 17:16:19 +00001959 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960}
1961
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001962static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963{
1964 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001965 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001966 struct uasm_label *l = labels;
1967 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
Jayachandran C6ba045f2013-06-23 17:16:19 +00001969 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 memset(labels, 0, sizeof(labels));
1971 memset(relocs, 0, sizeof(relocs));
1972
1973 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001974 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001975 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001976 build_make_write(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001977 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Thiemo Seufere30ec452008-01-28 20:05:38 +00001979 uasm_l_nopage_tlbm(&l, p);
1980 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1981 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982
Jayachandran C6ba045f2013-06-23 17:16:19 +00001983 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 panic("TLB modify handler fastpath space exceeded");
1985
Thiemo Seufere30ec452008-01-28 20:05:38 +00001986 uasm_resolve_relocs(relocs, labels);
1987 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1988 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Jayachandran C6ba045f2013-06-23 17:16:19 +00001990 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991}
David Daney826222842009-10-14 12:16:56 -07001992#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993
1994/*
1995 * R4000 style TLB load/store/modify handlers.
1996 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001997static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001998build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001999 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000{
David Daneybf286072011-07-05 16:34:46 -07002001 struct work_registers wr = build_get_work_registers(p);
2002
Ralf Baechle875d43e2005-09-03 15:56:16 -07002003#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07002004 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005#else
David Daneybf286072011-07-05 16:34:46 -07002006 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007#endif
2008
David Daneyaa1762f2012-10-17 00:48:10 +02002009#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002010 /*
2011 * For huge tlb entries, pmd doesn't contain an address but
2012 * instead contains the tlb pte. Check the PAGE_HUGE bit and
2013 * see if we need to jump to huge tlb processing.
2014 */
David Daneybf286072011-07-05 16:34:46 -07002015 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07002016#endif
2017
David Daneybf286072011-07-05 16:34:46 -07002018 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
2019 UASM_i_LW(p, wr.r2, 0, wr.r2);
2020 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
2021 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
2022 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023
2024#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00002025 uasm_l_smp_pgtable_change(l, *p);
2026#endif
David Daneybf286072011-07-05 16:34:46 -07002027 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002028 if (!m4kc_tlbp_war()) {
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002029 build_tlb_probe_entry(p);
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002030 if (cpu_has_htw) {
2031 /* race condition happens, leaving */
2032 uasm_i_ehb(p);
2033 uasm_i_mfc0(p, wr.r3, C0_INDEX);
2034 uasm_il_bltz(p, r, wr.r3, label_leave);
2035 uasm_i_nop(p);
2036 }
2037 }
David Daneybf286072011-07-05 16:34:46 -07002038 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039}
2040
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002041static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00002042build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
2043 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 unsigned int ptr)
2045{
Thiemo Seufere30ec452008-01-28 20:05:38 +00002046 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
2047 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 build_update_entries(p, tmp, ptr);
2049 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002050 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07002051 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002052 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
Ralf Baechle875d43e2005-09-03 15:56:16 -07002054#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07002055 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056#endif
2057}
2058
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002059static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060{
2061 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002062 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002063 struct uasm_label *l = labels;
2064 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002065 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066
Jayachandran C6ba045f2013-06-23 17:16:19 +00002067 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 memset(labels, 0, sizeof(labels));
2069 memset(relocs, 0, sizeof(relocs));
2070
2071 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01002072 unsigned int segbits = 44;
2073
2074 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
2075 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002076 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07002077 uasm_i_dsrl_safe(&p, K1, K0, 62);
2078 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
2079 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01002080 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002081 uasm_il_bnez(&p, &r, K0, label_leave);
2082 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 }
2084
David Daneybf286072011-07-05 16:34:46 -07002085 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2086 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002087 if (m4kc_tlbp_war())
2088 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002089
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002090 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002091 /*
2092 * If the page is not _PAGE_VALID, RI or XI could not
2093 * have triggered it. Skip the expensive test..
2094 */
David Daneycc33ae42010-12-20 15:54:50 -08002095 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002096 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002097 label_tlbl_goaround1);
2098 } else {
David Daneybf286072011-07-05 16:34:46 -07002099 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2100 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08002101 }
David Daney6dd93442010-02-10 15:12:47 -08002102 uasm_i_nop(&p);
2103
2104 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002105
2106 switch (current_cpu_type()) {
2107 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002108 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002109 uasm_i_ehb(&p);
2110
2111 case CPU_CAVIUM_OCTEON:
2112 case CPU_CAVIUM_OCTEON_PLUS:
2113 case CPU_CAVIUM_OCTEON2:
2114 break;
2115 }
2116 }
2117
David Daney6dd93442010-02-10 15:12:47 -08002118 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002119 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002120 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002121 } else {
David Daneybf286072011-07-05 16:34:46 -07002122 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2123 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002124 }
David Daneybf286072011-07-05 16:34:46 -07002125 /* load it in the delay slot*/
2126 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2127 /* load it if ptr is odd */
2128 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002129 /*
David Daneybf286072011-07-05 16:34:46 -07002130 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002131 * XI must have triggered it.
2132 */
David Daneycc33ae42010-12-20 15:54:50 -08002133 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002134 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
2135 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002136 uasm_l_tlbl_goaround1(&l, p);
2137 } else {
David Daneybf286072011-07-05 16:34:46 -07002138 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2139 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
2140 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002141 }
David Daneybf286072011-07-05 16:34:46 -07002142 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08002143 }
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002144 build_make_valid(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002145 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146
David Daneyaa1762f2012-10-17 00:48:10 +02002147#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002148 /*
2149 * This is the entry point when build_r4000_tlbchange_handler_head
2150 * spots a huge page.
2151 */
2152 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002153 iPTE_LW(&p, wr.r1, wr.r2);
2154 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07002155 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002156
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002157 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002158 /*
2159 * If the page is not _PAGE_VALID, RI or XI could not
2160 * have triggered it. Skip the expensive test..
2161 */
David Daneycc33ae42010-12-20 15:54:50 -08002162 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002163 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002164 label_tlbl_goaround2);
2165 } else {
David Daneybf286072011-07-05 16:34:46 -07002166 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2167 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002168 }
David Daney6dd93442010-02-10 15:12:47 -08002169 uasm_i_nop(&p);
2170
2171 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002172
2173 switch (current_cpu_type()) {
2174 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002175 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002176 uasm_i_ehb(&p);
2177
2178 case CPU_CAVIUM_OCTEON:
2179 case CPU_CAVIUM_OCTEON_PLUS:
2180 case CPU_CAVIUM_OCTEON2:
2181 break;
2182 }
2183 }
2184
David Daney6dd93442010-02-10 15:12:47 -08002185 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002186 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002187 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002188 } else {
David Daneybf286072011-07-05 16:34:46 -07002189 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2190 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002191 }
David Daneybf286072011-07-05 16:34:46 -07002192 /* load it in the delay slot*/
2193 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2194 /* load it if ptr is odd */
2195 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002196 /*
David Daneybf286072011-07-05 16:34:46 -07002197 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002198 * XI must have triggered it.
2199 */
David Daneycc33ae42010-12-20 15:54:50 -08002200 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002201 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002202 } else {
David Daneybf286072011-07-05 16:34:46 -07002203 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2204 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002205 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002206 if (PM_DEFAULT_MASK == 0)
2207 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002208 /*
2209 * We clobbered C0_PAGEMASK, restore it. On the other branch
2210 * it is restored in build_huge_tlb_write_entry.
2211 */
David Daneybf286072011-07-05 16:34:46 -07002212 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002213
2214 uasm_l_tlbl_goaround2(&l, p);
2215 }
David Daneybf286072011-07-05 16:34:46 -07002216 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
Huacai Chen59b87252017-03-16 21:00:27 +08002217 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
David Daneyfd062c82009-05-27 17:47:44 -07002218#endif
2219
Thiemo Seufere30ec452008-01-28 20:05:38 +00002220 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002221 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002222#ifdef CONFIG_CPU_MICROMIPS
2223 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2224 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2225 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2226 uasm_i_jr(&p, K0);
2227 } else
2228#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002229 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2230 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231
Jayachandran C6ba045f2013-06-23 17:16:19 +00002232 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 panic("TLB load handler fastpath space exceeded");
2234
Thiemo Seufere30ec452008-01-28 20:05:38 +00002235 uasm_resolve_relocs(relocs, labels);
2236 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2237 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238
Jayachandran C6ba045f2013-06-23 17:16:19 +00002239 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240}
2241
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002242static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243{
2244 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002245 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002246 struct uasm_label *l = labels;
2247 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002248 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249
Jayachandran C6ba045f2013-06-23 17:16:19 +00002250 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 memset(labels, 0, sizeof(labels));
2252 memset(relocs, 0, sizeof(relocs));
2253
David Daneybf286072011-07-05 16:34:46 -07002254 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2255 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002256 if (m4kc_tlbp_war())
2257 build_tlb_probe_entry(&p);
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002258 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002259 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260
David Daneyaa1762f2012-10-17 00:48:10 +02002261#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002262 /*
2263 * This is the entry point when
2264 * build_r4000_tlbchange_handler_head spots a huge page.
2265 */
2266 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002267 iPTE_LW(&p, wr.r1, wr.r2);
2268 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002269 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002270 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002271 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
Huacai Chen59b87252017-03-16 21:00:27 +08002272 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
David Daneyfd062c82009-05-27 17:47:44 -07002273#endif
2274
Thiemo Seufere30ec452008-01-28 20:05:38 +00002275 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002276 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002277#ifdef CONFIG_CPU_MICROMIPS
2278 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2279 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2280 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2281 uasm_i_jr(&p, K0);
2282 } else
2283#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002284 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2285 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286
Jayachandran C6ba045f2013-06-23 17:16:19 +00002287 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288 panic("TLB store handler fastpath space exceeded");
2289
Thiemo Seufere30ec452008-01-28 20:05:38 +00002290 uasm_resolve_relocs(relocs, labels);
2291 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2292 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
Jayachandran C6ba045f2013-06-23 17:16:19 +00002294 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295}
2296
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002297static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298{
2299 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002300 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002301 struct uasm_label *l = labels;
2302 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002303 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304
Jayachandran C6ba045f2013-06-23 17:16:19 +00002305 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 memset(labels, 0, sizeof(labels));
2307 memset(relocs, 0, sizeof(relocs));
2308
David Daneybf286072011-07-05 16:34:46 -07002309 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2310 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002311 if (m4kc_tlbp_war())
2312 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313 /* Present and writable bits set, set accessed and dirty bits. */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002314 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002315 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316
David Daneyaa1762f2012-10-17 00:48:10 +02002317#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002318 /*
2319 * This is the entry point when
2320 * build_r4000_tlbchange_handler_head spots a huge page.
2321 */
2322 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002323 iPTE_LW(&p, wr.r1, wr.r2);
2324 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002325 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002326 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002327 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
Huacai Chen59b87252017-03-16 21:00:27 +08002328 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 0);
David Daneyfd062c82009-05-27 17:47:44 -07002329#endif
2330
Thiemo Seufere30ec452008-01-28 20:05:38 +00002331 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002332 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002333#ifdef CONFIG_CPU_MICROMIPS
2334 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2335 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2336 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2337 uasm_i_jr(&p, K0);
2338 } else
2339#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002340 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2341 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
Jayachandran C6ba045f2013-06-23 17:16:19 +00002343 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344 panic("TLB modify handler fastpath space exceeded");
2345
Thiemo Seufere30ec452008-01-28 20:05:38 +00002346 uasm_resolve_relocs(relocs, labels);
2347 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2348 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349
Jayachandran C6ba045f2013-06-23 17:16:19 +00002350 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351}
2352
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002353static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002354{
2355 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002356 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002357 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002358 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002359 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002360 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002361 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2362 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002363}
2364
Markos Chandrasf1014d12014-07-14 12:47:09 +01002365static void print_htw_config(void)
2366{
2367 unsigned long config;
2368 unsigned int pwctl;
2369 const int field = 2 * sizeof(unsigned long);
2370
2371 config = read_c0_pwfield();
2372 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2373 field, config,
2374 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2375 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2376 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2377 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2378 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2379
2380 config = read_c0_pwsize();
James Hogan6446e6c2016-05-27 22:25:22 +01002381 pr_debug("PWSize (0x%0*lx): PS: 0x%lx GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
Markos Chandrasf1014d12014-07-14 12:47:09 +01002382 field, config,
James Hogan6446e6c2016-05-27 22:25:22 +01002383 (config & MIPS_PWSIZE_PS_MASK) >> MIPS_PWSIZE_PS_SHIFT,
Markos Chandrasf1014d12014-07-14 12:47:09 +01002384 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2385 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2386 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2387 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2388 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2389
2390 pwctl = read_c0_pwctl();
James Hogan6446e6c2016-05-27 22:25:22 +01002391 pr_debug("PWCtl (0x%x): PWEn: 0x%x XK: 0x%x XS: 0x%x XU: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
Markos Chandrasf1014d12014-07-14 12:47:09 +01002392 pwctl,
2393 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
James Hogan6446e6c2016-05-27 22:25:22 +01002394 (pwctl & MIPS_PWCTL_XK_MASK) >> MIPS_PWCTL_XK_SHIFT,
2395 (pwctl & MIPS_PWCTL_XS_MASK) >> MIPS_PWCTL_XS_SHIFT,
2396 (pwctl & MIPS_PWCTL_XU_MASK) >> MIPS_PWCTL_XU_SHIFT,
Markos Chandrasf1014d12014-07-14 12:47:09 +01002397 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2398 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2399 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2400}
2401
2402static void config_htw_params(void)
2403{
2404 unsigned long pwfield, pwsize, ptei;
2405 unsigned int config;
2406
2407 /*
2408 * We are using 2-level page tables, so we only need to
2409 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2410 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2411 * write values less than 0xc in these fields because the entire
2412 * write will be dropped. As a result of which, we must preserve
2413 * the original reset values and overwrite only what we really want.
2414 */
2415
2416 pwfield = read_c0_pwfield();
2417 /* re-initialize the GDI field */
2418 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2419 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2420 /* re-initialize the PTI field including the even/odd bit */
2421 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2422 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002423 if (CONFIG_PGTABLE_LEVELS >= 3) {
2424 pwfield &= ~MIPS_PWFIELD_MDI_MASK;
2425 pwfield |= PMD_SHIFT << MIPS_PWFIELD_MDI_SHIFT;
2426 }
Markos Chandrasf1014d12014-07-14 12:47:09 +01002427 /* Set the PTEI right shift */
2428 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2429 pwfield |= ptei;
2430 write_c0_pwfield(pwfield);
2431 /* Check whether the PTEI value is supported */
2432 back_to_back_c0_hazard();
2433 pwfield = read_c0_pwfield();
2434 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2435 != ptei) {
2436 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2437 ptei);
2438 /*
2439 * Drop option to avoid HTW being enabled via another path
2440 * (eg htw_reset())
2441 */
2442 current_cpu_data.options &= ~MIPS_CPU_HTW;
2443 return;
2444 }
2445
2446 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2447 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002448 if (CONFIG_PGTABLE_LEVELS >= 3)
2449 pwsize |= ilog2(PTRS_PER_PMD) << MIPS_PWSIZE_MDW_SHIFT;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002450
James Hoganaa760422016-05-27 22:25:23 +01002451 /* Set pointer size to size of directory pointers */
Masahiro Yamada97f26452016-08-03 13:45:50 -07002452 if (IS_ENABLED(CONFIG_64BIT))
James Hoganaa760422016-05-27 22:25:23 +01002453 pwsize |= MIPS_PWSIZE_PS_MASK;
2454 /* PTEs may be multiple pointers long (e.g. with XPA) */
2455 pwsize |= ((PTE_T_LOG2 - PGD_T_LOG2) << MIPS_PWSIZE_PTEW_SHIFT)
2456 & MIPS_PWSIZE_PTEW_MASK;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002457
Markos Chandrasf1014d12014-07-14 12:47:09 +01002458 write_c0_pwsize(pwsize);
2459
2460 /* Make sure everything is set before we enable the HTW */
2461 back_to_back_c0_hazard();
2462
James Hoganaa760422016-05-27 22:25:23 +01002463 /*
2464 * Enable HTW (and only for XUSeg on 64-bit), and disable the rest of
2465 * the pwctl fields.
2466 */
Markos Chandrasf1014d12014-07-14 12:47:09 +01002467 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
Masahiro Yamada97f26452016-08-03 13:45:50 -07002468 if (IS_ENABLED(CONFIG_64BIT))
James Hoganaa760422016-05-27 22:25:23 +01002469 config |= MIPS_PWCTL_XU_MASK;
Markos Chandrasf1014d12014-07-14 12:47:09 +01002470 write_c0_pwctl(config);
2471 pr_info("Hardware Page Table Walker enabled\n");
2472
2473 print_htw_config();
2474}
2475
Steven J. Hillc5b36782015-02-26 18:16:38 -06002476static void config_xpa_params(void)
2477{
2478#ifdef CONFIG_XPA
2479 unsigned int pagegrain;
2480
2481 if (mips_xpa_disabled) {
2482 pr_info("Extended Physical Addressing (XPA) disabled\n");
2483 return;
2484 }
2485
2486 pagegrain = read_c0_pagegrain();
2487 write_c0_pagegrain(pagegrain | PG_ELPA);
2488 back_to_back_c0_hazard();
2489 pagegrain = read_c0_pagegrain();
2490
2491 if (pagegrain & PG_ELPA)
2492 pr_info("Extended Physical Addressing (XPA) enabled\n");
2493 else
2494 panic("Extended Physical Addressing (XPA) disabled");
2495#endif
2496}
2497
Paul Burton00bf1c62015-09-22 11:42:52 -07002498static void check_pabits(void)
2499{
2500 unsigned long entry;
2501 unsigned pabits, fillbits;
2502
2503 if (!cpu_has_rixi || !_PAGE_NO_EXEC) {
2504 /*
2505 * We'll only be making use of the fact that we can rotate bits
2506 * into the fill if the CPU supports RIXI, so don't bother
2507 * probing this for CPUs which don't.
2508 */
2509 return;
2510 }
2511
2512 write_c0_entrylo0(~0ul);
2513 back_to_back_c0_hazard();
2514 entry = read_c0_entrylo0();
2515
2516 /* clear all non-PFN bits */
2517 entry &= ~((1 << MIPS_ENTRYLO_PFN_SHIFT) - 1);
2518 entry &= ~(MIPS_ENTRYLO_RI | MIPS_ENTRYLO_XI);
2519
2520 /* find a lower bound on PABITS, and upper bound on fill bits */
2521 pabits = fls_long(entry) + 6;
2522 fillbits = max_t(int, (int)BITS_PER_LONG - pabits, 0);
2523
2524 /* minus the RI & XI bits */
2525 fillbits -= min_t(unsigned, fillbits, 2);
2526
2527 if (fillbits >= ilog2(_PAGE_NO_EXEC))
2528 fill_includes_sw_bits = true;
2529
2530 pr_debug("Entry* registers contain %u fill bits\n", fillbits);
2531}
2532
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002533void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534{
2535 /*
2536 * The refill handler is generated per-CPU, multi-node systems
2537 * may have local storage for it. The other handlers are only
2538 * needed once.
2539 */
2540 static int run_once = 0;
2541
Masahiro Yamada97f26452016-08-03 13:45:50 -07002542 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_rixi)
Paul Burtone56c7e12016-04-19 09:25:11 +01002543 panic("Kernels supporting XPA currently require CPUs with RIXI");
2544
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002545 output_pgtable_bits_defines();
Paul Burton00bf1c62015-09-22 11:42:52 -07002546 check_pabits();
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002547
David Daney1ec56322010-04-28 12:16:18 -07002548#ifdef CONFIG_64BIT
2549 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2550#endif
2551
Ralf Baechle10cc3522007-10-11 23:46:15 +01002552 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 case CPU_R2000:
2554 case CPU_R3000:
2555 case CPU_R3000A:
2556 case CPU_R3081E:
2557 case CPU_TX3912:
2558 case CPU_TX3922:
2559 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07002560#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002561 if (cpu_has_local_ebase)
2562 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002564 if (!cpu_has_local_ebase)
2565 build_r3000_tlb_refill_handler();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302566 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567 build_r3000_tlb_load_handler();
2568 build_r3000_tlb_store_handler();
2569 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002570 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571 run_once++;
2572 }
David Daney826222842009-10-14 12:16:56 -07002573#else
2574 panic("No R3000 TLB refill handler");
2575#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576 break;
2577
2578 case CPU_R6000:
2579 case CPU_R6000A:
2580 panic("No R6000 TLB refill handler yet");
2581 break;
2582
2583 case CPU_R8000:
2584 panic("No R8000 TLB refill handler yet");
2585 break;
2586
2587 default:
Huacai Chen380cd582016-03-03 09:45:12 +08002588 if (cpu_has_ldpte)
2589 setup_pw();
2590
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002592 scratch_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302593 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594 build_r4000_tlb_load_handler();
2595 build_r4000_tlb_store_handler();
2596 build_r4000_tlb_modify_handler();
Huacai Chen380cd582016-03-03 09:45:12 +08002597 if (cpu_has_ldpte)
2598 build_loongson3_tlb_refill_handler();
2599 else if (!cpu_has_local_ebase)
Huacai Chen87599342013-03-17 11:49:38 +00002600 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002601 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 run_once++;
2603 }
Huacai Chen87599342013-03-17 11:49:38 +00002604 if (cpu_has_local_ebase)
2605 build_r4000_tlb_refill_handler();
Steven J. Hillc5b36782015-02-26 18:16:38 -06002606 if (cpu_has_xpa)
2607 config_xpa_params();
Markos Chandrasf1014d12014-07-14 12:47:09 +01002608 if (cpu_has_htw)
2609 config_htw_params();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610 }
2611}