blob: bc41063756501e3374d6d7e5255fe08cf1ff17f2 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
196 dma_addr_t addr,
197 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800200 pde |= addr;
201 if (level != I915_CACHE_NONE)
202 pde |= PPAT_CACHED_PDE_INDEX;
203 else
204 pde |= PPAT_UNCACHED_INDEX;
205 return pde;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t snb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700214
215 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100216 case I915_CACHE_L3_LLC:
217 case I915_CACHE_LLC:
218 pte |= GEN6_PTE_CACHE_LLC;
219 break;
220 case I915_CACHE_NONE:
221 pte |= GEN6_PTE_UNCACHED;
222 break;
223 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100224 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100225 }
226
227 return pte;
228}
229
Michel Thierry07749ef2015-03-16 16:00:54 +0000230static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
231 enum i915_cache_level level,
232 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100233{
Michel Thierry07749ef2015-03-16 16:00:54 +0000234 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100235 pte |= GEN6_PTE_ADDR_ENCODE(addr);
236
237 switch (level) {
238 case I915_CACHE_L3_LLC:
239 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700240 break;
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700245 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 }
250
Ben Widawsky54d12522012-09-24 16:44:32 -0700251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t byt_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
Akash Goel24f3a8c2014-06-17 10:59:42 +0530261 if (!(flags & PTE_READ_ONLY))
262 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700263
264 if (level != I915_CACHE_NONE)
265 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
266
267 return pte;
268}
269
Michel Thierry07749ef2015-03-16 16:00:54 +0000270static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
271 enum i915_cache_level level,
272 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700273{
Michel Thierry07749ef2015-03-16 16:00:54 +0000274 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700275 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700276
277 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700278 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t iris_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
285 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700286{
Michel Thierry07749ef2015-03-16 16:00:54 +0000287 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288 pte |= HSW_PTE_ADDR_ENCODE(addr);
289
Chris Wilson651d7942013-08-08 14:41:10 +0100290 switch (level) {
291 case I915_CACHE_NONE:
292 break;
293 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000294 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100295 break;
296 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000297 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100298 break;
299 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700300
301 return pte;
302}
303
Ben Widawsky678d96f2015-03-16 16:00:56 +0000304#define i915_dma_unmap_single(px, dev) \
305 __i915_dma_unmap_single((px)->daddr, dev)
306
Daniel Vetter2c642b02015-04-14 17:35:26 +0200307static void __i915_dma_unmap_single(dma_addr_t daddr,
308 struct drm_device *dev)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000309{
310 struct device *device = &dev->pdev->dev;
311
312 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
313}
314
315/**
316 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
317 * @px: Page table/dir/etc to get a DMA map for
318 * @dev: drm device
319 *
320 * Page table allocations are unified across all gens. They always require a
321 * single 4k allocation, as well as a DMA mapping. If we keep the structs
322 * symmetric here, the simple macro covers us for every page table type.
323 *
324 * Return: 0 if success.
325 */
326#define i915_dma_map_single(px, dev) \
327 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
328
Daniel Vetter2c642b02015-04-14 17:35:26 +0200329static int i915_dma_map_page_single(struct page *page,
330 struct drm_device *dev,
331 dma_addr_t *daddr)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000332{
333 struct device *device = &dev->pdev->dev;
334
335 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000336 if (dma_mapping_error(device, *daddr))
337 return -ENOMEM;
338
339 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000340}
341
Michel Thierryec565b32015-04-08 12:13:23 +0100342static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000343 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000344{
345 if (WARN_ON(!pt->page))
346 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000347
348 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000349 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000350 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000351 kfree(pt);
352}
353
Michel Thierry5a8e9942015-04-08 12:13:25 +0100354static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100355 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100356{
357 gen8_pte_t *pt_vaddr, scratch_pte;
358 int i;
359
360 pt_vaddr = kmap_atomic(pt->page);
361 scratch_pte = gen8_pte_encode(vm->scratch.addr,
362 I915_CACHE_LLC, true);
363
364 for (i = 0; i < GEN8_PTES; i++)
365 pt_vaddr[i] = scratch_pte;
366
367 if (!HAS_LLC(vm->dev))
368 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
369 kunmap_atomic(pt_vaddr);
370}
371
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300372static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000373{
Michel Thierryec565b32015-04-08 12:13:23 +0100374 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000375 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
376 GEN8_PTES : GEN6_PTES;
377 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000378
379 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
380 if (!pt)
381 return ERR_PTR(-ENOMEM);
382
Ben Widawsky678d96f2015-03-16 16:00:56 +0000383 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
384 GFP_KERNEL);
385
386 if (!pt->used_ptes)
387 goto fail_bitmap;
388
Michel Thierry4933d512015-03-24 15:46:22 +0000389 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000390 if (!pt->page)
391 goto fail_page;
392
393 ret = i915_dma_map_single(pt, dev);
394 if (ret)
395 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000396
397 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000398
399fail_dma:
400 __free_page(pt->page);
401fail_page:
402 kfree(pt->used_ptes);
403fail_bitmap:
404 kfree(pt);
405
406 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000407}
408
Michel Thierrye5815a22015-04-08 12:13:32 +0100409static void unmap_and_free_pd(struct i915_page_directory *pd,
410 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000411{
412 if (pd->page) {
Michel Thierrye5815a22015-04-08 12:13:32 +0100413 i915_dma_unmap_single(pd, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000414 __free_page(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100415 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000416 kfree(pd);
417 }
418}
419
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300420static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000421{
Michel Thierryec565b32015-04-08 12:13:23 +0100422 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100423 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000424
425 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
426 if (!pd)
427 return ERR_PTR(-ENOMEM);
428
Michel Thierry33c88192015-04-08 12:13:33 +0100429 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
430 sizeof(*pd->used_pdes), GFP_KERNEL);
431 if (!pd->used_pdes)
432 goto free_pd;
433
Michel Thierry5a8e9942015-04-08 12:13:25 +0100434 pd->page = alloc_page(GFP_KERNEL);
Michel Thierry33c88192015-04-08 12:13:33 +0100435 if (!pd->page)
436 goto free_bitmap;
Ben Widawsky06fda602015-02-24 16:22:36 +0000437
Michel Thierrye5815a22015-04-08 12:13:32 +0100438 ret = i915_dma_map_single(pd, dev);
Michel Thierry33c88192015-04-08 12:13:33 +0100439 if (ret)
440 goto free_page;
Michel Thierrye5815a22015-04-08 12:13:32 +0100441
Ben Widawsky06fda602015-02-24 16:22:36 +0000442 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100443
444free_page:
445 __free_page(pd->page);
446free_bitmap:
447 kfree(pd->used_pdes);
448free_pd:
449 kfree(pd);
450
451 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000452}
453
Ben Widawsky94e409c2013-11-04 22:29:36 -0800454/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100455static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100456 unsigned entry,
457 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800458{
John Harrisone85b26d2015-05-29 17:43:56 +0100459 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800460 int ret;
461
462 BUG_ON(entry >= 4);
463
John Harrison5fb9de12015-05-29 17:44:07 +0100464 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800465 if (ret)
466 return ret;
467
468 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
469 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100470 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800471 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
472 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100473 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800474 intel_ring_advance(ring);
475
476 return 0;
477}
478
Ben Widawskyeeb94882013-12-06 14:11:10 -0800479static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100480 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800481{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800482 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800483
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100484 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
485 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
486 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
487 /* The page directory might be NULL, but we need to clear out
488 * whatever the previous context might have used. */
John Harrisone85b26d2015-05-29 17:43:56 +0100489 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800490 if (ret)
491 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800492 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800493
Ben Widawskyeeb94882013-12-06 14:11:10 -0800494 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800495}
496
Ben Widawsky459108b2013-11-02 21:07:23 -0700497static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800498 uint64_t start,
499 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700500 bool use_scratch)
501{
502 struct i915_hw_ppgtt *ppgtt =
503 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000504 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800505 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
506 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
507 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800508 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700509 unsigned last_pte, i;
510
511 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
512 I915_CACHE_LLC, use_scratch);
513
514 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100515 struct i915_page_directory *pd;
516 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000517 struct page *page_table;
518
519 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
520 continue;
521
522 pd = ppgtt->pdp.page_directory[pdpe];
523
524 if (WARN_ON(!pd->page_table[pde]))
525 continue;
526
527 pt = pd->page_table[pde];
528
529 if (WARN_ON(!pt->page))
530 continue;
531
532 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700533
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800534 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000535 if (last_pte > GEN8_PTES)
536 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700537
538 pt_vaddr = kmap_atomic(page_table);
539
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800540 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700541 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800542 num_entries--;
543 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700544
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300545 if (!HAS_LLC(ppgtt->base.dev))
546 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700547 kunmap_atomic(pt_vaddr);
548
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800549 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000550 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800551 pdpe++;
552 pde = 0;
553 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700554 }
555}
556
Ben Widawsky9df15b42013-11-02 21:07:24 -0700557static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
558 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800559 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530560 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700561{
562 struct i915_hw_ppgtt *ppgtt =
563 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000564 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800565 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
566 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
567 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700568 struct sg_page_iter sg_iter;
569
Chris Wilson6f1cc992013-12-31 15:50:31 +0000570 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700571
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800572 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000573 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800574 break;
575
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000576 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100577 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
578 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000579 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000580
581 pt_vaddr = kmap_atomic(page_table);
582 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800583
584 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000585 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
586 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000587 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300588 if (!HAS_LLC(ppgtt->base.dev))
589 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700590 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000591 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000592 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800593 pdpe++;
594 pde = 0;
595 }
596 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700597 }
598 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300599 if (pt_vaddr) {
600 if (!HAS_LLC(ppgtt->base.dev))
601 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000602 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300603 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700604}
605
Michel Thierry69876be2015-04-08 12:13:27 +0100606static void __gen8_do_map_pt(gen8_pde_t * const pde,
607 struct i915_page_table *pt,
608 struct drm_device *dev)
609{
610 gen8_pde_t entry =
611 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
612 *pde = entry;
613}
614
615static void gen8_initialize_pd(struct i915_address_space *vm,
616 struct i915_page_directory *pd)
617{
618 struct i915_hw_ppgtt *ppgtt =
619 container_of(vm, struct i915_hw_ppgtt, base);
620 gen8_pde_t *page_directory;
621 struct i915_page_table *pt;
622 int i;
623
624 page_directory = kmap_atomic(pd->page);
625 pt = ppgtt->scratch_pt;
626 for (i = 0; i < I915_PDES; i++)
627 /* Map the PDE to the page table */
628 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
629
630 if (!HAS_LLC(vm->dev))
631 drm_clflush_virt_range(page_directory, PAGE_SIZE);
Michel Thierrye5815a22015-04-08 12:13:32 +0100632 kunmap_atomic(page_directory);
633}
634
Michel Thierryec565b32015-04-08 12:13:23 +0100635static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800636{
637 int i;
638
Ben Widawsky06fda602015-02-24 16:22:36 +0000639 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800640 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800641
Michel Thierry33c88192015-04-08 12:13:33 +0100642 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000643 if (WARN_ON(!pd->page_table[i]))
644 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645
Michel Thierry06dc68d2015-02-24 16:22:37 +0000646 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000647 pd->page_table[i] = NULL;
648 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000649}
650
Daniel Vetter061dd492015-04-14 17:35:13 +0200651static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800652{
Daniel Vetter061dd492015-04-14 17:35:13 +0200653 struct i915_hw_ppgtt *ppgtt =
654 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800655 int i;
656
Michel Thierry33c88192015-04-08 12:13:33 +0100657 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000658 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
659 continue;
660
Michel Thierry06dc68d2015-02-24 16:22:37 +0000661 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +0100662 unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800663 }
Michel Thierry69876be2015-04-08 12:13:27 +0100664
Michel Thierrye5815a22015-04-08 12:13:32 +0100665 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100666 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800667}
668
Michel Thierryd7b26332015-04-08 12:13:34 +0100669/**
670 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
671 * @ppgtt: Master ppgtt structure.
672 * @pd: Page directory for this address range.
673 * @start: Starting virtual address to begin allocations.
674 * @length Size of the allocations.
675 * @new_pts: Bitmap set by function with new allocations. Likely used by the
676 * caller to free on error.
677 *
678 * Allocate the required number of page tables. Extremely similar to
679 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
680 * the page directory boundary (instead of the page directory pointer). That
681 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
682 * possible, and likely that the caller will need to use multiple calls of this
683 * function to achieve the appropriate allocation.
684 *
685 * Return: 0 if success; negative error code otherwise.
686 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100687static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
688 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100689 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100690 uint64_t length,
691 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000692{
Michel Thierrye5815a22015-04-08 12:13:32 +0100693 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100694 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100695 uint64_t temp;
696 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000697
Michel Thierryd7b26332015-04-08 12:13:34 +0100698 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
699 /* Don't reallocate page tables */
700 if (pt) {
701 /* Scratch is never allocated this way */
702 WARN_ON(pt == ppgtt->scratch_pt);
703 continue;
704 }
705
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300706 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100707 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000708 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100709
Michel Thierryd7b26332015-04-08 12:13:34 +0100710 gen8_initialize_pt(&ppgtt->base, pt);
711 pd->page_table[pde] = pt;
712 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000713 }
714
715 return 0;
716
717unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100718 for_each_set_bit(pde, new_pts, I915_PDES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100719 unmap_and_free_pt(pd->page_table[pde], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000720
721 return -ENOMEM;
722}
723
Michel Thierryd7b26332015-04-08 12:13:34 +0100724/**
725 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
726 * @ppgtt: Master ppgtt structure.
727 * @pdp: Page directory pointer for this address range.
728 * @start: Starting virtual address to begin allocations.
729 * @length Size of the allocations.
730 * @new_pds Bitmap set by function with new allocations. Likely used by the
731 * caller to free on error.
732 *
733 * Allocate the required number of page directories starting at the pde index of
734 * @start, and ending at the pde index @start + @length. This function will skip
735 * over already allocated page directories within the range, and only allocate
736 * new ones, setting the appropriate pointer within the pdp as well as the
737 * correct position in the bitmap @new_pds.
738 *
739 * The function will only allocate the pages within the range for a give page
740 * directory pointer. In other words, if @start + @length straddles a virtually
741 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
742 * required by the caller, This is not currently possible, and the BUG in the
743 * code will prevent it.
744 *
745 * Return: 0 if success; negative error code otherwise.
746 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100747static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
748 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100749 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100750 uint64_t length,
751 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800752{
Michel Thierrye5815a22015-04-08 12:13:32 +0100753 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100754 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100755 uint64_t temp;
756 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800757
Michel Thierryd7b26332015-04-08 12:13:34 +0100758 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
759
Michel Thierry4dd738e2015-04-30 16:06:51 +0100760 /* FIXME: upper bound must not overflow 32 bits */
Mika Kuoppalaf3e06f12015-05-12 10:35:08 +0300761 WARN_ON((start + length) > (1ULL << 32));
Michel Thierry69876be2015-04-08 12:13:27 +0100762
Michel Thierryd7b26332015-04-08 12:13:34 +0100763 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
764 if (pd)
765 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100766
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300767 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100768 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000769 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100770
Michel Thierryd7b26332015-04-08 12:13:34 +0100771 gen8_initialize_pd(&ppgtt->base, pd);
772 pdp->page_directory[pdpe] = pd;
773 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000774 }
775
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800776 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000777
778unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100779 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100780 unmap_and_free_pd(pdp->page_directory[pdpe], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000781
782 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800783}
784
Michel Thierryd7b26332015-04-08 12:13:34 +0100785static void
786free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
787{
788 int i;
789
790 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
791 kfree(new_pts[i]);
792 kfree(new_pts);
793 kfree(new_pds);
794}
795
796/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
797 * of these are based on the number of PDPEs in the system.
798 */
799static
800int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
801 unsigned long ***new_pts)
802{
803 int i;
804 unsigned long *pds;
805 unsigned long **pts;
806
807 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
808 if (!pds)
809 return -ENOMEM;
810
811 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
812 if (!pts) {
813 kfree(pds);
814 return -ENOMEM;
815 }
816
817 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
818 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
819 sizeof(unsigned long), GFP_KERNEL);
820 if (!pts[i])
821 goto err_out;
822 }
823
824 *new_pds = pds;
825 *new_pts = pts;
826
827 return 0;
828
829err_out:
830 free_gen8_temp_bitmaps(pds, pts);
831 return -ENOMEM;
832}
833
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300834/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
835 * the page table structures, we mark them dirty so that
836 * context switching/execlist queuing code takes extra steps
837 * to ensure that tlbs are flushed.
838 */
839static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
840{
841 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
842}
843
Michel Thierrye5815a22015-04-08 12:13:32 +0100844static int gen8_alloc_va_range(struct i915_address_space *vm,
845 uint64_t start,
846 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800847{
Michel Thierrye5815a22015-04-08 12:13:32 +0100848 struct i915_hw_ppgtt *ppgtt =
849 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100850 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100851 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100852 const uint64_t orig_start = start;
853 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100854 uint64_t temp;
855 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800856 int ret;
857
Michel Thierryd7b26332015-04-08 12:13:34 +0100858 /* Wrap is never okay since we can only represent 48b, and we don't
859 * actually use the other side of the canonical address space.
860 */
861 if (WARN_ON(start + length < start))
862 return -ERANGE;
863
864 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800865 if (ret)
866 return ret;
867
Michel Thierryd7b26332015-04-08 12:13:34 +0100868 /* Do the allocations first so we can easily bail out */
869 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
870 new_page_dirs);
871 if (ret) {
872 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
873 return ret;
874 }
875
876 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100877 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100878 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
879 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100880 if (ret)
881 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100882 }
883
Michel Thierry33c88192015-04-08 12:13:33 +0100884 start = orig_start;
885 length = orig_length;
886
Michel Thierryd7b26332015-04-08 12:13:34 +0100887 /* Allocations have completed successfully, so set the bitmaps, and do
888 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100889 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100890 gen8_pde_t *const page_directory = kmap_atomic(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100891 struct i915_page_table *pt;
892 uint64_t pd_len = gen8_clamp_pd(start, length);
893 uint64_t pd_start = start;
894 uint32_t pde;
895
Michel Thierryd7b26332015-04-08 12:13:34 +0100896 /* Every pd should be allocated, we just did that above. */
897 WARN_ON(!pd);
898
899 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
900 /* Same reasoning as pd */
901 WARN_ON(!pt);
902 WARN_ON(!pd_len);
903 WARN_ON(!gen8_pte_count(pd_start, pd_len));
904
905 /* Set our used ptes within the page table */
906 bitmap_set(pt->used_ptes,
907 gen8_pte_index(pd_start),
908 gen8_pte_count(pd_start, pd_len));
909
910 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100911 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100912
913 /* Map the PDE to the page table */
914 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
915
916 /* NB: We haven't yet mapped ptes to pages. At this
917 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100918 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100919
920 if (!HAS_LLC(vm->dev))
921 drm_clflush_virt_range(page_directory, PAGE_SIZE);
922
923 kunmap_atomic(page_directory);
924
Michel Thierry33c88192015-04-08 12:13:33 +0100925 set_bit(pdpe, ppgtt->pdp.used_pdpes);
926 }
927
Michel Thierryd7b26332015-04-08 12:13:34 +0100928 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300929 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000930 return 0;
931
932err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100933 while (pdpe--) {
934 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
935 unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
936 }
937
938 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
939 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);
940
941 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300942 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800943 return ret;
944}
945
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100946/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800947 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
948 * with a net effect resembling a 2-level page table in normal x86 terms. Each
949 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
950 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800951 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800952 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200953static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800954{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300955 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100956 if (IS_ERR(ppgtt->scratch_pt))
957 return PTR_ERR(ppgtt->scratch_pt);
958
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300959 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100960 if (IS_ERR(ppgtt->scratch_pd))
961 return PTR_ERR(ppgtt->scratch_pd);
962
Michel Thierry69876be2015-04-08 12:13:27 +0100963 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100964 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100965
Michel Thierryd7b26332015-04-08 12:13:34 +0100966 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200967 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100968 if (IS_ENABLED(CONFIG_X86_32))
969 /* While we have a proliferation of size_t variables
970 * we cannot represent the full ppgtt size on 32bit,
971 * so limit it to the same size as the GGTT (currently
972 * 2GiB).
973 */
974 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100975 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200976 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100977 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200978 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200979 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
980 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100981
982 ppgtt->switch_mm = gen8_mm_switch;
983
984 return 0;
985}
986
Ben Widawsky87d60b62013-12-06 14:11:29 -0800987static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
988{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800989 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100990 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000991 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800992 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100993 uint32_t pte, pde, temp;
994 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800995
Akash Goel24f3a8c2014-06-17 10:59:42 +0530996 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800997
Michel Thierry09942c62015-04-08 12:13:30 +0100998 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800999 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001000 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +00001001 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +01001002 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001003 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1004
1005 if (pd_entry != expected)
1006 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1007 pde,
1008 pd_entry,
1009 expected);
1010 seq_printf(m, "\tPDE: %x\n", pd_entry);
1011
Ben Widawsky06fda602015-02-24 16:22:36 +00001012 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +00001013 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001014 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001015 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001016 (pte * PAGE_SIZE);
1017 int i;
1018 bool found = false;
1019 for (i = 0; i < 4; i++)
1020 if (pt_vaddr[pte + i] != scratch_pte)
1021 found = true;
1022 if (!found)
1023 continue;
1024
1025 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1026 for (i = 0; i < 4; i++) {
1027 if (pt_vaddr[pte + i] != scratch_pte)
1028 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1029 else
1030 seq_puts(m, " SCRATCH ");
1031 }
1032 seq_puts(m, "\n");
1033 }
1034 kunmap_atomic(pt_vaddr);
1035 }
1036}
1037
Ben Widawsky678d96f2015-03-16 16:00:56 +00001038/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001039static void gen6_write_pde(struct i915_page_directory *pd,
1040 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001041{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001042 /* Caller needs to make sure the write completes if necessary */
1043 struct i915_hw_ppgtt *ppgtt =
1044 container_of(pd, struct i915_hw_ppgtt, pd);
1045 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001046
Ben Widawsky678d96f2015-03-16 16:00:56 +00001047 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
1048 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001049
Ben Widawsky678d96f2015-03-16 16:00:56 +00001050 writel(pd_entry, ppgtt->pd_addr + pde);
1051}
Ben Widawsky61973492013-04-08 18:43:54 -07001052
Ben Widawsky678d96f2015-03-16 16:00:56 +00001053/* Write all the page tables found in the ppgtt structure to incrementing page
1054 * directories. */
1055static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001056 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001057 uint32_t start, uint32_t length)
1058{
Michel Thierryec565b32015-04-08 12:13:23 +01001059 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001060 uint32_t pde, temp;
1061
1062 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1063 gen6_write_pde(pd, pde, pt);
1064
1065 /* Make sure write is complete before other code can use this page
1066 * table. Also require for WC mapped PTEs */
1067 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001068}
1069
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001070static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001071{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001072 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001073
Ben Widawsky7324cc02015-02-24 16:22:35 +00001074 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001075}
Ben Widawsky61973492013-04-08 18:43:54 -07001076
Ben Widawsky90252e52013-12-06 14:11:12 -08001077static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001078 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001079{
John Harrisone85b26d2015-05-29 17:43:56 +01001080 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001081 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001082
Ben Widawsky90252e52013-12-06 14:11:12 -08001083 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001084 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001085 if (ret)
1086 return ret;
1087
John Harrison5fb9de12015-05-29 17:44:07 +01001088 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001089 if (ret)
1090 return ret;
1091
1092 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1093 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1094 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1095 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1096 intel_ring_emit(ring, get_pd_offset(ppgtt));
1097 intel_ring_emit(ring, MI_NOOP);
1098 intel_ring_advance(ring);
1099
1100 return 0;
1101}
1102
Yu Zhang71ba2d62015-02-10 19:05:54 +08001103static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001104 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001105{
John Harrisone85b26d2015-05-29 17:43:56 +01001106 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001107 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1108
1109 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1110 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1111 return 0;
1112}
1113
Ben Widawsky48a10382013-12-06 14:11:11 -08001114static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001115 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001116{
John Harrisone85b26d2015-05-29 17:43:56 +01001117 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001118 int ret;
1119
Ben Widawsky48a10382013-12-06 14:11:11 -08001120 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001121 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001122 if (ret)
1123 return ret;
1124
John Harrison5fb9de12015-05-29 17:44:07 +01001125 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001126 if (ret)
1127 return ret;
1128
1129 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1130 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1131 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1132 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1133 intel_ring_emit(ring, get_pd_offset(ppgtt));
1134 intel_ring_emit(ring, MI_NOOP);
1135 intel_ring_advance(ring);
1136
Ben Widawsky90252e52013-12-06 14:11:12 -08001137 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1138 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001139 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001140 if (ret)
1141 return ret;
1142 }
1143
Ben Widawsky48a10382013-12-06 14:11:11 -08001144 return 0;
1145}
1146
Ben Widawskyeeb94882013-12-06 14:11:10 -08001147static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001148 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001149{
John Harrisone85b26d2015-05-29 17:43:56 +01001150 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001151 struct drm_device *dev = ppgtt->base.dev;
1152 struct drm_i915_private *dev_priv = dev->dev_private;
1153
Ben Widawsky48a10382013-12-06 14:11:11 -08001154
Ben Widawskyeeb94882013-12-06 14:11:10 -08001155 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1156 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1157
1158 POSTING_READ(RING_PP_DIR_DCLV(ring));
1159
1160 return 0;
1161}
1162
Daniel Vetter82460d92014-08-06 20:19:53 +02001163static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001164{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001165 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001166 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001167 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001168
1169 for_each_ring(ring, dev_priv, j) {
1170 I915_WRITE(RING_MODE_GEN7(ring),
1171 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001172 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001173}
1174
Daniel Vetter82460d92014-08-06 20:19:53 +02001175static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001176{
Jani Nikula50227e12014-03-31 14:27:21 +03001177 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001178 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001179 uint32_t ecochk, ecobits;
1180 int i;
1181
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001182 ecobits = I915_READ(GAC_ECO_BITS);
1183 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1184
1185 ecochk = I915_READ(GAM_ECOCHK);
1186 if (IS_HASWELL(dev)) {
1187 ecochk |= ECOCHK_PPGTT_WB_HSW;
1188 } else {
1189 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1190 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1191 }
1192 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001193
Ben Widawsky61973492013-04-08 18:43:54 -07001194 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001195 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001196 I915_WRITE(RING_MODE_GEN7(ring),
1197 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001198 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001199}
1200
Daniel Vetter82460d92014-08-06 20:19:53 +02001201static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001202{
Jani Nikula50227e12014-03-31 14:27:21 +03001203 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001204 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001205
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001206 ecobits = I915_READ(GAC_ECO_BITS);
1207 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1208 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001209
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001210 gab_ctl = I915_READ(GAB_CTL);
1211 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001212
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001213 ecochk = I915_READ(GAM_ECOCHK);
1214 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001215
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001216 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001217}
1218
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001219/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001220static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001221 uint64_t start,
1222 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001223 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001224{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001225 struct i915_hw_ppgtt *ppgtt =
1226 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001227 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001228 unsigned first_entry = start >> PAGE_SHIFT;
1229 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001230 unsigned act_pt = first_entry / GEN6_PTES;
1231 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001232 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001233
Akash Goel24f3a8c2014-06-17 10:59:42 +05301234 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001235
Daniel Vetter7bddb012012-02-09 17:15:47 +01001236 while (num_entries) {
1237 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001238 if (last_pte > GEN6_PTES)
1239 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001240
Ben Widawsky06fda602015-02-24 16:22:36 +00001241 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001242
1243 for (i = first_pte; i < last_pte; i++)
1244 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001245
1246 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001247
Daniel Vetter7bddb012012-02-09 17:15:47 +01001248 num_entries -= last_pte - first_pte;
1249 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001250 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001251 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001252}
1253
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001254static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001255 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001256 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301257 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001258{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001259 struct i915_hw_ppgtt *ppgtt =
1260 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001261 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001262 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001263 unsigned act_pt = first_entry / GEN6_PTES;
1264 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001265 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001266
Chris Wilsoncc797142013-12-31 15:50:30 +00001267 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001268 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001269 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001270 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001271
Chris Wilsoncc797142013-12-31 15:50:30 +00001272 pt_vaddr[act_pte] =
1273 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301274 cache_level, true, flags);
1275
Michel Thierry07749ef2015-03-16 16:00:54 +00001276 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001277 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001278 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001279 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001280 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001281 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001282 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001283 if (pt_vaddr)
1284 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001285}
1286
Michel Thierry4933d512015-03-24 15:46:22 +00001287static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001288 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001289{
1290 gen6_pte_t *pt_vaddr, scratch_pte;
1291 int i;
1292
1293 WARN_ON(vm->scratch.addr == 0);
1294
1295 scratch_pte = vm->pte_encode(vm->scratch.addr,
1296 I915_CACHE_LLC, true, 0);
1297
1298 pt_vaddr = kmap_atomic(pt->page);
1299
1300 for (i = 0; i < GEN6_PTES; i++)
1301 pt_vaddr[i] = scratch_pte;
1302
1303 kunmap_atomic(pt_vaddr);
1304}
1305
Ben Widawsky678d96f2015-03-16 16:00:56 +00001306static int gen6_alloc_va_range(struct i915_address_space *vm,
1307 uint64_t start, uint64_t length)
1308{
Michel Thierry4933d512015-03-24 15:46:22 +00001309 DECLARE_BITMAP(new_page_tables, I915_PDES);
1310 struct drm_device *dev = vm->dev;
1311 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001312 struct i915_hw_ppgtt *ppgtt =
1313 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001314 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001315 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001316 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001317 int ret;
1318
1319 WARN_ON(upper_32_bits(start));
1320
1321 bitmap_zero(new_page_tables, I915_PDES);
1322
1323 /* The allocation is done in two stages so that we can bail out with
1324 * minimal amount of pain. The first stage finds new page tables that
1325 * need allocation. The second stage marks use ptes within the page
1326 * tables.
1327 */
1328 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1329 if (pt != ppgtt->scratch_pt) {
1330 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1331 continue;
1332 }
1333
1334 /* We've already allocated a page table */
1335 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1336
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001337 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001338 if (IS_ERR(pt)) {
1339 ret = PTR_ERR(pt);
1340 goto unwind_out;
1341 }
1342
1343 gen6_initialize_pt(vm, pt);
1344
1345 ppgtt->pd.page_table[pde] = pt;
1346 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001347 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001348 }
1349
1350 start = start_save;
1351 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001352
1353 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1354 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1355
1356 bitmap_zero(tmp_bitmap, GEN6_PTES);
1357 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1358 gen6_pte_count(start, length));
1359
Michel Thierry4933d512015-03-24 15:46:22 +00001360 if (test_and_clear_bit(pde, new_page_tables))
1361 gen6_write_pde(&ppgtt->pd, pde, pt);
1362
Michel Thierry72744cb2015-03-24 15:46:23 +00001363 trace_i915_page_table_entry_map(vm, pde, pt,
1364 gen6_pte_index(start),
1365 gen6_pte_count(start, length),
1366 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001367 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001368 GEN6_PTES);
1369 }
1370
Michel Thierry4933d512015-03-24 15:46:22 +00001371 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1372
1373 /* Make sure write is complete before other code can use this page
1374 * table. Also require for WC mapped PTEs */
1375 readl(dev_priv->gtt.gsm);
1376
Ben Widawsky563222a2015-03-19 12:53:28 +00001377 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001378 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001379
1380unwind_out:
1381 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001382 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001383
1384 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1385 unmap_and_free_pt(pt, vm->dev);
1386 }
1387
1388 mark_tlbs_dirty(ppgtt);
1389 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001390}
1391
Daniel Vetter061dd492015-04-14 17:35:13 +02001392static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001393{
Daniel Vetter061dd492015-04-14 17:35:13 +02001394 struct i915_hw_ppgtt *ppgtt =
1395 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001396 struct i915_page_table *pt;
1397 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001398
Daniel Vetter061dd492015-04-14 17:35:13 +02001399
1400 drm_mm_remove_node(&ppgtt->node);
1401
Michel Thierry09942c62015-04-08 12:13:30 +01001402 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001403 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001404 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001405 }
1406
1407 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +01001408 unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
Daniel Vetter3440d262013-01-24 13:49:56 -08001409}
1410
Ben Widawskyb1465202014-02-19 22:05:49 -08001411static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001412{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001413 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001414 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001415 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001416 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001417
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001418 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1419 * allocator works in address space sizes, so it's multiplied by page
1420 * size. We allocate at the top of the GTT to avoid fragmentation.
1421 */
1422 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001423 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001424 if (IS_ERR(ppgtt->scratch_pt))
1425 return PTR_ERR(ppgtt->scratch_pt);
1426
1427 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1428
Ben Widawskye3cc1992013-12-06 14:11:08 -08001429alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001430 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1431 &ppgtt->node, GEN6_PD_SIZE,
1432 GEN6_PD_ALIGN, 0,
1433 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001434 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001435 if (ret == -ENOSPC && !retried) {
1436 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1437 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001438 I915_CACHE_NONE,
1439 0, dev_priv->gtt.base.total,
1440 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001441 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001442 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001443
1444 retried = true;
1445 goto alloc;
1446 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001447
Ben Widawskyc8c26622015-01-22 17:01:25 +00001448 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001449 goto err_out;
1450
Ben Widawskyc8c26622015-01-22 17:01:25 +00001451
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001452 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1453 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001454
Ben Widawskyc8c26622015-01-22 17:01:25 +00001455 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001456
1457err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001458 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001459 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001460}
1461
Ben Widawskyb1465202014-02-19 22:05:49 -08001462static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1463{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001464 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001465}
1466
Michel Thierry4933d512015-03-24 15:46:22 +00001467static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1468 uint64_t start, uint64_t length)
1469{
Michel Thierryec565b32015-04-08 12:13:23 +01001470 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001471 uint32_t pde, temp;
1472
1473 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1474 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1475}
1476
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001477static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001478{
1479 struct drm_device *dev = ppgtt->base.dev;
1480 struct drm_i915_private *dev_priv = dev->dev_private;
1481 int ret;
1482
1483 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001484 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001485 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001486 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001487 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001488 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001489 ppgtt->switch_mm = gen7_mm_switch;
1490 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001491 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001492
Yu Zhang71ba2d62015-02-10 19:05:54 +08001493 if (intel_vgpu_active(dev))
1494 ppgtt->switch_mm = vgpu_mm_switch;
1495
Ben Widawskyb1465202014-02-19 22:05:49 -08001496 ret = gen6_ppgtt_alloc(ppgtt);
1497 if (ret)
1498 return ret;
1499
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001500 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001501 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1502 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001503 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1504 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001505 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001506 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001507 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001508 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001509
Ben Widawsky7324cc02015-02-24 16:22:35 +00001510 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001511 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001512
Ben Widawsky678d96f2015-03-16 16:00:56 +00001513 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1514 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1515
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001516 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001517
Ben Widawsky678d96f2015-03-16 16:00:56 +00001518 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1519
Thierry Reding440fd522015-01-23 09:05:06 +01001520 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001521 ppgtt->node.size >> 20,
1522 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001523
Daniel Vetterfa76da32014-08-06 20:19:54 +02001524 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001525 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001526
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001527 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001528}
1529
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001530static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001531{
1532 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001533
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001534 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001535 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001536
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001537 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001538 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001539 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001540 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001541}
1542int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1543{
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001546
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001547 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001548 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001549 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001550 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1551 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001552 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001553 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001554
1555 return ret;
1556}
1557
Daniel Vetter82460d92014-08-06 20:19:53 +02001558int i915_ppgtt_init_hw(struct drm_device *dev)
1559{
Thomas Daniel671b50132014-08-20 16:24:50 +01001560 /* In the case of execlists, PPGTT is enabled by the context descriptor
1561 * and the PDPs are contained within the context itself. We don't
1562 * need to do anything here. */
1563 if (i915.enable_execlists)
1564 return 0;
1565
Daniel Vetter82460d92014-08-06 20:19:53 +02001566 if (!USES_PPGTT(dev))
1567 return 0;
1568
1569 if (IS_GEN6(dev))
1570 gen6_ppgtt_enable(dev);
1571 else if (IS_GEN7(dev))
1572 gen7_ppgtt_enable(dev);
1573 else if (INTEL_INFO(dev)->gen >= 8)
1574 gen8_ppgtt_enable(dev);
1575 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001576 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001577
John Harrison4ad2fd82015-06-18 13:11:20 +01001578 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001579}
John Harrison4ad2fd82015-06-18 13:11:20 +01001580
John Harrisonb3dd6b92015-05-29 17:43:40 +01001581int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001582{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001583 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001584 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1585
1586 if (i915.enable_execlists)
1587 return 0;
1588
1589 if (!ppgtt)
1590 return 0;
1591
John Harrisone85b26d2015-05-29 17:43:56 +01001592 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001593}
1594
Daniel Vetter4d884702014-08-06 15:04:47 +02001595struct i915_hw_ppgtt *
1596i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1597{
1598 struct i915_hw_ppgtt *ppgtt;
1599 int ret;
1600
1601 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1602 if (!ppgtt)
1603 return ERR_PTR(-ENOMEM);
1604
1605 ret = i915_ppgtt_init(dev, ppgtt);
1606 if (ret) {
1607 kfree(ppgtt);
1608 return ERR_PTR(ret);
1609 }
1610
1611 ppgtt->file_priv = fpriv;
1612
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001613 trace_i915_ppgtt_create(&ppgtt->base);
1614
Daniel Vetter4d884702014-08-06 15:04:47 +02001615 return ppgtt;
1616}
1617
Daniel Vetteree960be2014-08-06 15:04:45 +02001618void i915_ppgtt_release(struct kref *kref)
1619{
1620 struct i915_hw_ppgtt *ppgtt =
1621 container_of(kref, struct i915_hw_ppgtt, ref);
1622
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001623 trace_i915_ppgtt_release(&ppgtt->base);
1624
Daniel Vetteree960be2014-08-06 15:04:45 +02001625 /* vmas should already be unbound */
1626 WARN_ON(!list_empty(&ppgtt->base.active_list));
1627 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1628
Daniel Vetter19dd1202014-08-06 15:04:55 +02001629 list_del(&ppgtt->base.global_link);
1630 drm_mm_takedown(&ppgtt->base.mm);
1631
Daniel Vetteree960be2014-08-06 15:04:45 +02001632 ppgtt->base.cleanup(&ppgtt->base);
1633 kfree(ppgtt);
1634}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001635
Ben Widawskya81cc002013-01-18 12:30:31 -08001636extern int intel_iommu_gfx_mapped;
1637/* Certain Gen5 chipsets require require idling the GPU before
1638 * unmapping anything from the GTT when VT-d is enabled.
1639 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001640static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001641{
1642#ifdef CONFIG_INTEL_IOMMU
1643 /* Query intel_iommu to see if we need the workaround. Presumably that
1644 * was loaded first.
1645 */
1646 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1647 return true;
1648#endif
1649 return false;
1650}
1651
Ben Widawsky5c042282011-10-17 15:51:55 -07001652static bool do_idling(struct drm_i915_private *dev_priv)
1653{
1654 bool ret = dev_priv->mm.interruptible;
1655
Ben Widawskya81cc002013-01-18 12:30:31 -08001656 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001657 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001658 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001659 DRM_ERROR("Couldn't idle GPU\n");
1660 /* Wait a bit, in hopes it avoids the hang */
1661 udelay(10);
1662 }
1663 }
1664
1665 return ret;
1666}
1667
1668static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1669{
Ben Widawskya81cc002013-01-18 12:30:31 -08001670 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001671 dev_priv->mm.interruptible = interruptible;
1672}
1673
Ben Widawsky828c7902013-10-16 09:21:30 -07001674void i915_check_and_clear_faults(struct drm_device *dev)
1675{
1676 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001677 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001678 int i;
1679
1680 if (INTEL_INFO(dev)->gen < 6)
1681 return;
1682
1683 for_each_ring(ring, dev_priv, i) {
1684 u32 fault_reg;
1685 fault_reg = I915_READ(RING_FAULT_REG(ring));
1686 if (fault_reg & RING_FAULT_VALID) {
1687 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001688 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001689 "\tAddress space: %s\n"
1690 "\tSource ID: %d\n"
1691 "\tType: %d\n",
1692 fault_reg & PAGE_MASK,
1693 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1694 RING_FAULT_SRCID(fault_reg),
1695 RING_FAULT_FAULT_TYPE(fault_reg));
1696 I915_WRITE(RING_FAULT_REG(ring),
1697 fault_reg & ~RING_FAULT_VALID);
1698 }
1699 }
1700 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1701}
1702
Chris Wilson91e56492014-09-25 10:13:12 +01001703static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1704{
1705 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1706 intel_gtt_chipset_flush();
1707 } else {
1708 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1709 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1710 }
1711}
1712
Ben Widawsky828c7902013-10-16 09:21:30 -07001713void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1714{
1715 struct drm_i915_private *dev_priv = dev->dev_private;
1716
1717 /* Don't bother messing with faults pre GEN6 as we have little
1718 * documentation supporting that it's a good idea.
1719 */
1720 if (INTEL_INFO(dev)->gen < 6)
1721 return;
1722
1723 i915_check_and_clear_faults(dev);
1724
1725 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001726 dev_priv->gtt.base.start,
1727 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001728 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001729
1730 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001731}
1732
Daniel Vetter74163902012-02-15 23:50:21 +01001733int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001734{
Chris Wilson9da3da62012-06-01 15:20:22 +01001735 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001736 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001737
1738 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1739 obj->pages->sgl, obj->pages->nents,
1740 PCI_DMA_BIDIRECTIONAL))
1741 return -ENOSPC;
1742
1743 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001744}
1745
Daniel Vetter2c642b02015-04-14 17:35:26 +02001746static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001747{
1748#ifdef writeq
1749 writeq(pte, addr);
1750#else
1751 iowrite32((u32)pte, addr);
1752 iowrite32(pte >> 32, addr + 4);
1753#endif
1754}
1755
1756static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1757 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001758 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301759 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001760{
1761 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001762 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001763 gen8_pte_t __iomem *gtt_entries =
1764 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001765 int i = 0;
1766 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001767 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001768
1769 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1770 addr = sg_dma_address(sg_iter.sg) +
1771 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1772 gen8_set_pte(&gtt_entries[i],
1773 gen8_pte_encode(addr, level, true));
1774 i++;
1775 }
1776
1777 /*
1778 * XXX: This serves as a posting read to make sure that the PTE has
1779 * actually been updated. There is some concern that even though
1780 * registers and PTEs are within the same BAR that they are potentially
1781 * of NUMA access patterns. Therefore, even with the way we assume
1782 * hardware should work, we must keep this posting read for paranoia.
1783 */
1784 if (i != 0)
1785 WARN_ON(readq(&gtt_entries[i-1])
1786 != gen8_pte_encode(addr, level, true));
1787
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001788 /* This next bit makes the above posting read even more important. We
1789 * want to flush the TLBs only after we're certain all the PTE updates
1790 * have finished.
1791 */
1792 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1793 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001794}
1795
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001796/*
1797 * Binds an object into the global gtt with the specified cache level. The object
1798 * will be accessible to the GPU via commands whose operands reference offsets
1799 * within the global GTT as well as accessible by the GPU through the GMADR
1800 * mapped BAR (dev_priv->mm.gtt->gtt).
1801 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001802static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001803 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001804 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301805 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001806{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001807 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001808 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001809 gen6_pte_t __iomem *gtt_entries =
1810 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001811 int i = 0;
1812 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001813 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001814
Imre Deak6e995e22013-02-18 19:28:04 +02001815 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001816 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301817 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001818 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001819 }
1820
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001821 /* XXX: This serves as a posting read to make sure that the PTE has
1822 * actually been updated. There is some concern that even though
1823 * registers and PTEs are within the same BAR that they are potentially
1824 * of NUMA access patterns. Therefore, even with the way we assume
1825 * hardware should work, we must keep this posting read for paranoia.
1826 */
Pavel Machek57007df2014-07-28 13:20:58 +02001827 if (i != 0) {
1828 unsigned long gtt = readl(&gtt_entries[i-1]);
1829 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1830 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001831
1832 /* This next bit makes the above posting read even more important. We
1833 * want to flush the TLBs only after we're certain all the PTE updates
1834 * have finished.
1835 */
1836 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1837 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001838}
1839
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001840static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001841 uint64_t start,
1842 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001843 bool use_scratch)
1844{
1845 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001846 unsigned first_entry = start >> PAGE_SHIFT;
1847 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001848 gen8_pte_t scratch_pte, __iomem *gtt_base =
1849 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001850 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1851 int i;
1852
1853 if (WARN(num_entries > max_entries,
1854 "First entry = %d; Num entries = %d (max=%d)\n",
1855 first_entry, num_entries, max_entries))
1856 num_entries = max_entries;
1857
1858 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1859 I915_CACHE_LLC,
1860 use_scratch);
1861 for (i = 0; i < num_entries; i++)
1862 gen8_set_pte(&gtt_base[i], scratch_pte);
1863 readl(gtt_base);
1864}
1865
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001866static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001867 uint64_t start,
1868 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001869 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001870{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001871 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001872 unsigned first_entry = start >> PAGE_SHIFT;
1873 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001874 gen6_pte_t scratch_pte, __iomem *gtt_base =
1875 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001876 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001877 int i;
1878
1879 if (WARN(num_entries > max_entries,
1880 "First entry = %d; Num entries = %d (max=%d)\n",
1881 first_entry, num_entries, max_entries))
1882 num_entries = max_entries;
1883
Akash Goel24f3a8c2014-06-17 10:59:42 +05301884 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001885
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001886 for (i = 0; i < num_entries; i++)
1887 iowrite32(scratch_pte, &gtt_base[i]);
1888 readl(gtt_base);
1889}
1890
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001891static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1892 struct sg_table *pages,
1893 uint64_t start,
1894 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001895{
1896 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1897 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1898
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001899 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001900
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001901}
1902
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001903static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001904 uint64_t start,
1905 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001906 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001907{
Ben Widawsky782f1492014-02-20 11:50:33 -08001908 unsigned first_entry = start >> PAGE_SHIFT;
1909 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001910 intel_gtt_clear_range(first_entry, num_entries);
1911}
1912
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001913static int ggtt_bind_vma(struct i915_vma *vma,
1914 enum i915_cache_level cache_level,
1915 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001916{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001917 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001918 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001919 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001920 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001921 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001922 int ret;
1923
1924 ret = i915_get_ggtt_vma_pages(vma);
1925 if (ret)
1926 return ret;
1927 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001928
Akash Goel24f3a8c2014-06-17 10:59:42 +05301929 /* Currently applicable only to VLV */
1930 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001931 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301932
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001933
Ben Widawsky6f65e292013-12-06 14:10:56 -08001934 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001935 vma->vm->insert_entries(vma->vm, pages,
1936 vma->node.start,
1937 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001938 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001939
Daniel Vetter08755462015-04-20 09:04:05 -07001940 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001941 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001942 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001943 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001944 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001945 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001946
1947 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001948}
1949
1950static void ggtt_unbind_vma(struct i915_vma *vma)
1951{
1952 struct drm_device *dev = vma->vm->dev;
1953 struct drm_i915_private *dev_priv = dev->dev_private;
1954 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001955 const uint64_t size = min_t(uint64_t,
1956 obj->base.size,
1957 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001958
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001959 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001960 vma->vm->clear_range(vma->vm,
1961 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001962 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001963 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001964 }
1965
Daniel Vetter08755462015-04-20 09:04:05 -07001966 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001967 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001968
Ben Widawsky6f65e292013-12-06 14:10:56 -08001969 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001970 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001971 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001972 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001973 }
Daniel Vetter74163902012-02-15 23:50:21 +01001974}
1975
1976void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1977{
Ben Widawsky5c042282011-10-17 15:51:55 -07001978 struct drm_device *dev = obj->base.dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 bool interruptible;
1981
1982 interruptible = do_idling(dev_priv);
1983
Chris Wilson9da3da62012-06-01 15:20:22 +01001984 if (!obj->has_dma_mapping)
1985 dma_unmap_sg(&dev->pdev->dev,
1986 obj->pages->sgl, obj->pages->nents,
1987 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001988
1989 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001990}
Daniel Vetter644ec022012-03-26 09:45:40 +02001991
Chris Wilson42d6ab42012-07-26 11:49:32 +01001992static void i915_gtt_color_adjust(struct drm_mm_node *node,
1993 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001994 u64 *start,
1995 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001996{
1997 if (node->color != color)
1998 *start += 4096;
1999
2000 if (!list_empty(&node->node_list)) {
2001 node = list_entry(node->node_list.next,
2002 struct drm_mm_node,
2003 node_list);
2004 if (node->allocated && node->color != color)
2005 *end -= 4096;
2006 }
2007}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002008
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002009static int i915_gem_setup_global_gtt(struct drm_device *dev,
2010 unsigned long start,
2011 unsigned long mappable_end,
2012 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002013{
Ben Widawskye78891c2013-01-25 16:41:04 -08002014 /* Let GEM Manage all of the aperture.
2015 *
2016 * However, leave one page at the end still bound to the scratch page.
2017 * There are a number of places where the hardware apparently prefetches
2018 * past the end of the object, and we've seen multiple hangs with the
2019 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2020 * aperture. One page should be enough to keep any prefetching inside
2021 * of the aperture.
2022 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002023 struct drm_i915_private *dev_priv = dev->dev_private;
2024 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002025 struct drm_mm_node *entry;
2026 struct drm_i915_gem_object *obj;
2027 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002028 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002029
Ben Widawsky35451cb2013-01-17 12:45:13 -08002030 BUG_ON(mappable_end > end);
2031
Chris Wilsoned2f3452012-11-15 11:32:19 +00002032 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002033 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002034
2035 dev_priv->gtt.base.start = start;
2036 dev_priv->gtt.base.total = end - start;
2037
2038 if (intel_vgpu_active(dev)) {
2039 ret = intel_vgt_balloon(dev);
2040 if (ret)
2041 return ret;
2042 }
2043
Chris Wilson42d6ab42012-07-26 11:49:32 +01002044 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002045 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002046
Chris Wilsoned2f3452012-11-15 11:32:19 +00002047 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002048 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002049 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002050
Ben Widawskyedd41a82013-07-05 14:41:05 -07002051 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002052 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002053
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002054 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002055 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002056 if (ret) {
2057 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2058 return ret;
2059 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002060 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002061 }
2062
Chris Wilsoned2f3452012-11-15 11:32:19 +00002063 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002064 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002065 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2066 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002067 ggtt_vm->clear_range(ggtt_vm, hole_start,
2068 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002069 }
2070
2071 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002072 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002073
Daniel Vetterfa76da32014-08-06 20:19:54 +02002074 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2075 struct i915_hw_ppgtt *ppgtt;
2076
2077 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2078 if (!ppgtt)
2079 return -ENOMEM;
2080
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002081 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002082 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002083 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002084 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002085 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002086 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002087
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002088 if (ppgtt->base.allocate_va_range)
2089 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2090 ppgtt->base.total);
2091 if (ret) {
2092 ppgtt->base.cleanup(&ppgtt->base);
2093 kfree(ppgtt);
2094 return ret;
2095 }
2096
2097 ppgtt->base.clear_range(&ppgtt->base,
2098 ppgtt->base.start,
2099 ppgtt->base.total,
2100 true);
2101
Daniel Vetterfa76da32014-08-06 20:19:54 +02002102 dev_priv->mm.aliasing_ppgtt = ppgtt;
2103 }
2104
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002105 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002106}
2107
Ben Widawskyd7e50082012-12-18 10:31:25 -08002108void i915_gem_init_global_gtt(struct drm_device *dev)
2109{
2110 struct drm_i915_private *dev_priv = dev->dev_private;
2111 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002112
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002113 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002114 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002115
Ben Widawskye78891c2013-01-25 16:41:04 -08002116 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002117}
2118
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002119void i915_global_gtt_cleanup(struct drm_device *dev)
2120{
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 struct i915_address_space *vm = &dev_priv->gtt.base;
2123
Daniel Vetter70e32542014-08-06 15:04:57 +02002124 if (dev_priv->mm.aliasing_ppgtt) {
2125 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2126
2127 ppgtt->base.cleanup(&ppgtt->base);
2128 }
2129
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002130 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002131 if (intel_vgpu_active(dev))
2132 intel_vgt_deballoon();
2133
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002134 drm_mm_takedown(&vm->mm);
2135 list_del(&vm->global_link);
2136 }
2137
2138 vm->cleanup(vm);
2139}
Daniel Vetter70e32542014-08-06 15:04:57 +02002140
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002141static int setup_scratch_page(struct drm_device *dev)
2142{
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 struct page *page;
2145 dma_addr_t dma_addr;
2146
2147 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2148 if (page == NULL)
2149 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002150 set_pages_uc(page, 1);
2151
2152#ifdef CONFIG_INTEL_IOMMU
2153 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2154 PCI_DMA_BIDIRECTIONAL);
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002155 if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
2156 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002157 return -EINVAL;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002158 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002159#else
2160 dma_addr = page_to_phys(page);
2161#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002162 dev_priv->gtt.base.scratch.page = page;
2163 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002164
2165 return 0;
2166}
2167
2168static void teardown_scratch_page(struct drm_device *dev)
2169{
2170 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002171 struct page *page = dev_priv->gtt.base.scratch.page;
2172
2173 set_pages_wb(page, 1);
2174 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002175 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002176 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002177}
2178
Daniel Vetter2c642b02015-04-14 17:35:26 +02002179static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002180{
2181 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2182 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2183 return snb_gmch_ctl << 20;
2184}
2185
Daniel Vetter2c642b02015-04-14 17:35:26 +02002186static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002187{
2188 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2189 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2190 if (bdw_gmch_ctl)
2191 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002192
2193#ifdef CONFIG_X86_32
2194 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2195 if (bdw_gmch_ctl > 4)
2196 bdw_gmch_ctl = 4;
2197#endif
2198
Ben Widawsky9459d252013-11-03 16:53:55 -08002199 return bdw_gmch_ctl << 20;
2200}
2201
Daniel Vetter2c642b02015-04-14 17:35:26 +02002202static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002203{
2204 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2205 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2206
2207 if (gmch_ctrl)
2208 return 1 << (20 + gmch_ctrl);
2209
2210 return 0;
2211}
2212
Daniel Vetter2c642b02015-04-14 17:35:26 +02002213static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002214{
2215 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2216 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2217 return snb_gmch_ctl << 25; /* 32 MB units */
2218}
2219
Daniel Vetter2c642b02015-04-14 17:35:26 +02002220static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002221{
2222 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2223 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2224 return bdw_gmch_ctl << 25; /* 32 MB units */
2225}
2226
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002227static size_t chv_get_stolen_size(u16 gmch_ctrl)
2228{
2229 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2230 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2231
2232 /*
2233 * 0x0 to 0x10: 32MB increments starting at 0MB
2234 * 0x11 to 0x16: 4MB increments starting at 8MB
2235 * 0x17 to 0x1d: 4MB increments start at 36MB
2236 */
2237 if (gmch_ctrl < 0x11)
2238 return gmch_ctrl << 25;
2239 else if (gmch_ctrl < 0x17)
2240 return (gmch_ctrl - 0x11 + 2) << 22;
2241 else
2242 return (gmch_ctrl - 0x17 + 9) << 22;
2243}
2244
Damien Lespiau66375012014-01-09 18:02:46 +00002245static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2246{
2247 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2248 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2249
2250 if (gen9_gmch_ctl < 0xf0)
2251 return gen9_gmch_ctl << 25; /* 32 MB units */
2252 else
2253 /* 4MB increments starting at 0xf0 for 4MB */
2254 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2255}
2256
Ben Widawsky63340132013-11-04 19:32:22 -08002257static int ggtt_probe_common(struct drm_device *dev,
2258 size_t gtt_size)
2259{
2260 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002261 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002262 int ret;
2263
2264 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002265 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002266 (pci_resource_len(dev->pdev, 0) / 2);
2267
Imre Deak2a073f892015-03-27 13:07:33 +02002268 /*
2269 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2270 * dropped. For WC mappings in general we have 64 byte burst writes
2271 * when the WC buffer is flushed, so we can't use it, but have to
2272 * resort to an uncached mapping. The WC issue is easily caught by the
2273 * readback check when writing GTT PTE entries.
2274 */
2275 if (IS_BROXTON(dev))
2276 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2277 else
2278 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002279 if (!dev_priv->gtt.gsm) {
2280 DRM_ERROR("Failed to map the gtt page table\n");
2281 return -ENOMEM;
2282 }
2283
2284 ret = setup_scratch_page(dev);
2285 if (ret) {
2286 DRM_ERROR("Scratch setup failed\n");
2287 /* iounmap will also get called at remove, but meh */
2288 iounmap(dev_priv->gtt.gsm);
2289 }
2290
2291 return ret;
2292}
2293
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002294/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2295 * bits. When using advanced contexts each context stores its own PAT, but
2296 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002297static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002298{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002299 uint64_t pat;
2300
2301 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2302 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2303 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2304 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2305 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2306 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2307 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2308 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2309
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002310 if (!USES_PPGTT(dev_priv->dev))
2311 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2312 * so RTL will always use the value corresponding to
2313 * pat_sel = 000".
2314 * So let's disable cache for GGTT to avoid screen corruptions.
2315 * MOCS still can be used though.
2316 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2317 * before this patch, i.e. the same uncached + snooping access
2318 * like on gen6/7 seems to be in effect.
2319 * - So this just fixes blitter/render access. Again it looks
2320 * like it's not just uncached access, but uncached + snooping.
2321 * So we can still hold onto all our assumptions wrt cpu
2322 * clflushing on LLC machines.
2323 */
2324 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2325
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002326 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2327 * write would work. */
2328 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2329 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2330}
2331
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002332static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2333{
2334 uint64_t pat;
2335
2336 /*
2337 * Map WB on BDW to snooped on CHV.
2338 *
2339 * Only the snoop bit has meaning for CHV, the rest is
2340 * ignored.
2341 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002342 * The hardware will never snoop for certain types of accesses:
2343 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2344 * - PPGTT page tables
2345 * - some other special cycles
2346 *
2347 * As with BDW, we also need to consider the following for GT accesses:
2348 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2349 * so RTL will always use the value corresponding to
2350 * pat_sel = 000".
2351 * Which means we must set the snoop bit in PAT entry 0
2352 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002353 */
2354 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2355 GEN8_PPAT(1, 0) |
2356 GEN8_PPAT(2, 0) |
2357 GEN8_PPAT(3, 0) |
2358 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2359 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2360 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2361 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2362
2363 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2364 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2365}
2366
Ben Widawsky63340132013-11-04 19:32:22 -08002367static int gen8_gmch_probe(struct drm_device *dev,
2368 size_t *gtt_total,
2369 size_t *stolen,
2370 phys_addr_t *mappable_base,
2371 unsigned long *mappable_end)
2372{
2373 struct drm_i915_private *dev_priv = dev->dev_private;
2374 unsigned int gtt_size;
2375 u16 snb_gmch_ctl;
2376 int ret;
2377
2378 /* TODO: We're not aware of mappable constraints on gen8 yet */
2379 *mappable_base = pci_resource_start(dev->pdev, 2);
2380 *mappable_end = pci_resource_len(dev->pdev, 2);
2381
2382 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2383 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2384
2385 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2386
Damien Lespiau66375012014-01-09 18:02:46 +00002387 if (INTEL_INFO(dev)->gen >= 9) {
2388 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2389 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2390 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002391 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2392 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2393 } else {
2394 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2395 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2396 }
Ben Widawsky63340132013-11-04 19:32:22 -08002397
Michel Thierry07749ef2015-03-16 16:00:54 +00002398 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002399
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002400 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002401 chv_setup_private_ppat(dev_priv);
2402 else
2403 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002404
Ben Widawsky63340132013-11-04 19:32:22 -08002405 ret = ggtt_probe_common(dev, gtt_size);
2406
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002407 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2408 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002409 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2410 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002411
2412 return ret;
2413}
2414
Ben Widawskybaa09f52013-01-24 13:49:57 -08002415static int gen6_gmch_probe(struct drm_device *dev,
2416 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002417 size_t *stolen,
2418 phys_addr_t *mappable_base,
2419 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002420{
2421 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002422 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002423 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002424 int ret;
2425
Ben Widawsky41907dd2013-02-08 11:32:47 -08002426 *mappable_base = pci_resource_start(dev->pdev, 2);
2427 *mappable_end = pci_resource_len(dev->pdev, 2);
2428
Ben Widawskybaa09f52013-01-24 13:49:57 -08002429 /* 64/512MB is the current min/max we actually know of, but this is just
2430 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002431 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002432 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002433 DRM_ERROR("Unknown GMADR size (%lx)\n",
2434 dev_priv->gtt.mappable_end);
2435 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002436 }
2437
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002438 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2439 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002440 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002441
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002442 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002443
Ben Widawsky63340132013-11-04 19:32:22 -08002444 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002445 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002446
Ben Widawsky63340132013-11-04 19:32:22 -08002447 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002448
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002449 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2450 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002451 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2452 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002453
2454 return ret;
2455}
2456
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002457static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002458{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002459
2460 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002461
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002462 iounmap(gtt->gsm);
2463 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002464}
2465
2466static int i915_gmch_probe(struct drm_device *dev,
2467 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002468 size_t *stolen,
2469 phys_addr_t *mappable_base,
2470 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002471{
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473 int ret;
2474
Ben Widawskybaa09f52013-01-24 13:49:57 -08002475 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2476 if (!ret) {
2477 DRM_ERROR("failed to set up gmch\n");
2478 return -EIO;
2479 }
2480
Ben Widawsky41907dd2013-02-08 11:32:47 -08002481 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002482
2483 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002484 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002485 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002486 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2487 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002488
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002489 if (unlikely(dev_priv->gtt.do_idle_maps))
2490 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2491
Ben Widawskybaa09f52013-01-24 13:49:57 -08002492 return 0;
2493}
2494
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002495static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002496{
2497 intel_gmch_remove();
2498}
2499
2500int i915_gem_gtt_init(struct drm_device *dev)
2501{
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002504 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002505
Ben Widawskybaa09f52013-01-24 13:49:57 -08002506 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002507 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002508 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002509 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002510 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002511 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002512 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002513 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002514 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002515 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002516 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002517 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002518 else if (INTEL_INFO(dev)->gen >= 7)
2519 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002520 else
Chris Wilson350ec882013-08-06 13:17:02 +01002521 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002522 } else {
2523 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2524 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002525 }
2526
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002527 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002528 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002529 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002530 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002531
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002532 gtt->base.dev = dev;
2533
Ben Widawskybaa09f52013-01-24 13:49:57 -08002534 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002535 DRM_INFO("Memory usable by graphics device = %zdM\n",
2536 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002537 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2538 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002539#ifdef CONFIG_INTEL_IOMMU
2540 if (intel_iommu_gfx_mapped)
2541 DRM_INFO("VT-d active for gfx access\n");
2542#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002543 /*
2544 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2545 * user's requested state against the hardware/driver capabilities. We
2546 * do this now so that we can print out any log messages once rather
2547 * than every time we check intel_enable_ppgtt().
2548 */
2549 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2550 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002551
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002552 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002553}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002554
Daniel Vetterfa423312015-04-14 17:35:23 +02002555void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2556{
2557 struct drm_i915_private *dev_priv = dev->dev_private;
2558 struct drm_i915_gem_object *obj;
2559 struct i915_address_space *vm;
2560
2561 i915_check_and_clear_faults(dev);
2562
2563 /* First fill our portion of the GTT with scratch pages */
2564 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2565 dev_priv->gtt.base.start,
2566 dev_priv->gtt.base.total,
2567 true);
2568
2569 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2570 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2571 &dev_priv->gtt.base);
2572 if (!vma)
2573 continue;
2574
2575 i915_gem_clflush_object(obj, obj->pin_display);
2576 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2577 }
2578
2579
2580 if (INTEL_INFO(dev)->gen >= 8) {
2581 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2582 chv_setup_private_ppat(dev_priv);
2583 else
2584 bdw_setup_private_ppat(dev_priv);
2585
2586 return;
2587 }
2588
2589 if (USES_PPGTT(dev)) {
2590 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2591 /* TODO: Perhaps it shouldn't be gen6 specific */
2592
2593 struct i915_hw_ppgtt *ppgtt =
2594 container_of(vm, struct i915_hw_ppgtt,
2595 base);
2596
2597 if (i915_is_ggtt(vm))
2598 ppgtt = dev_priv->mm.aliasing_ppgtt;
2599
2600 gen6_write_page_range(dev_priv, &ppgtt->pd,
2601 0, ppgtt->base.total);
2602 }
2603 }
2604
2605 i915_ggtt_flush(dev_priv);
2606}
2607
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002608static struct i915_vma *
2609__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2610 struct i915_address_space *vm,
2611 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002612{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002613 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002614
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002615 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2616 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002617
2618 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002619 if (vma == NULL)
2620 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002621
Ben Widawsky6f65e292013-12-06 14:10:56 -08002622 INIT_LIST_HEAD(&vma->vma_link);
2623 INIT_LIST_HEAD(&vma->mm_list);
2624 INIT_LIST_HEAD(&vma->exec_list);
2625 vma->vm = vm;
2626 vma->obj = obj;
2627
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002628 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002629 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002630
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002631 list_add_tail(&vma->vma_link, &obj->vma_list);
2632 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002633 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002634
2635 return vma;
2636}
2637
2638struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002639i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2640 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002641{
2642 struct i915_vma *vma;
2643
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002644 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002645 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002646 vma = __i915_gem_vma_create(obj, vm,
2647 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002648
2649 return vma;
2650}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002651
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002652struct i915_vma *
2653i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2654 const struct i915_ggtt_view *view)
2655{
2656 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2657 struct i915_vma *vma;
2658
2659 if (WARN_ON(!view))
2660 return ERR_PTR(-EINVAL);
2661
2662 vma = i915_gem_obj_to_ggtt_view(obj, view);
2663
2664 if (IS_ERR(vma))
2665 return vma;
2666
2667 if (!vma)
2668 vma = __i915_gem_vma_create(obj, ggtt, view);
2669
2670 return vma;
2671
2672}
2673
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002674static void
2675rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2676 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002677{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002678 unsigned int column, row;
2679 unsigned int src_idx;
2680 struct scatterlist *sg = st->sgl;
2681
2682 st->nents = 0;
2683
2684 for (column = 0; column < width; column++) {
2685 src_idx = width * (height - 1) + column;
2686 for (row = 0; row < height; row++) {
2687 st->nents++;
2688 /* We don't need the pages, but need to initialize
2689 * the entries so the sg list can be happily traversed.
2690 * The only thing we need are DMA addresses.
2691 */
2692 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2693 sg_dma_address(sg) = in[src_idx];
2694 sg_dma_len(sg) = PAGE_SIZE;
2695 sg = sg_next(sg);
2696 src_idx -= width;
2697 }
2698 }
2699}
2700
2701static struct sg_table *
2702intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2703 struct drm_i915_gem_object *obj)
2704{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002705 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002706 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002707 struct sg_page_iter sg_iter;
2708 unsigned long i;
2709 dma_addr_t *page_addr_list;
2710 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002711 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002712
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002713 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002714 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2715 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002716 if (!page_addr_list)
2717 return ERR_PTR(ret);
2718
2719 /* Allocate target SG list. */
2720 st = kmalloc(sizeof(*st), GFP_KERNEL);
2721 if (!st)
2722 goto err_st_alloc;
2723
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002724 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002725 if (ret)
2726 goto err_sg_alloc;
2727
2728 /* Populate source page list from the object. */
2729 i = 0;
2730 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2731 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2732 i++;
2733 }
2734
2735 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002736 rotate_pages(page_addr_list,
2737 rot_info->width_pages, rot_info->height_pages,
2738 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002739
2740 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002741 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002742 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002743 rot_info->pixel_format, rot_info->width_pages,
2744 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002745
2746 drm_free_large(page_addr_list);
2747
2748 return st;
2749
2750err_sg_alloc:
2751 kfree(st);
2752err_st_alloc:
2753 drm_free_large(page_addr_list);
2754
2755 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002756 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002757 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002758 rot_info->pixel_format, rot_info->width_pages,
2759 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002760 return ERR_PTR(ret);
2761}
2762
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002763static struct sg_table *
2764intel_partial_pages(const struct i915_ggtt_view *view,
2765 struct drm_i915_gem_object *obj)
2766{
2767 struct sg_table *st;
2768 struct scatterlist *sg;
2769 struct sg_page_iter obj_sg_iter;
2770 int ret = -ENOMEM;
2771
2772 st = kmalloc(sizeof(*st), GFP_KERNEL);
2773 if (!st)
2774 goto err_st_alloc;
2775
2776 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2777 if (ret)
2778 goto err_sg_alloc;
2779
2780 sg = st->sgl;
2781 st->nents = 0;
2782 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2783 view->params.partial.offset)
2784 {
2785 if (st->nents >= view->params.partial.size)
2786 break;
2787
2788 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2789 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2790 sg_dma_len(sg) = PAGE_SIZE;
2791
2792 sg = sg_next(sg);
2793 st->nents++;
2794 }
2795
2796 return st;
2797
2798err_sg_alloc:
2799 kfree(st);
2800err_st_alloc:
2801 return ERR_PTR(ret);
2802}
2803
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002804static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002805i915_get_ggtt_vma_pages(struct i915_vma *vma)
2806{
2807 int ret = 0;
2808
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002809 if (vma->ggtt_view.pages)
2810 return 0;
2811
2812 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2813 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002814 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2815 vma->ggtt_view.pages =
2816 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002817 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2818 vma->ggtt_view.pages =
2819 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002820 else
2821 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2822 vma->ggtt_view.type);
2823
2824 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002825 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002826 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002827 ret = -EINVAL;
2828 } else if (IS_ERR(vma->ggtt_view.pages)) {
2829 ret = PTR_ERR(vma->ggtt_view.pages);
2830 vma->ggtt_view.pages = NULL;
2831 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2832 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002833 }
2834
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002835 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002836}
2837
2838/**
2839 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2840 * @vma: VMA to map
2841 * @cache_level: mapping cache level
2842 * @flags: flags like global or local mapping
2843 *
2844 * DMA addresses are taken from the scatter-gather table of this object (or of
2845 * this VMA in case of non-default GGTT views) and PTE entries set up.
2846 * Note that DMA addresses are also the only part of the SG table we care about.
2847 */
2848int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2849 u32 flags)
2850{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002851 int ret;
2852 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002853
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002854 if (WARN_ON(flags == 0))
2855 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002856
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002857 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002858 if (flags & PIN_GLOBAL)
2859 bind_flags |= GLOBAL_BIND;
2860 if (flags & PIN_USER)
2861 bind_flags |= LOCAL_BIND;
2862
2863 if (flags & PIN_UPDATE)
2864 bind_flags |= vma->bound;
2865 else
2866 bind_flags &= ~vma->bound;
2867
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002868 if (bind_flags == 0)
2869 return 0;
2870
2871 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2872 trace_i915_va_alloc(vma->vm,
2873 vma->node.start,
2874 vma->node.size,
2875 VM_TO_TRACE_NAME(vma->vm));
2876
2877 ret = vma->vm->allocate_va_range(vma->vm,
2878 vma->node.start,
2879 vma->node.size);
2880 if (ret)
2881 return ret;
2882 }
2883
2884 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002885 if (ret)
2886 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002887
2888 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002889
2890 return 0;
2891}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002892
2893/**
2894 * i915_ggtt_view_size - Get the size of a GGTT view.
2895 * @obj: Object the view is of.
2896 * @view: The view in question.
2897 *
2898 * @return The size of the GGTT view in bytes.
2899 */
2900size_t
2901i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2902 const struct i915_ggtt_view *view)
2903{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002904 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002905 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002906 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2907 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002908 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2909 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002910 } else {
2911 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2912 return obj->base.size;
2913 }
2914}