blob: 1c8ef7c143aa19db455b9e013fd386982b504300 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020096const struct i915_ggtt_view i915_ggtt_view_rotated = {
97 .type = I915_GGTT_VIEW_ROTATED
98};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300100static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
101static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -0700102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Ben Widawsky6f65e292013-12-06 14:10:56 -0800149static void ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 flags);
152static void ppgtt_unbind_vma(struct i915_vma *vma);
153
Michel Thierry07749ef2015-03-16 16:00:54 +0000154static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
155 enum i915_cache_level level,
156 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700157{
Michel Thierry07749ef2015-03-16 16:00:54 +0000158 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700159 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300160
161 switch (level) {
162 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800163 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300164 break;
165 case I915_CACHE_WT:
166 pte |= PPAT_DISPLAY_ELLC_INDEX;
167 break;
168 default:
169 pte |= PPAT_CACHED_INDEX;
170 break;
171 }
172
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700173 return pte;
174}
175
Michel Thierry07749ef2015-03-16 16:00:54 +0000176static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
177 dma_addr_t addr,
178 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800179{
Michel Thierry07749ef2015-03-16 16:00:54 +0000180 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800181 pde |= addr;
182 if (level != I915_CACHE_NONE)
183 pde |= PPAT_CACHED_PDE_INDEX;
184 else
185 pde |= PPAT_UNCACHED_INDEX;
186 return pde;
187}
188
Michel Thierry07749ef2015-03-16 16:00:54 +0000189static gen6_pte_t snb_pte_encode(dma_addr_t addr,
190 enum i915_cache_level level,
191 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700192{
Michel Thierry07749ef2015-03-16 16:00:54 +0000193 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700194 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700195
196 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100197 case I915_CACHE_L3_LLC:
198 case I915_CACHE_LLC:
199 pte |= GEN6_PTE_CACHE_LLC;
200 break;
201 case I915_CACHE_NONE:
202 pte |= GEN6_PTE_UNCACHED;
203 break;
204 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100205 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100206 }
207
208 return pte;
209}
210
Michel Thierry07749ef2015-03-16 16:00:54 +0000211static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
212 enum i915_cache_level level,
213 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100214{
Michel Thierry07749ef2015-03-16 16:00:54 +0000215 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100216 pte |= GEN6_PTE_ADDR_ENCODE(addr);
217
218 switch (level) {
219 case I915_CACHE_L3_LLC:
220 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700221 break;
222 case I915_CACHE_LLC:
223 pte |= GEN6_PTE_CACHE_LLC;
224 break;
225 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700226 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 break;
228 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100229 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700230 }
231
Ben Widawsky54d12522012-09-24 16:44:32 -0700232 return pte;
233}
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t byt_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
241
Akash Goel24f3a8c2014-06-17 10:59:42 +0530242 if (!(flags & PTE_READ_ONLY))
243 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700244
245 if (level != I915_CACHE_NONE)
246 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
247
248 return pte;
249}
250
Michel Thierry07749ef2015-03-16 16:00:54 +0000251static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
252 enum i915_cache_level level,
253 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700254{
Michel Thierry07749ef2015-03-16 16:00:54 +0000255 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700256 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700259 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700260
261 return pte;
262}
263
Michel Thierry07749ef2015-03-16 16:00:54 +0000264static gen6_pte_t iris_pte_encode(dma_addr_t addr,
265 enum i915_cache_level level,
266 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700267{
Michel Thierry07749ef2015-03-16 16:00:54 +0000268 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700269 pte |= HSW_PTE_ADDR_ENCODE(addr);
270
Chris Wilson651d7942013-08-08 14:41:10 +0100271 switch (level) {
272 case I915_CACHE_NONE:
273 break;
274 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000278 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100279 break;
280 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700281
282 return pte;
283}
284
Ben Widawsky678d96f2015-03-16 16:00:56 +0000285#define i915_dma_unmap_single(px, dev) \
286 __i915_dma_unmap_single((px)->daddr, dev)
287
288static inline void __i915_dma_unmap_single(dma_addr_t daddr,
289 struct drm_device *dev)
290{
291 struct device *device = &dev->pdev->dev;
292
293 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
294}
295
296/**
297 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
298 * @px: Page table/dir/etc to get a DMA map for
299 * @dev: drm device
300 *
301 * Page table allocations are unified across all gens. They always require a
302 * single 4k allocation, as well as a DMA mapping. If we keep the structs
303 * symmetric here, the simple macro covers us for every page table type.
304 *
305 * Return: 0 if success.
306 */
307#define i915_dma_map_single(px, dev) \
308 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
309
310static inline int i915_dma_map_page_single(struct page *page,
311 struct drm_device *dev,
312 dma_addr_t *daddr)
313{
314 struct device *device = &dev->pdev->dev;
315
316 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000317 if (dma_mapping_error(device, *daddr))
318 return -ENOMEM;
319
320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Michel Thierryec565b32015-04-08 12:13:23 +0100323static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000325{
326 if (WARN_ON(!pt->page))
327 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328
329 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000330 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000332 kfree(pt);
333}
334
Michel Thierry5a8e9942015-04-08 12:13:25 +0100335static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100336 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100337{
338 gen8_pte_t *pt_vaddr, scratch_pte;
339 int i;
340
341 pt_vaddr = kmap_atomic(pt->page);
342 scratch_pte = gen8_pte_encode(vm->scratch.addr,
343 I915_CACHE_LLC, true);
344
345 for (i = 0; i < GEN8_PTES; i++)
346 pt_vaddr[i] = scratch_pte;
347
348 if (!HAS_LLC(vm->dev))
349 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
350 kunmap_atomic(pt_vaddr);
351}
352
Michel Thierryec565b32015-04-08 12:13:23 +0100353static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000354{
Michel Thierryec565b32015-04-08 12:13:23 +0100355 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000356 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
357 GEN8_PTES : GEN6_PTES;
358 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000359
360 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
361 if (!pt)
362 return ERR_PTR(-ENOMEM);
363
Ben Widawsky678d96f2015-03-16 16:00:56 +0000364 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
365 GFP_KERNEL);
366
367 if (!pt->used_ptes)
368 goto fail_bitmap;
369
Michel Thierry4933d512015-03-24 15:46:22 +0000370 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000371 if (!pt->page)
372 goto fail_page;
373
374 ret = i915_dma_map_single(pt, dev);
375 if (ret)
376 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000377
378 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000379
380fail_dma:
381 __free_page(pt->page);
382fail_page:
383 kfree(pt->used_ptes);
384fail_bitmap:
385 kfree(pt);
386
387 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000388}
389
390/**
391 * alloc_pt_range() - Allocate a multiple page tables
392 * @pd: The page directory which will have at least @count entries
393 * available to point to the allocated page tables.
394 * @pde: First page directory entry for which we are allocating.
395 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000396 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000397 *
398 * Allocates multiple page table pages and sets the appropriate entries in the
399 * page table structure within the page directory. Function cleans up after
400 * itself on any failures.
401 *
402 * Return: 0 if allocation succeeded.
403 */
Michel Thierryec565b32015-04-08 12:13:23 +0100404static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
Michel Thierry4933d512015-03-24 15:46:22 +0000405 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
407 int i, ret;
408
409 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000410 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000411 return -EINVAL;
412
413 for (i = pde; i < pde + count; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100414 struct i915_page_table *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000415
416 if (IS_ERR(pt)) {
417 ret = PTR_ERR(pt);
418 goto err_out;
419 }
420 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300421 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000422 i, pd->page_table[i]);
423 pd->page_table[i] = pt;
424 }
425
426 return 0;
427
428err_out:
429 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000430 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000431 return ret;
432}
433
Michel Thierrye5815a22015-04-08 12:13:32 +0100434static void unmap_and_free_pd(struct i915_page_directory *pd,
435 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000436{
437 if (pd->page) {
Michel Thierrye5815a22015-04-08 12:13:32 +0100438 i915_dma_unmap_single(pd, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000439 __free_page(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100440 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000441 kfree(pd);
442 }
443}
444
Michel Thierrye5815a22015-04-08 12:13:32 +0100445static struct i915_page_directory *alloc_pd_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000446{
Michel Thierryec565b32015-04-08 12:13:23 +0100447 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100448 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000449
450 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
451 if (!pd)
452 return ERR_PTR(-ENOMEM);
453
Michel Thierry33c88192015-04-08 12:13:33 +0100454 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
455 sizeof(*pd->used_pdes), GFP_KERNEL);
456 if (!pd->used_pdes)
457 goto free_pd;
458
Michel Thierry5a8e9942015-04-08 12:13:25 +0100459 pd->page = alloc_page(GFP_KERNEL);
Michel Thierry33c88192015-04-08 12:13:33 +0100460 if (!pd->page)
461 goto free_bitmap;
Ben Widawsky06fda602015-02-24 16:22:36 +0000462
Michel Thierrye5815a22015-04-08 12:13:32 +0100463 ret = i915_dma_map_single(pd, dev);
Michel Thierry33c88192015-04-08 12:13:33 +0100464 if (ret)
465 goto free_page;
Michel Thierrye5815a22015-04-08 12:13:32 +0100466
Ben Widawsky06fda602015-02-24 16:22:36 +0000467 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100468
469free_page:
470 __free_page(pd->page);
471free_bitmap:
472 kfree(pd->used_pdes);
473free_pd:
474 kfree(pd);
475
476 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000477}
478
Ben Widawsky94e409c2013-11-04 22:29:36 -0800479/* Broadwell Page Directory Pointer Descriptors */
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100480static int gen8_write_pdp(struct intel_engine_cs *ring,
481 unsigned entry,
482 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800483{
484 int ret;
485
486 BUG_ON(entry >= 4);
487
488 ret = intel_ring_begin(ring, 6);
489 if (ret)
490 return ret;
491
492 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
493 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100494 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800495 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
496 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100497 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800498 intel_ring_advance(ring);
499
500 return 0;
501}
502
Ben Widawskyeeb94882013-12-06 14:11:10 -0800503static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100504 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800505{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800506 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800507
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100508 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
509 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
510 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
511 /* The page directory might be NULL, but we need to clear out
512 * whatever the previous context might have used. */
513 ret = gen8_write_pdp(ring, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800514 if (ret)
515 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800516 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800517
Ben Widawskyeeb94882013-12-06 14:11:10 -0800518 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800519}
520
Ben Widawsky459108b2013-11-02 21:07:23 -0700521static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800522 uint64_t start,
523 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700524 bool use_scratch)
525{
526 struct i915_hw_ppgtt *ppgtt =
527 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000528 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800529 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
530 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
531 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800532 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700533 unsigned last_pte, i;
534
535 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
536 I915_CACHE_LLC, use_scratch);
537
538 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100539 struct i915_page_directory *pd;
540 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000541 struct page *page_table;
542
543 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
544 continue;
545
546 pd = ppgtt->pdp.page_directory[pdpe];
547
548 if (WARN_ON(!pd->page_table[pde]))
549 continue;
550
551 pt = pd->page_table[pde];
552
553 if (WARN_ON(!pt->page))
554 continue;
555
556 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700557
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800558 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000559 if (last_pte > GEN8_PTES)
560 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700561
562 pt_vaddr = kmap_atomic(page_table);
563
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800564 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700565 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800566 num_entries--;
567 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700568
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300569 if (!HAS_LLC(ppgtt->base.dev))
570 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700571 kunmap_atomic(pt_vaddr);
572
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800573 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000574 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800575 pdpe++;
576 pde = 0;
577 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700578 }
579}
580
Ben Widawsky9df15b42013-11-02 21:07:24 -0700581static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
582 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800583 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530584 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700585{
586 struct i915_hw_ppgtt *ppgtt =
587 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000588 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800589 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
590 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
591 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700592 struct sg_page_iter sg_iter;
593
Chris Wilson6f1cc992013-12-31 15:50:31 +0000594 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700595
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800596 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000597 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800598 break;
599
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000600 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100601 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
602 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000603 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000604
605 pt_vaddr = kmap_atomic(page_table);
606 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800607
608 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000609 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
610 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000611 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300612 if (!HAS_LLC(ppgtt->base.dev))
613 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700614 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000615 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000616 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800617 pdpe++;
618 pde = 0;
619 }
620 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700621 }
622 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300623 if (pt_vaddr) {
624 if (!HAS_LLC(ppgtt->base.dev))
625 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000626 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300627 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700628}
629
Michel Thierry69876be2015-04-08 12:13:27 +0100630static void __gen8_do_map_pt(gen8_pde_t * const pde,
631 struct i915_page_table *pt,
632 struct drm_device *dev)
633{
634 gen8_pde_t entry =
635 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
636 *pde = entry;
637}
638
639static void gen8_initialize_pd(struct i915_address_space *vm,
640 struct i915_page_directory *pd)
641{
642 struct i915_hw_ppgtt *ppgtt =
643 container_of(vm, struct i915_hw_ppgtt, base);
644 gen8_pde_t *page_directory;
645 struct i915_page_table *pt;
646 int i;
647
648 page_directory = kmap_atomic(pd->page);
649 pt = ppgtt->scratch_pt;
650 for (i = 0; i < I915_PDES; i++)
651 /* Map the PDE to the page table */
652 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
653
654 if (!HAS_LLC(vm->dev))
655 drm_clflush_virt_range(page_directory, PAGE_SIZE);
Michel Thierrye5815a22015-04-08 12:13:32 +0100656 kunmap_atomic(page_directory);
657}
658
Michel Thierryec565b32015-04-08 12:13:23 +0100659static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800660{
661 int i;
662
Ben Widawsky06fda602015-02-24 16:22:36 +0000663 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800664 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800665
Michel Thierry33c88192015-04-08 12:13:33 +0100666 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000667 if (WARN_ON(!pd->page_table[i]))
668 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800669
Michel Thierry06dc68d2015-02-24 16:22:37 +0000670 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000671 pd->page_table[i] = NULL;
672 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000673}
674
675static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800676{
677 int i;
678
Michel Thierry33c88192015-04-08 12:13:33 +0100679 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000680 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
681 continue;
682
Michel Thierry06dc68d2015-02-24 16:22:37 +0000683 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +0100684 unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800685 }
Michel Thierry69876be2015-04-08 12:13:27 +0100686
Michel Thierrye5815a22015-04-08 12:13:32 +0100687 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100688 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800689}
690
Ben Widawsky37aca442013-11-04 20:47:32 -0800691static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
692{
693 struct i915_hw_ppgtt *ppgtt =
694 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800695
Ben Widawskyb45a6712014-02-12 14:28:44 -0800696 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800697}
698
Michel Thierryd7b26332015-04-08 12:13:34 +0100699/**
700 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
701 * @ppgtt: Master ppgtt structure.
702 * @pd: Page directory for this address range.
703 * @start: Starting virtual address to begin allocations.
704 * @length Size of the allocations.
705 * @new_pts: Bitmap set by function with new allocations. Likely used by the
706 * caller to free on error.
707 *
708 * Allocate the required number of page tables. Extremely similar to
709 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
710 * the page directory boundary (instead of the page directory pointer). That
711 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
712 * possible, and likely that the caller will need to use multiple calls of this
713 * function to achieve the appropriate allocation.
714 *
715 * Return: 0 if success; negative error code otherwise.
716 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100717static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
718 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100719 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100720 uint64_t length,
721 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000722{
Michel Thierrye5815a22015-04-08 12:13:32 +0100723 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100724 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100725 uint64_t temp;
726 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000727
Michel Thierryd7b26332015-04-08 12:13:34 +0100728 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
729 /* Don't reallocate page tables */
730 if (pt) {
731 /* Scratch is never allocated this way */
732 WARN_ON(pt == ppgtt->scratch_pt);
733 continue;
734 }
735
736 pt = alloc_pt_single(dev);
737 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000738 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100739
Michel Thierryd7b26332015-04-08 12:13:34 +0100740 gen8_initialize_pt(&ppgtt->base, pt);
741 pd->page_table[pde] = pt;
742 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000743 }
744
745 return 0;
746
747unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100748 for_each_set_bit(pde, new_pts, I915_PDES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100749 unmap_and_free_pt(pd->page_table[pde], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000750
751 return -ENOMEM;
752}
753
Michel Thierryd7b26332015-04-08 12:13:34 +0100754/**
755 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
756 * @ppgtt: Master ppgtt structure.
757 * @pdp: Page directory pointer for this address range.
758 * @start: Starting virtual address to begin allocations.
759 * @length Size of the allocations.
760 * @new_pds Bitmap set by function with new allocations. Likely used by the
761 * caller to free on error.
762 *
763 * Allocate the required number of page directories starting at the pde index of
764 * @start, and ending at the pde index @start + @length. This function will skip
765 * over already allocated page directories within the range, and only allocate
766 * new ones, setting the appropriate pointer within the pdp as well as the
767 * correct position in the bitmap @new_pds.
768 *
769 * The function will only allocate the pages within the range for a give page
770 * directory pointer. In other words, if @start + @length straddles a virtually
771 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
772 * required by the caller, This is not currently possible, and the BUG in the
773 * code will prevent it.
774 *
775 * Return: 0 if success; negative error code otherwise.
776 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100777static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
778 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100779 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100780 uint64_t length,
781 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800782{
Michel Thierrye5815a22015-04-08 12:13:32 +0100783 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100784 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100785 uint64_t temp;
786 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800787
Michel Thierryd7b26332015-04-08 12:13:34 +0100788 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
789
Michel Thierry69876be2015-04-08 12:13:27 +0100790 /* FIXME: PPGTT container_of won't work for 64b */
791 WARN_ON((start + length) > 0x800000000ULL);
792
Michel Thierryd7b26332015-04-08 12:13:34 +0100793 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
794 if (pd)
795 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100796
Michel Thierryd7b26332015-04-08 12:13:34 +0100797 pd = alloc_pd_single(dev);
798 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000799 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100800
Michel Thierryd7b26332015-04-08 12:13:34 +0100801 gen8_initialize_pd(&ppgtt->base, pd);
802 pdp->page_directory[pdpe] = pd;
803 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000804 }
805
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800806 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000807
808unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100809 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100810 unmap_and_free_pd(pdp->page_directory[pdpe], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000811
812 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800813}
814
Michel Thierryd7b26332015-04-08 12:13:34 +0100815static void
816free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
817{
818 int i;
819
820 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
821 kfree(new_pts[i]);
822 kfree(new_pts);
823 kfree(new_pds);
824}
825
826/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
827 * of these are based on the number of PDPEs in the system.
828 */
829static
830int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
831 unsigned long ***new_pts)
832{
833 int i;
834 unsigned long *pds;
835 unsigned long **pts;
836
837 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
838 if (!pds)
839 return -ENOMEM;
840
841 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
842 if (!pts) {
843 kfree(pds);
844 return -ENOMEM;
845 }
846
847 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
848 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
849 sizeof(unsigned long), GFP_KERNEL);
850 if (!pts[i])
851 goto err_out;
852 }
853
854 *new_pds = pds;
855 *new_pts = pts;
856
857 return 0;
858
859err_out:
860 free_gen8_temp_bitmaps(pds, pts);
861 return -ENOMEM;
862}
863
Michel Thierrye5815a22015-04-08 12:13:32 +0100864static int gen8_alloc_va_range(struct i915_address_space *vm,
865 uint64_t start,
866 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800867{
Michel Thierrye5815a22015-04-08 12:13:32 +0100868 struct i915_hw_ppgtt *ppgtt =
869 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100870 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100871 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100872 const uint64_t orig_start = start;
873 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100874 uint64_t temp;
875 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800876 int ret;
877
Michel Thierryd7b26332015-04-08 12:13:34 +0100878#ifndef CONFIG_64BIT
879 /* Disallow 64b address on 32b platforms. Nothing is wrong with doing
880 * this in hardware, but a lot of the drm code is not prepared to handle
881 * 64b offset on 32b platforms.
882 * This will be addressed when 48b PPGTT is added */
883 if (start + length > 0x100000000ULL)
884 return -E2BIG;
885#endif
886
887 /* Wrap is never okay since we can only represent 48b, and we don't
888 * actually use the other side of the canonical address space.
889 */
890 if (WARN_ON(start + length < start))
891 return -ERANGE;
892
893 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800894 if (ret)
895 return ret;
896
Michel Thierryd7b26332015-04-08 12:13:34 +0100897 /* Do the allocations first so we can easily bail out */
898 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
899 new_page_dirs);
900 if (ret) {
901 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
902 return ret;
903 }
904
905 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100906 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100907 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
908 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100909 if (ret)
910 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100911 }
912
Michel Thierry33c88192015-04-08 12:13:33 +0100913 start = orig_start;
914 length = orig_length;
915
Michel Thierryd7b26332015-04-08 12:13:34 +0100916 /* Allocations have completed successfully, so set the bitmaps, and do
917 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100918 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100919 gen8_pde_t *const page_directory = kmap_atomic(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100920 struct i915_page_table *pt;
921 uint64_t pd_len = gen8_clamp_pd(start, length);
922 uint64_t pd_start = start;
923 uint32_t pde;
924
Michel Thierryd7b26332015-04-08 12:13:34 +0100925 /* Every pd should be allocated, we just did that above. */
926 WARN_ON(!pd);
927
928 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
929 /* Same reasoning as pd */
930 WARN_ON(!pt);
931 WARN_ON(!pd_len);
932 WARN_ON(!gen8_pte_count(pd_start, pd_len));
933
934 /* Set our used ptes within the page table */
935 bitmap_set(pt->used_ptes,
936 gen8_pte_index(pd_start),
937 gen8_pte_count(pd_start, pd_len));
938
939 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100940 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100941
942 /* Map the PDE to the page table */
943 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
944
945 /* NB: We haven't yet mapped ptes to pages. At this
946 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100947 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100948
949 if (!HAS_LLC(vm->dev))
950 drm_clflush_virt_range(page_directory, PAGE_SIZE);
951
952 kunmap_atomic(page_directory);
953
Michel Thierry33c88192015-04-08 12:13:33 +0100954 set_bit(pdpe, ppgtt->pdp.used_pdpes);
955 }
956
Michel Thierryd7b26332015-04-08 12:13:34 +0100957 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000958 return 0;
959
960err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100961 while (pdpe--) {
962 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
963 unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
964 }
965
966 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
967 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);
968
969 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800970 return ret;
971}
972
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100973/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800974 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
975 * with a net effect resembling a 2-level page table in normal x86 terms. Each
976 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
977 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800978 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800979 */
Michel Thierryd7b26332015-04-08 12:13:34 +0100980static int gen8_ppgtt_init_common(struct i915_hw_ppgtt *ppgtt, uint64_t size)
Ben Widawsky37aca442013-11-04 20:47:32 -0800981{
Michel Thierry69876be2015-04-08 12:13:27 +0100982 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
983 if (IS_ERR(ppgtt->scratch_pt))
984 return PTR_ERR(ppgtt->scratch_pt);
985
Michel Thierrye5815a22015-04-08 12:13:32 +0100986 ppgtt->scratch_pd = alloc_pd_single(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100987 if (IS_ERR(ppgtt->scratch_pd))
988 return PTR_ERR(ppgtt->scratch_pd);
989
Michel Thierry69876be2015-04-08 12:13:27 +0100990 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100991 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100992
Michel Thierryd7b26332015-04-08 12:13:34 +0100993 ppgtt->base.start = 0;
994 ppgtt->base.total = size;
995 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
996 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200997 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100998
999 ppgtt->switch_mm = gen8_mm_switch;
1000
1001 return 0;
1002}
1003
1004static int gen8_aliasing_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1005{
1006 struct drm_device *dev = ppgtt->base.dev;
1007 struct drm_i915_private *dev_priv = dev->dev_private;
1008 uint64_t start = 0, size = dev_priv->gtt.base.total;
1009 int ret;
1010
1011 ret = gen8_ppgtt_init_common(ppgtt, dev_priv->gtt.base.total);
1012 if (ret)
1013 return ret;
1014
1015 /* Aliasing PPGTT has to always work and be mapped because of the way we
1016 * use RESTORE_INHIBIT in the context switch. This will be fixed
1017 * eventually. */
Michel Thierrye5815a22015-04-08 12:13:32 +01001018 ret = gen8_alloc_va_range(&ppgtt->base, start, size);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +01001019 if (ret) {
Michel Thierrye5815a22015-04-08 12:13:32 +01001020 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +01001021 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001022 return ret;
Michel Thierry7cb6d7a2015-04-08 12:13:29 +01001023 }
Ben Widawsky37aca442013-11-04 20:47:32 -08001024
Michel Thierryd7b26332015-04-08 12:13:34 +01001025 ppgtt->base.allocate_va_range = NULL;
Michel Thierry09942c62015-04-08 12:13:30 +01001026 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Michel Thierryd7b26332015-04-08 12:13:34 +01001027
1028 return 0;
1029}
1030
1031static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1032{
Michel Thierryd7b26332015-04-08 12:13:34 +01001033 int ret;
1034
Michel Thierrya4e0bed2015-04-08 12:13:35 +01001035 ret = gen8_ppgtt_init_common(ppgtt, (1ULL << 32));
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 if (ret)
1037 return ret;
1038
1039 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001040
Ben Widawsky28cf5412013-11-02 21:07:26 -07001041 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -08001042}
1043
Ben Widawsky87d60b62013-12-06 14:11:29 -08001044static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1045{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001046 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001047 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001048 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001049 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001050 uint32_t pte, pde, temp;
1051 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001052
Akash Goel24f3a8c2014-06-17 10:59:42 +05301053 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001054
Michel Thierry09942c62015-04-08 12:13:30 +01001055 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001056 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001057 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +00001058 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +01001059 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001060 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1061
1062 if (pd_entry != expected)
1063 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1064 pde,
1065 pd_entry,
1066 expected);
1067 seq_printf(m, "\tPDE: %x\n", pd_entry);
1068
Ben Widawsky06fda602015-02-24 16:22:36 +00001069 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +00001070 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001071 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001072 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001073 (pte * PAGE_SIZE);
1074 int i;
1075 bool found = false;
1076 for (i = 0; i < 4; i++)
1077 if (pt_vaddr[pte + i] != scratch_pte)
1078 found = true;
1079 if (!found)
1080 continue;
1081
1082 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1083 for (i = 0; i < 4; i++) {
1084 if (pt_vaddr[pte + i] != scratch_pte)
1085 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1086 else
1087 seq_puts(m, " SCRATCH ");
1088 }
1089 seq_puts(m, "\n");
1090 }
1091 kunmap_atomic(pt_vaddr);
1092 }
1093}
1094
Ben Widawsky678d96f2015-03-16 16:00:56 +00001095/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001096static void gen6_write_pde(struct i915_page_directory *pd,
1097 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001098{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001099 /* Caller needs to make sure the write completes if necessary */
1100 struct i915_hw_ppgtt *ppgtt =
1101 container_of(pd, struct i915_hw_ppgtt, pd);
1102 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001103
Ben Widawsky678d96f2015-03-16 16:00:56 +00001104 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
1105 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001106
Ben Widawsky678d96f2015-03-16 16:00:56 +00001107 writel(pd_entry, ppgtt->pd_addr + pde);
1108}
Ben Widawsky61973492013-04-08 18:43:54 -07001109
Ben Widawsky678d96f2015-03-16 16:00:56 +00001110/* Write all the page tables found in the ppgtt structure to incrementing page
1111 * directories. */
1112static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001113 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001114 uint32_t start, uint32_t length)
1115{
Michel Thierryec565b32015-04-08 12:13:23 +01001116 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001117 uint32_t pde, temp;
1118
1119 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1120 gen6_write_pde(pd, pde, pt);
1121
1122 /* Make sure write is complete before other code can use this page
1123 * table. Also require for WC mapped PTEs */
1124 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001125}
1126
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001127static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001128{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001129 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001130
Ben Widawsky7324cc02015-02-24 16:22:35 +00001131 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001132}
Ben Widawsky61973492013-04-08 18:43:54 -07001133
Ben Widawsky90252e52013-12-06 14:11:12 -08001134static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001135 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -08001136{
Ben Widawsky90252e52013-12-06 14:11:12 -08001137 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001138
Ben Widawsky90252e52013-12-06 14:11:12 -08001139 /* NB: TLBs must be flushed and invalidated before a switch */
1140 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1141 if (ret)
1142 return ret;
1143
1144 ret = intel_ring_begin(ring, 6);
1145 if (ret)
1146 return ret;
1147
1148 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1149 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1150 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1151 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1152 intel_ring_emit(ring, get_pd_offset(ppgtt));
1153 intel_ring_emit(ring, MI_NOOP);
1154 intel_ring_advance(ring);
1155
1156 return 0;
1157}
1158
Yu Zhang71ba2d62015-02-10 19:05:54 +08001159static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1160 struct intel_engine_cs *ring)
1161{
1162 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1163
1164 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1165 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1166 return 0;
1167}
1168
Ben Widawsky48a10382013-12-06 14:11:11 -08001169static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001170 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -08001171{
Ben Widawsky48a10382013-12-06 14:11:11 -08001172 int ret;
1173
Ben Widawsky48a10382013-12-06 14:11:11 -08001174 /* NB: TLBs must be flushed and invalidated before a switch */
1175 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1176 if (ret)
1177 return ret;
1178
1179 ret = intel_ring_begin(ring, 6);
1180 if (ret)
1181 return ret;
1182
1183 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1184 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1185 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1186 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1187 intel_ring_emit(ring, get_pd_offset(ppgtt));
1188 intel_ring_emit(ring, MI_NOOP);
1189 intel_ring_advance(ring);
1190
Ben Widawsky90252e52013-12-06 14:11:12 -08001191 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1192 if (ring->id != RCS) {
1193 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1194 if (ret)
1195 return ret;
1196 }
1197
Ben Widawsky48a10382013-12-06 14:11:11 -08001198 return 0;
1199}
1200
Ben Widawskyeeb94882013-12-06 14:11:10 -08001201static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001202 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001203{
1204 struct drm_device *dev = ppgtt->base.dev;
1205 struct drm_i915_private *dev_priv = dev->dev_private;
1206
Ben Widawsky48a10382013-12-06 14:11:11 -08001207
Ben Widawskyeeb94882013-12-06 14:11:10 -08001208 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1209 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1210
1211 POSTING_READ(RING_PP_DIR_DCLV(ring));
1212
1213 return 0;
1214}
1215
Daniel Vetter82460d92014-08-06 20:19:53 +02001216static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001217{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001218 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001219 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001220 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001221
1222 for_each_ring(ring, dev_priv, j) {
1223 I915_WRITE(RING_MODE_GEN7(ring),
1224 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001225 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001226}
1227
Daniel Vetter82460d92014-08-06 20:19:53 +02001228static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001229{
Jani Nikula50227e12014-03-31 14:27:21 +03001230 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001231 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001232 uint32_t ecochk, ecobits;
1233 int i;
1234
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001235 ecobits = I915_READ(GAC_ECO_BITS);
1236 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1237
1238 ecochk = I915_READ(GAM_ECOCHK);
1239 if (IS_HASWELL(dev)) {
1240 ecochk |= ECOCHK_PPGTT_WB_HSW;
1241 } else {
1242 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1243 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1244 }
1245 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001246
Ben Widawsky61973492013-04-08 18:43:54 -07001247 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001248 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001249 I915_WRITE(RING_MODE_GEN7(ring),
1250 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001251 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001252}
1253
Daniel Vetter82460d92014-08-06 20:19:53 +02001254static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001255{
Jani Nikula50227e12014-03-31 14:27:21 +03001256 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001257 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001258
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001259 ecobits = I915_READ(GAC_ECO_BITS);
1260 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1261 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001262
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001263 gab_ctl = I915_READ(GAB_CTL);
1264 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001265
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001266 ecochk = I915_READ(GAM_ECOCHK);
1267 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001268
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001269 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001270}
1271
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001272/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001273static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001274 uint64_t start,
1275 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001276 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001277{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001278 struct i915_hw_ppgtt *ppgtt =
1279 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001280 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001281 unsigned first_entry = start >> PAGE_SHIFT;
1282 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001283 unsigned act_pt = first_entry / GEN6_PTES;
1284 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001285 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001286
Akash Goel24f3a8c2014-06-17 10:59:42 +05301287 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001288
Daniel Vetter7bddb012012-02-09 17:15:47 +01001289 while (num_entries) {
1290 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001291 if (last_pte > GEN6_PTES)
1292 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001293
Ben Widawsky06fda602015-02-24 16:22:36 +00001294 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001295
1296 for (i = first_pte; i < last_pte; i++)
1297 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001298
1299 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001300
Daniel Vetter7bddb012012-02-09 17:15:47 +01001301 num_entries -= last_pte - first_pte;
1302 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001303 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001304 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001305}
1306
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001307static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001308 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001309 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301310 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001311{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001312 struct i915_hw_ppgtt *ppgtt =
1313 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001314 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001315 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001316 unsigned act_pt = first_entry / GEN6_PTES;
1317 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001318 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001319
Chris Wilsoncc797142013-12-31 15:50:30 +00001320 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001321 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001322 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001323 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001324
Chris Wilsoncc797142013-12-31 15:50:30 +00001325 pt_vaddr[act_pte] =
1326 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301327 cache_level, true, flags);
1328
Michel Thierry07749ef2015-03-16 16:00:54 +00001329 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001330 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001331 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001332 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001333 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001334 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001335 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001336 if (pt_vaddr)
1337 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001338}
1339
Ben Widawsky563222a2015-03-19 12:53:28 +00001340/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1341 * are switching between contexts with the same LRCA, we also must do a force
1342 * restore.
1343 */
1344static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1345{
1346 /* If current vm != vm, */
1347 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1348}
1349
Michel Thierry4933d512015-03-24 15:46:22 +00001350static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001351 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001352{
1353 gen6_pte_t *pt_vaddr, scratch_pte;
1354 int i;
1355
1356 WARN_ON(vm->scratch.addr == 0);
1357
1358 scratch_pte = vm->pte_encode(vm->scratch.addr,
1359 I915_CACHE_LLC, true, 0);
1360
1361 pt_vaddr = kmap_atomic(pt->page);
1362
1363 for (i = 0; i < GEN6_PTES; i++)
1364 pt_vaddr[i] = scratch_pte;
1365
1366 kunmap_atomic(pt_vaddr);
1367}
1368
Ben Widawsky678d96f2015-03-16 16:00:56 +00001369static int gen6_alloc_va_range(struct i915_address_space *vm,
1370 uint64_t start, uint64_t length)
1371{
Michel Thierry4933d512015-03-24 15:46:22 +00001372 DECLARE_BITMAP(new_page_tables, I915_PDES);
1373 struct drm_device *dev = vm->dev;
1374 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001375 struct i915_hw_ppgtt *ppgtt =
1376 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001377 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001378 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001379 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001380 int ret;
1381
1382 WARN_ON(upper_32_bits(start));
1383
1384 bitmap_zero(new_page_tables, I915_PDES);
1385
1386 /* The allocation is done in two stages so that we can bail out with
1387 * minimal amount of pain. The first stage finds new page tables that
1388 * need allocation. The second stage marks use ptes within the page
1389 * tables.
1390 */
1391 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1392 if (pt != ppgtt->scratch_pt) {
1393 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1394 continue;
1395 }
1396
1397 /* We've already allocated a page table */
1398 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1399
1400 pt = alloc_pt_single(dev);
1401 if (IS_ERR(pt)) {
1402 ret = PTR_ERR(pt);
1403 goto unwind_out;
1404 }
1405
1406 gen6_initialize_pt(vm, pt);
1407
1408 ppgtt->pd.page_table[pde] = pt;
1409 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001410 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001411 }
1412
1413 start = start_save;
1414 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001415
1416 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1417 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1418
1419 bitmap_zero(tmp_bitmap, GEN6_PTES);
1420 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1421 gen6_pte_count(start, length));
1422
Michel Thierry4933d512015-03-24 15:46:22 +00001423 if (test_and_clear_bit(pde, new_page_tables))
1424 gen6_write_pde(&ppgtt->pd, pde, pt);
1425
Michel Thierry72744cb2015-03-24 15:46:23 +00001426 trace_i915_page_table_entry_map(vm, pde, pt,
1427 gen6_pte_index(start),
1428 gen6_pte_count(start, length),
1429 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001430 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001431 GEN6_PTES);
1432 }
1433
Michel Thierry4933d512015-03-24 15:46:22 +00001434 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1435
1436 /* Make sure write is complete before other code can use this page
1437 * table. Also require for WC mapped PTEs */
1438 readl(dev_priv->gtt.gsm);
1439
Ben Widawsky563222a2015-03-19 12:53:28 +00001440 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001441 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001442
1443unwind_out:
1444 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001445 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001446
1447 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1448 unmap_and_free_pt(pt, vm->dev);
1449 }
1450
1451 mark_tlbs_dirty(ppgtt);
1452 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001453}
1454
Ben Widawskya00d8252014-02-19 22:05:48 -08001455static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1456{
Michel Thierry09942c62015-04-08 12:13:30 +01001457 struct i915_page_table *pt;
1458 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001459
Michel Thierry09942c62015-04-08 12:13:30 +01001460 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001461 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001462 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001463 }
1464
1465 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +01001466 unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
Daniel Vetter3440d262013-01-24 13:49:56 -08001467}
1468
Ben Widawskya00d8252014-02-19 22:05:48 -08001469static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1470{
1471 struct i915_hw_ppgtt *ppgtt =
1472 container_of(vm, struct i915_hw_ppgtt, base);
1473
Ben Widawskya00d8252014-02-19 22:05:48 -08001474 drm_mm_remove_node(&ppgtt->node);
1475
Ben Widawskya00d8252014-02-19 22:05:48 -08001476 gen6_ppgtt_free(ppgtt);
1477}
1478
Ben Widawskyb1465202014-02-19 22:05:49 -08001479static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001480{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001481 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001482 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001483 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001484 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001485
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001486 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1487 * allocator works in address space sizes, so it's multiplied by page
1488 * size. We allocate at the top of the GTT to avoid fragmentation.
1489 */
1490 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001491 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1492 if (IS_ERR(ppgtt->scratch_pt))
1493 return PTR_ERR(ppgtt->scratch_pt);
1494
1495 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1496
Ben Widawskye3cc1992013-12-06 14:11:08 -08001497alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001498 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1499 &ppgtt->node, GEN6_PD_SIZE,
1500 GEN6_PD_ALIGN, 0,
1501 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001502 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001503 if (ret == -ENOSPC && !retried) {
1504 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1505 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001506 I915_CACHE_NONE,
1507 0, dev_priv->gtt.base.total,
1508 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001509 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001510 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001511
1512 retried = true;
1513 goto alloc;
1514 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001515
Ben Widawskyc8c26622015-01-22 17:01:25 +00001516 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001517 goto err_out;
1518
Ben Widawskyc8c26622015-01-22 17:01:25 +00001519
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001520 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1521 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001522
Ben Widawskyc8c26622015-01-22 17:01:25 +00001523 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001524
1525err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001526 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001527 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001528}
1529
Ben Widawskyb1465202014-02-19 22:05:49 -08001530static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1531{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001532 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001533}
1534
Michel Thierry4933d512015-03-24 15:46:22 +00001535static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1536 uint64_t start, uint64_t length)
1537{
Michel Thierryec565b32015-04-08 12:13:23 +01001538 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001539 uint32_t pde, temp;
1540
1541 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1542 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1543}
1544
1545static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
Ben Widawskyb1465202014-02-19 22:05:49 -08001546{
1547 struct drm_device *dev = ppgtt->base.dev;
1548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 int ret;
1550
1551 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001552 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001553 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001554 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001555 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001556 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001557 ppgtt->switch_mm = gen7_mm_switch;
1558 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001559 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001560
Yu Zhang71ba2d62015-02-10 19:05:54 +08001561 if (intel_vgpu_active(dev))
1562 ppgtt->switch_mm = vgpu_mm_switch;
1563
Ben Widawskyb1465202014-02-19 22:05:49 -08001564 ret = gen6_ppgtt_alloc(ppgtt);
1565 if (ret)
1566 return ret;
1567
Michel Thierry4933d512015-03-24 15:46:22 +00001568 if (aliasing) {
1569 /* preallocate all pts */
Michel Thierry09942c62015-04-08 12:13:30 +01001570 ret = alloc_pt_range(&ppgtt->pd, 0, I915_PDES,
Michel Thierry4933d512015-03-24 15:46:22 +00001571 ppgtt->base.dev);
1572
1573 if (ret) {
1574 gen6_ppgtt_cleanup(&ppgtt->base);
1575 return ret;
1576 }
1577 }
1578
Michel Thierryd7b26332015-04-08 12:13:34 +01001579 ppgtt->base.allocate_va_range = aliasing ? NULL : gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001580 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1581 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1582 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001583 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001584 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001585 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001586
Ben Widawsky7324cc02015-02-24 16:22:35 +00001587 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001588 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001589
Ben Widawsky678d96f2015-03-16 16:00:56 +00001590 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1591 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1592
Michel Thierry4933d512015-03-24 15:46:22 +00001593 if (aliasing)
1594 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1595 else
1596 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001597
Ben Widawsky678d96f2015-03-16 16:00:56 +00001598 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1599
Thierry Reding440fd522015-01-23 09:05:06 +01001600 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001601 ppgtt->node.size >> 20,
1602 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001603
Daniel Vetterfa76da32014-08-06 20:19:54 +02001604 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001605 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001606
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001607 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001608}
1609
Michel Thierry4933d512015-03-24 15:46:22 +00001610static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
1611 bool aliasing)
Daniel Vetter3440d262013-01-24 13:49:56 -08001612{
1613 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001614
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001615 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001616 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001617
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001618 if (INTEL_INFO(dev)->gen < 8)
Michel Thierry4933d512015-03-24 15:46:22 +00001619 return gen6_ppgtt_init(ppgtt, aliasing);
Michel Thierryd7b26332015-04-08 12:13:34 +01001620 else if (aliasing)
1621 return gen8_aliasing_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001622 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001623 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001624}
1625int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1626{
1627 struct drm_i915_private *dev_priv = dev->dev_private;
1628 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001629
Michel Thierry4933d512015-03-24 15:46:22 +00001630 ret = __hw_ppgtt_init(dev, ppgtt, false);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001631 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001632 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001633 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1634 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001635 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001636 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001637
1638 return ret;
1639}
1640
Daniel Vetter82460d92014-08-06 20:19:53 +02001641int i915_ppgtt_init_hw(struct drm_device *dev)
1642{
1643 struct drm_i915_private *dev_priv = dev->dev_private;
1644 struct intel_engine_cs *ring;
1645 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1646 int i, ret = 0;
1647
Thomas Daniel671b50132014-08-20 16:24:50 +01001648 /* In the case of execlists, PPGTT is enabled by the context descriptor
1649 * and the PDPs are contained within the context itself. We don't
1650 * need to do anything here. */
1651 if (i915.enable_execlists)
1652 return 0;
1653
Daniel Vetter82460d92014-08-06 20:19:53 +02001654 if (!USES_PPGTT(dev))
1655 return 0;
1656
1657 if (IS_GEN6(dev))
1658 gen6_ppgtt_enable(dev);
1659 else if (IS_GEN7(dev))
1660 gen7_ppgtt_enable(dev);
1661 else if (INTEL_INFO(dev)->gen >= 8)
1662 gen8_ppgtt_enable(dev);
1663 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001664 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001665
1666 if (ppgtt) {
1667 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001668 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001669 if (ret != 0)
1670 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001671 }
1672 }
1673
1674 return ret;
1675}
Daniel Vetter4d884702014-08-06 15:04:47 +02001676struct i915_hw_ppgtt *
1677i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1678{
1679 struct i915_hw_ppgtt *ppgtt;
1680 int ret;
1681
1682 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1683 if (!ppgtt)
1684 return ERR_PTR(-ENOMEM);
1685
1686 ret = i915_ppgtt_init(dev, ppgtt);
1687 if (ret) {
1688 kfree(ppgtt);
1689 return ERR_PTR(ret);
1690 }
1691
1692 ppgtt->file_priv = fpriv;
1693
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001694 trace_i915_ppgtt_create(&ppgtt->base);
1695
Daniel Vetter4d884702014-08-06 15:04:47 +02001696 return ppgtt;
1697}
1698
Daniel Vetteree960be2014-08-06 15:04:45 +02001699void i915_ppgtt_release(struct kref *kref)
1700{
1701 struct i915_hw_ppgtt *ppgtt =
1702 container_of(kref, struct i915_hw_ppgtt, ref);
1703
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001704 trace_i915_ppgtt_release(&ppgtt->base);
1705
Daniel Vetteree960be2014-08-06 15:04:45 +02001706 /* vmas should already be unbound */
1707 WARN_ON(!list_empty(&ppgtt->base.active_list));
1708 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1709
Daniel Vetter19dd1202014-08-06 15:04:55 +02001710 list_del(&ppgtt->base.global_link);
1711 drm_mm_takedown(&ppgtt->base.mm);
1712
Daniel Vetteree960be2014-08-06 15:04:45 +02001713 ppgtt->base.cleanup(&ppgtt->base);
1714 kfree(ppgtt);
1715}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001716
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001717static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001718ppgtt_bind_vma(struct i915_vma *vma,
1719 enum i915_cache_level cache_level,
1720 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001721{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301722 /* Currently applicable only to VLV */
1723 if (vma->obj->gt_ro)
1724 flags |= PTE_READ_ONLY;
1725
Ben Widawsky782f1492014-02-20 11:50:33 -08001726 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301727 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001728}
1729
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001730static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001731{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001732 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001733 vma->node.start,
1734 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001735 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001736}
1737
Ben Widawskya81cc002013-01-18 12:30:31 -08001738extern int intel_iommu_gfx_mapped;
1739/* Certain Gen5 chipsets require require idling the GPU before
1740 * unmapping anything from the GTT when VT-d is enabled.
1741 */
1742static inline bool needs_idle_maps(struct drm_device *dev)
1743{
1744#ifdef CONFIG_INTEL_IOMMU
1745 /* Query intel_iommu to see if we need the workaround. Presumably that
1746 * was loaded first.
1747 */
1748 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1749 return true;
1750#endif
1751 return false;
1752}
1753
Ben Widawsky5c042282011-10-17 15:51:55 -07001754static bool do_idling(struct drm_i915_private *dev_priv)
1755{
1756 bool ret = dev_priv->mm.interruptible;
1757
Ben Widawskya81cc002013-01-18 12:30:31 -08001758 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001759 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001760 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001761 DRM_ERROR("Couldn't idle GPU\n");
1762 /* Wait a bit, in hopes it avoids the hang */
1763 udelay(10);
1764 }
1765 }
1766
1767 return ret;
1768}
1769
1770static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1771{
Ben Widawskya81cc002013-01-18 12:30:31 -08001772 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001773 dev_priv->mm.interruptible = interruptible;
1774}
1775
Ben Widawsky828c7902013-10-16 09:21:30 -07001776void i915_check_and_clear_faults(struct drm_device *dev)
1777{
1778 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001779 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001780 int i;
1781
1782 if (INTEL_INFO(dev)->gen < 6)
1783 return;
1784
1785 for_each_ring(ring, dev_priv, i) {
1786 u32 fault_reg;
1787 fault_reg = I915_READ(RING_FAULT_REG(ring));
1788 if (fault_reg & RING_FAULT_VALID) {
1789 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001790 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001791 "\tAddress space: %s\n"
1792 "\tSource ID: %d\n"
1793 "\tType: %d\n",
1794 fault_reg & PAGE_MASK,
1795 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1796 RING_FAULT_SRCID(fault_reg),
1797 RING_FAULT_FAULT_TYPE(fault_reg));
1798 I915_WRITE(RING_FAULT_REG(ring),
1799 fault_reg & ~RING_FAULT_VALID);
1800 }
1801 }
1802 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1803}
1804
Chris Wilson91e56492014-09-25 10:13:12 +01001805static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1806{
1807 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1808 intel_gtt_chipset_flush();
1809 } else {
1810 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1811 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1812 }
1813}
1814
Ben Widawsky828c7902013-10-16 09:21:30 -07001815void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1816{
1817 struct drm_i915_private *dev_priv = dev->dev_private;
1818
1819 /* Don't bother messing with faults pre GEN6 as we have little
1820 * documentation supporting that it's a good idea.
1821 */
1822 if (INTEL_INFO(dev)->gen < 6)
1823 return;
1824
1825 i915_check_and_clear_faults(dev);
1826
1827 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001828 dev_priv->gtt.base.start,
1829 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001830 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001831
1832 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001833}
1834
Daniel Vetter76aaf222010-11-05 22:23:30 +01001835void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1836{
1837 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001838 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001839 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001840
Ben Widawsky828c7902013-10-16 09:21:30 -07001841 i915_check_and_clear_faults(dev);
1842
Chris Wilsonbee4a182011-01-21 10:54:32 +00001843 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001844 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001845 dev_priv->gtt.base.start,
1846 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001847 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001848
Ben Widawsky35c20a62013-05-31 11:28:48 -07001849 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001850 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1851 &dev_priv->gtt.base);
1852 if (!vma)
1853 continue;
1854
Chris Wilson2c225692013-08-09 12:26:45 +01001855 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001856 /* The bind_vma code tries to be smart about tracking mappings.
1857 * Unfortunately above, we've just wiped out the mappings
1858 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001859 *
1860 * Bind is not expected to fail since this is only called on
1861 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001862 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001863 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001864 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001865 }
1866
Ben Widawsky80da2162013-12-06 14:11:17 -08001867
Ben Widawskya2319c02014-03-18 16:09:37 -07001868 if (INTEL_INFO(dev)->gen >= 8) {
Sumit Singh5a4e33a2015-03-17 11:39:31 +02001869 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001870 chv_setup_private_ppat(dev_priv);
1871 else
1872 bdw_setup_private_ppat(dev_priv);
1873
Ben Widawsky80da2162013-12-06 14:11:17 -08001874 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001875 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001876
Ben Widawsky678d96f2015-03-16 16:00:56 +00001877 if (USES_PPGTT(dev)) {
1878 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1879 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001880
Ben Widawsky678d96f2015-03-16 16:00:56 +00001881 struct i915_hw_ppgtt *ppgtt =
1882 container_of(vm, struct i915_hw_ppgtt,
1883 base);
1884
1885 if (i915_is_ggtt(vm))
1886 ppgtt = dev_priv->mm.aliasing_ppgtt;
1887
1888 gen6_write_page_range(dev_priv, &ppgtt->pd,
1889 0, ppgtt->base.total);
1890 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001891 }
1892
Chris Wilson91e56492014-09-25 10:13:12 +01001893 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001894}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001895
Daniel Vetter74163902012-02-15 23:50:21 +01001896int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001897{
Chris Wilson9da3da62012-06-01 15:20:22 +01001898 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001899 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001900
1901 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1902 obj->pages->sgl, obj->pages->nents,
1903 PCI_DMA_BIDIRECTIONAL))
1904 return -ENOSPC;
1905
1906 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001907}
1908
Michel Thierry07749ef2015-03-16 16:00:54 +00001909static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001910{
1911#ifdef writeq
1912 writeq(pte, addr);
1913#else
1914 iowrite32((u32)pte, addr);
1915 iowrite32(pte >> 32, addr + 4);
1916#endif
1917}
1918
1919static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1920 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001921 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301922 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001923{
1924 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001925 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001926 gen8_pte_t __iomem *gtt_entries =
1927 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001928 int i = 0;
1929 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001930 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001931
1932 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1933 addr = sg_dma_address(sg_iter.sg) +
1934 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1935 gen8_set_pte(&gtt_entries[i],
1936 gen8_pte_encode(addr, level, true));
1937 i++;
1938 }
1939
1940 /*
1941 * XXX: This serves as a posting read to make sure that the PTE has
1942 * actually been updated. There is some concern that even though
1943 * registers and PTEs are within the same BAR that they are potentially
1944 * of NUMA access patterns. Therefore, even with the way we assume
1945 * hardware should work, we must keep this posting read for paranoia.
1946 */
1947 if (i != 0)
1948 WARN_ON(readq(&gtt_entries[i-1])
1949 != gen8_pte_encode(addr, level, true));
1950
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001951 /* This next bit makes the above posting read even more important. We
1952 * want to flush the TLBs only after we're certain all the PTE updates
1953 * have finished.
1954 */
1955 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1956 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001957}
1958
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001959/*
1960 * Binds an object into the global gtt with the specified cache level. The object
1961 * will be accessible to the GPU via commands whose operands reference offsets
1962 * within the global GTT as well as accessible by the GPU through the GMADR
1963 * mapped BAR (dev_priv->mm.gtt->gtt).
1964 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001965static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001966 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001967 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301968 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001969{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001970 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001971 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001972 gen6_pte_t __iomem *gtt_entries =
1973 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001974 int i = 0;
1975 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001976 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001977
Imre Deak6e995e22013-02-18 19:28:04 +02001978 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001979 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301980 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001981 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001982 }
1983
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001984 /* XXX: This serves as a posting read to make sure that the PTE has
1985 * actually been updated. There is some concern that even though
1986 * registers and PTEs are within the same BAR that they are potentially
1987 * of NUMA access patterns. Therefore, even with the way we assume
1988 * hardware should work, we must keep this posting read for paranoia.
1989 */
Pavel Machek57007df2014-07-28 13:20:58 +02001990 if (i != 0) {
1991 unsigned long gtt = readl(&gtt_entries[i-1]);
1992 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1993 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001994
1995 /* This next bit makes the above posting read even more important. We
1996 * want to flush the TLBs only after we're certain all the PTE updates
1997 * have finished.
1998 */
1999 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2000 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002001}
2002
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002003static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002004 uint64_t start,
2005 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002006 bool use_scratch)
2007{
2008 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002009 unsigned first_entry = start >> PAGE_SHIFT;
2010 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002011 gen8_pte_t scratch_pte, __iomem *gtt_base =
2012 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002013 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2014 int i;
2015
2016 if (WARN(num_entries > max_entries,
2017 "First entry = %d; Num entries = %d (max=%d)\n",
2018 first_entry, num_entries, max_entries))
2019 num_entries = max_entries;
2020
2021 scratch_pte = gen8_pte_encode(vm->scratch.addr,
2022 I915_CACHE_LLC,
2023 use_scratch);
2024 for (i = 0; i < num_entries; i++)
2025 gen8_set_pte(&gtt_base[i], scratch_pte);
2026 readl(gtt_base);
2027}
2028
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002029static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002030 uint64_t start,
2031 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002032 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002033{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002034 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002035 unsigned first_entry = start >> PAGE_SHIFT;
2036 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002037 gen6_pte_t scratch_pte, __iomem *gtt_base =
2038 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08002039 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002040 int i;
2041
2042 if (WARN(num_entries > max_entries,
2043 "First entry = %d; Num entries = %d (max=%d)\n",
2044 first_entry, num_entries, max_entries))
2045 num_entries = max_entries;
2046
Akash Goel24f3a8c2014-06-17 10:59:42 +05302047 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002048
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002049 for (i = 0; i < num_entries; i++)
2050 iowrite32(scratch_pte, &gtt_base[i]);
2051 readl(gtt_base);
2052}
2053
Ben Widawsky6f65e292013-12-06 14:10:56 -08002054
2055static void i915_ggtt_bind_vma(struct i915_vma *vma,
2056 enum i915_cache_level cache_level,
2057 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002058{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002059 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002060 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2061 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2062
Ben Widawsky6f65e292013-12-06 14:10:56 -08002063 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002064 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002065 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002066}
2067
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002068static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002069 uint64_t start,
2070 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002071 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002072{
Ben Widawsky782f1492014-02-20 11:50:33 -08002073 unsigned first_entry = start >> PAGE_SHIFT;
2074 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002075 intel_gtt_clear_range(first_entry, num_entries);
2076}
2077
Ben Widawsky6f65e292013-12-06 14:10:56 -08002078static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01002079{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002080 const unsigned int first = vma->node.start >> PAGE_SHIFT;
2081 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002082
Ben Widawsky6f65e292013-12-06 14:10:56 -08002083 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002084 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002085 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01002086}
2087
Ben Widawsky6f65e292013-12-06 14:10:56 -08002088static void ggtt_bind_vma(struct i915_vma *vma,
2089 enum i915_cache_level cache_level,
2090 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002091{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002092 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002093 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002094 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002095 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002096
Akash Goel24f3a8c2014-06-17 10:59:42 +05302097 /* Currently applicable only to VLV */
2098 if (obj->gt_ro)
2099 flags |= PTE_READ_ONLY;
2100
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002101 if (i915_is_ggtt(vma->vm))
2102 pages = vma->ggtt_view.pages;
2103
Ben Widawsky6f65e292013-12-06 14:10:56 -08002104 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
2105 * or we have a global mapping already but the cacheability flags have
2106 * changed, set the global PTEs.
2107 *
2108 * If there is an aliasing PPGTT it is anecdotally faster, so use that
2109 * instead if none of the above hold true.
2110 *
2111 * NB: A global mapping should only be needed for special regions like
2112 * "gtt mappable", SNB errata, or if specified via special execbuf
2113 * flags. At all other times, the GPU will use the aliasing PPGTT.
2114 */
2115 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002116 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002117 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002118 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002119 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302120 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002121 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002122 }
2123 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002124
Ben Widawsky6f65e292013-12-06 14:10:56 -08002125 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002126 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002127 (cache_level != obj->cache_level))) {
2128 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002129 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002130 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302131 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002132 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002133 }
2134}
2135
2136static void ggtt_unbind_vma(struct i915_vma *vma)
2137{
2138 struct drm_device *dev = vma->vm->dev;
2139 struct drm_i915_private *dev_priv = dev->dev_private;
2140 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002141
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002142 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002143 vma->vm->clear_range(vma->vm,
2144 vma->node.start,
2145 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002146 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002147 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002148 }
2149
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002150 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002151 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2152 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002153 vma->node.start,
2154 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002155 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002156 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002157 }
Daniel Vetter74163902012-02-15 23:50:21 +01002158}
2159
2160void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2161{
Ben Widawsky5c042282011-10-17 15:51:55 -07002162 struct drm_device *dev = obj->base.dev;
2163 struct drm_i915_private *dev_priv = dev->dev_private;
2164 bool interruptible;
2165
2166 interruptible = do_idling(dev_priv);
2167
Chris Wilson9da3da62012-06-01 15:20:22 +01002168 if (!obj->has_dma_mapping)
2169 dma_unmap_sg(&dev->pdev->dev,
2170 obj->pages->sgl, obj->pages->nents,
2171 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002172
2173 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002174}
Daniel Vetter644ec022012-03-26 09:45:40 +02002175
Chris Wilson42d6ab42012-07-26 11:49:32 +01002176static void i915_gtt_color_adjust(struct drm_mm_node *node,
2177 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002178 u64 *start,
2179 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002180{
2181 if (node->color != color)
2182 *start += 4096;
2183
2184 if (!list_empty(&node->node_list)) {
2185 node = list_entry(node->node_list.next,
2186 struct drm_mm_node,
2187 node_list);
2188 if (node->allocated && node->color != color)
2189 *end -= 4096;
2190 }
2191}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002192
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002193static int i915_gem_setup_global_gtt(struct drm_device *dev,
2194 unsigned long start,
2195 unsigned long mappable_end,
2196 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002197{
Ben Widawskye78891c2013-01-25 16:41:04 -08002198 /* Let GEM Manage all of the aperture.
2199 *
2200 * However, leave one page at the end still bound to the scratch page.
2201 * There are a number of places where the hardware apparently prefetches
2202 * past the end of the object, and we've seen multiple hangs with the
2203 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2204 * aperture. One page should be enough to keep any prefetching inside
2205 * of the aperture.
2206 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002207 struct drm_i915_private *dev_priv = dev->dev_private;
2208 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002209 struct drm_mm_node *entry;
2210 struct drm_i915_gem_object *obj;
2211 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002212 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002213
Ben Widawsky35451cb2013-01-17 12:45:13 -08002214 BUG_ON(mappable_end > end);
2215
Chris Wilsoned2f3452012-11-15 11:32:19 +00002216 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002217 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002218
2219 dev_priv->gtt.base.start = start;
2220 dev_priv->gtt.base.total = end - start;
2221
2222 if (intel_vgpu_active(dev)) {
2223 ret = intel_vgt_balloon(dev);
2224 if (ret)
2225 return ret;
2226 }
2227
Chris Wilson42d6ab42012-07-26 11:49:32 +01002228 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002229 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002230
Chris Wilsoned2f3452012-11-15 11:32:19 +00002231 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002232 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002233 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002234
Ben Widawskyedd41a82013-07-05 14:41:05 -07002235 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002236 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002237
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002238 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002239 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002240 if (ret) {
2241 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2242 return ret;
2243 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002244 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002245 }
2246
Chris Wilsoned2f3452012-11-15 11:32:19 +00002247 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002248 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002249 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2250 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002251 ggtt_vm->clear_range(ggtt_vm, hole_start,
2252 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002253 }
2254
2255 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002256 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002257
Daniel Vetterfa76da32014-08-06 20:19:54 +02002258 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2259 struct i915_hw_ppgtt *ppgtt;
2260
2261 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2262 if (!ppgtt)
2263 return -ENOMEM;
2264
Michel Thierry4933d512015-03-24 15:46:22 +00002265 ret = __hw_ppgtt_init(dev, ppgtt, true);
2266 if (ret) {
2267 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002268 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002269 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002270
2271 dev_priv->mm.aliasing_ppgtt = ppgtt;
2272 }
2273
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002274 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002275}
2276
Ben Widawskyd7e50082012-12-18 10:31:25 -08002277void i915_gem_init_global_gtt(struct drm_device *dev)
2278{
2279 struct drm_i915_private *dev_priv = dev->dev_private;
2280 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002281
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002282 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002283 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002284
Ben Widawskye78891c2013-01-25 16:41:04 -08002285 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002286}
2287
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002288void i915_global_gtt_cleanup(struct drm_device *dev)
2289{
2290 struct drm_i915_private *dev_priv = dev->dev_private;
2291 struct i915_address_space *vm = &dev_priv->gtt.base;
2292
Daniel Vetter70e32542014-08-06 15:04:57 +02002293 if (dev_priv->mm.aliasing_ppgtt) {
2294 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2295
2296 ppgtt->base.cleanup(&ppgtt->base);
2297 }
2298
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002299 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002300 if (intel_vgpu_active(dev))
2301 intel_vgt_deballoon();
2302
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002303 drm_mm_takedown(&vm->mm);
2304 list_del(&vm->global_link);
2305 }
2306
2307 vm->cleanup(vm);
2308}
Daniel Vetter70e32542014-08-06 15:04:57 +02002309
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002310static int setup_scratch_page(struct drm_device *dev)
2311{
2312 struct drm_i915_private *dev_priv = dev->dev_private;
2313 struct page *page;
2314 dma_addr_t dma_addr;
2315
2316 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2317 if (page == NULL)
2318 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002319 set_pages_uc(page, 1);
2320
2321#ifdef CONFIG_INTEL_IOMMU
2322 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2323 PCI_DMA_BIDIRECTIONAL);
2324 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2325 return -EINVAL;
2326#else
2327 dma_addr = page_to_phys(page);
2328#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002329 dev_priv->gtt.base.scratch.page = page;
2330 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002331
2332 return 0;
2333}
2334
2335static void teardown_scratch_page(struct drm_device *dev)
2336{
2337 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002338 struct page *page = dev_priv->gtt.base.scratch.page;
2339
2340 set_pages_wb(page, 1);
2341 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002342 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002343 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002344}
2345
2346static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2347{
2348 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2349 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2350 return snb_gmch_ctl << 20;
2351}
2352
Ben Widawsky9459d252013-11-03 16:53:55 -08002353static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2354{
2355 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2356 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2357 if (bdw_gmch_ctl)
2358 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002359
2360#ifdef CONFIG_X86_32
2361 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2362 if (bdw_gmch_ctl > 4)
2363 bdw_gmch_ctl = 4;
2364#endif
2365
Ben Widawsky9459d252013-11-03 16:53:55 -08002366 return bdw_gmch_ctl << 20;
2367}
2368
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002369static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2370{
2371 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2372 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2373
2374 if (gmch_ctrl)
2375 return 1 << (20 + gmch_ctrl);
2376
2377 return 0;
2378}
2379
Ben Widawskybaa09f52013-01-24 13:49:57 -08002380static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002381{
2382 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2383 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2384 return snb_gmch_ctl << 25; /* 32 MB units */
2385}
2386
Ben Widawsky9459d252013-11-03 16:53:55 -08002387static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2388{
2389 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2390 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2391 return bdw_gmch_ctl << 25; /* 32 MB units */
2392}
2393
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002394static size_t chv_get_stolen_size(u16 gmch_ctrl)
2395{
2396 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2397 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2398
2399 /*
2400 * 0x0 to 0x10: 32MB increments starting at 0MB
2401 * 0x11 to 0x16: 4MB increments starting at 8MB
2402 * 0x17 to 0x1d: 4MB increments start at 36MB
2403 */
2404 if (gmch_ctrl < 0x11)
2405 return gmch_ctrl << 25;
2406 else if (gmch_ctrl < 0x17)
2407 return (gmch_ctrl - 0x11 + 2) << 22;
2408 else
2409 return (gmch_ctrl - 0x17 + 9) << 22;
2410}
2411
Damien Lespiau66375012014-01-09 18:02:46 +00002412static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2413{
2414 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2415 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2416
2417 if (gen9_gmch_ctl < 0xf0)
2418 return gen9_gmch_ctl << 25; /* 32 MB units */
2419 else
2420 /* 4MB increments starting at 0xf0 for 4MB */
2421 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2422}
2423
Ben Widawsky63340132013-11-04 19:32:22 -08002424static int ggtt_probe_common(struct drm_device *dev,
2425 size_t gtt_size)
2426{
2427 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002428 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002429 int ret;
2430
2431 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002432 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002433 (pci_resource_len(dev->pdev, 0) / 2);
2434
Imre Deak2a073f892015-03-27 13:07:33 +02002435 /*
2436 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2437 * dropped. For WC mappings in general we have 64 byte burst writes
2438 * when the WC buffer is flushed, so we can't use it, but have to
2439 * resort to an uncached mapping. The WC issue is easily caught by the
2440 * readback check when writing GTT PTE entries.
2441 */
2442 if (IS_BROXTON(dev))
2443 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2444 else
2445 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002446 if (!dev_priv->gtt.gsm) {
2447 DRM_ERROR("Failed to map the gtt page table\n");
2448 return -ENOMEM;
2449 }
2450
2451 ret = setup_scratch_page(dev);
2452 if (ret) {
2453 DRM_ERROR("Scratch setup failed\n");
2454 /* iounmap will also get called at remove, but meh */
2455 iounmap(dev_priv->gtt.gsm);
2456 }
2457
2458 return ret;
2459}
2460
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002461/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2462 * bits. When using advanced contexts each context stores its own PAT, but
2463 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002464static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002465{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002466 uint64_t pat;
2467
2468 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2469 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2470 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2471 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2472 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2473 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2474 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2475 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2476
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002477 if (!USES_PPGTT(dev_priv->dev))
2478 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2479 * so RTL will always use the value corresponding to
2480 * pat_sel = 000".
2481 * So let's disable cache for GGTT to avoid screen corruptions.
2482 * MOCS still can be used though.
2483 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2484 * before this patch, i.e. the same uncached + snooping access
2485 * like on gen6/7 seems to be in effect.
2486 * - So this just fixes blitter/render access. Again it looks
2487 * like it's not just uncached access, but uncached + snooping.
2488 * So we can still hold onto all our assumptions wrt cpu
2489 * clflushing on LLC machines.
2490 */
2491 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2492
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002493 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2494 * write would work. */
2495 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2496 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2497}
2498
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002499static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2500{
2501 uint64_t pat;
2502
2503 /*
2504 * Map WB on BDW to snooped on CHV.
2505 *
2506 * Only the snoop bit has meaning for CHV, the rest is
2507 * ignored.
2508 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002509 * The hardware will never snoop for certain types of accesses:
2510 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2511 * - PPGTT page tables
2512 * - some other special cycles
2513 *
2514 * As with BDW, we also need to consider the following for GT accesses:
2515 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2516 * so RTL will always use the value corresponding to
2517 * pat_sel = 000".
2518 * Which means we must set the snoop bit in PAT entry 0
2519 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002520 */
2521 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2522 GEN8_PPAT(1, 0) |
2523 GEN8_PPAT(2, 0) |
2524 GEN8_PPAT(3, 0) |
2525 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2526 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2527 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2528 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2529
2530 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2531 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2532}
2533
Ben Widawsky63340132013-11-04 19:32:22 -08002534static int gen8_gmch_probe(struct drm_device *dev,
2535 size_t *gtt_total,
2536 size_t *stolen,
2537 phys_addr_t *mappable_base,
2538 unsigned long *mappable_end)
2539{
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541 unsigned int gtt_size;
2542 u16 snb_gmch_ctl;
2543 int ret;
2544
2545 /* TODO: We're not aware of mappable constraints on gen8 yet */
2546 *mappable_base = pci_resource_start(dev->pdev, 2);
2547 *mappable_end = pci_resource_len(dev->pdev, 2);
2548
2549 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2550 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2551
2552 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2553
Damien Lespiau66375012014-01-09 18:02:46 +00002554 if (INTEL_INFO(dev)->gen >= 9) {
2555 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2556 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2557 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002558 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2559 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2560 } else {
2561 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2562 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2563 }
Ben Widawsky63340132013-11-04 19:32:22 -08002564
Michel Thierry07749ef2015-03-16 16:00:54 +00002565 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002566
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002567 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002568 chv_setup_private_ppat(dev_priv);
2569 else
2570 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002571
Ben Widawsky63340132013-11-04 19:32:22 -08002572 ret = ggtt_probe_common(dev, gtt_size);
2573
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002574 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2575 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002576
2577 return ret;
2578}
2579
Ben Widawskybaa09f52013-01-24 13:49:57 -08002580static int gen6_gmch_probe(struct drm_device *dev,
2581 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002582 size_t *stolen,
2583 phys_addr_t *mappable_base,
2584 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002585{
2586 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002587 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002588 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002589 int ret;
2590
Ben Widawsky41907dd2013-02-08 11:32:47 -08002591 *mappable_base = pci_resource_start(dev->pdev, 2);
2592 *mappable_end = pci_resource_len(dev->pdev, 2);
2593
Ben Widawskybaa09f52013-01-24 13:49:57 -08002594 /* 64/512MB is the current min/max we actually know of, but this is just
2595 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002596 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002597 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002598 DRM_ERROR("Unknown GMADR size (%lx)\n",
2599 dev_priv->gtt.mappable_end);
2600 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002601 }
2602
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002603 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2604 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002605 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002606
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002607 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002608
Ben Widawsky63340132013-11-04 19:32:22 -08002609 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002610 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002611
Ben Widawsky63340132013-11-04 19:32:22 -08002612 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002613
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002614 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2615 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002616
2617 return ret;
2618}
2619
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002620static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002621{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002622
2623 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002624
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002625 iounmap(gtt->gsm);
2626 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002627}
2628
2629static int i915_gmch_probe(struct drm_device *dev,
2630 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002631 size_t *stolen,
2632 phys_addr_t *mappable_base,
2633 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002634{
2635 struct drm_i915_private *dev_priv = dev->dev_private;
2636 int ret;
2637
Ben Widawskybaa09f52013-01-24 13:49:57 -08002638 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2639 if (!ret) {
2640 DRM_ERROR("failed to set up gmch\n");
2641 return -EIO;
2642 }
2643
Ben Widawsky41907dd2013-02-08 11:32:47 -08002644 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002645
2646 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002647 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002648
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002649 if (unlikely(dev_priv->gtt.do_idle_maps))
2650 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2651
Ben Widawskybaa09f52013-01-24 13:49:57 -08002652 return 0;
2653}
2654
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002655static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002656{
2657 intel_gmch_remove();
2658}
2659
2660int i915_gem_gtt_init(struct drm_device *dev)
2661{
2662 struct drm_i915_private *dev_priv = dev->dev_private;
2663 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002664 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002665
Ben Widawskybaa09f52013-01-24 13:49:57 -08002666 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002667 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002668 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002669 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002670 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002671 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002672 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002673 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002674 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002675 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002676 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002677 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002678 else if (INTEL_INFO(dev)->gen >= 7)
2679 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002680 else
Chris Wilson350ec882013-08-06 13:17:02 +01002681 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002682 } else {
2683 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2684 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002685 }
2686
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002687 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002688 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002689 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002690 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002691
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002692 gtt->base.dev = dev;
2693
Ben Widawskybaa09f52013-01-24 13:49:57 -08002694 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002695 DRM_INFO("Memory usable by graphics device = %zdM\n",
2696 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002697 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2698 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002699#ifdef CONFIG_INTEL_IOMMU
2700 if (intel_iommu_gfx_mapped)
2701 DRM_INFO("VT-d active for gfx access\n");
2702#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002703 /*
2704 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2705 * user's requested state against the hardware/driver capabilities. We
2706 * do this now so that we can print out any log messages once rather
2707 * than every time we check intel_enable_ppgtt().
2708 */
2709 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2710 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002711
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002712 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002713}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002714
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002715static struct i915_vma *
2716__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2717 struct i915_address_space *vm,
2718 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002719{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002720 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002721
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002722 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2723 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002724
2725 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002726 if (vma == NULL)
2727 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002728
Ben Widawsky6f65e292013-12-06 14:10:56 -08002729 INIT_LIST_HEAD(&vma->vma_link);
2730 INIT_LIST_HEAD(&vma->mm_list);
2731 INIT_LIST_HEAD(&vma->exec_list);
2732 vma->vm = vm;
2733 vma->obj = obj;
2734
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002735 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002736 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002737 vma->ggtt_view = *ggtt_view;
2738
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002739 vma->unbind_vma = ggtt_unbind_vma;
2740 vma->bind_vma = ggtt_bind_vma;
2741 } else {
2742 vma->unbind_vma = ppgtt_unbind_vma;
2743 vma->bind_vma = ppgtt_bind_vma;
2744 }
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002745 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002746 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002747 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002748 vma->unbind_vma = i915_ggtt_unbind_vma;
2749 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002750 }
2751
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002752 list_add_tail(&vma->vma_link, &obj->vma_list);
2753 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002754 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002755
2756 return vma;
2757}
2758
2759struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002760i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2761 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002762{
2763 struct i915_vma *vma;
2764
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002765 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002766 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002767 vma = __i915_gem_vma_create(obj, vm,
2768 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002769
2770 return vma;
2771}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002772
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002773struct i915_vma *
2774i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2775 const struct i915_ggtt_view *view)
2776{
2777 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2778 struct i915_vma *vma;
2779
2780 if (WARN_ON(!view))
2781 return ERR_PTR(-EINVAL);
2782
2783 vma = i915_gem_obj_to_ggtt_view(obj, view);
2784
2785 if (IS_ERR(vma))
2786 return vma;
2787
2788 if (!vma)
2789 vma = __i915_gem_vma_create(obj, ggtt, view);
2790
2791 return vma;
2792
2793}
2794
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002795static void
2796rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2797 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002798{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002799 unsigned int column, row;
2800 unsigned int src_idx;
2801 struct scatterlist *sg = st->sgl;
2802
2803 st->nents = 0;
2804
2805 for (column = 0; column < width; column++) {
2806 src_idx = width * (height - 1) + column;
2807 for (row = 0; row < height; row++) {
2808 st->nents++;
2809 /* We don't need the pages, but need to initialize
2810 * the entries so the sg list can be happily traversed.
2811 * The only thing we need are DMA addresses.
2812 */
2813 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2814 sg_dma_address(sg) = in[src_idx];
2815 sg_dma_len(sg) = PAGE_SIZE;
2816 sg = sg_next(sg);
2817 src_idx -= width;
2818 }
2819 }
2820}
2821
2822static struct sg_table *
2823intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2824 struct drm_i915_gem_object *obj)
2825{
2826 struct drm_device *dev = obj->base.dev;
2827 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2828 unsigned long size, pages, rot_pages;
2829 struct sg_page_iter sg_iter;
2830 unsigned long i;
2831 dma_addr_t *page_addr_list;
2832 struct sg_table *st;
2833 unsigned int tile_pitch, tile_height;
2834 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002835 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002836
2837 pages = obj->base.size / PAGE_SIZE;
2838
2839 /* Calculate tiling geometry. */
2840 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2841 rot_info->fb_modifier);
2842 tile_pitch = PAGE_SIZE / tile_height;
2843 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2844 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2845 rot_pages = width_pages * height_pages;
2846 size = rot_pages * PAGE_SIZE;
2847
2848 /* Allocate a temporary list of source pages for random access. */
2849 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2850 if (!page_addr_list)
2851 return ERR_PTR(ret);
2852
2853 /* Allocate target SG list. */
2854 st = kmalloc(sizeof(*st), GFP_KERNEL);
2855 if (!st)
2856 goto err_st_alloc;
2857
2858 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2859 if (ret)
2860 goto err_sg_alloc;
2861
2862 /* Populate source page list from the object. */
2863 i = 0;
2864 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2865 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2866 i++;
2867 }
2868
2869 /* Rotate the pages. */
2870 rotate_pages(page_addr_list, width_pages, height_pages, st);
2871
2872 DRM_DEBUG_KMS(
2873 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2874 size, rot_info->pitch, rot_info->height,
2875 rot_info->pixel_format, width_pages, height_pages,
2876 rot_pages);
2877
2878 drm_free_large(page_addr_list);
2879
2880 return st;
2881
2882err_sg_alloc:
2883 kfree(st);
2884err_st_alloc:
2885 drm_free_large(page_addr_list);
2886
2887 DRM_DEBUG_KMS(
2888 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2889 size, ret, rot_info->pitch, rot_info->height,
2890 rot_info->pixel_format, width_pages, height_pages,
2891 rot_pages);
2892 return ERR_PTR(ret);
2893}
2894
2895static inline int
2896i915_get_ggtt_vma_pages(struct i915_vma *vma)
2897{
2898 int ret = 0;
2899
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002900 if (vma->ggtt_view.pages)
2901 return 0;
2902
2903 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2904 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002905 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2906 vma->ggtt_view.pages =
2907 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002908 else
2909 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2910 vma->ggtt_view.type);
2911
2912 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002913 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002914 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002915 ret = -EINVAL;
2916 } else if (IS_ERR(vma->ggtt_view.pages)) {
2917 ret = PTR_ERR(vma->ggtt_view.pages);
2918 vma->ggtt_view.pages = NULL;
2919 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2920 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002921 }
2922
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002923 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002924}
2925
2926/**
2927 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2928 * @vma: VMA to map
2929 * @cache_level: mapping cache level
2930 * @flags: flags like global or local mapping
2931 *
2932 * DMA addresses are taken from the scatter-gather table of this object (or of
2933 * this VMA in case of non-default GGTT views) and PTE entries set up.
2934 * Note that DMA addresses are also the only part of the SG table we care about.
2935 */
2936int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2937 u32 flags)
2938{
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002939 int ret;
2940
2941 if (vma->vm->allocate_va_range) {
2942 trace_i915_va_alloc(vma->vm, vma->node.start,
2943 vma->node.size,
2944 VM_TO_TRACE_NAME(vma->vm));
2945
2946 ret = vma->vm->allocate_va_range(vma->vm,
2947 vma->node.start,
2948 vma->node.size);
2949 if (ret)
2950 return ret;
2951 }
2952
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002953 if (i915_is_ggtt(vma->vm)) {
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002954 ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002955
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002956 if (ret)
2957 return ret;
2958 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002959
2960 vma->bind_vma(vma, cache_level, flags);
2961
2962 return 0;
2963}