Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2010 Daniel Vetter |
Ben Widawsky | c4ac524 | 2014-02-19 22:05:47 -0800 | [diff] [blame] | 3 | * Copyright © 2011-2014 Intel Corporation |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 22 | * IN THE SOFTWARE. |
| 23 | * |
| 24 | */ |
| 25 | |
Daniel Vetter | 0e46ce2 | 2014-01-08 16:10:27 +0100 | [diff] [blame] | 26 | #include <linux/seq_file.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 27 | #include <drm/drmP.h> |
| 28 | #include <drm/i915_drm.h> |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 29 | #include "i915_drv.h" |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 30 | #include "i915_vgpu.h" |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 31 | #include "i915_trace.h" |
| 32 | #include "intel_drv.h" |
| 33 | |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 34 | /** |
| 35 | * DOC: Global GTT views |
| 36 | * |
| 37 | * Background and previous state |
| 38 | * |
| 39 | * Historically objects could exists (be bound) in global GTT space only as |
| 40 | * singular instances with a view representing all of the object's backing pages |
| 41 | * in a linear fashion. This view will be called a normal view. |
| 42 | * |
| 43 | * To support multiple views of the same object, where the number of mapped |
| 44 | * pages is not equal to the backing store, or where the layout of the pages |
| 45 | * is not linear, concept of a GGTT view was added. |
| 46 | * |
| 47 | * One example of an alternative view is a stereo display driven by a single |
| 48 | * image. In this case we would have a framebuffer looking like this |
| 49 | * (2x2 pages): |
| 50 | * |
| 51 | * 12 |
| 52 | * 34 |
| 53 | * |
| 54 | * Above would represent a normal GGTT view as normally mapped for GPU or CPU |
| 55 | * rendering. In contrast, fed to the display engine would be an alternative |
| 56 | * view which could look something like this: |
| 57 | * |
| 58 | * 1212 |
| 59 | * 3434 |
| 60 | * |
| 61 | * In this example both the size and layout of pages in the alternative view is |
| 62 | * different from the normal view. |
| 63 | * |
| 64 | * Implementation and usage |
| 65 | * |
| 66 | * GGTT views are implemented using VMAs and are distinguished via enum |
| 67 | * i915_ggtt_view_type and struct i915_ggtt_view. |
| 68 | * |
| 69 | * A new flavour of core GEM functions which work with GGTT bound objects were |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 70 | * added with the _ggtt_ infix, and sometimes with _view postfix to avoid |
| 71 | * renaming in large amounts of code. They take the struct i915_ggtt_view |
| 72 | * parameter encapsulating all metadata required to implement a view. |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 73 | * |
| 74 | * As a helper for callers which are only interested in the normal view, |
| 75 | * globally const i915_ggtt_view_normal singleton instance exists. All old core |
| 76 | * GEM API functions, the ones not taking the view parameter, are operating on, |
| 77 | * or with the normal GGTT view. |
| 78 | * |
| 79 | * Code wanting to add or use a new GGTT view needs to: |
| 80 | * |
| 81 | * 1. Add a new enum with a suitable name. |
| 82 | * 2. Extend the metadata in the i915_ggtt_view structure if required. |
| 83 | * 3. Add support to i915_get_vma_pages(). |
| 84 | * |
| 85 | * New views are required to build a scatter-gather table from within the |
| 86 | * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and |
| 87 | * exists for the lifetime of an VMA. |
| 88 | * |
| 89 | * Core API is designed to have copy semantics which means that passed in |
| 90 | * struct i915_ggtt_view does not need to be persistent (left around after |
| 91 | * calling the core API functions). |
| 92 | * |
| 93 | */ |
| 94 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 95 | static int |
| 96 | i915_get_ggtt_vma_pages(struct i915_vma *vma); |
| 97 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 98 | const struct i915_ggtt_view i915_ggtt_view_normal; |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 99 | const struct i915_ggtt_view i915_ggtt_view_rotated = { |
| 100 | .type = I915_GGTT_VIEW_ROTATED |
| 101 | }; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 102 | |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 103 | static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt) |
| 104 | { |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 105 | bool has_aliasing_ppgtt; |
| 106 | bool has_full_ppgtt; |
| 107 | |
| 108 | has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6; |
| 109 | has_full_ppgtt = INTEL_INFO(dev)->gen >= 7; |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 110 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 111 | if (intel_vgpu_active(dev)) |
| 112 | has_full_ppgtt = false; /* emulation is too hard */ |
| 113 | |
Damien Lespiau | 70ee45e | 2014-11-14 15:05:59 +0000 | [diff] [blame] | 114 | /* |
| 115 | * We don't allow disabling PPGTT for gen9+ as it's a requirement for |
| 116 | * execlists, the sole mechanism available to submit work. |
| 117 | */ |
| 118 | if (INTEL_INFO(dev)->gen < 9 && |
| 119 | (enable_ppgtt == 0 || !has_aliasing_ppgtt)) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 120 | return 0; |
| 121 | |
| 122 | if (enable_ppgtt == 1) |
| 123 | return 1; |
| 124 | |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 125 | if (enable_ppgtt == 2 && has_full_ppgtt) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 126 | return 2; |
| 127 | |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 128 | #ifdef CONFIG_INTEL_IOMMU |
| 129 | /* Disable ppgtt on SNB if VT-d is on. */ |
| 130 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) { |
| 131 | DRM_INFO("Disabling PPGTT because VT-d is on\n"); |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 132 | return 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 133 | } |
| 134 | #endif |
| 135 | |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 136 | /* Early VLV doesn't have this */ |
Ville Syrjälä | ca2aed6c | 2014-06-28 02:03:56 +0300 | [diff] [blame] | 137 | if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && |
| 138 | dev->pdev->revision < 0xb) { |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 139 | DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n"); |
| 140 | return 0; |
| 141 | } |
| 142 | |
Michel Thierry | 2f82bbd | 2014-12-15 14:58:00 +0000 | [diff] [blame] | 143 | if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists) |
| 144 | return 2; |
| 145 | else |
| 146 | return has_aliasing_ppgtt ? 1 : 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 147 | } |
| 148 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 149 | static int ppgtt_bind_vma(struct i915_vma *vma, |
| 150 | enum i915_cache_level cache_level, |
| 151 | u32 unused) |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 152 | { |
| 153 | u32 pte_flags = 0; |
| 154 | |
| 155 | /* Currently applicable only to VLV */ |
| 156 | if (vma->obj->gt_ro) |
| 157 | pte_flags |= PTE_READ_ONLY; |
| 158 | |
| 159 | vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start, |
| 160 | cache_level, pte_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 161 | |
| 162 | return 0; |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | static void ppgtt_unbind_vma(struct i915_vma *vma) |
| 166 | { |
| 167 | vma->vm->clear_range(vma->vm, |
| 168 | vma->node.start, |
| 169 | vma->obj->base.size, |
| 170 | true); |
| 171 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 172 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 173 | static gen8_pte_t gen8_pte_encode(dma_addr_t addr, |
| 174 | enum i915_cache_level level, |
| 175 | bool valid) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 176 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 177 | gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 178 | pte |= addr; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 179 | |
| 180 | switch (level) { |
| 181 | case I915_CACHE_NONE: |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 182 | pte |= PPAT_UNCACHED_INDEX; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 183 | break; |
| 184 | case I915_CACHE_WT: |
| 185 | pte |= PPAT_DISPLAY_ELLC_INDEX; |
| 186 | break; |
| 187 | default: |
| 188 | pte |= PPAT_CACHED_INDEX; |
| 189 | break; |
| 190 | } |
| 191 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 192 | return pte; |
| 193 | } |
| 194 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 195 | static gen8_pde_t gen8_pde_encode(struct drm_device *dev, |
| 196 | dma_addr_t addr, |
| 197 | enum i915_cache_level level) |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 198 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 199 | gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW; |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 200 | pde |= addr; |
| 201 | if (level != I915_CACHE_NONE) |
| 202 | pde |= PPAT_CACHED_PDE_INDEX; |
| 203 | else |
| 204 | pde |= PPAT_UNCACHED_INDEX; |
| 205 | return pde; |
| 206 | } |
| 207 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 208 | static gen6_pte_t snb_pte_encode(dma_addr_t addr, |
| 209 | enum i915_cache_level level, |
| 210 | bool valid, u32 unused) |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 211 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 212 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 213 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 214 | |
| 215 | switch (level) { |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 216 | case I915_CACHE_L3_LLC: |
| 217 | case I915_CACHE_LLC: |
| 218 | pte |= GEN6_PTE_CACHE_LLC; |
| 219 | break; |
| 220 | case I915_CACHE_NONE: |
| 221 | pte |= GEN6_PTE_UNCACHED; |
| 222 | break; |
| 223 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 224 | MISSING_CASE(level); |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 225 | } |
| 226 | |
| 227 | return pte; |
| 228 | } |
| 229 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 230 | static gen6_pte_t ivb_pte_encode(dma_addr_t addr, |
| 231 | enum i915_cache_level level, |
| 232 | bool valid, u32 unused) |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 233 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 234 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 235 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 236 | |
| 237 | switch (level) { |
| 238 | case I915_CACHE_L3_LLC: |
| 239 | pte |= GEN7_PTE_CACHE_L3_LLC; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 240 | break; |
| 241 | case I915_CACHE_LLC: |
| 242 | pte |= GEN6_PTE_CACHE_LLC; |
| 243 | break; |
| 244 | case I915_CACHE_NONE: |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 245 | pte |= GEN6_PTE_UNCACHED; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 246 | break; |
| 247 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 248 | MISSING_CASE(level); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 249 | } |
| 250 | |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 251 | return pte; |
| 252 | } |
| 253 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 254 | static gen6_pte_t byt_pte_encode(dma_addr_t addr, |
| 255 | enum i915_cache_level level, |
| 256 | bool valid, u32 flags) |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 257 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 258 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 259 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 260 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 261 | if (!(flags & PTE_READ_ONLY)) |
| 262 | pte |= BYT_PTE_WRITEABLE; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 263 | |
| 264 | if (level != I915_CACHE_NONE) |
| 265 | pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES; |
| 266 | |
| 267 | return pte; |
| 268 | } |
| 269 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 270 | static gen6_pte_t hsw_pte_encode(dma_addr_t addr, |
| 271 | enum i915_cache_level level, |
| 272 | bool valid, u32 unused) |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 273 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 274 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 275 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 276 | |
| 277 | if (level != I915_CACHE_NONE) |
Ben Widawsky | 87a6b68 | 2013-08-04 23:47:29 -0700 | [diff] [blame] | 278 | pte |= HSW_WB_LLC_AGE3; |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 279 | |
| 280 | return pte; |
| 281 | } |
| 282 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 283 | static gen6_pte_t iris_pte_encode(dma_addr_t addr, |
| 284 | enum i915_cache_level level, |
| 285 | bool valid, u32 unused) |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 286 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 287 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 288 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
| 289 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 290 | switch (level) { |
| 291 | case I915_CACHE_NONE: |
| 292 | break; |
| 293 | case I915_CACHE_WT: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 294 | pte |= HSW_WT_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 295 | break; |
| 296 | default: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 297 | pte |= HSW_WB_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 298 | break; |
| 299 | } |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 300 | |
| 301 | return pte; |
| 302 | } |
| 303 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 304 | #define i915_dma_unmap_single(px, dev) \ |
| 305 | __i915_dma_unmap_single((px)->daddr, dev) |
| 306 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 307 | static void __i915_dma_unmap_single(dma_addr_t daddr, |
| 308 | struct drm_device *dev) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 309 | { |
| 310 | struct device *device = &dev->pdev->dev; |
| 311 | |
| 312 | dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL); |
| 313 | } |
| 314 | |
| 315 | /** |
| 316 | * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc. |
| 317 | * @px: Page table/dir/etc to get a DMA map for |
| 318 | * @dev: drm device |
| 319 | * |
| 320 | * Page table allocations are unified across all gens. They always require a |
| 321 | * single 4k allocation, as well as a DMA mapping. If we keep the structs |
| 322 | * symmetric here, the simple macro covers us for every page table type. |
| 323 | * |
| 324 | * Return: 0 if success. |
| 325 | */ |
| 326 | #define i915_dma_map_single(px, dev) \ |
| 327 | i915_dma_map_page_single((px)->page, (dev), &(px)->daddr) |
| 328 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 329 | static int i915_dma_map_page_single(struct page *page, |
| 330 | struct drm_device *dev, |
| 331 | dma_addr_t *daddr) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 332 | { |
| 333 | struct device *device = &dev->pdev->dev; |
| 334 | |
| 335 | *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL); |
Michel Thierry | 1266cdb | 2015-03-24 17:06:33 +0000 | [diff] [blame] | 336 | if (dma_mapping_error(device, *daddr)) |
| 337 | return -ENOMEM; |
| 338 | |
| 339 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 342 | static void unmap_and_free_pt(struct i915_page_table *pt, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 343 | struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 344 | { |
| 345 | if (WARN_ON(!pt->page)) |
| 346 | return; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 347 | |
| 348 | i915_dma_unmap_single(pt, dev); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 349 | __free_page(pt->page); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 350 | kfree(pt->used_ptes); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 351 | kfree(pt); |
| 352 | } |
| 353 | |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 354 | static void gen8_initialize_pt(struct i915_address_space *vm, |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 355 | struct i915_page_table *pt) |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 356 | { |
| 357 | gen8_pte_t *pt_vaddr, scratch_pte; |
| 358 | int i; |
| 359 | |
| 360 | pt_vaddr = kmap_atomic(pt->page); |
| 361 | scratch_pte = gen8_pte_encode(vm->scratch.addr, |
| 362 | I915_CACHE_LLC, true); |
| 363 | |
| 364 | for (i = 0; i < GEN8_PTES; i++) |
| 365 | pt_vaddr[i] = scratch_pte; |
| 366 | |
| 367 | if (!HAS_LLC(vm->dev)) |
| 368 | drm_clflush_virt_range(pt_vaddr, PAGE_SIZE); |
| 369 | kunmap_atomic(pt_vaddr); |
| 370 | } |
| 371 | |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 372 | static struct i915_page_table *alloc_pt_single(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 373 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 374 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 375 | const size_t count = INTEL_INFO(dev)->gen >= 8 ? |
| 376 | GEN8_PTES : GEN6_PTES; |
| 377 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 378 | |
| 379 | pt = kzalloc(sizeof(*pt), GFP_KERNEL); |
| 380 | if (!pt) |
| 381 | return ERR_PTR(-ENOMEM); |
| 382 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 383 | pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes), |
| 384 | GFP_KERNEL); |
| 385 | |
| 386 | if (!pt->used_ptes) |
| 387 | goto fail_bitmap; |
| 388 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 389 | pt->page = alloc_page(GFP_KERNEL); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 390 | if (!pt->page) |
| 391 | goto fail_page; |
| 392 | |
| 393 | ret = i915_dma_map_single(pt, dev); |
| 394 | if (ret) |
| 395 | goto fail_dma; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 396 | |
| 397 | return pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 398 | |
| 399 | fail_dma: |
| 400 | __free_page(pt->page); |
| 401 | fail_page: |
| 402 | kfree(pt->used_ptes); |
| 403 | fail_bitmap: |
| 404 | kfree(pt); |
| 405 | |
| 406 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 407 | } |
| 408 | |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 409 | static void unmap_and_free_pd(struct i915_page_directory *pd, |
| 410 | struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 411 | { |
| 412 | if (pd->page) { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 413 | i915_dma_unmap_single(pd, dev); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 414 | __free_page(pd->page); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 415 | kfree(pd->used_pdes); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 416 | kfree(pd); |
| 417 | } |
| 418 | } |
| 419 | |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 420 | static struct i915_page_directory *alloc_pd_single(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 421 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 422 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 423 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 424 | |
| 425 | pd = kzalloc(sizeof(*pd), GFP_KERNEL); |
| 426 | if (!pd) |
| 427 | return ERR_PTR(-ENOMEM); |
| 428 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 429 | pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES), |
| 430 | sizeof(*pd->used_pdes), GFP_KERNEL); |
| 431 | if (!pd->used_pdes) |
| 432 | goto free_pd; |
| 433 | |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 434 | pd->page = alloc_page(GFP_KERNEL); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 435 | if (!pd->page) |
| 436 | goto free_bitmap; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 437 | |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 438 | ret = i915_dma_map_single(pd, dev); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 439 | if (ret) |
| 440 | goto free_page; |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 441 | |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 442 | return pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 443 | |
| 444 | free_page: |
| 445 | __free_page(pd->page); |
| 446 | free_bitmap: |
| 447 | kfree(pd->used_pdes); |
| 448 | free_pd: |
| 449 | kfree(pd); |
| 450 | |
| 451 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 454 | /* Broadwell Page Directory Pointer Descriptors */ |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 455 | static int gen8_write_pdp(struct intel_engine_cs *ring, |
| 456 | unsigned entry, |
| 457 | dma_addr_t addr) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 458 | { |
| 459 | int ret; |
| 460 | |
| 461 | BUG_ON(entry >= 4); |
| 462 | |
| 463 | ret = intel_ring_begin(ring, 6); |
| 464 | if (ret) |
| 465 | return ret; |
| 466 | |
| 467 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 468 | intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 469 | intel_ring_emit(ring, upper_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 470 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 471 | intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 472 | intel_ring_emit(ring, lower_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 473 | intel_ring_advance(ring); |
| 474 | |
| 475 | return 0; |
| 476 | } |
| 477 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 478 | static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt, |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 479 | struct intel_engine_cs *ring) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 480 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 481 | int i, ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 482 | |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 483 | for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) { |
| 484 | struct i915_page_directory *pd = ppgtt->pdp.page_directory[i]; |
| 485 | dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr; |
| 486 | /* The page directory might be NULL, but we need to clear out |
| 487 | * whatever the previous context might have used. */ |
| 488 | ret = gen8_write_pdp(ring, i, pd_daddr); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 489 | if (ret) |
| 490 | return ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 491 | } |
Ben Widawsky | d595bd4 | 2013-11-25 09:54:32 -0800 | [diff] [blame] | 492 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 493 | return 0; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 494 | } |
| 495 | |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 496 | static void gen8_ppgtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 497 | uint64_t start, |
| 498 | uint64_t length, |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 499 | bool use_scratch) |
| 500 | { |
| 501 | struct i915_hw_ppgtt *ppgtt = |
| 502 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 503 | gen8_pte_t *pt_vaddr, scratch_pte; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 504 | unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK; |
| 505 | unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK; |
| 506 | unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 507 | unsigned num_entries = length >> PAGE_SHIFT; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 508 | unsigned last_pte, i; |
| 509 | |
| 510 | scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr, |
| 511 | I915_CACHE_LLC, use_scratch); |
| 512 | |
| 513 | while (num_entries) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 514 | struct i915_page_directory *pd; |
| 515 | struct i915_page_table *pt; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 516 | struct page *page_table; |
| 517 | |
| 518 | if (WARN_ON(!ppgtt->pdp.page_directory[pdpe])) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 519 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 520 | |
| 521 | pd = ppgtt->pdp.page_directory[pdpe]; |
| 522 | |
| 523 | if (WARN_ON(!pd->page_table[pde])) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 524 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 525 | |
| 526 | pt = pd->page_table[pde]; |
| 527 | |
| 528 | if (WARN_ON(!pt->page)) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 529 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 530 | |
| 531 | page_table = pt->page; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 532 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 533 | last_pte = pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 534 | if (last_pte > GEN8_PTES) |
| 535 | last_pte = GEN8_PTES; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 536 | |
| 537 | pt_vaddr = kmap_atomic(page_table); |
| 538 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 539 | for (i = pte; i < last_pte; i++) { |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 540 | pt_vaddr[i] = scratch_pte; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 541 | num_entries--; |
| 542 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 543 | |
Rafael Barbalho | fd1ab8f | 2014-04-09 13:28:02 +0300 | [diff] [blame] | 544 | if (!HAS_LLC(ppgtt->base.dev)) |
| 545 | drm_clflush_virt_range(pt_vaddr, PAGE_SIZE); |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 546 | kunmap_atomic(pt_vaddr); |
| 547 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 548 | pte = 0; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 549 | if (++pde == I915_PDES) { |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 550 | pdpe++; |
| 551 | pde = 0; |
| 552 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 553 | } |
| 554 | } |
| 555 | |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 556 | static void gen8_ppgtt_insert_entries(struct i915_address_space *vm, |
| 557 | struct sg_table *pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 558 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 559 | enum i915_cache_level cache_level, u32 unused) |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 560 | { |
| 561 | struct i915_hw_ppgtt *ppgtt = |
| 562 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 563 | gen8_pte_t *pt_vaddr; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 564 | unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK; |
| 565 | unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK; |
| 566 | unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 567 | struct sg_page_iter sg_iter; |
| 568 | |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 569 | pt_vaddr = NULL; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 570 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 571 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
Ben Widawsky | 7664360 | 2015-01-22 17:01:24 +0000 | [diff] [blame] | 572 | if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES)) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 573 | break; |
| 574 | |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 575 | if (pt_vaddr == NULL) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 576 | struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe]; |
| 577 | struct i915_page_table *pt = pd->page_table[pde]; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 578 | struct page *page_table = pt->page; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 579 | |
| 580 | pt_vaddr = kmap_atomic(page_table); |
| 581 | } |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 582 | |
| 583 | pt_vaddr[pte] = |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 584 | gen8_pte_encode(sg_page_iter_dma_address(&sg_iter), |
| 585 | cache_level, true); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 586 | if (++pte == GEN8_PTES) { |
Rafael Barbalho | fd1ab8f | 2014-04-09 13:28:02 +0300 | [diff] [blame] | 587 | if (!HAS_LLC(ppgtt->base.dev)) |
| 588 | drm_clflush_virt_range(pt_vaddr, PAGE_SIZE); |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 589 | kunmap_atomic(pt_vaddr); |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 590 | pt_vaddr = NULL; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 591 | if (++pde == I915_PDES) { |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 592 | pdpe++; |
| 593 | pde = 0; |
| 594 | } |
| 595 | pte = 0; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 596 | } |
| 597 | } |
Rafael Barbalho | fd1ab8f | 2014-04-09 13:28:02 +0300 | [diff] [blame] | 598 | if (pt_vaddr) { |
| 599 | if (!HAS_LLC(ppgtt->base.dev)) |
| 600 | drm_clflush_virt_range(pt_vaddr, PAGE_SIZE); |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 601 | kunmap_atomic(pt_vaddr); |
Rafael Barbalho | fd1ab8f | 2014-04-09 13:28:02 +0300 | [diff] [blame] | 602 | } |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 603 | } |
| 604 | |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 605 | static void __gen8_do_map_pt(gen8_pde_t * const pde, |
| 606 | struct i915_page_table *pt, |
| 607 | struct drm_device *dev) |
| 608 | { |
| 609 | gen8_pde_t entry = |
| 610 | gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC); |
| 611 | *pde = entry; |
| 612 | } |
| 613 | |
| 614 | static void gen8_initialize_pd(struct i915_address_space *vm, |
| 615 | struct i915_page_directory *pd) |
| 616 | { |
| 617 | struct i915_hw_ppgtt *ppgtt = |
| 618 | container_of(vm, struct i915_hw_ppgtt, base); |
| 619 | gen8_pde_t *page_directory; |
| 620 | struct i915_page_table *pt; |
| 621 | int i; |
| 622 | |
| 623 | page_directory = kmap_atomic(pd->page); |
| 624 | pt = ppgtt->scratch_pt; |
| 625 | for (i = 0; i < I915_PDES; i++) |
| 626 | /* Map the PDE to the page table */ |
| 627 | __gen8_do_map_pt(page_directory + i, pt, vm->dev); |
| 628 | |
| 629 | if (!HAS_LLC(vm->dev)) |
| 630 | drm_clflush_virt_range(page_directory, PAGE_SIZE); |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 631 | kunmap_atomic(page_directory); |
| 632 | } |
| 633 | |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 634 | static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev) |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 635 | { |
| 636 | int i; |
| 637 | |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 638 | if (!pd->page) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 639 | return; |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 640 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 641 | for_each_set_bit(i, pd->used_pdes, I915_PDES) { |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 642 | if (WARN_ON(!pd->page_table[i])) |
| 643 | continue; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 644 | |
Michel Thierry | 06dc68d | 2015-02-24 16:22:37 +0000 | [diff] [blame] | 645 | unmap_and_free_pt(pd->page_table[i], dev); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 646 | pd->page_table[i] = NULL; |
| 647 | } |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 648 | } |
| 649 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 650 | static void gen8_ppgtt_cleanup(struct i915_address_space *vm) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 651 | { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 652 | struct i915_hw_ppgtt *ppgtt = |
| 653 | container_of(vm, struct i915_hw_ppgtt, base); |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 654 | int i; |
| 655 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 656 | for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) { |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 657 | if (WARN_ON(!ppgtt->pdp.page_directory[i])) |
| 658 | continue; |
| 659 | |
Michel Thierry | 06dc68d | 2015-02-24 16:22:37 +0000 | [diff] [blame] | 660 | gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev); |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 661 | unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev); |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 662 | } |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 663 | |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 664 | unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev); |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 665 | unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev); |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 666 | } |
| 667 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 668 | /** |
| 669 | * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range. |
| 670 | * @ppgtt: Master ppgtt structure. |
| 671 | * @pd: Page directory for this address range. |
| 672 | * @start: Starting virtual address to begin allocations. |
| 673 | * @length Size of the allocations. |
| 674 | * @new_pts: Bitmap set by function with new allocations. Likely used by the |
| 675 | * caller to free on error. |
| 676 | * |
| 677 | * Allocate the required number of page tables. Extremely similar to |
| 678 | * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by |
| 679 | * the page directory boundary (instead of the page directory pointer). That |
| 680 | * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is |
| 681 | * possible, and likely that the caller will need to use multiple calls of this |
| 682 | * function to achieve the appropriate allocation. |
| 683 | * |
| 684 | * Return: 0 if success; negative error code otherwise. |
| 685 | */ |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 686 | static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt, |
| 687 | struct i915_page_directory *pd, |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 688 | uint64_t start, |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 689 | uint64_t length, |
| 690 | unsigned long *new_pts) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 691 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 692 | struct drm_device *dev = ppgtt->base.dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 693 | struct i915_page_table *pt; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 694 | uint64_t temp; |
| 695 | uint32_t pde; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 696 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 697 | gen8_for_each_pde(pt, pd, start, length, temp, pde) { |
| 698 | /* Don't reallocate page tables */ |
| 699 | if (pt) { |
| 700 | /* Scratch is never allocated this way */ |
| 701 | WARN_ON(pt == ppgtt->scratch_pt); |
| 702 | continue; |
| 703 | } |
| 704 | |
| 705 | pt = alloc_pt_single(dev); |
| 706 | if (IS_ERR(pt)) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 707 | goto unwind_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 708 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 709 | gen8_initialize_pt(&ppgtt->base, pt); |
| 710 | pd->page_table[pde] = pt; |
| 711 | set_bit(pde, new_pts); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 712 | } |
| 713 | |
| 714 | return 0; |
| 715 | |
| 716 | unwind_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 717 | for_each_set_bit(pde, new_pts, I915_PDES) |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 718 | unmap_and_free_pt(pd->page_table[pde], dev); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 719 | |
| 720 | return -ENOMEM; |
| 721 | } |
| 722 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 723 | /** |
| 724 | * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range. |
| 725 | * @ppgtt: Master ppgtt structure. |
| 726 | * @pdp: Page directory pointer for this address range. |
| 727 | * @start: Starting virtual address to begin allocations. |
| 728 | * @length Size of the allocations. |
| 729 | * @new_pds Bitmap set by function with new allocations. Likely used by the |
| 730 | * caller to free on error. |
| 731 | * |
| 732 | * Allocate the required number of page directories starting at the pde index of |
| 733 | * @start, and ending at the pde index @start + @length. This function will skip |
| 734 | * over already allocated page directories within the range, and only allocate |
| 735 | * new ones, setting the appropriate pointer within the pdp as well as the |
| 736 | * correct position in the bitmap @new_pds. |
| 737 | * |
| 738 | * The function will only allocate the pages within the range for a give page |
| 739 | * directory pointer. In other words, if @start + @length straddles a virtually |
| 740 | * addressed PDP boundary (512GB for 4k pages), there will be more allocations |
| 741 | * required by the caller, This is not currently possible, and the BUG in the |
| 742 | * code will prevent it. |
| 743 | * |
| 744 | * Return: 0 if success; negative error code otherwise. |
| 745 | */ |
Michel Thierry | c488dbb | 2015-04-08 12:13:31 +0100 | [diff] [blame] | 746 | static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt, |
| 747 | struct i915_page_directory_pointer *pdp, |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 748 | uint64_t start, |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 749 | uint64_t length, |
| 750 | unsigned long *new_pds) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 751 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 752 | struct drm_device *dev = ppgtt->base.dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 753 | struct i915_page_directory *pd; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 754 | uint64_t temp; |
| 755 | uint32_t pdpe; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 756 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 757 | WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES)); |
| 758 | |
Michel Thierry | 4dd738e | 2015-04-30 16:06:51 +0100 | [diff] [blame] | 759 | /* FIXME: upper bound must not overflow 32 bits */ |
Mika Kuoppala | f3e06f1 | 2015-05-12 10:35:08 +0300 | [diff] [blame] | 760 | WARN_ON((start + length) > (1ULL << 32)); |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 761 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 762 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
| 763 | if (pd) |
| 764 | continue; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 765 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 766 | pd = alloc_pd_single(dev); |
| 767 | if (IS_ERR(pd)) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 768 | goto unwind_out; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 769 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 770 | gen8_initialize_pd(&ppgtt->base, pd); |
| 771 | pdp->page_directory[pdpe] = pd; |
| 772 | set_bit(pdpe, new_pds); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 773 | } |
| 774 | |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 775 | return 0; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 776 | |
| 777 | unwind_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 778 | for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES) |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 779 | unmap_and_free_pd(pdp->page_directory[pdpe], dev); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 780 | |
| 781 | return -ENOMEM; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 782 | } |
| 783 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 784 | static void |
| 785 | free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts) |
| 786 | { |
| 787 | int i; |
| 788 | |
| 789 | for (i = 0; i < GEN8_LEGACY_PDPES; i++) |
| 790 | kfree(new_pts[i]); |
| 791 | kfree(new_pts); |
| 792 | kfree(new_pds); |
| 793 | } |
| 794 | |
| 795 | /* Fills in the page directory bitmap, and the array of page tables bitmap. Both |
| 796 | * of these are based on the number of PDPEs in the system. |
| 797 | */ |
| 798 | static |
| 799 | int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds, |
| 800 | unsigned long ***new_pts) |
| 801 | { |
| 802 | int i; |
| 803 | unsigned long *pds; |
| 804 | unsigned long **pts; |
| 805 | |
| 806 | pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL); |
| 807 | if (!pds) |
| 808 | return -ENOMEM; |
| 809 | |
| 810 | pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL); |
| 811 | if (!pts) { |
| 812 | kfree(pds); |
| 813 | return -ENOMEM; |
| 814 | } |
| 815 | |
| 816 | for (i = 0; i < GEN8_LEGACY_PDPES; i++) { |
| 817 | pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES), |
| 818 | sizeof(unsigned long), GFP_KERNEL); |
| 819 | if (!pts[i]) |
| 820 | goto err_out; |
| 821 | } |
| 822 | |
| 823 | *new_pds = pds; |
| 824 | *new_pts = pts; |
| 825 | |
| 826 | return 0; |
| 827 | |
| 828 | err_out: |
| 829 | free_gen8_temp_bitmaps(pds, pts); |
| 830 | return -ENOMEM; |
| 831 | } |
| 832 | |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 833 | static int gen8_alloc_va_range(struct i915_address_space *vm, |
| 834 | uint64_t start, |
| 835 | uint64_t length) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 836 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 837 | struct i915_hw_ppgtt *ppgtt = |
| 838 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 839 | unsigned long *new_page_dirs, **new_page_tables; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 840 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 841 | const uint64_t orig_start = start; |
| 842 | const uint64_t orig_length = length; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 843 | uint64_t temp; |
| 844 | uint32_t pdpe; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 845 | int ret; |
| 846 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 847 | /* Wrap is never okay since we can only represent 48b, and we don't |
| 848 | * actually use the other side of the canonical address space. |
| 849 | */ |
| 850 | if (WARN_ON(start + length < start)) |
| 851 | return -ERANGE; |
| 852 | |
| 853 | ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 854 | if (ret) |
| 855 | return ret; |
| 856 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 857 | /* Do the allocations first so we can easily bail out */ |
| 858 | ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length, |
| 859 | new_page_dirs); |
| 860 | if (ret) { |
| 861 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
| 862 | return ret; |
| 863 | } |
| 864 | |
| 865 | /* For every page directory referenced, allocate page tables */ |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 866 | gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 867 | ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length, |
| 868 | new_page_tables[pdpe]); |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 869 | if (ret) |
| 870 | goto err_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 871 | } |
| 872 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 873 | start = orig_start; |
| 874 | length = orig_length; |
| 875 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 876 | /* Allocations have completed successfully, so set the bitmaps, and do |
| 877 | * the mappings. */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 878 | gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 879 | gen8_pde_t *const page_directory = kmap_atomic(pd->page); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 880 | struct i915_page_table *pt; |
| 881 | uint64_t pd_len = gen8_clamp_pd(start, length); |
| 882 | uint64_t pd_start = start; |
| 883 | uint32_t pde; |
| 884 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 885 | /* Every pd should be allocated, we just did that above. */ |
| 886 | WARN_ON(!pd); |
| 887 | |
| 888 | gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) { |
| 889 | /* Same reasoning as pd */ |
| 890 | WARN_ON(!pt); |
| 891 | WARN_ON(!pd_len); |
| 892 | WARN_ON(!gen8_pte_count(pd_start, pd_len)); |
| 893 | |
| 894 | /* Set our used ptes within the page table */ |
| 895 | bitmap_set(pt->used_ptes, |
| 896 | gen8_pte_index(pd_start), |
| 897 | gen8_pte_count(pd_start, pd_len)); |
| 898 | |
| 899 | /* Our pde is now pointing to the pagetable, pt */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 900 | set_bit(pde, pd->used_pdes); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 901 | |
| 902 | /* Map the PDE to the page table */ |
| 903 | __gen8_do_map_pt(page_directory + pde, pt, vm->dev); |
| 904 | |
| 905 | /* NB: We haven't yet mapped ptes to pages. At this |
| 906 | * point we're still relying on insert_entries() */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 907 | } |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 908 | |
| 909 | if (!HAS_LLC(vm->dev)) |
| 910 | drm_clflush_virt_range(page_directory, PAGE_SIZE); |
| 911 | |
| 912 | kunmap_atomic(page_directory); |
| 913 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 914 | set_bit(pdpe, ppgtt->pdp.used_pdpes); |
| 915 | } |
| 916 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 917 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 918 | return 0; |
| 919 | |
| 920 | err_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 921 | while (pdpe--) { |
| 922 | for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES) |
| 923 | unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev); |
| 924 | } |
| 925 | |
| 926 | for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES) |
| 927 | unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev); |
| 928 | |
| 929 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 930 | return ret; |
| 931 | } |
| 932 | |
Daniel Vetter | eb0b44a | 2015-03-18 14:47:59 +0100 | [diff] [blame] | 933 | /* |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 934 | * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers |
| 935 | * with a net effect resembling a 2-level page table in normal x86 terms. Each |
| 936 | * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address |
| 937 | * space. |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 938 | * |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 939 | */ |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 940 | static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 941 | { |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 942 | ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev); |
| 943 | if (IS_ERR(ppgtt->scratch_pt)) |
| 944 | return PTR_ERR(ppgtt->scratch_pt); |
| 945 | |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 946 | ppgtt->scratch_pd = alloc_pd_single(ppgtt->base.dev); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 947 | if (IS_ERR(ppgtt->scratch_pd)) |
| 948 | return PTR_ERR(ppgtt->scratch_pd); |
| 949 | |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 950 | gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 951 | gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd); |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 952 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 953 | ppgtt->base.start = 0; |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 954 | ppgtt->base.total = 1ULL << 32; |
Michel Thierry | 501fd70 | 2015-05-29 14:15:05 +0100 | [diff] [blame] | 955 | if (IS_ENABLED(CONFIG_X86_32)) |
| 956 | /* While we have a proliferation of size_t variables |
| 957 | * we cannot represent the full ppgtt size on 32bit, |
| 958 | * so limit it to the same size as the GGTT (currently |
| 959 | * 2GiB). |
| 960 | */ |
| 961 | ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 962 | ppgtt->base.cleanup = gen8_ppgtt_cleanup; |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 963 | ppgtt->base.allocate_va_range = gen8_alloc_va_range; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 964 | ppgtt->base.insert_entries = gen8_ppgtt_insert_entries; |
Daniel Vetter | c7e16f2 | 2015-04-14 17:35:11 +0200 | [diff] [blame] | 965 | ppgtt->base.clear_range = gen8_ppgtt_clear_range; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 966 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 967 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 968 | |
| 969 | ppgtt->switch_mm = gen8_mm_switch; |
| 970 | |
| 971 | return 0; |
| 972 | } |
| 973 | |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 974 | static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m) |
| 975 | { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 976 | struct i915_address_space *vm = &ppgtt->base; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 977 | struct i915_page_table *unused; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 978 | gen6_pte_t scratch_pte; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 979 | uint32_t pd_entry; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 980 | uint32_t pte, pde, temp; |
| 981 | uint32_t start = ppgtt->base.start, length = ppgtt->base.total; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 982 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 983 | scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 984 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 985 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 986 | u32 expected; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 987 | gen6_pte_t *pt_vaddr; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 988 | dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 989 | pd_entry = readl(ppgtt->pd_addr + pde); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 990 | expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID); |
| 991 | |
| 992 | if (pd_entry != expected) |
| 993 | seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n", |
| 994 | pde, |
| 995 | pd_entry, |
| 996 | expected); |
| 997 | seq_printf(m, "\tPDE: %x\n", pd_entry); |
| 998 | |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 999 | pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1000 | for (pte = 0; pte < GEN6_PTES; pte+=4) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1001 | unsigned long va = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1002 | (pde * PAGE_SIZE * GEN6_PTES) + |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1003 | (pte * PAGE_SIZE); |
| 1004 | int i; |
| 1005 | bool found = false; |
| 1006 | for (i = 0; i < 4; i++) |
| 1007 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1008 | found = true; |
| 1009 | if (!found) |
| 1010 | continue; |
| 1011 | |
| 1012 | seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte); |
| 1013 | for (i = 0; i < 4; i++) { |
| 1014 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1015 | seq_printf(m, " %08x", pt_vaddr[pte + i]); |
| 1016 | else |
| 1017 | seq_puts(m, " SCRATCH "); |
| 1018 | } |
| 1019 | seq_puts(m, "\n"); |
| 1020 | } |
| 1021 | kunmap_atomic(pt_vaddr); |
| 1022 | } |
| 1023 | } |
| 1024 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1025 | /* Write pde (index) from the page directory @pd to the page table @pt */ |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1026 | static void gen6_write_pde(struct i915_page_directory *pd, |
| 1027 | const int pde, struct i915_page_table *pt) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1028 | { |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1029 | /* Caller needs to make sure the write completes if necessary */ |
| 1030 | struct i915_hw_ppgtt *ppgtt = |
| 1031 | container_of(pd, struct i915_hw_ppgtt, pd); |
| 1032 | u32 pd_entry; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1033 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1034 | pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr); |
| 1035 | pd_entry |= GEN6_PDE_VALID; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1036 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1037 | writel(pd_entry, ppgtt->pd_addr + pde); |
| 1038 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1039 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1040 | /* Write all the page tables found in the ppgtt structure to incrementing page |
| 1041 | * directories. */ |
| 1042 | static void gen6_write_page_range(struct drm_i915_private *dev_priv, |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1043 | struct i915_page_directory *pd, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1044 | uint32_t start, uint32_t length) |
| 1045 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1046 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1047 | uint32_t pde, temp; |
| 1048 | |
| 1049 | gen6_for_each_pde(pt, pd, start, length, temp, pde) |
| 1050 | gen6_write_pde(pd, pde, pt); |
| 1051 | |
| 1052 | /* Make sure write is complete before other code can use this page |
| 1053 | * table. Also require for WC mapped PTEs */ |
| 1054 | readl(dev_priv->gtt.gsm); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1055 | } |
| 1056 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1057 | static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1058 | { |
Ben Widawsky | 7324cc0 | 2015-02-24 16:22:35 +0000 | [diff] [blame] | 1059 | BUG_ON(ppgtt->pd.pd_offset & 0x3f); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1060 | |
Ben Widawsky | 7324cc0 | 2015-02-24 16:22:35 +0000 | [diff] [blame] | 1061 | return (ppgtt->pd.pd_offset / 64) << 16; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1062 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1063 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1064 | static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt, |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1065 | struct intel_engine_cs *ring) |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1066 | { |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1067 | int ret; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1068 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1069 | /* NB: TLBs must be flushed and invalidated before a switch */ |
| 1070 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
| 1071 | if (ret) |
| 1072 | return ret; |
| 1073 | |
| 1074 | ret = intel_ring_begin(ring, 6); |
| 1075 | if (ret) |
| 1076 | return ret; |
| 1077 | |
| 1078 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1079 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1080 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1081 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1082 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1083 | intel_ring_emit(ring, MI_NOOP); |
| 1084 | intel_ring_advance(ring); |
| 1085 | |
| 1086 | return 0; |
| 1087 | } |
| 1088 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1089 | static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt, |
| 1090 | struct intel_engine_cs *ring) |
| 1091 | { |
| 1092 | struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev); |
| 1093 | |
| 1094 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1095 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1096 | return 0; |
| 1097 | } |
| 1098 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1099 | static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt, |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1100 | struct intel_engine_cs *ring) |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1101 | { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1102 | int ret; |
| 1103 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1104 | /* NB: TLBs must be flushed and invalidated before a switch */ |
| 1105 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
| 1106 | if (ret) |
| 1107 | return ret; |
| 1108 | |
| 1109 | ret = intel_ring_begin(ring, 6); |
| 1110 | if (ret) |
| 1111 | return ret; |
| 1112 | |
| 1113 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1114 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1115 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1116 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1117 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1118 | intel_ring_emit(ring, MI_NOOP); |
| 1119 | intel_ring_advance(ring); |
| 1120 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1121 | /* XXX: RCS is the only one to auto invalidate the TLBs? */ |
| 1122 | if (ring->id != RCS) { |
| 1123 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
| 1124 | if (ret) |
| 1125 | return ret; |
| 1126 | } |
| 1127 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1128 | return 0; |
| 1129 | } |
| 1130 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1131 | static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt, |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1132 | struct intel_engine_cs *ring) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1133 | { |
| 1134 | struct drm_device *dev = ppgtt->base.dev; |
| 1135 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1136 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1137 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1138 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1139 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1140 | |
| 1141 | POSTING_READ(RING_PP_DIR_DCLV(ring)); |
| 1142 | |
| 1143 | return 0; |
| 1144 | } |
| 1145 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1146 | static void gen8_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1147 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1148 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1149 | struct intel_engine_cs *ring; |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1150 | int j; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1151 | |
| 1152 | for_each_ring(ring, dev_priv, j) { |
| 1153 | I915_WRITE(RING_MODE_GEN7(ring), |
| 1154 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1155 | } |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1156 | } |
| 1157 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1158 | static void gen7_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1159 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1160 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1161 | struct intel_engine_cs *ring; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1162 | uint32_t ecochk, ecobits; |
| 1163 | int i; |
| 1164 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1165 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1166 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B); |
| 1167 | |
| 1168 | ecochk = I915_READ(GAM_ECOCHK); |
| 1169 | if (IS_HASWELL(dev)) { |
| 1170 | ecochk |= ECOCHK_PPGTT_WB_HSW; |
| 1171 | } else { |
| 1172 | ecochk |= ECOCHK_PPGTT_LLC_IVB; |
| 1173 | ecochk &= ~ECOCHK_PPGTT_GFDT_IVB; |
| 1174 | } |
| 1175 | I915_WRITE(GAM_ECOCHK, ecochk); |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1176 | |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1177 | for_each_ring(ring, dev_priv, i) { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1178 | /* GFX_MODE is per-ring on gen7+ */ |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1179 | I915_WRITE(RING_MODE_GEN7(ring), |
| 1180 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1181 | } |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1182 | } |
| 1183 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1184 | static void gen6_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1185 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1186 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1187 | uint32_t ecochk, gab_ctl, ecobits; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1188 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1189 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1190 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT | |
| 1191 | ECOBITS_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1192 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1193 | gab_ctl = I915_READ(GAB_CTL); |
| 1194 | I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1195 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1196 | ecochk = I915_READ(GAM_ECOCHK); |
| 1197 | I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1198 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1199 | I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1200 | } |
| 1201 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1202 | /* PPGTT support for Sandybdrige/Gen6 and later */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1203 | static void gen6_ppgtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1204 | uint64_t start, |
| 1205 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1206 | bool use_scratch) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1207 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1208 | struct i915_hw_ppgtt *ppgtt = |
| 1209 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1210 | gen6_pte_t *pt_vaddr, scratch_pte; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1211 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1212 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1213 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1214 | unsigned first_pte = first_entry % GEN6_PTES; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1215 | unsigned last_pte, i; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1216 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1217 | scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1218 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1219 | while (num_entries) { |
| 1220 | last_pte = first_pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1221 | if (last_pte > GEN6_PTES) |
| 1222 | last_pte = GEN6_PTES; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1223 | |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 1224 | pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1225 | |
| 1226 | for (i = first_pte; i < last_pte; i++) |
| 1227 | pt_vaddr[i] = scratch_pte; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1228 | |
| 1229 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1230 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1231 | num_entries -= last_pte - first_pte; |
| 1232 | first_pte = 0; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1233 | act_pt++; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1234 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1235 | } |
| 1236 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1237 | static void gen6_ppgtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1238 | struct sg_table *pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1239 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1240 | enum i915_cache_level cache_level, u32 flags) |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1241 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1242 | struct i915_hw_ppgtt *ppgtt = |
| 1243 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1244 | gen6_pte_t *pt_vaddr; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1245 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1246 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1247 | unsigned act_pte = first_entry % GEN6_PTES; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1248 | struct sg_page_iter sg_iter; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1249 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1250 | pt_vaddr = NULL; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1251 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1252 | if (pt_vaddr == NULL) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 1253 | pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1254 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1255 | pt_vaddr[act_pte] = |
| 1256 | vm->pte_encode(sg_page_iter_dma_address(&sg_iter), |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1257 | cache_level, true, flags); |
| 1258 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1259 | if (++act_pte == GEN6_PTES) { |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1260 | kunmap_atomic(pt_vaddr); |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1261 | pt_vaddr = NULL; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1262 | act_pt++; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1263 | act_pte = 0; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1264 | } |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1265 | } |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1266 | if (pt_vaddr) |
| 1267 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1268 | } |
| 1269 | |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 1270 | /* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we |
| 1271 | * are switching between contexts with the same LRCA, we also must do a force |
| 1272 | * restore. |
| 1273 | */ |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 1274 | static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 1275 | { |
| 1276 | /* If current vm != vm, */ |
| 1277 | ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask; |
| 1278 | } |
| 1279 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1280 | static void gen6_initialize_pt(struct i915_address_space *vm, |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1281 | struct i915_page_table *pt) |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1282 | { |
| 1283 | gen6_pte_t *pt_vaddr, scratch_pte; |
| 1284 | int i; |
| 1285 | |
| 1286 | WARN_ON(vm->scratch.addr == 0); |
| 1287 | |
| 1288 | scratch_pte = vm->pte_encode(vm->scratch.addr, |
| 1289 | I915_CACHE_LLC, true, 0); |
| 1290 | |
| 1291 | pt_vaddr = kmap_atomic(pt->page); |
| 1292 | |
| 1293 | for (i = 0; i < GEN6_PTES; i++) |
| 1294 | pt_vaddr[i] = scratch_pte; |
| 1295 | |
| 1296 | kunmap_atomic(pt_vaddr); |
| 1297 | } |
| 1298 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1299 | static int gen6_alloc_va_range(struct i915_address_space *vm, |
| 1300 | uint64_t start, uint64_t length) |
| 1301 | { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1302 | DECLARE_BITMAP(new_page_tables, I915_PDES); |
| 1303 | struct drm_device *dev = vm->dev; |
| 1304 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1305 | struct i915_hw_ppgtt *ppgtt = |
| 1306 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1307 | struct i915_page_table *pt; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1308 | const uint32_t start_save = start, length_save = length; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1309 | uint32_t pde, temp; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1310 | int ret; |
| 1311 | |
| 1312 | WARN_ON(upper_32_bits(start)); |
| 1313 | |
| 1314 | bitmap_zero(new_page_tables, I915_PDES); |
| 1315 | |
| 1316 | /* The allocation is done in two stages so that we can bail out with |
| 1317 | * minimal amount of pain. The first stage finds new page tables that |
| 1318 | * need allocation. The second stage marks use ptes within the page |
| 1319 | * tables. |
| 1320 | */ |
| 1321 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
| 1322 | if (pt != ppgtt->scratch_pt) { |
| 1323 | WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1324 | continue; |
| 1325 | } |
| 1326 | |
| 1327 | /* We've already allocated a page table */ |
| 1328 | WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1329 | |
| 1330 | pt = alloc_pt_single(dev); |
| 1331 | if (IS_ERR(pt)) { |
| 1332 | ret = PTR_ERR(pt); |
| 1333 | goto unwind_out; |
| 1334 | } |
| 1335 | |
| 1336 | gen6_initialize_pt(vm, pt); |
| 1337 | |
| 1338 | ppgtt->pd.page_table[pde] = pt; |
| 1339 | set_bit(pde, new_page_tables); |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1340 | trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1341 | } |
| 1342 | |
| 1343 | start = start_save; |
| 1344 | length = length_save; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1345 | |
| 1346 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
| 1347 | DECLARE_BITMAP(tmp_bitmap, GEN6_PTES); |
| 1348 | |
| 1349 | bitmap_zero(tmp_bitmap, GEN6_PTES); |
| 1350 | bitmap_set(tmp_bitmap, gen6_pte_index(start), |
| 1351 | gen6_pte_count(start, length)); |
| 1352 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1353 | if (test_and_clear_bit(pde, new_page_tables)) |
| 1354 | gen6_write_pde(&ppgtt->pd, pde, pt); |
| 1355 | |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1356 | trace_i915_page_table_entry_map(vm, pde, pt, |
| 1357 | gen6_pte_index(start), |
| 1358 | gen6_pte_count(start, length), |
| 1359 | GEN6_PTES); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1360 | bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1361 | GEN6_PTES); |
| 1362 | } |
| 1363 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1364 | WARN_ON(!bitmap_empty(new_page_tables, I915_PDES)); |
| 1365 | |
| 1366 | /* Make sure write is complete before other code can use this page |
| 1367 | * table. Also require for WC mapped PTEs */ |
| 1368 | readl(dev_priv->gtt.gsm); |
| 1369 | |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 1370 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1371 | return 0; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1372 | |
| 1373 | unwind_out: |
| 1374 | for_each_set_bit(pde, new_page_tables, I915_PDES) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1375 | struct i915_page_table *pt = ppgtt->pd.page_table[pde]; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1376 | |
| 1377 | ppgtt->pd.page_table[pde] = ppgtt->scratch_pt; |
| 1378 | unmap_and_free_pt(pt, vm->dev); |
| 1379 | } |
| 1380 | |
| 1381 | mark_tlbs_dirty(ppgtt); |
| 1382 | return ret; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1383 | } |
| 1384 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1385 | static void gen6_ppgtt_cleanup(struct i915_address_space *vm) |
Ben Widawsky | a00d825 | 2014-02-19 22:05:48 -0800 | [diff] [blame] | 1386 | { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1387 | struct i915_hw_ppgtt *ppgtt = |
| 1388 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1389 | struct i915_page_table *pt; |
| 1390 | uint32_t pde; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1391 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1392 | |
| 1393 | drm_mm_remove_node(&ppgtt->node); |
| 1394 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1395 | gen6_for_all_pdes(pt, ppgtt, pde) { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1396 | if (pt != ppgtt->scratch_pt) |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1397 | unmap_and_free_pt(pt, ppgtt->base.dev); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1398 | } |
| 1399 | |
| 1400 | unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev); |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 1401 | unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1402 | } |
| 1403 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1404 | static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1405 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1406 | struct drm_device *dev = ppgtt->base.dev; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1407 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1408 | bool retried = false; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1409 | int ret; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1410 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1411 | /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The |
| 1412 | * allocator works in address space sizes, so it's multiplied by page |
| 1413 | * size. We allocate at the top of the GTT to avoid fragmentation. |
| 1414 | */ |
| 1415 | BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm)); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1416 | ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev); |
| 1417 | if (IS_ERR(ppgtt->scratch_pt)) |
| 1418 | return PTR_ERR(ppgtt->scratch_pt); |
| 1419 | |
| 1420 | gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt); |
| 1421 | |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1422 | alloc: |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1423 | ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm, |
| 1424 | &ppgtt->node, GEN6_PD_SIZE, |
| 1425 | GEN6_PD_ALIGN, 0, |
| 1426 | 0, dev_priv->gtt.base.total, |
Ben Widawsky | 3e8b5ae | 2014-05-06 22:21:30 -0700 | [diff] [blame] | 1427 | DRM_MM_TOPDOWN); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1428 | if (ret == -ENOSPC && !retried) { |
| 1429 | ret = i915_gem_evict_something(dev, &dev_priv->gtt.base, |
| 1430 | GEN6_PD_SIZE, GEN6_PD_ALIGN, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 1431 | I915_CACHE_NONE, |
| 1432 | 0, dev_priv->gtt.base.total, |
| 1433 | 0); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1434 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1435 | goto err_out; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1436 | |
| 1437 | retried = true; |
| 1438 | goto alloc; |
| 1439 | } |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1440 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1441 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1442 | goto err_out; |
| 1443 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1444 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1445 | if (ppgtt->node.start < dev_priv->gtt.mappable_end) |
| 1446 | DRM_DEBUG("Forced to use aperture for PDEs\n"); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1447 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1448 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1449 | |
| 1450 | err_out: |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1451 | unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1452 | return ret; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1453 | } |
| 1454 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1455 | static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt) |
| 1456 | { |
kbuild test robot | 2f2cf68 | 2015-03-27 19:26:35 +0800 | [diff] [blame] | 1457 | return gen6_ppgtt_allocate_page_directories(ppgtt); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1458 | } |
| 1459 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1460 | static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt, |
| 1461 | uint64_t start, uint64_t length) |
| 1462 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1463 | struct i915_page_table *unused; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1464 | uint32_t pde, temp; |
| 1465 | |
| 1466 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) |
| 1467 | ppgtt->pd.page_table[pde] = ppgtt->scratch_pt; |
| 1468 | } |
| 1469 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1470 | static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1471 | { |
| 1472 | struct drm_device *dev = ppgtt->base.dev; |
| 1473 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1474 | int ret; |
| 1475 | |
| 1476 | ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1477 | if (IS_GEN6(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1478 | ppgtt->switch_mm = gen6_mm_switch; |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1479 | } else if (IS_HASWELL(dev)) { |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1480 | ppgtt->switch_mm = hsw_mm_switch; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1481 | } else if (IS_GEN7(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1482 | ppgtt->switch_mm = gen7_mm_switch; |
| 1483 | } else |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1484 | BUG(); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1485 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1486 | if (intel_vgpu_active(dev)) |
| 1487 | ppgtt->switch_mm = vgpu_mm_switch; |
| 1488 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1489 | ret = gen6_ppgtt_alloc(ppgtt); |
| 1490 | if (ret) |
| 1491 | return ret; |
| 1492 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1493 | ppgtt->base.allocate_va_range = gen6_alloc_va_range; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1494 | ppgtt->base.clear_range = gen6_ppgtt_clear_range; |
| 1495 | ppgtt->base.insert_entries = gen6_ppgtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 1496 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 1497 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1498 | ppgtt->base.cleanup = gen6_ppgtt_cleanup; |
Ben Widawsky | 686e1f6 | 2013-11-25 09:54:34 -0800 | [diff] [blame] | 1499 | ppgtt->base.start = 0; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1500 | ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1501 | ppgtt->debug_dump = gen6_dump_ppgtt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1502 | |
Ben Widawsky | 7324cc0 | 2015-02-24 16:22:35 +0000 | [diff] [blame] | 1503 | ppgtt->pd.pd_offset = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1504 | ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1505 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1506 | ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm + |
| 1507 | ppgtt->pd.pd_offset / sizeof(gen6_pte_t); |
| 1508 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1509 | gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1510 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1511 | gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total); |
| 1512 | |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 1513 | DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n", |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1514 | ppgtt->node.size >> 20, |
| 1515 | ppgtt->node.start / PAGE_SIZE); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1516 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1517 | DRM_DEBUG("Adding PPGTT at offset %x\n", |
Ben Widawsky | 7324cc0 | 2015-02-24 16:22:35 +0000 | [diff] [blame] | 1518 | ppgtt->pd.pd_offset << 10); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1519 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1520 | return 0; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1521 | } |
| 1522 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1523 | static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1524 | { |
| 1525 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1526 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1527 | ppgtt->base.dev = dev; |
Ben Widawsky | 8407bb9 | 2014-03-08 11:58:16 -0800 | [diff] [blame] | 1528 | ppgtt->base.scratch = dev_priv->gtt.base.scratch; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1529 | |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1530 | if (INTEL_INFO(dev)->gen < 8) |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1531 | return gen6_ppgtt_init(ppgtt); |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1532 | else |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1533 | return gen8_ppgtt_init(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1534 | } |
| 1535 | int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
| 1536 | { |
| 1537 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1538 | int ret = 0; |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1539 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1540 | ret = __hw_ppgtt_init(dev, ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1541 | if (ret == 0) { |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 1542 | kref_init(&ppgtt->ref); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 1543 | drm_mm_init(&ppgtt->base.mm, ppgtt->base.start, |
| 1544 | ppgtt->base.total); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 1545 | i915_init_vm(dev_priv, &ppgtt->base); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 1546 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1547 | |
| 1548 | return ret; |
| 1549 | } |
| 1550 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1551 | int i915_ppgtt_init_hw(struct drm_device *dev) |
| 1552 | { |
| 1553 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1554 | struct intel_engine_cs *ring; |
| 1555 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 1556 | int i, ret = 0; |
| 1557 | |
Thomas Daniel | 671b5013 | 2014-08-20 16:24:50 +0100 | [diff] [blame] | 1558 | /* In the case of execlists, PPGTT is enabled by the context descriptor |
| 1559 | * and the PDPs are contained within the context itself. We don't |
| 1560 | * need to do anything here. */ |
| 1561 | if (i915.enable_execlists) |
| 1562 | return 0; |
| 1563 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1564 | if (!USES_PPGTT(dev)) |
| 1565 | return 0; |
| 1566 | |
| 1567 | if (IS_GEN6(dev)) |
| 1568 | gen6_ppgtt_enable(dev); |
| 1569 | else if (IS_GEN7(dev)) |
| 1570 | gen7_ppgtt_enable(dev); |
| 1571 | else if (INTEL_INFO(dev)->gen >= 8) |
| 1572 | gen8_ppgtt_enable(dev); |
| 1573 | else |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 1574 | MISSING_CASE(INTEL_INFO(dev)->gen); |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1575 | |
| 1576 | if (ppgtt) { |
| 1577 | for_each_ring(ring, dev_priv, i) { |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1578 | ret = ppgtt->switch_mm(ppgtt, ring); |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1579 | if (ret != 0) |
| 1580 | return ret; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1581 | } |
| 1582 | } |
| 1583 | |
| 1584 | return ret; |
| 1585 | } |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 1586 | struct i915_hw_ppgtt * |
| 1587 | i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv) |
| 1588 | { |
| 1589 | struct i915_hw_ppgtt *ppgtt; |
| 1590 | int ret; |
| 1591 | |
| 1592 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 1593 | if (!ppgtt) |
| 1594 | return ERR_PTR(-ENOMEM); |
| 1595 | |
| 1596 | ret = i915_ppgtt_init(dev, ppgtt); |
| 1597 | if (ret) { |
| 1598 | kfree(ppgtt); |
| 1599 | return ERR_PTR(ret); |
| 1600 | } |
| 1601 | |
| 1602 | ppgtt->file_priv = fpriv; |
| 1603 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 1604 | trace_i915_ppgtt_create(&ppgtt->base); |
| 1605 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 1606 | return ppgtt; |
| 1607 | } |
| 1608 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 1609 | void i915_ppgtt_release(struct kref *kref) |
| 1610 | { |
| 1611 | struct i915_hw_ppgtt *ppgtt = |
| 1612 | container_of(kref, struct i915_hw_ppgtt, ref); |
| 1613 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 1614 | trace_i915_ppgtt_release(&ppgtt->base); |
| 1615 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 1616 | /* vmas should already be unbound */ |
| 1617 | WARN_ON(!list_empty(&ppgtt->base.active_list)); |
| 1618 | WARN_ON(!list_empty(&ppgtt->base.inactive_list)); |
| 1619 | |
Daniel Vetter | 19dd120 | 2014-08-06 15:04:55 +0200 | [diff] [blame] | 1620 | list_del(&ppgtt->base.global_link); |
| 1621 | drm_mm_takedown(&ppgtt->base.mm); |
| 1622 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 1623 | ppgtt->base.cleanup(&ppgtt->base); |
| 1624 | kfree(ppgtt); |
| 1625 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1626 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1627 | extern int intel_iommu_gfx_mapped; |
| 1628 | /* Certain Gen5 chipsets require require idling the GPU before |
| 1629 | * unmapping anything from the GTT when VT-d is enabled. |
| 1630 | */ |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 1631 | static bool needs_idle_maps(struct drm_device *dev) |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1632 | { |
| 1633 | #ifdef CONFIG_INTEL_IOMMU |
| 1634 | /* Query intel_iommu to see if we need the workaround. Presumably that |
| 1635 | * was loaded first. |
| 1636 | */ |
| 1637 | if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped) |
| 1638 | return true; |
| 1639 | #endif |
| 1640 | return false; |
| 1641 | } |
| 1642 | |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1643 | static bool do_idling(struct drm_i915_private *dev_priv) |
| 1644 | { |
| 1645 | bool ret = dev_priv->mm.interruptible; |
| 1646 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1647 | if (unlikely(dev_priv->gtt.do_idle_maps)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1648 | dev_priv->mm.interruptible = false; |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 1649 | if (i915_gpu_idle(dev_priv->dev)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1650 | DRM_ERROR("Couldn't idle GPU\n"); |
| 1651 | /* Wait a bit, in hopes it avoids the hang */ |
| 1652 | udelay(10); |
| 1653 | } |
| 1654 | } |
| 1655 | |
| 1656 | return ret; |
| 1657 | } |
| 1658 | |
| 1659 | static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible) |
| 1660 | { |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1661 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1662 | dev_priv->mm.interruptible = interruptible; |
| 1663 | } |
| 1664 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1665 | void i915_check_and_clear_faults(struct drm_device *dev) |
| 1666 | { |
| 1667 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1668 | struct intel_engine_cs *ring; |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1669 | int i; |
| 1670 | |
| 1671 | if (INTEL_INFO(dev)->gen < 6) |
| 1672 | return; |
| 1673 | |
| 1674 | for_each_ring(ring, dev_priv, i) { |
| 1675 | u32 fault_reg; |
| 1676 | fault_reg = I915_READ(RING_FAULT_REG(ring)); |
| 1677 | if (fault_reg & RING_FAULT_VALID) { |
| 1678 | DRM_DEBUG_DRIVER("Unexpected fault\n" |
Paulo Zanoni | 59a5d29 | 2014-10-30 15:52:45 -0200 | [diff] [blame] | 1679 | "\tAddr: 0x%08lx\n" |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1680 | "\tAddress space: %s\n" |
| 1681 | "\tSource ID: %d\n" |
| 1682 | "\tType: %d\n", |
| 1683 | fault_reg & PAGE_MASK, |
| 1684 | fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT", |
| 1685 | RING_FAULT_SRCID(fault_reg), |
| 1686 | RING_FAULT_FAULT_TYPE(fault_reg)); |
| 1687 | I915_WRITE(RING_FAULT_REG(ring), |
| 1688 | fault_reg & ~RING_FAULT_VALID); |
| 1689 | } |
| 1690 | } |
| 1691 | POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS])); |
| 1692 | } |
| 1693 | |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 1694 | static void i915_ggtt_flush(struct drm_i915_private *dev_priv) |
| 1695 | { |
| 1696 | if (INTEL_INFO(dev_priv->dev)->gen < 6) { |
| 1697 | intel_gtt_chipset_flush(); |
| 1698 | } else { |
| 1699 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 1700 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
| 1701 | } |
| 1702 | } |
| 1703 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1704 | void i915_gem_suspend_gtt_mappings(struct drm_device *dev) |
| 1705 | { |
| 1706 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1707 | |
| 1708 | /* Don't bother messing with faults pre GEN6 as we have little |
| 1709 | * documentation supporting that it's a good idea. |
| 1710 | */ |
| 1711 | if (INTEL_INFO(dev)->gen < 6) |
| 1712 | return; |
| 1713 | |
| 1714 | i915_check_and_clear_faults(dev); |
| 1715 | |
| 1716 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1717 | dev_priv->gtt.base.start, |
| 1718 | dev_priv->gtt.base.total, |
Daniel Vetter | e568af1 | 2014-03-26 20:08:20 +0100 | [diff] [blame] | 1719 | true); |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 1720 | |
| 1721 | i915_ggtt_flush(dev_priv); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1722 | } |
| 1723 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1724 | int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1725 | { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1726 | if (!dma_map_sg(&obj->base.dev->pdev->dev, |
| 1727 | obj->pages->sgl, obj->pages->nents, |
| 1728 | PCI_DMA_BIDIRECTIONAL)) |
| 1729 | return -ENOSPC; |
| 1730 | |
| 1731 | return 0; |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1732 | } |
| 1733 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 1734 | static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1735 | { |
| 1736 | #ifdef writeq |
| 1737 | writeq(pte, addr); |
| 1738 | #else |
| 1739 | iowrite32((u32)pte, addr); |
| 1740 | iowrite32(pte >> 32, addr + 4); |
| 1741 | #endif |
| 1742 | } |
| 1743 | |
| 1744 | static void gen8_ggtt_insert_entries(struct i915_address_space *vm, |
| 1745 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1746 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1747 | enum i915_cache_level level, u32 unused) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1748 | { |
| 1749 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1750 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1751 | gen8_pte_t __iomem *gtt_entries = |
| 1752 | (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1753 | int i = 0; |
| 1754 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 1755 | dma_addr_t addr = 0; /* shut up gcc */ |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1756 | |
| 1757 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
| 1758 | addr = sg_dma_address(sg_iter.sg) + |
| 1759 | (sg_iter.sg_pgoffset << PAGE_SHIFT); |
| 1760 | gen8_set_pte(>t_entries[i], |
| 1761 | gen8_pte_encode(addr, level, true)); |
| 1762 | i++; |
| 1763 | } |
| 1764 | |
| 1765 | /* |
| 1766 | * XXX: This serves as a posting read to make sure that the PTE has |
| 1767 | * actually been updated. There is some concern that even though |
| 1768 | * registers and PTEs are within the same BAR that they are potentially |
| 1769 | * of NUMA access patterns. Therefore, even with the way we assume |
| 1770 | * hardware should work, we must keep this posting read for paranoia. |
| 1771 | */ |
| 1772 | if (i != 0) |
| 1773 | WARN_ON(readq(>t_entries[i-1]) |
| 1774 | != gen8_pte_encode(addr, level, true)); |
| 1775 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1776 | /* This next bit makes the above posting read even more important. We |
| 1777 | * want to flush the TLBs only after we're certain all the PTE updates |
| 1778 | * have finished. |
| 1779 | */ |
| 1780 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 1781 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1782 | } |
| 1783 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1784 | /* |
| 1785 | * Binds an object into the global gtt with the specified cache level. The object |
| 1786 | * will be accessible to the GPU via commands whose operands reference offsets |
| 1787 | * within the global GTT as well as accessible by the GPU through the GMADR |
| 1788 | * mapped BAR (dev_priv->mm.gtt->gtt). |
| 1789 | */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1790 | static void gen6_ggtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1791 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1792 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1793 | enum i915_cache_level level, u32 flags) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1794 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1795 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1796 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1797 | gen6_pte_t __iomem *gtt_entries = |
| 1798 | (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1799 | int i = 0; |
| 1800 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 1801 | dma_addr_t addr = 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1802 | |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1803 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1804 | addr = sg_page_iter_dma_address(&sg_iter); |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1805 | iowrite32(vm->pte_encode(addr, level, true, flags), >t_entries[i]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1806 | i++; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1807 | } |
| 1808 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1809 | /* XXX: This serves as a posting read to make sure that the PTE has |
| 1810 | * actually been updated. There is some concern that even though |
| 1811 | * registers and PTEs are within the same BAR that they are potentially |
| 1812 | * of NUMA access patterns. Therefore, even with the way we assume |
| 1813 | * hardware should work, we must keep this posting read for paranoia. |
| 1814 | */ |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 1815 | if (i != 0) { |
| 1816 | unsigned long gtt = readl(>t_entries[i-1]); |
| 1817 | WARN_ON(gtt != vm->pte_encode(addr, level, true, flags)); |
| 1818 | } |
Ben Widawsky | 0f9b91c | 2012-11-04 09:21:30 -0800 | [diff] [blame] | 1819 | |
| 1820 | /* This next bit makes the above posting read even more important. We |
| 1821 | * want to flush the TLBs only after we're certain all the PTE updates |
| 1822 | * have finished. |
| 1823 | */ |
| 1824 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 1825 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1826 | } |
| 1827 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1828 | static void gen8_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1829 | uint64_t start, |
| 1830 | uint64_t length, |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1831 | bool use_scratch) |
| 1832 | { |
| 1833 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1834 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1835 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1836 | gen8_pte_t scratch_pte, __iomem *gtt_base = |
| 1837 | (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1838 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
| 1839 | int i; |
| 1840 | |
| 1841 | if (WARN(num_entries > max_entries, |
| 1842 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 1843 | first_entry, num_entries, max_entries)) |
| 1844 | num_entries = max_entries; |
| 1845 | |
| 1846 | scratch_pte = gen8_pte_encode(vm->scratch.addr, |
| 1847 | I915_CACHE_LLC, |
| 1848 | use_scratch); |
| 1849 | for (i = 0; i < num_entries; i++) |
| 1850 | gen8_set_pte(>t_base[i], scratch_pte); |
| 1851 | readl(gtt_base); |
| 1852 | } |
| 1853 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1854 | static void gen6_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1855 | uint64_t start, |
| 1856 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1857 | bool use_scratch) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1858 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1859 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1860 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1861 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1862 | gen6_pte_t scratch_pte, __iomem *gtt_base = |
| 1863 | (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 1864 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1865 | int i; |
| 1866 | |
| 1867 | if (WARN(num_entries > max_entries, |
| 1868 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 1869 | first_entry, num_entries, max_entries)) |
| 1870 | num_entries = max_entries; |
| 1871 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1872 | scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1873 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1874 | for (i = 0; i < num_entries; i++) |
| 1875 | iowrite32(scratch_pte, >t_base[i]); |
| 1876 | readl(gtt_base); |
| 1877 | } |
| 1878 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 1879 | static void i915_ggtt_insert_entries(struct i915_address_space *vm, |
| 1880 | struct sg_table *pages, |
| 1881 | uint64_t start, |
| 1882 | enum i915_cache_level cache_level, u32 unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1883 | { |
| 1884 | unsigned int flags = (cache_level == I915_CACHE_NONE) ? |
| 1885 | AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY; |
| 1886 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 1887 | intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1888 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1889 | } |
| 1890 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1891 | static void i915_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1892 | uint64_t start, |
| 1893 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1894 | bool unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1895 | { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1896 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1897 | unsigned num_entries = length >> PAGE_SHIFT; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1898 | intel_gtt_clear_range(first_entry, num_entries); |
| 1899 | } |
| 1900 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 1901 | static int ggtt_bind_vma(struct i915_vma *vma, |
| 1902 | enum i915_cache_level cache_level, |
| 1903 | u32 flags) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1904 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1905 | struct drm_device *dev = vma->vm->dev; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1906 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1907 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 1908 | struct sg_table *pages = obj->pages; |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 1909 | u32 pte_flags = 0; |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 1910 | int ret; |
| 1911 | |
| 1912 | ret = i915_get_ggtt_vma_pages(vma); |
| 1913 | if (ret) |
| 1914 | return ret; |
| 1915 | pages = vma->ggtt_view.pages; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1916 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1917 | /* Currently applicable only to VLV */ |
| 1918 | if (obj->gt_ro) |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 1919 | pte_flags |= PTE_READ_ONLY; |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1920 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 1921 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1922 | if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) { |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1923 | vma->vm->insert_entries(vma->vm, pages, |
| 1924 | vma->node.start, |
| 1925 | cache_level, pte_flags); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1926 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 1927 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1928 | if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1929 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 1930 | appgtt->base.insert_entries(&appgtt->base, pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1931 | vma->node.start, |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 1932 | cache_level, pte_flags); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1933 | } |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 1934 | |
| 1935 | return 0; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1936 | } |
| 1937 | |
| 1938 | static void ggtt_unbind_vma(struct i915_vma *vma) |
| 1939 | { |
| 1940 | struct drm_device *dev = vma->vm->dev; |
| 1941 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1942 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1943 | const uint64_t size = min_t(uint64_t, |
| 1944 | obj->base.size, |
| 1945 | vma->node.size); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1946 | |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 1947 | if (vma->bound & GLOBAL_BIND) { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1948 | vma->vm->clear_range(vma->vm, |
| 1949 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1950 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1951 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1952 | } |
| 1953 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1954 | if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1955 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1956 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1957 | appgtt->base.clear_range(&appgtt->base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1958 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1959 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1960 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1961 | } |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1962 | } |
| 1963 | |
| 1964 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj) |
| 1965 | { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1966 | struct drm_device *dev = obj->base.dev; |
| 1967 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1968 | bool interruptible; |
| 1969 | |
| 1970 | interruptible = do_idling(dev_priv); |
| 1971 | |
Imre Deak | 5ec5b51 | 2015-07-08 19:18:59 +0300 | [diff] [blame^] | 1972 | dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents, |
| 1973 | PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1974 | |
| 1975 | undo_idling(dev_priv, interruptible); |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1976 | } |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1977 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 1978 | static void i915_gtt_color_adjust(struct drm_mm_node *node, |
| 1979 | unsigned long color, |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 1980 | u64 *start, |
| 1981 | u64 *end) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 1982 | { |
| 1983 | if (node->color != color) |
| 1984 | *start += 4096; |
| 1985 | |
| 1986 | if (!list_empty(&node->node_list)) { |
| 1987 | node = list_entry(node->node_list.next, |
| 1988 | struct drm_mm_node, |
| 1989 | node_list); |
| 1990 | if (node->allocated && node->color != color) |
| 1991 | *end -= 4096; |
| 1992 | } |
| 1993 | } |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 1994 | |
Daniel Vetter | f548c0e | 2014-11-19 21:40:13 +0100 | [diff] [blame] | 1995 | static int i915_gem_setup_global_gtt(struct drm_device *dev, |
| 1996 | unsigned long start, |
| 1997 | unsigned long mappable_end, |
| 1998 | unsigned long end) |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1999 | { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2000 | /* Let GEM Manage all of the aperture. |
| 2001 | * |
| 2002 | * However, leave one page at the end still bound to the scratch page. |
| 2003 | * There are a number of places where the hardware apparently prefetches |
| 2004 | * past the end of the object, and we've seen multiple hangs with the |
| 2005 | * GPU head pointer stuck in a batchbuffer bound at the last page of the |
| 2006 | * aperture. One page should be enough to keep any prefetching inside |
| 2007 | * of the aperture. |
| 2008 | */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2009 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2010 | struct i915_address_space *ggtt_vm = &dev_priv->gtt.base; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2011 | struct drm_mm_node *entry; |
| 2012 | struct drm_i915_gem_object *obj; |
| 2013 | unsigned long hole_start, hole_end; |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2014 | int ret; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2015 | |
Ben Widawsky | 35451cb | 2013-01-17 12:45:13 -0800 | [diff] [blame] | 2016 | BUG_ON(mappable_end > end); |
| 2017 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2018 | /* Subtract the guard page ... */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2019 | drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE); |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2020 | |
| 2021 | dev_priv->gtt.base.start = start; |
| 2022 | dev_priv->gtt.base.total = end - start; |
| 2023 | |
| 2024 | if (intel_vgpu_active(dev)) { |
| 2025 | ret = intel_vgt_balloon(dev); |
| 2026 | if (ret) |
| 2027 | return ret; |
| 2028 | } |
| 2029 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2030 | if (!HAS_LLC(dev)) |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 2031 | dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2032 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2033 | /* Mark any preallocated objects as occupied */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2034 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2035 | struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2036 | |
Ben Widawsky | edd41a8 | 2013-07-05 14:41:05 -0700 | [diff] [blame] | 2037 | DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n", |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2038 | i915_gem_obj_ggtt_offset(obj), obj->base.size); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2039 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2040 | WARN_ON(i915_gem_obj_ggtt_bound(obj)); |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2041 | ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2042 | if (ret) { |
| 2043 | DRM_DEBUG_KMS("Reservation failed: %i\n", ret); |
| 2044 | return ret; |
| 2045 | } |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 2046 | vma->bound |= GLOBAL_BIND; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2047 | } |
| 2048 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2049 | /* Clear any non-preallocated blocks */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2050 | drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) { |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2051 | DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n", |
| 2052 | hole_start, hole_end); |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2053 | ggtt_vm->clear_range(ggtt_vm, hole_start, |
| 2054 | hole_end - hole_start, true); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2055 | } |
| 2056 | |
| 2057 | /* And finally clear the reserved guard page */ |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2058 | ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2059 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2060 | if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) { |
| 2061 | struct i915_hw_ppgtt *ppgtt; |
| 2062 | |
| 2063 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 2064 | if (!ppgtt) |
| 2065 | return -ENOMEM; |
| 2066 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2067 | ret = __hw_ppgtt_init(dev, ppgtt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2068 | if (ret) { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 2069 | ppgtt->base.cleanup(&ppgtt->base); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2070 | kfree(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2071 | return ret; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2072 | } |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2073 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2074 | if (ppgtt->base.allocate_va_range) |
| 2075 | ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0, |
| 2076 | ppgtt->base.total); |
| 2077 | if (ret) { |
| 2078 | ppgtt->base.cleanup(&ppgtt->base); |
| 2079 | kfree(ppgtt); |
| 2080 | return ret; |
| 2081 | } |
| 2082 | |
| 2083 | ppgtt->base.clear_range(&ppgtt->base, |
| 2084 | ppgtt->base.start, |
| 2085 | ppgtt->base.total, |
| 2086 | true); |
| 2087 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2088 | dev_priv->mm.aliasing_ppgtt = ppgtt; |
| 2089 | } |
| 2090 | |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2091 | return 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2092 | } |
| 2093 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2094 | void i915_gem_init_global_gtt(struct drm_device *dev) |
| 2095 | { |
| 2096 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2097 | unsigned long gtt_size, mappable_size; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2098 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2099 | gtt_size = dev_priv->gtt.base.total; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 2100 | mappable_size = dev_priv->gtt.mappable_end; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2101 | |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2102 | i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2103 | } |
| 2104 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2105 | void i915_global_gtt_cleanup(struct drm_device *dev) |
| 2106 | { |
| 2107 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2108 | struct i915_address_space *vm = &dev_priv->gtt.base; |
| 2109 | |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2110 | if (dev_priv->mm.aliasing_ppgtt) { |
| 2111 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2112 | |
| 2113 | ppgtt->base.cleanup(&ppgtt->base); |
| 2114 | } |
| 2115 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2116 | if (drm_mm_initialized(&vm->mm)) { |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2117 | if (intel_vgpu_active(dev)) |
| 2118 | intel_vgt_deballoon(); |
| 2119 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2120 | drm_mm_takedown(&vm->mm); |
| 2121 | list_del(&vm->global_link); |
| 2122 | } |
| 2123 | |
| 2124 | vm->cleanup(vm); |
| 2125 | } |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2126 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2127 | static int setup_scratch_page(struct drm_device *dev) |
| 2128 | { |
| 2129 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2130 | struct page *page; |
| 2131 | dma_addr_t dma_addr; |
| 2132 | |
| 2133 | page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO); |
| 2134 | if (page == NULL) |
| 2135 | return -ENOMEM; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2136 | set_pages_uc(page, 1); |
| 2137 | |
| 2138 | #ifdef CONFIG_INTEL_IOMMU |
| 2139 | dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE, |
| 2140 | PCI_DMA_BIDIRECTIONAL); |
| 2141 | if (pci_dma_mapping_error(dev->pdev, dma_addr)) |
| 2142 | return -EINVAL; |
| 2143 | #else |
| 2144 | dma_addr = page_to_phys(page); |
| 2145 | #endif |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2146 | dev_priv->gtt.base.scratch.page = page; |
| 2147 | dev_priv->gtt.base.scratch.addr = dma_addr; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2148 | |
| 2149 | return 0; |
| 2150 | } |
| 2151 | |
| 2152 | static void teardown_scratch_page(struct drm_device *dev) |
| 2153 | { |
| 2154 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2155 | struct page *page = dev_priv->gtt.base.scratch.page; |
| 2156 | |
| 2157 | set_pages_wb(page, 1); |
| 2158 | pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr, |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2159 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2160 | __free_page(page); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2161 | } |
| 2162 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2163 | static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2164 | { |
| 2165 | snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT; |
| 2166 | snb_gmch_ctl &= SNB_GMCH_GGMS_MASK; |
| 2167 | return snb_gmch_ctl << 20; |
| 2168 | } |
| 2169 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2170 | static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2171 | { |
| 2172 | bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT; |
| 2173 | bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK; |
| 2174 | if (bdw_gmch_ctl) |
| 2175 | bdw_gmch_ctl = 1 << bdw_gmch_ctl; |
Ben Widawsky | 562d55d | 2014-05-27 16:53:08 -0700 | [diff] [blame] | 2176 | |
| 2177 | #ifdef CONFIG_X86_32 |
| 2178 | /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */ |
| 2179 | if (bdw_gmch_ctl > 4) |
| 2180 | bdw_gmch_ctl = 4; |
| 2181 | #endif |
| 2182 | |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2183 | return bdw_gmch_ctl << 20; |
| 2184 | } |
| 2185 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2186 | static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl) |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2187 | { |
| 2188 | gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT; |
| 2189 | gmch_ctrl &= SNB_GMCH_GGMS_MASK; |
| 2190 | |
| 2191 | if (gmch_ctrl) |
| 2192 | return 1 << (20 + gmch_ctrl); |
| 2193 | |
| 2194 | return 0; |
| 2195 | } |
| 2196 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2197 | static size_t gen6_get_stolen_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2198 | { |
| 2199 | snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT; |
| 2200 | snb_gmch_ctl &= SNB_GMCH_GMS_MASK; |
| 2201 | return snb_gmch_ctl << 25; /* 32 MB units */ |
| 2202 | } |
| 2203 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2204 | static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2205 | { |
| 2206 | bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2207 | bdw_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2208 | return bdw_gmch_ctl << 25; /* 32 MB units */ |
| 2209 | } |
| 2210 | |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2211 | static size_t chv_get_stolen_size(u16 gmch_ctrl) |
| 2212 | { |
| 2213 | gmch_ctrl >>= SNB_GMCH_GMS_SHIFT; |
| 2214 | gmch_ctrl &= SNB_GMCH_GMS_MASK; |
| 2215 | |
| 2216 | /* |
| 2217 | * 0x0 to 0x10: 32MB increments starting at 0MB |
| 2218 | * 0x11 to 0x16: 4MB increments starting at 8MB |
| 2219 | * 0x17 to 0x1d: 4MB increments start at 36MB |
| 2220 | */ |
| 2221 | if (gmch_ctrl < 0x11) |
| 2222 | return gmch_ctrl << 25; |
| 2223 | else if (gmch_ctrl < 0x17) |
| 2224 | return (gmch_ctrl - 0x11 + 2) << 22; |
| 2225 | else |
| 2226 | return (gmch_ctrl - 0x17 + 9) << 22; |
| 2227 | } |
| 2228 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2229 | static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl) |
| 2230 | { |
| 2231 | gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2232 | gen9_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2233 | |
| 2234 | if (gen9_gmch_ctl < 0xf0) |
| 2235 | return gen9_gmch_ctl << 25; /* 32 MB units */ |
| 2236 | else |
| 2237 | /* 4MB increments starting at 0xf0 for 4MB */ |
| 2238 | return (gen9_gmch_ctl - 0xf0 + 1) << 22; |
| 2239 | } |
| 2240 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2241 | static int ggtt_probe_common(struct drm_device *dev, |
| 2242 | size_t gtt_size) |
| 2243 | { |
| 2244 | struct drm_i915_private *dev_priv = dev->dev_private; |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2245 | phys_addr_t gtt_phys_addr; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2246 | int ret; |
| 2247 | |
| 2248 | /* For Modern GENs the PTEs and register space are split in the BAR */ |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2249 | gtt_phys_addr = pci_resource_start(dev->pdev, 0) + |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2250 | (pci_resource_len(dev->pdev, 0) / 2); |
| 2251 | |
Imre Deak | 2a073f89 | 2015-03-27 13:07:33 +0200 | [diff] [blame] | 2252 | /* |
| 2253 | * On BXT writes larger than 64 bit to the GTT pagetable range will be |
| 2254 | * dropped. For WC mappings in general we have 64 byte burst writes |
| 2255 | * when the WC buffer is flushed, so we can't use it, but have to |
| 2256 | * resort to an uncached mapping. The WC issue is easily caught by the |
| 2257 | * readback check when writing GTT PTE entries. |
| 2258 | */ |
| 2259 | if (IS_BROXTON(dev)) |
| 2260 | dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size); |
| 2261 | else |
| 2262 | dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size); |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2263 | if (!dev_priv->gtt.gsm) { |
| 2264 | DRM_ERROR("Failed to map the gtt page table\n"); |
| 2265 | return -ENOMEM; |
| 2266 | } |
| 2267 | |
| 2268 | ret = setup_scratch_page(dev); |
| 2269 | if (ret) { |
| 2270 | DRM_ERROR("Scratch setup failed\n"); |
| 2271 | /* iounmap will also get called at remove, but meh */ |
| 2272 | iounmap(dev_priv->gtt.gsm); |
| 2273 | } |
| 2274 | |
| 2275 | return ret; |
| 2276 | } |
| 2277 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2278 | /* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability |
| 2279 | * bits. When using advanced contexts each context stores its own PAT, but |
| 2280 | * writing this data shouldn't be harmful even in those cases. */ |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2281 | static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv) |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2282 | { |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2283 | uint64_t pat; |
| 2284 | |
| 2285 | pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */ |
| 2286 | GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */ |
| 2287 | GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */ |
| 2288 | GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */ |
| 2289 | GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) | |
| 2290 | GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) | |
| 2291 | GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) | |
| 2292 | GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3)); |
| 2293 | |
Rodrigo Vivi | d6a8b72 | 2014-11-05 16:56:36 -0800 | [diff] [blame] | 2294 | if (!USES_PPGTT(dev_priv->dev)) |
| 2295 | /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2296 | * so RTL will always use the value corresponding to |
| 2297 | * pat_sel = 000". |
| 2298 | * So let's disable cache for GGTT to avoid screen corruptions. |
| 2299 | * MOCS still can be used though. |
| 2300 | * - System agent ggtt writes (i.e. cpu gtt mmaps) already work |
| 2301 | * before this patch, i.e. the same uncached + snooping access |
| 2302 | * like on gen6/7 seems to be in effect. |
| 2303 | * - So this just fixes blitter/render access. Again it looks |
| 2304 | * like it's not just uncached access, but uncached + snooping. |
| 2305 | * So we can still hold onto all our assumptions wrt cpu |
| 2306 | * clflushing on LLC machines. |
| 2307 | */ |
| 2308 | pat = GEN8_PPAT(0, GEN8_PPAT_UC); |
| 2309 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2310 | /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b |
| 2311 | * write would work. */ |
| 2312 | I915_WRITE(GEN8_PRIVATE_PAT, pat); |
| 2313 | I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32); |
| 2314 | } |
| 2315 | |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2316 | static void chv_setup_private_ppat(struct drm_i915_private *dev_priv) |
| 2317 | { |
| 2318 | uint64_t pat; |
| 2319 | |
| 2320 | /* |
| 2321 | * Map WB on BDW to snooped on CHV. |
| 2322 | * |
| 2323 | * Only the snoop bit has meaning for CHV, the rest is |
| 2324 | * ignored. |
| 2325 | * |
Ville Syrjälä | cf3d262 | 2014-11-14 21:02:44 +0200 | [diff] [blame] | 2326 | * The hardware will never snoop for certain types of accesses: |
| 2327 | * - CPU GTT (GMADR->GGTT->no snoop->memory) |
| 2328 | * - PPGTT page tables |
| 2329 | * - some other special cycles |
| 2330 | * |
| 2331 | * As with BDW, we also need to consider the following for GT accesses: |
| 2332 | * "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2333 | * so RTL will always use the value corresponding to |
| 2334 | * pat_sel = 000". |
| 2335 | * Which means we must set the snoop bit in PAT entry 0 |
| 2336 | * in order to keep the global status page working. |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2337 | */ |
| 2338 | pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) | |
| 2339 | GEN8_PPAT(1, 0) | |
| 2340 | GEN8_PPAT(2, 0) | |
| 2341 | GEN8_PPAT(3, 0) | |
| 2342 | GEN8_PPAT(4, CHV_PPAT_SNOOP) | |
| 2343 | GEN8_PPAT(5, CHV_PPAT_SNOOP) | |
| 2344 | GEN8_PPAT(6, CHV_PPAT_SNOOP) | |
| 2345 | GEN8_PPAT(7, CHV_PPAT_SNOOP); |
| 2346 | |
| 2347 | I915_WRITE(GEN8_PRIVATE_PAT, pat); |
| 2348 | I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32); |
| 2349 | } |
| 2350 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2351 | static int gen8_gmch_probe(struct drm_device *dev, |
| 2352 | size_t *gtt_total, |
| 2353 | size_t *stolen, |
| 2354 | phys_addr_t *mappable_base, |
| 2355 | unsigned long *mappable_end) |
| 2356 | { |
| 2357 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2358 | unsigned int gtt_size; |
| 2359 | u16 snb_gmch_ctl; |
| 2360 | int ret; |
| 2361 | |
| 2362 | /* TODO: We're not aware of mappable constraints on gen8 yet */ |
| 2363 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 2364 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 2365 | |
| 2366 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39))) |
| 2367 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39)); |
| 2368 | |
| 2369 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
| 2370 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2371 | if (INTEL_INFO(dev)->gen >= 9) { |
| 2372 | *stolen = gen9_get_stolen_size(snb_gmch_ctl); |
| 2373 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 2374 | } else if (IS_CHERRYVIEW(dev)) { |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2375 | *stolen = chv_get_stolen_size(snb_gmch_ctl); |
| 2376 | gtt_size = chv_get_total_gtt_size(snb_gmch_ctl); |
| 2377 | } else { |
| 2378 | *stolen = gen8_get_stolen_size(snb_gmch_ctl); |
| 2379 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 2380 | } |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2381 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2382 | *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2383 | |
Sumit Singh | 5a4e33a | 2015-03-17 11:39:31 +0200 | [diff] [blame] | 2384 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2385 | chv_setup_private_ppat(dev_priv); |
| 2386 | else |
| 2387 | bdw_setup_private_ppat(dev_priv); |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2388 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2389 | ret = ggtt_probe_common(dev, gtt_size); |
| 2390 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2391 | dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range; |
| 2392 | dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2393 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2394 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2395 | |
| 2396 | return ret; |
| 2397 | } |
| 2398 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2399 | static int gen6_gmch_probe(struct drm_device *dev, |
| 2400 | size_t *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2401 | size_t *stolen, |
| 2402 | phys_addr_t *mappable_base, |
| 2403 | unsigned long *mappable_end) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2404 | { |
| 2405 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2406 | unsigned int gtt_size; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2407 | u16 snb_gmch_ctl; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2408 | int ret; |
| 2409 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2410 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 2411 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 2412 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2413 | /* 64/512MB is the current min/max we actually know of, but this is just |
| 2414 | * a coarse sanity check. |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2415 | */ |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2416 | if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) { |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2417 | DRM_ERROR("Unknown GMADR size (%lx)\n", |
| 2418 | dev_priv->gtt.mappable_end); |
| 2419 | return -ENXIO; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2420 | } |
| 2421 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2422 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40))) |
| 2423 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40)); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2424 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2425 | |
Ben Widawsky | c4ae25e | 2013-05-01 11:00:34 -0700 | [diff] [blame] | 2426 | *stolen = gen6_get_stolen_size(snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2427 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2428 | gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2429 | *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2430 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2431 | ret = ggtt_probe_common(dev, gtt_size); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2432 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2433 | dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range; |
| 2434 | dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2435 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2436 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2437 | |
| 2438 | return ret; |
| 2439 | } |
| 2440 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2441 | static void gen6_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2442 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2443 | |
| 2444 | struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base); |
Ben Widawsky | 5ed1678 | 2013-11-25 09:54:43 -0800 | [diff] [blame] | 2445 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2446 | iounmap(gtt->gsm); |
| 2447 | teardown_scratch_page(vm->dev); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2448 | } |
| 2449 | |
| 2450 | static int i915_gmch_probe(struct drm_device *dev, |
| 2451 | size_t *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2452 | size_t *stolen, |
| 2453 | phys_addr_t *mappable_base, |
| 2454 | unsigned long *mappable_end) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2455 | { |
| 2456 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2457 | int ret; |
| 2458 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2459 | ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL); |
| 2460 | if (!ret) { |
| 2461 | DRM_ERROR("failed to set up gmch\n"); |
| 2462 | return -EIO; |
| 2463 | } |
| 2464 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2465 | intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2466 | |
| 2467 | dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev); |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2468 | dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2469 | dev_priv->gtt.base.clear_range = i915_ggtt_clear_range; |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2470 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2471 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2472 | |
Chris Wilson | c0a7f81 | 2013-12-30 12:16:15 +0000 | [diff] [blame] | 2473 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
| 2474 | DRM_INFO("applying Ironlake quirks for intel_iommu\n"); |
| 2475 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2476 | return 0; |
| 2477 | } |
| 2478 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2479 | static void i915_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2480 | { |
| 2481 | intel_gmch_remove(); |
| 2482 | } |
| 2483 | |
| 2484 | int i915_gem_gtt_init(struct drm_device *dev) |
| 2485 | { |
| 2486 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2487 | struct i915_gtt *gtt = &dev_priv->gtt; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2488 | int ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2489 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2490 | if (INTEL_INFO(dev)->gen <= 5) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2491 | gtt->gtt_probe = i915_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2492 | gtt->base.cleanup = i915_gmch_remove; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2493 | } else if (INTEL_INFO(dev)->gen < 8) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2494 | gtt->gtt_probe = gen6_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2495 | gtt->base.cleanup = gen6_gmch_remove; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 2496 | if (IS_HASWELL(dev) && dev_priv->ellc_size) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2497 | gtt->base.pte_encode = iris_pte_encode; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 2498 | else if (IS_HASWELL(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2499 | gtt->base.pte_encode = hsw_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2500 | else if (IS_VALLEYVIEW(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2501 | gtt->base.pte_encode = byt_pte_encode; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 2502 | else if (INTEL_INFO(dev)->gen >= 7) |
| 2503 | gtt->base.pte_encode = ivb_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2504 | else |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 2505 | gtt->base.pte_encode = snb_pte_encode; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2506 | } else { |
| 2507 | dev_priv->gtt.gtt_probe = gen8_gmch_probe; |
| 2508 | dev_priv->gtt.base.cleanup = gen6_gmch_remove; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2509 | } |
| 2510 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2511 | ret = gtt->gtt_probe(dev, >t->base.total, >t->stolen_size, |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2512 | >t->mappable_base, >t->mappable_end); |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 2513 | if (ret) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2514 | return ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2515 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2516 | gtt->base.dev = dev; |
| 2517 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2518 | /* GMADR is the PCI mmio aperture into the global GTT. */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2519 | DRM_INFO("Memory usable by graphics device = %zdM\n", |
| 2520 | gtt->base.total >> 20); |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2521 | DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20); |
| 2522 | DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20); |
Daniel Vetter | 5db6c73 | 2014-03-31 16:23:04 +0200 | [diff] [blame] | 2523 | #ifdef CONFIG_INTEL_IOMMU |
| 2524 | if (intel_iommu_gfx_mapped) |
| 2525 | DRM_INFO("VT-d active for gfx access\n"); |
| 2526 | #endif |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 2527 | /* |
| 2528 | * i915.enable_ppgtt is read-only, so do an early pass to validate the |
| 2529 | * user's requested state against the hardware/driver capabilities. We |
| 2530 | * do this now so that we can print out any log messages once rather |
| 2531 | * than every time we check intel_enable_ppgtt(). |
| 2532 | */ |
| 2533 | i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt); |
| 2534 | DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2535 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2536 | return 0; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2537 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2538 | |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2539 | void i915_gem_restore_gtt_mappings(struct drm_device *dev) |
| 2540 | { |
| 2541 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2542 | struct drm_i915_gem_object *obj; |
| 2543 | struct i915_address_space *vm; |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2544 | struct i915_vma *vma; |
| 2545 | bool flush; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2546 | |
| 2547 | i915_check_and_clear_faults(dev); |
| 2548 | |
| 2549 | /* First fill our portion of the GTT with scratch pages */ |
| 2550 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
| 2551 | dev_priv->gtt.base.start, |
| 2552 | dev_priv->gtt.base.total, |
| 2553 | true); |
| 2554 | |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2555 | /* Cache flush objects bound into GGTT and rebind them. */ |
| 2556 | vm = &dev_priv->gtt.base; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2557 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2558 | flush = false; |
| 2559 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 2560 | if (vma->vm != vm) |
| 2561 | continue; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2562 | |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2563 | WARN_ON(i915_vma_bind(vma, obj->cache_level, |
| 2564 | PIN_UPDATE)); |
| 2565 | |
| 2566 | flush = true; |
| 2567 | } |
| 2568 | |
| 2569 | if (flush) |
| 2570 | i915_gem_clflush_object(obj, obj->pin_display); |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2571 | } |
| 2572 | |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2573 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2574 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
| 2575 | chv_setup_private_ppat(dev_priv); |
| 2576 | else |
| 2577 | bdw_setup_private_ppat(dev_priv); |
| 2578 | |
| 2579 | return; |
| 2580 | } |
| 2581 | |
| 2582 | if (USES_PPGTT(dev)) { |
| 2583 | list_for_each_entry(vm, &dev_priv->vm_list, global_link) { |
| 2584 | /* TODO: Perhaps it shouldn't be gen6 specific */ |
| 2585 | |
| 2586 | struct i915_hw_ppgtt *ppgtt = |
| 2587 | container_of(vm, struct i915_hw_ppgtt, |
| 2588 | base); |
| 2589 | |
| 2590 | if (i915_is_ggtt(vm)) |
| 2591 | ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2592 | |
| 2593 | gen6_write_page_range(dev_priv, &ppgtt->pd, |
| 2594 | 0, ppgtt->base.total); |
| 2595 | } |
| 2596 | } |
| 2597 | |
| 2598 | i915_ggtt_flush(dev_priv); |
| 2599 | } |
| 2600 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2601 | static struct i915_vma * |
| 2602 | __i915_gem_vma_create(struct drm_i915_gem_object *obj, |
| 2603 | struct i915_address_space *vm, |
| 2604 | const struct i915_ggtt_view *ggtt_view) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2605 | { |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 2606 | struct i915_vma *vma; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2607 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2608 | if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 2609 | return ERR_PTR(-EINVAL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 2610 | |
| 2611 | vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL); |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 2612 | if (vma == NULL) |
| 2613 | return ERR_PTR(-ENOMEM); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2614 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2615 | INIT_LIST_HEAD(&vma->vma_link); |
| 2616 | INIT_LIST_HEAD(&vma->mm_list); |
| 2617 | INIT_LIST_HEAD(&vma->exec_list); |
| 2618 | vma->vm = vm; |
| 2619 | vma->obj = obj; |
| 2620 | |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2621 | if (i915_is_ggtt(vm)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2622 | vma->ggtt_view = *ggtt_view; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2623 | |
Tvrtko Ursulin | f763566 | 2014-12-03 14:59:24 +0000 | [diff] [blame] | 2624 | list_add_tail(&vma->vma_link, &obj->vma_list); |
| 2625 | if (!i915_is_ggtt(vm)) |
Michel Thierry | e07f055 | 2014-08-19 15:49:41 +0100 | [diff] [blame] | 2626 | i915_ppgtt_get(i915_vm_to_ppgtt(vm)); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2627 | |
| 2628 | return vma; |
| 2629 | } |
| 2630 | |
| 2631 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2632 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
| 2633 | struct i915_address_space *vm) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2634 | { |
| 2635 | struct i915_vma *vma; |
| 2636 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2637 | vma = i915_gem_obj_to_vma(obj, vm); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2638 | if (!vma) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2639 | vma = __i915_gem_vma_create(obj, vm, |
| 2640 | i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2641 | |
| 2642 | return vma; |
| 2643 | } |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2644 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2645 | struct i915_vma * |
| 2646 | i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj, |
| 2647 | const struct i915_ggtt_view *view) |
| 2648 | { |
| 2649 | struct i915_address_space *ggtt = i915_obj_to_ggtt(obj); |
| 2650 | struct i915_vma *vma; |
| 2651 | |
| 2652 | if (WARN_ON(!view)) |
| 2653 | return ERR_PTR(-EINVAL); |
| 2654 | |
| 2655 | vma = i915_gem_obj_to_ggtt_view(obj, view); |
| 2656 | |
| 2657 | if (IS_ERR(vma)) |
| 2658 | return vma; |
| 2659 | |
| 2660 | if (!vma) |
| 2661 | vma = __i915_gem_vma_create(obj, ggtt, view); |
| 2662 | |
| 2663 | return vma; |
| 2664 | |
| 2665 | } |
| 2666 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2667 | static void |
| 2668 | rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height, |
| 2669 | struct sg_table *st) |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2670 | { |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2671 | unsigned int column, row; |
| 2672 | unsigned int src_idx; |
| 2673 | struct scatterlist *sg = st->sgl; |
| 2674 | |
| 2675 | st->nents = 0; |
| 2676 | |
| 2677 | for (column = 0; column < width; column++) { |
| 2678 | src_idx = width * (height - 1) + column; |
| 2679 | for (row = 0; row < height; row++) { |
| 2680 | st->nents++; |
| 2681 | /* We don't need the pages, but need to initialize |
| 2682 | * the entries so the sg list can be happily traversed. |
| 2683 | * The only thing we need are DMA addresses. |
| 2684 | */ |
| 2685 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
| 2686 | sg_dma_address(sg) = in[src_idx]; |
| 2687 | sg_dma_len(sg) = PAGE_SIZE; |
| 2688 | sg = sg_next(sg); |
| 2689 | src_idx -= width; |
| 2690 | } |
| 2691 | } |
| 2692 | } |
| 2693 | |
| 2694 | static struct sg_table * |
| 2695 | intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view, |
| 2696 | struct drm_i915_gem_object *obj) |
| 2697 | { |
| 2698 | struct drm_device *dev = obj->base.dev; |
| 2699 | struct intel_rotation_info *rot_info = &ggtt_view->rotation_info; |
| 2700 | unsigned long size, pages, rot_pages; |
| 2701 | struct sg_page_iter sg_iter; |
| 2702 | unsigned long i; |
| 2703 | dma_addr_t *page_addr_list; |
| 2704 | struct sg_table *st; |
| 2705 | unsigned int tile_pitch, tile_height; |
| 2706 | unsigned int width_pages, height_pages; |
Tvrtko Ursulin | 1d00dad | 2015-03-25 10:15:26 +0000 | [diff] [blame] | 2707 | int ret = -ENOMEM; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2708 | |
| 2709 | pages = obj->base.size / PAGE_SIZE; |
| 2710 | |
| 2711 | /* Calculate tiling geometry. */ |
| 2712 | tile_height = intel_tile_height(dev, rot_info->pixel_format, |
| 2713 | rot_info->fb_modifier); |
| 2714 | tile_pitch = PAGE_SIZE / tile_height; |
| 2715 | width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch); |
| 2716 | height_pages = DIV_ROUND_UP(rot_info->height, tile_height); |
| 2717 | rot_pages = width_pages * height_pages; |
| 2718 | size = rot_pages * PAGE_SIZE; |
| 2719 | |
| 2720 | /* Allocate a temporary list of source pages for random access. */ |
| 2721 | page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t)); |
| 2722 | if (!page_addr_list) |
| 2723 | return ERR_PTR(ret); |
| 2724 | |
| 2725 | /* Allocate target SG list. */ |
| 2726 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2727 | if (!st) |
| 2728 | goto err_st_alloc; |
| 2729 | |
| 2730 | ret = sg_alloc_table(st, rot_pages, GFP_KERNEL); |
| 2731 | if (ret) |
| 2732 | goto err_sg_alloc; |
| 2733 | |
| 2734 | /* Populate source page list from the object. */ |
| 2735 | i = 0; |
| 2736 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) { |
| 2737 | page_addr_list[i] = sg_page_iter_dma_address(&sg_iter); |
| 2738 | i++; |
| 2739 | } |
| 2740 | |
| 2741 | /* Rotate the pages. */ |
| 2742 | rotate_pages(page_addr_list, width_pages, height_pages, st); |
| 2743 | |
| 2744 | DRM_DEBUG_KMS( |
| 2745 | "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n", |
| 2746 | size, rot_info->pitch, rot_info->height, |
| 2747 | rot_info->pixel_format, width_pages, height_pages, |
| 2748 | rot_pages); |
| 2749 | |
| 2750 | drm_free_large(page_addr_list); |
| 2751 | |
| 2752 | return st; |
| 2753 | |
| 2754 | err_sg_alloc: |
| 2755 | kfree(st); |
| 2756 | err_st_alloc: |
| 2757 | drm_free_large(page_addr_list); |
| 2758 | |
| 2759 | DRM_DEBUG_KMS( |
| 2760 | "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n", |
| 2761 | size, ret, rot_info->pitch, rot_info->height, |
| 2762 | rot_info->pixel_format, width_pages, height_pages, |
| 2763 | rot_pages); |
| 2764 | return ERR_PTR(ret); |
| 2765 | } |
| 2766 | |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 2767 | static struct sg_table * |
| 2768 | intel_partial_pages(const struct i915_ggtt_view *view, |
| 2769 | struct drm_i915_gem_object *obj) |
| 2770 | { |
| 2771 | struct sg_table *st; |
| 2772 | struct scatterlist *sg; |
| 2773 | struct sg_page_iter obj_sg_iter; |
| 2774 | int ret = -ENOMEM; |
| 2775 | |
| 2776 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2777 | if (!st) |
| 2778 | goto err_st_alloc; |
| 2779 | |
| 2780 | ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL); |
| 2781 | if (ret) |
| 2782 | goto err_sg_alloc; |
| 2783 | |
| 2784 | sg = st->sgl; |
| 2785 | st->nents = 0; |
| 2786 | for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents, |
| 2787 | view->params.partial.offset) |
| 2788 | { |
| 2789 | if (st->nents >= view->params.partial.size) |
| 2790 | break; |
| 2791 | |
| 2792 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
| 2793 | sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter); |
| 2794 | sg_dma_len(sg) = PAGE_SIZE; |
| 2795 | |
| 2796 | sg = sg_next(sg); |
| 2797 | st->nents++; |
| 2798 | } |
| 2799 | |
| 2800 | return st; |
| 2801 | |
| 2802 | err_sg_alloc: |
| 2803 | kfree(st); |
| 2804 | err_st_alloc: |
| 2805 | return ERR_PTR(ret); |
| 2806 | } |
| 2807 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2808 | static int |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2809 | i915_get_ggtt_vma_pages(struct i915_vma *vma) |
| 2810 | { |
| 2811 | int ret = 0; |
| 2812 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2813 | if (vma->ggtt_view.pages) |
| 2814 | return 0; |
| 2815 | |
| 2816 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) |
| 2817 | vma->ggtt_view.pages = vma->obj->pages; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2818 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED) |
| 2819 | vma->ggtt_view.pages = |
| 2820 | intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj); |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 2821 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL) |
| 2822 | vma->ggtt_view.pages = |
| 2823 | intel_partial_pages(&vma->ggtt_view, vma->obj); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2824 | else |
| 2825 | WARN_ONCE(1, "GGTT view %u not implemented!\n", |
| 2826 | vma->ggtt_view.type); |
| 2827 | |
| 2828 | if (!vma->ggtt_view.pages) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2829 | DRM_ERROR("Failed to get pages for GGTT view type %u!\n", |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2830 | vma->ggtt_view.type); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2831 | ret = -EINVAL; |
| 2832 | } else if (IS_ERR(vma->ggtt_view.pages)) { |
| 2833 | ret = PTR_ERR(vma->ggtt_view.pages); |
| 2834 | vma->ggtt_view.pages = NULL; |
| 2835 | DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n", |
| 2836 | vma->ggtt_view.type, ret); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2837 | } |
| 2838 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2839 | return ret; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2840 | } |
| 2841 | |
| 2842 | /** |
| 2843 | * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space. |
| 2844 | * @vma: VMA to map |
| 2845 | * @cache_level: mapping cache level |
| 2846 | * @flags: flags like global or local mapping |
| 2847 | * |
| 2848 | * DMA addresses are taken from the scatter-gather table of this object (or of |
| 2849 | * this VMA in case of non-default GGTT views) and PTE entries set up. |
| 2850 | * Note that DMA addresses are also the only part of the SG table we care about. |
| 2851 | */ |
| 2852 | int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level, |
| 2853 | u32 flags) |
| 2854 | { |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2855 | int ret; |
| 2856 | u32 bind_flags; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 2857 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2858 | if (WARN_ON(flags == 0)) |
| 2859 | return -EINVAL; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 2860 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2861 | bind_flags = 0; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2862 | if (flags & PIN_GLOBAL) |
| 2863 | bind_flags |= GLOBAL_BIND; |
| 2864 | if (flags & PIN_USER) |
| 2865 | bind_flags |= LOCAL_BIND; |
| 2866 | |
| 2867 | if (flags & PIN_UPDATE) |
| 2868 | bind_flags |= vma->bound; |
| 2869 | else |
| 2870 | bind_flags &= ~vma->bound; |
| 2871 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2872 | if (bind_flags == 0) |
| 2873 | return 0; |
| 2874 | |
| 2875 | if (vma->bound == 0 && vma->vm->allocate_va_range) { |
| 2876 | trace_i915_va_alloc(vma->vm, |
| 2877 | vma->node.start, |
| 2878 | vma->node.size, |
| 2879 | VM_TO_TRACE_NAME(vma->vm)); |
| 2880 | |
| 2881 | ret = vma->vm->allocate_va_range(vma->vm, |
| 2882 | vma->node.start, |
| 2883 | vma->node.size); |
| 2884 | if (ret) |
| 2885 | return ret; |
| 2886 | } |
| 2887 | |
| 2888 | ret = vma->vm->bind_vma(vma, cache_level, bind_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2889 | if (ret) |
| 2890 | return ret; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2891 | |
| 2892 | vma->bound |= bind_flags; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2893 | |
| 2894 | return 0; |
| 2895 | } |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 2896 | |
| 2897 | /** |
| 2898 | * i915_ggtt_view_size - Get the size of a GGTT view. |
| 2899 | * @obj: Object the view is of. |
| 2900 | * @view: The view in question. |
| 2901 | * |
| 2902 | * @return The size of the GGTT view in bytes. |
| 2903 | */ |
| 2904 | size_t |
| 2905 | i915_ggtt_view_size(struct drm_i915_gem_object *obj, |
| 2906 | const struct i915_ggtt_view *view) |
| 2907 | { |
| 2908 | if (view->type == I915_GGTT_VIEW_NORMAL || |
| 2909 | view->type == I915_GGTT_VIEW_ROTATED) { |
| 2910 | return obj->base.size; |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 2911 | } else if (view->type == I915_GGTT_VIEW_PARTIAL) { |
| 2912 | return view->params.partial.size << PAGE_SHIFT; |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 2913 | } else { |
| 2914 | WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type); |
| 2915 | return obj->base.size; |
| 2916 | } |
| 2917 | } |