blob: 721b5afd792a569f4d16e174d06cb030b6314e36 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
Jerome Glisse1a029b72009-10-06 19:04:30 +020099/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400101static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400103void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher21a81222010-07-02 12:58:16 -0400106/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500107int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400112
Alex Deucher20d391d2011-02-01 16:12:34 -0500113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400117}
118
Alex Deucherce8f5372010-05-07 15:10:16 -0400119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120{
121 int i;
122
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 }
166 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400203 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 }
270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290}
291
Alex Deucherce8f5372010-05-07 15:10:16 -0400292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400407 int idx;
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400498 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400503 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400518 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400531}
532
Alex Deucher49e02b72010-04-23 17:57:27 -0400533void r600_pm_misc(struct radeon_device *rdev)
534{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400539
Alex Deucher4d601732010-06-07 18:15:18 -0400540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400544 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400546 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400548 }
549 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400550}
551
Alex Deucherdef9ba92010-04-22 12:39:58 -0400552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500617 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200712 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500713
Alex Deucher64912e92011-11-03 11:21:39 -0400714 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
715 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500716
Jerome Glisse455c89b2012-05-04 11:06:22 -0400717 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
718 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
719 /* don't try to enable hpd on eDP or LVDS avoid breaking the
720 * aux dp channel on imac and help (but not completely fix)
721 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
722 */
723 continue;
724 }
Alex Deucher64912e92011-11-03 11:21:39 -0400725 if (ASIC_IS_DCE3(rdev)) {
726 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
727 if (ASIC_IS_DCE32(rdev))
728 tmp |= DC_HPDx_EN;
729
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500730 switch (radeon_connector->hpd.hpd) {
731 case RADEON_HPD_1:
732 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500733 break;
734 case RADEON_HPD_2:
735 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500736 break;
737 case RADEON_HPD_3:
738 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500739 break;
740 case RADEON_HPD_4:
741 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500742 break;
743 /* DCE 3.2 */
744 case RADEON_HPD_5:
745 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 break;
747 case RADEON_HPD_6:
748 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 default:
751 break;
752 }
Alex Deucher64912e92011-11-03 11:21:39 -0400753 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500754 switch (radeon_connector->hpd.hpd) {
755 case RADEON_HPD_1:
756 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500757 break;
758 case RADEON_HPD_2:
759 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500760 break;
761 case RADEON_HPD_3:
762 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500763 break;
764 default:
765 break;
766 }
767 }
Christian Koenigfb982572012-05-17 01:33:30 +0200768 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400769 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 }
Christian Koenigfb982572012-05-17 01:33:30 +0200771 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500772}
773
774void r600_hpd_fini(struct radeon_device *rdev)
775{
776 struct drm_device *dev = rdev->ddev;
777 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200778 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779
Christian Koenigfb982572012-05-17 01:33:30 +0200780 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
781 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
782 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500783 switch (radeon_connector->hpd.hpd) {
784 case RADEON_HPD_1:
785 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500786 break;
787 case RADEON_HPD_2:
788 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500789 break;
790 case RADEON_HPD_3:
791 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500792 break;
793 case RADEON_HPD_4:
794 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795 break;
796 /* DCE 3.2 */
797 case RADEON_HPD_5:
798 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 break;
800 case RADEON_HPD_6:
801 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 default:
804 break;
805 }
Christian Koenigfb982572012-05-17 01:33:30 +0200806 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500807 switch (radeon_connector->hpd.hpd) {
808 case RADEON_HPD_1:
809 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500810 break;
811 case RADEON_HPD_2:
812 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500813 break;
814 case RADEON_HPD_3:
815 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500816 break;
817 default:
818 break;
819 }
820 }
Christian Koenigfb982572012-05-17 01:33:30 +0200821 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500822 }
Christian Koenigfb982572012-05-17 01:33:30 +0200823 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824}
825
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000827 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000829void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000831 unsigned i;
832 u32 tmp;
833
Dave Airlie2e98f102010-02-15 15:54:45 +1000834 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500835 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
836 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400837 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400838 u32 tmp;
839
840 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
841 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500842 * This seems to cause problems on some AGP cards. Just use the old
843 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400844 */
845 WREG32(HDP_DEBUG1, 0);
846 tmp = readl((void __iomem *)ptr);
847 } else
848 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000849
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
851 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
852 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
853 for (i = 0; i < rdev->usec_timeout; i++) {
854 /* read MC_STATUS */
855 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
856 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
857 if (tmp == 2) {
858 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
859 return;
860 }
861 if (tmp) {
862 return;
863 }
864 udelay(1);
865 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866}
867
Jerome Glisse4aac0472009-09-14 18:29:49 +0200868int r600_pcie_gart_init(struct radeon_device *rdev)
869{
870 int r;
871
Jerome Glissec9a1be92011-11-03 11:16:49 -0400872 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000873 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200874 return 0;
875 }
876 /* Initialize common gart structure */
877 r = radeon_gart_init(rdev);
878 if (r)
879 return r;
880 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
881 return radeon_gart_table_vram_alloc(rdev);
882}
883
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400884static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000886 u32 tmp;
887 int r, i;
888
Jerome Glissec9a1be92011-11-03 11:16:49 -0400889 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200890 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
891 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200893 r = radeon_gart_table_vram_pin(rdev);
894 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000895 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000896 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000897
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898 /* Setup L2 cache */
899 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
900 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
901 EFFECTIVE_L2_QUEUE_SIZE(7));
902 WREG32(VM_L2_CNTL2, 0);
903 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
904 /* Setup TLB control */
905 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
906 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
907 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
908 ENABLE_WAIT_L2_QUERY;
909 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
910 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
911 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
912 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
913 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
914 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
915 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
916 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
917 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
918 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
919 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
920 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
921 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
922 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
923 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200924 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000925 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
926 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
927 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
928 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
929 (u32)(rdev->dummy_page.addr >> 12));
930 for (i = 1; i < 7; i++)
931 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
932
933 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000934 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
935 (unsigned)(rdev->mc.gtt_size >> 20),
936 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000937 rdev->gart.ready = true;
938 return 0;
939}
940
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400941static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000942{
943 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400944 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000945
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 /* Disable all tables */
947 for (i = 0; i < 7; i++)
948 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
949
950 /* Disable L2 cache */
951 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
952 EFFECTIVE_L2_QUEUE_SIZE(7));
953 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
954 /* Setup L1 TLB control */
955 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
956 ENABLE_WAIT_L2_QUERY;
957 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
958 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
959 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
960 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
961 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
962 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
963 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400971 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200972}
973
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400974static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200975{
Jerome Glissef9274562010-03-17 14:44:29 +0000976 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200977 r600_pcie_gart_disable(rdev);
978 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979}
980
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400981static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200982{
983 u32 tmp;
984 int i;
985
986 /* Setup L2 cache */
987 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
988 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
989 EFFECTIVE_L2_QUEUE_SIZE(7));
990 WREG32(VM_L2_CNTL2, 0);
991 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
992 /* Setup TLB control */
993 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
994 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
995 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
996 ENABLE_WAIT_L2_QUERY;
997 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
998 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
999 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1000 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1001 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1002 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1003 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1006 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1010 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1011 for (i = 0; i < 7; i++)
1012 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1013}
1014
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015int r600_mc_wait_for_idle(struct radeon_device *rdev)
1016{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001017 unsigned i;
1018 u32 tmp;
1019
1020 for (i = 0; i < rdev->usec_timeout; i++) {
1021 /* read MC_STATUS */
1022 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1023 if (!tmp)
1024 return 0;
1025 udelay(1);
1026 }
1027 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028}
1029
Jerome Glissea3c19452009-10-01 18:02:13 +02001030static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031{
Jerome Glissea3c19452009-10-01 18:02:13 +02001032 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 u32 tmp;
1034 int i, j;
1035
1036 /* Initialize HDP */
1037 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1038 WREG32((0x2c14 + j), 0x00000000);
1039 WREG32((0x2c18 + j), 0x00000000);
1040 WREG32((0x2c1c + j), 0x00000000);
1041 WREG32((0x2c20 + j), 0x00000000);
1042 WREG32((0x2c24 + j), 0x00000000);
1043 }
1044 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1045
Jerome Glissea3c19452009-10-01 18:02:13 +02001046 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001047 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001048 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001049 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001050 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001052 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001053 if (rdev->flags & RADEON_IS_AGP) {
1054 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1055 /* VRAM before AGP */
1056 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1057 rdev->mc.vram_start >> 12);
1058 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1059 rdev->mc.gtt_end >> 12);
1060 } else {
1061 /* VRAM after AGP */
1062 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1063 rdev->mc.gtt_start >> 12);
1064 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1065 rdev->mc.vram_end >> 12);
1066 }
1067 } else {
1068 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1069 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1070 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001071 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001072 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001073 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1074 WREG32(MC_VM_FB_LOCATION, tmp);
1075 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1076 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001077 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001078 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001079 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1080 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001081 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1082 } else {
1083 WREG32(MC_VM_AGP_BASE, 0);
1084 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1085 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1086 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001088 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001090 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001091 /* we need to own VRAM, so turn off the VGA renderer here
1092 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001093 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094}
1095
Jerome Glissed594e462010-02-17 21:54:29 +00001096/**
1097 * r600_vram_gtt_location - try to find VRAM & GTT location
1098 * @rdev: radeon device structure holding all necessary informations
1099 * @mc: memory controller structure holding memory informations
1100 *
1101 * Function will place try to place VRAM at same place as in CPU (PCI)
1102 * address space as some GPU seems to have issue when we reprogram at
1103 * different address space.
1104 *
1105 * If there is not enough space to fit the unvisible VRAM after the
1106 * aperture then we limit the VRAM size to the aperture.
1107 *
1108 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1109 * them to be in one from GPU point of view so that we can program GPU to
1110 * catch access outside them (weird GPU policy see ??).
1111 *
1112 * This function will never fails, worst case are limiting VRAM or GTT.
1113 *
1114 * Note: GTT start, end, size should be initialized before calling this
1115 * function on AGP platform.
1116 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001117static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001118{
1119 u64 size_bf, size_af;
1120
1121 if (mc->mc_vram_size > 0xE0000000) {
1122 /* leave room for at least 512M GTT */
1123 dev_warn(rdev->dev, "limiting VRAM\n");
1124 mc->real_vram_size = 0xE0000000;
1125 mc->mc_vram_size = 0xE0000000;
1126 }
1127 if (rdev->flags & RADEON_IS_AGP) {
1128 size_bf = mc->gtt_start;
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001129 size_af = 0xFFFFFFFF - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001130 if (size_bf > size_af) {
1131 if (mc->mc_vram_size > size_bf) {
1132 dev_warn(rdev->dev, "limiting VRAM\n");
1133 mc->real_vram_size = size_bf;
1134 mc->mc_vram_size = size_bf;
1135 }
1136 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1137 } else {
1138 if (mc->mc_vram_size > size_af) {
1139 dev_warn(rdev->dev, "limiting VRAM\n");
1140 mc->real_vram_size = size_af;
1141 mc->mc_vram_size = size_af;
1142 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001143 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001144 }
1145 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1146 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1147 mc->mc_vram_size >> 20, mc->vram_start,
1148 mc->vram_end, mc->real_vram_size >> 20);
1149 } else {
1150 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001151 if (rdev->flags & RADEON_IS_IGP) {
1152 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1153 base <<= 24;
1154 }
Jerome Glissed594e462010-02-17 21:54:29 +00001155 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001156 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001157 radeon_gtt_location(rdev, mc);
1158 }
1159}
1160
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001161static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001163 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001164 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001166 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001168 tmp = RREG32(RAMCFG);
1169 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001171 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 chansize = 64;
1173 } else {
1174 chansize = 32;
1175 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001176 tmp = RREG32(CHMAP);
1177 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1178 case 0:
1179 default:
1180 numchan = 1;
1181 break;
1182 case 1:
1183 numchan = 2;
1184 break;
1185 case 2:
1186 numchan = 4;
1187 break;
1188 case 3:
1189 numchan = 8;
1190 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001192 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001194 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1195 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001196 /* Setup GPU memory space */
1197 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1198 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001199 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001200 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001201
Alex Deucherf8920342010-06-30 12:02:03 -04001202 if (rdev->flags & RADEON_IS_IGP) {
1203 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001204 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001205 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001206 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208}
1209
Alex Deucher16cdf042011-10-28 10:30:02 -04001210int r600_vram_scratch_init(struct radeon_device *rdev)
1211{
1212 int r;
1213
1214 if (rdev->vram_scratch.robj == NULL) {
1215 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1216 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001217 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001218 if (r) {
1219 return r;
1220 }
1221 }
1222
1223 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1224 if (unlikely(r != 0))
1225 return r;
1226 r = radeon_bo_pin(rdev->vram_scratch.robj,
1227 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1228 if (r) {
1229 radeon_bo_unreserve(rdev->vram_scratch.robj);
1230 return r;
1231 }
1232 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1233 (void **)&rdev->vram_scratch.ptr);
1234 if (r)
1235 radeon_bo_unpin(rdev->vram_scratch.robj);
1236 radeon_bo_unreserve(rdev->vram_scratch.robj);
1237
1238 return r;
1239}
1240
1241void r600_vram_scratch_fini(struct radeon_device *rdev)
1242{
1243 int r;
1244
1245 if (rdev->vram_scratch.robj == NULL) {
1246 return;
1247 }
1248 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1249 if (likely(r == 0)) {
1250 radeon_bo_kunmap(rdev->vram_scratch.robj);
1251 radeon_bo_unpin(rdev->vram_scratch.robj);
1252 radeon_bo_unreserve(rdev->vram_scratch.robj);
1253 }
1254 radeon_bo_unref(&rdev->vram_scratch.robj);
1255}
1256
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001257/* We doesn't check that the GPU really needs a reset we simply do the
1258 * reset, it's up to the caller to determine if the GPU needs one. We
1259 * might add an helper function to check that.
1260 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001261static int r600_gpu_soft_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001262{
Jerome Glissea3c19452009-10-01 18:02:13 +02001263 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001264 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1265 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1266 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1267 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1268 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1269 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1270 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1271 S_008010_GUI_ACTIVE(1);
1272 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1273 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1274 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1275 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1276 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1277 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1278 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1279 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001280 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001281
Alex Deucher8d96fe92011-01-21 15:38:22 +00001282 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1283 return 0;
1284
Jerome Glisse1a029b72009-10-06 19:04:30 +02001285 dev_info(rdev->dev, "GPU softreset \n");
Jerome Glisse64c56e82013-01-02 17:30:35 -05001286 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001287 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001288 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001289 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001290 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001291 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001292 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1293 RREG32(CP_STALLED_STAT1));
1294 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1295 RREG32(CP_STALLED_STAT2));
1296 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1297 RREG32(CP_BUSY_STAT));
1298 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1299 RREG32(CP_STAT));
Jerome Glisseeaaa6982013-01-02 15:12:15 -05001300 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1301 RREG32(DMA_STATUS_REG));
Jerome Glissea3c19452009-10-01 18:02:13 +02001302 rv515_mc_stop(rdev, &save);
1303 if (r600_mc_wait_for_idle(rdev)) {
1304 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1305 }
Jerome Glisse64c56e82013-01-02 17:30:35 -05001306
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001307 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001308 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001309
1310 /* Disable DMA */
1311 tmp = RREG32(DMA_RB_CNTL);
1312 tmp &= ~DMA_RB_ENABLE;
1313 WREG32(DMA_RB_CNTL, tmp);
1314
1315 /* Reset dma */
1316 if (rdev->family >= CHIP_RV770)
1317 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
1318 else
1319 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
1320 RREG32(SRBM_SOFT_RESET);
1321 udelay(50);
1322 WREG32(SRBM_SOFT_RESET, 0);
1323
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001324 /* Check if any of the rendering block is busy and reset it */
1325 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1326 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001327 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001328 S_008020_SOFT_RESET_DB(1) |
1329 S_008020_SOFT_RESET_CB(1) |
1330 S_008020_SOFT_RESET_PA(1) |
1331 S_008020_SOFT_RESET_SC(1) |
1332 S_008020_SOFT_RESET_SMX(1) |
1333 S_008020_SOFT_RESET_SPI(1) |
1334 S_008020_SOFT_RESET_SX(1) |
1335 S_008020_SOFT_RESET_SH(1) |
1336 S_008020_SOFT_RESET_TC(1) |
1337 S_008020_SOFT_RESET_TA(1) |
1338 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001339 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001340 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001341 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001342 RREG32(R_008020_GRBM_SOFT_RESET);
1343 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001344 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001345 }
1346 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001347 tmp = S_008020_SOFT_RESET_CP(1);
1348 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1349 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001350 RREG32(R_008020_GRBM_SOFT_RESET);
1351 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001352 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001353 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001354 mdelay(1);
Jerome Glisse64c56e82013-01-02 17:30:35 -05001355 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001356 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001357 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001358 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001359 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001360 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001361 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1362 RREG32(CP_STALLED_STAT1));
1363 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1364 RREG32(CP_STALLED_STAT2));
1365 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1366 RREG32(CP_BUSY_STAT));
1367 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1368 RREG32(CP_STAT));
Jerome Glisseeaaa6982013-01-02 15:12:15 -05001369 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1370 RREG32(DMA_STATUS_REG));
Jerome Glissea3c19452009-10-01 18:02:13 +02001371 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001372 return 0;
1373}
1374
Christian Könige32eb502011-10-23 12:56:27 +02001375bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001376{
1377 u32 srbm_status;
1378 u32 grbm_status;
1379 u32 grbm_status2;
Jerome Glisse225758d2010-03-09 14:45:10 +00001380
1381 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1382 grbm_status = RREG32(R_008010_GRBM_STATUS);
1383 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1384 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02001385 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001386 return false;
1387 }
1388 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001389 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001390 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001391}
1392
Alex Deucher4d756582012-09-27 15:08:35 -04001393/**
1394 * r600_dma_is_lockup - Check if the DMA engine is locked up
1395 *
1396 * @rdev: radeon_device pointer
1397 * @ring: radeon_ring structure holding ring information
1398 *
1399 * Check if the async DMA engine is locked up (r6xx-evergreen).
1400 * Returns true if the engine appears to be locked up, false if not.
1401 */
1402bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1403{
1404 u32 dma_status_reg;
1405
1406 dma_status_reg = RREG32(DMA_STATUS_REG);
1407 if (dma_status_reg & DMA_IDLE) {
1408 radeon_ring_lockup_update(ring);
1409 return false;
1410 }
1411 /* force ring activities */
1412 radeon_ring_force_activity(rdev, ring);
1413 return radeon_ring_test_lockup(rdev, ring);
1414}
1415
Jerome Glissea2d07b72010-03-09 14:45:11 +00001416int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001417{
1418 return r600_gpu_soft_reset(rdev);
1419}
1420
Alex Deucher416a2bd2012-05-31 19:00:25 -04001421u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1422 u32 tiling_pipe_num,
1423 u32 max_rb_num,
1424 u32 total_max_rb_num,
1425 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001426{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001427 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1428 u32 pipe_rb_ratio, pipe_rb_remain;
1429 u32 data = 0, mask = 1 << (max_rb_num - 1);
1430 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001431
Alex Deucher416a2bd2012-05-31 19:00:25 -04001432 /* mask out the RBs that don't exist on that asic */
1433 disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001434
Alex Deucher416a2bd2012-05-31 19:00:25 -04001435 rendering_pipe_num = 1 << tiling_pipe_num;
1436 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1437 BUG_ON(rendering_pipe_num < req_rb_num);
1438
1439 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1440 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1441
1442 if (rdev->family <= CHIP_RV740) {
1443 /* r6xx/r7xx */
1444 rb_num_width = 2;
1445 } else {
1446 /* eg+ */
1447 rb_num_width = 4;
1448 }
1449
1450 for (i = 0; i < max_rb_num; i++) {
1451 if (!(mask & disabled_rb_mask)) {
1452 for (j = 0; j < pipe_rb_ratio; j++) {
1453 data <<= rb_num_width;
1454 data |= max_rb_num - i - 1;
1455 }
1456 if (pipe_rb_remain) {
1457 data <<= rb_num_width;
1458 data |= max_rb_num - i - 1;
1459 pipe_rb_remain--;
1460 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001461 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001462 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001463 }
1464
Alex Deucher416a2bd2012-05-31 19:00:25 -04001465 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001466}
1467
1468int r600_count_pipe_bits(uint32_t val)
1469{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001470 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001471}
1472
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001473static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001474{
1475 u32 tiling_config;
1476 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001477 u32 cc_rb_backend_disable;
1478 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001479 u32 tmp;
1480 int i, j;
1481 u32 sq_config;
1482 u32 sq_gpr_resource_mgmt_1 = 0;
1483 u32 sq_gpr_resource_mgmt_2 = 0;
1484 u32 sq_thread_resource_mgmt = 0;
1485 u32 sq_stack_resource_mgmt_1 = 0;
1486 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001487 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001488
Alex Deucher416a2bd2012-05-31 19:00:25 -04001489 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001490 switch (rdev->family) {
1491 case CHIP_R600:
1492 rdev->config.r600.max_pipes = 4;
1493 rdev->config.r600.max_tile_pipes = 8;
1494 rdev->config.r600.max_simds = 4;
1495 rdev->config.r600.max_backends = 4;
1496 rdev->config.r600.max_gprs = 256;
1497 rdev->config.r600.max_threads = 192;
1498 rdev->config.r600.max_stack_entries = 256;
1499 rdev->config.r600.max_hw_contexts = 8;
1500 rdev->config.r600.max_gs_threads = 16;
1501 rdev->config.r600.sx_max_export_size = 128;
1502 rdev->config.r600.sx_max_export_pos_size = 16;
1503 rdev->config.r600.sx_max_export_smx_size = 128;
1504 rdev->config.r600.sq_num_cf_insts = 2;
1505 break;
1506 case CHIP_RV630:
1507 case CHIP_RV635:
1508 rdev->config.r600.max_pipes = 2;
1509 rdev->config.r600.max_tile_pipes = 2;
1510 rdev->config.r600.max_simds = 3;
1511 rdev->config.r600.max_backends = 1;
1512 rdev->config.r600.max_gprs = 128;
1513 rdev->config.r600.max_threads = 192;
1514 rdev->config.r600.max_stack_entries = 128;
1515 rdev->config.r600.max_hw_contexts = 8;
1516 rdev->config.r600.max_gs_threads = 4;
1517 rdev->config.r600.sx_max_export_size = 128;
1518 rdev->config.r600.sx_max_export_pos_size = 16;
1519 rdev->config.r600.sx_max_export_smx_size = 128;
1520 rdev->config.r600.sq_num_cf_insts = 2;
1521 break;
1522 case CHIP_RV610:
1523 case CHIP_RV620:
1524 case CHIP_RS780:
1525 case CHIP_RS880:
1526 rdev->config.r600.max_pipes = 1;
1527 rdev->config.r600.max_tile_pipes = 1;
1528 rdev->config.r600.max_simds = 2;
1529 rdev->config.r600.max_backends = 1;
1530 rdev->config.r600.max_gprs = 128;
1531 rdev->config.r600.max_threads = 192;
1532 rdev->config.r600.max_stack_entries = 128;
1533 rdev->config.r600.max_hw_contexts = 4;
1534 rdev->config.r600.max_gs_threads = 4;
1535 rdev->config.r600.sx_max_export_size = 128;
1536 rdev->config.r600.sx_max_export_pos_size = 16;
1537 rdev->config.r600.sx_max_export_smx_size = 128;
1538 rdev->config.r600.sq_num_cf_insts = 1;
1539 break;
1540 case CHIP_RV670:
1541 rdev->config.r600.max_pipes = 4;
1542 rdev->config.r600.max_tile_pipes = 4;
1543 rdev->config.r600.max_simds = 4;
1544 rdev->config.r600.max_backends = 4;
1545 rdev->config.r600.max_gprs = 192;
1546 rdev->config.r600.max_threads = 192;
1547 rdev->config.r600.max_stack_entries = 256;
1548 rdev->config.r600.max_hw_contexts = 8;
1549 rdev->config.r600.max_gs_threads = 16;
1550 rdev->config.r600.sx_max_export_size = 128;
1551 rdev->config.r600.sx_max_export_pos_size = 16;
1552 rdev->config.r600.sx_max_export_smx_size = 128;
1553 rdev->config.r600.sq_num_cf_insts = 2;
1554 break;
1555 default:
1556 break;
1557 }
1558
1559 /* Initialize HDP */
1560 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1561 WREG32((0x2c14 + j), 0x00000000);
1562 WREG32((0x2c18 + j), 0x00000000);
1563 WREG32((0x2c1c + j), 0x00000000);
1564 WREG32((0x2c20 + j), 0x00000000);
1565 WREG32((0x2c24 + j), 0x00000000);
1566 }
1567
1568 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1569
1570 /* Setup tiling */
1571 tiling_config = 0;
1572 ramcfg = RREG32(RAMCFG);
1573 switch (rdev->config.r600.max_tile_pipes) {
1574 case 1:
1575 tiling_config |= PIPE_TILING(0);
1576 break;
1577 case 2:
1578 tiling_config |= PIPE_TILING(1);
1579 break;
1580 case 4:
1581 tiling_config |= PIPE_TILING(2);
1582 break;
1583 case 8:
1584 tiling_config |= PIPE_TILING(3);
1585 break;
1586 default:
1587 break;
1588 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001589 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001590 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001591 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001592 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001593
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001594 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1595 if (tmp > 3) {
1596 tiling_config |= ROW_TILING(3);
1597 tiling_config |= SAMPLE_SPLIT(3);
1598 } else {
1599 tiling_config |= ROW_TILING(tmp);
1600 tiling_config |= SAMPLE_SPLIT(tmp);
1601 }
1602 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001603
1604 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001605 tmp = R6XX_MAX_BACKENDS -
1606 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1607 if (tmp < rdev->config.r600.max_backends) {
1608 rdev->config.r600.max_backends = tmp;
1609 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001610
Alex Deucher416a2bd2012-05-31 19:00:25 -04001611 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1612 tmp = R6XX_MAX_PIPES -
1613 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1614 if (tmp < rdev->config.r600.max_pipes) {
1615 rdev->config.r600.max_pipes = tmp;
1616 }
1617 tmp = R6XX_MAX_SIMDS -
1618 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1619 if (tmp < rdev->config.r600.max_simds) {
1620 rdev->config.r600.max_simds = tmp;
1621 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001622
Alex Deucher416a2bd2012-05-31 19:00:25 -04001623 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1624 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1625 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1626 R6XX_MAX_BACKENDS, disabled_rb_mask);
1627 tiling_config |= tmp << 16;
1628 rdev->config.r600.backend_map = tmp;
1629
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001630 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001631 WREG32(GB_TILING_CONFIG, tiling_config);
1632 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1633 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001634 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001635
Alex Deucherd03f5d52010-02-19 16:22:31 -05001636 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001637 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1638 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1639
1640 /* Setup some CP states */
1641 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1642 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1643
1644 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1645 SYNC_WALKER | SYNC_ALIGNER));
1646 /* Setup various GPU states */
1647 if (rdev->family == CHIP_RV670)
1648 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1649
1650 tmp = RREG32(SX_DEBUG_1);
1651 tmp |= SMX_EVENT_RELEASE;
1652 if ((rdev->family > CHIP_R600))
1653 tmp |= ENABLE_NEW_SMX_ADDRESS;
1654 WREG32(SX_DEBUG_1, tmp);
1655
1656 if (((rdev->family) == CHIP_R600) ||
1657 ((rdev->family) == CHIP_RV630) ||
1658 ((rdev->family) == CHIP_RV610) ||
1659 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001660 ((rdev->family) == CHIP_RS780) ||
1661 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001662 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1663 } else {
1664 WREG32(DB_DEBUG, 0);
1665 }
1666 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1667 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1668
1669 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1670 WREG32(VGT_NUM_INSTANCES, 0);
1671
1672 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1673 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1674
1675 tmp = RREG32(SQ_MS_FIFO_SIZES);
1676 if (((rdev->family) == CHIP_RV610) ||
1677 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001678 ((rdev->family) == CHIP_RS780) ||
1679 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001680 tmp = (CACHE_FIFO_SIZE(0xa) |
1681 FETCH_FIFO_HIWATER(0xa) |
1682 DONE_FIFO_HIWATER(0xe0) |
1683 ALU_UPDATE_FIFO_HIWATER(0x8));
1684 } else if (((rdev->family) == CHIP_R600) ||
1685 ((rdev->family) == CHIP_RV630)) {
1686 tmp &= ~DONE_FIFO_HIWATER(0xff);
1687 tmp |= DONE_FIFO_HIWATER(0x4);
1688 }
1689 WREG32(SQ_MS_FIFO_SIZES, tmp);
1690
1691 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1692 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1693 */
1694 sq_config = RREG32(SQ_CONFIG);
1695 sq_config &= ~(PS_PRIO(3) |
1696 VS_PRIO(3) |
1697 GS_PRIO(3) |
1698 ES_PRIO(3));
1699 sq_config |= (DX9_CONSTS |
1700 VC_ENABLE |
1701 PS_PRIO(0) |
1702 VS_PRIO(1) |
1703 GS_PRIO(2) |
1704 ES_PRIO(3));
1705
1706 if ((rdev->family) == CHIP_R600) {
1707 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1708 NUM_VS_GPRS(124) |
1709 NUM_CLAUSE_TEMP_GPRS(4));
1710 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1711 NUM_ES_GPRS(0));
1712 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1713 NUM_VS_THREADS(48) |
1714 NUM_GS_THREADS(4) |
1715 NUM_ES_THREADS(4));
1716 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1717 NUM_VS_STACK_ENTRIES(128));
1718 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1719 NUM_ES_STACK_ENTRIES(0));
1720 } else if (((rdev->family) == CHIP_RV610) ||
1721 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001722 ((rdev->family) == CHIP_RS780) ||
1723 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001724 /* no vertex cache */
1725 sq_config &= ~VC_ENABLE;
1726
1727 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1728 NUM_VS_GPRS(44) |
1729 NUM_CLAUSE_TEMP_GPRS(2));
1730 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1731 NUM_ES_GPRS(17));
1732 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1733 NUM_VS_THREADS(78) |
1734 NUM_GS_THREADS(4) |
1735 NUM_ES_THREADS(31));
1736 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1737 NUM_VS_STACK_ENTRIES(40));
1738 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1739 NUM_ES_STACK_ENTRIES(16));
1740 } else if (((rdev->family) == CHIP_RV630) ||
1741 ((rdev->family) == CHIP_RV635)) {
1742 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1743 NUM_VS_GPRS(44) |
1744 NUM_CLAUSE_TEMP_GPRS(2));
1745 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1746 NUM_ES_GPRS(18));
1747 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1748 NUM_VS_THREADS(78) |
1749 NUM_GS_THREADS(4) |
1750 NUM_ES_THREADS(31));
1751 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1752 NUM_VS_STACK_ENTRIES(40));
1753 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1754 NUM_ES_STACK_ENTRIES(16));
1755 } else if ((rdev->family) == CHIP_RV670) {
1756 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1757 NUM_VS_GPRS(44) |
1758 NUM_CLAUSE_TEMP_GPRS(2));
1759 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1760 NUM_ES_GPRS(17));
1761 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1762 NUM_VS_THREADS(78) |
1763 NUM_GS_THREADS(4) |
1764 NUM_ES_THREADS(31));
1765 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1766 NUM_VS_STACK_ENTRIES(64));
1767 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1768 NUM_ES_STACK_ENTRIES(64));
1769 }
1770
1771 WREG32(SQ_CONFIG, sq_config);
1772 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1773 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1774 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1775 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1776 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1777
1778 if (((rdev->family) == CHIP_RV610) ||
1779 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001780 ((rdev->family) == CHIP_RS780) ||
1781 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001782 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1783 } else {
1784 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1785 }
1786
1787 /* More default values. 2D/3D driver should adjust as needed */
1788 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1789 S1_X(0x4) | S1_Y(0xc)));
1790 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1791 S1_X(0x2) | S1_Y(0x2) |
1792 S2_X(0xa) | S2_Y(0x6) |
1793 S3_X(0x6) | S3_Y(0xa)));
1794 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1795 S1_X(0x4) | S1_Y(0xc) |
1796 S2_X(0x1) | S2_Y(0x6) |
1797 S3_X(0xa) | S3_Y(0xe)));
1798 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1799 S5_X(0x0) | S5_Y(0x0) |
1800 S6_X(0xb) | S6_Y(0x4) |
1801 S7_X(0x7) | S7_Y(0x8)));
1802
1803 WREG32(VGT_STRMOUT_EN, 0);
1804 tmp = rdev->config.r600.max_pipes * 16;
1805 switch (rdev->family) {
1806 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001807 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001808 case CHIP_RS780:
1809 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001810 tmp += 32;
1811 break;
1812 case CHIP_RV670:
1813 tmp += 128;
1814 break;
1815 default:
1816 break;
1817 }
1818 if (tmp > 256) {
1819 tmp = 256;
1820 }
1821 WREG32(VGT_ES_PER_GS, 128);
1822 WREG32(VGT_GS_PER_ES, tmp);
1823 WREG32(VGT_GS_PER_VS, 2);
1824 WREG32(VGT_GS_VERTEX_REUSE, 16);
1825
1826 /* more default values. 2D/3D driver should adjust as needed */
1827 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1828 WREG32(VGT_STRMOUT_EN, 0);
1829 WREG32(SX_MISC, 0);
1830 WREG32(PA_SC_MODE_CNTL, 0);
1831 WREG32(PA_SC_AA_CONFIG, 0);
1832 WREG32(PA_SC_LINE_STIPPLE, 0);
1833 WREG32(SPI_INPUT_Z, 0);
1834 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1835 WREG32(CB_COLOR7_FRAG, 0);
1836
1837 /* Clear render buffer base addresses */
1838 WREG32(CB_COLOR0_BASE, 0);
1839 WREG32(CB_COLOR1_BASE, 0);
1840 WREG32(CB_COLOR2_BASE, 0);
1841 WREG32(CB_COLOR3_BASE, 0);
1842 WREG32(CB_COLOR4_BASE, 0);
1843 WREG32(CB_COLOR5_BASE, 0);
1844 WREG32(CB_COLOR6_BASE, 0);
1845 WREG32(CB_COLOR7_BASE, 0);
1846 WREG32(CB_COLOR7_FRAG, 0);
1847
1848 switch (rdev->family) {
1849 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001850 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001851 case CHIP_RS780:
1852 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001853 tmp = TC_L2_SIZE(8);
1854 break;
1855 case CHIP_RV630:
1856 case CHIP_RV635:
1857 tmp = TC_L2_SIZE(4);
1858 break;
1859 case CHIP_R600:
1860 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1861 break;
1862 default:
1863 tmp = TC_L2_SIZE(0);
1864 break;
1865 }
1866 WREG32(TC_CNTL, tmp);
1867
1868 tmp = RREG32(HDP_HOST_PATH_CNTL);
1869 WREG32(HDP_HOST_PATH_CNTL, tmp);
1870
1871 tmp = RREG32(ARB_POP);
1872 tmp |= ENABLE_TC128;
1873 WREG32(ARB_POP, tmp);
1874
1875 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1876 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1877 NUM_CLIP_SEQ(3)));
1878 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02001879 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001880}
1881
1882
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001883/*
1884 * Indirect registers accessor
1885 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001886u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001887{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001888 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001889
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001890 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1891 (void)RREG32(PCIE_PORT_INDEX);
1892 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001893 return r;
1894}
1895
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001896void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001897{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001898 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1899 (void)RREG32(PCIE_PORT_INDEX);
1900 WREG32(PCIE_PORT_DATA, (v));
1901 (void)RREG32(PCIE_PORT_DATA);
1902}
1903
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001904/*
1905 * CP & Ring
1906 */
1907void r600_cp_stop(struct radeon_device *rdev)
1908{
Dave Airlie53595332011-03-14 09:47:24 +10001909 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001910 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001911 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04001912 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001913}
1914
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001915int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001916{
1917 struct platform_device *pdev;
1918 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001919 const char *rlc_chip_name;
1920 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001921 char fw_name[30];
1922 int err;
1923
1924 DRM_DEBUG("\n");
1925
1926 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1927 err = IS_ERR(pdev);
1928 if (err) {
1929 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1930 return -EINVAL;
1931 }
1932
1933 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001934 case CHIP_R600:
1935 chip_name = "R600";
1936 rlc_chip_name = "R600";
1937 break;
1938 case CHIP_RV610:
1939 chip_name = "RV610";
1940 rlc_chip_name = "R600";
1941 break;
1942 case CHIP_RV630:
1943 chip_name = "RV630";
1944 rlc_chip_name = "R600";
1945 break;
1946 case CHIP_RV620:
1947 chip_name = "RV620";
1948 rlc_chip_name = "R600";
1949 break;
1950 case CHIP_RV635:
1951 chip_name = "RV635";
1952 rlc_chip_name = "R600";
1953 break;
1954 case CHIP_RV670:
1955 chip_name = "RV670";
1956 rlc_chip_name = "R600";
1957 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001958 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001959 case CHIP_RS880:
1960 chip_name = "RS780";
1961 rlc_chip_name = "R600";
1962 break;
1963 case CHIP_RV770:
1964 chip_name = "RV770";
1965 rlc_chip_name = "R700";
1966 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001967 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001968 case CHIP_RV740:
1969 chip_name = "RV730";
1970 rlc_chip_name = "R700";
1971 break;
1972 case CHIP_RV710:
1973 chip_name = "RV710";
1974 rlc_chip_name = "R700";
1975 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001976 case CHIP_CEDAR:
1977 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001978 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001979 break;
1980 case CHIP_REDWOOD:
1981 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001982 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001983 break;
1984 case CHIP_JUNIPER:
1985 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001986 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001987 break;
1988 case CHIP_CYPRESS:
1989 case CHIP_HEMLOCK:
1990 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04001991 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04001992 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05001993 case CHIP_PALM:
1994 chip_name = "PALM";
1995 rlc_chip_name = "SUMO";
1996 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001997 case CHIP_SUMO:
1998 chip_name = "SUMO";
1999 rlc_chip_name = "SUMO";
2000 break;
2001 case CHIP_SUMO2:
2002 chip_name = "SUMO2";
2003 rlc_chip_name = "SUMO";
2004 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002005 default: BUG();
2006 }
2007
Alex Deucherfe251e22010-03-24 13:36:43 -04002008 if (rdev->family >= CHIP_CEDAR) {
2009 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2010 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002011 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002012 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002013 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2014 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002015 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002016 } else {
2017 pfp_req_size = PFP_UCODE_SIZE * 4;
2018 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002019 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002020 }
2021
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002022 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002023
2024 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2025 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2026 if (err)
2027 goto out;
2028 if (rdev->pfp_fw->size != pfp_req_size) {
2029 printk(KERN_ERR
2030 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2031 rdev->pfp_fw->size, fw_name);
2032 err = -EINVAL;
2033 goto out;
2034 }
2035
2036 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2037 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2038 if (err)
2039 goto out;
2040 if (rdev->me_fw->size != me_req_size) {
2041 printk(KERN_ERR
2042 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2043 rdev->me_fw->size, fw_name);
2044 err = -EINVAL;
2045 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002046
2047 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2048 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2049 if (err)
2050 goto out;
2051 if (rdev->rlc_fw->size != rlc_req_size) {
2052 printk(KERN_ERR
2053 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2054 rdev->rlc_fw->size, fw_name);
2055 err = -EINVAL;
2056 }
2057
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002058out:
2059 platform_device_unregister(pdev);
2060
2061 if (err) {
2062 if (err != -EINVAL)
2063 printk(KERN_ERR
2064 "r600_cp: Failed to load firmware \"%s\"\n",
2065 fw_name);
2066 release_firmware(rdev->pfp_fw);
2067 rdev->pfp_fw = NULL;
2068 release_firmware(rdev->me_fw);
2069 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002070 release_firmware(rdev->rlc_fw);
2071 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002072 }
2073 return err;
2074}
2075
2076static int r600_cp_load_microcode(struct radeon_device *rdev)
2077{
2078 const __be32 *fw_data;
2079 int i;
2080
2081 if (!rdev->me_fw || !rdev->pfp_fw)
2082 return -EINVAL;
2083
2084 r600_cp_stop(rdev);
2085
Cédric Cano4eace7f2011-02-11 19:45:38 -05002086 WREG32(CP_RB_CNTL,
2087#ifdef __BIG_ENDIAN
2088 BUF_SWAP_32BIT |
2089#endif
2090 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002091
2092 /* Reset cp */
2093 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2094 RREG32(GRBM_SOFT_RESET);
2095 mdelay(15);
2096 WREG32(GRBM_SOFT_RESET, 0);
2097
2098 WREG32(CP_ME_RAM_WADDR, 0);
2099
2100 fw_data = (const __be32 *)rdev->me_fw->data;
2101 WREG32(CP_ME_RAM_WADDR, 0);
2102 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2103 WREG32(CP_ME_RAM_DATA,
2104 be32_to_cpup(fw_data++));
2105
2106 fw_data = (const __be32 *)rdev->pfp_fw->data;
2107 WREG32(CP_PFP_UCODE_ADDR, 0);
2108 for (i = 0; i < PFP_UCODE_SIZE; i++)
2109 WREG32(CP_PFP_UCODE_DATA,
2110 be32_to_cpup(fw_data++));
2111
2112 WREG32(CP_PFP_UCODE_ADDR, 0);
2113 WREG32(CP_ME_RAM_WADDR, 0);
2114 WREG32(CP_ME_RAM_RADDR, 0);
2115 return 0;
2116}
2117
2118int r600_cp_start(struct radeon_device *rdev)
2119{
Christian Könige32eb502011-10-23 12:56:27 +02002120 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002121 int r;
2122 uint32_t cp_me;
2123
Christian Könige32eb502011-10-23 12:56:27 +02002124 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002125 if (r) {
2126 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2127 return r;
2128 }
Christian Könige32eb502011-10-23 12:56:27 +02002129 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2130 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002131 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002132 radeon_ring_write(ring, 0x0);
2133 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002134 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002135 radeon_ring_write(ring, 0x3);
2136 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002137 }
Christian Könige32eb502011-10-23 12:56:27 +02002138 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2139 radeon_ring_write(ring, 0);
2140 radeon_ring_write(ring, 0);
2141 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002142
2143 cp_me = 0xff;
2144 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2145 return 0;
2146}
2147
2148int r600_cp_resume(struct radeon_device *rdev)
2149{
Christian Könige32eb502011-10-23 12:56:27 +02002150 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002151 u32 tmp;
2152 u32 rb_bufsz;
2153 int r;
2154
2155 /* Reset cp */
2156 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2157 RREG32(GRBM_SOFT_RESET);
2158 mdelay(15);
2159 WREG32(GRBM_SOFT_RESET, 0);
2160
2161 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002162 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002163 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002164#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002165 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002166#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002167 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002168 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002169
2170 /* Set the write pointer delay */
2171 WREG32(CP_RB_WPTR_DELAY, 0);
2172
2173 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002174 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2175 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002176 ring->wptr = 0;
2177 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002178
2179 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002180 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002181 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002182 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2183 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2184
2185 if (rdev->wb.enabled)
2186 WREG32(SCRATCH_UMSK, 0xff);
2187 else {
2188 tmp |= RB_NO_UPDATE;
2189 WREG32(SCRATCH_UMSK, 0);
2190 }
2191
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002192 mdelay(1);
2193 WREG32(CP_RB_CNTL, tmp);
2194
Christian Könige32eb502011-10-23 12:56:27 +02002195 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002196 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2197
Christian Könige32eb502011-10-23 12:56:27 +02002198 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002199
2200 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002201 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002202 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002203 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002204 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002205 return r;
2206 }
2207 return 0;
2208}
2209
Christian Könige32eb502011-10-23 12:56:27 +02002210void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002211{
2212 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002213 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002214
2215 /* Align ring size */
2216 rb_bufsz = drm_order(ring_size / 8);
2217 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002218 ring->ring_size = ring_size;
2219 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002220
Alex Deucher89d35802012-07-17 14:02:31 -04002221 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2222 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2223 if (r) {
2224 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2225 ring->rptr_save_reg = 0;
2226 }
Christian König45df6802012-07-06 16:22:55 +02002227 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002228}
2229
Jerome Glisse655efd32010-02-02 11:51:45 +01002230void r600_cp_fini(struct radeon_device *rdev)
2231{
Christian König45df6802012-07-06 16:22:55 +02002232 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002233 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002234 radeon_ring_fini(rdev, ring);
2235 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002236}
2237
Alex Deucher4d756582012-09-27 15:08:35 -04002238/*
2239 * DMA
2240 * Starting with R600, the GPU has an asynchronous
2241 * DMA engine. The programming model is very similar
2242 * to the 3D engine (ring buffer, IBs, etc.), but the
2243 * DMA controller has it's own packet format that is
2244 * different form the PM4 format used by the 3D engine.
2245 * It supports copying data, writing embedded data,
2246 * solid fills, and a number of other things. It also
2247 * has support for tiling/detiling of buffers.
2248 */
2249/**
2250 * r600_dma_stop - stop the async dma engine
2251 *
2252 * @rdev: radeon_device pointer
2253 *
2254 * Stop the async dma engine (r6xx-evergreen).
2255 */
2256void r600_dma_stop(struct radeon_device *rdev)
2257{
2258 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2259
2260 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2261
2262 rb_cntl &= ~DMA_RB_ENABLE;
2263 WREG32(DMA_RB_CNTL, rb_cntl);
2264
2265 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2266}
2267
2268/**
2269 * r600_dma_resume - setup and start the async dma engine
2270 *
2271 * @rdev: radeon_device pointer
2272 *
2273 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2274 * Returns 0 for success, error for failure.
2275 */
2276int r600_dma_resume(struct radeon_device *rdev)
2277{
2278 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2279 u32 rb_cntl, dma_cntl;
2280 u32 rb_bufsz;
2281 int r;
2282
2283 /* Reset dma */
2284 if (rdev->family >= CHIP_RV770)
2285 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2286 else
2287 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2288 RREG32(SRBM_SOFT_RESET);
2289 udelay(50);
2290 WREG32(SRBM_SOFT_RESET, 0);
2291
2292 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2293 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2294
2295 /* Set ring buffer size in dwords */
2296 rb_bufsz = drm_order(ring->ring_size / 4);
2297 rb_cntl = rb_bufsz << 1;
2298#ifdef __BIG_ENDIAN
2299 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2300#endif
2301 WREG32(DMA_RB_CNTL, rb_cntl);
2302
2303 /* Initialize the ring buffer's read and write pointers */
2304 WREG32(DMA_RB_RPTR, 0);
2305 WREG32(DMA_RB_WPTR, 0);
2306
2307 /* set the wb address whether it's enabled or not */
2308 WREG32(DMA_RB_RPTR_ADDR_HI,
2309 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2310 WREG32(DMA_RB_RPTR_ADDR_LO,
2311 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2312
2313 if (rdev->wb.enabled)
2314 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2315
2316 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2317
2318 /* enable DMA IBs */
2319 WREG32(DMA_IB_CNTL, DMA_IB_ENABLE);
2320
2321 dma_cntl = RREG32(DMA_CNTL);
2322 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2323 WREG32(DMA_CNTL, dma_cntl);
2324
2325 if (rdev->family >= CHIP_RV770)
2326 WREG32(DMA_MODE, 1);
2327
2328 ring->wptr = 0;
2329 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2330
2331 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2332
2333 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2334
2335 ring->ready = true;
2336
2337 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2338 if (r) {
2339 ring->ready = false;
2340 return r;
2341 }
2342
2343 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2344
2345 return 0;
2346}
2347
2348/**
2349 * r600_dma_fini - tear down the async dma engine
2350 *
2351 * @rdev: radeon_device pointer
2352 *
2353 * Stop the async dma engine and free the ring (r6xx-evergreen).
2354 */
2355void r600_dma_fini(struct radeon_device *rdev)
2356{
2357 r600_dma_stop(rdev);
2358 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2359}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002360
2361/*
2362 * GPU scratch registers helpers function.
2363 */
2364void r600_scratch_init(struct radeon_device *rdev)
2365{
2366 int i;
2367
2368 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002369 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002370 for (i = 0; i < rdev->scratch.num_reg; i++) {
2371 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002372 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002373 }
2374}
2375
Christian Könige32eb502011-10-23 12:56:27 +02002376int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002377{
2378 uint32_t scratch;
2379 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002380 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002381 int r;
2382
2383 r = radeon_scratch_get(rdev, &scratch);
2384 if (r) {
2385 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2386 return r;
2387 }
2388 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002389 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002390 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002391 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002392 radeon_scratch_free(rdev, scratch);
2393 return r;
2394 }
Christian Könige32eb502011-10-23 12:56:27 +02002395 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2396 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2397 radeon_ring_write(ring, 0xDEADBEEF);
2398 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002399 for (i = 0; i < rdev->usec_timeout; i++) {
2400 tmp = RREG32(scratch);
2401 if (tmp == 0xDEADBEEF)
2402 break;
2403 DRM_UDELAY(1);
2404 }
2405 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002406 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002407 } else {
Christian Königbf852792011-10-13 13:19:22 +02002408 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002409 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002410 r = -EINVAL;
2411 }
2412 radeon_scratch_free(rdev, scratch);
2413 return r;
2414}
2415
Alex Deucher4d756582012-09-27 15:08:35 -04002416/**
2417 * r600_dma_ring_test - simple async dma engine test
2418 *
2419 * @rdev: radeon_device pointer
2420 * @ring: radeon_ring structure holding ring information
2421 *
2422 * Test the DMA engine by writing using it to write an
2423 * value to memory. (r6xx-SI).
2424 * Returns 0 for success, error for failure.
2425 */
2426int r600_dma_ring_test(struct radeon_device *rdev,
2427 struct radeon_ring *ring)
2428{
2429 unsigned i;
2430 int r;
2431 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2432 u32 tmp;
2433
2434 if (!ptr) {
2435 DRM_ERROR("invalid vram scratch pointer\n");
2436 return -EINVAL;
2437 }
2438
2439 tmp = 0xCAFEDEAD;
2440 writel(tmp, ptr);
2441
2442 r = radeon_ring_lock(rdev, ring, 4);
2443 if (r) {
2444 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2445 return r;
2446 }
2447 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2448 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2449 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2450 radeon_ring_write(ring, 0xDEADBEEF);
2451 radeon_ring_unlock_commit(rdev, ring);
2452
2453 for (i = 0; i < rdev->usec_timeout; i++) {
2454 tmp = readl(ptr);
2455 if (tmp == 0xDEADBEEF)
2456 break;
2457 DRM_UDELAY(1);
2458 }
2459
2460 if (i < rdev->usec_timeout) {
2461 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2462 } else {
2463 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2464 ring->idx, tmp);
2465 r = -EINVAL;
2466 }
2467 return r;
2468}
2469
2470/*
2471 * CP fences/semaphores
2472 */
2473
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002474void r600_fence_ring_emit(struct radeon_device *rdev,
2475 struct radeon_fence *fence)
2476{
Christian Könige32eb502011-10-23 12:56:27 +02002477 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002478
Alex Deucherd0f8a852010-09-04 05:04:34 -04002479 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002480 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002481 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002482 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2483 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2484 PACKET3_VC_ACTION_ENA |
2485 PACKET3_SH_ACTION_ENA);
2486 radeon_ring_write(ring, 0xFFFFFFFF);
2487 radeon_ring_write(ring, 0);
2488 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002489 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002490 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2491 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2492 radeon_ring_write(ring, addr & 0xffffffff);
2493 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2494 radeon_ring_write(ring, fence->seq);
2495 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002496 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002497 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002498 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2499 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2500 PACKET3_VC_ACTION_ENA |
2501 PACKET3_SH_ACTION_ENA);
2502 radeon_ring_write(ring, 0xFFFFFFFF);
2503 radeon_ring_write(ring, 0);
2504 radeon_ring_write(ring, 10); /* poll interval */
2505 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2506 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002507 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002508 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2509 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2510 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002511 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002512 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2513 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2514 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002515 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002516 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2517 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002518 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002519}
2520
Christian König15d33322011-09-15 19:02:22 +02002521void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002522 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002523 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002524 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002525{
2526 uint64_t addr = semaphore->gpu_addr;
2527 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2528
Christian König0be70432012-03-07 11:28:57 +01002529 if (rdev->family < CHIP_CAYMAN)
2530 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2531
Christian Könige32eb502011-10-23 12:56:27 +02002532 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2533 radeon_ring_write(ring, addr & 0xffffffff);
2534 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002535}
2536
Alex Deucher4d756582012-09-27 15:08:35 -04002537/*
2538 * DMA fences/semaphores
2539 */
2540
2541/**
2542 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
2543 *
2544 * @rdev: radeon_device pointer
2545 * @fence: radeon fence object
2546 *
2547 * Add a DMA fence packet to the ring to write
2548 * the fence seq number and DMA trap packet to generate
2549 * an interrupt if needed (r6xx-r7xx).
2550 */
2551void r600_dma_fence_ring_emit(struct radeon_device *rdev,
2552 struct radeon_fence *fence)
2553{
2554 struct radeon_ring *ring = &rdev->ring[fence->ring];
2555 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05002556
Alex Deucher4d756582012-09-27 15:08:35 -04002557 /* write the fence */
2558 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
2559 radeon_ring_write(ring, addr & 0xfffffffc);
2560 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05002561 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04002562 /* generate an interrupt */
2563 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
2564}
2565
2566/**
2567 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
2568 *
2569 * @rdev: radeon_device pointer
2570 * @ring: radeon_ring structure holding ring information
2571 * @semaphore: radeon semaphore object
2572 * @emit_wait: wait or signal semaphore
2573 *
2574 * Add a DMA semaphore packet to the ring wait on or signal
2575 * other rings (r6xx-SI).
2576 */
2577void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
2578 struct radeon_ring *ring,
2579 struct radeon_semaphore *semaphore,
2580 bool emit_wait)
2581{
2582 u64 addr = semaphore->gpu_addr;
2583 u32 s = emit_wait ? 0 : 1;
2584
2585 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
2586 radeon_ring_write(ring, addr & 0xfffffffc);
2587 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
2588}
2589
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002590int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002591 uint64_t src_offset,
2592 uint64_t dst_offset,
2593 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02002594 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002595{
Christian König220907d2012-05-10 16:46:43 +02002596 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02002597 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01002598 int r;
2599
Christian König220907d2012-05-10 16:46:43 +02002600 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01002601 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002602 return r;
2603 }
Christian Königf2377502012-05-09 15:35:01 +02002604 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02002605 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002606 return 0;
2607}
2608
Alex Deucher4d756582012-09-27 15:08:35 -04002609/**
2610 * r600_copy_dma - copy pages using the DMA engine
2611 *
2612 * @rdev: radeon_device pointer
2613 * @src_offset: src GPU address
2614 * @dst_offset: dst GPU address
2615 * @num_gpu_pages: number of GPU pages to xfer
2616 * @fence: radeon fence object
2617 *
2618 * Copy GPU paging using the DMA engine (r6xx-r7xx).
2619 * Used by the radeon ttm implementation to move pages if
2620 * registered as the asic copy callback.
2621 */
2622int r600_copy_dma(struct radeon_device *rdev,
2623 uint64_t src_offset, uint64_t dst_offset,
2624 unsigned num_gpu_pages,
2625 struct radeon_fence **fence)
2626{
2627 struct radeon_semaphore *sem = NULL;
2628 int ring_index = rdev->asic->copy.dma_ring_index;
2629 struct radeon_ring *ring = &rdev->ring[ring_index];
2630 u32 size_in_dw, cur_size_in_dw;
2631 int i, num_loops;
2632 int r = 0;
2633
2634 r = radeon_semaphore_create(rdev, &sem);
2635 if (r) {
2636 DRM_ERROR("radeon: moving bo (%d).\n", r);
2637 return r;
2638 }
2639
2640 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
2641 num_loops = DIV_ROUND_UP(size_in_dw, 0xffff);
2642 r = radeon_ring_lock(rdev, ring, num_loops * 5 + 8);
2643 if (r) {
2644 DRM_ERROR("radeon: moving bo (%d).\n", r);
2645 radeon_semaphore_free(rdev, &sem, NULL);
2646 return r;
2647 }
2648
2649 if (radeon_fence_need_sync(*fence, ring->idx)) {
2650 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2651 ring->idx);
2652 radeon_fence_note_sync(*fence, ring->idx);
2653 } else {
2654 radeon_semaphore_free(rdev, &sem, NULL);
2655 }
2656
2657 for (i = 0; i < num_loops; i++) {
2658 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05002659 if (cur_size_in_dw > 0xFFFE)
2660 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04002661 size_in_dw -= cur_size_in_dw;
2662 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
2663 radeon_ring_write(ring, dst_offset & 0xfffffffc);
2664 radeon_ring_write(ring, src_offset & 0xfffffffc);
2665 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
2666 radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
2667 src_offset += cur_size_in_dw * 4;
2668 dst_offset += cur_size_in_dw * 4;
2669 }
2670
2671 r = radeon_fence_emit(rdev, fence, ring->idx);
2672 if (r) {
2673 radeon_ring_unlock_undo(rdev, ring);
2674 return r;
2675 }
2676
2677 radeon_ring_unlock_commit(rdev, ring);
2678 radeon_semaphore_free(rdev, &sem, *fence);
2679
2680 return r;
2681}
2682
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002683int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2684 uint32_t tiling_flags, uint32_t pitch,
2685 uint32_t offset, uint32_t obj_size)
2686{
2687 /* FIXME: implement */
2688 return 0;
2689}
2690
2691void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2692{
2693 /* FIXME: implement */
2694}
2695
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002696static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002697{
Alex Deucher4d756582012-09-27 15:08:35 -04002698 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002699 int r;
2700
Alex Deucher9e46a482011-01-06 18:49:35 -05002701 /* enable pcie gen2 link */
2702 r600_pcie_gen2_enable(rdev);
2703
Alex Deucher779720a2009-12-09 19:31:44 -05002704 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2705 r = r600_init_microcode(rdev);
2706 if (r) {
2707 DRM_ERROR("Failed to load firmware!\n");
2708 return r;
2709 }
2710 }
2711
Alex Deucher16cdf042011-10-28 10:30:02 -04002712 r = r600_vram_scratch_init(rdev);
2713 if (r)
2714 return r;
2715
Jerome Glissea3c19452009-10-01 18:02:13 +02002716 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002717 if (rdev->flags & RADEON_IS_AGP) {
2718 r600_agp_enable(rdev);
2719 } else {
2720 r = r600_pcie_gart_enable(rdev);
2721 if (r)
2722 return r;
2723 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002724 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002725 r = r600_blit_init(rdev);
2726 if (r) {
2727 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002728 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002729 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2730 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002731
Alex Deucher724c80e2010-08-27 18:25:25 -04002732 /* allocate wb buffer */
2733 r = radeon_wb_init(rdev);
2734 if (r)
2735 return r;
2736
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002737 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2738 if (r) {
2739 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2740 return r;
2741 }
2742
Alex Deucher4d756582012-09-27 15:08:35 -04002743 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2744 if (r) {
2745 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2746 return r;
2747 }
2748
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002749 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002750 r = r600_irq_init(rdev);
2751 if (r) {
2752 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2753 radeon_irq_kms_fini(rdev);
2754 return r;
2755 }
2756 r600_irq_set(rdev);
2757
Alex Deucher4d756582012-09-27 15:08:35 -04002758 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002759 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002760 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2761 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002762 if (r)
2763 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002764
2765 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2766 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2767 DMA_RB_RPTR, DMA_RB_WPTR,
2768 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2769 if (r)
2770 return r;
2771
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002772 r = r600_cp_load_microcode(rdev);
2773 if (r)
2774 return r;
2775 r = r600_cp_resume(rdev);
2776 if (r)
2777 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002778
Alex Deucher4d756582012-09-27 15:08:35 -04002779 r = r600_dma_resume(rdev);
2780 if (r)
2781 return r;
2782
Christian König2898c342012-07-05 11:55:34 +02002783 r = radeon_ib_pool_init(rdev);
2784 if (r) {
2785 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002786 return r;
Christian König2898c342012-07-05 11:55:34 +02002787 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002788
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002789 r = r600_audio_init(rdev);
2790 if (r) {
2791 DRM_ERROR("radeon: audio init failed\n");
2792 return r;
2793 }
2794
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002795 return 0;
2796}
2797
Dave Airlie28d52042009-09-21 14:33:58 +10002798void r600_vga_set_state(struct radeon_device *rdev, bool state)
2799{
2800 uint32_t temp;
2801
2802 temp = RREG32(CONFIG_CNTL);
2803 if (state == false) {
2804 temp &= ~(1<<0);
2805 temp |= (1<<1);
2806 } else {
2807 temp &= ~(1<<1);
2808 }
2809 WREG32(CONFIG_CNTL, temp);
2810}
2811
Dave Airliefc30b8e2009-09-18 15:19:37 +10002812int r600_resume(struct radeon_device *rdev)
2813{
2814 int r;
2815
Jerome Glisse1a029b72009-10-06 19:04:30 +02002816 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2817 * posting will perform necessary task to bring back GPU into good
2818 * shape.
2819 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002820 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002821 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002822
Jerome Glisseb15ba512011-11-15 11:48:34 -05002823 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002824 r = r600_startup(rdev);
2825 if (r) {
2826 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002827 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002828 return r;
2829 }
2830
Dave Airliefc30b8e2009-09-18 15:19:37 +10002831 return r;
2832}
2833
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002834int r600_suspend(struct radeon_device *rdev)
2835{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002836 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002837 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002838 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002839 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002840 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002841 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002842
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002843 return 0;
2844}
2845
2846/* Plan is to move initialization in that function and use
2847 * helper function so that radeon_device_init pretty much
2848 * do nothing more than calling asic specific function. This
2849 * should also allow to remove a bunch of callback function
2850 * like vram_info.
2851 */
2852int r600_init(struct radeon_device *rdev)
2853{
2854 int r;
2855
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002856 if (r600_debugfs_mc_info_init(rdev)) {
2857 DRM_ERROR("Failed to register debugfs file for mc !\n");
2858 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002859 /* Read BIOS */
2860 if (!radeon_get_bios(rdev)) {
2861 if (ASIC_IS_AVIVO(rdev))
2862 return -EINVAL;
2863 }
2864 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002865 if (!rdev->is_atom_bios) {
2866 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002867 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002868 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002869 r = radeon_atombios_init(rdev);
2870 if (r)
2871 return r;
2872 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002873 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002874 if (!rdev->bios) {
2875 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2876 return -EINVAL;
2877 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002878 DRM_INFO("GPU not posted. posting now...\n");
2879 atom_asic_init(rdev->mode_info.atom_context);
2880 }
2881 /* Initialize scratch registers */
2882 r600_scratch_init(rdev);
2883 /* Initialize surface registers */
2884 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002885 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002886 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002887 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002888 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002889 if (r)
2890 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002891 if (rdev->flags & RADEON_IS_AGP) {
2892 r = radeon_agp_init(rdev);
2893 if (r)
2894 radeon_agp_disable(rdev);
2895 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002896 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002897 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002898 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002899 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002900 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002901 if (r)
2902 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002903
2904 r = radeon_irq_kms_init(rdev);
2905 if (r)
2906 return r;
2907
Christian Könige32eb502011-10-23 12:56:27 +02002908 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2909 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002910
Alex Deucher4d756582012-09-27 15:08:35 -04002911 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
2912 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
2913
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002914 rdev->ih.ring_obj = NULL;
2915 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002916
Jerome Glisse4aac0472009-09-14 18:29:49 +02002917 r = r600_pcie_gart_init(rdev);
2918 if (r)
2919 return r;
2920
Alex Deucher779720a2009-12-09 19:31:44 -05002921 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002922 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002923 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002924 dev_err(rdev->dev, "disabling GPU acceleration\n");
2925 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002926 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002927 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002928 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002929 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002930 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002931 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002932 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002933 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002934
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002935 return 0;
2936}
2937
2938void r600_fini(struct radeon_device *rdev)
2939{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002940 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002941 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002942 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002943 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002944 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002945 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002946 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002947 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002948 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002949 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002950 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002951 radeon_gem_fini(rdev);
2952 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002953 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002954 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002955 kfree(rdev->bios);
2956 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002957}
2958
2959
2960/*
2961 * CS stuff
2962 */
2963void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2964{
Christian König876dc9f2012-05-08 14:24:01 +02002965 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04002966 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02002967
Christian König45df6802012-07-06 16:22:55 +02002968 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04002969 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02002970 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2971 radeon_ring_write(ring, ((ring->rptr_save_reg -
2972 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2973 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04002974 } else if (rdev->wb.enabled) {
2975 next_rptr = ring->wptr + 5 + 4;
2976 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
2977 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
2978 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
2979 radeon_ring_write(ring, next_rptr);
2980 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02002981 }
2982
Christian Könige32eb502011-10-23 12:56:27 +02002983 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2984 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002985#ifdef __BIG_ENDIAN
2986 (2 << 0) |
2987#endif
2988 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02002989 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2990 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002991}
2992
Alex Deucherf7128122012-02-23 17:53:45 -05002993int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002994{
Jerome Glissef2e39222012-05-09 15:35:02 +02002995 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002996 uint32_t scratch;
2997 uint32_t tmp = 0;
2998 unsigned i;
2999 int r;
3000
3001 r = radeon_scratch_get(rdev, &scratch);
3002 if (r) {
3003 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3004 return r;
3005 }
3006 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003007 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003008 if (r) {
3009 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003010 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003011 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003012 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3013 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3014 ib.ptr[2] = 0xDEADBEEF;
3015 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003016 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003017 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003018 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003019 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003020 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003021 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003022 if (r) {
3023 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003024 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003025 }
3026 for (i = 0; i < rdev->usec_timeout; i++) {
3027 tmp = RREG32(scratch);
3028 if (tmp == 0xDEADBEEF)
3029 break;
3030 DRM_UDELAY(1);
3031 }
3032 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003033 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003034 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003035 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003036 scratch, tmp);
3037 r = -EINVAL;
3038 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003039free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003040 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003041free_scratch:
3042 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003043 return r;
3044}
3045
Alex Deucher4d756582012-09-27 15:08:35 -04003046/**
3047 * r600_dma_ib_test - test an IB on the DMA engine
3048 *
3049 * @rdev: radeon_device pointer
3050 * @ring: radeon_ring structure holding ring information
3051 *
3052 * Test a simple IB in the DMA ring (r6xx-SI).
3053 * Returns 0 on success, error on failure.
3054 */
3055int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3056{
3057 struct radeon_ib ib;
3058 unsigned i;
3059 int r;
3060 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3061 u32 tmp = 0;
3062
3063 if (!ptr) {
3064 DRM_ERROR("invalid vram scratch pointer\n");
3065 return -EINVAL;
3066 }
3067
3068 tmp = 0xCAFEDEAD;
3069 writel(tmp, ptr);
3070
3071 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3072 if (r) {
3073 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3074 return r;
3075 }
3076
3077 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3078 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3079 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3080 ib.ptr[3] = 0xDEADBEEF;
3081 ib.length_dw = 4;
3082
3083 r = radeon_ib_schedule(rdev, &ib, NULL);
3084 if (r) {
3085 radeon_ib_free(rdev, &ib);
3086 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3087 return r;
3088 }
3089 r = radeon_fence_wait(ib.fence, false);
3090 if (r) {
3091 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3092 return r;
3093 }
3094 for (i = 0; i < rdev->usec_timeout; i++) {
3095 tmp = readl(ptr);
3096 if (tmp == 0xDEADBEEF)
3097 break;
3098 DRM_UDELAY(1);
3099 }
3100 if (i < rdev->usec_timeout) {
3101 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3102 } else {
3103 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3104 r = -EINVAL;
3105 }
3106 radeon_ib_free(rdev, &ib);
3107 return r;
3108}
3109
3110/**
3111 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3112 *
3113 * @rdev: radeon_device pointer
3114 * @ib: IB object to schedule
3115 *
3116 * Schedule an IB in the DMA ring (r6xx-r7xx).
3117 */
3118void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3119{
3120 struct radeon_ring *ring = &rdev->ring[ib->ring];
3121
3122 if (rdev->wb.enabled) {
3123 u32 next_rptr = ring->wptr + 4;
3124 while ((next_rptr & 7) != 5)
3125 next_rptr++;
3126 next_rptr += 3;
3127 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3128 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3129 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3130 radeon_ring_write(ring, next_rptr);
3131 }
3132
3133 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3134 * Pad as necessary with NOPs.
3135 */
3136 while ((ring->wptr & 7) != 5)
3137 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3138 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3139 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3140 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3141
3142}
3143
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003144/*
3145 * Interrupts
3146 *
3147 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3148 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3149 * writing to the ring and the GPU consuming, the GPU writes to the ring
3150 * and host consumes. As the host irq handler processes interrupts, it
3151 * increments the rptr. When the rptr catches up with the wptr, all the
3152 * current interrupts have been processed.
3153 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003154
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003155void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3156{
3157 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003158
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003159 /* Align ring size */
3160 rb_bufsz = drm_order(ring_size / 4);
3161 ring_size = (1 << rb_bufsz) * 4;
3162 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003163 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3164 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003165}
3166
Alex Deucher25a857f2012-03-20 17:18:22 -04003167int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003168{
3169 int r;
3170
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003171 /* Allocate ring buffer */
3172 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003173 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003174 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003175 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003176 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003177 if (r) {
3178 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3179 return r;
3180 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003181 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3182 if (unlikely(r != 0))
3183 return r;
3184 r = radeon_bo_pin(rdev->ih.ring_obj,
3185 RADEON_GEM_DOMAIN_GTT,
3186 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003187 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003188 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003189 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3190 return r;
3191 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003192 r = radeon_bo_kmap(rdev->ih.ring_obj,
3193 (void **)&rdev->ih.ring);
3194 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003195 if (r) {
3196 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3197 return r;
3198 }
3199 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003200 return 0;
3201}
3202
Alex Deucher25a857f2012-03-20 17:18:22 -04003203void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003204{
Jerome Glisse4c788672009-11-20 14:29:23 +01003205 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003206 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003207 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3208 if (likely(r == 0)) {
3209 radeon_bo_kunmap(rdev->ih.ring_obj);
3210 radeon_bo_unpin(rdev->ih.ring_obj);
3211 radeon_bo_unreserve(rdev->ih.ring_obj);
3212 }
3213 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003214 rdev->ih.ring = NULL;
3215 rdev->ih.ring_obj = NULL;
3216 }
3217}
3218
Alex Deucher45f9a392010-03-24 13:55:51 -04003219void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003220{
3221
Alex Deucher45f9a392010-03-24 13:55:51 -04003222 if ((rdev->family >= CHIP_RV770) &&
3223 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003224 /* r7xx asics need to soft reset RLC before halting */
3225 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3226 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003227 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003228 WREG32(SRBM_SOFT_RESET, 0);
3229 RREG32(SRBM_SOFT_RESET);
3230 }
3231
3232 WREG32(RLC_CNTL, 0);
3233}
3234
3235static void r600_rlc_start(struct radeon_device *rdev)
3236{
3237 WREG32(RLC_CNTL, RLC_ENABLE);
3238}
3239
3240static int r600_rlc_init(struct radeon_device *rdev)
3241{
3242 u32 i;
3243 const __be32 *fw_data;
3244
3245 if (!rdev->rlc_fw)
3246 return -EINVAL;
3247
3248 r600_rlc_stop(rdev);
3249
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003250 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003251
3252 if (rdev->family == CHIP_ARUBA) {
3253 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
3254 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
3255 }
3256 if (rdev->family <= CHIP_CAYMAN) {
3257 WREG32(RLC_HB_BASE, 0);
3258 WREG32(RLC_HB_RPTR, 0);
3259 WREG32(RLC_HB_WPTR, 0);
3260 }
Alex Deucher12727802011-03-02 20:07:32 -05003261 if (rdev->family <= CHIP_CAICOS) {
3262 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3263 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3264 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003265 WREG32(RLC_MC_CNTL, 0);
3266 WREG32(RLC_UCODE_CNTL, 0);
3267
3268 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04003269 if (rdev->family >= CHIP_ARUBA) {
3270 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
3271 WREG32(RLC_UCODE_ADDR, i);
3272 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3273 }
3274 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05003275 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
3276 WREG32(RLC_UCODE_ADDR, i);
3277 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3278 }
3279 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04003280 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
3281 WREG32(RLC_UCODE_ADDR, i);
3282 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3283 }
3284 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003285 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3286 WREG32(RLC_UCODE_ADDR, i);
3287 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3288 }
3289 } else {
3290 for (i = 0; i < RLC_UCODE_SIZE; i++) {
3291 WREG32(RLC_UCODE_ADDR, i);
3292 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3293 }
3294 }
3295 WREG32(RLC_UCODE_ADDR, 0);
3296
3297 r600_rlc_start(rdev);
3298
3299 return 0;
3300}
3301
3302static void r600_enable_interrupts(struct radeon_device *rdev)
3303{
3304 u32 ih_cntl = RREG32(IH_CNTL);
3305 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3306
3307 ih_cntl |= ENABLE_INTR;
3308 ih_rb_cntl |= IH_RB_ENABLE;
3309 WREG32(IH_CNTL, ih_cntl);
3310 WREG32(IH_RB_CNTL, ih_rb_cntl);
3311 rdev->ih.enabled = true;
3312}
3313
Alex Deucher45f9a392010-03-24 13:55:51 -04003314void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003315{
3316 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3317 u32 ih_cntl = RREG32(IH_CNTL);
3318
3319 ih_rb_cntl &= ~IH_RB_ENABLE;
3320 ih_cntl &= ~ENABLE_INTR;
3321 WREG32(IH_RB_CNTL, ih_rb_cntl);
3322 WREG32(IH_CNTL, ih_cntl);
3323 /* set rptr, wptr to 0 */
3324 WREG32(IH_RB_RPTR, 0);
3325 WREG32(IH_RB_WPTR, 0);
3326 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003327 rdev->ih.rptr = 0;
3328}
3329
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003330static void r600_disable_interrupt_state(struct radeon_device *rdev)
3331{
3332 u32 tmp;
3333
Alex Deucher3555e532010-10-08 12:09:12 -04003334 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003335 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3336 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003337 WREG32(GRBM_INT_CNTL, 0);
3338 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003339 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3340 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003341 if (ASIC_IS_DCE3(rdev)) {
3342 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3343 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3344 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3345 WREG32(DC_HPD1_INT_CONTROL, tmp);
3346 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3347 WREG32(DC_HPD2_INT_CONTROL, tmp);
3348 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3349 WREG32(DC_HPD3_INT_CONTROL, tmp);
3350 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3351 WREG32(DC_HPD4_INT_CONTROL, tmp);
3352 if (ASIC_IS_DCE32(rdev)) {
3353 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003354 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003355 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003356 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003357 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3358 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3359 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3360 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003361 } else {
3362 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3363 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3364 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3365 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003366 }
3367 } else {
3368 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3369 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3370 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003371 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003372 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003373 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003374 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003375 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003376 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3377 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3378 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3379 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003380 }
3381}
3382
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003383int r600_irq_init(struct radeon_device *rdev)
3384{
3385 int ret = 0;
3386 int rb_bufsz;
3387 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3388
3389 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003390 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003391 if (ret)
3392 return ret;
3393
3394 /* disable irqs */
3395 r600_disable_interrupts(rdev);
3396
3397 /* init rlc */
3398 ret = r600_rlc_init(rdev);
3399 if (ret) {
3400 r600_ih_ring_fini(rdev);
3401 return ret;
3402 }
3403
3404 /* setup interrupt control */
3405 /* set dummy read address to ring address */
3406 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3407 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3408 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3409 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3410 */
3411 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3412 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3413 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3414 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3415
3416 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3417 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3418
3419 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3420 IH_WPTR_OVERFLOW_CLEAR |
3421 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003422
3423 if (rdev->wb.enabled)
3424 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3425
3426 /* set the writeback address whether it's enabled or not */
3427 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3428 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003429
3430 WREG32(IH_RB_CNTL, ih_rb_cntl);
3431
3432 /* set rptr, wptr to 0 */
3433 WREG32(IH_RB_RPTR, 0);
3434 WREG32(IH_RB_WPTR, 0);
3435
3436 /* Default settings for IH_CNTL (disabled at first) */
3437 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3438 /* RPTR_REARM only works if msi's are enabled */
3439 if (rdev->msi_enabled)
3440 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003441 WREG32(IH_CNTL, ih_cntl);
3442
3443 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003444 if (rdev->family >= CHIP_CEDAR)
3445 evergreen_disable_interrupt_state(rdev);
3446 else
3447 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003448
Dave Airlie20998102012-04-03 11:53:05 +01003449 /* at this point everything should be setup correctly to enable master */
3450 pci_set_master(rdev->pdev);
3451
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003452 /* enable irqs */
3453 r600_enable_interrupts(rdev);
3454
3455 return ret;
3456}
3457
Jerome Glisse0c452492010-01-15 14:44:37 +01003458void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003459{
Alex Deucher45f9a392010-03-24 13:55:51 -04003460 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003461 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003462}
3463
3464void r600_irq_fini(struct radeon_device *rdev)
3465{
3466 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003467 r600_ih_ring_fini(rdev);
3468}
3469
3470int r600_irq_set(struct radeon_device *rdev)
3471{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003472 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3473 u32 mode_int = 0;
3474 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003475 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003476 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003477 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003478 u32 dma_cntl;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003479
Jerome Glisse003e69f2010-01-07 15:39:14 +01003480 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003481 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003482 return -EINVAL;
3483 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003484 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003485 if (!rdev->ih.enabled) {
3486 r600_disable_interrupts(rdev);
3487 /* force the active interrupt state to all disabled */
3488 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003489 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003490 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003491
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003492 if (ASIC_IS_DCE3(rdev)) {
3493 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3494 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3495 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3496 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3497 if (ASIC_IS_DCE32(rdev)) {
3498 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3499 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003500 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3501 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003502 } else {
3503 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3504 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003505 }
3506 } else {
3507 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3508 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3509 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003510 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3511 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003512 }
Alex Deucher4d756582012-09-27 15:08:35 -04003513 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003514
Christian Koenig736fc372012-05-17 19:52:00 +02003515 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003516 DRM_DEBUG("r600_irq_set: sw int\n");
3517 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003518 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003519 }
Alex Deucher4d756582012-09-27 15:08:35 -04003520
3521 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3522 DRM_DEBUG("r600_irq_set: sw int dma\n");
3523 dma_cntl |= TRAP_ENABLE;
3524 }
3525
Alex Deucher6f34be52010-11-21 10:59:01 -05003526 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003527 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003528 DRM_DEBUG("r600_irq_set: vblank 0\n");
3529 mode_int |= D1MODE_VBLANK_INT_MASK;
3530 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003531 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003532 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003533 DRM_DEBUG("r600_irq_set: vblank 1\n");
3534 mode_int |= D2MODE_VBLANK_INT_MASK;
3535 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003536 if (rdev->irq.hpd[0]) {
3537 DRM_DEBUG("r600_irq_set: hpd 1\n");
3538 hpd1 |= DC_HPDx_INT_EN;
3539 }
3540 if (rdev->irq.hpd[1]) {
3541 DRM_DEBUG("r600_irq_set: hpd 2\n");
3542 hpd2 |= DC_HPDx_INT_EN;
3543 }
3544 if (rdev->irq.hpd[2]) {
3545 DRM_DEBUG("r600_irq_set: hpd 3\n");
3546 hpd3 |= DC_HPDx_INT_EN;
3547 }
3548 if (rdev->irq.hpd[3]) {
3549 DRM_DEBUG("r600_irq_set: hpd 4\n");
3550 hpd4 |= DC_HPDx_INT_EN;
3551 }
3552 if (rdev->irq.hpd[4]) {
3553 DRM_DEBUG("r600_irq_set: hpd 5\n");
3554 hpd5 |= DC_HPDx_INT_EN;
3555 }
3556 if (rdev->irq.hpd[5]) {
3557 DRM_DEBUG("r600_irq_set: hpd 6\n");
3558 hpd6 |= DC_HPDx_INT_EN;
3559 }
Alex Deucherf122c612012-03-30 08:59:57 -04003560 if (rdev->irq.afmt[0]) {
3561 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3562 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003563 }
Alex Deucherf122c612012-03-30 08:59:57 -04003564 if (rdev->irq.afmt[1]) {
3565 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3566 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003567 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003568
3569 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003570 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003571 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003572 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3573 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003574 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003575 if (ASIC_IS_DCE3(rdev)) {
3576 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3577 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3578 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3579 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3580 if (ASIC_IS_DCE32(rdev)) {
3581 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3582 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003583 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3584 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003585 } else {
3586 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3587 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003588 }
3589 } else {
3590 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3591 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3592 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003593 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3594 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003595 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003596
3597 return 0;
3598}
3599
Andi Kleence580fa2011-10-13 16:08:47 -07003600static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003601{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003602 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003603
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003604 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003605 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3606 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3607 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003608 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003609 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3610 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003611 } else {
3612 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3613 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3614 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003615 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003616 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3617 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3618 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003619 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3620 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003621 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003622 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3623 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003624
Alex Deucher6f34be52010-11-21 10:59:01 -05003625 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3626 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3627 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3628 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3629 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003630 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003631 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003632 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003633 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003634 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003635 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003636 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003637 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003638 if (ASIC_IS_DCE3(rdev)) {
3639 tmp = RREG32(DC_HPD1_INT_CONTROL);
3640 tmp |= DC_HPDx_INT_ACK;
3641 WREG32(DC_HPD1_INT_CONTROL, tmp);
3642 } else {
3643 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3644 tmp |= DC_HPDx_INT_ACK;
3645 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3646 }
3647 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003648 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003649 if (ASIC_IS_DCE3(rdev)) {
3650 tmp = RREG32(DC_HPD2_INT_CONTROL);
3651 tmp |= DC_HPDx_INT_ACK;
3652 WREG32(DC_HPD2_INT_CONTROL, tmp);
3653 } else {
3654 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3655 tmp |= DC_HPDx_INT_ACK;
3656 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3657 }
3658 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003659 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003660 if (ASIC_IS_DCE3(rdev)) {
3661 tmp = RREG32(DC_HPD3_INT_CONTROL);
3662 tmp |= DC_HPDx_INT_ACK;
3663 WREG32(DC_HPD3_INT_CONTROL, tmp);
3664 } else {
3665 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3666 tmp |= DC_HPDx_INT_ACK;
3667 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3668 }
3669 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003670 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003671 tmp = RREG32(DC_HPD4_INT_CONTROL);
3672 tmp |= DC_HPDx_INT_ACK;
3673 WREG32(DC_HPD4_INT_CONTROL, tmp);
3674 }
3675 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003676 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003677 tmp = RREG32(DC_HPD5_INT_CONTROL);
3678 tmp |= DC_HPDx_INT_ACK;
3679 WREG32(DC_HPD5_INT_CONTROL, tmp);
3680 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003681 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003682 tmp = RREG32(DC_HPD5_INT_CONTROL);
3683 tmp |= DC_HPDx_INT_ACK;
3684 WREG32(DC_HPD6_INT_CONTROL, tmp);
3685 }
Alex Deucherf122c612012-03-30 08:59:57 -04003686 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003687 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003688 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003689 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003690 }
3691 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003692 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003693 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003694 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003695 }
3696 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003697 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3698 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3699 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3700 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3701 }
3702 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3703 if (ASIC_IS_DCE3(rdev)) {
3704 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3705 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3706 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3707 } else {
3708 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3709 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3710 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3711 }
Christian Koenigf2594932010-04-10 03:13:16 +02003712 }
3713 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003714}
3715
3716void r600_irq_disable(struct radeon_device *rdev)
3717{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003718 r600_disable_interrupts(rdev);
3719 /* Wait and acknowledge irq */
3720 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003721 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003722 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003723}
3724
Andi Kleence580fa2011-10-13 16:08:47 -07003725static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003726{
3727 u32 wptr, tmp;
3728
Alex Deucher724c80e2010-08-27 18:25:25 -04003729 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003730 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003731 else
3732 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003733
3734 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003735 /* When a ring buffer overflow happen start parsing interrupt
3736 * from the last not overwritten vector (wptr + 16). Hopefully
3737 * this should allow us to catchup.
3738 */
3739 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3740 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3741 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003742 tmp = RREG32(IH_RB_CNTL);
3743 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3744 WREG32(IH_RB_CNTL, tmp);
3745 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003746 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003747}
3748
3749/* r600 IV Ring
3750 * Each IV ring entry is 128 bits:
3751 * [7:0] - interrupt source id
3752 * [31:8] - reserved
3753 * [59:32] - interrupt source data
3754 * [127:60] - reserved
3755 *
3756 * The basic interrupt vector entries
3757 * are decoded as follows:
3758 * src_id src_data description
3759 * 1 0 D1 Vblank
3760 * 1 1 D1 Vline
3761 * 5 0 D2 Vblank
3762 * 5 1 D2 Vline
3763 * 19 0 FP Hot plug detection A
3764 * 19 1 FP Hot plug detection B
3765 * 19 2 DAC A auto-detection
3766 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003767 * 21 4 HDMI block A
3768 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003769 * 176 - CP_INT RB
3770 * 177 - CP_INT IB1
3771 * 178 - CP_INT IB2
3772 * 181 - EOP Interrupt
3773 * 233 - GUI Idle
3774 *
3775 * Note, these are based on r600 and may need to be
3776 * adjusted or added to on newer asics
3777 */
3778
3779int r600_irq_process(struct radeon_device *rdev)
3780{
Dave Airlie682f1a52011-06-18 03:59:51 +00003781 u32 wptr;
3782 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003783 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003784 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003785 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003786 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003787
Dave Airlie682f1a52011-06-18 03:59:51 +00003788 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003789 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003790
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003791 /* No MSIs, need a dummy read to flush PCI DMAs */
3792 if (!rdev->msi_enabled)
3793 RREG32(IH_RB_WPTR);
3794
Dave Airlie682f1a52011-06-18 03:59:51 +00003795 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003796
3797restart_ih:
3798 /* is somebody else already processing irqs? */
3799 if (atomic_xchg(&rdev->ih.lock, 1))
3800 return IRQ_NONE;
3801
Dave Airlie682f1a52011-06-18 03:59:51 +00003802 rptr = rdev->ih.rptr;
3803 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3804
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003805 /* Order reading of wptr vs. reading of IH ring data */
3806 rmb();
3807
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003808 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003809 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003810
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003811 while (rptr != wptr) {
3812 /* wptr/rptr are in bytes! */
3813 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003814 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3815 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003816
3817 switch (src_id) {
3818 case 1: /* D1 vblank/vline */
3819 switch (src_data) {
3820 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003821 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003822 if (rdev->irq.crtc_vblank_int[0]) {
3823 drm_handle_vblank(rdev->ddev, 0);
3824 rdev->pm.vblank_sync = true;
3825 wake_up(&rdev->irq.vblank_queue);
3826 }
Christian Koenig736fc372012-05-17 19:52:00 +02003827 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003828 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003829 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003830 DRM_DEBUG("IH: D1 vblank\n");
3831 }
3832 break;
3833 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003834 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3835 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003836 DRM_DEBUG("IH: D1 vline\n");
3837 }
3838 break;
3839 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003840 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003841 break;
3842 }
3843 break;
3844 case 5: /* D2 vblank/vline */
3845 switch (src_data) {
3846 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003847 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003848 if (rdev->irq.crtc_vblank_int[1]) {
3849 drm_handle_vblank(rdev->ddev, 1);
3850 rdev->pm.vblank_sync = true;
3851 wake_up(&rdev->irq.vblank_queue);
3852 }
Christian Koenig736fc372012-05-17 19:52:00 +02003853 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003854 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003855 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003856 DRM_DEBUG("IH: D2 vblank\n");
3857 }
3858 break;
3859 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003860 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3861 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003862 DRM_DEBUG("IH: D2 vline\n");
3863 }
3864 break;
3865 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003866 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003867 break;
3868 }
3869 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003870 case 19: /* HPD/DAC hotplug */
3871 switch (src_data) {
3872 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003873 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3874 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003875 queue_hotplug = true;
3876 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003877 }
3878 break;
3879 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003880 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3881 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003882 queue_hotplug = true;
3883 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003884 }
3885 break;
3886 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003887 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3888 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003889 queue_hotplug = true;
3890 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003891 }
3892 break;
3893 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003894 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3895 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003896 queue_hotplug = true;
3897 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003898 }
3899 break;
3900 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003901 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3902 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003903 queue_hotplug = true;
3904 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003905 }
3906 break;
3907 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003908 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3909 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003910 queue_hotplug = true;
3911 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003912 }
3913 break;
3914 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003915 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003916 break;
3917 }
3918 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003919 case 21: /* hdmi */
3920 switch (src_data) {
3921 case 4:
3922 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3923 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3924 queue_hdmi = true;
3925 DRM_DEBUG("IH: HDMI0\n");
3926 }
3927 break;
3928 case 5:
3929 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3930 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3931 queue_hdmi = true;
3932 DRM_DEBUG("IH: HDMI1\n");
3933 }
3934 break;
3935 default:
3936 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3937 break;
3938 }
Christian Koenigf2594932010-04-10 03:13:16 +02003939 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003940 case 176: /* CP_INT in ring buffer */
3941 case 177: /* CP_INT in IB1 */
3942 case 178: /* CP_INT in IB2 */
3943 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003944 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003945 break;
3946 case 181: /* CP EOP event */
3947 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04003948 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003949 break;
Alex Deucher4d756582012-09-27 15:08:35 -04003950 case 224: /* DMA trap event */
3951 DRM_DEBUG("IH: DMA trap\n");
3952 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
3953 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003954 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003955 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003956 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003957 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003958 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003959 break;
3960 }
3961
3962 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003963 rptr += 16;
3964 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003965 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05003966 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003967 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003968 if (queue_hdmi)
3969 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003970 rdev->ih.rptr = rptr;
3971 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02003972 atomic_set(&rdev->ih.lock, 0);
3973
3974 /* make sure wptr hasn't changed while processing */
3975 wptr = r600_get_ih_wptr(rdev);
3976 if (wptr != rptr)
3977 goto restart_ih;
3978
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003979 return IRQ_HANDLED;
3980}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003981
3982/*
3983 * Debugfs info
3984 */
3985#if defined(CONFIG_DEBUG_FS)
3986
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003987static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3988{
3989 struct drm_info_node *node = (struct drm_info_node *) m->private;
3990 struct drm_device *dev = node->minor->dev;
3991 struct radeon_device *rdev = dev->dev_private;
3992
3993 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3994 DREG32_SYS(m, rdev, VM_L2_STATUS);
3995 return 0;
3996}
3997
3998static struct drm_info_list r600_mc_info_list[] = {
3999 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004000};
4001#endif
4002
4003int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4004{
4005#if defined(CONFIG_DEBUG_FS)
4006 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4007#else
4008 return 0;
4009#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004010}
Jerome Glisse062b3892010-02-04 20:36:39 +01004011
4012/**
4013 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4014 * rdev: radeon device structure
4015 * bo: buffer object struct which userspace is waiting for idle
4016 *
4017 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4018 * through ring buffer, this leads to corruption in rendering, see
4019 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4020 * directly perform HDP flush by writing register through MMIO.
4021 */
4022void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4023{
Alex Deucher812d0462010-07-26 18:51:53 -04004024 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004025 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4026 * This seems to cause problems on some AGP cards. Just use the old
4027 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004028 */
Alex Deuchere4884592010-09-27 10:57:10 -04004029 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004030 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004031 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004032 u32 tmp;
4033
4034 WREG32(HDP_DEBUG1, 0);
4035 tmp = readl((void __iomem *)ptr);
4036 } else
4037 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004038}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004039
4040void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4041{
4042 u32 link_width_cntl, mask, target_reg;
4043
4044 if (rdev->flags & RADEON_IS_IGP)
4045 return;
4046
4047 if (!(rdev->flags & RADEON_IS_PCIE))
4048 return;
4049
4050 /* x2 cards have a special sequence */
4051 if (ASIC_IS_X2(rdev))
4052 return;
4053
4054 /* FIXME wait for idle */
4055
4056 switch (lanes) {
4057 case 0:
4058 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4059 break;
4060 case 1:
4061 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4062 break;
4063 case 2:
4064 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4065 break;
4066 case 4:
4067 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4068 break;
4069 case 8:
4070 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4071 break;
4072 case 12:
4073 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4074 break;
4075 case 16:
4076 default:
4077 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4078 break;
4079 }
4080
4081 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4082
4083 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
4084 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
4085 return;
4086
4087 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
4088 return;
4089
4090 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
4091 RADEON_PCIE_LC_RECONFIG_NOW |
4092 R600_PCIE_LC_RENEGOTIATE_EN |
4093 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4094 link_width_cntl |= mask;
4095
4096 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4097
4098 /* some northbridges can renegotiate the link rather than requiring
4099 * a complete re-config.
4100 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
4101 */
4102 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
4103 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
4104 else
4105 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
4106
4107 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
4108 RADEON_PCIE_LC_RECONFIG_NOW));
4109
4110 if (rdev->family >= CHIP_RV770)
4111 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
4112 else
4113 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
4114
4115 /* wait for lane set to complete */
4116 link_width_cntl = RREG32(target_reg);
4117 while (link_width_cntl == 0xffffffff)
4118 link_width_cntl = RREG32(target_reg);
4119
4120}
4121
4122int r600_get_pcie_lanes(struct radeon_device *rdev)
4123{
4124 u32 link_width_cntl;
4125
4126 if (rdev->flags & RADEON_IS_IGP)
4127 return 0;
4128
4129 if (!(rdev->flags & RADEON_IS_PCIE))
4130 return 0;
4131
4132 /* x2 cards have a special sequence */
4133 if (ASIC_IS_X2(rdev))
4134 return 0;
4135
4136 /* FIXME wait for idle */
4137
4138 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4139
4140 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4141 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4142 return 0;
4143 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4144 return 1;
4145 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4146 return 2;
4147 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4148 return 4;
4149 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4150 return 8;
4151 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4152 default:
4153 return 16;
4154 }
4155}
4156
Alex Deucher9e46a482011-01-06 18:49:35 -05004157static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4158{
4159 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4160 u16 link_cntl2;
Dave Airlie197bbb32012-06-27 08:35:54 +01004161 u32 mask;
4162 int ret;
Alex Deucher9e46a482011-01-06 18:49:35 -05004163
Alex Deucherd42dd572011-01-12 20:05:11 -05004164 if (radeon_pcie_gen2 == 0)
4165 return;
4166
Alex Deucher9e46a482011-01-06 18:49:35 -05004167 if (rdev->flags & RADEON_IS_IGP)
4168 return;
4169
4170 if (!(rdev->flags & RADEON_IS_PCIE))
4171 return;
4172
4173 /* x2 cards have a special sequence */
4174 if (ASIC_IS_X2(rdev))
4175 return;
4176
4177 /* only RV6xx+ chips are supported */
4178 if (rdev->family <= CHIP_R600)
4179 return;
4180
Dave Airlie197bbb32012-06-27 08:35:54 +01004181 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
4182 if (ret != 0)
4183 return;
4184
4185 if (!(mask & DRM_PCIE_SPEED_50))
4186 return;
4187
Alex Deucher3691fee2012-10-08 17:46:27 -04004188 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4189 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4190 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4191 return;
4192 }
4193
Dave Airlie197bbb32012-06-27 08:35:54 +01004194 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4195
Alex Deucher9e46a482011-01-06 18:49:35 -05004196 /* 55 nm r6xx asics */
4197 if ((rdev->family == CHIP_RV670) ||
4198 (rdev->family == CHIP_RV620) ||
4199 (rdev->family == CHIP_RV635)) {
4200 /* advertise upconfig capability */
4201 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4202 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4203 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4204 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4205 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4206 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4207 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4208 LC_RECONFIG_ARC_MISSING_ESCAPE);
4209 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4210 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4211 } else {
4212 link_width_cntl |= LC_UPCONFIGURE_DIS;
4213 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4214 }
4215 }
4216
4217 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4218 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4219 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4220
4221 /* 55 nm r6xx asics */
4222 if ((rdev->family == CHIP_RV670) ||
4223 (rdev->family == CHIP_RV620) ||
4224 (rdev->family == CHIP_RV635)) {
4225 WREG32(MM_CFGREGS_CNTL, 0x8);
4226 link_cntl2 = RREG32(0x4088);
4227 WREG32(MM_CFGREGS_CNTL, 0);
4228 /* not supported yet */
4229 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4230 return;
4231 }
4232
4233 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4234 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4235 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4236 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4237 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4238 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4239
4240 tmp = RREG32(0x541c);
4241 WREG32(0x541c, tmp | 0x8);
4242 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4243 link_cntl2 = RREG16(0x4088);
4244 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4245 link_cntl2 |= 0x2;
4246 WREG16(0x4088, link_cntl2);
4247 WREG32(MM_CFGREGS_CNTL, 0);
4248
4249 if ((rdev->family == CHIP_RV670) ||
4250 (rdev->family == CHIP_RV620) ||
4251 (rdev->family == CHIP_RV635)) {
4252 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
4253 training_cntl &= ~LC_POINT_7_PLUS_EN;
4254 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
4255 } else {
4256 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4257 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4258 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4259 }
4260
4261 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4262 speed_cntl |= LC_GEN2_EN_STRAP;
4263 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4264
4265 } else {
4266 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4267 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4268 if (1)
4269 link_width_cntl |= LC_UPCONFIGURE_DIS;
4270 else
4271 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4272 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4273 }
4274}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004275
4276/**
4277 * r600_get_gpu_clock - return GPU clock counter snapshot
4278 *
4279 * @rdev: radeon_device pointer
4280 *
4281 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4282 * Returns the 64 bit clock counter snapshot.
4283 */
4284uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
4285{
4286 uint64_t clock;
4287
4288 mutex_lock(&rdev->gpu_clock_mutex);
4289 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4290 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4291 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4292 mutex_unlock(&rdev->gpu_clock_mutex);
4293 return clock;
4294}