blob: b6b5d08c9956f34944b155459564336cf5b275ee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Yuanhan Liuba4f01a2010-11-08 17:09:41 +080035#include "i915_trace.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080036#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070037#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070038#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070048#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jesse Barnes317c35d2008-08-25 15:11:06 -070050enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
53};
54
Jesse Barnes80824002009-09-10 15:28:06 -070055enum plane {
56 PLANE_A = 0,
57 PLANE_B,
58};
59
Keith Packard52440212008-11-18 09:30:25 -080060#define I915_NUM_PIPE 2
61
Eric Anholt62fdfea2010-05-21 13:26:39 -070062#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/* Interface history:
65 *
66 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110067 * 1.2: Add Power Management
68 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110069 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100070 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100071 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
72 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 */
74#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100075#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define DRIVER_PATCHLEVEL 0
77
Eric Anholt673a3942008-07-30 12:06:12 -070078#define WATCH_COHERENCY 0
Eric Anholt673a3942008-07-30 12:06:12 -070079#define WATCH_EXEC 0
Eric Anholt673a3942008-07-30 12:06:12 -070080#define WATCH_RELOC 0
Chris Wilson23bc5982010-09-29 16:10:57 +010081#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070082#define WATCH_PWRITE 0
83
Dave Airlie71acb5e2008-12-30 20:31:46 +100084#define I915_GEM_PHYS_CURSOR_0 1
85#define I915_GEM_PHYS_CURSOR_1 2
86#define I915_GEM_PHYS_OVERLAY_REGS 3
87#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
88
89struct drm_i915_gem_phys_object {
90 int id;
91 struct page **page_list;
92 drm_dma_handle_t *handle;
93 struct drm_gem_object *cur_obj;
94};
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096struct mem_block {
97 struct mem_block *next;
98 struct mem_block *prev;
99 int start;
100 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000101 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102};
103
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700104struct opregion_header;
105struct opregion_acpi;
106struct opregion_swsci;
107struct opregion_asle;
108
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100109struct intel_opregion {
110 struct opregion_header *header;
111 struct opregion_acpi *acpi;
112 struct opregion_swsci *swsci;
113 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100114 void *vbt;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115};
Chris Wilson44834a62010-08-19 16:09:23 +0100116#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100117
Chris Wilson6ef3d422010-08-04 20:26:07 +0100118struct intel_overlay;
119struct intel_overlay_error_state;
120
Dave Airlie7c1c2872008-11-28 14:22:24 +1000121struct drm_i915_master_private {
122 drm_local_map_t *sarea;
123 struct _drm_i915_sarea *sarea_priv;
124};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800125#define I915_FENCE_REG_NONE -1
126
127struct drm_i915_fence_reg {
128 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200129 struct list_head lru_list;
Chris Wilson53640e12010-09-20 11:40:50 +0100130 bool gpu;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100134 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800135 u8 dvo_port;
136 u8 slave_addr;
137 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100138 u8 i2c_pin;
139 u8 i2c_speed;
Adam Jacksonb1083332010-04-23 16:07:40 -0400140 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800141};
142
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000143struct intel_display_error_state;
144
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700145struct drm_i915_error_state {
146 u32 eir;
147 u32 pgtbl_er;
148 u32 pipeastat;
149 u32 pipebstat;
150 u32 ipeir;
151 u32 ipehr;
152 u32 instdone;
153 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100154 u32 error; /* gen6+ */
155 u32 bcs_acthd; /* gen6+ blt engine */
156 u32 bcs_ipehr;
157 u32 bcs_ipeir;
158 u32 bcs_instdone;
159 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100160 u32 vcs_acthd; /* gen6+ bsd engine */
161 u32 vcs_ipehr;
162 u32 vcs_ipeir;
163 u32 vcs_instdone;
164 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700165 u32 instpm;
166 u32 instps;
167 u32 instdone1;
168 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000169 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700170 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000171 struct drm_i915_error_object {
172 int page_count;
173 u32 gtt_offset;
174 u32 *pages[0];
175 } *ringbuffer, *batchbuffer[2];
176 struct drm_i915_error_buffer {
177 size_t size;
178 u32 name;
179 u32 seqno;
180 u32 gtt_offset;
181 u32 read_domains;
182 u32 write_domain;
183 u32 fence_reg;
184 s32 pinned:2;
185 u32 tiling:2;
186 u32 dirty:1;
187 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000188 u32 ring:4;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000189 } *active_bo, *pinned_bo;
190 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100191 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000192 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700193};
194
Jesse Barnese70236a2009-09-21 10:42:27 -0700195struct drm_i915_display_funcs {
196 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400197 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700198 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
199 void (*disable_fbc)(struct drm_device *dev);
200 int (*get_display_clock_speed)(struct drm_device *dev);
201 int (*get_fifo_size)(struct drm_device *dev, int plane);
202 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800203 int planeb_clock, int sr_hdisplay, int sr_htotal,
204 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700205 /* clock updates for mode set */
206 /* cursor updates */
207 /* render clock increase/decrease */
208 /* display clock increase/decrease */
209 /* pll clock increase/decrease */
210 /* clock gating init */
211};
212
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500213struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100214 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400216 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500217 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500218 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219 u8 is_g33 : 1;
220 u8 need_gfx_hws : 1;
221 u8 is_g4x : 1;
222 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100223 u8 is_broadwater : 1;
224 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500225 u8 has_fbc : 1;
226 u8 has_rc6 : 1;
227 u8 has_pipe_cxsr : 1;
228 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500229 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100230 u8 has_overlay : 1;
231 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100232 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800233 u8 has_bsd_ring : 1;
Chris Wilson549f7362010-10-19 11:19:32 +0100234 u8 has_blt_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500235};
236
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800237enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100238 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800239 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
240 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
241 FBC_MODE_TOO_LARGE, /* mode too large for compression */
242 FBC_BAD_PLANE, /* fbc not supported on plane */
243 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700244 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800245};
246
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800247enum intel_pch {
248 PCH_IBX, /* Ibexpeak PCH */
249 PCH_CPT, /* Cougarpoint PCH */
250};
251
Jesse Barnesb690e962010-07-19 13:53:12 -0700252#define QUIRK_PIPEA_FORCE (1<<0)
253
Dave Airlie8be48d92010-03-30 05:34:14 +0000254struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700257 struct drm_device *dev;
258
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500259 const struct intel_device_info *info;
260
Dave Airlieac5c4e72008-12-19 15:38:34 +1000261 int has_gem;
262
Eric Anholt3043c602008-10-02 12:24:47 -0700263 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Chris Wilsonf899fc62010-07-20 15:44:45 -0700265 struct intel_gmbus {
266 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100267 struct i2c_adapter *force_bit;
268 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700269 } *gmbus;
270
Dave Airlieec2a4c32009-08-04 11:43:41 +1000271 struct pci_dev *bridge_dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800272 struct intel_ring_buffer render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800273 struct intel_ring_buffer bsd_ring;
Chris Wilson549f7362010-10-19 11:19:32 +0100274 struct intel_ring_buffer blt_ring;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100275 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000277 drm_dma_handle_t *status_page_dmah;
Jesse Barnese552eb72010-04-21 11:39:23 -0700278 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700280 uint32_t counter;
Jesse Barnese552eb72010-04-21 11:39:23 -0700281 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000282 drm_local_map_t hws_map;
Jesse Barnese552eb72010-04-21 11:39:23 -0700283 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700284 struct drm_gem_object *pwrctx;
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800285 struct drm_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Jesse Barnesd7658982009-06-05 14:41:29 +0000287 struct resource mch_res;
288
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000289 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 int back_offset;
291 int front_offset;
292 int current_page;
293 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700296 /** Protects user_irq_refcount and irq_mask_reg */
297 spinlock_t user_irq_lock;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100298 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700299 /** Cached value of IMR to avoid reads in updating the bitfield */
300 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800301 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500302 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800303 irq_mask_reg is still used for display irq. */
304 u32 gt_irq_mask_reg;
305 u32 gt_irq_enable_reg;
306 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000307 u32 pch_irq_mask_reg;
308 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Jesse Barnes5ca58282009-03-31 14:11:15 -0700310 u32 hotplug_supported_mask;
311 struct work_struct hotplug_work;
312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 int tex_lru_log_granularity;
314 int allow_batchbuffer;
315 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100316 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000317 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000318 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000319
Ben Gamarif65d9422009-09-14 17:48:44 -0400320 /* For hangcheck timer */
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100321#define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400322 struct timer_list hangcheck_timer;
323 int hangcheck_count;
324 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100325 uint32_t last_instdone;
326 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400327
Jesse Barnes80824002009-09-10 15:28:06 -0700328 unsigned long cfb_size;
329 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100330 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700331 int cfb_fence;
332 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100333 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700334
Jesse Barnes79e53942008-11-07 14:24:08 -0800335 int irq_enabled;
336
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100337 struct intel_opregion opregion;
338
Daniel Vetter02e792f2009-09-15 22:57:34 +0200339 /* overlay */
340 struct intel_overlay *overlay;
341
Jesse Barnes79e53942008-11-07 14:24:08 -0800342 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100343 int backlight_level; /* restore backlight to this value */
Jesse Barnes79e53942008-11-07 14:24:08 -0800344 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800345 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
346 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800347
348 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100349 unsigned int int_tv_support:1;
350 unsigned int lvds_dither:1;
351 unsigned int lvds_vbt:1;
352 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500353 unsigned int lvds_use_ssc:1;
354 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100355 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700356 int rate;
357 int lanes;
358 int preemphasis;
359 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100360
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700361 bool initialized;
362 bool support;
363 int bpp;
364 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100365 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700366 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800367
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700368 struct notifier_block lid_notifier;
369
Chris Wilsonf899fc62010-07-20 15:44:45 -0700370 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800371 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
372 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
373 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
374
Li Peng95534262010-05-18 18:58:44 +0800375 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800376
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700377 spinlock_t error_lock;
378 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400379 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100380 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700381 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700382
Jesse Barnese70236a2009-09-21 10:42:27 -0700383 /* Display functions */
384 struct drm_i915_display_funcs display;
385
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800386 /* PCH chipset type */
387 enum intel_pch pch_type;
388
Jesse Barnesb690e962010-07-19 13:53:12 -0700389 unsigned long quirks;
390
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000391 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800392 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000393 u8 saveLBB;
394 u32 saveDSPACNTR;
395 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000396 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800397 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000398 u32 savePIPEACONF;
399 u32 savePIPEBCONF;
400 u32 savePIPEASRC;
401 u32 savePIPEBSRC;
402 u32 saveFPA0;
403 u32 saveFPA1;
404 u32 saveDPLL_A;
405 u32 saveDPLL_A_MD;
406 u32 saveHTOTAL_A;
407 u32 saveHBLANK_A;
408 u32 saveHSYNC_A;
409 u32 saveVTOTAL_A;
410 u32 saveVBLANK_A;
411 u32 saveVSYNC_A;
412 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000413 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800414 u32 saveTRANS_HTOTAL_A;
415 u32 saveTRANS_HBLANK_A;
416 u32 saveTRANS_HSYNC_A;
417 u32 saveTRANS_VTOTAL_A;
418 u32 saveTRANS_VBLANK_A;
419 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000420 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000421 u32 saveDSPASTRIDE;
422 u32 saveDSPASIZE;
423 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700424 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000425 u32 saveDSPASURF;
426 u32 saveDSPATILEOFF;
427 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700428 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000429 u32 saveBLC_PWM_CTL;
430 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800431 u32 saveBLC_CPU_PWM_CTL;
432 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000433 u32 saveFPB0;
434 u32 saveFPB1;
435 u32 saveDPLL_B;
436 u32 saveDPLL_B_MD;
437 u32 saveHTOTAL_B;
438 u32 saveHBLANK_B;
439 u32 saveHSYNC_B;
440 u32 saveVTOTAL_B;
441 u32 saveVBLANK_B;
442 u32 saveVSYNC_B;
443 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000444 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800445 u32 saveTRANS_HTOTAL_B;
446 u32 saveTRANS_HBLANK_B;
447 u32 saveTRANS_HSYNC_B;
448 u32 saveTRANS_VTOTAL_B;
449 u32 saveTRANS_VBLANK_B;
450 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000451 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000452 u32 saveDSPBSTRIDE;
453 u32 saveDSPBSIZE;
454 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700455 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000456 u32 saveDSPBSURF;
457 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700458 u32 saveVGA0;
459 u32 saveVGA1;
460 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000461 u32 saveVGACNTRL;
462 u32 saveADPA;
463 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700464 u32 savePP_ON_DELAYS;
465 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000466 u32 saveDVOA;
467 u32 saveDVOB;
468 u32 saveDVOC;
469 u32 savePP_ON;
470 u32 savePP_OFF;
471 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700472 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000473 u32 savePFIT_CONTROL;
474 u32 save_palette_a[256];
475 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700476 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000477 u32 saveFBC_CFB_BASE;
478 u32 saveFBC_LL_BASE;
479 u32 saveFBC_CONTROL;
480 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000481 u32 saveIER;
482 u32 saveIIR;
483 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800484 u32 saveDEIER;
485 u32 saveDEIMR;
486 u32 saveGTIER;
487 u32 saveGTIMR;
488 u32 saveFDI_RXA_IMR;
489 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800490 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800491 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000492 u32 saveSWF0[16];
493 u32 saveSWF1[16];
494 u32 saveSWF2[3];
495 u8 saveMSR;
496 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800497 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000498 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000499 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000500 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000501 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700502 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000503 u32 saveCURACNTR;
504 u32 saveCURAPOS;
505 u32 saveCURABASE;
506 u32 saveCURBCNTR;
507 u32 saveCURBPOS;
508 u32 saveCURBBASE;
509 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 u32 saveDP_B;
511 u32 saveDP_C;
512 u32 saveDP_D;
513 u32 savePIPEA_GMCH_DATA_M;
514 u32 savePIPEB_GMCH_DATA_M;
515 u32 savePIPEA_GMCH_DATA_N;
516 u32 savePIPEB_GMCH_DATA_N;
517 u32 savePIPEA_DP_LINK_M;
518 u32 savePIPEB_DP_LINK_M;
519 u32 savePIPEA_DP_LINK_N;
520 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800521 u32 saveFDI_RXA_CTL;
522 u32 saveFDI_TXA_CTL;
523 u32 saveFDI_RXB_CTL;
524 u32 saveFDI_TXB_CTL;
525 u32 savePFA_CTL_1;
526 u32 savePFB_CTL_1;
527 u32 savePFA_WIN_SZ;
528 u32 savePFB_WIN_SZ;
529 u32 savePFA_WIN_POS;
530 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000531 u32 savePCH_DREF_CONTROL;
532 u32 saveDISP_ARB_CTL;
533 u32 savePIPEA_DATA_M1;
534 u32 savePIPEA_DATA_N1;
535 u32 savePIPEA_LINK_M1;
536 u32 savePIPEA_LINK_N1;
537 u32 savePIPEB_DATA_M1;
538 u32 savePIPEB_DATA_N1;
539 u32 savePIPEB_LINK_M1;
540 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000541 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700542
543 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200544 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000545 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200546 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000547 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200548 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700549 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100550 /** List of all objects in gtt_space. Used to restore gtt
551 * mappings on resume */
552 struct list_head gtt_list;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200553 /** End of mappable part of GTT */
554 unsigned long gtt_mappable_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700555
Keith Packard0839ccb2008-10-30 19:38:48 -0700556 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800557 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700558
Chris Wilson17250b72010-10-28 12:51:39 +0100559 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100560
Eric Anholt673a3942008-07-30 12:06:12 -0700561 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100562 * List of objects currently involved in rendering.
563 *
564 * Includes buffers having the contents of their GPU caches
565 * flushed, not necessarily primitives. last_rendering_seqno
566 * represents when the rendering involved will be completed.
567 *
568 * A reference is held on the buffer while on this list.
569 */
570 struct list_head active_list;
571
572 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700573 * List of objects which are not in the ringbuffer but which
574 * still have a write_domain which needs to be flushed before
575 * unbinding.
576 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800577 * last_rendering_seqno is 0 while an object is in this list.
578 *
Eric Anholt673a3942008-07-30 12:06:12 -0700579 * A reference is held on the buffer while on this list.
580 */
581 struct list_head flushing_list;
582
583 /**
584 * LRU list of objects which are not in the ringbuffer and
585 * are ready to unbind, but are still in the GTT.
586 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800587 * last_rendering_seqno is 0 while an object is in this list.
588 *
Eric Anholt673a3942008-07-30 12:06:12 -0700589 * A reference is not held on the buffer while on this list,
590 * as merely being GTT-bound shouldn't prevent its being
591 * freed, and we'll pull it off the list in the free path.
592 */
593 struct list_head inactive_list;
594
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100595 /**
596 * LRU list of objects which are not in the ringbuffer but
597 * are still pinned in the GTT.
598 */
599 struct list_head pinned_list;
600
Eric Anholta09ba7f2009-08-29 12:49:51 -0700601 /** LRU list of objects with fence regs on them. */
602 struct list_head fence_list;
603
Eric Anholt673a3942008-07-30 12:06:12 -0700604 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100605 * List of objects currently pending being freed.
606 *
607 * These objects are no longer in use, but due to a signal
608 * we were prevented from freeing them at the appointed time.
609 */
610 struct list_head deferred_free_list;
611
612 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700613 * We leave the user IRQ off as much as possible,
614 * but this means that requests will finish and never
615 * be retired once the system goes idle. Set a timer to
616 * fire periodically while the ring is running. When it
617 * fires, go retire requests.
618 */
619 struct delayed_work retire_work;
620
Eric Anholt673a3942008-07-30 12:06:12 -0700621 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700622 * Flag if the X Server, and thus DRM, is not currently in
623 * control of the device.
624 *
625 * This is set between LeaveVT and EnterVT. It needs to be
626 * replaced with a semaphore. It also needs to be
627 * transitioned away from for kernel modesetting.
628 */
629 int suspended;
630
631 /**
632 * Flag if the hardware appears to be wedged.
633 *
634 * This is set when attempts to idle the device timeout.
635 * It prevents command submission from occuring and makes
636 * every pending request fail
637 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400638 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700639
640 /** Bit 6 swizzling required for X tiling */
641 uint32_t bit_6_swizzle_x;
642 /** Bit 6 swizzling required for Y tiling */
643 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000644
645 /* storage for physical objects */
646 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100647
Chris Wilson73aa8082010-09-30 11:46:12 +0100648 /* accounting, useful for userland debugging */
649 size_t object_memory;
650 size_t pin_memory;
651 size_t gtt_memory;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200652 size_t gtt_mappable_memory;
653 size_t mappable_gtt_used;
654 size_t mappable_gtt_total;
Chris Wilson73aa8082010-09-30 11:46:12 +0100655 size_t gtt_total;
656 u32 object_count;
657 u32 pin_count;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200658 u32 gtt_mappable_count;
Chris Wilson73aa8082010-09-30 11:46:12 +0100659 u32 gtt_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700660 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800661 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800662 /* indicate whether the LVDS_BORDER should be enabled or not */
663 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100664 /* Panel fitter placement and size for Ironlake+ */
665 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700666
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500667 struct drm_crtc *plane_to_crtc_mapping[2];
668 struct drm_crtc *pipe_to_crtc_mapping[2];
669 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700670 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500671
Jesse Barnes652c3932009-08-17 13:31:43 -0700672 /* Reclocking support */
673 bool render_reclock_avail;
674 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000675 /* indicates the reduced downclock for LVDS*/
676 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700677 struct work_struct idle_work;
678 struct timer_list idle_timer;
679 bool busy;
680 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800681 int child_dev_num;
682 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800683 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800684
Zhenyu Wangc48044112009-12-17 14:48:43 +0800685 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800686
687 u8 cur_delay;
688 u8 min_delay;
689 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700690 u8 fmax;
691 u8 fstart;
692
693 u64 last_count1;
694 unsigned long last_time1;
695 u64 last_count2;
696 struct timespec last_time2;
697 unsigned long gfx_power;
698 int c_m;
699 int r_t;
700 u8 corr;
701 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800702
703 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000704
Jesse Barnes20bf3772010-04-21 11:39:22 -0700705 struct drm_mm_node *compressed_fb;
706 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700707
Chris Wilsonae681d92010-10-01 14:57:56 +0100708 unsigned long last_gpu_reset;
709
Dave Airlie8be48d92010-03-30 05:34:14 +0000710 /* list of fbdev register on this device */
711 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712} drm_i915_private_t;
713
Eric Anholt673a3942008-07-30 12:06:12 -0700714/** driver private structure attached to each drm_gem_object */
715struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000716 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700717
718 /** Current space allocated to this object in the GTT, if any. */
719 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100720 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700721
722 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100723 struct list_head ring_list;
724 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100725 /** This object's place on GPU write list */
726 struct list_head gpu_write_list;
Chris Wilsoncd377ea2010-08-07 11:01:24 +0100727 /** This object's place on eviction list */
728 struct list_head evict_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700729
730 /**
731 * This is set if the object is on the active or flushing lists
732 * (has pending rendering), and is not set if it's on inactive (ready
733 * to be unbound).
734 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200735 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700736
737 /**
738 * This is set if the object has been written to since last bound
739 * to the GTT
740 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200741 unsigned int dirty : 1;
742
743 /**
744 * Fence register bits (if any) for this object. Will be set
745 * as needed when mapped into the GTT.
746 * Protected by dev->struct_mutex.
747 *
748 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
749 */
Chris Wilson11824e82010-06-06 15:40:18 +0100750 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200751
752 /**
753 * Used for checking the object doesn't appear more than once
754 * in an execbuffer object list.
755 */
756 unsigned int in_execbuffer : 1;
757
758 /**
759 * Advice: are the backing pages purgeable?
760 */
761 unsigned int madv : 2;
762
763 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200764 * Current tiling mode for the object.
765 */
766 unsigned int tiling_mode : 2;
767
768 /** How many users have pinned this object in GTT space. The following
769 * users can each hold at most one reference: pwrite/pread, pin_ioctl
770 * (via user_pin_count), execbuffer (objects are not allowed multiple
771 * times for the same batchbuffer), and the framebuffer code. When
772 * switching/pageflipping, the framebuffer code has at most two buffers
773 * pinned per crtc.
774 *
775 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
776 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100777 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200778#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700779
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200780 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100781 * Is the object at the current location in the gtt mappable and
782 * fenceable? Used to avoid costly recalculations.
783 */
784 unsigned int map_and_fenceable : 1;
785
786 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200787 * Whether the current gtt mapping needs to be mappable (and isn't just
788 * mappable by accident). Track pin and fault separate for a more
789 * accurate mappable working set.
790 */
791 unsigned int fault_mappable : 1;
792 unsigned int pin_mappable : 1;
793
Eric Anholt673a3942008-07-30 12:06:12 -0700794 /** AGP memory structure for our GTT binding. */
795 DRM_AGP_MEM *agp_mem;
796
Eric Anholt856fa192009-03-19 14:10:50 -0700797 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700798
799 /**
800 * Current offset of the object in GTT space.
801 *
802 * This is the same as gtt_space->start
803 */
804 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100805
Zou Nan hai852835f2010-05-21 09:08:56 +0800806 /* Which ring is refering to is this object */
807 struct intel_ring_buffer *ring;
808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 /** Breadcrumb of last rendering to the buffer. */
810 uint32_t last_rendering_seqno;
811
Daniel Vetter778c3542010-05-13 11:49:44 +0200812 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800813 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700814
Eric Anholt280b7132009-03-12 16:56:27 -0700815 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100816 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700817
Keith Packardba1eb1d2008-10-14 19:55:10 -0700818 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
819 uint32_t agp_type;
820
Eric Anholt673a3942008-07-30 12:06:12 -0700821 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800822 * If present, while GEM_DOMAIN_CPU is in the read domain this array
823 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700824 */
825 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800826
827 /** User space pin count and filp owning the pin */
828 uint32_t user_pin_count;
829 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000830
831 /** for phy allocated objects */
832 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500833
834 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500835 * Number of crtcs where this object is currently the fb, but
836 * will be page flipped away on the next vblank. When it
837 * reaches 0, dev_priv->pending_flip_queue will be woken up.
838 */
839 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700840};
841
Daniel Vetter62b8b212010-04-09 19:05:08 +0000842#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100843
Eric Anholt673a3942008-07-30 12:06:12 -0700844/**
845 * Request queue structure.
846 *
847 * The request queue allows us to note sequence numbers that have been emitted
848 * and may be associated with active buffers to be retired.
849 *
850 * By keeping this list, we can avoid having to do questionable
851 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
852 * an emission time with seqnos for tracking how far ahead of the GPU we are.
853 */
854struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800855 /** On Which ring this request was generated */
856 struct intel_ring_buffer *ring;
857
Eric Anholt673a3942008-07-30 12:06:12 -0700858 /** GEM sequence number associated with this request. */
859 uint32_t seqno;
860
861 /** Time at which this request was emitted, in jiffies. */
862 unsigned long emitted_jiffies;
863
Eric Anholtb9624422009-06-03 07:27:35 +0000864 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700865 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000866
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100867 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000868 /** file_priv list entry for this request */
869 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700870};
871
872struct drm_i915_file_private {
873 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100874 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000875 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700876 } mm;
877};
878
Jesse Barnes79e53942008-11-07 14:24:08 -0800879enum intel_chip_family {
880 CHIP_I8XX = 0x01,
881 CHIP_I9XX = 0x02,
882 CHIP_I915 = 0x04,
883 CHIP_I965 = 0x08,
884};
885
Zou Nan haicae58522010-11-09 17:17:32 +0800886#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
887
888#define IS_I830(dev) ((dev)->pci_device == 0x3577)
889#define IS_845G(dev) ((dev)->pci_device == 0x2562)
890#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
891#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
892#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
893#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
894#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
895#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
896#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
897#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
898#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
899#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
900#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
901#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
902#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
903#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
904#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
905#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
906#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
907
908#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
909#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
910#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
911#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
912#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
913
914#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
915#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
916#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
917
918#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
919#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
920
921/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
922 * rows, which changed the alignment requirements and fence programming.
923 */
924#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
925 IS_I915GM(dev)))
926#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
927#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
928#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
929#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
930#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
931#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
932/* dsparb controlled by hw only */
933#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
934
935#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
936#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
937#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
938#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
939
940#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
941#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
942
943#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
944#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
945#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
946
Eric Anholtc153f452007-09-03 12:06:45 +1000947extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000948extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800949extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700950extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000951extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000952
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000953extern int i915_suspend(struct drm_device *dev, pm_message_t state);
954extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400955extern void i915_save_display(struct drm_device *dev);
956extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000957extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
958extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000961extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100962extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000963extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700964extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000965extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000966extern void i915_driver_preclose(struct drm_device *dev,
967 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700968extern void i915_driver_postclose(struct drm_device *dev,
969 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000970extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100971extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
972 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700973extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700974 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700975 int i, int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100976extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700977extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
978extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
979extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
980extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
981
Dave Airlieaf6061a2008-05-07 12:15:39 +1000982
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400984void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +0000985void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +1000986extern int i915_irq_emit(struct drm_device *dev, void *data,
987 struct drm_file *file_priv);
988extern int i915_irq_wait(struct drm_device *dev, void *data,
989 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100990void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800991extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000994extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700995extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000996extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000997extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
998 struct drm_file *file_priv);
999extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1000 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001001extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1002extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1003extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001004extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +10001005extern int i915_vblank_swap(struct drm_device *dev, void *data,
1006 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001007extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001008extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001009extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
1010 u32 mask);
1011extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
1012 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
Keith Packard7c463582008-11-04 02:03:27 -08001014void
1015i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1016
1017void
1018i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1019
Zhao Yakui01c66882009-10-28 05:10:00 +00001020void intel_enable_asle (struct drm_device *dev);
1021
Chris Wilson3bd3c932010-08-19 08:19:30 +01001022#ifdef CONFIG_DEBUG_FS
1023extern void i915_destroy_error_state(struct drm_device *dev);
1024#else
1025#define i915_destroy_error_state(x)
1026#endif
1027
Keith Packard7c463582008-11-04 02:03:27 -08001028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +10001030extern int i915_mem_alloc(struct drm_device *dev, void *data,
1031 struct drm_file *file_priv);
1032extern int i915_mem_free(struct drm_device *dev, void *data,
1033 struct drm_file *file_priv);
1034extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1035 struct drm_file *file_priv);
1036extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1037 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001039extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001040 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -07001041/* i915_gem.c */
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001042int i915_gem_check_is_wedged(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001043int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1044 struct drm_file *file_priv);
1045int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1046 struct drm_file *file_priv);
1047int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1048 struct drm_file *file_priv);
1049int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1050 struct drm_file *file_priv);
1051int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1052 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001053int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1054 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001055int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file_priv);
1057int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059int i915_gem_execbuffer(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001061int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001063int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
1065int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
1067int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
1069int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001071int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001073int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
1075int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
1077int i915_gem_set_tiling(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
1079int i915_gem_get_tiling(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001081int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001083void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001084int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +00001085struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
1086 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001087void i915_gem_free_object(struct drm_gem_object *obj);
Daniel Vetter920afa72010-09-16 17:54:23 +02001088int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01001089 bool map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07001090void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -08001091int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -07001092void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001093void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001094
1095/**
1096 * Returns true if seq1 is later than seq2.
1097 */
1098static inline bool
1099i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1100{
1101 return (int32_t)(seq1 - seq2) >= 0;
1102}
1103
Chris Wilson2cf34d72010-09-14 13:03:28 +01001104int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
1105 bool interruptible);
1106int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
1107 bool interruptible);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001108void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001109void i915_gem_reset(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001110void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001111int i915_gem_object_set_domain(struct drm_gem_object *obj,
1112 uint32_t read_domains,
1113 uint32_t write_domain);
Chris Wilson85345512010-11-13 09:49:11 +00001114int i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1115 bool interruptible);
Jesse Barnes79e53942008-11-07 14:24:08 -08001116int i915_gem_init_ringbuffer(struct drm_device *dev);
1117void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1118int i915_gem_do_init(struct drm_device *dev, unsigned long start,
Daniel Vetter53984632010-09-22 23:44:24 +02001119 unsigned long mappable_end, unsigned long end);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001120int i915_gpu_idle(struct drm_device *dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -08001121int i915_gem_idle(struct drm_device *dev);
Chris Wilson3cce4692010-10-27 16:11:02 +01001122int i915_add_request(struct drm_device *dev,
1123 struct drm_file *file_priv,
1124 struct drm_i915_gem_request *request,
1125 struct intel_ring_buffer *ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001126int i915_do_wait_request(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001127 uint32_t seqno,
1128 bool interruptible,
1129 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001130int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -08001131int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
1132 int write);
Chris Wilson48b956c2010-09-14 12:50:34 +01001133int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
1134 bool pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001135int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001136 struct drm_gem_object *obj,
1137 int id,
1138 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001139void i915_gem_detach_phys_object(struct drm_device *dev,
1140 struct drm_gem_object *obj);
1141void i915_gem_free_all_phys_object(struct drm_device *dev);
Eric Anholt1fd1c622009-06-03 07:26:58 +00001142void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001143
Daniel Vetter76aaf222010-11-05 22:23:30 +01001144/* i915_gem_gtt.c */
1145void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1146
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001147/* i915_gem_evict.c */
Daniel Vettera6e0aa42010-09-16 15:45:15 +02001148int i915_gem_evict_something(struct drm_device *dev, int min_size,
1149 unsigned alignment, bool mappable);
Chris Wilson5eac3ab2010-10-31 08:49:47 +00001150int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
1151int i915_gem_evict_inactive(struct drm_device *dev, bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001152
Eric Anholt673a3942008-07-30 12:06:12 -07001153/* i915_gem_tiling.c */
1154void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07001155void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1156void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001157
1158/* i915_gem_debug.c */
1159void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1160 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001161#if WATCH_LISTS
1162int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001163#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001164#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001165#endif
1166void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1167void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1168 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Ben Gamari20172632009-02-17 20:08:50 -05001170/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001171int i915_debugfs_init(struct drm_minor *minor);
1172void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001173
Jesse Barnes317c35d2008-08-25 15:11:06 -07001174/* i915_suspend.c */
1175extern int i915_save_state(struct drm_device *dev);
1176extern int i915_restore_state(struct drm_device *dev);
1177
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001178/* i915_suspend.c */
1179extern int i915_save_state(struct drm_device *dev);
1180extern int i915_restore_state(struct drm_device *dev);
1181
Chris Wilsonf899fc62010-07-20 15:44:45 -07001182/* intel_i2c.c */
1183extern int intel_setup_gmbus(struct drm_device *dev);
1184extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001185extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1186extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001187extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1188{
1189 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1190}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001191extern void intel_i2c_reset(struct drm_device *dev);
1192
Chris Wilson3b617962010-08-24 09:02:58 +01001193/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001194extern int intel_opregion_setup(struct drm_device *dev);
1195#ifdef CONFIG_ACPI
1196extern void intel_opregion_init(struct drm_device *dev);
1197extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001198extern void intel_opregion_asle_intr(struct drm_device *dev);
1199extern void intel_opregion_gse_intr(struct drm_device *dev);
1200extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001201#else
Chris Wilson44834a62010-08-19 16:09:23 +01001202static inline void intel_opregion_init(struct drm_device *dev) { return; }
1203static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001204static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1205static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1206static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001207#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001208
Jesse Barnes723bfd72010-10-07 16:01:13 -07001209/* intel_acpi.c */
1210#ifdef CONFIG_ACPI
1211extern void intel_register_dsm_handler(void);
1212extern void intel_unregister_dsm_handler(void);
1213#else
1214static inline void intel_register_dsm_handler(void) { return; }
1215static inline void intel_unregister_dsm_handler(void) { return; }
1216#endif /* CONFIG_ACPI */
1217
Jesse Barnes79e53942008-11-07 14:24:08 -08001218/* modesetting */
1219extern void intel_modeset_init(struct drm_device *dev);
1220extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001221extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001222extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001223extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001224extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001225extern void intel_disable_fbc(struct drm_device *dev);
1226extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1227extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001228extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001229extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001230extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001231
Chris Wilson6ef3d422010-08-04 20:26:07 +01001232/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001233#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001234extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1235extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001236
1237extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1238extern void intel_display_print_error_state(struct seq_file *m,
1239 struct drm_device *dev,
1240 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001241#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001242
Eric Anholt546b0972008-09-01 16:45:29 -07001243/**
1244 * Lock test for when it's just for synchronization of ring access.
1245 *
1246 * In that case, we don't need to do it when GEM is initialized as nobody else
1247 * has access to the ring.
1248 */
1249#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001250 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1251 == NULL) \
Eric Anholt546b0972008-09-01 16:45:29 -07001252 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1253} while (0)
1254
Zou Nan haicae58522010-11-09 17:17:32 +08001255
Keith Packard5f753772010-11-22 09:24:22 +00001256#define __i915_read(x, y) \
1257static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1258 u##x val = read##y(dev_priv->regs + reg); \
1259 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1260 return val; \
1261}
1262__i915_read(8, b)
1263__i915_read(16, w)
1264__i915_read(32, l)
1265__i915_read(64, q)
1266#undef __i915_read
1267
1268#define __i915_write(x, y) \
1269static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1270 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1271 write##y(val, dev_priv->regs + reg); \
1272}
1273__i915_write(8, b)
1274__i915_write(16, w)
1275__i915_write(32, l)
1276__i915_write(64, q)
1277#undef __i915_write
1278
1279#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1280#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1281
1282#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1283#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1284#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1285#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1286
1287#define I915_READ(reg) i915_read32(dev_priv, (reg))
1288#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001289#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1290#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001291
1292#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1293#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001294
1295#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1296#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1297
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001298
Zou Nan haicae58522010-11-09 17:17:32 +08001299/* On SNB platform, before reading ring registers forcewake bit
1300 * must be set to prevent GT core from power down and stale values being
1301 * returned.
1302 */
1303static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1304{
1305 if (IS_GEN6(dev_priv->dev)) {
1306 I915_WRITE_NOTRACE(FORCEWAKE, 1);
1307 POSTING_READ(FORCEWAKE);
1308 /* XXX How long do we really need to wait here?
1309 * Will different registers/engines require different periods?
1310 */
1311 udelay(100);
1312 }
1313 return I915_READ(reg);
1314}
1315
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001316static inline void
1317i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1318{
1319 /* Trace down the write operation before the real write */
1320 trace_i915_reg_rw('W', reg, val, len);
1321 switch (len) {
1322 case 8:
1323 writeq(val, dev_priv->regs + reg);
1324 break;
1325 case 4:
1326 writel(val, dev_priv->regs + reg);
1327 break;
1328 case 2:
1329 writew(val, dev_priv->regs + reg);
1330 break;
1331 case 1:
1332 writeb(val, dev_priv->regs + reg);
1333 break;
1334 }
1335}
1336
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001337#define BEGIN_LP_RING(n) \
1338 intel_ring_begin(&dev_priv->render_ring, (n))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001340#define OUT_RING(x) \
1341 intel_ring_emit(&dev_priv->render_ring, x)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001343#define ADVANCE_LP_RING() \
1344 intel_ring_advance(&dev_priv->render_ring)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
Jesse Barnes585fb112008-07-29 11:54:06 -07001346/**
1347 * Reads a dword out of the status page, which is written to from the command
1348 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1349 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001350 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001351 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001352 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1353 * 0x04: ring 0 head pointer
1354 * 0x05: ring 1 head pointer (915-class)
1355 * 0x06: ring 2 head pointer (915-class)
1356 * 0x10-0x1b: Context status DWords (GM45)
1357 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001358 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001359 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001360 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001361#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1362 (dev_priv->render_ring.status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001363#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001364#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001365#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001366
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367#endif