blob: b47c2dd5b9e162ceccd9ad1549757591cdf68bb1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Stephen Hemminger0b950f02014-01-10 17:14:48 -070019static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070020 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 struct resource *res, unsigned int pos)
172{
173 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700174 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800175 struct pci_bus_region region, inverted_region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600176 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600180 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700187 }
188
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200192 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400201 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600202 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 goto fail;
204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400216 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700217 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400218 } else {
219 l &= PCI_BASE_ADDRESS_MEM_MASK;
220 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
221 }
222 } else {
223 res->flags |= (l & IORESOURCE_ROM_ENABLE);
224 l &= PCI_ROM_ADDRESS_MASK;
225 mask = (u32)PCI_ROM_ADDRESS_MASK;
226 }
227
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600228 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 u64 l64 = l;
230 u64 sz64 = sz;
231 u64 mask64 = mask | (u64)~0 << 32;
232
233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
240
241 sz64 = pci_size(l64, sz64, mask64);
242
243 if (!sz64)
244 goto fail;
245
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400246 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600247 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600249 }
250
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600251 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700255 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700256 region.start = 0;
257 region.end = sz64;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600258 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700260 region.start = l64;
261 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262 }
263 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600264 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400265
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600266 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 goto fail;
268
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700269 region.start = l;
270 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271 }
272
Yinghai Lufc279852013-12-09 22:54:40 -0800273 pcibios_bus_to_resource(dev->bus, res, &region);
274 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800275
276 /*
277 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
278 * the corresponding resource address (the physical address used by
279 * the CPU. Converting that resource address back to a bus address
280 * should yield the original BAR value:
281 *
282 * resource_to_bus(bus_to_resource(A)) == A
283 *
284 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
285 * be claimed by the device.
286 */
287 if (inverted_region.start != region.start) {
288 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
289 pos, &region.start);
290 res->flags |= IORESOURCE_UNSET;
291 res->end -= res->start;
292 res->start = 0;
293 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800294
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600295 goto out;
296
297
298fail:
299 res->flags = 0;
300out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100301 if (!dev->mmio_always_on &&
302 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600303 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
304
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600305 if (bar_too_big)
Kevin Hao33963e302013-05-25 19:36:25 +0800306 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600307 if (res->flags && !bar_disabled)
Kevin Hao33963e302013-05-25 19:36:25 +0800308 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600309
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600310 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800311}
312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
314{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400315 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400317 for (pos = 0; pos < howmany; pos++) {
318 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
327 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
328 IORESOURCE_SIZEALIGN;
329 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 }
331}
332
Bill Pemberton15856ad2012-11-21 15:35:00 -0500333static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
335 struct pci_dev *dev = child->self;
336 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600337 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700338 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600339 struct resource *res;
340
341 io_mask = PCI_IO_RANGE_MASK;
342 io_granularity = 0x1000;
343 if (dev->io_window_1k) {
344 /* Support 1K I/O space granularity */
345 io_mask = PCI_IO_1K_RANGE_MASK;
346 io_granularity = 0x400;
347 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 res = child->resource[0];
350 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
351 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600352 base = (io_base_lo & io_mask) << 8;
353 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
356 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
359 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600360 base |= ((unsigned long) io_base_hi << 16);
361 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 }
363
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600364 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700366 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600367 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800368 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600369 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700371}
372
Bill Pemberton15856ad2012-11-21 15:35:00 -0500373static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700374{
375 struct pci_dev *dev = child->self;
376 u16 mem_base_lo, mem_limit_lo;
377 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700378 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700379 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 res = child->resource[1];
382 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
383 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600384 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
385 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600386 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700388 region.start = base;
389 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800390 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600391 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700393}
394
Bill Pemberton15856ad2012-11-21 15:35:00 -0500395static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700396{
397 struct pci_dev *dev = child->self;
398 u16 mem_base_lo, mem_limit_lo;
399 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700400 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700401 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 res = child->resource[2];
404 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
405 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600406 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
407 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
410 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
413 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
414
415 /*
416 * Some bridges set the base > limit by default, and some
417 * (broken) BIOSes do not initialize them. If we find
418 * this, just assume they are not being used.
419 */
420 if (mem_base_hi <= mem_limit_hi) {
421#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600422 base |= ((unsigned long) mem_base_hi) << 32;
423 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424#else
425 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600426 dev_err(&dev->dev, "can't handle 64-bit "
427 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 return;
429 }
430#endif
431 }
432 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600433 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700434 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
435 IORESOURCE_MEM | IORESOURCE_PREFETCH;
436 if (res->flags & PCI_PREF_RANGE_TYPE_64)
437 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700438 region.start = base;
439 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800440 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600441 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 }
443}
444
Bill Pemberton15856ad2012-11-21 15:35:00 -0500445void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700446{
447 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700448 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700449 int i;
450
451 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
452 return;
453
Yinghai Lub918c622012-05-17 18:51:11 -0700454 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
455 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456 dev->transparent ? " (subtractive decode)" : "");
457
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700458 pci_bus_remove_resources(child);
459 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
460 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
461
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700462 pci_read_bridge_io(child);
463 pci_read_bridge_mmio(child);
464 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700465
466 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700467 pci_bus_for_each_resource(child->parent, res, i) {
468 if (res) {
469 pci_bus_add_resource(child, res,
470 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700471 dev_printk(KERN_DEBUG, &dev->dev,
472 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700473 res);
474 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475 }
476 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700477}
478
Bjorn Helgaas05013482013-06-05 14:22:11 -0600479static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480{
481 struct pci_bus *b;
482
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100483 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600484 if (!b)
485 return NULL;
486
487 INIT_LIST_HEAD(&b->node);
488 INIT_LIST_HEAD(&b->children);
489 INIT_LIST_HEAD(&b->devices);
490 INIT_LIST_HEAD(&b->slots);
491 INIT_LIST_HEAD(&b->resources);
492 b->max_bus_speed = PCI_SPEED_UNKNOWN;
493 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 return b;
495}
496
Jiang Liu70efde22013-06-07 16:16:51 -0600497static void pci_release_host_bridge_dev(struct device *dev)
498{
499 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
500
501 if (bridge->release_fn)
502 bridge->release_fn(bridge);
503
504 pci_free_resource_list(&bridge->windows);
505
506 kfree(bridge);
507}
508
Yinghai Lu7b543662012-04-02 18:31:53 -0700509static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
510{
511 struct pci_host_bridge *bridge;
512
513 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600514 if (!bridge)
515 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700516
Bjorn Helgaas05013482013-06-05 14:22:11 -0600517 INIT_LIST_HEAD(&bridge->windows);
518 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700519 return bridge;
520}
521
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700522static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500523 PCI_SPEED_UNKNOWN, /* 0 */
524 PCI_SPEED_66MHz_PCIX, /* 1 */
525 PCI_SPEED_100MHz_PCIX, /* 2 */
526 PCI_SPEED_133MHz_PCIX, /* 3 */
527 PCI_SPEED_UNKNOWN, /* 4 */
528 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
529 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
530 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
531 PCI_SPEED_UNKNOWN, /* 8 */
532 PCI_SPEED_66MHz_PCIX_266, /* 9 */
533 PCI_SPEED_100MHz_PCIX_266, /* A */
534 PCI_SPEED_133MHz_PCIX_266, /* B */
535 PCI_SPEED_UNKNOWN, /* C */
536 PCI_SPEED_66MHz_PCIX_533, /* D */
537 PCI_SPEED_100MHz_PCIX_533, /* E */
538 PCI_SPEED_133MHz_PCIX_533 /* F */
539};
540
Jacob Keller343e51a2013-07-31 06:53:16 +0000541const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500542 PCI_SPEED_UNKNOWN, /* 0 */
543 PCIE_SPEED_2_5GT, /* 1 */
544 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500545 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500546 PCI_SPEED_UNKNOWN, /* 4 */
547 PCI_SPEED_UNKNOWN, /* 5 */
548 PCI_SPEED_UNKNOWN, /* 6 */
549 PCI_SPEED_UNKNOWN, /* 7 */
550 PCI_SPEED_UNKNOWN, /* 8 */
551 PCI_SPEED_UNKNOWN, /* 9 */
552 PCI_SPEED_UNKNOWN, /* A */
553 PCI_SPEED_UNKNOWN, /* B */
554 PCI_SPEED_UNKNOWN, /* C */
555 PCI_SPEED_UNKNOWN, /* D */
556 PCI_SPEED_UNKNOWN, /* E */
557 PCI_SPEED_UNKNOWN /* F */
558};
559
560void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
561{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700562 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500563}
564EXPORT_SYMBOL_GPL(pcie_update_link_speed);
565
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500566static unsigned char agp_speeds[] = {
567 AGP_UNKNOWN,
568 AGP_1X,
569 AGP_2X,
570 AGP_4X,
571 AGP_8X
572};
573
574static enum pci_bus_speed agp_speed(int agp3, int agpstat)
575{
576 int index = 0;
577
578 if (agpstat & 4)
579 index = 3;
580 else if (agpstat & 2)
581 index = 2;
582 else if (agpstat & 1)
583 index = 1;
584 else
585 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700586
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500587 if (agp3) {
588 index += 2;
589 if (index == 5)
590 index = 0;
591 }
592
593 out:
594 return agp_speeds[index];
595}
596
597
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500598static void pci_set_bus_speed(struct pci_bus *bus)
599{
600 struct pci_dev *bridge = bus->self;
601 int pos;
602
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500603 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
604 if (!pos)
605 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
606 if (pos) {
607 u32 agpstat, agpcmd;
608
609 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
610 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
611
612 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
613 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
614 }
615
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500616 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
617 if (pos) {
618 u16 status;
619 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500620
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700621 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
622 &status);
623
624 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500625 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700626 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500627 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700628 } else if (status & PCI_X_SSTATUS_133MHZ) {
629 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500630 max = PCI_SPEED_133MHz_PCIX_ECC;
631 } else {
632 max = PCI_SPEED_133MHz_PCIX;
633 }
634 } else {
635 max = PCI_SPEED_66MHz_PCIX;
636 }
637
638 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700639 bus->cur_bus_speed = pcix_bus_speed[
640 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641
642 return;
643 }
644
Yijing Wangfdfe1512013-09-05 15:55:29 +0800645 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500646 u32 linkcap;
647 u16 linksta;
648
Jiang Liu59875ae2012-07-24 17:20:06 +0800649 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700650 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500651
Jiang Liu59875ae2012-07-24 17:20:06 +0800652 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 pcie_update_link_speed(bus, linksta);
654 }
655}
656
657
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700658static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
659 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
661 struct pci_bus *child;
662 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800663 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665 /*
666 * Allocate a new bus, and inherit stuff from the parent..
667 */
668 child = pci_alloc_bus();
669 if (!child)
670 return NULL;
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 child->parent = parent;
673 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200674 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200676 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400678 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800679 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400680 */
681 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100682 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
684 /*
685 * Set up the primary, secondary and subordinate
686 * bus numbers.
687 */
Yinghai Lub918c622012-05-17 18:51:11 -0700688 child->number = child->busn_res.start = busnr;
689 child->primary = parent->busn_res.start;
690 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Yinghai Lu4f535092013-01-21 13:20:52 -0800692 if (!bridge) {
693 child->dev.parent = parent->bridge;
694 goto add_dev;
695 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800696
697 child->self = bridge;
698 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800699 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000700 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500701 pci_set_bus_speed(child);
702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800704 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
706 child->resource[i]->name = child->name;
707 }
708 bridge->subordinate = child;
709
Yinghai Lu4f535092013-01-21 13:20:52 -0800710add_dev:
711 ret = device_register(&child->dev);
712 WARN_ON(ret < 0);
713
Jiang Liu10a95742013-04-12 05:44:20 +0000714 pcibios_add_bus(child);
715
Yinghai Lu4f535092013-01-21 13:20:52 -0800716 /* Create legacy_io and legacy_mem files for this bus */
717 pci_create_legacy_files(child);
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 return child;
720}
721
Bjorn Helgaas10874f52014-04-14 16:11:40 -0600722struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
724 struct pci_bus *child;
725
726 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700727 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800728 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800730 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700731 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 return child;
733}
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735/*
736 * If it's a bridge, configure it and scan the bus behind it.
737 * For CardBus bridges, we don't scan behind as the devices will
738 * be handled by the bridge driver itself.
739 *
740 * We need to process bridges in two passes -- first we scan those
741 * already configured by the BIOS and after we are done with all of
742 * them, we proceed to assigning numbers to the remaining buses in
743 * order to avoid overlaps between old and new bus numbers.
744 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500745int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
747 struct pci_bus *child;
748 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100749 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600751 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100752 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
754 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600755 primary = buses & 0xFF;
756 secondary = (buses >> 8) & 0xFF;
757 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600759 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
760 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100762 if (!primary && (primary != bus->number) && secondary && subordinate) {
763 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
764 primary = bus->number;
765 }
766
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100767 /* Check if setup is sensible at all */
768 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700769 (primary != bus->number || secondary <= bus->number ||
Andreas Noever1820ffd2014-01-23 21:59:25 +0100770 secondary > subordinate || subordinate > bus->busn_res.end)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700771 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
772 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100773 broken = 1;
774 }
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700777 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
779 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
780 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
781
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600782 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
783 !is_cardbus && !broken) {
784 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 /*
786 * Bus already configured by firmware, process it in the first
787 * pass and just note the configuration.
788 */
789 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000790 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
792 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100793 * The bus might already exist for two reasons: Either we are
794 * rescanning the bus or the bus is reachable through more than
795 * one bridge. The second case can happen with the i450NX
796 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600798 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600799 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600800 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600801 if (!child)
802 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600803 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700804 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600805 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 }
807
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100809 if (cmax > subordinate)
810 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
811 subordinate, cmax);
812 /* subordinate should equal child->busn_res.end */
813 if (subordinate > max)
814 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 } else {
816 /*
817 * We need to assign a number to this bus which we always
818 * do in the second pass.
819 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700820 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100821 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700822 /* Temporarily disable forwarding of the
823 configuration cycles on all bridges in
824 this bus segment to avoid possible
825 conflicts in the second pass between two
826 bridges programmed with overlapping
827 bus ranges. */
828 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
829 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000830 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100833 if (max >= bus->busn_res.end) {
834 dev_warn(&dev->dev, "can't allocate child bus %02x from %pR\n",
835 max, &bus->busn_res);
836 goto out;
837 }
838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 /* Clear errors */
840 pci_write_config_word(dev, PCI_STATUS, 0xffff);
841
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100842 /* The bus will already exist if we are rescanning */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800843 child = pci_find_bus(pci_domain_nr(bus), max+1);
844 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100845 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800846 if (!child)
847 goto out;
Andreas Noever1820ffd2014-01-23 21:59:25 +0100848 pci_bus_insert_busn_res(child, max+1,
849 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800850 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100851 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 buses = (buses & 0xff000000)
853 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700854 | ((unsigned int)(child->busn_res.start) << 8)
855 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
857 /*
858 * yenta.c forces a secondary latency timer of 176.
859 * Copy that behaviour here.
860 */
861 if (is_cardbus) {
862 buses &= ~0xff000000;
863 buses |= CARDBUS_LATENCY_TIMER << 24;
864 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 /*
867 * We need to blast all three values with a single write.
868 */
869 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
870
871 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700872 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 max = pci_scan_child_bus(child);
874 } else {
875 /*
876 * For CardBus bridges, we leave 4 bus numbers
877 * as cards with a PCI-to-PCI bridge can be
878 * inserted later.
879 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100880 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
881 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700882 if (pci_find_bus(pci_domain_nr(bus),
883 max+i+1))
884 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100885 while (parent->parent) {
886 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700887 (parent->busn_res.end > max) &&
888 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100889 j = 1;
890 }
891 parent = parent->parent;
892 }
893 if (j) {
894 /*
895 * Often, there are two cardbus bridges
896 * -- try to leave one valid bus number
897 * for each one.
898 */
899 i /= 2;
900 break;
901 }
902 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700903 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
905 /*
906 * Set the subordinate bus number to its real value.
907 */
Andreas Noever1820ffd2014-01-23 21:59:25 +0100908 if (max > bus->busn_res.end) {
909 dev_warn(&dev->dev, "max busn %02x is outside %pR\n",
910 max, &bus->busn_res);
911 max = bus->busn_res.end;
912 }
Yinghai Lubc76b732012-05-17 18:51:13 -0700913 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
915 }
916
Gary Hadecb3576f2008-02-08 14:00:52 -0800917 sprintf(child->name,
918 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
919 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200921 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100922 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700923 if ((child->busn_res.end > bus->busn_res.end) ||
924 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100925 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700926 (child->busn_res.end < bus->number)) {
927 dev_info(&child->dev, "%pR %s "
928 "hidden behind%s bridge %s %pR\n",
929 &child->busn_res,
930 (bus->number > child->busn_res.end &&
931 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800932 "wholly" : "partially",
933 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700934 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700935 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100936 }
937 bus = bus->parent;
938 }
939
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000940out:
941 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
942
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 return max;
944}
945
946/*
947 * Read interrupt line and base address registers.
948 * The architecture-dependent code can tweak these, of course.
949 */
950static void pci_read_irq(struct pci_dev *dev)
951{
952 unsigned char irq;
953
954 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800955 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 if (irq)
957 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
958 dev->irq = irq;
959}
960
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000961void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800962{
963 int pos;
964 u16 reg16;
965
966 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
967 if (!pos)
968 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900969 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800970 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800971 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500972 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
973 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800974}
975
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000976void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700977{
Eric W. Biederman28760482009-09-09 14:09:24 -0700978 u32 reg32;
979
Jiang Liu59875ae2012-07-24 17:20:06 +0800980 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700981 if (reg32 & PCI_EXP_SLTCAP_HPC)
982 pdev->is_hotplug_bridge = 1;
983}
984
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700985
986/**
Alex Williamson78916b02014-05-05 14:20:51 -0600987 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
988 * @dev: PCI device
989 *
990 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
991 * when forwarding a type1 configuration request the bridge must check that
992 * the extended register address field is zero. The bridge is not permitted
993 * to forward the transactions and must handle it as an Unsupported Request.
994 * Some bridges do not follow this rule and simply drop the extended register
995 * bits, resulting in the standard config space being aliased, every 256
996 * bytes across the entire configuration space. Test for this condition by
997 * comparing the first dword of each potential alias to the vendor/device ID.
998 * Known offenders:
999 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1000 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1001 */
1002static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1003{
1004#ifdef CONFIG_PCI_QUIRKS
1005 int pos;
1006 u32 header, tmp;
1007
1008 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1009
1010 for (pos = PCI_CFG_SPACE_SIZE;
1011 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1012 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1013 || header != tmp)
1014 return false;
1015 }
1016
1017 return true;
1018#else
1019 return false;
1020#endif
1021}
1022
1023/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001024 * pci_cfg_space_size - get the configuration space size of the PCI device.
1025 * @dev: PCI device
1026 *
1027 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1028 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1029 * access it. Maybe we don't have a way to generate extended config space
1030 * accesses, or the device is behind a reverse Express bridge. So we try
1031 * reading the dword at 0x100 which must either be 0 or a valid extended
1032 * capability header.
1033 */
1034static int pci_cfg_space_size_ext(struct pci_dev *dev)
1035{
1036 u32 status;
1037 int pos = PCI_CFG_SPACE_SIZE;
1038
1039 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1040 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001041 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001042 goto fail;
1043
1044 return PCI_CFG_SPACE_EXP_SIZE;
1045
1046 fail:
1047 return PCI_CFG_SPACE_SIZE;
1048}
1049
1050int pci_cfg_space_size(struct pci_dev *dev)
1051{
1052 int pos;
1053 u32 status;
1054 u16 class;
1055
1056 class = dev->class >> 8;
1057 if (class == PCI_CLASS_BRIDGE_HOST)
1058 return pci_cfg_space_size_ext(dev);
1059
1060 if (!pci_is_pcie(dev)) {
1061 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1062 if (!pos)
1063 goto fail;
1064
1065 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1066 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1067 goto fail;
1068 }
1069
1070 return pci_cfg_space_size_ext(dev);
1071
1072 fail:
1073 return PCI_CFG_SPACE_SIZE;
1074}
1075
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001076#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078/**
1079 * pci_setup_device - fill in class and map information of a device
1080 * @dev: the device structure to fill
1081 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001082 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1084 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001085 * Returns 0 on success and negative if unknown type of device (not normal,
1086 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001088int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089{
1090 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001091 u8 hdr_type;
1092 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001093 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001094 struct pci_bus_region region;
1095 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001096
1097 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1098 return -EIO;
1099
1100 dev->sysdata = dev->bus->sysdata;
1101 dev->dev.parent = dev->bus->bridge;
1102 dev->dev.bus = &pci_bus_type;
1103 dev->hdr_type = hdr_type & 0x7f;
1104 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001105 dev->error_state = pci_channel_io_normal;
1106 set_pcie_port_type(dev);
1107
1108 list_for_each_entry(slot, &dev->bus->slots, list)
1109 if (PCI_SLOT(dev->devfn) == slot->number)
1110 dev->slot = slot;
1111
1112 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1113 set this higher, assuming the system even supports it. */
1114 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001116 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1117 dev->bus->number, PCI_SLOT(dev->devfn),
1118 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
1120 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001121 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001122 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001124 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1125 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
Yu Zhao853346e2009-03-21 22:05:11 +08001127 /* need to have dev->class ready */
1128 dev->cfg_size = pci_cfg_space_size(dev);
1129
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001131 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 /* Early fixups, before probing the BARs */
1134 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001135 /* device class may be changed after fixup */
1136 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
1138 switch (dev->hdr_type) { /* header type */
1139 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1140 if (class == PCI_CLASS_BRIDGE_PCI)
1141 goto bad;
1142 pci_read_irq(dev);
1143 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1144 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1145 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001146
1147 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001148 * Do the ugly legacy mode stuff here rather than broken chip
1149 * quirk code. Legacy mode ATA controllers have fixed
1150 * addresses. These are not always echoed in BAR0-3, and
1151 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001152 */
1153 if (class == PCI_CLASS_STORAGE_IDE) {
1154 u8 progif;
1155 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1156 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001157 region.start = 0x1F0;
1158 region.end = 0x1F7;
1159 res = &dev->resource[0];
1160 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001161 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001162 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1163 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001164 region.start = 0x3F6;
1165 region.end = 0x3F6;
1166 res = &dev->resource[1];
1167 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001168 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001169 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1170 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001171 }
1172 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001173 region.start = 0x170;
1174 region.end = 0x177;
1175 res = &dev->resource[2];
1176 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001177 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001178 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1179 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001180 region.start = 0x376;
1181 region.end = 0x376;
1182 res = &dev->resource[3];
1183 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001184 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001185 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1186 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001187 }
1188 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 break;
1190
1191 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1192 if (class != PCI_CLASS_BRIDGE_PCI)
1193 goto bad;
1194 /* The PCI-to-PCI bridge spec requires that subtractive
1195 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001196 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001197 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 dev->transparent = ((dev->class & 0xff) == 1);
1199 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001200 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001201 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1202 if (pos) {
1203 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1204 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1205 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 break;
1207
1208 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1209 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1210 goto bad;
1211 pci_read_irq(dev);
1212 pci_read_bases(dev, 1, 0);
1213 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1214 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1215 break;
1216
1217 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001218 dev_err(&dev->dev, "unknown header type %02x, "
1219 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001220 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
1222 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001223 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1224 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 dev->class = PCI_CLASS_NOT_DEFINED;
1226 }
1227
1228 /* We found a fine healthy device, go go go... */
1229 return 0;
1230}
1231
Zhao, Yu201de562008-10-13 19:49:55 +08001232static void pci_release_capabilities(struct pci_dev *dev)
1233{
1234 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001235 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001236 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001237}
1238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239/**
1240 * pci_release_dev - free a pci device structure when all users of it are finished.
1241 * @dev: device that's been disconnected
1242 *
1243 * Will be called only by the device core when all users of this pci device are
1244 * done.
1245 */
1246static void pci_release_dev(struct device *dev)
1247{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001248 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001250 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001251 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001252 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001253 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001254 pci_bus_put(pci_dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 kfree(pci_dev);
1256}
1257
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001258struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001259{
1260 struct pci_dev *dev;
1261
1262 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1263 if (!dev)
1264 return NULL;
1265
Michael Ellerman65891212007-04-05 17:19:08 +10001266 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001267 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001268 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001269
1270 return dev;
1271}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001272EXPORT_SYMBOL(pci_alloc_dev);
1273
Yinghai Luefdc87d2012-01-27 10:55:10 -08001274bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1275 int crs_timeout)
1276{
1277 int delay = 1;
1278
1279 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1280 return false;
1281
1282 /* some broken boards return 0 or ~0 if a slot is empty: */
1283 if (*l == 0xffffffff || *l == 0x00000000 ||
1284 *l == 0x0000ffff || *l == 0xffff0000)
1285 return false;
1286
1287 /* Configuration request Retry Status */
1288 while (*l == 0xffff0001) {
1289 if (!crs_timeout)
1290 return false;
1291
1292 msleep(delay);
1293 delay *= 2;
1294 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1295 return false;
1296 /* Card hasn't responded in 60 seconds? Must be stuck. */
1297 if (delay > crs_timeout) {
1298 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1299 "responding\n", pci_domain_nr(bus),
1300 bus->number, PCI_SLOT(devfn),
1301 PCI_FUNC(devfn));
1302 return false;
1303 }
1304 }
1305
1306 return true;
1307}
1308EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310/*
1311 * Read the config data for a PCI device, sanity-check it
1312 * and fill in the dev structure...
1313 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001314static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
1316 struct pci_dev *dev;
1317 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Yinghai Luefdc87d2012-01-27 10:55:10 -08001319 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 return NULL;
1321
Gu Zheng8b1fce02013-05-25 21:48:31 +08001322 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 if (!dev)
1324 return NULL;
1325
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 dev->vendor = l & 0xffff;
1328 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001330 pci_set_of_node(dev);
1331
Yu Zhao480b93b2009-03-20 11:25:14 +08001332 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001333 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 kfree(dev);
1335 return NULL;
1336 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001337
1338 return dev;
1339}
1340
Zhao, Yu201de562008-10-13 19:49:55 +08001341static void pci_init_capabilities(struct pci_dev *dev)
1342{
1343 /* MSI/MSI-X list */
1344 pci_msi_init_pci_dev(dev);
1345
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001346 /* Buffers for saving PCIe and PCI-X capabilities */
1347 pci_allocate_cap_save_buffers(dev);
1348
Zhao, Yu201de562008-10-13 19:49:55 +08001349 /* Power Management */
1350 pci_pm_init(dev);
1351
1352 /* Vital Product Data */
1353 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001354
1355 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001356 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001357
1358 /* Single Root I/O Virtualization */
1359 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001360
1361 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001362 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001363}
1364
Sam Ravnborg96bde062007-03-26 21:53:30 -08001365void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001366{
Yinghai Lu4f535092013-01-21 13:20:52 -08001367 int ret;
1368
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 device_initialize(&dev->dev);
1370 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Yinghai Lu7629d192013-01-21 13:20:44 -08001372 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001374 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 dev->dev.coherent_dma_mask = 0xffffffffull;
1376
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001377 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001378 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 /* Fix up broken headers */
1381 pci_fixup_device(pci_fixup_header, dev);
1382
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001383 /* moved out from quirk header fixup code */
1384 pci_reassigndev_resource_alignment(dev);
1385
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001386 /* Clear the state_saved flag. */
1387 dev->state_saved = false;
1388
Zhao, Yu201de562008-10-13 19:49:55 +08001389 /* Initialize various capabilities */
1390 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001391
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 /*
1393 * Add the device to our list of discovered devices
1394 * and the bus list for fixup functions, etc.
1395 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001396 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001398 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001399
Yinghai Lu4f535092013-01-21 13:20:52 -08001400 ret = pcibios_add_device(dev);
1401 WARN_ON(ret < 0);
1402
1403 /* Notifier could use PCI capabilities */
1404 dev->match_driver = false;
1405 ret = device_add(&dev->dev);
1406 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001407}
1408
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001409struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001410{
1411 struct pci_dev *dev;
1412
Trent Piepho90bdb312009-03-20 14:56:00 -06001413 dev = pci_get_slot(bus, devfn);
1414 if (dev) {
1415 pci_dev_put(dev);
1416 return dev;
1417 }
1418
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001419 dev = pci_scan_device(bus, devfn);
1420 if (!dev)
1421 return NULL;
1422
1423 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
1425 return dev;
1426}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001427EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001429static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001430{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001431 int pos;
1432 u16 cap = 0;
1433 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001434
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001435 if (pci_ari_enabled(bus)) {
1436 if (!dev)
1437 return 0;
1438 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1439 if (!pos)
1440 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001441
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001442 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1443 next_fn = PCI_ARI_CAP_NFN(cap);
1444 if (next_fn <= fn)
1445 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001446
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001447 return next_fn;
1448 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001449
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001450 /* dev may be NULL for non-contiguous multifunction devices */
1451 if (!dev || dev->multifunction)
1452 return (fn + 1) % 8;
1453
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001454 return 0;
1455}
1456
1457static int only_one_child(struct pci_bus *bus)
1458{
1459 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001460
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001461 if (!parent || !pci_is_pcie(parent))
1462 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001463 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001464 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001465 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001466 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001467 return 1;
1468 return 0;
1469}
1470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471/**
1472 * pci_scan_slot - scan a PCI slot on a bus for devices.
1473 * @bus: PCI bus to scan
1474 * @devfn: slot number to scan (must have zero function.)
1475 *
1476 * Scan a PCI slot on the specified PCI bus for devices, adding
1477 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001478 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001479 *
1480 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001482int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001484 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001485 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001486
1487 if (only_one_child(bus) && (devfn > 0))
1488 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001490 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001491 if (!dev)
1492 return 0;
1493 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001494 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001496 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001497 dev = pci_scan_single_device(bus, devfn + fn);
1498 if (dev) {
1499 if (!dev->is_added)
1500 nr++;
1501 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 }
1503 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001504
Shaohua Li149e1632008-07-23 10:32:31 +08001505 /* only one slot has pcie device */
1506 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001507 pcie_aspm_init_link_state(bus->self);
1508
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 return nr;
1510}
1511
Jon Masonb03e7492011-07-20 15:20:54 -05001512static int pcie_find_smpss(struct pci_dev *dev, void *data)
1513{
1514 u8 *smpss = data;
1515
1516 if (!pci_is_pcie(dev))
1517 return 0;
1518
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001519 /*
1520 * We don't have a way to change MPS settings on devices that have
1521 * drivers attached. A hot-added device might support only the minimum
1522 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1523 * where devices may be hot-added, we limit the fabric MPS to 128 so
1524 * hot-added devices will work correctly.
1525 *
1526 * However, if we hot-add a device to a slot directly below a Root
1527 * Port, it's impossible for there to be other existing devices below
1528 * the port. We don't limit the MPS in this case because we can
1529 * reconfigure MPS on both the Root Port and the hot-added device,
1530 * and there are no other devices involved.
1531 *
1532 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001533 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001534 if (dev->is_hotplug_bridge &&
1535 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001536 *smpss = 0;
1537
1538 if (*smpss > dev->pcie_mpss)
1539 *smpss = dev->pcie_mpss;
1540
1541 return 0;
1542}
1543
1544static void pcie_write_mps(struct pci_dev *dev, int mps)
1545{
Jon Mason62f392e2011-10-14 14:56:14 -05001546 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001547
1548 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001549 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001550
Yijing Wang62f87c02012-07-24 17:20:03 +08001551 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1552 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001553 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001554 * downstream communication will never be larger than
1555 * the MRRS. So, the MPS only needs to be configured
1556 * for the upstream communication. This being the case,
1557 * walk from the top down and set the MPS of the child
1558 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001559 *
1560 * Configure the device MPS with the smaller of the
1561 * device MPSS or the bridge MPS (which is assumed to be
1562 * properly configured at this point to the largest
1563 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001564 */
Jon Mason62f392e2011-10-14 14:56:14 -05001565 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001566 }
1567
1568 rc = pcie_set_mps(dev, mps);
1569 if (rc)
1570 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1571}
1572
Jon Mason62f392e2011-10-14 14:56:14 -05001573static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001574{
Jon Mason62f392e2011-10-14 14:56:14 -05001575 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001576
Jon Masoned2888e2011-09-08 16:41:18 -05001577 /* In the "safe" case, do not configure the MRRS. There appear to be
1578 * issues with setting MRRS to 0 on a number of devices.
1579 */
Jon Masoned2888e2011-09-08 16:41:18 -05001580 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1581 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001582
Jon Masoned2888e2011-09-08 16:41:18 -05001583 /* For Max performance, the MRRS must be set to the largest supported
1584 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001585 * device or the bus can support. This should already be properly
1586 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001587 */
Jon Mason62f392e2011-10-14 14:56:14 -05001588 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001589
1590 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001591 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001592 * If the MRRS value provided is not acceptable (e.g., too large),
1593 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001594 */
Jon Masonb03e7492011-07-20 15:20:54 -05001595 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1596 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001597 if (!rc)
1598 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001599
Jon Mason62f392e2011-10-14 14:56:14 -05001600 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001601 mrrs /= 2;
1602 }
Jon Mason62f392e2011-10-14 14:56:14 -05001603
1604 if (mrrs < 128)
1605 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1606 "safe value. If problems are experienced, try running "
1607 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001608}
1609
Yijing Wang5895af72013-08-26 16:33:06 +08001610static void pcie_bus_detect_mps(struct pci_dev *dev)
1611{
1612 struct pci_dev *bridge = dev->bus->self;
1613 int mps, p_mps;
1614
1615 if (!bridge)
1616 return;
1617
1618 mps = pcie_get_mps(dev);
1619 p_mps = pcie_get_mps(bridge);
1620
1621 if (mps != p_mps)
1622 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1623 mps, pci_name(bridge), p_mps);
1624}
1625
Jon Masonb03e7492011-07-20 15:20:54 -05001626static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1627{
Jon Masona513a992011-10-14 14:56:16 -05001628 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001629
1630 if (!pci_is_pcie(dev))
1631 return 0;
1632
Yijing Wang5895af72013-08-26 16:33:06 +08001633 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1634 pcie_bus_detect_mps(dev);
1635 return 0;
1636 }
1637
Jon Masona513a992011-10-14 14:56:16 -05001638 mps = 128 << *(u8 *)data;
1639 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001640
1641 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001642 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001643
Bjorn Helgaas2c25e342013-08-22 11:24:43 +08001644 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
Jon Masona513a992011-10-14 14:56:16 -05001645 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1646 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001647
1648 return 0;
1649}
1650
Jon Masona513a992011-10-14 14:56:16 -05001651/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001652 * parents then children fashion. If this changes, then this code will not
1653 * work as designed.
1654 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001655void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001656{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001657 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001658
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001659 if (!bus->self)
1660 return;
1661
Jon Masonb03e7492011-07-20 15:20:54 -05001662 if (!pci_is_pcie(bus->self))
1663 return;
1664
Jon Mason5f39e672011-10-03 09:50:20 -05001665 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001666 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001667 * simply force the MPS of the entire system to the smallest possible.
1668 */
1669 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1670 smpss = 0;
1671
Jon Masonb03e7492011-07-20 15:20:54 -05001672 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001673 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001674
Jon Masonb03e7492011-07-20 15:20:54 -05001675 pcie_find_smpss(bus->self, &smpss);
1676 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1677 }
1678
1679 pcie_bus_configure_set(bus->self, &smpss);
1680 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1681}
Jon Masondebc3b72011-08-02 00:01:18 -05001682EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001683
Bill Pemberton15856ad2012-11-21 15:35:00 -05001684unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685{
Yinghai Lub918c622012-05-17 18:51:11 -07001686 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 struct pci_dev *dev;
1688
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001689 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
1691 /* Go find them, Rover! */
1692 for (devfn = 0; devfn < 0x100; devfn += 8)
1693 pci_scan_slot(bus, devfn);
1694
Yu Zhaoa28724b2009-03-20 11:25:13 +08001695 /* Reserve buses for SR-IOV capability. */
1696 max += pci_iov_bus_range(bus);
1697
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 /*
1699 * After performing arch-dependent fixup of the bus, look behind
1700 * all PCI-to-PCI bridges on this bus.
1701 */
Alex Chiang74710de2009-03-20 14:56:10 -06001702 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001703 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001704 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001705 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001706 }
1707
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 for (pass=0; pass < 2; pass++)
1709 list_for_each_entry(dev, &bus->devices, bus_list) {
1710 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1711 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1712 max = pci_scan_bridge(bus, dev, max, pass);
1713 }
1714
1715 /*
1716 * We've scanned the bus and so we know all about what's on
1717 * the other side of any bridges that may be on this bus plus
1718 * any devices.
1719 *
1720 * Return how far we've got finding sub-buses.
1721 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001722 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 return max;
1724}
1725
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001726/**
1727 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1728 * @bridge: Host bridge to set up.
1729 *
1730 * Default empty implementation. Replace with an architecture-specific setup
1731 * routine, if necessary.
1732 */
1733int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1734{
1735 return 0;
1736}
1737
Jiang Liu10a95742013-04-12 05:44:20 +00001738void __weak pcibios_add_bus(struct pci_bus *bus)
1739{
1740}
1741
1742void __weak pcibios_remove_bus(struct pci_bus *bus)
1743{
1744}
1745
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001746struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1747 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001749 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001750 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001751 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001752 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001753 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001754 resource_size_t offset;
1755 char bus_addr[64];
1756 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001758 b = pci_alloc_bus();
1759 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001760 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761
1762 b->sysdata = sysdata;
1763 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001764 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001765 b2 = pci_find_bus(pci_domain_nr(b), bus);
1766 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001768 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 goto err_out;
1770 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001771
Yinghai Lu7b543662012-04-02 18:31:53 -07001772 bridge = pci_alloc_host_bridge(b);
1773 if (!bridge)
1774 goto err_out;
1775
1776 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001777 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001778 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001779 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001780 if (error) {
1781 kfree(bridge);
1782 goto err_out;
1783 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001784
Yinghai Lu7b543662012-04-02 18:31:53 -07001785 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001786 if (error) {
1787 put_device(&bridge->dev);
1788 goto err_out;
1789 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001790 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001791 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001792 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Yinghai Lu0d358f22008-02-19 03:20:41 -08001794 if (!parent)
1795 set_dev_node(b->bridge, pcibus_to_node(b));
1796
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001797 b->dev.class = &pcibus_class;
1798 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001799 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001800 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 if (error)
1802 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Jiang Liu10a95742013-04-12 05:44:20 +00001804 pcibios_add_bus(b);
1805
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 /* Create legacy_io and legacy_mem files for this bus */
1807 pci_create_legacy_files(b);
1808
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001809 if (parent)
1810 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1811 else
1812 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1813
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001814 /* Add initial resources to the bus */
1815 list_for_each_entry_safe(window, n, resources, list) {
1816 list_move_tail(&window->list, &bridge->windows);
1817 res = window->res;
1818 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001819 if (res->flags & IORESOURCE_BUS)
1820 pci_bus_insert_busn_res(b, bus, res->end);
1821 else
1822 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001823 if (offset) {
1824 if (resource_type(res) == IORESOURCE_IO)
1825 fmt = " (bus address [%#06llx-%#06llx])";
1826 else
1827 fmt = " (bus address [%#010llx-%#010llx])";
1828 snprintf(bus_addr, sizeof(bus_addr), fmt,
1829 (unsigned long long) (res->start - offset),
1830 (unsigned long long) (res->end - offset));
1831 } else
1832 bus_addr[0] = '\0';
1833 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001834 }
1835
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001836 down_write(&pci_bus_sem);
1837 list_add_tail(&b->node, &pci_root_buses);
1838 up_write(&pci_bus_sem);
1839
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 return b;
1841
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001843 put_device(&bridge->dev);
1844 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001845err_out:
1846 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 return NULL;
1848}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001849
Yinghai Lu98a35832012-05-18 11:35:50 -06001850int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1851{
1852 struct resource *res = &b->busn_res;
1853 struct resource *parent_res, *conflict;
1854
1855 res->start = bus;
1856 res->end = bus_max;
1857 res->flags = IORESOURCE_BUS;
1858
1859 if (!pci_is_root_bus(b))
1860 parent_res = &b->parent->busn_res;
1861 else {
1862 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1863 res->flags |= IORESOURCE_PCI_FIXED;
1864 }
1865
Andreas Noeverced04d12014-01-23 21:59:24 +01001866 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06001867
1868 if (conflict)
1869 dev_printk(KERN_DEBUG, &b->dev,
1870 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1871 res, pci_is_root_bus(b) ? "domain " : "",
1872 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001873
1874 return conflict == NULL;
1875}
1876
1877int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1878{
1879 struct resource *res = &b->busn_res;
1880 struct resource old_res = *res;
1881 resource_size_t size;
1882 int ret;
1883
1884 if (res->start > bus_max)
1885 return -EINVAL;
1886
1887 size = bus_max - res->start + 1;
1888 ret = adjust_resource(res, res->start, size);
1889 dev_printk(KERN_DEBUG, &b->dev,
1890 "busn_res: %pR end %s updated to %02x\n",
1891 &old_res, ret ? "can not be" : "is", bus_max);
1892
1893 if (!ret && !res->parent)
1894 pci_bus_insert_busn_res(b, res->start, res->end);
1895
1896 return ret;
1897}
1898
1899void pci_bus_release_busn_res(struct pci_bus *b)
1900{
1901 struct resource *res = &b->busn_res;
1902 int ret;
1903
1904 if (!res->flags || !res->parent)
1905 return;
1906
1907 ret = release_resource(res);
1908 dev_printk(KERN_DEBUG, &b->dev,
1909 "busn_res: %pR %s released\n",
1910 res, ret ? "can not be" : "is");
1911}
1912
Bill Pemberton15856ad2012-11-21 15:35:00 -05001913struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001914 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1915{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001916 struct pci_host_bridge_window *window;
1917 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001918 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001919 int max;
1920
1921 list_for_each_entry(window, resources, list)
1922 if (window->res->flags & IORESOURCE_BUS) {
1923 found = true;
1924 break;
1925 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001926
1927 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1928 if (!b)
1929 return NULL;
1930
Yinghai Lu4d99f522012-05-17 18:51:12 -07001931 if (!found) {
1932 dev_info(&b->dev,
1933 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1934 bus);
1935 pci_bus_insert_busn_res(b, bus, 255);
1936 }
1937
1938 max = pci_scan_child_bus(b);
1939
1940 if (!found)
1941 pci_bus_update_busn_res_end(b, max);
1942
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001943 pci_bus_add_devices(b);
1944 return b;
1945}
1946EXPORT_SYMBOL(pci_scan_root_bus);
1947
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001948/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001949struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001950 int bus, struct pci_ops *ops, void *sysdata)
1951{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001952 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001953 struct pci_bus *b;
1954
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001955 pci_add_resource(&resources, &ioport_resource);
1956 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001957 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001958 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001959 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001960 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001961 else
1962 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001963 return b;
1964}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965EXPORT_SYMBOL(pci_scan_bus_parented);
1966
Bill Pemberton15856ad2012-11-21 15:35:00 -05001967struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001968 void *sysdata)
1969{
1970 LIST_HEAD(resources);
1971 struct pci_bus *b;
1972
1973 pci_add_resource(&resources, &ioport_resource);
1974 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001975 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001976 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1977 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001978 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001979 pci_bus_add_devices(b);
1980 } else {
1981 pci_free_resource_list(&resources);
1982 }
1983 return b;
1984}
1985EXPORT_SYMBOL(pci_scan_bus);
1986
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001987/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001988 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1989 * @bridge: PCI bridge for the bus to scan
1990 *
1991 * Scan a PCI bus and child buses for new devices, add them,
1992 * and enable them, resizing bridge mmio/io resource if necessary
1993 * and possible. The caller must ensure the child devices are already
1994 * removed for resizing to occur.
1995 *
1996 * Returns the max number of subordinate bus discovered.
1997 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001998unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08001999{
2000 unsigned int max;
2001 struct pci_bus *bus = bridge->subordinate;
2002
2003 max = pci_scan_child_bus(bus);
2004
2005 pci_assign_unassigned_bridge_resources(bridge);
2006
2007 pci_bus_add_devices(bus);
2008
2009 return max;
2010}
2011
Yinghai Lua5213a32012-10-30 14:31:21 -06002012/**
2013 * pci_rescan_bus - scan a PCI bus for devices.
2014 * @bus: PCI bus to scan
2015 *
2016 * Scan a PCI bus and child buses for new devices, adds them,
2017 * and enables them.
2018 *
2019 * Returns the max number of subordinate bus discovered.
2020 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002021unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002022{
2023 unsigned int max;
2024
2025 max = pci_scan_child_bus(bus);
2026 pci_assign_unassigned_bus_resources(bus);
2027 pci_bus_add_devices(bus);
2028
2029 return max;
2030}
2031EXPORT_SYMBOL_GPL(pci_rescan_bus);
2032
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034EXPORT_SYMBOL(pci_scan_slot);
2035EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002037
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002038/*
2039 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2040 * routines should always be executed under this mutex.
2041 */
2042static DEFINE_MUTEX(pci_rescan_remove_lock);
2043
2044void pci_lock_rescan_remove(void)
2045{
2046 mutex_lock(&pci_rescan_remove_lock);
2047}
2048EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2049
2050void pci_unlock_rescan_remove(void)
2051{
2052 mutex_unlock(&pci_rescan_remove_lock);
2053}
2054EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2055
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002056static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002057{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002058 const struct pci_dev *a = to_pci_dev(d_a);
2059 const struct pci_dev *b = to_pci_dev(d_b);
2060
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002061 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2062 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2063
2064 if (a->bus->number < b->bus->number) return -1;
2065 else if (a->bus->number > b->bus->number) return 1;
2066
2067 if (a->devfn < b->devfn) return -1;
2068 else if (a->devfn > b->devfn) return 1;
2069
2070 return 0;
2071}
2072
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002073void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002074{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002075 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002076}