blob: 8d2defd6fdbe04375344a6f9fb440ceac935c347 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Peter Ujfalusi11dd5862012-08-16 16:41:08 +030029#include <linux/of.h>
30#include <linux/of_device.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
36
Arnd Bergmann22037472012-08-24 15:21:06 +020037#include <linux/platform_data/asoc-ti-mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020038#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020039#include "omap-mcbsp.h"
40#include "omap-pcm.h"
41
Jarkko Nikula0b604852008-11-12 17:05:51 +020042#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020043
Ilkka Koskinen83905c12010-02-22 12:21:12 +000044#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
45 xhandler_get, xhandler_put) \
46{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
47 .info = omap_mcbsp_st_info_volsw, \
48 .get = xhandler_get, .put = xhandler_put, \
49 .private_value = (unsigned long) &(struct soc_mixer_control) \
50 {.min = xmin, .max = xmax} }
51
Peter Ujfalusi219f4312012-02-03 13:11:47 +020052enum {
53 OMAP_MCBSP_WORD_8 = 0,
54 OMAP_MCBSP_WORD_12,
55 OMAP_MCBSP_WORD_16,
56 OMAP_MCBSP_WORD_20,
57 OMAP_MCBSP_WORD_24,
58 OMAP_MCBSP_WORD_32,
59};
60
Jarkko Nikula2e747962008-04-25 13:55:19 +020061/*
62 * Stream DMA parameters. DMA request line and port address are set runtime
63 * since they are different between OMAP1 and later OMAPs
64 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030065static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
66{
67 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000068 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020069 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030070 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030071 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030072
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000073 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030074
Peter Ujfalusi778a17c2012-03-15 12:20:32 +020075 /*
76 * Configure McBSP threshold based on either:
77 * packet_size, when the sDMA is in packet mode, or based on the
78 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
79 * for mono streams.
80 */
81 if (dma_data->packet_size)
82 words = dma_data->packet_size;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030083 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030084 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030085
86 /* Configure McBSP internal buffer usage */
87 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020088 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030089 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020090 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030091}
92
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030093static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
94 struct snd_pcm_hw_rule *rule)
95{
96 struct snd_interval *buffer_size = hw_param_interval(params,
97 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
98 struct snd_interval *channels = hw_param_interval(params,
99 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200100 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300101 struct snd_interval frames;
102 int size;
103
104 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200105 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300106
107 frames.min = size / channels->min;
108 frames.integer = 1;
109 return snd_interval_refine(buffer_size, &frames);
110}
111
Mark Browndee89c42008-11-18 22:11:38 +0000112static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000113 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200114{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200115 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200116 int err = 0;
117
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300118 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200119 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300120
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300121 /*
122 * OMAP3 McBSP FIFO is word structured.
123 * McBSP2 has 1024 + 256 = 1280 word long buffer,
124 * McBSP1,3,4,5 has 128 word long buffer
125 * This means that the size of the FIFO depends on the sample format.
126 * For example on McBSP3:
127 * 16bit samples: size is 128 * 2 = 256 bytes
128 * 32bit samples: size is 128 * 4 = 512 bytes
129 * It is simpler to place constraint for buffer and period based on
130 * channels.
131 * McBSP3 as example again (16 or 32 bit samples):
132 * 1 channel (mono): size is 128 frames (128 words)
133 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
134 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
135 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200136 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200137 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300138 * Rule for the buffer size. We should not allow
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200139 * smaller buffer than the FIFO size to avoid underruns.
140 * This applies only for the playback stream.
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300141 */
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200142 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
143 snd_pcm_hw_rule_add(substream->runtime, 0,
144 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
145 omap_mcbsp_hwrule_min_buffersize,
146 mcbsp,
147 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300148
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300149 /* Make sure, that the period size is always even */
150 snd_pcm_hw_constraint_step(substream->runtime, 0,
151 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300152 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200153
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300154 snd_soc_dai_set_dma_data(cpu_dai, substream,
155 &mcbsp->dma_data[substream->stream]);
156
Jarkko Nikula2e747962008-04-25 13:55:19 +0200157 return err;
158}
159
Mark Browndee89c42008-11-18 22:11:38 +0000160static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000161 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200162{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200163 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200164
165 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200166 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200167 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200168 }
169}
170
Mark Browndee89c42008-11-18 22:11:38 +0000171static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000172 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200173{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200174 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300175 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200176
177 switch (cmd) {
178 case SNDRV_PCM_TRIGGER_START:
179 case SNDRV_PCM_TRIGGER_RESUME:
180 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200181 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200182 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200183 break;
184
185 case SNDRV_PCM_TRIGGER_STOP:
186 case SNDRV_PCM_TRIGGER_SUSPEND:
187 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200188 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200189 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200190 break;
191 default:
192 err = -EINVAL;
193 }
194
195 return err;
196}
197
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200198static snd_pcm_sframes_t omap_mcbsp_dai_delay(
199 struct snd_pcm_substream *substream,
200 struct snd_soc_dai *dai)
201{
202 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000203 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200204 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200205 u16 fifo_use;
206 snd_pcm_sframes_t delay;
207
208 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200209 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200210 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200211 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200212
213 /*
214 * Divide the used locations with the channel count to get the
215 * FIFO usage in samples (don't care about partial samples in the
216 * buffer).
217 */
218 delay = fifo_use / substream->runtime->channels;
219
220 return delay;
221}
222
Jarkko Nikula2e747962008-04-25 13:55:19 +0200223static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000224 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000225 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200226{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200227 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200228 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300229 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi061fb362012-09-14 15:05:51 +0300230 int wlen, channels, wpf;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300231 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000232 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200233
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300234 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200235 channels = params_channels(params);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530236
Sergey Lapind98508a2010-05-13 19:48:16 +0400237 switch (params_format(params)) {
238 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300239 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400240 break;
241 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300242 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400243 break;
244 default:
245 return -EINVAL;
246 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200247 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300248 dma_data->set_threshold = omap_mcbsp_set_threshold;
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200249 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300250 int period_words, max_thrsh;
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300251 int divider = 0;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300252
253 period_words = params_period_bytes(params) / (wlen / 8);
254 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200255 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300256 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200257 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300258 /*
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300259 * Use sDMA packet mode if McBSP is in threshold mode:
260 * If period words less than the FIFO size the packet
261 * size is set to the number of period words, otherwise
262 * Look for the biggest threshold value which divides
263 * the period size evenly.
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300264 */
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300265 divider = period_words / max_thrsh;
266 if (period_words % max_thrsh)
267 divider++;
268 while (period_words % divider &&
269 divider < period_words)
270 divider++;
271 if (divider == period_words)
272 return -EINVAL;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300273
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300274 pkt_size = period_words / divider;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200275 } else if (channels > 1) {
276 /* Use packet mode for non mono streams */
277 pkt_size = channels;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300278 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300279 }
280
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300281 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000282
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200283 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200284 /* McBSP already configured by another stream */
285 return 0;
286 }
287
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300288 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
289 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
290 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
291 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200292 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200293 wpf = channels;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200294 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
295 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000296 /* Use dual-phase frames */
297 regs->rcr2 |= RPHASE;
298 regs->xcr2 |= XPHASE;
299 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
300 wpf--;
301 regs->rcr2 |= RFRLEN2(wpf - 1);
302 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200303 }
304
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000305 regs->rcr1 |= RFRLEN1(wpf - 1);
306 regs->xcr1 |= XFRLEN1(wpf - 1);
307
Jarkko Nikula2e747962008-04-25 13:55:19 +0200308 switch (params_format(params)) {
309 case SNDRV_PCM_FORMAT_S16_LE:
310 /* Set word lengths */
311 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
312 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
313 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
314 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200315 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400316 case SNDRV_PCM_FORMAT_S32_LE:
317 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400318 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
319 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
320 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
321 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
322 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200323 default:
324 /* Unsupported PCM format */
325 return -EINVAL;
326 }
327
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000328 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
329 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200330 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000331 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200332 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
333 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000334
335 if (framesize < wlen * channels) {
336 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
337 "channels\n", __func__);
338 return -EINVAL;
339 }
340 } else
341 framesize = wlen * channels;
342
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300343 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300344 regs->srgr2 &= ~FPER(0xfff);
345 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300346 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300347 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200348 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000349 regs->srgr2 |= FPER(framesize - 1);
350 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300351 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300352 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200353 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000354 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300355 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300356 break;
357 }
358
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200359 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
360 mcbsp->wlen = wlen;
361 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200362
363 return 0;
364}
365
366/*
367 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
368 * cache is initialized here
369 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100370static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200371 unsigned int fmt)
372{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200373 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200374 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300375 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200376
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200377 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200378 return 0;
379
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200380 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200381 memset(regs, 0, sizeof(*regs));
382 /* Generic McBSP register settings */
383 regs->spcr2 |= XINTM(3) | FREE;
384 regs->spcr1 |= RINTM(3);
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300385 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
386 if (!mcbsp->pdata->has_ccr) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300387 regs->rcr2 |= RFIG;
388 regs->xcr2 |= XFIG;
389 }
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300390
391 /* Configure XCCR/RCCR only for revisions which have ccr registers */
392 if (mcbsp->pdata->has_ccr) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300393 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
394 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200395 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200396
397 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
398 case SND_SOC_DAIFMT_I2S:
399 /* 1-bit data delay */
400 regs->rcr2 |= RDATDLY(1);
401 regs->xcr2 |= XDATDLY(1);
402 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200403 case SND_SOC_DAIFMT_LEFT_J:
404 /* 0-bit data delay */
405 regs->rcr2 |= RDATDLY(0);
406 regs->xcr2 |= XDATDLY(0);
407 regs->spcr1 |= RJUST(2);
408 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300409 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200410 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300411 case SND_SOC_DAIFMT_DSP_A:
412 /* 1-bit data delay */
413 regs->rcr2 |= RDATDLY(1);
414 regs->xcr2 |= XDATDLY(1);
415 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300416 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300417 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200418 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530419 /* 0-bit data delay */
420 regs->rcr2 |= RDATDLY(0);
421 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300422 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300423 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530424 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200425 default:
426 /* Unsupported data format */
427 return -EINVAL;
428 }
429
430 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
431 case SND_SOC_DAIFMT_CBS_CFS:
432 /* McBSP master. Set FS and bit clocks as outputs */
433 regs->pcr0 |= FSXM | FSRM |
434 CLKXM | CLKRM;
435 /* Sample rate generator drives the FS */
436 regs->srgr2 |= FSGM;
437 break;
438 case SND_SOC_DAIFMT_CBM_CFM:
439 /* McBSP slave */
440 break;
441 default:
442 /* Unsupported master/slave configuration */
443 return -EINVAL;
444 }
445
446 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300447 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200448 case SND_SOC_DAIFMT_NB_NF:
449 /*
450 * Normal BCLK + FS.
451 * FS active low. TX data driven on falling edge of bit clock
452 * and RX data sampled on rising edge of bit clock.
453 */
454 regs->pcr0 |= FSXP | FSRP |
455 CLKXP | CLKRP;
456 break;
457 case SND_SOC_DAIFMT_NB_IF:
458 regs->pcr0 |= CLKXP | CLKRP;
459 break;
460 case SND_SOC_DAIFMT_IB_NF:
461 regs->pcr0 |= FSXP | FSRP;
462 break;
463 case SND_SOC_DAIFMT_IB_IF:
464 break;
465 default:
466 return -EINVAL;
467 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300468 if (inv_fs == true)
469 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200470
471 return 0;
472}
473
Liam Girdwood8687eb82008-07-07 16:08:07 +0100474static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200475 int div_id, int div)
476{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200477 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200478 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200479
480 if (div_id != OMAP_MCBSP_CLKGDV)
481 return -ENODEV;
482
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200483 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300484 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200485 regs->srgr1 |= CLKGDV(div - 1);
486
487 return 0;
488}
489
Liam Girdwood8687eb82008-07-07 16:08:07 +0100490static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200491 int clk_id, unsigned int freq,
492 int dir)
493{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200494 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200495 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200496 int err = 0;
497
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200498 if (mcbsp->active) {
499 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300500 return 0;
501 else
502 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300503 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300504
Peter Ujfalusi8fef6262012-08-16 16:41:04 +0300505 mcbsp->in_freq = freq;
506 regs->srgr2 &= ~CLKSM;
507 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000508
Jarkko Nikula2e747962008-04-25 13:55:19 +0200509 switch (clk_id) {
510 case OMAP_MCBSP_SYSCLK_CLK:
511 regs->srgr2 |= CLKSM;
512 break;
513 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Tony Lindgrene6507942012-11-21 09:42:25 -0800514 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600515 err = -EINVAL;
516 break;
517 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200518 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600519 MCBSP_CLKS_PRCM_SRC);
520 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200521 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Tony Lindgrene6507942012-11-21 09:42:25 -0800522 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600523 err = 0;
524 break;
525 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200526 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600527 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200528 break;
529
530 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
531 regs->srgr2 |= CLKSM;
532 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
533 regs->pcr0 |= SCLKME;
534 break;
535 default:
536 err = -ENODEV;
537 }
538
539 return err;
540}
541
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100542static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800543 .startup = omap_mcbsp_dai_startup,
544 .shutdown = omap_mcbsp_dai_shutdown,
545 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200546 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800547 .hw_params = omap_mcbsp_dai_hw_params,
548 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
549 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
550 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
551};
552
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200553static int omap_mcbsp_probe(struct snd_soc_dai *dai)
554{
555 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
556
557 pm_runtime_enable(mcbsp->dev);
558
559 return 0;
560}
561
562static int omap_mcbsp_remove(struct snd_soc_dai *dai)
563{
564 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
565
566 pm_runtime_disable(mcbsp->dev);
567
568 return 0;
569}
570
Michael Opdenacker6179b772011-10-10 07:07:08 +0200571static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200572 .probe = omap_mcbsp_probe,
573 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000574 .playback = {
575 .channels_min = 1,
576 .channels_max = 16,
577 .rates = OMAP_MCBSP_RATES,
578 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
579 },
580 .capture = {
581 .channels_min = 1,
582 .channels_max = 16,
583 .rates = OMAP_MCBSP_RATES,
584 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
585 },
586 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200587};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300588
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530589static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000590 struct snd_ctl_elem_info *uinfo)
591{
592 struct soc_mixer_control *mc =
593 (struct soc_mixer_control *)kcontrol->private_value;
594 int max = mc->max;
595 int min = mc->min;
596
597 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
598 uinfo->count = 1;
599 uinfo->value.integer.min = min;
600 uinfo->value.integer.max = max;
601 return 0;
602}
603
Peter Ujfalusidb615502012-08-22 13:11:43 +0300604#define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000605static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300606omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000607 struct snd_ctl_elem_value *uc) \
608{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200609 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
610 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000611 struct soc_mixer_control *mc = \
612 (struct soc_mixer_control *)kc->private_value; \
613 int max = mc->max; \
614 int min = mc->min; \
615 int val = uc->value.integer.value[0]; \
616 \
617 if (val < min || val > max) \
618 return -EINVAL; \
619 \
620 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200621 return omap_st_set_chgain(mcbsp, channel, val); \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300622} \
623 \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000624static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300625omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000626 struct snd_ctl_elem_value *uc) \
627{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200628 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
629 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000630 s16 chgain; \
631 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200632 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000633 return -EAGAIN; \
634 \
635 uc->value.integer.value[0] = chgain; \
636 return 0; \
637}
638
Peter Ujfalusidb615502012-08-22 13:11:43 +0300639OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
640OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000641
642static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
643 struct snd_ctl_elem_value *ucontrol)
644{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200645 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
646 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000647 u8 value = ucontrol->value.integer.value[0];
648
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200649 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000650 return 0;
651
652 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200653 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000654 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200655 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000656
657 return 1;
658}
659
660static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
661 struct snd_ctl_elem_value *ucontrol)
662{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200663 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
664 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000665
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200666 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000667 return 0;
668}
669
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300670#define OMAP_MCBSP_ST_CONTROLS(port) \
671static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
672SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0, \
673 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode), \
674OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
675 -32768, 32767, \
676 omap_mcbsp_get_st_ch0_volume, \
677 omap_mcbsp_set_st_ch0_volume), \
678OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
679 -32768, 32767, \
680 omap_mcbsp_get_st_ch1_volume, \
681 omap_mcbsp_set_st_ch1_volume), \
682}
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000683
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300684OMAP_MCBSP_ST_CONTROLS(2);
685OMAP_MCBSP_ST_CONTROLS(3);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000686
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200687int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000688{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200689 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
690 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
691
Peter Ujfalusi8a88df42012-08-22 13:11:41 +0300692 if (!mcbsp->st_data) {
693 dev_warn(mcbsp->dev, "No sidetone data for port\n");
694 return 0;
695 }
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000696
Peter Ujfalusi28739df2012-08-22 13:11:40 +0300697 switch (mcbsp->id) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200698 case 2: /* McBSP 2 */
699 return snd_soc_add_dai_controls(cpu_dai,
700 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000701 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200702 case 3: /* McBSP 3 */
703 return snd_soc_add_dai_controls(cpu_dai,
704 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000705 ARRAY_SIZE(omap_mcbsp3_st_controls));
706 default:
707 break;
708 }
709
710 return -EINVAL;
711}
712EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
713
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300714static struct omap_mcbsp_platform_data omap2420_pdata = {
715 .reg_step = 4,
716 .reg_size = 2,
717};
718
719static struct omap_mcbsp_platform_data omap2430_pdata = {
720 .reg_step = 4,
721 .reg_size = 4,
722 .has_ccr = true,
723};
724
725static struct omap_mcbsp_platform_data omap3_pdata = {
726 .reg_step = 4,
727 .reg_size = 4,
728 .has_ccr = true,
729 .has_wakeup = true,
730};
731
732static struct omap_mcbsp_platform_data omap4_pdata = {
733 .reg_step = 4,
734 .reg_size = 4,
735 .has_ccr = true,
736 .has_wakeup = true,
737};
738
739static const struct of_device_id omap_mcbsp_of_match[] = {
740 {
741 .compatible = "ti,omap2420-mcbsp",
742 .data = &omap2420_pdata,
743 },
744 {
745 .compatible = "ti,omap2430-mcbsp",
746 .data = &omap2430_pdata,
747 },
748 {
749 .compatible = "ti,omap3-mcbsp",
750 .data = &omap3_pdata,
751 },
752 {
753 .compatible = "ti,omap4-mcbsp",
754 .data = &omap4_pdata,
755 },
756 { },
757};
758MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
759
Bill Pemberton7ff60002012-12-07 09:26:29 -0500760static int asoc_mcbsp_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000761{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200762 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
763 struct omap_mcbsp *mcbsp;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300764 const struct of_device_id *match;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200765 int ret;
766
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300767 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
768 if (match) {
769 struct device_node *node = pdev->dev.of_node;
770 int buffer_size;
771
772 pdata = devm_kzalloc(&pdev->dev,
773 sizeof(struct omap_mcbsp_platform_data),
774 GFP_KERNEL);
775 if (!pdata)
776 return -ENOMEM;
777
778 memcpy(pdata, match->data, sizeof(*pdata));
779 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
780 pdata->buffer_size = buffer_size;
781 } else if (!pdata) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200782 dev_err(&pdev->dev, "missing platform data.\n");
783 return -EINVAL;
784 }
785 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
786 if (!mcbsp)
787 return -ENOMEM;
788
789 mcbsp->id = pdev->id;
790 mcbsp->pdata = pdata;
791 mcbsp->dev = &pdev->dev;
792 platform_set_drvdata(pdev, mcbsp);
793
794 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200795 if (!ret)
796 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
797
798 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000799}
800
Bill Pemberton7ff60002012-12-07 09:26:29 -0500801static int asoc_mcbsp_remove(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000802{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200803 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
804
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000805 snd_soc_unregister_dai(&pdev->dev);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200806
807 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
808 mcbsp->pdata->ops->free(mcbsp->id);
809
810 omap_mcbsp_sysfs_remove(mcbsp);
811
812 clk_put(mcbsp->fclk);
813
814 platform_set_drvdata(pdev, NULL);
815
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000816 return 0;
817}
818
819static struct platform_driver asoc_mcbsp_driver = {
820 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200821 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000822 .owner = THIS_MODULE,
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300823 .of_match_table = omap_mcbsp_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000824 },
825
826 .probe = asoc_mcbsp_probe,
Bill Pemberton7ff60002012-12-07 09:26:29 -0500827 .remove = asoc_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000828};
829
Axel Linbeda5bf52011-11-25 10:12:16 +0800830module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000831
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300832MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200833MODULE_DESCRIPTION("OMAP I2S SoC Interface");
834MODULE_LICENSE("GPL");
Guillaume Gardet5e70b7fc2012-07-12 15:08:16 +0200835MODULE_ALIAS("platform:omap-mcbsp");