blob: 1c697c0ab7e5a7570db5861ddac2f8118a9e2945 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010034#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000035#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050037#include "i915_drv.h"
38
39#define DRM_I915_RING_DEBUG 1
40
41
42#if defined(CONFIG_DEBUG_FS)
43
Chris Wilsonf13d3f72010-09-20 17:36:15 +010044enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010045 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010046 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010047 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010048};
Ben Gamari433e12f2009-02-17 20:08:51 -050049
Chris Wilson70d39fe2010-08-25 16:03:34 +010050static const char *yesno(int v)
51{
52 return v ? "yes" : "no";
53}
54
55static int i915_capabilities(struct seq_file *m, void *data)
56{
57 struct drm_info_node *node = (struct drm_info_node *) m->private;
58 struct drm_device *dev = node->minor->dev;
59 const struct intel_device_info *info = INTEL_INFO(dev);
60
61 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030062 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010063#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
64#define SEP_SEMICOLON ;
65 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
66#undef PRINT_FLAG
67#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010068
69 return 0;
70}
Ben Gamari433e12f2009-02-17 20:08:51 -050071
Chris Wilson05394f32010-11-08 19:18:58 +000072static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000073{
Chris Wilson05394f32010-11-08 19:18:58 +000074 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000075 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000076 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000077 return "p";
78 else
79 return " ";
80}
81
Chris Wilson05394f32010-11-08 19:18:58 +000082static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000083{
Akshay Joshi0206e352011-08-16 15:34:10 -040084 switch (obj->tiling_mode) {
85 default:
86 case I915_TILING_NONE: return " ";
87 case I915_TILING_X: return "X";
88 case I915_TILING_Y: return "Y";
89 }
Chris Wilsona6172a82009-02-11 14:26:38 +000090}
91
Chris Wilson37811fc2010-08-25 22:45:57 +010092static void
93describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
94{
Kees Cook2563a452013-03-11 12:25:19 -070095 seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +010096 &obj->base,
97 get_pin_flag(obj),
98 get_tiling_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -080099 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100100 obj->base.read_domains,
101 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100102 obj->last_read_seqno,
103 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000104 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300105 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100106 obj->dirty ? " dirty" : "",
107 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
108 if (obj->base.name)
109 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100110 if (obj->pin_count)
111 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilson37811fc2010-08-25 22:45:57 +0100112 if (obj->fence_reg != I915_FENCE_REG_NONE)
113 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700114 if (i915_gem_obj_ggtt_bound(obj))
115 seq_printf(m, " (gtt offset: %08lx, size: %08x)",
116 i915_gem_obj_ggtt_offset(obj), (unsigned int)i915_gem_obj_ggtt_size(obj));
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000117 if (obj->stolen)
118 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000119 if (obj->pin_mappable || obj->fault_mappable) {
120 char s[3], *t = s;
121 if (obj->pin_mappable)
122 *t++ = 'p';
123 if (obj->fault_mappable)
124 *t++ = 'f';
125 *t = '\0';
126 seq_printf(m, " (%s mappable)", s);
127 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100128 if (obj->ring != NULL)
129 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100130}
131
Ben Gamari433e12f2009-02-17 20:08:51 -0500132static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500133{
134 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500135 uintptr_t list = (uintptr_t) node->info_ent->data;
136 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500137 struct drm_device *dev = node->minor->dev;
138 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000139 struct drm_i915_gem_object *obj;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100140 size_t total_obj_size, total_gtt_size;
141 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100142
143 ret = mutex_lock_interruptible(&dev->struct_mutex);
144 if (ret)
145 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500146
Ben Gamari433e12f2009-02-17 20:08:51 -0500147 switch (list) {
148 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100149 seq_puts(m, "Active:\n");
Chris Wilson69dc4982010-10-19 10:36:51 +0100150 head = &dev_priv->mm.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500151 break;
152 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100153 seq_puts(m, "Inactive:\n");
Ben Gamari433e12f2009-02-17 20:08:51 -0500154 head = &dev_priv->mm.inactive_list;
155 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500156 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100157 mutex_unlock(&dev->struct_mutex);
158 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500159 }
160
Chris Wilson8f2480f2010-09-26 11:44:19 +0100161 total_obj_size = total_gtt_size = count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000162 list_for_each_entry(obj, head, mm_list) {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100163 seq_puts(m, " ");
Chris Wilson05394f32010-11-08 19:18:58 +0000164 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100165 seq_putc(m, '\n');
Chris Wilson05394f32010-11-08 19:18:58 +0000166 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700167 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson8f2480f2010-09-26 11:44:19 +0100168 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500169 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100170 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700171
Chris Wilson8f2480f2010-09-26 11:44:19 +0100172 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
173 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500174 return 0;
175}
176
Chris Wilson6299f992010-11-24 12:23:44 +0000177#define count_objects(list, member) do { \
178 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700179 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000180 ++count; \
181 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700182 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000183 ++mappable_count; \
184 } \
185 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400186} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000187
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100188struct file_stats {
189 int count;
190 size_t total, active, inactive, unbound;
191};
192
193static int per_file_stats(int id, void *ptr, void *data)
194{
195 struct drm_i915_gem_object *obj = ptr;
196 struct file_stats *stats = data;
197
198 stats->count++;
199 stats->total += obj->base.size;
200
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700201 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100202 if (!list_empty(&obj->ring_list))
203 stats->active += obj->base.size;
204 else
205 stats->inactive += obj->base.size;
206 } else {
207 if (!list_empty(&obj->global_list))
208 stats->unbound += obj->base.size;
209 }
210
211 return 0;
212}
213
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100214static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100215{
216 struct drm_info_node *node = (struct drm_info_node *) m->private;
217 struct drm_device *dev = node->minor->dev;
218 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200219 u32 count, mappable_count, purgeable_count;
220 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000221 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100222 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100223 int ret;
224
225 ret = mutex_lock_interruptible(&dev->struct_mutex);
226 if (ret)
227 return ret;
228
Chris Wilson6299f992010-11-24 12:23:44 +0000229 seq_printf(m, "%u objects, %zu bytes\n",
230 dev_priv->mm.object_count,
231 dev_priv->mm.object_memory);
232
233 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700234 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000235 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
236 count, mappable_count, size, mappable_size);
237
238 size = count = mappable_size = mappable_count = 0;
239 count_objects(&dev_priv->mm.active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000240 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
241 count, mappable_count, size, mappable_size);
242
243 size = count = mappable_size = mappable_count = 0;
Chris Wilson6299f992010-11-24 12:23:44 +0000244 count_objects(&dev_priv->mm.inactive_list, mm_list);
245 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
246 count, mappable_count, size, mappable_size);
247
Chris Wilsonb7abb712012-08-20 11:33:30 +0200248 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700249 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200250 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200251 if (obj->madv == I915_MADV_DONTNEED)
252 purgeable_size += obj->base.size, ++purgeable_count;
253 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200254 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
255
Chris Wilson6299f992010-11-24 12:23:44 +0000256 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000258 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700259 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000260 ++count;
261 }
262 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700263 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000264 ++mappable_count;
265 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200266 if (obj->madv == I915_MADV_DONTNEED) {
267 purgeable_size += obj->base.size;
268 ++purgeable_count;
269 }
Chris Wilson6299f992010-11-24 12:23:44 +0000270 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200271 seq_printf(m, "%u purgeable objects, %zu bytes\n",
272 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000273 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
274 mappable_count, mappable_size);
275 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
276 count, size);
277
Ben Widawsky93d18792013-01-17 12:45:17 -0800278 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700279 dev_priv->gtt.base.total,
280 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100281
Damien Lespiau267f0c92013-06-24 22:59:48 +0100282 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100283 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
284 struct file_stats stats;
285
286 memset(&stats, 0, sizeof(stats));
287 idr_for_each(&file->object_idr, per_file_stats, &stats);
288 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
289 get_pid_task(file->pid, PIDTYPE_PID)->comm,
290 stats.count,
291 stats.total,
292 stats.active,
293 stats.inactive,
294 stats.unbound);
295 }
296
Chris Wilson73aa8082010-09-30 11:46:12 +0100297 mutex_unlock(&dev->struct_mutex);
298
299 return 0;
300}
301
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100302static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000303{
304 struct drm_info_node *node = (struct drm_info_node *) m->private;
305 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100306 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000307 struct drm_i915_private *dev_priv = dev->dev_private;
308 struct drm_i915_gem_object *obj;
309 size_t total_obj_size, total_gtt_size;
310 int count, ret;
311
312 ret = mutex_lock_interruptible(&dev->struct_mutex);
313 if (ret)
314 return ret;
315
316 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700317 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100318 if (list == PINNED_LIST && obj->pin_count == 0)
319 continue;
320
Damien Lespiau267f0c92013-06-24 22:59:48 +0100321 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000322 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100323 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000324 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700325 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000326 count++;
327 }
328
329 mutex_unlock(&dev->struct_mutex);
330
331 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
332 count, total_obj_size, total_gtt_size);
333
334 return 0;
335}
336
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100337static int i915_gem_pageflip_info(struct seq_file *m, void *data)
338{
339 struct drm_info_node *node = (struct drm_info_node *) m->private;
340 struct drm_device *dev = node->minor->dev;
341 unsigned long flags;
342 struct intel_crtc *crtc;
343
344 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800345 const char pipe = pipe_name(crtc->pipe);
346 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100347 struct intel_unpin_work *work;
348
349 spin_lock_irqsave(&dev->event_lock, flags);
350 work = crtc->unpin_work;
351 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800352 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100353 pipe, plane);
354 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000355 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800356 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100357 pipe, plane);
358 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800359 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100360 pipe, plane);
361 }
362 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100363 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100364 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100365 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000366 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100367
368 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000369 struct drm_i915_gem_object *obj = work->old_fb_obj;
370 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700371 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
372 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100373 }
374 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000375 struct drm_i915_gem_object *obj = work->pending_flip_obj;
376 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700377 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
378 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100379 }
380 }
381 spin_unlock_irqrestore(&dev->event_lock, flags);
382 }
383
384 return 0;
385}
386
Ben Gamari20172632009-02-17 20:08:50 -0500387static int i915_gem_request_info(struct seq_file *m, void *data)
388{
389 struct drm_info_node *node = (struct drm_info_node *) m->private;
390 struct drm_device *dev = node->minor->dev;
391 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100392 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500393 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100394 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100395
396 ret = mutex_lock_interruptible(&dev->struct_mutex);
397 if (ret)
398 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500399
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100400 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100401 for_each_ring(ring, dev_priv, i) {
402 if (list_empty(&ring->request_list))
403 continue;
404
405 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100406 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100407 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100408 list) {
409 seq_printf(m, " %d @ %d\n",
410 gem_request->seqno,
411 (int) (jiffies - gem_request->emitted_jiffies));
412 }
413 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500414 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100415 mutex_unlock(&dev->struct_mutex);
416
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100417 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100418 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100419
Ben Gamari20172632009-02-17 20:08:50 -0500420 return 0;
421}
422
Chris Wilsonb2223492010-10-27 15:27:33 +0100423static void i915_ring_seqno_info(struct seq_file *m,
424 struct intel_ring_buffer *ring)
425{
426 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200427 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100428 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100429 }
430}
431
Ben Gamari20172632009-02-17 20:08:50 -0500432static int i915_gem_seqno_info(struct seq_file *m, void *data)
433{
434 struct drm_info_node *node = (struct drm_info_node *) m->private;
435 struct drm_device *dev = node->minor->dev;
436 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100437 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000438 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100439
440 ret = mutex_lock_interruptible(&dev->struct_mutex);
441 if (ret)
442 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500443
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100444 for_each_ring(ring, dev_priv, i)
445 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100446
447 mutex_unlock(&dev->struct_mutex);
448
Ben Gamari20172632009-02-17 20:08:50 -0500449 return 0;
450}
451
452
453static int i915_interrupt_info(struct seq_file *m, void *data)
454{
455 struct drm_info_node *node = (struct drm_info_node *) m->private;
456 struct drm_device *dev = node->minor->dev;
457 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100458 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800459 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100460
461 ret = mutex_lock_interruptible(&dev->struct_mutex);
462 if (ret)
463 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500464
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700465 if (IS_VALLEYVIEW(dev)) {
466 seq_printf(m, "Display IER:\t%08x\n",
467 I915_READ(VLV_IER));
468 seq_printf(m, "Display IIR:\t%08x\n",
469 I915_READ(VLV_IIR));
470 seq_printf(m, "Display IIR_RW:\t%08x\n",
471 I915_READ(VLV_IIR_RW));
472 seq_printf(m, "Display IMR:\t%08x\n",
473 I915_READ(VLV_IMR));
474 for_each_pipe(pipe)
475 seq_printf(m, "Pipe %c stat:\t%08x\n",
476 pipe_name(pipe),
477 I915_READ(PIPESTAT(pipe)));
478
479 seq_printf(m, "Master IER:\t%08x\n",
480 I915_READ(VLV_MASTER_IER));
481
482 seq_printf(m, "Render IER:\t%08x\n",
483 I915_READ(GTIER));
484 seq_printf(m, "Render IIR:\t%08x\n",
485 I915_READ(GTIIR));
486 seq_printf(m, "Render IMR:\t%08x\n",
487 I915_READ(GTIMR));
488
489 seq_printf(m, "PM IER:\t\t%08x\n",
490 I915_READ(GEN6_PMIER));
491 seq_printf(m, "PM IIR:\t\t%08x\n",
492 I915_READ(GEN6_PMIIR));
493 seq_printf(m, "PM IMR:\t\t%08x\n",
494 I915_READ(GEN6_PMIMR));
495
496 seq_printf(m, "Port hotplug:\t%08x\n",
497 I915_READ(PORT_HOTPLUG_EN));
498 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
499 I915_READ(VLV_DPFLIPSTAT));
500 seq_printf(m, "DPINVGTT:\t%08x\n",
501 I915_READ(DPINVGTT));
502
503 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800504 seq_printf(m, "Interrupt enable: %08x\n",
505 I915_READ(IER));
506 seq_printf(m, "Interrupt identity: %08x\n",
507 I915_READ(IIR));
508 seq_printf(m, "Interrupt mask: %08x\n",
509 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800510 for_each_pipe(pipe)
511 seq_printf(m, "Pipe %c stat: %08x\n",
512 pipe_name(pipe),
513 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800514 } else {
515 seq_printf(m, "North Display Interrupt enable: %08x\n",
516 I915_READ(DEIER));
517 seq_printf(m, "North Display Interrupt identity: %08x\n",
518 I915_READ(DEIIR));
519 seq_printf(m, "North Display Interrupt mask: %08x\n",
520 I915_READ(DEIMR));
521 seq_printf(m, "South Display Interrupt enable: %08x\n",
522 I915_READ(SDEIER));
523 seq_printf(m, "South Display Interrupt identity: %08x\n",
524 I915_READ(SDEIIR));
525 seq_printf(m, "South Display Interrupt mask: %08x\n",
526 I915_READ(SDEIMR));
527 seq_printf(m, "Graphics Interrupt enable: %08x\n",
528 I915_READ(GTIER));
529 seq_printf(m, "Graphics Interrupt identity: %08x\n",
530 I915_READ(GTIIR));
531 seq_printf(m, "Graphics Interrupt mask: %08x\n",
532 I915_READ(GTIMR));
533 }
Ben Gamari20172632009-02-17 20:08:50 -0500534 seq_printf(m, "Interrupts received: %d\n",
535 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100536 for_each_ring(ring, dev_priv, i) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700537 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100538 seq_printf(m,
539 "Graphics Interrupt mask (%s): %08x\n",
540 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000541 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100542 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000543 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100544 mutex_unlock(&dev->struct_mutex);
545
Ben Gamari20172632009-02-17 20:08:50 -0500546 return 0;
547}
548
Chris Wilsona6172a82009-02-11 14:26:38 +0000549static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
550{
551 struct drm_info_node *node = (struct drm_info_node *) m->private;
552 struct drm_device *dev = node->minor->dev;
553 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100554 int i, ret;
555
556 ret = mutex_lock_interruptible(&dev->struct_mutex);
557 if (ret)
558 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000559
560 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
561 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
562 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000563 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000564
Chris Wilson6c085a72012-08-20 11:40:46 +0200565 seq_printf(m, "Fence %d, pin count = %d, object = ",
566 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100567 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100568 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100569 else
Chris Wilson05394f32010-11-08 19:18:58 +0000570 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100571 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000572 }
573
Chris Wilson05394f32010-11-08 19:18:58 +0000574 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000575 return 0;
576}
577
Ben Gamari20172632009-02-17 20:08:50 -0500578static int i915_hws_info(struct seq_file *m, void *data)
579{
580 struct drm_info_node *node = (struct drm_info_node *) m->private;
581 struct drm_device *dev = node->minor->dev;
582 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100583 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100584 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100585 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500586
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000587 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100588 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500589 if (hws == NULL)
590 return 0;
591
592 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
593 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
594 i * 4,
595 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
596 }
597 return 0;
598}
599
Daniel Vetterd5442302012-04-27 15:17:40 +0200600static ssize_t
601i915_error_state_write(struct file *filp,
602 const char __user *ubuf,
603 size_t cnt,
604 loff_t *ppos)
605{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300606 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200607 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200608 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200609
610 DRM_DEBUG_DRIVER("Resetting error state\n");
611
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200612 ret = mutex_lock_interruptible(&dev->struct_mutex);
613 if (ret)
614 return ret;
615
Daniel Vetterd5442302012-04-27 15:17:40 +0200616 i915_destroy_error_state(dev);
617 mutex_unlock(&dev->struct_mutex);
618
619 return cnt;
620}
621
622static int i915_error_state_open(struct inode *inode, struct file *file)
623{
624 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200625 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200626
627 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
628 if (!error_priv)
629 return -ENOMEM;
630
631 error_priv->dev = dev;
632
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300633 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200634
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300635 file->private_data = error_priv;
636
637 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200638}
639
640static int i915_error_state_release(struct inode *inode, struct file *file)
641{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300642 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200643
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300644 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200645 kfree(error_priv);
646
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300647 return 0;
648}
649
650static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
651 size_t count, loff_t *pos)
652{
653 struct i915_error_state_file_priv *error_priv = file->private_data;
654 struct drm_i915_error_state_buf error_str;
655 loff_t tmp_pos = 0;
656 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300657 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300658
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300659 ret = i915_error_state_buf_init(&error_str, count, *pos);
660 if (ret)
661 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300662
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300663 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300664 if (ret)
665 goto out;
666
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300667 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
668 error_str.buf,
669 error_str.bytes);
670
671 if (ret_count < 0)
672 ret = ret_count;
673 else
674 *pos = error_str.start + ret_count;
675out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300676 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300677 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200678}
679
680static const struct file_operations i915_error_state_fops = {
681 .owner = THIS_MODULE,
682 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300683 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200684 .write = i915_error_state_write,
685 .llseek = default_llseek,
686 .release = i915_error_state_release,
687};
688
Kees Cook647416f2013-03-10 14:10:06 -0700689static int
690i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200691{
Kees Cook647416f2013-03-10 14:10:06 -0700692 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200693 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200694 int ret;
695
696 ret = mutex_lock_interruptible(&dev->struct_mutex);
697 if (ret)
698 return ret;
699
Kees Cook647416f2013-03-10 14:10:06 -0700700 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200701 mutex_unlock(&dev->struct_mutex);
702
Kees Cook647416f2013-03-10 14:10:06 -0700703 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200704}
705
Kees Cook647416f2013-03-10 14:10:06 -0700706static int
707i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200708{
Kees Cook647416f2013-03-10 14:10:06 -0700709 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200710 int ret;
711
Mika Kuoppala40633212012-12-04 15:12:00 +0200712 ret = mutex_lock_interruptible(&dev->struct_mutex);
713 if (ret)
714 return ret;
715
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200716 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200717 mutex_unlock(&dev->struct_mutex);
718
Kees Cook647416f2013-03-10 14:10:06 -0700719 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200720}
721
Kees Cook647416f2013-03-10 14:10:06 -0700722DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
723 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300724 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200725
Jesse Barnesf97108d2010-01-29 11:27:07 -0800726static int i915_rstdby_delays(struct seq_file *m, void *unused)
727{
728 struct drm_info_node *node = (struct drm_info_node *) m->private;
729 struct drm_device *dev = node->minor->dev;
730 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700731 u16 crstanddelay;
732 int ret;
733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
737
738 crstanddelay = I915_READ16(CRSTANDVID);
739
740 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800741
742 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
743
744 return 0;
745}
746
747static int i915_cur_delayinfo(struct seq_file *m, void *unused)
748{
749 struct drm_info_node *node = (struct drm_info_node *) m->private;
750 struct drm_device *dev = node->minor->dev;
751 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100752 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800753
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800754 if (IS_GEN5(dev)) {
755 u16 rgvswctl = I915_READ16(MEMSWCTL);
756 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
757
758 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
759 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
760 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
761 MEMSTAT_VID_SHIFT);
762 seq_printf(m, "Current P-state: %d\n",
763 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700764 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800765 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
766 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
767 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800768 u32 rpstat, cagf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800769 u32 rpupei, rpcurup, rpprevup;
770 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800771 int max_freq;
772
773 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100774 ret = mutex_lock_interruptible(&dev->struct_mutex);
775 if (ret)
776 return ret;
777
Ben Widawskyfcca7922011-04-25 11:23:07 -0700778 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800779
Jesse Barnesccab5c82011-01-18 15:49:25 -0800780 rpstat = I915_READ(GEN6_RPSTAT1);
781 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
782 rpcurup = I915_READ(GEN6_RP_CUR_UP);
783 rpprevup = I915_READ(GEN6_RP_PREV_UP);
784 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
785 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
786 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800787 if (IS_HASWELL(dev))
788 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
789 else
790 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
791 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800792
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100793 gen6_gt_force_wake_put(dev_priv);
794 mutex_unlock(&dev->struct_mutex);
795
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800796 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800797 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800798 seq_printf(m, "Render p-state ratio: %d\n",
799 (gt_perf_status & 0xff00) >> 8);
800 seq_printf(m, "Render p-state VID: %d\n",
801 gt_perf_status & 0xff);
802 seq_printf(m, "Render p-state limit: %d\n",
803 rp_state_limits & 0xff);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800804 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800805 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
806 GEN6_CURICONT_MASK);
807 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
808 GEN6_CURBSYTAVG_MASK);
809 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
810 GEN6_CURBSYTAVG_MASK);
811 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
812 GEN6_CURIAVG_MASK);
813 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
814 GEN6_CURBSYTAVG_MASK);
815 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
816 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800817
818 max_freq = (rp_state_cap & 0xff0000) >> 16;
819 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700820 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800821
822 max_freq = (rp_state_cap & 0xff00) >> 8;
823 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700824 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800825
826 max_freq = rp_state_cap & 0xff;
827 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700828 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -0700829
830 seq_printf(m, "Max overclocked frequency: %dMHz\n",
831 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700832 } else if (IS_VALLEYVIEW(dev)) {
833 u32 freq_sts, val;
834
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700835 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +0300836 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700837 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
838 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
839
Jani Nikula64936252013-05-22 15:36:20 +0300840 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700841 seq_printf(m, "max GPU freq: %d MHz\n",
842 vlv_gpu_freq(dev_priv->mem_freq, val));
843
Jani Nikula64936252013-05-22 15:36:20 +0300844 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700845 seq_printf(m, "min GPU freq: %d MHz\n",
846 vlv_gpu_freq(dev_priv->mem_freq, val));
847
848 seq_printf(m, "current GPU freq: %d MHz\n",
849 vlv_gpu_freq(dev_priv->mem_freq,
850 (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700851 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800852 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100853 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800854 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800855
856 return 0;
857}
858
859static int i915_delayfreq_table(struct seq_file *m, void *unused)
860{
861 struct drm_info_node *node = (struct drm_info_node *) m->private;
862 struct drm_device *dev = node->minor->dev;
863 drm_i915_private_t *dev_priv = dev->dev_private;
864 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700865 int ret, i;
866
867 ret = mutex_lock_interruptible(&dev->struct_mutex);
868 if (ret)
869 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800870
871 for (i = 0; i < 16; i++) {
872 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700873 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
874 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800875 }
876
Ben Widawsky616fdb52011-10-05 11:44:54 -0700877 mutex_unlock(&dev->struct_mutex);
878
Jesse Barnesf97108d2010-01-29 11:27:07 -0800879 return 0;
880}
881
882static inline int MAP_TO_MV(int map)
883{
884 return 1250 - (map * 25);
885}
886
887static int i915_inttoext_table(struct seq_file *m, void *unused)
888{
889 struct drm_info_node *node = (struct drm_info_node *) m->private;
890 struct drm_device *dev = node->minor->dev;
891 drm_i915_private_t *dev_priv = dev->dev_private;
892 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700893 int ret, i;
894
895 ret = mutex_lock_interruptible(&dev->struct_mutex);
896 if (ret)
897 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800898
899 for (i = 1; i <= 32; i++) {
900 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
901 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
902 }
903
Ben Widawsky616fdb52011-10-05 11:44:54 -0700904 mutex_unlock(&dev->struct_mutex);
905
Jesse Barnesf97108d2010-01-29 11:27:07 -0800906 return 0;
907}
908
Ben Widawsky4d855292011-12-12 19:34:16 -0800909static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800910{
911 struct drm_info_node *node = (struct drm_info_node *) m->private;
912 struct drm_device *dev = node->minor->dev;
913 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700914 u32 rgvmodectl, rstdbyctl;
915 u16 crstandvid;
916 int ret;
917
918 ret = mutex_lock_interruptible(&dev->struct_mutex);
919 if (ret)
920 return ret;
921
922 rgvmodectl = I915_READ(MEMMODECTL);
923 rstdbyctl = I915_READ(RSTDBYCTL);
924 crstandvid = I915_READ16(CRSTANDVID);
925
926 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800927
928 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
929 "yes" : "no");
930 seq_printf(m, "Boost freq: %d\n",
931 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
932 MEMMODE_BOOST_FREQ_SHIFT);
933 seq_printf(m, "HW control enabled: %s\n",
934 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
935 seq_printf(m, "SW control enabled: %s\n",
936 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
937 seq_printf(m, "Gated voltage change: %s\n",
938 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
939 seq_printf(m, "Starting frequency: P%d\n",
940 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700941 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -0800942 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700943 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
944 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
945 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
946 seq_printf(m, "Render standby enabled: %s\n",
947 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +0100948 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -0800949 switch (rstdbyctl & RSX_STATUS_MASK) {
950 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100951 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800952 break;
953 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100954 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800955 break;
956 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100957 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800958 break;
959 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100960 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800961 break;
962 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100963 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800964 break;
965 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100966 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800967 break;
968 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100969 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800970 break;
971 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800972
973 return 0;
974}
975
Ben Widawsky4d855292011-12-12 19:34:16 -0800976static int gen6_drpc_info(struct seq_file *m)
977{
978
979 struct drm_info_node *node = (struct drm_info_node *) m->private;
980 struct drm_device *dev = node->minor->dev;
981 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -0700982 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +0100983 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100984 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -0800985
986 ret = mutex_lock_interruptible(&dev->struct_mutex);
987 if (ret)
988 return ret;
989
Daniel Vetter93b525d2012-01-25 13:52:43 +0100990 spin_lock_irq(&dev_priv->gt_lock);
991 forcewake_count = dev_priv->forcewake_count;
992 spin_unlock_irq(&dev_priv->gt_lock);
993
994 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100995 seq_puts(m, "RC information inaccurate because somebody "
996 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -0800997 } else {
998 /* NB: we cannot use forcewake, else we read the wrong values */
999 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1000 udelay(10);
1001 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1002 }
1003
1004 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1005 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1006
1007 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1008 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1009 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001010 mutex_lock(&dev_priv->rps.hw_lock);
1011 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1012 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001013
1014 seq_printf(m, "Video Turbo Mode: %s\n",
1015 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1016 seq_printf(m, "HW control enabled: %s\n",
1017 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1018 seq_printf(m, "SW control enabled: %s\n",
1019 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1020 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001021 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001022 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1023 seq_printf(m, "RC6 Enabled: %s\n",
1024 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1025 seq_printf(m, "Deep RC6 Enabled: %s\n",
1026 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1027 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1028 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001029 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001030 switch (gt_core_status & GEN6_RCn_MASK) {
1031 case GEN6_RC0:
1032 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001033 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001034 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001035 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001036 break;
1037 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001038 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001039 break;
1040 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001041 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001042 break;
1043 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001044 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001045 break;
1046 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001047 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001048 break;
1049 }
1050
1051 seq_printf(m, "Core Power Down: %s\n",
1052 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001053
1054 /* Not exactly sure what this is */
1055 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1056 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1057 seq_printf(m, "RC6 residency since boot: %u\n",
1058 I915_READ(GEN6_GT_GFX_RC6));
1059 seq_printf(m, "RC6+ residency since boot: %u\n",
1060 I915_READ(GEN6_GT_GFX_RC6p));
1061 seq_printf(m, "RC6++ residency since boot: %u\n",
1062 I915_READ(GEN6_GT_GFX_RC6pp));
1063
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001064 seq_printf(m, "RC6 voltage: %dmV\n",
1065 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1066 seq_printf(m, "RC6+ voltage: %dmV\n",
1067 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1068 seq_printf(m, "RC6++ voltage: %dmV\n",
1069 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001070 return 0;
1071}
1072
1073static int i915_drpc_info(struct seq_file *m, void *unused)
1074{
1075 struct drm_info_node *node = (struct drm_info_node *) m->private;
1076 struct drm_device *dev = node->minor->dev;
1077
1078 if (IS_GEN6(dev) || IS_GEN7(dev))
1079 return gen6_drpc_info(m);
1080 else
1081 return ironlake_drpc_info(m);
1082}
1083
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001084static int i915_fbc_status(struct seq_file *m, void *unused)
1085{
1086 struct drm_info_node *node = (struct drm_info_node *) m->private;
1087 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001088 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001089
Adam Jacksonee5382a2010-04-23 11:17:39 -04001090 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001091 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001092 return 0;
1093 }
1094
Adam Jacksonee5382a2010-04-23 11:17:39 -04001095 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001096 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001097 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001098 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001099 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001100 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001101 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001102 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001103 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001104 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001105 break;
1106 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001107 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001108 break;
1109 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001110 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001111 break;
1112 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001113 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001114 break;
1115 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001116 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001117 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001118 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001119 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001120 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001121 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001122 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001123 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001124 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001125 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001126 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001127 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001128 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001129 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001130 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001131 }
1132 return 0;
1133}
1134
Paulo Zanoni92d44622013-05-31 16:33:24 -03001135static int i915_ips_status(struct seq_file *m, void *unused)
1136{
1137 struct drm_info_node *node = (struct drm_info_node *) m->private;
1138 struct drm_device *dev = node->minor->dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140
Damien Lespiauf5adf942013-06-24 18:29:34 +01001141 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001142 seq_puts(m, "not supported\n");
1143 return 0;
1144 }
1145
1146 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1147 seq_puts(m, "enabled\n");
1148 else
1149 seq_puts(m, "disabled\n");
1150
1151 return 0;
1152}
1153
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001154static int i915_sr_status(struct seq_file *m, void *unused)
1155{
1156 struct drm_info_node *node = (struct drm_info_node *) m->private;
1157 struct drm_device *dev = node->minor->dev;
1158 drm_i915_private_t *dev_priv = dev->dev_private;
1159 bool sr_enabled = false;
1160
Yuanhan Liu13982612010-12-15 15:42:31 +08001161 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001162 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001163 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001164 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1165 else if (IS_I915GM(dev))
1166 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1167 else if (IS_PINEVIEW(dev))
1168 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1169
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001170 seq_printf(m, "self-refresh: %s\n",
1171 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001172
1173 return 0;
1174}
1175
Jesse Barnes7648fa92010-05-20 14:28:11 -07001176static int i915_emon_status(struct seq_file *m, void *unused)
1177{
1178 struct drm_info_node *node = (struct drm_info_node *) m->private;
1179 struct drm_device *dev = node->minor->dev;
1180 drm_i915_private_t *dev_priv = dev->dev_private;
1181 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001182 int ret;
1183
Chris Wilson582be6b2012-04-30 19:35:02 +01001184 if (!IS_GEN5(dev))
1185 return -ENODEV;
1186
Chris Wilsonde227ef2010-07-03 07:58:38 +01001187 ret = mutex_lock_interruptible(&dev->struct_mutex);
1188 if (ret)
1189 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001190
1191 temp = i915_mch_val(dev_priv);
1192 chipset = i915_chipset_val(dev_priv);
1193 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001194 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001195
1196 seq_printf(m, "GMCH temp: %ld\n", temp);
1197 seq_printf(m, "Chipset power: %ld\n", chipset);
1198 seq_printf(m, "GFX power: %ld\n", gfx);
1199 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1200
1201 return 0;
1202}
1203
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001204static int i915_ring_freq_table(struct seq_file *m, void *unused)
1205{
1206 struct drm_info_node *node = (struct drm_info_node *) m->private;
1207 struct drm_device *dev = node->minor->dev;
1208 drm_i915_private_t *dev_priv = dev->dev_private;
1209 int ret;
1210 int gpu_freq, ia_freq;
1211
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001212 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001213 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001214 return 0;
1215 }
1216
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001217 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001218 if (ret)
1219 return ret;
1220
Damien Lespiau267f0c92013-06-24 22:59:48 +01001221 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001222
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001223 for (gpu_freq = dev_priv->rps.min_delay;
1224 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001225 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001226 ia_freq = gpu_freq;
1227 sandybridge_pcode_read(dev_priv,
1228 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1229 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001230 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1231 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1232 ((ia_freq >> 0) & 0xff) * 100,
1233 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001234 }
1235
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001236 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001237
1238 return 0;
1239}
1240
Jesse Barnes7648fa92010-05-20 14:28:11 -07001241static int i915_gfxec(struct seq_file *m, void *unused)
1242{
1243 struct drm_info_node *node = (struct drm_info_node *) m->private;
1244 struct drm_device *dev = node->minor->dev;
1245 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001246 int ret;
1247
1248 ret = mutex_lock_interruptible(&dev->struct_mutex);
1249 if (ret)
1250 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001251
1252 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1253
Ben Widawsky616fdb52011-10-05 11:44:54 -07001254 mutex_unlock(&dev->struct_mutex);
1255
Jesse Barnes7648fa92010-05-20 14:28:11 -07001256 return 0;
1257}
1258
Chris Wilson44834a62010-08-19 16:09:23 +01001259static int i915_opregion(struct seq_file *m, void *unused)
1260{
1261 struct drm_info_node *node = (struct drm_info_node *) m->private;
1262 struct drm_device *dev = node->minor->dev;
1263 drm_i915_private_t *dev_priv = dev->dev_private;
1264 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001265 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001266 int ret;
1267
Daniel Vetter0d38f002012-04-21 22:49:10 +02001268 if (data == NULL)
1269 return -ENOMEM;
1270
Chris Wilson44834a62010-08-19 16:09:23 +01001271 ret = mutex_lock_interruptible(&dev->struct_mutex);
1272 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001273 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001274
Daniel Vetter0d38f002012-04-21 22:49:10 +02001275 if (opregion->header) {
1276 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1277 seq_write(m, data, OPREGION_SIZE);
1278 }
Chris Wilson44834a62010-08-19 16:09:23 +01001279
1280 mutex_unlock(&dev->struct_mutex);
1281
Daniel Vetter0d38f002012-04-21 22:49:10 +02001282out:
1283 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001284 return 0;
1285}
1286
Chris Wilson37811fc2010-08-25 22:45:57 +01001287static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1288{
1289 struct drm_info_node *node = (struct drm_info_node *) m->private;
1290 struct drm_device *dev = node->minor->dev;
1291 drm_i915_private_t *dev_priv = dev->dev_private;
1292 struct intel_fbdev *ifbdev;
1293 struct intel_framebuffer *fb;
1294 int ret;
1295
1296 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1297 if (ret)
1298 return ret;
1299
1300 ifbdev = dev_priv->fbdev;
1301 fb = to_intel_framebuffer(ifbdev->helper.fb);
1302
Daniel Vetter623f9782012-12-11 16:21:38 +01001303 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001304 fb->base.width,
1305 fb->base.height,
1306 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001307 fb->base.bits_per_pixel,
1308 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001309 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001310 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001311 mutex_unlock(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001312
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001313 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001314 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1315 if (&fb->base == ifbdev->helper.fb)
1316 continue;
1317
Daniel Vetter623f9782012-12-11 16:21:38 +01001318 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001319 fb->base.width,
1320 fb->base.height,
1321 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001322 fb->base.bits_per_pixel,
1323 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001324 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001325 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001326 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001327 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001328
1329 return 0;
1330}
1331
Ben Widawskye76d3632011-03-19 18:14:29 -07001332static int i915_context_status(struct seq_file *m, void *unused)
1333{
1334 struct drm_info_node *node = (struct drm_info_node *) m->private;
1335 struct drm_device *dev = node->minor->dev;
1336 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001337 struct intel_ring_buffer *ring;
1338 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001339
1340 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1341 if (ret)
1342 return ret;
1343
Daniel Vetter3e373942012-11-02 19:55:04 +01001344 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001345 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001346 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001347 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001348 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001349
Daniel Vetter3e373942012-11-02 19:55:04 +01001350 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001351 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001352 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001353 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001354 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001355
Ben Widawskya168c292013-02-14 15:05:12 -08001356 for_each_ring(ring, dev_priv, i) {
1357 if (ring->default_context) {
1358 seq_printf(m, "HW default context %s ring ", ring->name);
1359 describe_obj(m, ring->default_context->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001360 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001361 }
1362 }
1363
Ben Widawskye76d3632011-03-19 18:14:29 -07001364 mutex_unlock(&dev->mode_config.mutex);
1365
1366 return 0;
1367}
1368
Ben Widawsky6d794d42011-04-25 11:25:56 -07001369static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1370{
1371 struct drm_info_node *node = (struct drm_info_node *) m->private;
1372 struct drm_device *dev = node->minor->dev;
1373 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001374 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001375
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001376 spin_lock_irq(&dev_priv->gt_lock);
1377 forcewake_count = dev_priv->forcewake_count;
1378 spin_unlock_irq(&dev_priv->gt_lock);
1379
1380 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001381
1382 return 0;
1383}
1384
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001385static const char *swizzle_string(unsigned swizzle)
1386{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001387 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001388 case I915_BIT_6_SWIZZLE_NONE:
1389 return "none";
1390 case I915_BIT_6_SWIZZLE_9:
1391 return "bit9";
1392 case I915_BIT_6_SWIZZLE_9_10:
1393 return "bit9/bit10";
1394 case I915_BIT_6_SWIZZLE_9_11:
1395 return "bit9/bit11";
1396 case I915_BIT_6_SWIZZLE_9_10_11:
1397 return "bit9/bit10/bit11";
1398 case I915_BIT_6_SWIZZLE_9_17:
1399 return "bit9/bit17";
1400 case I915_BIT_6_SWIZZLE_9_10_17:
1401 return "bit9/bit10/bit17";
1402 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001403 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001404 }
1405
1406 return "bug";
1407}
1408
1409static int i915_swizzle_info(struct seq_file *m, void *data)
1410{
1411 struct drm_info_node *node = (struct drm_info_node *) m->private;
1412 struct drm_device *dev = node->minor->dev;
1413 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001414 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001415
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001416 ret = mutex_lock_interruptible(&dev->struct_mutex);
1417 if (ret)
1418 return ret;
1419
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001420 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1421 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1422 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1423 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1424
1425 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1426 seq_printf(m, "DDC = 0x%08x\n",
1427 I915_READ(DCC));
1428 seq_printf(m, "C0DRB3 = 0x%04x\n",
1429 I915_READ16(C0DRB3));
1430 seq_printf(m, "C1DRB3 = 0x%04x\n",
1431 I915_READ16(C1DRB3));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001432 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1433 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1434 I915_READ(MAD_DIMM_C0));
1435 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1436 I915_READ(MAD_DIMM_C1));
1437 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1438 I915_READ(MAD_DIMM_C2));
1439 seq_printf(m, "TILECTL = 0x%08x\n",
1440 I915_READ(TILECTL));
1441 seq_printf(m, "ARB_MODE = 0x%08x\n",
1442 I915_READ(ARB_MODE));
1443 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1444 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001445 }
1446 mutex_unlock(&dev->struct_mutex);
1447
1448 return 0;
1449}
1450
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001451static int i915_ppgtt_info(struct seq_file *m, void *data)
1452{
1453 struct drm_info_node *node = (struct drm_info_node *) m->private;
1454 struct drm_device *dev = node->minor->dev;
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456 struct intel_ring_buffer *ring;
1457 int i, ret;
1458
1459
1460 ret = mutex_lock_interruptible(&dev->struct_mutex);
1461 if (ret)
1462 return ret;
1463 if (INTEL_INFO(dev)->gen == 6)
1464 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1465
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001466 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001467 seq_printf(m, "%s\n", ring->name);
1468 if (INTEL_INFO(dev)->gen == 7)
1469 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1470 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1471 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1472 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1473 }
1474 if (dev_priv->mm.aliasing_ppgtt) {
1475 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1476
Damien Lespiau267f0c92013-06-24 22:59:48 +01001477 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001478 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1479 }
1480 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1481 mutex_unlock(&dev->struct_mutex);
1482
1483 return 0;
1484}
1485
Jesse Barnes57f350b2012-03-28 13:39:25 -07001486static int i915_dpio_info(struct seq_file *m, void *data)
1487{
1488 struct drm_info_node *node = (struct drm_info_node *) m->private;
1489 struct drm_device *dev = node->minor->dev;
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491 int ret;
1492
1493
1494 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001495 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001496 return 0;
1497 }
1498
Daniel Vetter09153002012-12-12 14:06:44 +01001499 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001500 if (ret)
1501 return ret;
1502
1503 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1504
1505 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001506 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001507 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001508 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001509
1510 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001511 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001512 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001513 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001514
1515 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001516 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001517 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001518 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001519
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001520 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1521 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
1522 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1523 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001524
1525 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001526 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001527
Daniel Vetter09153002012-12-12 14:06:44 +01001528 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001529
1530 return 0;
1531}
1532
Ben Widawsky63573eb2013-07-04 11:02:07 -07001533static int i915_llc(struct seq_file *m, void *data)
1534{
1535 struct drm_info_node *node = (struct drm_info_node *) m->private;
1536 struct drm_device *dev = node->minor->dev;
1537 struct drm_i915_private *dev_priv = dev->dev_private;
1538
1539 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1540 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1541 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1542
1543 return 0;
1544}
1545
Kees Cook647416f2013-03-10 14:10:06 -07001546static int
1547i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001548{
Kees Cook647416f2013-03-10 14:10:06 -07001549 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001550 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001551
Kees Cook647416f2013-03-10 14:10:06 -07001552 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001553
Kees Cook647416f2013-03-10 14:10:06 -07001554 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001555}
1556
Kees Cook647416f2013-03-10 14:10:06 -07001557static int
1558i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001559{
Kees Cook647416f2013-03-10 14:10:06 -07001560 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001561
Kees Cook647416f2013-03-10 14:10:06 -07001562 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001563 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001564
Kees Cook647416f2013-03-10 14:10:06 -07001565 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001566}
1567
Kees Cook647416f2013-03-10 14:10:06 -07001568DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1569 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001570 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001571
Kees Cook647416f2013-03-10 14:10:06 -07001572static int
1573i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001574{
Kees Cook647416f2013-03-10 14:10:06 -07001575 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001576 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001577
Kees Cook647416f2013-03-10 14:10:06 -07001578 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001579
Kees Cook647416f2013-03-10 14:10:06 -07001580 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001581}
1582
Kees Cook647416f2013-03-10 14:10:06 -07001583static int
1584i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001585{
Kees Cook647416f2013-03-10 14:10:06 -07001586 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001587 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001588 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001589
Kees Cook647416f2013-03-10 14:10:06 -07001590 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001591
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001592 ret = mutex_lock_interruptible(&dev->struct_mutex);
1593 if (ret)
1594 return ret;
1595
Daniel Vetter99584db2012-11-14 17:14:04 +01001596 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001597 mutex_unlock(&dev->struct_mutex);
1598
Kees Cook647416f2013-03-10 14:10:06 -07001599 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001600}
1601
Kees Cook647416f2013-03-10 14:10:06 -07001602DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1603 i915_ring_stop_get, i915_ring_stop_set,
1604 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02001605
Chris Wilsondd624af2013-01-15 12:39:35 +00001606#define DROP_UNBOUND 0x1
1607#define DROP_BOUND 0x2
1608#define DROP_RETIRE 0x4
1609#define DROP_ACTIVE 0x8
1610#define DROP_ALL (DROP_UNBOUND | \
1611 DROP_BOUND | \
1612 DROP_RETIRE | \
1613 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07001614static int
1615i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001616{
Kees Cook647416f2013-03-10 14:10:06 -07001617 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00001618
Kees Cook647416f2013-03-10 14:10:06 -07001619 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00001620}
1621
Kees Cook647416f2013-03-10 14:10:06 -07001622static int
1623i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001624{
Kees Cook647416f2013-03-10 14:10:06 -07001625 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00001626 struct drm_i915_private *dev_priv = dev->dev_private;
1627 struct drm_i915_gem_object *obj, *next;
Kees Cook647416f2013-03-10 14:10:06 -07001628 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001629
Kees Cook647416f2013-03-10 14:10:06 -07001630 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00001631
1632 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1633 * on ioctls on -EAGAIN. */
1634 ret = mutex_lock_interruptible(&dev->struct_mutex);
1635 if (ret)
1636 return ret;
1637
1638 if (val & DROP_ACTIVE) {
1639 ret = i915_gpu_idle(dev);
1640 if (ret)
1641 goto unlock;
1642 }
1643
1644 if (val & (DROP_RETIRE | DROP_ACTIVE))
1645 i915_gem_retire_requests(dev);
1646
1647 if (val & DROP_BOUND) {
1648 list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
1649 if (obj->pin_count == 0) {
1650 ret = i915_gem_object_unbind(obj);
1651 if (ret)
1652 goto unlock;
1653 }
1654 }
1655
1656 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07001657 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1658 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00001659 if (obj->pages_pin_count == 0) {
1660 ret = i915_gem_object_put_pages(obj);
1661 if (ret)
1662 goto unlock;
1663 }
1664 }
1665
1666unlock:
1667 mutex_unlock(&dev->struct_mutex);
1668
Kees Cook647416f2013-03-10 14:10:06 -07001669 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001670}
1671
Kees Cook647416f2013-03-10 14:10:06 -07001672DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1673 i915_drop_caches_get, i915_drop_caches_set,
1674 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00001675
Kees Cook647416f2013-03-10 14:10:06 -07001676static int
1677i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001678{
Kees Cook647416f2013-03-10 14:10:06 -07001679 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001680 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001681 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001682
1683 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1684 return -ENODEV;
1685
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001686 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001687 if (ret)
1688 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001689
Jesse Barnes0a073b82013-04-17 15:54:58 -07001690 if (IS_VALLEYVIEW(dev))
1691 *val = vlv_gpu_freq(dev_priv->mem_freq,
1692 dev_priv->rps.max_delay);
1693 else
1694 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001695 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001696
Kees Cook647416f2013-03-10 14:10:06 -07001697 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001698}
1699
Kees Cook647416f2013-03-10 14:10:06 -07001700static int
1701i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001702{
Kees Cook647416f2013-03-10 14:10:06 -07001703 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001704 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001705 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001706
1707 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1708 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07001709
Kees Cook647416f2013-03-10 14:10:06 -07001710 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07001711
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001712 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001713 if (ret)
1714 return ret;
1715
Jesse Barnes358733e2011-07-27 11:53:01 -07001716 /*
1717 * Turbo will still be enabled, but won't go above the set value.
1718 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07001719 if (IS_VALLEYVIEW(dev)) {
1720 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1721 dev_priv->rps.max_delay = val;
1722 gen6_set_rps(dev, val);
1723 } else {
1724 do_div(val, GT_FREQUENCY_MULTIPLIER);
1725 dev_priv->rps.max_delay = val;
1726 gen6_set_rps(dev, val);
1727 }
1728
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001729 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001730
Kees Cook647416f2013-03-10 14:10:06 -07001731 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001732}
1733
Kees Cook647416f2013-03-10 14:10:06 -07001734DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
1735 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001736 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07001737
Kees Cook647416f2013-03-10 14:10:06 -07001738static int
1739i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07001740{
Kees Cook647416f2013-03-10 14:10:06 -07001741 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07001742 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001743 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001744
1745 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1746 return -ENODEV;
1747
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001748 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001749 if (ret)
1750 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07001751
Jesse Barnes0a073b82013-04-17 15:54:58 -07001752 if (IS_VALLEYVIEW(dev))
1753 *val = vlv_gpu_freq(dev_priv->mem_freq,
1754 dev_priv->rps.min_delay);
1755 else
1756 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001757 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07001758
Kees Cook647416f2013-03-10 14:10:06 -07001759 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07001760}
1761
Kees Cook647416f2013-03-10 14:10:06 -07001762static int
1763i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07001764{
Kees Cook647416f2013-03-10 14:10:06 -07001765 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07001766 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001767 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001768
1769 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1770 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07001771
Kees Cook647416f2013-03-10 14:10:06 -07001772 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07001773
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001774 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001775 if (ret)
1776 return ret;
1777
Jesse Barnes1523c312012-05-25 12:34:54 -07001778 /*
1779 * Turbo will still be enabled, but won't go below the set value.
1780 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07001781 if (IS_VALLEYVIEW(dev)) {
1782 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1783 dev_priv->rps.min_delay = val;
1784 valleyview_set_rps(dev, val);
1785 } else {
1786 do_div(val, GT_FREQUENCY_MULTIPLIER);
1787 dev_priv->rps.min_delay = val;
1788 gen6_set_rps(dev, val);
1789 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001790 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07001791
Kees Cook647416f2013-03-10 14:10:06 -07001792 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07001793}
1794
Kees Cook647416f2013-03-10 14:10:06 -07001795DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
1796 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001797 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07001798
Kees Cook647416f2013-03-10 14:10:06 -07001799static int
1800i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001801{
Kees Cook647416f2013-03-10 14:10:06 -07001802 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001803 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001804 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07001805 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001806
Daniel Vetter004777c2012-08-09 15:07:01 +02001807 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1808 return -ENODEV;
1809
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001810 ret = mutex_lock_interruptible(&dev->struct_mutex);
1811 if (ret)
1812 return ret;
1813
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001814 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1815 mutex_unlock(&dev_priv->dev->struct_mutex);
1816
Kees Cook647416f2013-03-10 14:10:06 -07001817 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001818
Kees Cook647416f2013-03-10 14:10:06 -07001819 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001820}
1821
Kees Cook647416f2013-03-10 14:10:06 -07001822static int
1823i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001824{
Kees Cook647416f2013-03-10 14:10:06 -07001825 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001826 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001827 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001828
Daniel Vetter004777c2012-08-09 15:07:01 +02001829 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1830 return -ENODEV;
1831
Kees Cook647416f2013-03-10 14:10:06 -07001832 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001833 return -EINVAL;
1834
Kees Cook647416f2013-03-10 14:10:06 -07001835 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001836
1837 /* Update the cache sharing policy here as well */
1838 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1839 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1840 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1841 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1842
Kees Cook647416f2013-03-10 14:10:06 -07001843 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001844}
1845
Kees Cook647416f2013-03-10 14:10:06 -07001846DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
1847 i915_cache_sharing_get, i915_cache_sharing_set,
1848 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001849
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001850/* As the drm_debugfs_init() routines are called before dev->dev_private is
1851 * allocated we need to hook into the minor for release. */
1852static int
1853drm_add_fake_info_node(struct drm_minor *minor,
1854 struct dentry *ent,
1855 const void *key)
1856{
1857 struct drm_info_node *node;
1858
1859 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1860 if (node == NULL) {
1861 debugfs_remove(ent);
1862 return -ENOMEM;
1863 }
1864
1865 node->minor = minor;
1866 node->dent = ent;
1867 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01001868
1869 mutex_lock(&minor->debugfs_lock);
1870 list_add(&node->list, &minor->debugfs_list);
1871 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001872
1873 return 0;
1874}
1875
Ben Widawsky6d794d42011-04-25 11:25:56 -07001876static int i915_forcewake_open(struct inode *inode, struct file *file)
1877{
1878 struct drm_device *dev = inode->i_private;
1879 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001880
Daniel Vetter075edca2012-01-24 09:44:28 +01001881 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07001882 return 0;
1883
Ben Widawsky6d794d42011-04-25 11:25:56 -07001884 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001885
1886 return 0;
1887}
1888
Ben Widawskyc43b5632012-04-16 14:07:40 -07001889static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07001890{
1891 struct drm_device *dev = inode->i_private;
1892 struct drm_i915_private *dev_priv = dev->dev_private;
1893
Daniel Vetter075edca2012-01-24 09:44:28 +01001894 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07001895 return 0;
1896
Ben Widawsky6d794d42011-04-25 11:25:56 -07001897 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001898
1899 return 0;
1900}
1901
1902static const struct file_operations i915_forcewake_fops = {
1903 .owner = THIS_MODULE,
1904 .open = i915_forcewake_open,
1905 .release = i915_forcewake_release,
1906};
1907
1908static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
1909{
1910 struct drm_device *dev = minor->dev;
1911 struct dentry *ent;
1912
1913 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07001914 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07001915 root, dev,
1916 &i915_forcewake_fops);
1917 if (IS_ERR(ent))
1918 return PTR_ERR(ent);
1919
Ben Widawsky8eb57292011-05-11 15:10:58 -07001920 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001921}
1922
Daniel Vetter6a9c3082011-12-14 13:57:11 +01001923static int i915_debugfs_create(struct dentry *root,
1924 struct drm_minor *minor,
1925 const char *name,
1926 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07001927{
1928 struct drm_device *dev = minor->dev;
1929 struct dentry *ent;
1930
Daniel Vetter6a9c3082011-12-14 13:57:11 +01001931 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07001932 S_IRUGO | S_IWUSR,
1933 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01001934 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07001935 if (IS_ERR(ent))
1936 return PTR_ERR(ent);
1937
Daniel Vetter6a9c3082011-12-14 13:57:11 +01001938 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001939}
1940
Ben Gamari27c202a2009-07-01 22:26:52 -04001941static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00001942 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01001943 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00001944 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01001945 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05001946 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05001947 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001948 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001949 {"i915_gem_request", i915_gem_request_info, 0},
1950 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00001951 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001952 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001953 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1954 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1955 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07001956 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08001957 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1958 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1959 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1960 {"i915_inttoext_table", i915_inttoext_table, 0},
1961 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001962 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001963 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001964 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001965 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03001966 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001967 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01001968 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01001969 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07001970 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07001971 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001972 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001973 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07001974 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07001975 {"i915_llc", i915_llc, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001976};
Ben Gamari27c202a2009-07-01 22:26:52 -04001977#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05001978
Daniel Vetter34b96742013-07-04 20:49:44 +02001979struct i915_debugfs_files {
1980 const char *name;
1981 const struct file_operations *fops;
1982} i915_debugfs_files[] = {
1983 {"i915_wedged", &i915_wedged_fops},
1984 {"i915_max_freq", &i915_max_freq_fops},
1985 {"i915_min_freq", &i915_min_freq_fops},
1986 {"i915_cache_sharing", &i915_cache_sharing_fops},
1987 {"i915_ring_stop", &i915_ring_stop_fops},
1988 {"i915_gem_drop_caches", &i915_drop_caches_fops},
1989 {"i915_error_state", &i915_error_state_fops},
1990 {"i915_next_seqno", &i915_next_seqno_fops},
1991};
1992
Ben Gamari27c202a2009-07-01 22:26:52 -04001993int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001994{
Daniel Vetter34b96742013-07-04 20:49:44 +02001995 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001996
Ben Widawsky6d794d42011-04-25 11:25:56 -07001997 ret = i915_forcewake_create(minor->debugfs_root, minor);
1998 if (ret)
1999 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002000
Daniel Vetter34b96742013-07-04 20:49:44 +02002001 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2002 ret = i915_debugfs_create(minor->debugfs_root, minor,
2003 i915_debugfs_files[i].name,
2004 i915_debugfs_files[i].fops);
2005 if (ret)
2006 return ret;
2007 }
Mika Kuoppala40633212012-12-04 15:12:00 +02002008
Ben Gamari27c202a2009-07-01 22:26:52 -04002009 return drm_debugfs_create_files(i915_debugfs_list,
2010 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05002011 minor->debugfs_root, minor);
2012}
2013
Ben Gamari27c202a2009-07-01 22:26:52 -04002014void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002015{
Daniel Vetter34b96742013-07-04 20:49:44 +02002016 int i;
2017
Ben Gamari27c202a2009-07-01 22:26:52 -04002018 drm_debugfs_remove_files(i915_debugfs_list,
2019 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002020 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2021 1, minor);
Daniel Vetter34b96742013-07-04 20:49:44 +02002022 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2023 struct drm_info_list *info_list =
2024 (struct drm_info_list *) i915_debugfs_files[i].fops;
2025
2026 drm_debugfs_remove_files(info_list, 1, minor);
2027 }
Ben Gamari20172632009-02-17 20:08:50 -05002028}
2029
2030#endif /* CONFIG_DEBUG_FS */