blob: 76255a69752aa5129ae167fff01c7267c00feeb1 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
Daniel Vetter4518f612013-01-23 16:16:35 +010033#include <generated/utsrelease.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010035#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000036#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050038#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010049};
Ben Gamari433e12f2009-02-17 20:08:51 -050050
Chris Wilson70d39fe2010-08-25 16:03:34 +010051static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
56static int i915_capabilities(struct seq_file *m, void *data)
57{
58 struct drm_info_node *node = (struct drm_info_node *) m->private;
59 struct drm_device *dev = node->minor->dev;
60 const struct intel_device_info *info = INTEL_INFO(dev);
61
62 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030063 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010064#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65#define SEP_SEMICOLON ;
66 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
67#undef PRINT_FLAG
68#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010069
70 return 0;
71}
Ben Gamari433e12f2009-02-17 20:08:51 -050072
Chris Wilson05394f32010-11-08 19:18:58 +000073static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000074{
Chris Wilson05394f32010-11-08 19:18:58 +000075 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000076 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000077 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000078 return "p";
79 else
80 return " ";
81}
82
Chris Wilson05394f32010-11-08 19:18:58 +000083static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000084{
Akshay Joshi0206e352011-08-16 15:34:10 -040085 switch (obj->tiling_mode) {
86 default:
87 case I915_TILING_NONE: return " ";
88 case I915_TILING_X: return "X";
89 case I915_TILING_Y: return "Y";
90 }
Chris Wilsona6172a82009-02-11 14:26:38 +000091}
92
Chris Wilson93dfb402011-03-29 16:59:50 -070093static const char *cache_level_str(int type)
Chris Wilson08c18322011-01-10 00:00:24 +000094{
95 switch (type) {
Chris Wilson93dfb402011-03-29 16:59:50 -070096 case I915_CACHE_NONE: return " uncached";
97 case I915_CACHE_LLC: return " snooped (LLC)";
98 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
Chris Wilson08c18322011-01-10 00:00:24 +000099 default: return "";
100 }
101}
102
Chris Wilson37811fc2010-08-25 22:45:57 +0100103static void
104describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
105{
Kees Cook2563a452013-03-11 12:25:19 -0700106 seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100107 &obj->base,
108 get_pin_flag(obj),
109 get_tiling_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800110 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100111 obj->base.read_domains,
112 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100113 obj->last_read_seqno,
114 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000115 obj->last_fenced_seqno,
Chris Wilson93dfb402011-03-29 16:59:50 -0700116 cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100117 obj->dirty ? " dirty" : "",
118 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
119 if (obj->base.name)
120 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100121 if (obj->pin_count)
122 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilson37811fc2010-08-25 22:45:57 +0100123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
125 if (obj->gtt_space != NULL)
Chris Wilsona00b10c2010-09-24 21:15:47 +0100126 seq_printf(m, " (gtt offset: %08x, size: %08x)",
127 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000128 if (obj->stolen)
129 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000130 if (obj->pin_mappable || obj->fault_mappable) {
131 char s[3], *t = s;
132 if (obj->pin_mappable)
133 *t++ = 'p';
134 if (obj->fault_mappable)
135 *t++ = 'f';
136 *t = '\0';
137 seq_printf(m, " (%s mappable)", s);
138 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100141}
142
Ben Gamari433e12f2009-02-17 20:08:51 -0500143static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500144{
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_i915_gem_object *obj;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100151 size_t total_obj_size, total_gtt_size;
152 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500157
Ben Gamari433e12f2009-02-17 20:08:51 -0500158 switch (list) {
159 case ACTIVE_LIST:
160 seq_printf(m, "Active:\n");
Chris Wilson69dc4982010-10-19 10:36:51 +0100161 head = &dev_priv->mm.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500162 break;
163 case INACTIVE_LIST:
Ben Gamaria17458f2009-07-01 15:01:36 -0400164 seq_printf(m, "Inactive:\n");
Ben Gamari433e12f2009-02-17 20:08:51 -0500165 head = &dev_priv->mm.inactive_list;
166 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500167 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100168 mutex_unlock(&dev->struct_mutex);
169 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500170 }
171
Chris Wilson8f2480f2010-09-26 11:44:19 +0100172 total_obj_size = total_gtt_size = count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000173 list_for_each_entry(obj, head, mm_list) {
Chris Wilson37811fc2010-08-25 22:45:57 +0100174 seq_printf(m, " ");
Chris Wilson05394f32010-11-08 19:18:58 +0000175 describe_obj(m, obj);
Eric Anholtf4ceda82009-02-17 23:53:41 -0800176 seq_printf(m, "\n");
Chris Wilson05394f32010-11-08 19:18:58 +0000177 total_obj_size += obj->base.size;
178 total_gtt_size += obj->gtt_space->size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100179 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500180 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100181 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700182
Chris Wilson8f2480f2010-09-26 11:44:19 +0100183 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
184 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500185 return 0;
186}
187
Chris Wilson6299f992010-11-24 12:23:44 +0000188#define count_objects(list, member) do { \
189 list_for_each_entry(obj, list, member) { \
190 size += obj->gtt_space->size; \
191 ++count; \
192 if (obj->map_and_fenceable) { \
193 mappable_size += obj->gtt_space->size; \
194 ++mappable_count; \
195 } \
196 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400197} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000198
Chris Wilson73aa8082010-09-30 11:46:12 +0100199static int i915_gem_object_info(struct seq_file *m, void* data)
200{
201 struct drm_info_node *node = (struct drm_info_node *) m->private;
202 struct drm_device *dev = node->minor->dev;
203 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200204 u32 count, mappable_count, purgeable_count;
205 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000206 struct drm_i915_gem_object *obj;
Chris Wilson73aa8082010-09-30 11:46:12 +0100207 int ret;
208
209 ret = mutex_lock_interruptible(&dev->struct_mutex);
210 if (ret)
211 return ret;
212
Chris Wilson6299f992010-11-24 12:23:44 +0000213 seq_printf(m, "%u objects, %zu bytes\n",
214 dev_priv->mm.object_count,
215 dev_priv->mm.object_memory);
216
217 size = count = mappable_size = mappable_count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +0200218 count_objects(&dev_priv->mm.bound_list, gtt_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000219 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
220 count, mappable_count, size, mappable_size);
221
222 size = count = mappable_size = mappable_count = 0;
223 count_objects(&dev_priv->mm.active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000224 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
225 count, mappable_count, size, mappable_size);
226
227 size = count = mappable_size = mappable_count = 0;
Chris Wilson6299f992010-11-24 12:23:44 +0000228 count_objects(&dev_priv->mm.inactive_list, mm_list);
229 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
230 count, mappable_count, size, mappable_size);
231
Chris Wilsonb7abb712012-08-20 11:33:30 +0200232 size = count = purgeable_size = purgeable_count = 0;
233 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200234 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200235 if (obj->madv == I915_MADV_DONTNEED)
236 purgeable_size += obj->base.size, ++purgeable_count;
237 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200238 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
239
Chris Wilson6299f992010-11-24 12:23:44 +0000240 size = count = mappable_size = mappable_count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +0200241 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000242 if (obj->fault_mappable) {
243 size += obj->gtt_space->size;
244 ++count;
245 }
246 if (obj->pin_mappable) {
247 mappable_size += obj->gtt_space->size;
248 ++mappable_count;
249 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200250 if (obj->madv == I915_MADV_DONTNEED) {
251 purgeable_size += obj->base.size;
252 ++purgeable_count;
253 }
Chris Wilson6299f992010-11-24 12:23:44 +0000254 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200255 seq_printf(m, "%u purgeable objects, %zu bytes\n",
256 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000257 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
258 mappable_count, mappable_size);
259 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
260 count, size);
261
Ben Widawsky93d18792013-01-17 12:45:17 -0800262 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800263 dev_priv->gtt.total,
264 dev_priv->gtt.mappable_end - dev_priv->gtt.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100265
266 mutex_unlock(&dev->struct_mutex);
267
268 return 0;
269}
270
Chris Wilson08c18322011-01-10 00:00:24 +0000271static int i915_gem_gtt_info(struct seq_file *m, void* data)
272{
273 struct drm_info_node *node = (struct drm_info_node *) m->private;
274 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100275 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000276 struct drm_i915_private *dev_priv = dev->dev_private;
277 struct drm_i915_gem_object *obj;
278 size_t total_obj_size, total_gtt_size;
279 int count, ret;
280
281 ret = mutex_lock_interruptible(&dev->struct_mutex);
282 if (ret)
283 return ret;
284
285 total_obj_size = total_gtt_size = count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +0200286 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100287 if (list == PINNED_LIST && obj->pin_count == 0)
288 continue;
289
Chris Wilson08c18322011-01-10 00:00:24 +0000290 seq_printf(m, " ");
291 describe_obj(m, obj);
292 seq_printf(m, "\n");
293 total_obj_size += obj->base.size;
294 total_gtt_size += obj->gtt_space->size;
295 count++;
296 }
297
298 mutex_unlock(&dev->struct_mutex);
299
300 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
301 count, total_obj_size, total_gtt_size);
302
303 return 0;
304}
305
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100306static int i915_gem_pageflip_info(struct seq_file *m, void *data)
307{
308 struct drm_info_node *node = (struct drm_info_node *) m->private;
309 struct drm_device *dev = node->minor->dev;
310 unsigned long flags;
311 struct intel_crtc *crtc;
312
313 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800314 const char pipe = pipe_name(crtc->pipe);
315 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100316 struct intel_unpin_work *work;
317
318 spin_lock_irqsave(&dev->event_lock, flags);
319 work = crtc->unpin_work;
320 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800321 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100322 pipe, plane);
323 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000324 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800325 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100326 pipe, plane);
327 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800328 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100329 pipe, plane);
330 }
331 if (work->enable_stall_check)
332 seq_printf(m, "Stall check enabled, ");
333 else
334 seq_printf(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000335 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100336
337 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000338 struct drm_i915_gem_object *obj = work->old_fb_obj;
339 if (obj)
340 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100341 }
342 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000343 struct drm_i915_gem_object *obj = work->pending_flip_obj;
344 if (obj)
345 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100346 }
347 }
348 spin_unlock_irqrestore(&dev->event_lock, flags);
349 }
350
351 return 0;
352}
353
Ben Gamari20172632009-02-17 20:08:50 -0500354static int i915_gem_request_info(struct seq_file *m, void *data)
355{
356 struct drm_info_node *node = (struct drm_info_node *) m->private;
357 struct drm_device *dev = node->minor->dev;
358 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100359 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500360 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100361 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100362
363 ret = mutex_lock_interruptible(&dev->struct_mutex);
364 if (ret)
365 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500366
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100367 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100368 for_each_ring(ring, dev_priv, i) {
369 if (list_empty(&ring->request_list))
370 continue;
371
372 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100373 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100374 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100375 list) {
376 seq_printf(m, " %d @ %d\n",
377 gem_request->seqno,
378 (int) (jiffies - gem_request->emitted_jiffies));
379 }
380 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500381 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100382 mutex_unlock(&dev->struct_mutex);
383
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100384 if (count == 0)
385 seq_printf(m, "No requests\n");
386
Ben Gamari20172632009-02-17 20:08:50 -0500387 return 0;
388}
389
Chris Wilsonb2223492010-10-27 15:27:33 +0100390static void i915_ring_seqno_info(struct seq_file *m,
391 struct intel_ring_buffer *ring)
392{
393 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200394 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100395 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100396 }
397}
398
Ben Gamari20172632009-02-17 20:08:50 -0500399static int i915_gem_seqno_info(struct seq_file *m, void *data)
400{
401 struct drm_info_node *node = (struct drm_info_node *) m->private;
402 struct drm_device *dev = node->minor->dev;
403 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100404 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000405 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100406
407 ret = mutex_lock_interruptible(&dev->struct_mutex);
408 if (ret)
409 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500410
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100411 for_each_ring(ring, dev_priv, i)
412 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100413
414 mutex_unlock(&dev->struct_mutex);
415
Ben Gamari20172632009-02-17 20:08:50 -0500416 return 0;
417}
418
419
420static int i915_interrupt_info(struct seq_file *m, void *data)
421{
422 struct drm_info_node *node = (struct drm_info_node *) m->private;
423 struct drm_device *dev = node->minor->dev;
424 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100425 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800426 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100427
428 ret = mutex_lock_interruptible(&dev->struct_mutex);
429 if (ret)
430 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500431
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700432 if (IS_VALLEYVIEW(dev)) {
433 seq_printf(m, "Display IER:\t%08x\n",
434 I915_READ(VLV_IER));
435 seq_printf(m, "Display IIR:\t%08x\n",
436 I915_READ(VLV_IIR));
437 seq_printf(m, "Display IIR_RW:\t%08x\n",
438 I915_READ(VLV_IIR_RW));
439 seq_printf(m, "Display IMR:\t%08x\n",
440 I915_READ(VLV_IMR));
441 for_each_pipe(pipe)
442 seq_printf(m, "Pipe %c stat:\t%08x\n",
443 pipe_name(pipe),
444 I915_READ(PIPESTAT(pipe)));
445
446 seq_printf(m, "Master IER:\t%08x\n",
447 I915_READ(VLV_MASTER_IER));
448
449 seq_printf(m, "Render IER:\t%08x\n",
450 I915_READ(GTIER));
451 seq_printf(m, "Render IIR:\t%08x\n",
452 I915_READ(GTIIR));
453 seq_printf(m, "Render IMR:\t%08x\n",
454 I915_READ(GTIMR));
455
456 seq_printf(m, "PM IER:\t\t%08x\n",
457 I915_READ(GEN6_PMIER));
458 seq_printf(m, "PM IIR:\t\t%08x\n",
459 I915_READ(GEN6_PMIIR));
460 seq_printf(m, "PM IMR:\t\t%08x\n",
461 I915_READ(GEN6_PMIMR));
462
463 seq_printf(m, "Port hotplug:\t%08x\n",
464 I915_READ(PORT_HOTPLUG_EN));
465 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
466 I915_READ(VLV_DPFLIPSTAT));
467 seq_printf(m, "DPINVGTT:\t%08x\n",
468 I915_READ(DPINVGTT));
469
470 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800471 seq_printf(m, "Interrupt enable: %08x\n",
472 I915_READ(IER));
473 seq_printf(m, "Interrupt identity: %08x\n",
474 I915_READ(IIR));
475 seq_printf(m, "Interrupt mask: %08x\n",
476 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800477 for_each_pipe(pipe)
478 seq_printf(m, "Pipe %c stat: %08x\n",
479 pipe_name(pipe),
480 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800481 } else {
482 seq_printf(m, "North Display Interrupt enable: %08x\n",
483 I915_READ(DEIER));
484 seq_printf(m, "North Display Interrupt identity: %08x\n",
485 I915_READ(DEIIR));
486 seq_printf(m, "North Display Interrupt mask: %08x\n",
487 I915_READ(DEIMR));
488 seq_printf(m, "South Display Interrupt enable: %08x\n",
489 I915_READ(SDEIER));
490 seq_printf(m, "South Display Interrupt identity: %08x\n",
491 I915_READ(SDEIIR));
492 seq_printf(m, "South Display Interrupt mask: %08x\n",
493 I915_READ(SDEIMR));
494 seq_printf(m, "Graphics Interrupt enable: %08x\n",
495 I915_READ(GTIER));
496 seq_printf(m, "Graphics Interrupt identity: %08x\n",
497 I915_READ(GTIIR));
498 seq_printf(m, "Graphics Interrupt mask: %08x\n",
499 I915_READ(GTIMR));
500 }
Ben Gamari20172632009-02-17 20:08:50 -0500501 seq_printf(m, "Interrupts received: %d\n",
502 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100503 for_each_ring(ring, dev_priv, i) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700504 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100505 seq_printf(m,
506 "Graphics Interrupt mask (%s): %08x\n",
507 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000508 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100509 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000510 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100511 mutex_unlock(&dev->struct_mutex);
512
Ben Gamari20172632009-02-17 20:08:50 -0500513 return 0;
514}
515
Chris Wilsona6172a82009-02-11 14:26:38 +0000516static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
517{
518 struct drm_info_node *node = (struct drm_info_node *) m->private;
519 struct drm_device *dev = node->minor->dev;
520 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100521 int i, ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000526
527 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
528 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
529 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000530 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000531
Chris Wilson6c085a72012-08-20 11:40:46 +0200532 seq_printf(m, "Fence %d, pin count = %d, object = ",
533 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100534 if (obj == NULL)
535 seq_printf(m, "unused");
536 else
Chris Wilson05394f32010-11-08 19:18:58 +0000537 describe_obj(m, obj);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100538 seq_printf(m, "\n");
Chris Wilsona6172a82009-02-11 14:26:38 +0000539 }
540
Chris Wilson05394f32010-11-08 19:18:58 +0000541 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000542 return 0;
543}
544
Ben Gamari20172632009-02-17 20:08:50 -0500545static int i915_hws_info(struct seq_file *m, void *data)
546{
547 struct drm_info_node *node = (struct drm_info_node *) m->private;
548 struct drm_device *dev = node->minor->dev;
549 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100550 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100551 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100552 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500553
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000554 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100555 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500556 if (hws == NULL)
557 return 0;
558
559 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
560 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
561 i * 4,
562 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
563 }
564 return 0;
565}
566
Chris Wilsone5c65262010-11-01 11:35:28 +0000567static const char *ring_str(int ring)
568{
569 switch (ring) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100570 case RCS: return "render";
571 case VCS: return "bsd";
572 case BCS: return "blt";
Xiang, Haihao9010ebf2013-05-29 09:22:36 -0700573 case VECS: return "vebox";
Chris Wilsone5c65262010-11-01 11:35:28 +0000574 default: return "";
575 }
576}
577
Chris Wilson9df30792010-02-18 10:24:56 +0000578static const char *pin_flag(int pinned)
579{
580 if (pinned > 0)
581 return " P";
582 else if (pinned < 0)
583 return " p";
584 else
585 return "";
586}
587
588static const char *tiling_flag(int tiling)
589{
590 switch (tiling) {
591 default:
592 case I915_TILING_NONE: return "";
593 case I915_TILING_X: return " X";
594 case I915_TILING_Y: return " Y";
595 }
596}
597
598static const char *dirty_flag(int dirty)
599{
600 return dirty ? " dirty" : "";
601}
602
603static const char *purgeable_flag(int purgeable)
604{
605 return purgeable ? " purgeable" : "";
606}
607
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300608static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
609 const char *f, va_list args)
610{
611 unsigned len;
612
613 if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
614 e->err = -ENOSPC;
615 return;
616 }
617
618 if (e->bytes == e->size - 1 || e->err)
619 return;
620
621 /* Seek the first printf which is hits start position */
622 if (e->pos < e->start) {
623 len = vsnprintf(NULL, 0, f, args);
624 if (e->pos + len <= e->start) {
625 e->pos += len;
626 return;
627 }
628
629 /* First vsnprintf needs to fit in full for memmove*/
630 if (len >= e->size) {
631 e->err = -EIO;
632 return;
633 }
634 }
635
636 len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
637 if (len >= e->size - e->bytes)
638 len = e->size - e->bytes - 1;
639
640 /* If this is first printf in this window, adjust it so that
641 * start position matches start of the buffer
642 */
643 if (e->pos < e->start) {
644 const size_t off = e->start - e->pos;
645
646 /* Should not happen but be paranoid */
647 if (off > len || e->bytes) {
648 e->err = -EIO;
649 return;
650 }
651
652 memmove(e->buf, e->buf + off, len - off);
653 e->bytes = len - off;
654 e->pos = e->start;
655 return;
656 }
657
658 e->bytes += len;
659 e->pos += len;
660}
661
662void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
663{
664 va_list args;
665
666 va_start(args, f);
667 i915_error_vprintf(e, f, args);
668 va_end(args);
669}
670
671#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
672
673static void print_error_buffers(struct drm_i915_error_state_buf *m,
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000674 const char *name,
675 struct drm_i915_error_buffer *err,
676 int count)
677{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300678 err_printf(m, "%s [%d]:\n", name, count);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000679
680 while (count--) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300681 err_printf(m, " %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000682 err->gtt_offset,
683 err->size,
684 err->read_domains,
685 err->write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100686 err->rseqno, err->wseqno,
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000687 pin_flag(err->pinned),
688 tiling_flag(err->tiling),
689 dirty_flag(err->dirty),
690 purgeable_flag(err->purgeable),
Daniel Vetter96154f22011-12-14 13:57:00 +0100691 err->ring != -1 ? " " : "",
Chris Wilsona779e5a2011-01-09 21:07:49 +0000692 ring_str(err->ring),
Chris Wilson93dfb402011-03-29 16:59:50 -0700693 cache_level_str(err->cache_level));
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000694
695 if (err->name)
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300696 err_printf(m, " (name: %d)", err->name);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000697 if (err->fence_reg != I915_FENCE_REG_NONE)
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300698 err_printf(m, " (fence: %d)", err->fence_reg);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000699
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300700 err_printf(m, "\n");
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000701 err++;
702 }
703}
704
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300705static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100706 struct drm_device *dev,
707 struct drm_i915_error_state *error,
708 unsigned ring)
709{
Ben Widawskyec34a012012-04-03 23:03:00 -0700710 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300711 err_printf(m, "%s command stream:\n", ring_str(ring));
712 err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
713 err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
714 err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
715 err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
716 err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
717 err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
718 err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
Ben Widawsky050ee912012-08-22 11:32:15 -0700719 if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300720 err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
Ben Widawsky050ee912012-08-22 11:32:15 -0700721
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100722 if (INTEL_INFO(dev)->gen >= 4)
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300723 err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
724 err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
725 err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
Daniel Vetter33f3f512011-12-14 13:57:39 +0100726 if (INTEL_INFO(dev)->gen >= 6) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300727 err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
728 err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
729 err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000730 error->semaphore_mboxes[ring][0],
731 error->semaphore_seqno[ring][0]);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300732 err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000733 error->semaphore_mboxes[ring][1],
734 error->semaphore_seqno[ring][1]);
Daniel Vetter33f3f512011-12-14 13:57:39 +0100735 }
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300736 err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
737 err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
738 err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
739 err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100740}
741
Daniel Vetterd5442302012-04-27 15:17:40 +0200742struct i915_error_state_file_priv {
743 struct drm_device *dev;
744 struct drm_i915_error_state *error;
745};
746
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300747
748static int i915_error_state(struct i915_error_state_file_priv *error_priv,
749 struct drm_i915_error_state_buf *m)
750
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700751{
Daniel Vetterd5442302012-04-27 15:17:40 +0200752 struct drm_device *dev = error_priv->dev;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700753 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200754 struct drm_i915_error_state *error = error_priv->error;
Chris Wilsonb4519512012-05-11 14:29:30 +0100755 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +0000756 int i, j, page, offset, elt;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700757
Daniel Vetter742cbee2012-04-27 15:17:39 +0200758 if (!error) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300759 err_printf(m, "no error state collected\n");
Daniel Vetter742cbee2012-04-27 15:17:39 +0200760 return 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700761 }
762
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300763 err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
Jesse Barnes8a905232009-07-11 16:48:03 -0400764 error->time.tv_usec);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300765 err_printf(m, "Kernel: " UTS_RELEASE "\n");
766 err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
767 err_printf(m, "EIR: 0x%08x\n", error->eir);
768 err_printf(m, "IER: 0x%08x\n", error->ier);
769 err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
770 err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
771 err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
772 err_printf(m, "CCID: 0x%08x\n", error->ccid);
Chris Wilson9df30792010-02-18 10:24:56 +0000773
Daniel Vetterbf3301a2011-05-12 22:17:12 +0100774 for (i = 0; i < dev_priv->num_fence_regs; i++)
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300775 err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
Chris Wilson748ebc62010-10-24 10:28:47 +0100776
Ben Widawsky050ee912012-08-22 11:32:15 -0700777 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300778 err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
779 error->extra_instdone[i]);
Ben Widawsky050ee912012-08-22 11:32:15 -0700780
Daniel Vetter33f3f512011-12-14 13:57:39 +0100781 if (INTEL_INFO(dev)->gen >= 6) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300782 err_printf(m, "ERROR: 0x%08x\n", error->error);
783 err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
Daniel Vetter33f3f512011-12-14 13:57:39 +0100784 }
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100785
Ben Widawsky71e172e2012-08-20 16:15:13 -0700786 if (INTEL_INFO(dev)->gen == 7)
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300787 err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
Ben Widawsky71e172e2012-08-20 16:15:13 -0700788
Chris Wilsonb4519512012-05-11 14:29:30 +0100789 for_each_ring(ring, dev_priv, i)
790 i915_ring_error_state(m, dev, error, i);
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100791
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000792 if (error->active_bo)
793 print_error_buffers(m, "Active",
794 error->active_bo,
795 error->active_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000796
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000797 if (error->pinned_bo)
798 print_error_buffers(m, "Pinned",
799 error->pinned_bo,
800 error->pinned_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000801
Chris Wilson52d39a22012-02-15 11:25:37 +0000802 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
803 struct drm_i915_error_object *obj;
Chris Wilson9df30792010-02-18 10:24:56 +0000804
Chris Wilson52d39a22012-02-15 11:25:37 +0000805 if ((obj = error->ring[i].batchbuffer)) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300806 err_printf(m, "%s --- gtt_offset = 0x%08x\n",
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000807 dev_priv->ring[i].name,
808 obj->gtt_offset);
Chris Wilson9df30792010-02-18 10:24:56 +0000809 offset = 0;
810 for (page = 0; page < obj->page_count; page++) {
811 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300812 err_printf(m, "%08x : %08x\n", offset,
813 obj->pages[page][elt]);
Chris Wilson9df30792010-02-18 10:24:56 +0000814 offset += 4;
815 }
816 }
817 }
Chris Wilson9df30792010-02-18 10:24:56 +0000818
Chris Wilson52d39a22012-02-15 11:25:37 +0000819 if (error->ring[i].num_requests) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300820 err_printf(m, "%s --- %d requests\n",
Chris Wilson52d39a22012-02-15 11:25:37 +0000821 dev_priv->ring[i].name,
822 error->ring[i].num_requests);
823 for (j = 0; j < error->ring[i].num_requests; j++) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300824 err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
Chris Wilson52d39a22012-02-15 11:25:37 +0000825 error->ring[i].requests[j].seqno,
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000826 error->ring[i].requests[j].jiffies,
827 error->ring[i].requests[j].tail);
Chris Wilson52d39a22012-02-15 11:25:37 +0000828 }
829 }
830
831 if ((obj = error->ring[i].ringbuffer)) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300832 err_printf(m, "%s --- ringbuffer = 0x%08x\n",
Chris Wilsone2f973d2011-01-27 19:15:11 +0000833 dev_priv->ring[i].name,
834 obj->gtt_offset);
835 offset = 0;
836 for (page = 0; page < obj->page_count; page++) {
837 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300838 err_printf(m, "%08x : %08x\n",
Chris Wilsone2f973d2011-01-27 19:15:11 +0000839 offset,
840 obj->pages[page][elt]);
841 offset += 4;
842 }
Chris Wilson9df30792010-02-18 10:24:56 +0000843 }
844 }
Ben Widawsky8c123e52013-03-04 17:00:29 -0800845
846 obj = error->ring[i].ctx;
847 if (obj) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300848 err_printf(m, "%s --- HW Context = 0x%08x\n",
Ben Widawsky8c123e52013-03-04 17:00:29 -0800849 dev_priv->ring[i].name,
850 obj->gtt_offset);
851 offset = 0;
852 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300853 err_printf(m, "[%04x] %08x %08x %08x %08x\n",
Ben Widawsky8c123e52013-03-04 17:00:29 -0800854 offset,
855 obj->pages[0][elt],
856 obj->pages[0][elt+1],
857 obj->pages[0][elt+2],
858 obj->pages[0][elt+3]);
859 offset += 16;
860 }
861 }
Chris Wilson9df30792010-02-18 10:24:56 +0000862 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700863
Chris Wilson6ef3d422010-08-04 20:26:07 +0100864 if (error->overlay)
865 intel_overlay_print_error_state(m, error->overlay);
866
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000867 if (error->display)
868 intel_display_print_error_state(m, dev, error->display);
869
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700870 return 0;
871}
Ben Gamari6911a9b2009-04-02 11:24:54 -0700872
Daniel Vetterd5442302012-04-27 15:17:40 +0200873static ssize_t
874i915_error_state_write(struct file *filp,
875 const char __user *ubuf,
876 size_t cnt,
877 loff_t *ppos)
878{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300879 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200880 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200881 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200882
883 DRM_DEBUG_DRIVER("Resetting error state\n");
884
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200885 ret = mutex_lock_interruptible(&dev->struct_mutex);
886 if (ret)
887 return ret;
888
Daniel Vetterd5442302012-04-27 15:17:40 +0200889 i915_destroy_error_state(dev);
890 mutex_unlock(&dev->struct_mutex);
891
892 return cnt;
893}
894
895static int i915_error_state_open(struct inode *inode, struct file *file)
896{
897 struct drm_device *dev = inode->i_private;
898 drm_i915_private_t *dev_priv = dev->dev_private;
899 struct i915_error_state_file_priv *error_priv;
900 unsigned long flags;
901
902 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
903 if (!error_priv)
904 return -ENOMEM;
905
906 error_priv->dev = dev;
907
Daniel Vetter99584db2012-11-14 17:14:04 +0100908 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
909 error_priv->error = dev_priv->gpu_error.first_error;
Daniel Vetterd5442302012-04-27 15:17:40 +0200910 if (error_priv->error)
911 kref_get(&error_priv->error->ref);
Daniel Vetter99584db2012-11-14 17:14:04 +0100912 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Daniel Vetterd5442302012-04-27 15:17:40 +0200913
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300914 file->private_data = error_priv;
915
916 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200917}
918
919static int i915_error_state_release(struct inode *inode, struct file *file)
920{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300921 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200922
923 if (error_priv->error)
924 kref_put(&error_priv->error->ref, i915_error_state_free);
925 kfree(error_priv);
926
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300927 return 0;
928}
929
930static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
931 size_t count, loff_t *pos)
932{
933 struct i915_error_state_file_priv *error_priv = file->private_data;
934 struct drm_i915_error_state_buf error_str;
935 loff_t tmp_pos = 0;
936 ssize_t ret_count = 0;
937 int ret = 0;
938
939 memset(&error_str, 0, sizeof(error_str));
940
941 /* We need to have enough room to store any i915_error_state printf
942 * so that we can move it to start position.
943 */
944 error_str.size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
945 error_str.buf = kmalloc(error_str.size,
946 GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
947
948 if (error_str.buf == NULL) {
949 error_str.size = PAGE_SIZE;
950 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
951 }
952
953 if (error_str.buf == NULL) {
954 error_str.size = 128;
955 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
956 }
957
958 if (error_str.buf == NULL)
959 return -ENOMEM;
960
961 error_str.start = *pos;
962
963 ret = i915_error_state(error_priv, &error_str);
964 if (ret)
965 goto out;
966
967 if (error_str.bytes == 0 && error_str.err) {
968 ret = error_str.err;
969 goto out;
970 }
971
972 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
973 error_str.buf,
974 error_str.bytes);
975
976 if (ret_count < 0)
977 ret = ret_count;
978 else
979 *pos = error_str.start + ret_count;
980out:
981 kfree(error_str.buf);
982 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200983}
984
985static const struct file_operations i915_error_state_fops = {
986 .owner = THIS_MODULE,
987 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300988 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200989 .write = i915_error_state_write,
990 .llseek = default_llseek,
991 .release = i915_error_state_release,
992};
993
Kees Cook647416f2013-03-10 14:10:06 -0700994static int
995i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200996{
Kees Cook647416f2013-03-10 14:10:06 -0700997 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200998 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200999 int ret;
1000
1001 ret = mutex_lock_interruptible(&dev->struct_mutex);
1002 if (ret)
1003 return ret;
1004
Kees Cook647416f2013-03-10 14:10:06 -07001005 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001006 mutex_unlock(&dev->struct_mutex);
1007
Kees Cook647416f2013-03-10 14:10:06 -07001008 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001009}
1010
Kees Cook647416f2013-03-10 14:10:06 -07001011static int
1012i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001013{
Kees Cook647416f2013-03-10 14:10:06 -07001014 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001015 int ret;
1016
Mika Kuoppala40633212012-12-04 15:12:00 +02001017 ret = mutex_lock_interruptible(&dev->struct_mutex);
1018 if (ret)
1019 return ret;
1020
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001021 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001022 mutex_unlock(&dev->struct_mutex);
1023
Kees Cook647416f2013-03-10 14:10:06 -07001024 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001025}
1026
Kees Cook647416f2013-03-10 14:10:06 -07001027DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1028 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001029 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031static int i915_rstdby_delays(struct seq_file *m, void *unused)
1032{
1033 struct drm_info_node *node = (struct drm_info_node *) m->private;
1034 struct drm_device *dev = node->minor->dev;
1035 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001036 u16 crstanddelay;
1037 int ret;
1038
1039 ret = mutex_lock_interruptible(&dev->struct_mutex);
1040 if (ret)
1041 return ret;
1042
1043 crstanddelay = I915_READ16(CRSTANDVID);
1044
1045 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001046
1047 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1048
1049 return 0;
1050}
1051
1052static int i915_cur_delayinfo(struct seq_file *m, void *unused)
1053{
1054 struct drm_info_node *node = (struct drm_info_node *) m->private;
1055 struct drm_device *dev = node->minor->dev;
1056 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001057 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001058
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001059 if (IS_GEN5(dev)) {
1060 u16 rgvswctl = I915_READ16(MEMSWCTL);
1061 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1062
1063 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1064 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1065 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1066 MEMSTAT_VID_SHIFT);
1067 seq_printf(m, "Current P-state: %d\n",
1068 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001069 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001070 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1071 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1072 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001073 u32 rpstat, cagf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001074 u32 rpupei, rpcurup, rpprevup;
1075 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001076 int max_freq;
1077
1078 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001079 ret = mutex_lock_interruptible(&dev->struct_mutex);
1080 if (ret)
1081 return ret;
1082
Ben Widawskyfcca7922011-04-25 11:23:07 -07001083 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001084
Jesse Barnesccab5c82011-01-18 15:49:25 -08001085 rpstat = I915_READ(GEN6_RPSTAT1);
1086 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1087 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1088 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1089 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1090 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1091 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001092 if (IS_HASWELL(dev))
1093 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1094 else
1095 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1096 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001097
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001098 gen6_gt_force_wake_put(dev_priv);
1099 mutex_unlock(&dev->struct_mutex);
1100
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001102 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001103 seq_printf(m, "Render p-state ratio: %d\n",
1104 (gt_perf_status & 0xff00) >> 8);
1105 seq_printf(m, "Render p-state VID: %d\n",
1106 gt_perf_status & 0xff);
1107 seq_printf(m, "Render p-state limit: %d\n",
1108 rp_state_limits & 0xff);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001109 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001110 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1111 GEN6_CURICONT_MASK);
1112 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1113 GEN6_CURBSYTAVG_MASK);
1114 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1115 GEN6_CURBSYTAVG_MASK);
1116 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1117 GEN6_CURIAVG_MASK);
1118 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1119 GEN6_CURBSYTAVG_MASK);
1120 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1121 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001122
1123 max_freq = (rp_state_cap & 0xff0000) >> 16;
1124 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001125 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126
1127 max_freq = (rp_state_cap & 0xff00) >> 8;
1128 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001129 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001130
1131 max_freq = rp_state_cap & 0xff;
1132 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001133 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001134
1135 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1136 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001137 } else if (IS_VALLEYVIEW(dev)) {
1138 u32 freq_sts, val;
1139
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001140 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001141 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001142 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1143 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1144
Jani Nikula64936252013-05-22 15:36:20 +03001145 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001146 seq_printf(m, "max GPU freq: %d MHz\n",
1147 vlv_gpu_freq(dev_priv->mem_freq, val));
1148
Jani Nikula64936252013-05-22 15:36:20 +03001149 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001150 seq_printf(m, "min GPU freq: %d MHz\n",
1151 vlv_gpu_freq(dev_priv->mem_freq, val));
1152
1153 seq_printf(m, "current GPU freq: %d MHz\n",
1154 vlv_gpu_freq(dev_priv->mem_freq,
1155 (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001156 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001157 } else {
1158 seq_printf(m, "no P-state info available\n");
1159 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001160
1161 return 0;
1162}
1163
1164static int i915_delayfreq_table(struct seq_file *m, void *unused)
1165{
1166 struct drm_info_node *node = (struct drm_info_node *) m->private;
1167 struct drm_device *dev = node->minor->dev;
1168 drm_i915_private_t *dev_priv = dev->dev_private;
1169 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001170 int ret, i;
1171
1172 ret = mutex_lock_interruptible(&dev->struct_mutex);
1173 if (ret)
1174 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001175
1176 for (i = 0; i < 16; i++) {
1177 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001178 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1179 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001180 }
1181
Ben Widawsky616fdb52011-10-05 11:44:54 -07001182 mutex_unlock(&dev->struct_mutex);
1183
Jesse Barnesf97108d2010-01-29 11:27:07 -08001184 return 0;
1185}
1186
1187static inline int MAP_TO_MV(int map)
1188{
1189 return 1250 - (map * 25);
1190}
1191
1192static int i915_inttoext_table(struct seq_file *m, void *unused)
1193{
1194 struct drm_info_node *node = (struct drm_info_node *) m->private;
1195 struct drm_device *dev = node->minor->dev;
1196 drm_i915_private_t *dev_priv = dev->dev_private;
1197 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001198 int ret, i;
1199
1200 ret = mutex_lock_interruptible(&dev->struct_mutex);
1201 if (ret)
1202 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001203
1204 for (i = 1; i <= 32; i++) {
1205 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1206 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1207 }
1208
Ben Widawsky616fdb52011-10-05 11:44:54 -07001209 mutex_unlock(&dev->struct_mutex);
1210
Jesse Barnesf97108d2010-01-29 11:27:07 -08001211 return 0;
1212}
1213
Ben Widawsky4d855292011-12-12 19:34:16 -08001214static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001215{
1216 struct drm_info_node *node = (struct drm_info_node *) m->private;
1217 struct drm_device *dev = node->minor->dev;
1218 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001219 u32 rgvmodectl, rstdbyctl;
1220 u16 crstandvid;
1221 int ret;
1222
1223 ret = mutex_lock_interruptible(&dev->struct_mutex);
1224 if (ret)
1225 return ret;
1226
1227 rgvmodectl = I915_READ(MEMMODECTL);
1228 rstdbyctl = I915_READ(RSTDBYCTL);
1229 crstandvid = I915_READ16(CRSTANDVID);
1230
1231 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001232
1233 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1234 "yes" : "no");
1235 seq_printf(m, "Boost freq: %d\n",
1236 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1237 MEMMODE_BOOST_FREQ_SHIFT);
1238 seq_printf(m, "HW control enabled: %s\n",
1239 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1240 seq_printf(m, "SW control enabled: %s\n",
1241 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1242 seq_printf(m, "Gated voltage change: %s\n",
1243 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1244 seq_printf(m, "Starting frequency: P%d\n",
1245 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001246 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001247 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001248 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1249 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1250 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1251 seq_printf(m, "Render standby enabled: %s\n",
1252 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Jesse Barnes88271da2011-01-05 12:01:24 -08001253 seq_printf(m, "Current RS state: ");
1254 switch (rstdbyctl & RSX_STATUS_MASK) {
1255 case RSX_STATUS_ON:
1256 seq_printf(m, "on\n");
1257 break;
1258 case RSX_STATUS_RC1:
1259 seq_printf(m, "RC1\n");
1260 break;
1261 case RSX_STATUS_RC1E:
1262 seq_printf(m, "RC1E\n");
1263 break;
1264 case RSX_STATUS_RS1:
1265 seq_printf(m, "RS1\n");
1266 break;
1267 case RSX_STATUS_RS2:
1268 seq_printf(m, "RS2 (RC6)\n");
1269 break;
1270 case RSX_STATUS_RS3:
1271 seq_printf(m, "RC3 (RC6+)\n");
1272 break;
1273 default:
1274 seq_printf(m, "unknown\n");
1275 break;
1276 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001277
1278 return 0;
1279}
1280
Ben Widawsky4d855292011-12-12 19:34:16 -08001281static int gen6_drpc_info(struct seq_file *m)
1282{
1283
1284 struct drm_info_node *node = (struct drm_info_node *) m->private;
1285 struct drm_device *dev = node->minor->dev;
1286 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001287 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001288 unsigned forcewake_count;
Ben Widawsky4d855292011-12-12 19:34:16 -08001289 int count=0, ret;
1290
1291
1292 ret = mutex_lock_interruptible(&dev->struct_mutex);
1293 if (ret)
1294 return ret;
1295
Daniel Vetter93b525d2012-01-25 13:52:43 +01001296 spin_lock_irq(&dev_priv->gt_lock);
1297 forcewake_count = dev_priv->forcewake_count;
1298 spin_unlock_irq(&dev_priv->gt_lock);
1299
1300 if (forcewake_count) {
1301 seq_printf(m, "RC information inaccurate because somebody "
1302 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001303 } else {
1304 /* NB: we cannot use forcewake, else we read the wrong values */
1305 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1306 udelay(10);
1307 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1308 }
1309
1310 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1311 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1312
1313 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1314 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1315 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001316 mutex_lock(&dev_priv->rps.hw_lock);
1317 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1318 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001319
1320 seq_printf(m, "Video Turbo Mode: %s\n",
1321 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1322 seq_printf(m, "HW control enabled: %s\n",
1323 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1324 seq_printf(m, "SW control enabled: %s\n",
1325 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1326 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001327 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001328 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1329 seq_printf(m, "RC6 Enabled: %s\n",
1330 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1331 seq_printf(m, "Deep RC6 Enabled: %s\n",
1332 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1333 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1334 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1335 seq_printf(m, "Current RC state: ");
1336 switch (gt_core_status & GEN6_RCn_MASK) {
1337 case GEN6_RC0:
1338 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1339 seq_printf(m, "Core Power Down\n");
1340 else
1341 seq_printf(m, "on\n");
1342 break;
1343 case GEN6_RC3:
1344 seq_printf(m, "RC3\n");
1345 break;
1346 case GEN6_RC6:
1347 seq_printf(m, "RC6\n");
1348 break;
1349 case GEN6_RC7:
1350 seq_printf(m, "RC7\n");
1351 break;
1352 default:
1353 seq_printf(m, "Unknown\n");
1354 break;
1355 }
1356
1357 seq_printf(m, "Core Power Down: %s\n",
1358 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001359
1360 /* Not exactly sure what this is */
1361 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1362 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1363 seq_printf(m, "RC6 residency since boot: %u\n",
1364 I915_READ(GEN6_GT_GFX_RC6));
1365 seq_printf(m, "RC6+ residency since boot: %u\n",
1366 I915_READ(GEN6_GT_GFX_RC6p));
1367 seq_printf(m, "RC6++ residency since boot: %u\n",
1368 I915_READ(GEN6_GT_GFX_RC6pp));
1369
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001370 seq_printf(m, "RC6 voltage: %dmV\n",
1371 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1372 seq_printf(m, "RC6+ voltage: %dmV\n",
1373 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1374 seq_printf(m, "RC6++ voltage: %dmV\n",
1375 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001376 return 0;
1377}
1378
1379static int i915_drpc_info(struct seq_file *m, void *unused)
1380{
1381 struct drm_info_node *node = (struct drm_info_node *) m->private;
1382 struct drm_device *dev = node->minor->dev;
1383
1384 if (IS_GEN6(dev) || IS_GEN7(dev))
1385 return gen6_drpc_info(m);
1386 else
1387 return ironlake_drpc_info(m);
1388}
1389
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001390static int i915_fbc_status(struct seq_file *m, void *unused)
1391{
1392 struct drm_info_node *node = (struct drm_info_node *) m->private;
1393 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001394 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001395
Adam Jacksonee5382a2010-04-23 11:17:39 -04001396 if (!I915_HAS_FBC(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001397 seq_printf(m, "FBC unsupported on this chipset\n");
1398 return 0;
1399 }
1400
Adam Jacksonee5382a2010-04-23 11:17:39 -04001401 if (intel_fbc_enabled(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001402 seq_printf(m, "FBC enabled\n");
1403 } else {
1404 seq_printf(m, "FBC disabled: ");
1405 switch (dev_priv->no_fbc_reason) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001406 case FBC_NO_OUTPUT:
1407 seq_printf(m, "no outputs");
1408 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001409 case FBC_STOLEN_TOO_SMALL:
1410 seq_printf(m, "not enough stolen memory");
1411 break;
1412 case FBC_UNSUPPORTED_MODE:
1413 seq_printf(m, "mode not supported");
1414 break;
1415 case FBC_MODE_TOO_LARGE:
1416 seq_printf(m, "mode too large");
1417 break;
1418 case FBC_BAD_PLANE:
1419 seq_printf(m, "FBC unsupported on plane");
1420 break;
1421 case FBC_NOT_TILED:
1422 seq_printf(m, "scanout buffer not tiled");
1423 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001424 case FBC_MULTIPLE_PIPES:
1425 seq_printf(m, "multiple pipes are enabled");
1426 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001427 case FBC_MODULE_PARAM:
1428 seq_printf(m, "disabled per module param (default off)");
1429 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001430 default:
1431 seq_printf(m, "unknown reason");
1432 }
1433 seq_printf(m, "\n");
1434 }
1435 return 0;
1436}
1437
Paulo Zanoni92d44622013-05-31 16:33:24 -03001438static int i915_ips_status(struct seq_file *m, void *unused)
1439{
1440 struct drm_info_node *node = (struct drm_info_node *) m->private;
1441 struct drm_device *dev = node->minor->dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443
1444 if (!IS_ULT(dev)) {
1445 seq_puts(m, "not supported\n");
1446 return 0;
1447 }
1448
1449 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1450 seq_puts(m, "enabled\n");
1451 else
1452 seq_puts(m, "disabled\n");
1453
1454 return 0;
1455}
1456
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001457static int i915_sr_status(struct seq_file *m, void *unused)
1458{
1459 struct drm_info_node *node = (struct drm_info_node *) m->private;
1460 struct drm_device *dev = node->minor->dev;
1461 drm_i915_private_t *dev_priv = dev->dev_private;
1462 bool sr_enabled = false;
1463
Yuanhan Liu13982612010-12-15 15:42:31 +08001464 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001465 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001466 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001467 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1468 else if (IS_I915GM(dev))
1469 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1470 else if (IS_PINEVIEW(dev))
1471 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1472
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001473 seq_printf(m, "self-refresh: %s\n",
1474 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001475
1476 return 0;
1477}
1478
Jesse Barnes7648fa92010-05-20 14:28:11 -07001479static int i915_emon_status(struct seq_file *m, void *unused)
1480{
1481 struct drm_info_node *node = (struct drm_info_node *) m->private;
1482 struct drm_device *dev = node->minor->dev;
1483 drm_i915_private_t *dev_priv = dev->dev_private;
1484 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001485 int ret;
1486
Chris Wilson582be6b2012-04-30 19:35:02 +01001487 if (!IS_GEN5(dev))
1488 return -ENODEV;
1489
Chris Wilsonde227ef2010-07-03 07:58:38 +01001490 ret = mutex_lock_interruptible(&dev->struct_mutex);
1491 if (ret)
1492 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001493
1494 temp = i915_mch_val(dev_priv);
1495 chipset = i915_chipset_val(dev_priv);
1496 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001497 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001498
1499 seq_printf(m, "GMCH temp: %ld\n", temp);
1500 seq_printf(m, "Chipset power: %ld\n", chipset);
1501 seq_printf(m, "GFX power: %ld\n", gfx);
1502 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1503
1504 return 0;
1505}
1506
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001507static int i915_ring_freq_table(struct seq_file *m, void *unused)
1508{
1509 struct drm_info_node *node = (struct drm_info_node *) m->private;
1510 struct drm_device *dev = node->minor->dev;
1511 drm_i915_private_t *dev_priv = dev->dev_private;
1512 int ret;
1513 int gpu_freq, ia_freq;
1514
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001515 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001516 seq_printf(m, "unsupported on this chipset\n");
1517 return 0;
1518 }
1519
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001520 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001521 if (ret)
1522 return ret;
1523
Chris Wilson3ebecd02013-04-12 19:10:13 +01001524 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001525
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001526 for (gpu_freq = dev_priv->rps.min_delay;
1527 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001528 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001529 ia_freq = gpu_freq;
1530 sandybridge_pcode_read(dev_priv,
1531 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1532 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001533 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1534 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1535 ((ia_freq >> 0) & 0xff) * 100,
1536 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001537 }
1538
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001539 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001540
1541 return 0;
1542}
1543
Jesse Barnes7648fa92010-05-20 14:28:11 -07001544static int i915_gfxec(struct seq_file *m, void *unused)
1545{
1546 struct drm_info_node *node = (struct drm_info_node *) m->private;
1547 struct drm_device *dev = node->minor->dev;
1548 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001549 int ret;
1550
1551 ret = mutex_lock_interruptible(&dev->struct_mutex);
1552 if (ret)
1553 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001554
1555 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1556
Ben Widawsky616fdb52011-10-05 11:44:54 -07001557 mutex_unlock(&dev->struct_mutex);
1558
Jesse Barnes7648fa92010-05-20 14:28:11 -07001559 return 0;
1560}
1561
Chris Wilson44834a62010-08-19 16:09:23 +01001562static int i915_opregion(struct seq_file *m, void *unused)
1563{
1564 struct drm_info_node *node = (struct drm_info_node *) m->private;
1565 struct drm_device *dev = node->minor->dev;
1566 drm_i915_private_t *dev_priv = dev->dev_private;
1567 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001568 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001569 int ret;
1570
Daniel Vetter0d38f002012-04-21 22:49:10 +02001571 if (data == NULL)
1572 return -ENOMEM;
1573
Chris Wilson44834a62010-08-19 16:09:23 +01001574 ret = mutex_lock_interruptible(&dev->struct_mutex);
1575 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001576 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001577
Daniel Vetter0d38f002012-04-21 22:49:10 +02001578 if (opregion->header) {
1579 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1580 seq_write(m, data, OPREGION_SIZE);
1581 }
Chris Wilson44834a62010-08-19 16:09:23 +01001582
1583 mutex_unlock(&dev->struct_mutex);
1584
Daniel Vetter0d38f002012-04-21 22:49:10 +02001585out:
1586 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001587 return 0;
1588}
1589
Chris Wilson37811fc2010-08-25 22:45:57 +01001590static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1591{
1592 struct drm_info_node *node = (struct drm_info_node *) m->private;
1593 struct drm_device *dev = node->minor->dev;
1594 drm_i915_private_t *dev_priv = dev->dev_private;
1595 struct intel_fbdev *ifbdev;
1596 struct intel_framebuffer *fb;
1597 int ret;
1598
1599 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1600 if (ret)
1601 return ret;
1602
1603 ifbdev = dev_priv->fbdev;
1604 fb = to_intel_framebuffer(ifbdev->helper.fb);
1605
Daniel Vetter623f9782012-12-11 16:21:38 +01001606 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001607 fb->base.width,
1608 fb->base.height,
1609 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001610 fb->base.bits_per_pixel,
1611 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001612 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001613 seq_printf(m, "\n");
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001614 mutex_unlock(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001615
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001616 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001617 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1618 if (&fb->base == ifbdev->helper.fb)
1619 continue;
1620
Daniel Vetter623f9782012-12-11 16:21:38 +01001621 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001622 fb->base.width,
1623 fb->base.height,
1624 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001625 fb->base.bits_per_pixel,
1626 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001627 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001628 seq_printf(m, "\n");
1629 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001630 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001631
1632 return 0;
1633}
1634
Ben Widawskye76d3632011-03-19 18:14:29 -07001635static int i915_context_status(struct seq_file *m, void *unused)
1636{
1637 struct drm_info_node *node = (struct drm_info_node *) m->private;
1638 struct drm_device *dev = node->minor->dev;
1639 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001640 struct intel_ring_buffer *ring;
1641 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001642
1643 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1644 if (ret)
1645 return ret;
1646
Daniel Vetter3e373942012-11-02 19:55:04 +01001647 if (dev_priv->ips.pwrctx) {
Ben Widawskydc501fb2011-06-29 11:41:51 -07001648 seq_printf(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001649 describe_obj(m, dev_priv->ips.pwrctx);
Ben Widawskydc501fb2011-06-29 11:41:51 -07001650 seq_printf(m, "\n");
1651 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001652
Daniel Vetter3e373942012-11-02 19:55:04 +01001653 if (dev_priv->ips.renderctx) {
Ben Widawskydc501fb2011-06-29 11:41:51 -07001654 seq_printf(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001655 describe_obj(m, dev_priv->ips.renderctx);
Ben Widawskydc501fb2011-06-29 11:41:51 -07001656 seq_printf(m, "\n");
1657 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001658
Ben Widawskya168c292013-02-14 15:05:12 -08001659 for_each_ring(ring, dev_priv, i) {
1660 if (ring->default_context) {
1661 seq_printf(m, "HW default context %s ring ", ring->name);
1662 describe_obj(m, ring->default_context->obj);
1663 seq_printf(m, "\n");
1664 }
1665 }
1666
Ben Widawskye76d3632011-03-19 18:14:29 -07001667 mutex_unlock(&dev->mode_config.mutex);
1668
1669 return 0;
1670}
1671
Ben Widawsky6d794d42011-04-25 11:25:56 -07001672static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1673{
1674 struct drm_info_node *node = (struct drm_info_node *) m->private;
1675 struct drm_device *dev = node->minor->dev;
1676 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001677 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001678
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001679 spin_lock_irq(&dev_priv->gt_lock);
1680 forcewake_count = dev_priv->forcewake_count;
1681 spin_unlock_irq(&dev_priv->gt_lock);
1682
1683 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001684
1685 return 0;
1686}
1687
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001688static const char *swizzle_string(unsigned swizzle)
1689{
1690 switch(swizzle) {
1691 case I915_BIT_6_SWIZZLE_NONE:
1692 return "none";
1693 case I915_BIT_6_SWIZZLE_9:
1694 return "bit9";
1695 case I915_BIT_6_SWIZZLE_9_10:
1696 return "bit9/bit10";
1697 case I915_BIT_6_SWIZZLE_9_11:
1698 return "bit9/bit11";
1699 case I915_BIT_6_SWIZZLE_9_10_11:
1700 return "bit9/bit10/bit11";
1701 case I915_BIT_6_SWIZZLE_9_17:
1702 return "bit9/bit17";
1703 case I915_BIT_6_SWIZZLE_9_10_17:
1704 return "bit9/bit10/bit17";
1705 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001706 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001707 }
1708
1709 return "bug";
1710}
1711
1712static int i915_swizzle_info(struct seq_file *m, void *data)
1713{
1714 struct drm_info_node *node = (struct drm_info_node *) m->private;
1715 struct drm_device *dev = node->minor->dev;
1716 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001717 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001718
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001719 ret = mutex_lock_interruptible(&dev->struct_mutex);
1720 if (ret)
1721 return ret;
1722
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001723 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1724 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1725 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1726 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1727
1728 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1729 seq_printf(m, "DDC = 0x%08x\n",
1730 I915_READ(DCC));
1731 seq_printf(m, "C0DRB3 = 0x%04x\n",
1732 I915_READ16(C0DRB3));
1733 seq_printf(m, "C1DRB3 = 0x%04x\n",
1734 I915_READ16(C1DRB3));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001735 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1736 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1737 I915_READ(MAD_DIMM_C0));
1738 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1739 I915_READ(MAD_DIMM_C1));
1740 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1741 I915_READ(MAD_DIMM_C2));
1742 seq_printf(m, "TILECTL = 0x%08x\n",
1743 I915_READ(TILECTL));
1744 seq_printf(m, "ARB_MODE = 0x%08x\n",
1745 I915_READ(ARB_MODE));
1746 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1747 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001748 }
1749 mutex_unlock(&dev->struct_mutex);
1750
1751 return 0;
1752}
1753
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001754static int i915_ppgtt_info(struct seq_file *m, void *data)
1755{
1756 struct drm_info_node *node = (struct drm_info_node *) m->private;
1757 struct drm_device *dev = node->minor->dev;
1758 struct drm_i915_private *dev_priv = dev->dev_private;
1759 struct intel_ring_buffer *ring;
1760 int i, ret;
1761
1762
1763 ret = mutex_lock_interruptible(&dev->struct_mutex);
1764 if (ret)
1765 return ret;
1766 if (INTEL_INFO(dev)->gen == 6)
1767 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1768
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001769 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001770 seq_printf(m, "%s\n", ring->name);
1771 if (INTEL_INFO(dev)->gen == 7)
1772 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1773 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1774 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1775 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1776 }
1777 if (dev_priv->mm.aliasing_ppgtt) {
1778 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1779
1780 seq_printf(m, "aliasing PPGTT:\n");
1781 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1782 }
1783 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1784 mutex_unlock(&dev->struct_mutex);
1785
1786 return 0;
1787}
1788
Jesse Barnes57f350b2012-03-28 13:39:25 -07001789static int i915_dpio_info(struct seq_file *m, void *data)
1790{
1791 struct drm_info_node *node = (struct drm_info_node *) m->private;
1792 struct drm_device *dev = node->minor->dev;
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 int ret;
1795
1796
1797 if (!IS_VALLEYVIEW(dev)) {
1798 seq_printf(m, "unsupported\n");
1799 return 0;
1800 }
1801
Daniel Vetter09153002012-12-12 14:06:44 +01001802 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001803 if (ret)
1804 return ret;
1805
1806 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1807
1808 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001809 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001810 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001811 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001812
1813 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001814 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001815 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001816 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001817
1818 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001819 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001820 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001821 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001822
1823 seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001824 vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001825 seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001826 vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001827
1828 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001829 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001830
Daniel Vetter09153002012-12-12 14:06:44 +01001831 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001832
1833 return 0;
1834}
1835
Kees Cook647416f2013-03-10 14:10:06 -07001836static int
1837i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001838{
Kees Cook647416f2013-03-10 14:10:06 -07001839 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001840 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001841
Kees Cook647416f2013-03-10 14:10:06 -07001842 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001843
Kees Cook647416f2013-03-10 14:10:06 -07001844 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001845}
1846
Kees Cook647416f2013-03-10 14:10:06 -07001847static int
1848i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001849{
Kees Cook647416f2013-03-10 14:10:06 -07001850 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001851
Kees Cook647416f2013-03-10 14:10:06 -07001852 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001853 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001854
Kees Cook647416f2013-03-10 14:10:06 -07001855 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001856}
1857
Kees Cook647416f2013-03-10 14:10:06 -07001858DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1859 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001860 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001861
Kees Cook647416f2013-03-10 14:10:06 -07001862static int
1863i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001864{
Kees Cook647416f2013-03-10 14:10:06 -07001865 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001866 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001867
Kees Cook647416f2013-03-10 14:10:06 -07001868 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001869
Kees Cook647416f2013-03-10 14:10:06 -07001870 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001871}
1872
Kees Cook647416f2013-03-10 14:10:06 -07001873static int
1874i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001875{
Kees Cook647416f2013-03-10 14:10:06 -07001876 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001877 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001878 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001879
Kees Cook647416f2013-03-10 14:10:06 -07001880 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001881
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001882 ret = mutex_lock_interruptible(&dev->struct_mutex);
1883 if (ret)
1884 return ret;
1885
Daniel Vetter99584db2012-11-14 17:14:04 +01001886 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001887 mutex_unlock(&dev->struct_mutex);
1888
Kees Cook647416f2013-03-10 14:10:06 -07001889 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001890}
1891
Kees Cook647416f2013-03-10 14:10:06 -07001892DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1893 i915_ring_stop_get, i915_ring_stop_set,
1894 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02001895
Chris Wilsondd624af2013-01-15 12:39:35 +00001896#define DROP_UNBOUND 0x1
1897#define DROP_BOUND 0x2
1898#define DROP_RETIRE 0x4
1899#define DROP_ACTIVE 0x8
1900#define DROP_ALL (DROP_UNBOUND | \
1901 DROP_BOUND | \
1902 DROP_RETIRE | \
1903 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07001904static int
1905i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001906{
Kees Cook647416f2013-03-10 14:10:06 -07001907 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00001908
Kees Cook647416f2013-03-10 14:10:06 -07001909 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00001910}
1911
Kees Cook647416f2013-03-10 14:10:06 -07001912static int
1913i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001914{
Kees Cook647416f2013-03-10 14:10:06 -07001915 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00001916 struct drm_i915_private *dev_priv = dev->dev_private;
1917 struct drm_i915_gem_object *obj, *next;
Kees Cook647416f2013-03-10 14:10:06 -07001918 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001919
Kees Cook647416f2013-03-10 14:10:06 -07001920 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00001921
1922 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1923 * on ioctls on -EAGAIN. */
1924 ret = mutex_lock_interruptible(&dev->struct_mutex);
1925 if (ret)
1926 return ret;
1927
1928 if (val & DROP_ACTIVE) {
1929 ret = i915_gpu_idle(dev);
1930 if (ret)
1931 goto unlock;
1932 }
1933
1934 if (val & (DROP_RETIRE | DROP_ACTIVE))
1935 i915_gem_retire_requests(dev);
1936
1937 if (val & DROP_BOUND) {
1938 list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
1939 if (obj->pin_count == 0) {
1940 ret = i915_gem_object_unbind(obj);
1941 if (ret)
1942 goto unlock;
1943 }
1944 }
1945
1946 if (val & DROP_UNBOUND) {
1947 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1948 if (obj->pages_pin_count == 0) {
1949 ret = i915_gem_object_put_pages(obj);
1950 if (ret)
1951 goto unlock;
1952 }
1953 }
1954
1955unlock:
1956 mutex_unlock(&dev->struct_mutex);
1957
Kees Cook647416f2013-03-10 14:10:06 -07001958 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001959}
1960
Kees Cook647416f2013-03-10 14:10:06 -07001961DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1962 i915_drop_caches_get, i915_drop_caches_set,
1963 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00001964
Kees Cook647416f2013-03-10 14:10:06 -07001965static int
1966i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001967{
Kees Cook647416f2013-03-10 14:10:06 -07001968 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001969 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001970 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001971
1972 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1973 return -ENODEV;
1974
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001975 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001976 if (ret)
1977 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001978
Jesse Barnes0a073b82013-04-17 15:54:58 -07001979 if (IS_VALLEYVIEW(dev))
1980 *val = vlv_gpu_freq(dev_priv->mem_freq,
1981 dev_priv->rps.max_delay);
1982 else
1983 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001984 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001985
Kees Cook647416f2013-03-10 14:10:06 -07001986 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001987}
1988
Kees Cook647416f2013-03-10 14:10:06 -07001989static int
1990i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001991{
Kees Cook647416f2013-03-10 14:10:06 -07001992 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001993 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001994 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001995
1996 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1997 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07001998
Kees Cook647416f2013-03-10 14:10:06 -07001999 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07002000
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002001 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002002 if (ret)
2003 return ret;
2004
Jesse Barnes358733e2011-07-27 11:53:01 -07002005 /*
2006 * Turbo will still be enabled, but won't go above the set value.
2007 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002008 if (IS_VALLEYVIEW(dev)) {
2009 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2010 dev_priv->rps.max_delay = val;
2011 gen6_set_rps(dev, val);
2012 } else {
2013 do_div(val, GT_FREQUENCY_MULTIPLIER);
2014 dev_priv->rps.max_delay = val;
2015 gen6_set_rps(dev, val);
2016 }
2017
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002018 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002019
Kees Cook647416f2013-03-10 14:10:06 -07002020 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002021}
2022
Kees Cook647416f2013-03-10 14:10:06 -07002023DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2024 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002025 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07002026
Kees Cook647416f2013-03-10 14:10:06 -07002027static int
2028i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002029{
Kees Cook647416f2013-03-10 14:10:06 -07002030 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002031 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002032 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002033
2034 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2035 return -ENODEV;
2036
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002037 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002038 if (ret)
2039 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07002040
Jesse Barnes0a073b82013-04-17 15:54:58 -07002041 if (IS_VALLEYVIEW(dev))
2042 *val = vlv_gpu_freq(dev_priv->mem_freq,
2043 dev_priv->rps.min_delay);
2044 else
2045 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002046 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002047
Kees Cook647416f2013-03-10 14:10:06 -07002048 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002049}
2050
Kees Cook647416f2013-03-10 14:10:06 -07002051static int
2052i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002053{
Kees Cook647416f2013-03-10 14:10:06 -07002054 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002055 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002056 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002057
2058 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2059 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07002060
Kees Cook647416f2013-03-10 14:10:06 -07002061 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07002062
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002063 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002064 if (ret)
2065 return ret;
2066
Jesse Barnes1523c312012-05-25 12:34:54 -07002067 /*
2068 * Turbo will still be enabled, but won't go below the set value.
2069 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002070 if (IS_VALLEYVIEW(dev)) {
2071 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2072 dev_priv->rps.min_delay = val;
2073 valleyview_set_rps(dev, val);
2074 } else {
2075 do_div(val, GT_FREQUENCY_MULTIPLIER);
2076 dev_priv->rps.min_delay = val;
2077 gen6_set_rps(dev, val);
2078 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002079 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002080
Kees Cook647416f2013-03-10 14:10:06 -07002081 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002082}
2083
Kees Cook647416f2013-03-10 14:10:06 -07002084DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2085 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002086 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07002087
Kees Cook647416f2013-03-10 14:10:06 -07002088static int
2089i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002090{
Kees Cook647416f2013-03-10 14:10:06 -07002091 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002092 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002093 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07002094 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002095
Daniel Vetter004777c2012-08-09 15:07:01 +02002096 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2097 return -ENODEV;
2098
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002099 ret = mutex_lock_interruptible(&dev->struct_mutex);
2100 if (ret)
2101 return ret;
2102
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002103 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2104 mutex_unlock(&dev_priv->dev->struct_mutex);
2105
Kees Cook647416f2013-03-10 14:10:06 -07002106 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002107
Kees Cook647416f2013-03-10 14:10:06 -07002108 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002109}
2110
Kees Cook647416f2013-03-10 14:10:06 -07002111static int
2112i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002113{
Kees Cook647416f2013-03-10 14:10:06 -07002114 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002115 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002116 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002117
Daniel Vetter004777c2012-08-09 15:07:01 +02002118 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2119 return -ENODEV;
2120
Kees Cook647416f2013-03-10 14:10:06 -07002121 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002122 return -EINVAL;
2123
Kees Cook647416f2013-03-10 14:10:06 -07002124 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002125
2126 /* Update the cache sharing policy here as well */
2127 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2128 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2129 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2130 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2131
Kees Cook647416f2013-03-10 14:10:06 -07002132 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002133}
2134
Kees Cook647416f2013-03-10 14:10:06 -07002135DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2136 i915_cache_sharing_get, i915_cache_sharing_set,
2137 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002138
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002139/* As the drm_debugfs_init() routines are called before dev->dev_private is
2140 * allocated we need to hook into the minor for release. */
2141static int
2142drm_add_fake_info_node(struct drm_minor *minor,
2143 struct dentry *ent,
2144 const void *key)
2145{
2146 struct drm_info_node *node;
2147
2148 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2149 if (node == NULL) {
2150 debugfs_remove(ent);
2151 return -ENOMEM;
2152 }
2153
2154 node->minor = minor;
2155 node->dent = ent;
2156 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01002157
2158 mutex_lock(&minor->debugfs_lock);
2159 list_add(&node->list, &minor->debugfs_list);
2160 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002161
2162 return 0;
2163}
2164
Ben Widawsky6d794d42011-04-25 11:25:56 -07002165static int i915_forcewake_open(struct inode *inode, struct file *file)
2166{
2167 struct drm_device *dev = inode->i_private;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002169
Daniel Vetter075edca2012-01-24 09:44:28 +01002170 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002171 return 0;
2172
Ben Widawsky6d794d42011-04-25 11:25:56 -07002173 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002174
2175 return 0;
2176}
2177
Ben Widawskyc43b5632012-04-16 14:07:40 -07002178static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002179{
2180 struct drm_device *dev = inode->i_private;
2181 struct drm_i915_private *dev_priv = dev->dev_private;
2182
Daniel Vetter075edca2012-01-24 09:44:28 +01002183 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002184 return 0;
2185
Ben Widawsky6d794d42011-04-25 11:25:56 -07002186 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002187
2188 return 0;
2189}
2190
2191static const struct file_operations i915_forcewake_fops = {
2192 .owner = THIS_MODULE,
2193 .open = i915_forcewake_open,
2194 .release = i915_forcewake_release,
2195};
2196
2197static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2198{
2199 struct drm_device *dev = minor->dev;
2200 struct dentry *ent;
2201
2202 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07002203 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07002204 root, dev,
2205 &i915_forcewake_fops);
2206 if (IS_ERR(ent))
2207 return PTR_ERR(ent);
2208
Ben Widawsky8eb57292011-05-11 15:10:58 -07002209 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002210}
2211
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002212static int i915_debugfs_create(struct dentry *root,
2213 struct drm_minor *minor,
2214 const char *name,
2215 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07002216{
2217 struct drm_device *dev = minor->dev;
2218 struct dentry *ent;
2219
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002220 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07002221 S_IRUGO | S_IWUSR,
2222 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002223 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07002224 if (IS_ERR(ent))
2225 return PTR_ERR(ent);
2226
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002227 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002228}
2229
Ben Gamari27c202a2009-07-01 22:26:52 -04002230static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00002231 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01002232 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00002233 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01002234 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002235 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002236 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002237 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002238 {"i915_gem_request", i915_gem_request_info, 0},
2239 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00002240 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002241 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002242 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2243 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2244 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07002245 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08002246 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2247 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2248 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2249 {"i915_inttoext_table", i915_inttoext_table, 0},
2250 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002251 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07002252 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002253 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002254 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03002255 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08002256 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01002257 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01002258 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07002259 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07002260 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002261 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002262 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07002263 {"i915_dpio", i915_dpio_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002264};
Ben Gamari27c202a2009-07-01 22:26:52 -04002265#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05002266
Ben Gamari27c202a2009-07-01 22:26:52 -04002267int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002268{
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002269 int ret;
2270
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002271 ret = i915_debugfs_create(minor->debugfs_root, minor,
2272 "i915_wedged",
2273 &i915_wedged_fops);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002274 if (ret)
2275 return ret;
2276
Ben Widawsky6d794d42011-04-25 11:25:56 -07002277 ret = i915_forcewake_create(minor->debugfs_root, minor);
2278 if (ret)
2279 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002280
2281 ret = i915_debugfs_create(minor->debugfs_root, minor,
2282 "i915_max_freq",
2283 &i915_max_freq_fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07002284 if (ret)
2285 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002286
2287 ret = i915_debugfs_create(minor->debugfs_root, minor,
Jesse Barnes1523c312012-05-25 12:34:54 -07002288 "i915_min_freq",
2289 &i915_min_freq_fops);
2290 if (ret)
2291 return ret;
2292
2293 ret = i915_debugfs_create(minor->debugfs_root, minor,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002294 "i915_cache_sharing",
2295 &i915_cache_sharing_fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002296 if (ret)
2297 return ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002298
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002299 ret = i915_debugfs_create(minor->debugfs_root, minor,
2300 "i915_ring_stop",
2301 &i915_ring_stop_fops);
2302 if (ret)
2303 return ret;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002304
Daniel Vetterd5442302012-04-27 15:17:40 +02002305 ret = i915_debugfs_create(minor->debugfs_root, minor,
Chris Wilsondd624af2013-01-15 12:39:35 +00002306 "i915_gem_drop_caches",
2307 &i915_drop_caches_fops);
2308 if (ret)
2309 return ret;
2310
2311 ret = i915_debugfs_create(minor->debugfs_root, minor,
Daniel Vetterd5442302012-04-27 15:17:40 +02002312 "i915_error_state",
2313 &i915_error_state_fops);
2314 if (ret)
2315 return ret;
2316
Mika Kuoppala40633212012-12-04 15:12:00 +02002317 ret = i915_debugfs_create(minor->debugfs_root, minor,
2318 "i915_next_seqno",
2319 &i915_next_seqno_fops);
2320 if (ret)
2321 return ret;
2322
Ben Gamari27c202a2009-07-01 22:26:52 -04002323 return drm_debugfs_create_files(i915_debugfs_list,
2324 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05002325 minor->debugfs_root, minor);
2326}
2327
Ben Gamari27c202a2009-07-01 22:26:52 -04002328void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002329{
Ben Gamari27c202a2009-07-01 22:26:52 -04002330 drm_debugfs_remove_files(i915_debugfs_list,
2331 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002332 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2333 1, minor);
Kristian Høgsberg33db6792009-11-11 12:19:16 -05002334 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
2335 1, minor);
Jesse Barnes358733e2011-07-27 11:53:01 -07002336 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
2337 1, minor);
Jesse Barnes1523c312012-05-25 12:34:54 -07002338 drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
2339 1, minor);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002340 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
2341 1, minor);
Chris Wilsondd624af2013-01-15 12:39:35 +00002342 drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
2343 1, minor);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002344 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
2345 1, minor);
Daniel Vetter6bd459d2012-05-21 19:56:52 +02002346 drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
2347 1, minor);
Mika Kuoppala40633212012-12-04 15:12:00 +02002348 drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
2349 1, minor);
Ben Gamari20172632009-02-17 20:08:50 -05002350}
2351
2352#endif /* CONFIG_DEBUG_FS */