blob: 1dc336b8bb69e4ef7d57f88ede82faa1f29b655f [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +103031extern bool dss_debug;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153};
154
155struct seq_file;
156struct platform_device;
157
158/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200160struct regulator *dss_get_vdds_dsi(void);
161struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200162int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200164/* apply */
165void dss_apply_init(void);
166int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
167int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
168void dss_mgr_start_update(struct omap_overlay_manager *mgr);
169int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200170
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200171int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200172void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200173int dss_mgr_set_info(struct omap_overlay_manager *mgr,
174 struct omap_overlay_manager_info *info);
175void dss_mgr_get_info(struct omap_overlay_manager *mgr,
176 struct omap_overlay_manager_info *info);
177int dss_mgr_set_device(struct omap_overlay_manager *mgr,
178 struct omap_dss_device *dssdev);
179int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200180
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200181bool dss_ovl_is_enabled(struct omap_overlay *ovl);
182int dss_ovl_enable(struct omap_overlay *ovl);
183int dss_ovl_disable(struct omap_overlay *ovl);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200184int dss_ovl_set_info(struct omap_overlay *ovl,
185 struct omap_overlay_info *info);
186void dss_ovl_get_info(struct omap_overlay *ovl,
187 struct omap_overlay_info *info);
188int dss_ovl_set_manager(struct omap_overlay *ovl,
189 struct omap_overlay_manager *mgr);
190int dss_ovl_unset_manager(struct omap_overlay *ovl);
191
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200192/* display */
193int dss_suspend_all_devices(void);
194int dss_resume_all_devices(void);
195void dss_disable_all_devices(void);
196
197void dss_init_device(struct platform_device *pdev,
198 struct omap_dss_device *dssdev);
199void dss_uninit_device(struct platform_device *pdev,
200 struct omap_dss_device *dssdev);
201bool dss_use_replication(struct omap_dss_device *dssdev,
202 enum omap_color_mode mode);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200203
204/* manager */
205int dss_init_overlay_managers(struct platform_device *pdev);
206void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200207int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
208 const struct omap_overlay_manager_info *info);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200209int dss_mgr_check(struct omap_overlay_manager *mgr,
210 struct omap_dss_device *dssdev,
211 struct omap_overlay_manager_info *info,
212 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200213
214/* overlay */
215void dss_init_overlays(struct platform_device *pdev);
216void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200217void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200218void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200219int dss_ovl_simple_check(struct omap_overlay *ovl,
220 const struct omap_overlay_info *info);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200221int dss_ovl_check(struct omap_overlay *ovl,
222 struct omap_overlay_info *info, struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200223
224/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000225int dss_init_platform_driver(void);
226void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200227
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300228int dss_runtime_get(void);
229void dss_runtime_put(void);
230
Mythri P K7ed024a2011-03-09 16:31:38 +0530231void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300232enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530233const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000234void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200235
236void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000237#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
238void dss_debug_dump_clocks(struct seq_file *s);
239#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200240
241void dss_sdi_init(u8 datapairs);
242int dss_sdi_enable(void);
243void dss_sdi_disable(void);
244
Archit Taneja89a35e52011-04-12 13:52:23 +0530245void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530246void dss_select_dsi_clk_source(int dsi_module,
247 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600248void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530249 enum omap_dss_clk_source clk_src);
250enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530251enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530252enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200253
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200254void dss_set_venc_output(enum omap_dss_venc_type type);
255void dss_set_dac_pwrdn_bgz(bool enable);
256
257unsigned long dss_get_dpll4_rate(void);
258int dss_calc_clock_rates(struct dss_clock_info *cinfo);
259int dss_set_clock_div(struct dss_clock_info *cinfo);
260int dss_get_clock_div(struct dss_clock_info *cinfo);
261int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
262 struct dss_clock_info *dss_cinfo,
263 struct dispc_clock_info *dispc_cinfo);
264
265/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200266#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200267int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268void sdi_exit(void);
269int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200270#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200271static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200272{
273 return 0;
274}
275static inline void sdi_exit(void)
276{
277}
278#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200279
280/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200281#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530282
283struct dentry;
284struct file_operations;
285
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000286int dsi_init_platform_driver(void);
287void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300289int dsi_runtime_get(struct platform_device *dsidev);
290void dsi_runtime_put(struct platform_device *dsidev);
291
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292void dsi_dump_clocks(struct seq_file *s);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530293void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
294 const struct file_operations *debug_fops);
295void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
296 const struct file_operations *debug_fops);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200297
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200298int dsi_init_display(struct omap_dss_device *display);
299void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530300u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
301
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530302unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
303int dsi_pll_set_clock_div(struct platform_device *dsidev,
304 struct dsi_clock_info *cinfo);
305int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
306 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530308int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
309 bool enable_hsdiv);
310void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530311void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
312void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
313struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200314#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000315static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200316{
317 return 0;
318}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000319static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200320{
321}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300322static inline int dsi_runtime_get(struct platform_device *dsidev)
323{
324 return 0;
325}
326static inline void dsi_runtime_put(struct platform_device *dsidev)
327{
328}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530329static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
330{
331 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
332 return 0;
333}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530334static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600335{
336 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
337 return 0;
338}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300339static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
340 struct dsi_clock_info *cinfo)
341{
342 WARN("%s: DSI not compiled in\n", __func__);
343 return -ENODEV;
344}
345static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
346 bool is_tft, unsigned long req_pck,
347 struct dsi_clock_info *dsi_cinfo,
348 struct dispc_clock_info *dispc_cinfo)
349{
350 WARN("%s: DSI not compiled in\n", __func__);
351 return -ENODEV;
352}
353static inline int dsi_pll_init(struct platform_device *dsidev,
354 bool enable_hsclk, bool enable_hsdiv)
355{
356 WARN("%s: DSI not compiled in\n", __func__);
357 return -ENODEV;
358}
359static inline void dsi_pll_uninit(struct platform_device *dsidev,
360 bool disconnect_lanes)
361{
362}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530363static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300364{
365}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530366static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300367{
368}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369static inline struct platform_device *dsi_get_dsidev_from_id(int module)
370{
371 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
372 __func__);
373 return NULL;
374}
Jani Nikula368a1482010-05-07 11:58:41 +0200375#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376
377/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200378#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200379int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200380void dpi_exit(void);
381int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200382#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200383static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200384{
385 return 0;
386}
387static inline void dpi_exit(void)
388{
389}
390#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391
392/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000393int dispc_init_platform_driver(void);
394void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200396void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397void dispc_dump_regs(struct seq_file *s);
398void dispc_irq_handler(void);
399void dispc_fake_vsync_irq(void);
400
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300401int dispc_runtime_get(void);
402void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403
404void dispc_enable_sidle(void);
405void dispc_disable_sidle(void);
406
407void dispc_lcd_enable_signal_polarity(bool act_high);
408void dispc_lcd_enable_signal(bool enable);
409void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300410void dispc_enable_fifomerge(bool enable);
411void dispc_enable_gamma_table(bool enable);
412void dispc_set_loadmode(enum omap_dss_load_mode mode);
413
Archit Taneja8f366162012-04-16 12:53:44 +0530414bool dispc_mgr_timings_ok(enum omap_channel channel,
415 struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300416unsigned long dispc_fclk_rate(void);
417void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
418 struct dispc_clock_info *cinfo);
419int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
420 struct dispc_clock_info *cinfo);
421
422
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200423void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200424void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
425 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge);
Archit Tanejaa4273b72011-09-14 11:10:10 +0530426int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200427 bool ilace, bool replication);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300428int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300429void dispc_ovl_set_channel_out(enum omap_plane plane,
430 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300431
432void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200433u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200434u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300435bool dispc_mgr_go_busy(enum omap_channel channel);
436void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200437bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300438void dispc_mgr_enable(enum omap_channel channel, bool enable);
439bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530440void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
441void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300442void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
443void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000444 enum omap_lcd_display_type type);
Archit Tanejac51d9212012-04-16 12:53:43 +0530445void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000446 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300447void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000448 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300449unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
450unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300451int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000452 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300453int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000454 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200455void dispc_mgr_setup(enum omap_channel channel,
456 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200457
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200458/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200459#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000460int venc_init_platform_driver(void);
461void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200462void venc_dump_regs(struct seq_file *s);
463int venc_init_display(struct omap_dss_device *display);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530464unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200465#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000466static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200467{
468 return 0;
469}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000470static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200471{
472}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530473static inline unsigned long venc_get_pixel_clock(void)
474{
475 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
476 return 0;
477}
Jani Nikula368a1482010-05-07 11:58:41 +0200478#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200479
Mythri P Kc3198a52011-03-12 12:04:27 +0530480/* HDMI */
481#ifdef CONFIG_OMAP4_DSS_HDMI
482int hdmi_init_platform_driver(void);
483void hdmi_uninit_platform_driver(void);
484int hdmi_init_display(struct omap_dss_device *dssdev);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530485unsigned long hdmi_get_pixel_clock(void);
Mythri P K162874d2011-09-22 13:37:45 +0530486void hdmi_dump_regs(struct seq_file *s);
Mythri P Kc3198a52011-03-12 12:04:27 +0530487#else
488static inline int hdmi_init_display(struct omap_dss_device *dssdev)
489{
490 return 0;
491}
492static inline int hdmi_init_platform_driver(void)
493{
494 return 0;
495}
496static inline void hdmi_uninit_platform_driver(void)
497{
498}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530499static inline unsigned long hdmi_get_pixel_clock(void)
500{
501 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
502 return 0;
503}
Mythri P Kc3198a52011-03-12 12:04:27 +0530504#endif
505int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
506void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
507void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
508int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
509 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300510int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300511bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530512int hdmi_panel_init(void);
513void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530514
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200515/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200516#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000517int rfbi_init_platform_driver(void);
518void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200519void rfbi_dump_regs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200520int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200521#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000522static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200523{
524 return 0;
525}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000526static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200527{
528}
529#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200530
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200531
532#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
533static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
534{
535 int b;
536 for (b = 0; b < 32; ++b) {
537 if (irqstatus & (1 << b))
538 irq_arr[b]++;
539 }
540}
541#endif
542
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200543#endif