blob: c8f744c418f0082ef0c7eeea12c3323e83e03e60 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
348static void intel_fbc_work_fn(struct work_struct *__work)
349{
350 struct intel_fbc_work *work =
351 container_of(to_delayed_work(__work),
352 struct intel_fbc_work, work);
353 struct drm_device *dev = work->crtc->dev;
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700357 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300358 /* Double check that we haven't switched fb without cancelling
359 * the prior work.
360 */
Matt Roperf4510a22014-04-01 15:22:40 -0700361 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200362 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300363
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700364 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700365 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700366 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300367 }
368
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700369 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300370 }
371 mutex_unlock(&dev->struct_mutex);
372
373 kfree(work);
374}
375
376static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
377{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700378 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300379 return;
380
381 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
382
383 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700384 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300385 * entirely asynchronously.
386 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700387 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300388 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700389 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300390
391 /* Mark the work as no longer wanted so that if it does
392 * wake-up (because the work was already running and waiting
393 * for our mutex), it will discover that is no longer
394 * necessary to run.
395 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700396 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300397}
398
Ville Syrjälä993495a2013-12-12 17:27:40 +0200399static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400{
401 struct intel_fbc_work *work;
402 struct drm_device *dev = crtc->dev;
403 struct drm_i915_private *dev_priv = dev->dev_private;
404
405 if (!dev_priv->display.enable_fbc)
406 return;
407
408 intel_cancel_fbc_work(dev_priv);
409
Daniel Vetterb14c5672013-09-19 12:18:32 +0200410 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300411 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300412 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200413 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300414 return;
415 }
416
417 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700418 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300419 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
420
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700421 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300422
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300423 /* Delay the actual enabling to let pageflipping cease and the
424 * display to settle before starting the compression. Note that
425 * this delay also serves a second purpose: it allows for a
426 * vblank to pass after disabling the FBC before we attempt
427 * to modify the control registers.
428 *
429 * A more complicated solution would involve tracking vblanks
430 * following the termination of the page-flipping sequence
431 * and indeed performing the enable as a co-routine and not
432 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100433 *
434 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300435 */
436 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
437}
438
439void intel_disable_fbc(struct drm_device *dev)
440{
441 struct drm_i915_private *dev_priv = dev->dev_private;
442
443 intel_cancel_fbc_work(dev_priv);
444
445 if (!dev_priv->display.disable_fbc)
446 return;
447
448 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700449 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300450}
451
Chris Wilson29ebf902013-07-27 17:23:55 +0100452static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
453 enum no_fbc_reason reason)
454{
455 if (dev_priv->fbc.no_fbc_reason == reason)
456 return false;
457
458 dev_priv->fbc.no_fbc_reason = reason;
459 return true;
460}
461
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300462/**
463 * intel_update_fbc - enable/disable FBC as needed
464 * @dev: the drm_device
465 *
466 * Set up the framebuffer compression hardware at mode set time. We
467 * enable it if possible:
468 * - plane A only (on pre-965)
469 * - no pixel mulitply/line duplication
470 * - no alpha buffer discard
471 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300472 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300473 *
474 * We can't assume that any compression will take place (worst case),
475 * so the compressed buffer has to be the same size as the uncompressed
476 * one. It also must reside (along with the line length buffer) in
477 * stolen memory.
478 *
479 * We need to enable/disable FBC on a global basis.
480 */
481void intel_update_fbc(struct drm_device *dev)
482{
483 struct drm_i915_private *dev_priv = dev->dev_private;
484 struct drm_crtc *crtc = NULL, *tmp_crtc;
485 struct intel_crtc *intel_crtc;
486 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300487 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300488 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300489 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300490
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100491 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100492 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300493 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100494 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300495
Jani Nikulad330a952014-01-21 11:24:25 +0200496 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100497 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
498 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300499 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100500 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300501
502 /*
503 * If FBC is already on, we just have to verify that we can
504 * keep it that way...
505 * Need to disable if:
506 * - more than one pipe is active
507 * - changing FBC params (stride, fence, mode)
508 * - new fb is too large to fit in compressed buffer
509 * - going to an unsupported config (interlace, pixel multiply, etc.)
510 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100511 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000512 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300513 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300514 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100515 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
516 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300517 goto out_disable;
518 }
519 crtc = tmp_crtc;
520 }
521 }
522
Matt Roperf4510a22014-04-01 15:22:40 -0700523 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100524 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
525 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300526 goto out_disable;
527 }
528
529 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700530 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700531 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300532 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300533
Chris Wilson03689202014-06-06 10:37:11 +0100534 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100535 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
536 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100537 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300538 }
Jani Nikulad330a952014-01-21 11:24:25 +0200539 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100540 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
541 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300542 goto out_disable;
543 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300544 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
545 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100546 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
547 DRM_DEBUG_KMS("mode incompatible with compression, "
548 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300549 goto out_disable;
550 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300551
Daisy Sun032843a2014-06-16 15:48:18 -0700552 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
553 max_width = 4096;
554 max_height = 4096;
555 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300556 max_width = 4096;
557 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300558 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300559 max_width = 2048;
560 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300561 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300562 if (intel_crtc->config.pipe_src_w > max_width ||
563 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100564 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
565 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300566 goto out_disable;
567 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800568 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200569 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100570 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200571 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300572 goto out_disable;
573 }
574
575 /* The use of a CPU fence is mandatory in order to detect writes
576 * by the CPU to the scanout and trigger updates to the FBC.
577 */
578 if (obj->tiling_mode != I915_TILING_X ||
579 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
581 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300582 goto out_disable;
583 }
584
585 /* If the kernel debugger is active, always disable compression */
586 if (in_dbg_master())
587 goto out_disable;
588
Matt Roper2ff8fde2014-07-08 07:50:07 -0700589 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700590 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100591 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
592 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000593 goto out_disable;
594 }
595
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300596 /* If the scanout has not changed, don't modify the FBC settings.
597 * Note that we make the fundamental assumption that the fb->obj
598 * cannot be unpinned (and have its GTT offset and fence revoked)
599 * without first being decoupled from the scanout and FBC disabled.
600 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700601 if (dev_priv->fbc.plane == intel_crtc->plane &&
602 dev_priv->fbc.fb_id == fb->base.id &&
603 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300604 return;
605
606 if (intel_fbc_enabled(dev)) {
607 /* We update FBC along two paths, after changing fb/crtc
608 * configuration (modeswitching) and after page-flipping
609 * finishes. For the latter, we know that not only did
610 * we disable the FBC at the start of the page-flip
611 * sequence, but also more than one vblank has passed.
612 *
613 * For the former case of modeswitching, it is possible
614 * to switch between two FBC valid configurations
615 * instantaneously so we do need to disable the FBC
616 * before we can modify its control registers. We also
617 * have to wait for the next vblank for that to take
618 * effect. However, since we delay enabling FBC we can
619 * assume that a vblank has passed since disabling and
620 * that we can safely alter the registers in the deferred
621 * callback.
622 *
623 * In the scenario that we go from a valid to invalid
624 * and then back to valid FBC configuration we have
625 * no strict enforcement that a vblank occurred since
626 * disabling the FBC. However, along all current pipe
627 * disabling paths we do need to wait for a vblank at
628 * some point. And we wait before enabling FBC anyway.
629 */
630 DRM_DEBUG_KMS("disabling active FBC for update\n");
631 intel_disable_fbc(dev);
632 }
633
Ville Syrjälä993495a2013-12-12 17:27:40 +0200634 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100635 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300636 return;
637
638out_disable:
639 /* Multiple disables should be harmless */
640 if (intel_fbc_enabled(dev)) {
641 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
642 intel_disable_fbc(dev);
643 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000644 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300645}
646
Daniel Vetterc921aba2012-04-26 23:28:17 +0200647static void i915_pineview_get_mem_freq(struct drm_device *dev)
648{
Jani Nikula50227e12014-03-31 14:27:21 +0300649 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200650 u32 tmp;
651
652 tmp = I915_READ(CLKCFG);
653
654 switch (tmp & CLKCFG_FSB_MASK) {
655 case CLKCFG_FSB_533:
656 dev_priv->fsb_freq = 533; /* 133*4 */
657 break;
658 case CLKCFG_FSB_800:
659 dev_priv->fsb_freq = 800; /* 200*4 */
660 break;
661 case CLKCFG_FSB_667:
662 dev_priv->fsb_freq = 667; /* 167*4 */
663 break;
664 case CLKCFG_FSB_400:
665 dev_priv->fsb_freq = 400; /* 100*4 */
666 break;
667 }
668
669 switch (tmp & CLKCFG_MEM_MASK) {
670 case CLKCFG_MEM_533:
671 dev_priv->mem_freq = 533;
672 break;
673 case CLKCFG_MEM_667:
674 dev_priv->mem_freq = 667;
675 break;
676 case CLKCFG_MEM_800:
677 dev_priv->mem_freq = 800;
678 break;
679 }
680
681 /* detect pineview DDR3 setting */
682 tmp = I915_READ(CSHRDDR3CTL);
683 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
684}
685
686static void i915_ironlake_get_mem_freq(struct drm_device *dev)
687{
Jani Nikula50227e12014-03-31 14:27:21 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200689 u16 ddrpll, csipll;
690
691 ddrpll = I915_READ16(DDRMPLL1);
692 csipll = I915_READ16(CSIPLL0);
693
694 switch (ddrpll & 0xff) {
695 case 0xc:
696 dev_priv->mem_freq = 800;
697 break;
698 case 0x10:
699 dev_priv->mem_freq = 1066;
700 break;
701 case 0x14:
702 dev_priv->mem_freq = 1333;
703 break;
704 case 0x18:
705 dev_priv->mem_freq = 1600;
706 break;
707 default:
708 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
709 ddrpll & 0xff);
710 dev_priv->mem_freq = 0;
711 break;
712 }
713
Daniel Vetter20e4d402012-08-08 23:35:39 +0200714 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200715
716 switch (csipll & 0x3ff) {
717 case 0x00c:
718 dev_priv->fsb_freq = 3200;
719 break;
720 case 0x00e:
721 dev_priv->fsb_freq = 3733;
722 break;
723 case 0x010:
724 dev_priv->fsb_freq = 4266;
725 break;
726 case 0x012:
727 dev_priv->fsb_freq = 4800;
728 break;
729 case 0x014:
730 dev_priv->fsb_freq = 5333;
731 break;
732 case 0x016:
733 dev_priv->fsb_freq = 5866;
734 break;
735 case 0x018:
736 dev_priv->fsb_freq = 6400;
737 break;
738 default:
739 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
740 csipll & 0x3ff);
741 dev_priv->fsb_freq = 0;
742 break;
743 }
744
745 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200746 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200747 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200748 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200749 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200750 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200751 }
752}
753
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754static const struct cxsr_latency cxsr_latency_table[] = {
755 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
756 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
757 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
758 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
759 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
760
761 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
762 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
763 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
764 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
765 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
766
767 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
768 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
769 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
770 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
771 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
772
773 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
774 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
775 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
776 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
777 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
778
779 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
780 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
781 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
782 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
783 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
784
785 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
786 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
787 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
788 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
789 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
790};
791
Daniel Vetter63c62272012-04-21 23:17:55 +0200792static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 int is_ddr3,
794 int fsb,
795 int mem)
796{
797 const struct cxsr_latency *latency;
798 int i;
799
800 if (fsb == 0 || mem == 0)
801 return NULL;
802
803 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
804 latency = &cxsr_latency_table[i];
805 if (is_desktop == latency->is_desktop &&
806 is_ddr3 == latency->is_ddr3 &&
807 fsb == latency->fsb_freq && mem == latency->mem_freq)
808 return latency;
809 }
810
811 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
812
813 return NULL;
814}
815
Imre Deak5209b1f2014-07-01 12:36:17 +0300816void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300817{
Imre Deak5209b1f2014-07-01 12:36:17 +0300818 struct drm_device *dev = dev_priv->dev;
819 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820
Imre Deak5209b1f2014-07-01 12:36:17 +0300821 if (IS_VALLEYVIEW(dev)) {
822 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
823 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
824 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
825 } else if (IS_PINEVIEW(dev)) {
826 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
827 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
828 I915_WRITE(DSPFW3, val);
829 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
830 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
831 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
832 I915_WRITE(FW_BLC_SELF, val);
833 } else if (IS_I915GM(dev)) {
834 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
835 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
836 I915_WRITE(INSTPM, val);
837 } else {
838 return;
839 }
840
841 DRM_DEBUG_KMS("memory self-refresh is %s\n",
842 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843}
844
845/*
846 * Latency for FIFO fetches is dependent on several factors:
847 * - memory configuration (speed, channels)
848 * - chipset
849 * - current MCH state
850 * It can be fairly high in some situations, so here we assume a fairly
851 * pessimal value. It's a tradeoff between extra memory fetches (if we
852 * set this value too high, the FIFO will fetch frequently to stay full)
853 * and power consumption (set it too low to save power and we might see
854 * FIFO underruns and display "flicker").
855 *
856 * A value of 5us seems to be a good balance; safe for very low end
857 * platforms but not overly aggressive on lower latency configs.
858 */
859static const int latency_ns = 5000;
860
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300861static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862{
863 struct drm_i915_private *dev_priv = dev->dev_private;
864 uint32_t dsparb = I915_READ(DSPARB);
865 int size;
866
867 size = dsparb & 0x7f;
868 if (plane)
869 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
870
871 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
872 plane ? "B" : "A", size);
873
874 return size;
875}
876
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200877static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 uint32_t dsparb = I915_READ(DSPARB);
881 int size;
882
883 size = dsparb & 0x1ff;
884 if (plane)
885 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
886 size >>= 1; /* Convert to cachelines */
887
888 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
889 plane ? "B" : "A", size);
890
891 return size;
892}
893
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300894static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895{
896 struct drm_i915_private *dev_priv = dev->dev_private;
897 uint32_t dsparb = I915_READ(DSPARB);
898 int size;
899
900 size = dsparb & 0x7f;
901 size >>= 2; /* Convert to cachelines */
902
903 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
904 plane ? "B" : "A",
905 size);
906
907 return size;
908}
909
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910/* Pineview has different values for various configs */
911static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300912 .fifo_size = PINEVIEW_DISPLAY_FIFO,
913 .max_wm = PINEVIEW_MAX_WM,
914 .default_wm = PINEVIEW_DFT_WM,
915 .guard_size = PINEVIEW_GUARD_WM,
916 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917};
918static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300919 .fifo_size = PINEVIEW_DISPLAY_FIFO,
920 .max_wm = PINEVIEW_MAX_WM,
921 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
922 .guard_size = PINEVIEW_GUARD_WM,
923 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300924};
925static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300926 .fifo_size = PINEVIEW_CURSOR_FIFO,
927 .max_wm = PINEVIEW_CURSOR_MAX_WM,
928 .default_wm = PINEVIEW_CURSOR_DFT_WM,
929 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
930 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931};
932static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300933 .fifo_size = PINEVIEW_CURSOR_FIFO,
934 .max_wm = PINEVIEW_CURSOR_MAX_WM,
935 .default_wm = PINEVIEW_CURSOR_DFT_WM,
936 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
937 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938};
939static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300940 .fifo_size = G4X_FIFO_SIZE,
941 .max_wm = G4X_MAX_WM,
942 .default_wm = G4X_MAX_WM,
943 .guard_size = 2,
944 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945};
946static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300947 .fifo_size = I965_CURSOR_FIFO,
948 .max_wm = I965_CURSOR_MAX_WM,
949 .default_wm = I965_CURSOR_DFT_WM,
950 .guard_size = 2,
951 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300952};
953static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300954 .fifo_size = VALLEYVIEW_FIFO_SIZE,
955 .max_wm = VALLEYVIEW_MAX_WM,
956 .default_wm = VALLEYVIEW_MAX_WM,
957 .guard_size = 2,
958 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300959};
960static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300961 .fifo_size = I965_CURSOR_FIFO,
962 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
963 .default_wm = I965_CURSOR_DFT_WM,
964 .guard_size = 2,
965 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300966};
967static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300968 .fifo_size = I965_CURSOR_FIFO,
969 .max_wm = I965_CURSOR_MAX_WM,
970 .default_wm = I965_CURSOR_DFT_WM,
971 .guard_size = 2,
972 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300973};
974static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300975 .fifo_size = I945_FIFO_SIZE,
976 .max_wm = I915_MAX_WM,
977 .default_wm = 1,
978 .guard_size = 2,
979 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300980};
981static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300982 .fifo_size = I915_FIFO_SIZE,
983 .max_wm = I915_MAX_WM,
984 .default_wm = 1,
985 .guard_size = 2,
986 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300987};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200988static const struct intel_watermark_params i830_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300989 .fifo_size = I855GM_FIFO_SIZE,
990 .max_wm = I915_MAX_WM,
991 .default_wm = 1,
992 .guard_size = 2,
993 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300994};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200995static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300996 .fifo_size = I830_FIFO_SIZE,
997 .max_wm = I915_MAX_WM,
998 .default_wm = 1,
999 .guard_size = 2,
1000 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001001};
1002
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001003/**
1004 * intel_calculate_wm - calculate watermark level
1005 * @clock_in_khz: pixel clock
1006 * @wm: chip FIFO params
1007 * @pixel_size: display pixel size
1008 * @latency_ns: memory latency for the platform
1009 *
1010 * Calculate the watermark level (the level at which the display plane will
1011 * start fetching from memory again). Each chip has a different display
1012 * FIFO size and allocation, so the caller needs to figure that out and pass
1013 * in the correct intel_watermark_params structure.
1014 *
1015 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1016 * on the pixel size. When it reaches the watermark level, it'll start
1017 * fetching FIFO line sized based chunks from memory until the FIFO fills
1018 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1019 * will occur, and a display engine hang could result.
1020 */
1021static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1022 const struct intel_watermark_params *wm,
1023 int fifo_size,
1024 int pixel_size,
1025 unsigned long latency_ns)
1026{
1027 long entries_required, wm_size;
1028
1029 /*
1030 * Note: we need to make sure we don't overflow for various clock &
1031 * latency values.
1032 * clocks go from a few thousand to several hundred thousand.
1033 * latency is usually a few thousand
1034 */
1035 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1036 1000;
1037 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1038
1039 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1040
1041 wm_size = fifo_size - (entries_required + wm->guard_size);
1042
1043 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1044
1045 /* Don't promote wm_size to unsigned... */
1046 if (wm_size > (long)wm->max_wm)
1047 wm_size = wm->max_wm;
1048 if (wm_size <= 0)
1049 wm_size = wm->default_wm;
1050 return wm_size;
1051}
1052
1053static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1054{
1055 struct drm_crtc *crtc, *enabled = NULL;
1056
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001057 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001058 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001059 if (enabled)
1060 return NULL;
1061 enabled = crtc;
1062 }
1063 }
1064
1065 return enabled;
1066}
1067
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001068static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001069{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001070 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001071 struct drm_i915_private *dev_priv = dev->dev_private;
1072 struct drm_crtc *crtc;
1073 const struct cxsr_latency *latency;
1074 u32 reg;
1075 unsigned long wm;
1076
1077 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1078 dev_priv->fsb_freq, dev_priv->mem_freq);
1079 if (!latency) {
1080 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001081 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001082 return;
1083 }
1084
1085 crtc = single_enabled_crtc(dev);
1086 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001087 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001088 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001089 int clock;
1090
1091 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1092 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001093
1094 /* Display SR */
1095 wm = intel_calculate_wm(clock, &pineview_display_wm,
1096 pineview_display_wm.fifo_size,
1097 pixel_size, latency->display_sr);
1098 reg = I915_READ(DSPFW1);
1099 reg &= ~DSPFW_SR_MASK;
1100 reg |= wm << DSPFW_SR_SHIFT;
1101 I915_WRITE(DSPFW1, reg);
1102 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1103
1104 /* cursor SR */
1105 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1106 pineview_display_wm.fifo_size,
1107 pixel_size, latency->cursor_sr);
1108 reg = I915_READ(DSPFW3);
1109 reg &= ~DSPFW_CURSOR_SR_MASK;
1110 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1111 I915_WRITE(DSPFW3, reg);
1112
1113 /* Display HPLL off SR */
1114 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1115 pineview_display_hplloff_wm.fifo_size,
1116 pixel_size, latency->display_hpll_disable);
1117 reg = I915_READ(DSPFW3);
1118 reg &= ~DSPFW_HPLL_SR_MASK;
1119 reg |= wm & DSPFW_HPLL_SR_MASK;
1120 I915_WRITE(DSPFW3, reg);
1121
1122 /* cursor HPLL off SR */
1123 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1124 pineview_display_hplloff_wm.fifo_size,
1125 pixel_size, latency->cursor_hpll_disable);
1126 reg = I915_READ(DSPFW3);
1127 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1128 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1129 I915_WRITE(DSPFW3, reg);
1130 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1131
Imre Deak5209b1f2014-07-01 12:36:17 +03001132 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001133 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001134 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001135 }
1136}
1137
1138static bool g4x_compute_wm0(struct drm_device *dev,
1139 int plane,
1140 const struct intel_watermark_params *display,
1141 int display_latency_ns,
1142 const struct intel_watermark_params *cursor,
1143 int cursor_latency_ns,
1144 int *plane_wm,
1145 int *cursor_wm)
1146{
1147 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001148 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001149 int htotal, hdisplay, clock, pixel_size;
1150 int line_time_us, line_count;
1151 int entries, tlb_miss;
1152
1153 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001154 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001155 *cursor_wm = cursor->guard_size;
1156 *plane_wm = display->guard_size;
1157 return false;
1158 }
1159
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001160 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001161 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001162 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001163 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001164 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001165
1166 /* Use the small buffer method to calculate plane watermark */
1167 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1168 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1169 if (tlb_miss > 0)
1170 entries += tlb_miss;
1171 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1172 *plane_wm = entries + display->guard_size;
1173 if (*plane_wm > (int)display->max_wm)
1174 *plane_wm = display->max_wm;
1175
1176 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001177 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001178 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001179 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001180 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1181 if (tlb_miss > 0)
1182 entries += tlb_miss;
1183 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1184 *cursor_wm = entries + cursor->guard_size;
1185 if (*cursor_wm > (int)cursor->max_wm)
1186 *cursor_wm = (int)cursor->max_wm;
1187
1188 return true;
1189}
1190
1191/*
1192 * Check the wm result.
1193 *
1194 * If any calculated watermark values is larger than the maximum value that
1195 * can be programmed into the associated watermark register, that watermark
1196 * must be disabled.
1197 */
1198static bool g4x_check_srwm(struct drm_device *dev,
1199 int display_wm, int cursor_wm,
1200 const struct intel_watermark_params *display,
1201 const struct intel_watermark_params *cursor)
1202{
1203 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1204 display_wm, cursor_wm);
1205
1206 if (display_wm > display->max_wm) {
1207 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1208 display_wm, display->max_wm);
1209 return false;
1210 }
1211
1212 if (cursor_wm > cursor->max_wm) {
1213 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1214 cursor_wm, cursor->max_wm);
1215 return false;
1216 }
1217
1218 if (!(display_wm || cursor_wm)) {
1219 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1220 return false;
1221 }
1222
1223 return true;
1224}
1225
1226static bool g4x_compute_srwm(struct drm_device *dev,
1227 int plane,
1228 int latency_ns,
1229 const struct intel_watermark_params *display,
1230 const struct intel_watermark_params *cursor,
1231 int *display_wm, int *cursor_wm)
1232{
1233 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001234 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001235 int hdisplay, htotal, pixel_size, clock;
1236 unsigned long line_time_us;
1237 int line_count, line_size;
1238 int small, large;
1239 int entries;
1240
1241 if (!latency_ns) {
1242 *display_wm = *cursor_wm = 0;
1243 return false;
1244 }
1245
1246 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001247 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001248 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001249 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001250 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001251 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001252
Ville Syrjälä922044c2014-02-14 14:18:57 +02001253 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001254 line_count = (latency_ns / line_time_us + 1000) / 1000;
1255 line_size = hdisplay * pixel_size;
1256
1257 /* Use the minimum of the small and large buffer method for primary */
1258 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1259 large = line_count * line_size;
1260
1261 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1262 *display_wm = entries + display->guard_size;
1263
1264 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001265 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001266 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1267 *cursor_wm = entries + cursor->guard_size;
1268
1269 return g4x_check_srwm(dev,
1270 *display_wm, *cursor_wm,
1271 display, cursor);
1272}
1273
Gajanan Bhat0948c262014-08-07 01:58:24 +05301274static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1275 int pixel_size,
1276 int *prec_mult,
1277 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001278{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001279 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301280 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001281
Gajanan Bhat0948c262014-08-07 01:58:24 +05301282 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001283 return false;
1284
Gajanan Bhat0948c262014-08-07 01:58:24 +05301285 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1286 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001287
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301288 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301289 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1290 DRAIN_LATENCY_PRECISION_32;
1291 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001292
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301293 if (*drain_latency > DRAIN_LATENCY_MASK)
1294 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001295
1296 return true;
1297}
1298
1299/*
1300 * Update drain latency registers of memory arbiter
1301 *
1302 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1303 * to be programmed. Each plane has a drain latency multiplier and a drain
1304 * latency value.
1305 */
1306
Gajanan Bhat41aad812014-07-16 18:24:03 +05301307static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001308{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301309 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1311 int pixel_size;
1312 int drain_latency;
1313 enum pipe pipe = intel_crtc->pipe;
1314 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001315
Gajanan Bhat0948c262014-08-07 01:58:24 +05301316 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1317 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1318 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001319
Gajanan Bhat0948c262014-08-07 01:58:24 +05301320 if (!intel_crtc_active(crtc)) {
1321 I915_WRITE(VLV_DDL(pipe), plane_dl);
1322 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001323 }
1324
Gajanan Bhat0948c262014-08-07 01:58:24 +05301325 /* Primary plane Drain Latency */
1326 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1327 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1328 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1329 DDL_PLANE_PRECISION_64 :
1330 DDL_PLANE_PRECISION_32;
1331 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001332 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301333
1334 /* Cursor Drain Latency
1335 * BPP is always 4 for cursor
1336 */
1337 pixel_size = 4;
1338
1339 /* Program cursor DL only if it is enabled */
1340 if (intel_crtc->cursor_base &&
1341 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1342 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1343 DDL_CURSOR_PRECISION_64 :
1344 DDL_CURSOR_PRECISION_32;
1345 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1346 }
1347
1348 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001349}
1350
1351#define single_plane_enabled(mask) is_power_of_2(mask)
1352
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001353static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001354{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001355 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001356 static const int sr_latency_ns = 12000;
1357 struct drm_i915_private *dev_priv = dev->dev_private;
1358 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1359 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001360 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001361 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001362 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001363
Gajanan Bhat41aad812014-07-16 18:24:03 +05301364 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001365
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001366 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001367 &valleyview_wm_info, latency_ns,
1368 &valleyview_cursor_wm_info, latency_ns,
1369 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001370 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001371
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001372 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001373 &valleyview_wm_info, latency_ns,
1374 &valleyview_cursor_wm_info, latency_ns,
1375 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001376 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001378 if (single_plane_enabled(enabled) &&
1379 g4x_compute_srwm(dev, ffs(enabled) - 1,
1380 sr_latency_ns,
1381 &valleyview_wm_info,
1382 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001383 &plane_sr, &ignore_cursor_sr) &&
1384 g4x_compute_srwm(dev, ffs(enabled) - 1,
1385 2*sr_latency_ns,
1386 &valleyview_wm_info,
1387 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001388 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001389 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001390 } else {
Imre Deak98584252014-06-13 14:54:20 +03001391 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001392 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001393 plane_sr = cursor_sr = 0;
1394 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395
Ville Syrjäläa5043452014-06-28 02:04:18 +03001396 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1397 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398 planea_wm, cursora_wm,
1399 planeb_wm, cursorb_wm,
1400 plane_sr, cursor_sr);
1401
1402 I915_WRITE(DSPFW1,
1403 (plane_sr << DSPFW_SR_SHIFT) |
1404 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1405 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001406 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001408 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 (cursora_wm << DSPFW_CURSORA_SHIFT));
1410 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001411 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1412 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001413
1414 if (cxsr_enabled)
1415 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001416}
1417
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001418static void cherryview_update_wm(struct drm_crtc *crtc)
1419{
1420 struct drm_device *dev = crtc->dev;
1421 static const int sr_latency_ns = 12000;
1422 struct drm_i915_private *dev_priv = dev->dev_private;
1423 int planea_wm, planeb_wm, planec_wm;
1424 int cursora_wm, cursorb_wm, cursorc_wm;
1425 int plane_sr, cursor_sr;
1426 int ignore_plane_sr, ignore_cursor_sr;
1427 unsigned int enabled = 0;
1428 bool cxsr_enabled;
1429
1430 vlv_update_drain_latency(crtc);
1431
1432 if (g4x_compute_wm0(dev, PIPE_A,
1433 &valleyview_wm_info, latency_ns,
1434 &valleyview_cursor_wm_info, latency_ns,
1435 &planea_wm, &cursora_wm))
1436 enabled |= 1 << PIPE_A;
1437
1438 if (g4x_compute_wm0(dev, PIPE_B,
1439 &valleyview_wm_info, latency_ns,
1440 &valleyview_cursor_wm_info, latency_ns,
1441 &planeb_wm, &cursorb_wm))
1442 enabled |= 1 << PIPE_B;
1443
1444 if (g4x_compute_wm0(dev, PIPE_C,
1445 &valleyview_wm_info, latency_ns,
1446 &valleyview_cursor_wm_info, latency_ns,
1447 &planec_wm, &cursorc_wm))
1448 enabled |= 1 << PIPE_C;
1449
1450 if (single_plane_enabled(enabled) &&
1451 g4x_compute_srwm(dev, ffs(enabled) - 1,
1452 sr_latency_ns,
1453 &valleyview_wm_info,
1454 &valleyview_cursor_wm_info,
1455 &plane_sr, &ignore_cursor_sr) &&
1456 g4x_compute_srwm(dev, ffs(enabled) - 1,
1457 2*sr_latency_ns,
1458 &valleyview_wm_info,
1459 &valleyview_cursor_wm_info,
1460 &ignore_plane_sr, &cursor_sr)) {
1461 cxsr_enabled = true;
1462 } else {
1463 cxsr_enabled = false;
1464 intel_set_memory_cxsr(dev_priv, false);
1465 plane_sr = cursor_sr = 0;
1466 }
1467
1468 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1469 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1470 "SR: plane=%d, cursor=%d\n",
1471 planea_wm, cursora_wm,
1472 planeb_wm, cursorb_wm,
1473 planec_wm, cursorc_wm,
1474 plane_sr, cursor_sr);
1475
1476 I915_WRITE(DSPFW1,
1477 (plane_sr << DSPFW_SR_SHIFT) |
1478 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1479 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1480 (planea_wm << DSPFW_PLANEA_SHIFT));
1481 I915_WRITE(DSPFW2,
1482 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1483 (cursora_wm << DSPFW_CURSORA_SHIFT));
1484 I915_WRITE(DSPFW3,
1485 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1486 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1487 I915_WRITE(DSPFW9_CHV,
1488 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1489 DSPFW_CURSORC_MASK)) |
1490 (planec_wm << DSPFW_PLANEC_SHIFT) |
1491 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1492
1493 if (cxsr_enabled)
1494 intel_set_memory_cxsr(dev_priv, true);
1495}
1496
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301497static void valleyview_update_sprite_wm(struct drm_plane *plane,
1498 struct drm_crtc *crtc,
1499 uint32_t sprite_width,
1500 uint32_t sprite_height,
1501 int pixel_size,
1502 bool enabled, bool scaled)
1503{
1504 struct drm_device *dev = crtc->dev;
1505 struct drm_i915_private *dev_priv = dev->dev_private;
1506 int pipe = to_intel_plane(plane)->pipe;
1507 int sprite = to_intel_plane(plane)->plane;
1508 int drain_latency;
1509 int plane_prec;
1510 int sprite_dl;
1511 int prec_mult;
1512
1513 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
1514 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1515
1516 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1517 &drain_latency)) {
1518 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1519 DDL_SPRITE_PRECISION_64(sprite) :
1520 DDL_SPRITE_PRECISION_32(sprite);
1521 sprite_dl |= plane_prec |
1522 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1523 }
1524
1525 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1526}
1527
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001528static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001529{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001530 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001531 static const int sr_latency_ns = 12000;
1532 struct drm_i915_private *dev_priv = dev->dev_private;
1533 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1534 int plane_sr, cursor_sr;
1535 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001536 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001538 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001539 &g4x_wm_info, latency_ns,
1540 &g4x_cursor_wm_info, latency_ns,
1541 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001542 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001543
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001544 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545 &g4x_wm_info, latency_ns,
1546 &g4x_cursor_wm_info, latency_ns,
1547 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001548 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 if (single_plane_enabled(enabled) &&
1551 g4x_compute_srwm(dev, ffs(enabled) - 1,
1552 sr_latency_ns,
1553 &g4x_wm_info,
1554 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001555 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001556 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001557 } else {
Imre Deak98584252014-06-13 14:54:20 +03001558 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001559 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001560 plane_sr = cursor_sr = 0;
1561 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001562
Ville Syrjäläa5043452014-06-28 02:04:18 +03001563 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1564 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001565 planea_wm, cursora_wm,
1566 planeb_wm, cursorb_wm,
1567 plane_sr, cursor_sr);
1568
1569 I915_WRITE(DSPFW1,
1570 (plane_sr << DSPFW_SR_SHIFT) |
1571 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1572 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001573 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001574 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001575 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576 (cursora_wm << DSPFW_CURSORA_SHIFT));
1577 /* HPLL off in SR has some issues on G4x... disable it */
1578 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001579 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001581
1582 if (cxsr_enabled)
1583 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584}
1585
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001586static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001587{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001588 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001589 struct drm_i915_private *dev_priv = dev->dev_private;
1590 struct drm_crtc *crtc;
1591 int srwm = 1;
1592 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001593 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594
1595 /* Calc sr entries for one plane configs */
1596 crtc = single_enabled_crtc(dev);
1597 if (crtc) {
1598 /* self-refresh has much higher latency */
1599 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001600 const struct drm_display_mode *adjusted_mode =
1601 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001602 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001603 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001604 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001605 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606 unsigned long line_time_us;
1607 int entries;
1608
Ville Syrjälä922044c2014-02-14 14:18:57 +02001609 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610
1611 /* Use ns/us then divide to preserve precision */
1612 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1613 pixel_size * hdisplay;
1614 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1615 srwm = I965_FIFO_SIZE - entries;
1616 if (srwm < 0)
1617 srwm = 1;
1618 srwm &= 0x1ff;
1619 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1620 entries, srwm);
1621
1622 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001623 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001624 entries = DIV_ROUND_UP(entries,
1625 i965_cursor_wm_info.cacheline_size);
1626 cursor_sr = i965_cursor_wm_info.fifo_size -
1627 (entries + i965_cursor_wm_info.guard_size);
1628
1629 if (cursor_sr > i965_cursor_wm_info.max_wm)
1630 cursor_sr = i965_cursor_wm_info.max_wm;
1631
1632 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1633 "cursor %d\n", srwm, cursor_sr);
1634
Imre Deak98584252014-06-13 14:54:20 +03001635 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001636 } else {
Imre Deak98584252014-06-13 14:54:20 +03001637 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001638 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001639 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001640 }
1641
1642 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1643 srwm);
1644
1645 /* 965 has limitations... */
1646 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001647 (8 << DSPFW_CURSORB_SHIFT) |
1648 (8 << DSPFW_PLANEB_SHIFT) |
1649 (8 << DSPFW_PLANEA_SHIFT));
1650 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1651 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001652 /* update cursor SR watermark */
1653 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001654
1655 if (cxsr_enabled)
1656 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001657}
1658
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001659static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001660{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001661 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001662 struct drm_i915_private *dev_priv = dev->dev_private;
1663 const struct intel_watermark_params *wm_info;
1664 uint32_t fwater_lo;
1665 uint32_t fwater_hi;
1666 int cwm, srwm = 1;
1667 int fifo_size;
1668 int planea_wm, planeb_wm;
1669 struct drm_crtc *crtc, *enabled = NULL;
1670
1671 if (IS_I945GM(dev))
1672 wm_info = &i945_wm_info;
1673 else if (!IS_GEN2(dev))
1674 wm_info = &i915_wm_info;
1675 else
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001676 wm_info = &i830_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001677
1678 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1679 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001680 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001681 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001682 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001683 if (IS_GEN2(dev))
1684 cpp = 4;
1685
Damien Lespiau241bfc32013-09-25 16:45:37 +01001686 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1687 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001688 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001689 latency_ns);
1690 enabled = crtc;
1691 } else
1692 planea_wm = fifo_size - wm_info->guard_size;
1693
1694 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1695 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001696 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001697 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001698 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001699 if (IS_GEN2(dev))
1700 cpp = 4;
1701
Damien Lespiau241bfc32013-09-25 16:45:37 +01001702 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1703 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001704 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001705 latency_ns);
1706 if (enabled == NULL)
1707 enabled = crtc;
1708 else
1709 enabled = NULL;
1710 } else
1711 planeb_wm = fifo_size - wm_info->guard_size;
1712
1713 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1714
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001715 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001716 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001717
Matt Roper2ff8fde2014-07-08 07:50:07 -07001718 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001719
1720 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001721 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001722 enabled = NULL;
1723 }
1724
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001725 /*
1726 * Overlay gets an aggressive default since video jitter is bad.
1727 */
1728 cwm = 2;
1729
1730 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001731 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001732
1733 /* Calc sr entries for one plane configs */
1734 if (HAS_FW_BLC(dev) && enabled) {
1735 /* self-refresh has much higher latency */
1736 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001737 const struct drm_display_mode *adjusted_mode =
1738 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001739 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001740 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001741 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001742 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001743 unsigned long line_time_us;
1744 int entries;
1745
Ville Syrjälä922044c2014-02-14 14:18:57 +02001746 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001747
1748 /* Use ns/us then divide to preserve precision */
1749 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1750 pixel_size * hdisplay;
1751 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1752 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1753 srwm = wm_info->fifo_size - entries;
1754 if (srwm < 0)
1755 srwm = 1;
1756
1757 if (IS_I945G(dev) || IS_I945GM(dev))
1758 I915_WRITE(FW_BLC_SELF,
1759 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1760 else if (IS_I915GM(dev))
1761 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1762 }
1763
1764 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1765 planea_wm, planeb_wm, cwm, srwm);
1766
1767 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1768 fwater_hi = (cwm & 0x1f);
1769
1770 /* Set request length to 8 cachelines per fetch */
1771 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1772 fwater_hi = fwater_hi | (1 << 8);
1773
1774 I915_WRITE(FW_BLC, fwater_lo);
1775 I915_WRITE(FW_BLC2, fwater_hi);
1776
Imre Deak5209b1f2014-07-01 12:36:17 +03001777 if (enabled)
1778 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001779}
1780
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001781static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001782{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001783 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001784 struct drm_i915_private *dev_priv = dev->dev_private;
1785 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001786 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001787 uint32_t fwater_lo;
1788 int planea_wm;
1789
1790 crtc = single_enabled_crtc(dev);
1791 if (crtc == NULL)
1792 return;
1793
Damien Lespiau241bfc32013-09-25 16:45:37 +01001794 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1795 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001796 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001797 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001798 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001799 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1800 fwater_lo |= (3<<8) | planea_wm;
1801
1802 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1803
1804 I915_WRITE(FW_BLC, fwater_lo);
1805}
1806
Ville Syrjälä36587292013-07-05 11:57:16 +03001807static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1808 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809{
1810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001811 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001812
Damien Lespiau241bfc32013-09-25 16:45:37 +01001813 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001814
1815 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1816 * adjust the pixel_rate here. */
1817
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001818 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001819 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001820 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001821
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001822 pipe_w = intel_crtc->config.pipe_src_w;
1823 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001824 pfit_w = (pfit_size >> 16) & 0xFFFF;
1825 pfit_h = pfit_size & 0xFFFF;
1826 if (pipe_w < pfit_w)
1827 pipe_w = pfit_w;
1828 if (pipe_h < pfit_h)
1829 pipe_h = pfit_h;
1830
1831 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1832 pfit_w * pfit_h);
1833 }
1834
1835 return pixel_rate;
1836}
1837
Ville Syrjälä37126462013-08-01 16:18:55 +03001838/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001839static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001840 uint32_t latency)
1841{
1842 uint64_t ret;
1843
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001844 if (WARN(latency == 0, "Latency value missing\n"))
1845 return UINT_MAX;
1846
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001847 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1848 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1849
1850 return ret;
1851}
1852
Ville Syrjälä37126462013-08-01 16:18:55 +03001853/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001854static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001855 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1856 uint32_t latency)
1857{
1858 uint32_t ret;
1859
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001860 if (WARN(latency == 0, "Latency value missing\n"))
1861 return UINT_MAX;
1862
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001863 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1864 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1865 ret = DIV_ROUND_UP(ret, 64) + 2;
1866 return ret;
1867}
1868
Ville Syrjälä23297042013-07-05 11:57:17 +03001869static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001870 uint8_t bytes_per_pixel)
1871{
1872 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1873}
1874
Imre Deak820c1982013-12-17 14:46:36 +02001875struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001876 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001877 uint32_t pipe_htotal;
1878 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001879 struct intel_plane_wm_parameters pri;
1880 struct intel_plane_wm_parameters spr;
1881 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001882};
1883
Imre Deak820c1982013-12-17 14:46:36 +02001884struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001885 uint16_t pri;
1886 uint16_t spr;
1887 uint16_t cur;
1888 uint16_t fbc;
1889};
1890
Ville Syrjälä240264f2013-08-07 13:29:12 +03001891/* used in computing the new watermarks state */
1892struct intel_wm_config {
1893 unsigned int num_pipes_active;
1894 bool sprites_enabled;
1895 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001896};
1897
Ville Syrjälä37126462013-08-01 16:18:55 +03001898/*
1899 * For both WM_PIPE and WM_LP.
1900 * mem_value must be in 0.1us units.
1901 */
Imre Deak820c1982013-12-17 14:46:36 +02001902static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001903 uint32_t mem_value,
1904 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001905{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001906 uint32_t method1, method2;
1907
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001908 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001909 return 0;
1910
Ville Syrjälä23297042013-07-05 11:57:17 +03001911 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001912 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001913 mem_value);
1914
1915 if (!is_lp)
1916 return method1;
1917
Ville Syrjälä23297042013-07-05 11:57:17 +03001918 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001919 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001920 params->pri.horiz_pixels,
1921 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001922 mem_value);
1923
1924 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001925}
1926
Ville Syrjälä37126462013-08-01 16:18:55 +03001927/*
1928 * For both WM_PIPE and WM_LP.
1929 * mem_value must be in 0.1us units.
1930 */
Imre Deak820c1982013-12-17 14:46:36 +02001931static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001932 uint32_t mem_value)
1933{
1934 uint32_t method1, method2;
1935
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001936 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001937 return 0;
1938
Ville Syrjälä23297042013-07-05 11:57:17 +03001939 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001940 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001941 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001942 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001943 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001944 params->spr.horiz_pixels,
1945 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001946 mem_value);
1947 return min(method1, method2);
1948}
1949
Ville Syrjälä37126462013-08-01 16:18:55 +03001950/*
1951 * For both WM_PIPE and WM_LP.
1952 * mem_value must be in 0.1us units.
1953 */
Imre Deak820c1982013-12-17 14:46:36 +02001954static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001955 uint32_t mem_value)
1956{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001957 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001958 return 0;
1959
Ville Syrjälä23297042013-07-05 11:57:17 +03001960 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001961 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001962 params->cur.horiz_pixels,
1963 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001964 mem_value);
1965}
1966
Paulo Zanonicca32e92013-05-31 11:45:06 -03001967/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001968static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001969 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001970{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001971 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001972 return 0;
1973
Ville Syrjälä23297042013-07-05 11:57:17 +03001974 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001975 params->pri.horiz_pixels,
1976 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001977}
1978
Ville Syrjälä158ae642013-08-07 13:28:19 +03001979static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1980{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001981 if (INTEL_INFO(dev)->gen >= 8)
1982 return 3072;
1983 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001984 return 768;
1985 else
1986 return 512;
1987}
1988
Ville Syrjälä4e975082014-03-07 18:32:11 +02001989static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1990 int level, bool is_sprite)
1991{
1992 if (INTEL_INFO(dev)->gen >= 8)
1993 /* BDW primary/sprite plane watermarks */
1994 return level == 0 ? 255 : 2047;
1995 else if (INTEL_INFO(dev)->gen >= 7)
1996 /* IVB/HSW primary/sprite plane watermarks */
1997 return level == 0 ? 127 : 1023;
1998 else if (!is_sprite)
1999 /* ILK/SNB primary plane watermarks */
2000 return level == 0 ? 127 : 511;
2001 else
2002 /* ILK/SNB sprite plane watermarks */
2003 return level == 0 ? 63 : 255;
2004}
2005
2006static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2007 int level)
2008{
2009 if (INTEL_INFO(dev)->gen >= 7)
2010 return level == 0 ? 63 : 255;
2011 else
2012 return level == 0 ? 31 : 63;
2013}
2014
2015static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2016{
2017 if (INTEL_INFO(dev)->gen >= 8)
2018 return 31;
2019 else
2020 return 15;
2021}
2022
Ville Syrjälä158ae642013-08-07 13:28:19 +03002023/* Calculate the maximum primary/sprite plane watermark */
2024static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2025 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002026 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002027 enum intel_ddb_partitioning ddb_partitioning,
2028 bool is_sprite)
2029{
2030 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002031
2032 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002033 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002034 return 0;
2035
2036 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002037 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002038 fifo_size /= INTEL_INFO(dev)->num_pipes;
2039
2040 /*
2041 * For some reason the non self refresh
2042 * FIFO size is only half of the self
2043 * refresh FIFO size on ILK/SNB.
2044 */
2045 if (INTEL_INFO(dev)->gen <= 6)
2046 fifo_size /= 2;
2047 }
2048
Ville Syrjälä240264f2013-08-07 13:29:12 +03002049 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002050 /* level 0 is always calculated with 1:1 split */
2051 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2052 if (is_sprite)
2053 fifo_size *= 5;
2054 fifo_size /= 6;
2055 } else {
2056 fifo_size /= 2;
2057 }
2058 }
2059
2060 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002061 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002062}
2063
2064/* Calculate the maximum cursor plane watermark */
2065static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002066 int level,
2067 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002068{
2069 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002070 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002071 return 64;
2072
2073 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002074 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002075}
2076
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002077static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002078 int level,
2079 const struct intel_wm_config *config,
2080 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002081 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002082{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002083 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2084 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2085 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002086 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002087}
2088
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002089static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2090 int level,
2091 struct ilk_wm_maximums *max)
2092{
2093 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2094 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2095 max->cur = ilk_cursor_wm_reg_max(dev, level);
2096 max->fbc = ilk_fbc_wm_reg_max(dev);
2097}
2098
Ville Syrjäläd9395652013-10-09 19:18:10 +03002099static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002100 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002101 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002102{
2103 bool ret;
2104
2105 /* already determined to be invalid? */
2106 if (!result->enable)
2107 return false;
2108
2109 result->enable = result->pri_val <= max->pri &&
2110 result->spr_val <= max->spr &&
2111 result->cur_val <= max->cur;
2112
2113 ret = result->enable;
2114
2115 /*
2116 * HACK until we can pre-compute everything,
2117 * and thus fail gracefully if LP0 watermarks
2118 * are exceeded...
2119 */
2120 if (level == 0 && !result->enable) {
2121 if (result->pri_val > max->pri)
2122 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2123 level, result->pri_val, max->pri);
2124 if (result->spr_val > max->spr)
2125 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2126 level, result->spr_val, max->spr);
2127 if (result->cur_val > max->cur)
2128 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2129 level, result->cur_val, max->cur);
2130
2131 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2132 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2133 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2134 result->enable = true;
2135 }
2136
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002137 return ret;
2138}
2139
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002140static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002141 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002142 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002143 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002144{
2145 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2146 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2147 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2148
2149 /* WM1+ latency values stored in 0.5us units */
2150 if (level > 0) {
2151 pri_latency *= 5;
2152 spr_latency *= 5;
2153 cur_latency *= 5;
2154 }
2155
2156 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2157 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2158 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2159 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2160 result->enable = true;
2161}
2162
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002163static uint32_t
2164hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002165{
2166 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002168 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002169 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002170
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002171 if (!intel_crtc_active(crtc))
2172 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002173
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002174 /* The WM are computed with base on how long it takes to fill a single
2175 * row at the given clock rate, multiplied by 8.
2176 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002177 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2178 mode->crtc_clock);
2179 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002180 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002181
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002182 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2183 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002184}
2185
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002186static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2187{
2188 struct drm_i915_private *dev_priv = dev->dev_private;
2189
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002190 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002191 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2192
2193 wm[0] = (sskpd >> 56) & 0xFF;
2194 if (wm[0] == 0)
2195 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002196 wm[1] = (sskpd >> 4) & 0xFF;
2197 wm[2] = (sskpd >> 12) & 0xFF;
2198 wm[3] = (sskpd >> 20) & 0x1FF;
2199 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002200 } else if (INTEL_INFO(dev)->gen >= 6) {
2201 uint32_t sskpd = I915_READ(MCH_SSKPD);
2202
2203 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2204 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2205 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2206 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002207 } else if (INTEL_INFO(dev)->gen >= 5) {
2208 uint32_t mltr = I915_READ(MLTR_ILK);
2209
2210 /* ILK primary LP0 latency is 700 ns */
2211 wm[0] = 7;
2212 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2213 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002214 }
2215}
2216
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2218{
2219 /* ILK sprite LP0 latency is 1300 ns */
2220 if (INTEL_INFO(dev)->gen == 5)
2221 wm[0] = 13;
2222}
2223
2224static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2225{
2226 /* ILK cursor LP0 latency is 1300 ns */
2227 if (INTEL_INFO(dev)->gen == 5)
2228 wm[0] = 13;
2229
2230 /* WaDoubleCursorLP3Latency:ivb */
2231 if (IS_IVYBRIDGE(dev))
2232 wm[3] *= 2;
2233}
2234
Damien Lespiau546c81f2014-05-13 15:30:26 +01002235int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002236{
2237 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002238 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002239 return 4;
2240 else if (INTEL_INFO(dev)->gen >= 6)
2241 return 3;
2242 else
2243 return 2;
2244}
2245
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002246static void intel_print_wm_latency(struct drm_device *dev,
2247 const char *name,
2248 const uint16_t wm[5])
2249{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002250 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002251
2252 for (level = 0; level <= max_level; level++) {
2253 unsigned int latency = wm[level];
2254
2255 if (latency == 0) {
2256 DRM_ERROR("%s WM%d latency not provided\n",
2257 name, level);
2258 continue;
2259 }
2260
2261 /* WM1+ latency values in 0.5us units */
2262 if (level > 0)
2263 latency *= 5;
2264
2265 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2266 name, level, wm[level],
2267 latency / 10, latency % 10);
2268 }
2269}
2270
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002271static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2272 uint16_t wm[5], uint16_t min)
2273{
2274 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2275
2276 if (wm[0] >= min)
2277 return false;
2278
2279 wm[0] = max(wm[0], min);
2280 for (level = 1; level <= max_level; level++)
2281 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2282
2283 return true;
2284}
2285
2286static void snb_wm_latency_quirk(struct drm_device *dev)
2287{
2288 struct drm_i915_private *dev_priv = dev->dev_private;
2289 bool changed;
2290
2291 /*
2292 * The BIOS provided WM memory latency values are often
2293 * inadequate for high resolution displays. Adjust them.
2294 */
2295 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2296 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2297 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2298
2299 if (!changed)
2300 return;
2301
2302 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2303 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2304 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2305 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2306}
2307
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002308static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002309{
2310 struct drm_i915_private *dev_priv = dev->dev_private;
2311
2312 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2313
2314 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2315 sizeof(dev_priv->wm.pri_latency));
2316 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2317 sizeof(dev_priv->wm.pri_latency));
2318
2319 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2320 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002321
2322 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2323 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2324 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002325
2326 if (IS_GEN6(dev))
2327 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002328}
2329
Imre Deak820c1982013-12-17 14:46:36 +02002330static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002331 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002332{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002333 struct drm_device *dev = crtc->dev;
2334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2335 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002336 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002337
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002338 if (!intel_crtc_active(crtc))
2339 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002340
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002341 p->active = true;
2342 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2343 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2344 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2345 p->cur.bytes_per_pixel = 4;
2346 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2347 p->cur.horiz_pixels = intel_crtc->cursor_width;
2348 /* TODO: for now, assume primary and cursor planes are always enabled. */
2349 p->pri.enabled = true;
2350 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002351
Matt Roperaf2b6532014-04-01 15:22:32 -07002352 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002353 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002354
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002355 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002356 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002357 break;
2358 }
2359 }
2360}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002361
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002362static void ilk_compute_wm_config(struct drm_device *dev,
2363 struct intel_wm_config *config)
2364{
2365 struct intel_crtc *intel_crtc;
2366
2367 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002368 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002369 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2370
2371 if (!wm->pipe_enabled)
2372 continue;
2373
2374 config->sprites_enabled |= wm->sprites_enabled;
2375 config->sprites_scaled |= wm->sprites_scaled;
2376 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002377 }
2378}
2379
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002380/* Compute new watermarks for the pipe */
2381static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002382 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002383 struct intel_pipe_wm *pipe_wm)
2384{
2385 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002386 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002387 int level, max_level = ilk_wm_max_level(dev);
2388 /* LP0 watermark maximums depend on this pipe alone */
2389 struct intel_wm_config config = {
2390 .num_pipes_active = 1,
2391 .sprites_enabled = params->spr.enabled,
2392 .sprites_scaled = params->spr.scaled,
2393 };
Imre Deak820c1982013-12-17 14:46:36 +02002394 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002395
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002396 pipe_wm->pipe_enabled = params->active;
2397 pipe_wm->sprites_enabled = params->spr.enabled;
2398 pipe_wm->sprites_scaled = params->spr.scaled;
2399
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002400 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2401 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2402 max_level = 1;
2403
2404 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2405 if (params->spr.scaled)
2406 max_level = 0;
2407
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002408 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002409
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002410 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002411 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002412
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002413 /* LP0 watermarks always use 1/2 DDB partitioning */
2414 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2415
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002416 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002417 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2418 return false;
2419
2420 ilk_compute_wm_reg_maximums(dev, 1, &max);
2421
2422 for (level = 1; level <= max_level; level++) {
2423 struct intel_wm_level wm = {};
2424
2425 ilk_compute_wm_level(dev_priv, level, params, &wm);
2426
2427 /*
2428 * Disable any watermark level that exceeds the
2429 * register maximums since such watermarks are
2430 * always invalid.
2431 */
2432 if (!ilk_validate_wm_level(level, &max, &wm))
2433 break;
2434
2435 pipe_wm->wm[level] = wm;
2436 }
2437
2438 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002439}
2440
2441/*
2442 * Merge the watermarks from all active pipes for a specific level.
2443 */
2444static void ilk_merge_wm_level(struct drm_device *dev,
2445 int level,
2446 struct intel_wm_level *ret_wm)
2447{
2448 const struct intel_crtc *intel_crtc;
2449
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002450 ret_wm->enable = true;
2451
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002452 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002453 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2454 const struct intel_wm_level *wm = &active->wm[level];
2455
2456 if (!active->pipe_enabled)
2457 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002458
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002459 /*
2460 * The watermark values may have been used in the past,
2461 * so we must maintain them in the registers for some
2462 * time even if the level is now disabled.
2463 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002464 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002465 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002466
2467 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2468 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2469 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2470 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2471 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002472}
2473
2474/*
2475 * Merge all low power watermarks for all active pipes.
2476 */
2477static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002478 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002479 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002480 struct intel_pipe_wm *merged)
2481{
2482 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002483 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002484
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002485 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2486 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2487 config->num_pipes_active > 1)
2488 return;
2489
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002490 /* ILK: FBC WM must be disabled always */
2491 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002492
2493 /* merge each WM1+ level */
2494 for (level = 1; level <= max_level; level++) {
2495 struct intel_wm_level *wm = &merged->wm[level];
2496
2497 ilk_merge_wm_level(dev, level, wm);
2498
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002499 if (level > last_enabled_level)
2500 wm->enable = false;
2501 else if (!ilk_validate_wm_level(level, max, wm))
2502 /* make sure all following levels get disabled */
2503 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002504
2505 /*
2506 * The spec says it is preferred to disable
2507 * FBC WMs instead of disabling a WM level.
2508 */
2509 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002510 if (wm->enable)
2511 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002512 wm->fbc_val = 0;
2513 }
2514 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002515
2516 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2517 /*
2518 * FIXME this is racy. FBC might get enabled later.
2519 * What we should check here is whether FBC can be
2520 * enabled sometime later.
2521 */
2522 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2523 for (level = 2; level <= max_level; level++) {
2524 struct intel_wm_level *wm = &merged->wm[level];
2525
2526 wm->enable = false;
2527 }
2528 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002529}
2530
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002531static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2532{
2533 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2534 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2535}
2536
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002537/* The value we need to program into the WM_LPx latency field */
2538static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2539{
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002542 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002543 return 2 * level;
2544 else
2545 return dev_priv->wm.pri_latency[level];
2546}
2547
Imre Deak820c1982013-12-17 14:46:36 +02002548static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002549 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002550 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002551 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002552{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002553 struct intel_crtc *intel_crtc;
2554 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002555
Ville Syrjälä0362c782013-10-09 19:17:57 +03002556 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002557 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002558
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002559 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002560 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002561 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002562
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002563 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002564
Ville Syrjälä0362c782013-10-09 19:17:57 +03002565 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002566
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002567 /*
2568 * Maintain the watermark values even if the level is
2569 * disabled. Doing otherwise could cause underruns.
2570 */
2571 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002572 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002573 (r->pri_val << WM1_LP_SR_SHIFT) |
2574 r->cur_val;
2575
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002576 if (r->enable)
2577 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2578
Ville Syrjälä416f4722013-11-02 21:07:46 -07002579 if (INTEL_INFO(dev)->gen >= 8)
2580 results->wm_lp[wm_lp - 1] |=
2581 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2582 else
2583 results->wm_lp[wm_lp - 1] |=
2584 r->fbc_val << WM1_LP_FBC_SHIFT;
2585
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002586 /*
2587 * Always set WM1S_LP_EN when spr_val != 0, even if the
2588 * level is disabled. Doing otherwise could cause underruns.
2589 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002590 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2591 WARN_ON(wm_lp != 1);
2592 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2593 } else
2594 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002595 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002596
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002597 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002598 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002599 enum pipe pipe = intel_crtc->pipe;
2600 const struct intel_wm_level *r =
2601 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002602
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002603 if (WARN_ON(!r->enable))
2604 continue;
2605
2606 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2607
2608 results->wm_pipe[pipe] =
2609 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2610 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2611 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002612 }
2613}
2614
Paulo Zanoni861f3382013-05-31 10:19:21 -03002615/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2616 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002617static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002618 struct intel_pipe_wm *r1,
2619 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002620{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002621 int level, max_level = ilk_wm_max_level(dev);
2622 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002623
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002624 for (level = 1; level <= max_level; level++) {
2625 if (r1->wm[level].enable)
2626 level1 = level;
2627 if (r2->wm[level].enable)
2628 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002629 }
2630
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002631 if (level1 == level2) {
2632 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002633 return r2;
2634 else
2635 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002636 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002637 return r1;
2638 } else {
2639 return r2;
2640 }
2641}
2642
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002643/* dirty bits used to track which watermarks need changes */
2644#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2645#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2646#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2647#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2648#define WM_DIRTY_FBC (1 << 24)
2649#define WM_DIRTY_DDB (1 << 25)
2650
2651static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
Imre Deak820c1982013-12-17 14:46:36 +02002652 const struct ilk_wm_values *old,
2653 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002654{
2655 unsigned int dirty = 0;
2656 enum pipe pipe;
2657 int wm_lp;
2658
2659 for_each_pipe(pipe) {
2660 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2661 dirty |= WM_DIRTY_LINETIME(pipe);
2662 /* Must disable LP1+ watermarks too */
2663 dirty |= WM_DIRTY_LP_ALL;
2664 }
2665
2666 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2667 dirty |= WM_DIRTY_PIPE(pipe);
2668 /* Must disable LP1+ watermarks too */
2669 dirty |= WM_DIRTY_LP_ALL;
2670 }
2671 }
2672
2673 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2674 dirty |= WM_DIRTY_FBC;
2675 /* Must disable LP1+ watermarks too */
2676 dirty |= WM_DIRTY_LP_ALL;
2677 }
2678
2679 if (old->partitioning != new->partitioning) {
2680 dirty |= WM_DIRTY_DDB;
2681 /* Must disable LP1+ watermarks too */
2682 dirty |= WM_DIRTY_LP_ALL;
2683 }
2684
2685 /* LP1+ watermarks already deemed dirty, no need to continue */
2686 if (dirty & WM_DIRTY_LP_ALL)
2687 return dirty;
2688
2689 /* Find the lowest numbered LP1+ watermark in need of an update... */
2690 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2691 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2692 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2693 break;
2694 }
2695
2696 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2697 for (; wm_lp <= 3; wm_lp++)
2698 dirty |= WM_DIRTY_LP(wm_lp);
2699
2700 return dirty;
2701}
2702
Ville Syrjälä8553c182013-12-05 15:51:39 +02002703static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2704 unsigned int dirty)
2705{
Imre Deak820c1982013-12-17 14:46:36 +02002706 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002707 bool changed = false;
2708
2709 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2710 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2711 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2712 changed = true;
2713 }
2714 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2715 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2716 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2717 changed = true;
2718 }
2719 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2720 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2721 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2722 changed = true;
2723 }
2724
2725 /*
2726 * Don't touch WM1S_LP_EN here.
2727 * Doing so could cause underruns.
2728 */
2729
2730 return changed;
2731}
2732
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002733/*
2734 * The spec says we shouldn't write when we don't need, because every write
2735 * causes WMs to be re-evaluated, expending some power.
2736 */
Imre Deak820c1982013-12-17 14:46:36 +02002737static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2738 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002739{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002740 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002741 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002742 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002743 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002744
Ville Syrjälä8553c182013-12-05 15:51:39 +02002745 dirty = ilk_compute_wm_dirty(dev, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002746 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002747 return;
2748
Ville Syrjälä8553c182013-12-05 15:51:39 +02002749 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002750
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002751 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002752 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002753 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002754 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002755 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002756 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2757
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002758 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002759 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002760 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002761 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002762 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002763 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2764
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002765 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002766 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002767 val = I915_READ(WM_MISC);
2768 if (results->partitioning == INTEL_DDB_PART_1_2)
2769 val &= ~WM_MISC_DATA_PARTITION_5_6;
2770 else
2771 val |= WM_MISC_DATA_PARTITION_5_6;
2772 I915_WRITE(WM_MISC, val);
2773 } else {
2774 val = I915_READ(DISP_ARB_CTL2);
2775 if (results->partitioning == INTEL_DDB_PART_1_2)
2776 val &= ~DISP_DATA_PARTITION_5_6;
2777 else
2778 val |= DISP_DATA_PARTITION_5_6;
2779 I915_WRITE(DISP_ARB_CTL2, val);
2780 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002781 }
2782
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002783 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002784 val = I915_READ(DISP_ARB_CTL);
2785 if (results->enable_fbc_wm)
2786 val &= ~DISP_FBC_WM_DIS;
2787 else
2788 val |= DISP_FBC_WM_DIS;
2789 I915_WRITE(DISP_ARB_CTL, val);
2790 }
2791
Imre Deak954911e2013-12-17 14:46:34 +02002792 if (dirty & WM_DIRTY_LP(1) &&
2793 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2794 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2795
2796 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002797 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2798 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2799 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2800 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2801 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002803 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002805 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002807 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002809
2810 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002811}
2812
Ville Syrjälä8553c182013-12-05 15:51:39 +02002813static bool ilk_disable_lp_wm(struct drm_device *dev)
2814{
2815 struct drm_i915_private *dev_priv = dev->dev_private;
2816
2817 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2818}
2819
Imre Deak820c1982013-12-17 14:46:36 +02002820static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002821{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002823 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002824 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002825 struct ilk_wm_maximums max;
2826 struct ilk_pipe_wm_parameters params = {};
2827 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002828 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002829 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002830 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002831 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002832
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002833 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002834
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002835 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2836
2837 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2838 return;
2839
2840 intel_crtc->wm.active = pipe_wm;
2841
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002842 ilk_compute_wm_config(dev, &config);
2843
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002844 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002845 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002846
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002847 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002848 if (INTEL_INFO(dev)->gen >= 7 &&
2849 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002850 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002851 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002852
Imre Deak820c1982013-12-17 14:46:36 +02002853 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002854 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002855 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002856 }
2857
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002858 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002859 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002860
Imre Deak820c1982013-12-17 14:46:36 +02002861 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002862
Imre Deak820c1982013-12-17 14:46:36 +02002863 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002864}
2865
Damien Lespiaued57cb82014-07-15 09:21:24 +02002866static void
2867ilk_update_sprite_wm(struct drm_plane *plane,
2868 struct drm_crtc *crtc,
2869 uint32_t sprite_width, uint32_t sprite_height,
2870 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002871{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002872 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002873 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002874
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002875 intel_plane->wm.enabled = enabled;
2876 intel_plane->wm.scaled = scaled;
2877 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002878 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002879 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002880
Ville Syrjälä8553c182013-12-05 15:51:39 +02002881 /*
2882 * IVB workaround: must disable low power watermarks for at least
2883 * one frame before enabling scaling. LP watermarks can be re-enabled
2884 * when scaling is disabled.
2885 *
2886 * WaCxSRDisabledForSpriteScaling:ivb
2887 */
2888 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2889 intel_wait_for_vblank(dev, intel_plane->pipe);
2890
Imre Deak820c1982013-12-17 14:46:36 +02002891 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002892}
2893
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002894static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2895{
2896 struct drm_device *dev = crtc->dev;
2897 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002898 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2900 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2901 enum pipe pipe = intel_crtc->pipe;
2902 static const unsigned int wm0_pipe_reg[] = {
2903 [PIPE_A] = WM0_PIPEA_ILK,
2904 [PIPE_B] = WM0_PIPEB_ILK,
2905 [PIPE_C] = WM0_PIPEC_IVB,
2906 };
2907
2908 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002909 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002910 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002911
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002912 active->pipe_enabled = intel_crtc_active(crtc);
2913
2914 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002915 u32 tmp = hw->wm_pipe[pipe];
2916
2917 /*
2918 * For active pipes LP0 watermark is marked as
2919 * enabled, and LP1+ watermaks as disabled since
2920 * we can't really reverse compute them in case
2921 * multiple pipes are active.
2922 */
2923 active->wm[0].enable = true;
2924 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2925 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2926 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2927 active->linetime = hw->wm_linetime[pipe];
2928 } else {
2929 int level, max_level = ilk_wm_max_level(dev);
2930
2931 /*
2932 * For inactive pipes, all watermark levels
2933 * should be marked as enabled but zeroed,
2934 * which is what we'd compute them to.
2935 */
2936 for (level = 0; level <= max_level; level++)
2937 active->wm[level].enable = true;
2938 }
2939}
2940
2941void ilk_wm_get_hw_state(struct drm_device *dev)
2942{
2943 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002944 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002945 struct drm_crtc *crtc;
2946
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002947 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002948 ilk_pipe_wm_get_hw_state(crtc);
2949
2950 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2951 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2952 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2953
2954 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002955 if (INTEL_INFO(dev)->gen >= 7) {
2956 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2957 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2958 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002959
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002960 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002961 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2962 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2963 else if (IS_IVYBRIDGE(dev))
2964 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2965 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002966
2967 hw->enable_fbc_wm =
2968 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2969}
2970
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002971/**
2972 * intel_update_watermarks - update FIFO watermark values based on current modes
2973 *
2974 * Calculate watermark values for the various WM regs based on current mode
2975 * and plane configuration.
2976 *
2977 * There are several cases to deal with here:
2978 * - normal (i.e. non-self-refresh)
2979 * - self-refresh (SR) mode
2980 * - lines are large relative to FIFO size (buffer can hold up to 2)
2981 * - lines are small relative to FIFO size (buffer can hold more than 2
2982 * lines), so need to account for TLB latency
2983 *
2984 * The normal calculation is:
2985 * watermark = dotclock * bytes per pixel * latency
2986 * where latency is platform & configuration dependent (we assume pessimal
2987 * values here).
2988 *
2989 * The SR calculation is:
2990 * watermark = (trunc(latency/line time)+1) * surface width *
2991 * bytes per pixel
2992 * where
2993 * line time = htotal / dotclock
2994 * surface width = hdisplay for normal plane and 64 for cursor
2995 * and latency is assumed to be high, as above.
2996 *
2997 * The final value programmed to the register should always be rounded up,
2998 * and include an extra 2 entries to account for clock crossings.
2999 *
3000 * We don't use the sprite, so we can ignore that. And on Crestline we have
3001 * to set the non-SR watermarks to 8.
3002 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003003void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003004{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003005 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003006
3007 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003008 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003009}
3010
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003011void intel_update_sprite_watermarks(struct drm_plane *plane,
3012 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003013 uint32_t sprite_width,
3014 uint32_t sprite_height,
3015 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003016 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003017{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003018 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003019
3020 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003021 dev_priv->display.update_sprite_wm(plane, crtc,
3022 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003023 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003024}
3025
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003026static struct drm_i915_gem_object *
3027intel_alloc_context_page(struct drm_device *dev)
3028{
3029 struct drm_i915_gem_object *ctx;
3030 int ret;
3031
3032 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3033
3034 ctx = i915_gem_alloc_object(dev, 4096);
3035 if (!ctx) {
3036 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3037 return NULL;
3038 }
3039
Daniel Vetterc69766f2014-02-14 14:01:17 +01003040 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003041 if (ret) {
3042 DRM_ERROR("failed to pin power context: %d\n", ret);
3043 goto err_unref;
3044 }
3045
3046 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3047 if (ret) {
3048 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3049 goto err_unpin;
3050 }
3051
3052 return ctx;
3053
3054err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003055 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003056err_unref:
3057 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003058 return NULL;
3059}
3060
Daniel Vetter92703882012-08-09 16:46:01 +02003061/**
3062 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003063 */
3064DEFINE_SPINLOCK(mchdev_lock);
3065
3066/* Global for IPS driver to get at the current i915 device. Protected by
3067 * mchdev_lock. */
3068static struct drm_i915_private *i915_mch_dev;
3069
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003070bool ironlake_set_drps(struct drm_device *dev, u8 val)
3071{
3072 struct drm_i915_private *dev_priv = dev->dev_private;
3073 u16 rgvswctl;
3074
Daniel Vetter92703882012-08-09 16:46:01 +02003075 assert_spin_locked(&mchdev_lock);
3076
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003077 rgvswctl = I915_READ16(MEMSWCTL);
3078 if (rgvswctl & MEMCTL_CMD_STS) {
3079 DRM_DEBUG("gpu busy, RCS change rejected\n");
3080 return false; /* still busy with another command */
3081 }
3082
3083 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3084 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3085 I915_WRITE16(MEMSWCTL, rgvswctl);
3086 POSTING_READ16(MEMSWCTL);
3087
3088 rgvswctl |= MEMCTL_CMD_STS;
3089 I915_WRITE16(MEMSWCTL, rgvswctl);
3090
3091 return true;
3092}
3093
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003094static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003095{
3096 struct drm_i915_private *dev_priv = dev->dev_private;
3097 u32 rgvmodectl = I915_READ(MEMMODECTL);
3098 u8 fmax, fmin, fstart, vstart;
3099
Daniel Vetter92703882012-08-09 16:46:01 +02003100 spin_lock_irq(&mchdev_lock);
3101
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003102 /* Enable temp reporting */
3103 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3104 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3105
3106 /* 100ms RC evaluation intervals */
3107 I915_WRITE(RCUPEI, 100000);
3108 I915_WRITE(RCDNEI, 100000);
3109
3110 /* Set max/min thresholds to 90ms and 80ms respectively */
3111 I915_WRITE(RCBMAXAVG, 90000);
3112 I915_WRITE(RCBMINAVG, 80000);
3113
3114 I915_WRITE(MEMIHYST, 1);
3115
3116 /* Set up min, max, and cur for interrupt handling */
3117 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3118 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3119 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3120 MEMMODE_FSTART_SHIFT;
3121
3122 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3123 PXVFREQ_PX_SHIFT;
3124
Daniel Vetter20e4d402012-08-08 23:35:39 +02003125 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3126 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003127
Daniel Vetter20e4d402012-08-08 23:35:39 +02003128 dev_priv->ips.max_delay = fstart;
3129 dev_priv->ips.min_delay = fmin;
3130 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003131
3132 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3133 fmax, fmin, fstart);
3134
3135 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3136
3137 /*
3138 * Interrupts will be enabled in ironlake_irq_postinstall
3139 */
3140
3141 I915_WRITE(VIDSTART, vstart);
3142 POSTING_READ(VIDSTART);
3143
3144 rgvmodectl |= MEMMODE_SWMODE_EN;
3145 I915_WRITE(MEMMODECTL, rgvmodectl);
3146
Daniel Vetter92703882012-08-09 16:46:01 +02003147 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003148 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003149 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003150
3151 ironlake_set_drps(dev, fstart);
3152
Daniel Vetter20e4d402012-08-08 23:35:39 +02003153 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003154 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003155 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3156 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003157 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003158
3159 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003160}
3161
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003162static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003163{
3164 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003165 u16 rgvswctl;
3166
3167 spin_lock_irq(&mchdev_lock);
3168
3169 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003170
3171 /* Ack interrupts, disable EFC interrupt */
3172 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3173 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3174 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3175 I915_WRITE(DEIIR, DE_PCU_EVENT);
3176 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3177
3178 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003179 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003180 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003181 rgvswctl |= MEMCTL_CMD_STS;
3182 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003183 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003184
Daniel Vetter92703882012-08-09 16:46:01 +02003185 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003186}
3187
Daniel Vetteracbe9472012-07-26 11:50:05 +02003188/* There's a funny hw issue where the hw returns all 0 when reading from
3189 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3190 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3191 * all limits and the gpu stuck at whatever frequency it is at atm).
3192 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003193static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003194{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003195 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003196
Daniel Vetter20b46e52012-07-26 11:16:14 +02003197 /* Only set the down limit when we've reached the lowest level to avoid
3198 * getting more interrupts, otherwise leave this clear. This prevents a
3199 * race in the hw when coming out of rc6: There's a tiny window where
3200 * the hw runs at the minimal clock before selecting the desired
3201 * frequency, if the down threshold expires in that window we will not
3202 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003203 limits = dev_priv->rps.max_freq_softlimit << 24;
3204 if (val <= dev_priv->rps.min_freq_softlimit)
3205 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003206
3207 return limits;
3208}
3209
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003210static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3211{
3212 int new_power;
3213
3214 new_power = dev_priv->rps.power;
3215 switch (dev_priv->rps.power) {
3216 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003217 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003218 new_power = BETWEEN;
3219 break;
3220
3221 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003222 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003223 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003224 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003225 new_power = HIGH_POWER;
3226 break;
3227
3228 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003229 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003230 new_power = BETWEEN;
3231 break;
3232 }
3233 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003234 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003235 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003236 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003237 new_power = HIGH_POWER;
3238 if (new_power == dev_priv->rps.power)
3239 return;
3240
3241 /* Note the units here are not exactly 1us, but 1280ns. */
3242 switch (new_power) {
3243 case LOW_POWER:
3244 /* Upclock if more than 95% busy over 16ms */
3245 I915_WRITE(GEN6_RP_UP_EI, 12500);
3246 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3247
3248 /* Downclock if less than 85% busy over 32ms */
3249 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3250 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3251
3252 I915_WRITE(GEN6_RP_CONTROL,
3253 GEN6_RP_MEDIA_TURBO |
3254 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3255 GEN6_RP_MEDIA_IS_GFX |
3256 GEN6_RP_ENABLE |
3257 GEN6_RP_UP_BUSY_AVG |
3258 GEN6_RP_DOWN_IDLE_AVG);
3259 break;
3260
3261 case BETWEEN:
3262 /* Upclock if more than 90% busy over 13ms */
3263 I915_WRITE(GEN6_RP_UP_EI, 10250);
3264 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3265
3266 /* Downclock if less than 75% busy over 32ms */
3267 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3268 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3269
3270 I915_WRITE(GEN6_RP_CONTROL,
3271 GEN6_RP_MEDIA_TURBO |
3272 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3273 GEN6_RP_MEDIA_IS_GFX |
3274 GEN6_RP_ENABLE |
3275 GEN6_RP_UP_BUSY_AVG |
3276 GEN6_RP_DOWN_IDLE_AVG);
3277 break;
3278
3279 case HIGH_POWER:
3280 /* Upclock if more than 85% busy over 10ms */
3281 I915_WRITE(GEN6_RP_UP_EI, 8000);
3282 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3283
3284 /* Downclock if less than 60% busy over 32ms */
3285 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3286 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3287
3288 I915_WRITE(GEN6_RP_CONTROL,
3289 GEN6_RP_MEDIA_TURBO |
3290 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3291 GEN6_RP_MEDIA_IS_GFX |
3292 GEN6_RP_ENABLE |
3293 GEN6_RP_UP_BUSY_AVG |
3294 GEN6_RP_DOWN_IDLE_AVG);
3295 break;
3296 }
3297
3298 dev_priv->rps.power = new_power;
3299 dev_priv->rps.last_adj = 0;
3300}
3301
Chris Wilson2876ce72014-03-28 08:03:34 +00003302static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3303{
3304 u32 mask = 0;
3305
3306 if (val > dev_priv->rps.min_freq_softlimit)
3307 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3308 if (val < dev_priv->rps.max_freq_softlimit)
3309 mask |= GEN6_PM_RP_UP_THRESHOLD;
3310
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003311 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3312 mask &= dev_priv->pm_rps_events;
3313
Chris Wilson2876ce72014-03-28 08:03:34 +00003314 /* IVB and SNB hard hangs on looping batchbuffer
3315 * if GEN6_PM_UP_EI_EXPIRED is masked.
3316 */
3317 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3318 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3319
Deepak Sbaccd452014-05-15 20:58:09 +03003320 if (IS_GEN8(dev_priv->dev))
3321 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3322
Chris Wilson2876ce72014-03-28 08:03:34 +00003323 return ~mask;
3324}
3325
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003326/* gen6_set_rps is called to update the frequency request, but should also be
3327 * called when the range (min_delay and max_delay) is modified so that we can
3328 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003329void gen6_set_rps(struct drm_device *dev, u8 val)
3330{
3331 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003332
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003333 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003334 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3335 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003336
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003337 /* min/max delay may still have been modified so be sure to
3338 * write the limits value.
3339 */
3340 if (val != dev_priv->rps.cur_freq) {
3341 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003342
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003343 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003344 I915_WRITE(GEN6_RPNSWREQ,
3345 HSW_FREQUENCY(val));
3346 else
3347 I915_WRITE(GEN6_RPNSWREQ,
3348 GEN6_FREQUENCY(val) |
3349 GEN6_OFFSET(0) |
3350 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003351 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003352
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003353 /* Make sure we continue to get interrupts
3354 * until we hit the minimum or maximum frequencies.
3355 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003356 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003357 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003358
Ben Widawskyd5570a72012-09-07 19:43:41 -07003359 POSTING_READ(GEN6_RPNSWREQ);
3360
Ben Widawskyb39fb292014-03-19 18:31:11 -07003361 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003362 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003363}
3364
Deepak S76c3552f2014-01-30 23:08:16 +05303365/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3366 *
3367 * * If Gfx is Idle, then
3368 * 1. Mask Turbo interrupts
3369 * 2. Bring up Gfx clock
3370 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3371 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3372 * 5. Unmask Turbo interrupts
3373*/
3374static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3375{
Deepak S5549d252014-06-28 11:26:11 +05303376 struct drm_device *dev = dev_priv->dev;
3377
3378 /* Latest VLV doesn't need to force the gfx clock */
3379 if (dev->pdev->revision >= 0xd) {
3380 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3381 return;
3382 }
3383
Deepak S76c3552f2014-01-30 23:08:16 +05303384 /*
3385 * When we are idle. Drop to min voltage state.
3386 */
3387
Ben Widawskyb39fb292014-03-19 18:31:11 -07003388 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303389 return;
3390
3391 /* Mask turbo interrupt so that they will not come in between */
3392 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3393
Imre Deak650ad972014-04-18 16:35:02 +03003394 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303395
Ben Widawskyb39fb292014-03-19 18:31:11 -07003396 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303397
3398 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003399 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303400
3401 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3402 & GENFREQSTATUS) == 0, 5))
3403 DRM_ERROR("timed out waiting for Punit\n");
3404
Imre Deak650ad972014-04-18 16:35:02 +03003405 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303406
Chris Wilson2876ce72014-03-28 08:03:34 +00003407 I915_WRITE(GEN6_PMINTRMSK,
3408 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303409}
3410
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003411void gen6_rps_idle(struct drm_i915_private *dev_priv)
3412{
Damien Lespiau691bb712013-12-12 14:36:36 +00003413 struct drm_device *dev = dev_priv->dev;
3414
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003415 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003416 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303417 if (IS_CHERRYVIEW(dev))
3418 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3419 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303420 vlv_set_rps_idle(dev_priv);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003421 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003422 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003423 dev_priv->rps.last_adj = 0;
3424 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003425 mutex_unlock(&dev_priv->rps.hw_lock);
3426}
3427
3428void gen6_rps_boost(struct drm_i915_private *dev_priv)
3429{
Damien Lespiau691bb712013-12-12 14:36:36 +00003430 struct drm_device *dev = dev_priv->dev;
3431
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003432 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003433 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003434 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003435 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003436 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003437 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003438 dev_priv->rps.last_adj = 0;
3439 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003440 mutex_unlock(&dev_priv->rps.hw_lock);
3441}
3442
Jesse Barnes0a073b82013-04-17 15:54:58 -07003443void valleyview_set_rps(struct drm_device *dev, u8 val)
3444{
3445 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003446
Jesse Barnes0a073b82013-04-17 15:54:58 -07003447 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003448 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3449 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003450
Ville Syrjälä73008b92013-06-25 19:21:01 +03003451 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003452 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3453 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003454 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003455
Chris Wilson2876ce72014-03-28 08:03:34 +00003456 if (val != dev_priv->rps.cur_freq)
3457 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003458
Imre Deak09c87db2014-04-03 20:02:42 +03003459 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003460
Ben Widawskyb39fb292014-03-19 18:31:11 -07003461 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003462 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003463}
3464
Ben Widawsky09610212014-05-15 20:58:08 +03003465static void gen8_disable_rps_interrupts(struct drm_device *dev)
3466{
3467 struct drm_i915_private *dev_priv = dev->dev_private;
3468
Mika Kuoppala992f1912014-05-16 13:44:12 +03003469 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
Ben Widawsky09610212014-05-15 20:58:08 +03003470 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3471 ~dev_priv->pm_rps_events);
3472 /* Complete PM interrupt masking here doesn't race with the rps work
3473 * item again unmasking PM interrupts because that is using a different
3474 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3475 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3476 * gen8_enable_rps will clean up. */
3477
3478 spin_lock_irq(&dev_priv->irq_lock);
3479 dev_priv->rps.pm_iir = 0;
3480 spin_unlock_irq(&dev_priv->irq_lock);
3481
3482 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3483}
3484
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003485static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003486{
3487 struct drm_i915_private *dev_priv = dev->dev_private;
3488
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003489 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303490 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3491 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003492 /* Complete PM interrupt masking here doesn't race with the rps work
3493 * item again unmasking PM interrupts because that is using a different
3494 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3495 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3496
Daniel Vetter59cdb632013-07-04 23:35:28 +02003497 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003498 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003499 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003500
Deepak Sa6706b42014-03-15 20:23:22 +05303501 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003502}
3503
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003504static void gen6_disable_rps(struct drm_device *dev)
3505{
3506 struct drm_i915_private *dev_priv = dev->dev_private;
3507
3508 I915_WRITE(GEN6_RC_CONTROL, 0);
3509 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3510
Ben Widawsky09610212014-05-15 20:58:08 +03003511 if (IS_BROADWELL(dev))
3512 gen8_disable_rps_interrupts(dev);
3513 else
3514 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003515}
3516
Deepak S38807742014-05-23 21:00:15 +05303517static void cherryview_disable_rps(struct drm_device *dev)
3518{
3519 struct drm_i915_private *dev_priv = dev->dev_private;
3520
3521 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303522
3523 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303524}
3525
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003526static void valleyview_disable_rps(struct drm_device *dev)
3527{
3528 struct drm_i915_private *dev_priv = dev->dev_private;
3529
3530 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003531
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003532 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003533}
3534
Ben Widawskydc39fff2013-10-18 12:32:07 -07003535static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3536{
Imre Deak91ca6892014-04-14 20:24:25 +03003537 if (IS_VALLEYVIEW(dev)) {
3538 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3539 mode = GEN6_RC_CTL_RC6_ENABLE;
3540 else
3541 mode = 0;
3542 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003543 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3544 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3545 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3546 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003547}
3548
Imre Deake6069ca2014-04-18 16:01:02 +03003549static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003550{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003551 /* No RC6 before Ironlake */
3552 if (INTEL_INFO(dev)->gen < 5)
3553 return 0;
3554
Imre Deake6069ca2014-04-18 16:01:02 +03003555 /* RC6 is only on Ironlake mobile not on desktop */
3556 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3557 return 0;
3558
Daniel Vetter456470e2012-08-08 23:35:40 +02003559 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003560 if (enable_rc6 >= 0) {
3561 int mask;
3562
3563 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3564 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3565 INTEL_RC6pp_ENABLE;
3566 else
3567 mask = INTEL_RC6_ENABLE;
3568
3569 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003570 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3571 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003572
3573 return enable_rc6 & mask;
3574 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003575
Chris Wilson6567d742012-11-10 10:00:06 +00003576 /* Disable RC6 on Ironlake */
3577 if (INTEL_INFO(dev)->gen == 5)
3578 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003579
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003580 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003581 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003582
3583 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003584}
3585
Imre Deake6069ca2014-04-18 16:01:02 +03003586int intel_enable_rc6(const struct drm_device *dev)
3587{
3588 return i915.enable_rc6;
3589}
3590
Ben Widawsky09610212014-05-15 20:58:08 +03003591static void gen8_enable_rps_interrupts(struct drm_device *dev)
3592{
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594
3595 spin_lock_irq(&dev_priv->irq_lock);
3596 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003597 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003598 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3599 spin_unlock_irq(&dev_priv->irq_lock);
3600}
3601
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003602static void gen6_enable_rps_interrupts(struct drm_device *dev)
3603{
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605
3606 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003607 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003608 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303609 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003610 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003611}
3612
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003613static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3614{
3615 /* All of these values are in units of 50MHz */
3616 dev_priv->rps.cur_freq = 0;
3617 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3618 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3619 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3620 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3621 /* XXX: only BYT has a special efficient freq */
3622 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3623 /* hw_max = RP0 until we check for overclocking */
3624 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3625
3626 /* Preserve min/max settings in case of re-init */
3627 if (dev_priv->rps.max_freq_softlimit == 0)
3628 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3629
3630 if (dev_priv->rps.min_freq_softlimit == 0)
3631 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3632}
3633
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003634static void gen8_enable_rps(struct drm_device *dev)
3635{
3636 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003637 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003638 uint32_t rc6_mask = 0, rp_state_cap;
3639 int unused;
3640
3641 /* 1a: Software RC state - RC0 */
3642 I915_WRITE(GEN6_RC_STATE, 0);
3643
3644 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3645 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303646 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003647
3648 /* 2a: Disable RC states. */
3649 I915_WRITE(GEN6_RC_CONTROL, 0);
3650
3651 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003652 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003653
3654 /* 2b: Program RC6 thresholds.*/
3655 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3656 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3657 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3658 for_each_ring(ring, dev_priv, unused)
3659 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3660 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003661 if (IS_BROADWELL(dev))
3662 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3663 else
3664 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003665
3666 /* 3: Enable RC6 */
3667 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3668 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003669 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003670 if (IS_BROADWELL(dev))
3671 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3672 GEN7_RC_CTL_TO_MODE |
3673 rc6_mask);
3674 else
3675 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3676 GEN6_RC_CTL_EI_MODE(1) |
3677 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003678
3679 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003680 I915_WRITE(GEN6_RPNSWREQ,
3681 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3682 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3683 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003684 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3685 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
3686
3687 /* Docs recommend 900MHz, and 300 MHz respectively */
3688 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003689 dev_priv->rps.max_freq_softlimit << 24 |
3690 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003691
3692 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3693 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3694 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3695 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
3696
3697 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3698
3699 /* 5: Enable RPS */
3700 I915_WRITE(GEN6_RP_CONTROL,
3701 GEN6_RP_MEDIA_TURBO |
3702 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke223a6f22014-06-10 16:26:34 -07003703 GEN6_RP_MEDIA_IS_GFX |
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003704 GEN6_RP_ENABLE |
3705 GEN6_RP_UP_BUSY_AVG |
3706 GEN6_RP_DOWN_IDLE_AVG);
3707
3708 /* 6: Ring frequency + overclocking (our driver does this later */
3709
3710 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
3711
Ben Widawsky09610212014-05-15 20:58:08 +03003712 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003713
Deepak Sc8d9a592013-11-23 14:55:42 +05303714 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003715}
3716
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003717static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003718{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003719 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003720 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003721 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003722 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003723 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003724 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003725 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003726
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003727 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003728
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003729 /* Here begins a magic sequence of register writes to enable
3730 * auto-downclocking.
3731 *
3732 * Perhaps there might be some value in exposing these to
3733 * userspace...
3734 */
3735 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003736
3737 /* Clear the DBG now so we don't confuse earlier errors */
3738 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3739 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3740 I915_WRITE(GTFIFODBG, gtfifodbg);
3741 }
3742
Deepak Sc8d9a592013-11-23 14:55:42 +05303743 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003744
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003745 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003746
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003747 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003748
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003749 /* disable the counters and set deterministic thresholds */
3750 I915_WRITE(GEN6_RC_CONTROL, 0);
3751
3752 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3753 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3754 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3755 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3756 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3757
Chris Wilsonb4519512012-05-11 14:29:30 +01003758 for_each_ring(ring, dev_priv, i)
3759 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003760
3761 I915_WRITE(GEN6_RC_SLEEP, 0);
3762 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003763 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003764 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3765 else
3766 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003767 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003768 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3769
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003770 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003771 rc6_mode = intel_enable_rc6(dev_priv->dev);
3772 if (rc6_mode & INTEL_RC6_ENABLE)
3773 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3774
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003775 /* We don't use those on Haswell */
3776 if (!IS_HASWELL(dev)) {
3777 if (rc6_mode & INTEL_RC6p_ENABLE)
3778 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003779
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003780 if (rc6_mode & INTEL_RC6pp_ENABLE)
3781 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3782 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003783
Ben Widawskydc39fff2013-10-18 12:32:07 -07003784 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003785
3786 I915_WRITE(GEN6_RC_CONTROL,
3787 rc6_mask |
3788 GEN6_RC_CTL_EI_MODE(1) |
3789 GEN6_RC_CTL_HW_ENABLE);
3790
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003791 /* Power down if completely idle for over 50ms */
3792 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003793 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003794
Ben Widawsky42c05262012-09-26 10:34:00 -07003795 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003796 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003797 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003798
3799 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3800 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3801 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003802 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003803 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003804 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003805 }
3806
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003807 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003808 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003809
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003810 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003811
Ben Widawsky31643d52012-09-26 10:34:01 -07003812 rc6vids = 0;
3813 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3814 if (IS_GEN6(dev) && ret) {
3815 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3816 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3817 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3818 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3819 rc6vids &= 0xffff00;
3820 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3821 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3822 if (ret)
3823 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3824 }
3825
Deepak Sc8d9a592013-11-23 14:55:42 +05303826 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003827}
3828
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003829static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003830{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003831 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003832 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003833 unsigned int gpu_freq;
3834 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003835 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03003836 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003837
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003838 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003839
Ben Widawskyeda79642013-10-07 17:15:48 -03003840 policy = cpufreq_cpu_get(0);
3841 if (policy) {
3842 max_ia_freq = policy->cpuinfo.max_freq;
3843 cpufreq_cpu_put(policy);
3844 } else {
3845 /*
3846 * Default to measured freq if none found, PCU will ensure we
3847 * don't go over
3848 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003849 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03003850 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003851
3852 /* Convert from kHz to MHz */
3853 max_ia_freq /= 1000;
3854
Ben Widawsky153b4b952013-10-22 22:05:09 -07003855 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07003856 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3857 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003858
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003859 /*
3860 * For each potential GPU frequency, load a ring frequency we'd like
3861 * to use for memory access. We do this by specifying the IA frequency
3862 * the PCU should use as a reference to determine the ring frequency.
3863 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003864 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003865 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07003866 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003867 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003868
Ben Widawsky46c764d2013-11-02 21:07:49 -07003869 if (INTEL_INFO(dev)->gen >= 8) {
3870 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3871 ring_freq = max(min_ring_freq, gpu_freq);
3872 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07003873 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003874 ring_freq = max(min_ring_freq, ring_freq);
3875 /* leave ia_freq as the default, chosen by cpufreq */
3876 } else {
3877 /* On older processors, there is no separate ring
3878 * clock domain, so in order to boost the bandwidth
3879 * of the ring, we need to upclock the CPU (ia_freq).
3880 *
3881 * For GPU frequencies less than 750MHz,
3882 * just use the lowest ring freq.
3883 */
3884 if (gpu_freq < min_freq)
3885 ia_freq = 800;
3886 else
3887 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3888 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3889 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003890
Ben Widawsky42c05262012-09-26 10:34:00 -07003891 sandybridge_pcode_write(dev_priv,
3892 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003893 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3894 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3895 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003896 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003897}
3898
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003899void gen6_update_ring_freq(struct drm_device *dev)
3900{
3901 struct drm_i915_private *dev_priv = dev->dev_private;
3902
3903 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
3904 return;
3905
3906 mutex_lock(&dev_priv->rps.hw_lock);
3907 __gen6_update_ring_freq(dev);
3908 mutex_unlock(&dev_priv->rps.hw_lock);
3909}
3910
Ville Syrjälä03af2042014-06-28 02:03:53 +03003911static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303912{
3913 u32 val, rp0;
3914
3915 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3916 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3917
3918 return rp0;
3919}
3920
3921static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3922{
3923 u32 val, rpe;
3924
3925 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
3926 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
3927
3928 return rpe;
3929}
3930
Deepak S7707df42014-07-12 18:46:14 +05303931static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
3932{
3933 u32 val, rp1;
3934
3935 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
3936 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3937
3938 return rp1;
3939}
3940
Ville Syrjälä03af2042014-06-28 02:03:53 +03003941static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303942{
3943 u32 val, rpn;
3944
3945 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3946 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
3947 return rpn;
3948}
3949
Deepak Sf8f2b002014-07-10 13:16:21 +05303950static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
3951{
3952 u32 val, rp1;
3953
3954 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
3955
3956 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
3957
3958 return rp1;
3959}
3960
Ville Syrjälä03af2042014-06-28 02:03:53 +03003961static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003962{
3963 u32 val, rp0;
3964
Jani Nikula64936252013-05-22 15:36:20 +03003965 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003966
3967 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3968 /* Clamp to max */
3969 rp0 = min_t(u32, rp0, 0xea);
3970
3971 return rp0;
3972}
3973
3974static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3975{
3976 u32 val, rpe;
3977
Jani Nikula64936252013-05-22 15:36:20 +03003978 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003979 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03003980 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003981 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3982
3983 return rpe;
3984}
3985
Ville Syrjälä03af2042014-06-28 02:03:53 +03003986static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003987{
Jani Nikula64936252013-05-22 15:36:20 +03003988 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003989}
3990
Imre Deakae484342014-03-31 15:10:44 +03003991/* Check that the pctx buffer wasn't move under us. */
3992static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
3993{
3994 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3995
3996 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
3997 dev_priv->vlv_pctx->stolen->start);
3998}
3999
Deepak S38807742014-05-23 21:00:15 +05304000
4001/* Check that the pcbr address is not empty. */
4002static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4003{
4004 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4005
4006 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4007}
4008
4009static void cherryview_setup_pctx(struct drm_device *dev)
4010{
4011 struct drm_i915_private *dev_priv = dev->dev_private;
4012 unsigned long pctx_paddr, paddr;
4013 struct i915_gtt *gtt = &dev_priv->gtt;
4014 u32 pcbr;
4015 int pctx_size = 32*1024;
4016
4017 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4018
4019 pcbr = I915_READ(VLV_PCBR);
4020 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4021 paddr = (dev_priv->mm.stolen_base +
4022 (gtt->stolen_size - pctx_size));
4023
4024 pctx_paddr = (paddr & (~4095));
4025 I915_WRITE(VLV_PCBR, pctx_paddr);
4026 }
4027}
4028
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004029static void valleyview_setup_pctx(struct drm_device *dev)
4030{
4031 struct drm_i915_private *dev_priv = dev->dev_private;
4032 struct drm_i915_gem_object *pctx;
4033 unsigned long pctx_paddr;
4034 u32 pcbr;
4035 int pctx_size = 24*1024;
4036
Imre Deak17b0c1f2014-02-11 21:39:06 +02004037 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4038
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004039 pcbr = I915_READ(VLV_PCBR);
4040 if (pcbr) {
4041 /* BIOS set it up already, grab the pre-alloc'd space */
4042 int pcbr_offset;
4043
4044 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4045 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4046 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004047 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004048 pctx_size);
4049 goto out;
4050 }
4051
4052 /*
4053 * From the Gunit register HAS:
4054 * The Gfx driver is expected to program this register and ensure
4055 * proper allocation within Gfx stolen memory. For example, this
4056 * register should be programmed such than the PCBR range does not
4057 * overlap with other ranges, such as the frame buffer, protected
4058 * memory, or any other relevant ranges.
4059 */
4060 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4061 if (!pctx) {
4062 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4063 return;
4064 }
4065
4066 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4067 I915_WRITE(VLV_PCBR, pctx_paddr);
4068
4069out:
4070 dev_priv->vlv_pctx = pctx;
4071}
4072
Imre Deakae484342014-03-31 15:10:44 +03004073static void valleyview_cleanup_pctx(struct drm_device *dev)
4074{
4075 struct drm_i915_private *dev_priv = dev->dev_private;
4076
4077 if (WARN_ON(!dev_priv->vlv_pctx))
4078 return;
4079
4080 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4081 dev_priv->vlv_pctx = NULL;
4082}
4083
Imre Deak4e805192014-04-14 20:24:41 +03004084static void valleyview_init_gt_powersave(struct drm_device *dev)
4085{
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087
4088 valleyview_setup_pctx(dev);
4089
4090 mutex_lock(&dev_priv->rps.hw_lock);
4091
4092 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4093 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4094 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4095 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4096 dev_priv->rps.max_freq);
4097
4098 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4099 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4100 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4101 dev_priv->rps.efficient_freq);
4102
Deepak Sf8f2b002014-07-10 13:16:21 +05304103 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4104 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4105 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4106 dev_priv->rps.rp1_freq);
4107
Imre Deak4e805192014-04-14 20:24:41 +03004108 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4109 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4110 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4111 dev_priv->rps.min_freq);
4112
4113 /* Preserve min/max settings in case of re-init */
4114 if (dev_priv->rps.max_freq_softlimit == 0)
4115 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4116
4117 if (dev_priv->rps.min_freq_softlimit == 0)
4118 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4119
4120 mutex_unlock(&dev_priv->rps.hw_lock);
4121}
4122
Deepak S38807742014-05-23 21:00:15 +05304123static void cherryview_init_gt_powersave(struct drm_device *dev)
4124{
Deepak S2b6b3a02014-05-27 15:59:30 +05304125 struct drm_i915_private *dev_priv = dev->dev_private;
4126
Deepak S38807742014-05-23 21:00:15 +05304127 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304128
4129 mutex_lock(&dev_priv->rps.hw_lock);
4130
4131 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4132 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4133 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4134 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4135 dev_priv->rps.max_freq);
4136
4137 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4138 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4139 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4140 dev_priv->rps.efficient_freq);
4141
Deepak S7707df42014-07-12 18:46:14 +05304142 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4143 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4144 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4145 dev_priv->rps.rp1_freq);
4146
Deepak S2b6b3a02014-05-27 15:59:30 +05304147 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4148 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4149 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4150 dev_priv->rps.min_freq);
4151
4152 /* Preserve min/max settings in case of re-init */
4153 if (dev_priv->rps.max_freq_softlimit == 0)
4154 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4155
4156 if (dev_priv->rps.min_freq_softlimit == 0)
4157 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4158
4159 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304160}
4161
Imre Deak4e805192014-04-14 20:24:41 +03004162static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4163{
4164 valleyview_cleanup_pctx(dev);
4165}
4166
Deepak S38807742014-05-23 21:00:15 +05304167static void cherryview_enable_rps(struct drm_device *dev)
4168{
4169 struct drm_i915_private *dev_priv = dev->dev_private;
4170 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304171 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304172 int i;
4173
4174 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4175
4176 gtfifodbg = I915_READ(GTFIFODBG);
4177 if (gtfifodbg) {
4178 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4179 gtfifodbg);
4180 I915_WRITE(GTFIFODBG, gtfifodbg);
4181 }
4182
4183 cherryview_check_pctx(dev_priv);
4184
4185 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4186 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4187 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4188
4189 /* 2a: Program RC6 thresholds.*/
4190 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4191 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4192 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4193
4194 for_each_ring(ring, dev_priv, i)
4195 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4196 I915_WRITE(GEN6_RC_SLEEP, 0);
4197
4198 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4199
4200 /* allows RC6 residency counter to work */
4201 I915_WRITE(VLV_COUNTER_CONTROL,
4202 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4203 VLV_MEDIA_RC6_COUNT_EN |
4204 VLV_RENDER_RC6_COUNT_EN));
4205
4206 /* For now we assume BIOS is allocating and populating the PCBR */
4207 pcbr = I915_READ(VLV_PCBR);
4208
4209 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4210
4211 /* 3: Enable RC6 */
4212 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4213 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4214 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4215
4216 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4217
Deepak S2b6b3a02014-05-27 15:59:30 +05304218 /* 4 Program defaults and thresholds for RPS*/
4219 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4220 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4221 I915_WRITE(GEN6_RP_UP_EI, 66000);
4222 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4223
4224 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4225
Tom O'Rourke7405f422014-06-10 16:26:34 -07004226 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4227 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4228 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4229
Deepak S2b6b3a02014-05-27 15:59:30 +05304230 /* 5: Enable RPS */
4231 I915_WRITE(GEN6_RP_CONTROL,
4232 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004233 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304234 GEN6_RP_ENABLE |
4235 GEN6_RP_UP_BUSY_AVG |
4236 GEN6_RP_DOWN_IDLE_AVG);
4237
4238 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4239
4240 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4241 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4242
4243 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4244 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4245 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4246 dev_priv->rps.cur_freq);
4247
4248 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4249 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4250 dev_priv->rps.efficient_freq);
4251
4252 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4253
Deepak S3497a562014-07-10 13:16:26 +05304254 gen8_enable_rps_interrupts(dev);
4255
Deepak S38807742014-05-23 21:00:15 +05304256 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4257}
4258
Jesse Barnes0a073b82013-04-17 15:54:58 -07004259static void valleyview_enable_rps(struct drm_device *dev)
4260{
4261 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004262 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004263 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004264 int i;
4265
4266 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4267
Imre Deakae484342014-03-31 15:10:44 +03004268 valleyview_check_pctx(dev_priv);
4269
Jesse Barnes0a073b82013-04-17 15:54:58 -07004270 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004271 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4272 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004273 I915_WRITE(GTFIFODBG, gtfifodbg);
4274 }
4275
Deepak Sc8d9a592013-11-23 14:55:42 +05304276 /* If VLV, Forcewake all wells, else re-direct to regular path */
4277 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004278
4279 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4280 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4281 I915_WRITE(GEN6_RP_UP_EI, 66000);
4282 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4283
4284 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004285 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004286
4287 I915_WRITE(GEN6_RP_CONTROL,
4288 GEN6_RP_MEDIA_TURBO |
4289 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4290 GEN6_RP_MEDIA_IS_GFX |
4291 GEN6_RP_ENABLE |
4292 GEN6_RP_UP_BUSY_AVG |
4293 GEN6_RP_DOWN_IDLE_CONT);
4294
4295 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4296 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4297 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4298
4299 for_each_ring(ring, dev_priv, i)
4300 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4301
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08004302 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004303
4304 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004305 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004306 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4307 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004308 VLV_MEDIA_RC6_COUNT_EN |
4309 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004310
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004311 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004312 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004313
4314 intel_print_rc6_info(dev, rc6_mode);
4315
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004316 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004317
Jani Nikula64936252013-05-22 15:36:20 +03004318 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004319
4320 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4321 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4322
Ben Widawskyb39fb292014-03-19 18:31:11 -07004323 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004324 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004325 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4326 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004327
Ville Syrjälä73008b92013-06-25 19:21:01 +03004328 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004329 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4330 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004331
Ben Widawskyb39fb292014-03-19 18:31:11 -07004332 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004333
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004334 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004335
Deepak Sc8d9a592013-11-23 14:55:42 +05304336 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004337}
4338
Daniel Vetter930ebb42012-06-29 23:32:16 +02004339void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004340{
4341 struct drm_i915_private *dev_priv = dev->dev_private;
4342
Daniel Vetter3e373942012-11-02 19:55:04 +01004343 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004344 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004345 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4346 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004347 }
4348
Daniel Vetter3e373942012-11-02 19:55:04 +01004349 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004350 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004351 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4352 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004353 }
4354}
4355
Daniel Vetter930ebb42012-06-29 23:32:16 +02004356static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004357{
4358 struct drm_i915_private *dev_priv = dev->dev_private;
4359
4360 if (I915_READ(PWRCTXA)) {
4361 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4362 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4363 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4364 50);
4365
4366 I915_WRITE(PWRCTXA, 0);
4367 POSTING_READ(PWRCTXA);
4368
4369 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4370 POSTING_READ(RSTDBYCTL);
4371 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004372}
4373
4374static int ironlake_setup_rc6(struct drm_device *dev)
4375{
4376 struct drm_i915_private *dev_priv = dev->dev_private;
4377
Daniel Vetter3e373942012-11-02 19:55:04 +01004378 if (dev_priv->ips.renderctx == NULL)
4379 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4380 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004381 return -ENOMEM;
4382
Daniel Vetter3e373942012-11-02 19:55:04 +01004383 if (dev_priv->ips.pwrctx == NULL)
4384 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4385 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004386 ironlake_teardown_rc6(dev);
4387 return -ENOMEM;
4388 }
4389
4390 return 0;
4391}
4392
Daniel Vetter930ebb42012-06-29 23:32:16 +02004393static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004394{
4395 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004396 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004397 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004398 int ret;
4399
4400 /* rc6 disabled by default due to repeated reports of hanging during
4401 * boot and resume.
4402 */
4403 if (!intel_enable_rc6(dev))
4404 return;
4405
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004406 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4407
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004408 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004409 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004410 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004411
Chris Wilson3e960502012-11-27 16:22:54 +00004412 was_interruptible = dev_priv->mm.interruptible;
4413 dev_priv->mm.interruptible = false;
4414
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004415 /*
4416 * GPU can automatically power down the render unit if given a page
4417 * to save state.
4418 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004419 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004420 if (ret) {
4421 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004422 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004423 return;
4424 }
4425
Daniel Vetter6d90c952012-04-26 23:28:05 +02004426 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4427 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004428 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004429 MI_MM_SPACE_GTT |
4430 MI_SAVE_EXT_STATE_EN |
4431 MI_RESTORE_EXT_STATE_EN |
4432 MI_RESTORE_INHIBIT);
4433 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4434 intel_ring_emit(ring, MI_NOOP);
4435 intel_ring_emit(ring, MI_FLUSH);
4436 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004437
4438 /*
4439 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4440 * does an implicit flush, combined with MI_FLUSH above, it should be
4441 * safe to assume that renderctx is valid
4442 */
Chris Wilson3e960502012-11-27 16:22:54 +00004443 ret = intel_ring_idle(ring);
4444 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004445 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004446 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004447 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004448 return;
4449 }
4450
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004451 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004452 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004453
Imre Deak91ca6892014-04-14 20:24:25 +03004454 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004455}
4456
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004457static unsigned long intel_pxfreq(u32 vidfreq)
4458{
4459 unsigned long freq;
4460 int div = (vidfreq & 0x3f0000) >> 16;
4461 int post = (vidfreq & 0x3000) >> 12;
4462 int pre = (vidfreq & 0x7);
4463
4464 if (!pre)
4465 return 0;
4466
4467 freq = ((div * 133333) / ((1<<post) * pre));
4468
4469 return freq;
4470}
4471
Daniel Vettereb48eb02012-04-26 23:28:12 +02004472static const struct cparams {
4473 u16 i;
4474 u16 t;
4475 u16 m;
4476 u16 c;
4477} cparams[] = {
4478 { 1, 1333, 301, 28664 },
4479 { 1, 1066, 294, 24460 },
4480 { 1, 800, 294, 25192 },
4481 { 0, 1333, 276, 27605 },
4482 { 0, 1066, 276, 27605 },
4483 { 0, 800, 231, 23784 },
4484};
4485
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004486static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004487{
4488 u64 total_count, diff, ret;
4489 u32 count1, count2, count3, m = 0, c = 0;
4490 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4491 int i;
4492
Daniel Vetter02d71952012-08-09 16:44:54 +02004493 assert_spin_locked(&mchdev_lock);
4494
Daniel Vetter20e4d402012-08-08 23:35:39 +02004495 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004496
4497 /* Prevent division-by-zero if we are asking too fast.
4498 * Also, we don't get interesting results if we are polling
4499 * faster than once in 10ms, so just return the saved value
4500 * in such cases.
4501 */
4502 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004503 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004504
4505 count1 = I915_READ(DMIEC);
4506 count2 = I915_READ(DDREC);
4507 count3 = I915_READ(CSIEC);
4508
4509 total_count = count1 + count2 + count3;
4510
4511 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004512 if (total_count < dev_priv->ips.last_count1) {
4513 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004514 diff += total_count;
4515 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004516 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004517 }
4518
4519 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004520 if (cparams[i].i == dev_priv->ips.c_m &&
4521 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004522 m = cparams[i].m;
4523 c = cparams[i].c;
4524 break;
4525 }
4526 }
4527
4528 diff = div_u64(diff, diff1);
4529 ret = ((m * diff) + c);
4530 ret = div_u64(ret, 10);
4531
Daniel Vetter20e4d402012-08-08 23:35:39 +02004532 dev_priv->ips.last_count1 = total_count;
4533 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004534
Daniel Vetter20e4d402012-08-08 23:35:39 +02004535 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004536
4537 return ret;
4538}
4539
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004540unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4541{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004542 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004543 unsigned long val;
4544
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004545 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004546 return 0;
4547
4548 spin_lock_irq(&mchdev_lock);
4549
4550 val = __i915_chipset_val(dev_priv);
4551
4552 spin_unlock_irq(&mchdev_lock);
4553
4554 return val;
4555}
4556
Daniel Vettereb48eb02012-04-26 23:28:12 +02004557unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4558{
4559 unsigned long m, x, b;
4560 u32 tsfs;
4561
4562 tsfs = I915_READ(TSFS);
4563
4564 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4565 x = I915_READ8(TR1);
4566
4567 b = tsfs & TSFS_INTR_MASK;
4568
4569 return ((m * x) / 127) - b;
4570}
4571
4572static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4573{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004574 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004575 static const struct v_table {
4576 u16 vd; /* in .1 mil */
4577 u16 vm; /* in .1 mil */
4578 } v_table[] = {
4579 { 0, 0, },
4580 { 375, 0, },
4581 { 500, 0, },
4582 { 625, 0, },
4583 { 750, 0, },
4584 { 875, 0, },
4585 { 1000, 0, },
4586 { 1125, 0, },
4587 { 4125, 3000, },
4588 { 4125, 3000, },
4589 { 4125, 3000, },
4590 { 4125, 3000, },
4591 { 4125, 3000, },
4592 { 4125, 3000, },
4593 { 4125, 3000, },
4594 { 4125, 3000, },
4595 { 4125, 3000, },
4596 { 4125, 3000, },
4597 { 4125, 3000, },
4598 { 4125, 3000, },
4599 { 4125, 3000, },
4600 { 4125, 3000, },
4601 { 4125, 3000, },
4602 { 4125, 3000, },
4603 { 4125, 3000, },
4604 { 4125, 3000, },
4605 { 4125, 3000, },
4606 { 4125, 3000, },
4607 { 4125, 3000, },
4608 { 4125, 3000, },
4609 { 4125, 3000, },
4610 { 4125, 3000, },
4611 { 4250, 3125, },
4612 { 4375, 3250, },
4613 { 4500, 3375, },
4614 { 4625, 3500, },
4615 { 4750, 3625, },
4616 { 4875, 3750, },
4617 { 5000, 3875, },
4618 { 5125, 4000, },
4619 { 5250, 4125, },
4620 { 5375, 4250, },
4621 { 5500, 4375, },
4622 { 5625, 4500, },
4623 { 5750, 4625, },
4624 { 5875, 4750, },
4625 { 6000, 4875, },
4626 { 6125, 5000, },
4627 { 6250, 5125, },
4628 { 6375, 5250, },
4629 { 6500, 5375, },
4630 { 6625, 5500, },
4631 { 6750, 5625, },
4632 { 6875, 5750, },
4633 { 7000, 5875, },
4634 { 7125, 6000, },
4635 { 7250, 6125, },
4636 { 7375, 6250, },
4637 { 7500, 6375, },
4638 { 7625, 6500, },
4639 { 7750, 6625, },
4640 { 7875, 6750, },
4641 { 8000, 6875, },
4642 { 8125, 7000, },
4643 { 8250, 7125, },
4644 { 8375, 7250, },
4645 { 8500, 7375, },
4646 { 8625, 7500, },
4647 { 8750, 7625, },
4648 { 8875, 7750, },
4649 { 9000, 7875, },
4650 { 9125, 8000, },
4651 { 9250, 8125, },
4652 { 9375, 8250, },
4653 { 9500, 8375, },
4654 { 9625, 8500, },
4655 { 9750, 8625, },
4656 { 9875, 8750, },
4657 { 10000, 8875, },
4658 { 10125, 9000, },
4659 { 10250, 9125, },
4660 { 10375, 9250, },
4661 { 10500, 9375, },
4662 { 10625, 9500, },
4663 { 10750, 9625, },
4664 { 10875, 9750, },
4665 { 11000, 9875, },
4666 { 11125, 10000, },
4667 { 11250, 10125, },
4668 { 11375, 10250, },
4669 { 11500, 10375, },
4670 { 11625, 10500, },
4671 { 11750, 10625, },
4672 { 11875, 10750, },
4673 { 12000, 10875, },
4674 { 12125, 11000, },
4675 { 12250, 11125, },
4676 { 12375, 11250, },
4677 { 12500, 11375, },
4678 { 12625, 11500, },
4679 { 12750, 11625, },
4680 { 12875, 11750, },
4681 { 13000, 11875, },
4682 { 13125, 12000, },
4683 { 13250, 12125, },
4684 { 13375, 12250, },
4685 { 13500, 12375, },
4686 { 13625, 12500, },
4687 { 13750, 12625, },
4688 { 13875, 12750, },
4689 { 14000, 12875, },
4690 { 14125, 13000, },
4691 { 14250, 13125, },
4692 { 14375, 13250, },
4693 { 14500, 13375, },
4694 { 14625, 13500, },
4695 { 14750, 13625, },
4696 { 14875, 13750, },
4697 { 15000, 13875, },
4698 { 15125, 14000, },
4699 { 15250, 14125, },
4700 { 15375, 14250, },
4701 { 15500, 14375, },
4702 { 15625, 14500, },
4703 { 15750, 14625, },
4704 { 15875, 14750, },
4705 { 16000, 14875, },
4706 { 16125, 15000, },
4707 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004708 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004709 return v_table[pxvid].vm;
4710 else
4711 return v_table[pxvid].vd;
4712}
4713
Daniel Vetter02d71952012-08-09 16:44:54 +02004714static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004715{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004716 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004717 u32 count;
4718
Daniel Vetter02d71952012-08-09 16:44:54 +02004719 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004720
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004721 now = ktime_get_raw_ns();
4722 diffms = now - dev_priv->ips.last_time2;
4723 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004724
4725 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004726 if (!diffms)
4727 return;
4728
4729 count = I915_READ(GFXEC);
4730
Daniel Vetter20e4d402012-08-08 23:35:39 +02004731 if (count < dev_priv->ips.last_count2) {
4732 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004733 diff += count;
4734 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004735 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004736 }
4737
Daniel Vetter20e4d402012-08-08 23:35:39 +02004738 dev_priv->ips.last_count2 = count;
4739 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004740
4741 /* More magic constants... */
4742 diff = diff * 1181;
4743 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004744 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004745}
4746
Daniel Vetter02d71952012-08-09 16:44:54 +02004747void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4748{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004749 struct drm_device *dev = dev_priv->dev;
4750
4751 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004752 return;
4753
Daniel Vetter92703882012-08-09 16:46:01 +02004754 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004755
4756 __i915_update_gfx_val(dev_priv);
4757
Daniel Vetter92703882012-08-09 16:46:01 +02004758 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004759}
4760
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004761static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004762{
4763 unsigned long t, corr, state1, corr2, state2;
4764 u32 pxvid, ext_v;
4765
Daniel Vetter02d71952012-08-09 16:44:54 +02004766 assert_spin_locked(&mchdev_lock);
4767
Ben Widawskyb39fb292014-03-19 18:31:11 -07004768 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004769 pxvid = (pxvid >> 24) & 0x7f;
4770 ext_v = pvid_to_extvid(dev_priv, pxvid);
4771
4772 state1 = ext_v;
4773
4774 t = i915_mch_val(dev_priv);
4775
4776 /* Revel in the empirically derived constants */
4777
4778 /* Correction factor in 1/100000 units */
4779 if (t > 80)
4780 corr = ((t * 2349) + 135940);
4781 else if (t >= 50)
4782 corr = ((t * 964) + 29317);
4783 else /* < 50 */
4784 corr = ((t * 301) + 1004);
4785
4786 corr = corr * ((150142 * state1) / 10000 - 78642);
4787 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004788 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004789
4790 state2 = (corr2 * state1) / 10000;
4791 state2 /= 100; /* convert to mW */
4792
Daniel Vetter02d71952012-08-09 16:44:54 +02004793 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004794
Daniel Vetter20e4d402012-08-08 23:35:39 +02004795 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004796}
4797
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004798unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4799{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004800 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004801 unsigned long val;
4802
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004803 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004804 return 0;
4805
4806 spin_lock_irq(&mchdev_lock);
4807
4808 val = __i915_gfx_val(dev_priv);
4809
4810 spin_unlock_irq(&mchdev_lock);
4811
4812 return val;
4813}
4814
Daniel Vettereb48eb02012-04-26 23:28:12 +02004815/**
4816 * i915_read_mch_val - return value for IPS use
4817 *
4818 * Calculate and return a value for the IPS driver to use when deciding whether
4819 * we have thermal and power headroom to increase CPU or GPU power budget.
4820 */
4821unsigned long i915_read_mch_val(void)
4822{
4823 struct drm_i915_private *dev_priv;
4824 unsigned long chipset_val, graphics_val, ret = 0;
4825
Daniel Vetter92703882012-08-09 16:46:01 +02004826 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004827 if (!i915_mch_dev)
4828 goto out_unlock;
4829 dev_priv = i915_mch_dev;
4830
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004831 chipset_val = __i915_chipset_val(dev_priv);
4832 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004833
4834 ret = chipset_val + graphics_val;
4835
4836out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004837 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004838
4839 return ret;
4840}
4841EXPORT_SYMBOL_GPL(i915_read_mch_val);
4842
4843/**
4844 * i915_gpu_raise - raise GPU frequency limit
4845 *
4846 * Raise the limit; IPS indicates we have thermal headroom.
4847 */
4848bool i915_gpu_raise(void)
4849{
4850 struct drm_i915_private *dev_priv;
4851 bool ret = true;
4852
Daniel Vetter92703882012-08-09 16:46:01 +02004853 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004854 if (!i915_mch_dev) {
4855 ret = false;
4856 goto out_unlock;
4857 }
4858 dev_priv = i915_mch_dev;
4859
Daniel Vetter20e4d402012-08-08 23:35:39 +02004860 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4861 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004862
4863out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004864 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004865
4866 return ret;
4867}
4868EXPORT_SYMBOL_GPL(i915_gpu_raise);
4869
4870/**
4871 * i915_gpu_lower - lower GPU frequency limit
4872 *
4873 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4874 * frequency maximum.
4875 */
4876bool i915_gpu_lower(void)
4877{
4878 struct drm_i915_private *dev_priv;
4879 bool ret = true;
4880
Daniel Vetter92703882012-08-09 16:46:01 +02004881 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004882 if (!i915_mch_dev) {
4883 ret = false;
4884 goto out_unlock;
4885 }
4886 dev_priv = i915_mch_dev;
4887
Daniel Vetter20e4d402012-08-08 23:35:39 +02004888 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4889 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004890
4891out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004892 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004893
4894 return ret;
4895}
4896EXPORT_SYMBOL_GPL(i915_gpu_lower);
4897
4898/**
4899 * i915_gpu_busy - indicate GPU business to IPS
4900 *
4901 * Tell the IPS driver whether or not the GPU is busy.
4902 */
4903bool i915_gpu_busy(void)
4904{
4905 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004906 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004907 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01004908 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004909
Daniel Vetter92703882012-08-09 16:46:01 +02004910 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004911 if (!i915_mch_dev)
4912 goto out_unlock;
4913 dev_priv = i915_mch_dev;
4914
Chris Wilsonf047e392012-07-21 12:31:41 +01004915 for_each_ring(ring, dev_priv, i)
4916 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004917
4918out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004919 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004920
4921 return ret;
4922}
4923EXPORT_SYMBOL_GPL(i915_gpu_busy);
4924
4925/**
4926 * i915_gpu_turbo_disable - disable graphics turbo
4927 *
4928 * Disable graphics turbo by resetting the max frequency and setting the
4929 * current frequency to the default.
4930 */
4931bool i915_gpu_turbo_disable(void)
4932{
4933 struct drm_i915_private *dev_priv;
4934 bool ret = true;
4935
Daniel Vetter92703882012-08-09 16:46:01 +02004936 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004937 if (!i915_mch_dev) {
4938 ret = false;
4939 goto out_unlock;
4940 }
4941 dev_priv = i915_mch_dev;
4942
Daniel Vetter20e4d402012-08-08 23:35:39 +02004943 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004944
Daniel Vetter20e4d402012-08-08 23:35:39 +02004945 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02004946 ret = false;
4947
4948out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004949 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004950
4951 return ret;
4952}
4953EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4954
4955/**
4956 * Tells the intel_ips driver that the i915 driver is now loaded, if
4957 * IPS got loaded first.
4958 *
4959 * This awkward dance is so that neither module has to depend on the
4960 * other in order for IPS to do the appropriate communication of
4961 * GPU turbo limits to i915.
4962 */
4963static void
4964ips_ping_for_i915_load(void)
4965{
4966 void (*link)(void);
4967
4968 link = symbol_get(ips_link_to_i915_driver);
4969 if (link) {
4970 link();
4971 symbol_put(ips_link_to_i915_driver);
4972 }
4973}
4974
4975void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4976{
Daniel Vetter02d71952012-08-09 16:44:54 +02004977 /* We only register the i915 ips part with intel-ips once everything is
4978 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02004979 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004980 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02004981 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004982
4983 ips_ping_for_i915_load();
4984}
4985
4986void intel_gpu_ips_teardown(void)
4987{
Daniel Vetter92703882012-08-09 16:46:01 +02004988 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004989 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02004990 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004991}
Deepak S76c3552f2014-01-30 23:08:16 +05304992
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004993static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004994{
4995 struct drm_i915_private *dev_priv = dev->dev_private;
4996 u32 lcfuse;
4997 u8 pxw[16];
4998 int i;
4999
5000 /* Disable to program */
5001 I915_WRITE(ECR, 0);
5002 POSTING_READ(ECR);
5003
5004 /* Program energy weights for various events */
5005 I915_WRITE(SDEW, 0x15040d00);
5006 I915_WRITE(CSIEW0, 0x007f0000);
5007 I915_WRITE(CSIEW1, 0x1e220004);
5008 I915_WRITE(CSIEW2, 0x04000004);
5009
5010 for (i = 0; i < 5; i++)
5011 I915_WRITE(PEW + (i * 4), 0);
5012 for (i = 0; i < 3; i++)
5013 I915_WRITE(DEW + (i * 4), 0);
5014
5015 /* Program P-state weights to account for frequency power adjustment */
5016 for (i = 0; i < 16; i++) {
5017 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5018 unsigned long freq = intel_pxfreq(pxvidfreq);
5019 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5020 PXVFREQ_PX_SHIFT;
5021 unsigned long val;
5022
5023 val = vid * vid;
5024 val *= (freq / 1000);
5025 val *= 255;
5026 val /= (127*127*900);
5027 if (val > 0xff)
5028 DRM_ERROR("bad pxval: %ld\n", val);
5029 pxw[i] = val;
5030 }
5031 /* Render standby states get 0 weight */
5032 pxw[14] = 0;
5033 pxw[15] = 0;
5034
5035 for (i = 0; i < 4; i++) {
5036 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5037 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5038 I915_WRITE(PXW + (i * 4), val);
5039 }
5040
5041 /* Adjust magic regs to magic values (more experimental results) */
5042 I915_WRITE(OGW0, 0);
5043 I915_WRITE(OGW1, 0);
5044 I915_WRITE(EG0, 0x00007f00);
5045 I915_WRITE(EG1, 0x0000000e);
5046 I915_WRITE(EG2, 0x000e0000);
5047 I915_WRITE(EG3, 0x68000300);
5048 I915_WRITE(EG4, 0x42000000);
5049 I915_WRITE(EG5, 0x00140031);
5050 I915_WRITE(EG6, 0);
5051 I915_WRITE(EG7, 0);
5052
5053 for (i = 0; i < 8; i++)
5054 I915_WRITE(PXWL + (i * 4), 0);
5055
5056 /* Enable PMON + select events */
5057 I915_WRITE(ECR, 0x80000019);
5058
5059 lcfuse = I915_READ(LCFUSE02);
5060
Daniel Vetter20e4d402012-08-08 23:35:39 +02005061 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005062}
5063
Imre Deakae484342014-03-31 15:10:44 +03005064void intel_init_gt_powersave(struct drm_device *dev)
5065{
Imre Deake6069ca2014-04-18 16:01:02 +03005066 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5067
Deepak S38807742014-05-23 21:00:15 +05305068 if (IS_CHERRYVIEW(dev))
5069 cherryview_init_gt_powersave(dev);
5070 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005071 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005072}
5073
5074void intel_cleanup_gt_powersave(struct drm_device *dev)
5075{
Deepak S38807742014-05-23 21:00:15 +05305076 if (IS_CHERRYVIEW(dev))
5077 return;
5078 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005079 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005080}
5081
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005082/**
5083 * intel_suspend_gt_powersave - suspend PM work and helper threads
5084 * @dev: drm device
5085 *
5086 * We don't want to disable RC6 or other features here, we just want
5087 * to make sure any work we've queued has finished and won't bother
5088 * us while we're suspended.
5089 */
5090void intel_suspend_gt_powersave(struct drm_device *dev)
5091{
5092 struct drm_i915_private *dev_priv = dev->dev_private;
5093
5094 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005095 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005096
5097 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5098
5099 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305100
5101 /* Force GPU to min freq during suspend */
5102 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005103}
5104
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005105void intel_disable_gt_powersave(struct drm_device *dev)
5106{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005107 struct drm_i915_private *dev_priv = dev->dev_private;
5108
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005109 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005110 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005111
Daniel Vetter930ebb42012-06-29 23:32:16 +02005112 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005113 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005114 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305115 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005116 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005117
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005118 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305119 if (IS_CHERRYVIEW(dev))
5120 cherryview_disable_rps(dev);
5121 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005122 valleyview_disable_rps(dev);
5123 else
5124 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005125 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005126 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005127 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005128}
5129
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005130static void intel_gen6_powersave_work(struct work_struct *work)
5131{
5132 struct drm_i915_private *dev_priv =
5133 container_of(work, struct drm_i915_private,
5134 rps.delayed_resume_work.work);
5135 struct drm_device *dev = dev_priv->dev;
5136
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005137 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005138
Deepak S38807742014-05-23 21:00:15 +05305139 if (IS_CHERRYVIEW(dev)) {
5140 cherryview_enable_rps(dev);
5141 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005142 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005143 } else if (IS_BROADWELL(dev)) {
5144 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005145 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005146 } else {
5147 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005148 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005149 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005150 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005151 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005152
5153 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005154}
5155
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005156void intel_enable_gt_powersave(struct drm_device *dev)
5157{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005158 struct drm_i915_private *dev_priv = dev->dev_private;
5159
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005160 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005161 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005162 ironlake_enable_drps(dev);
5163 ironlake_enable_rc6(dev);
5164 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005165 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305166 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005167 /*
5168 * PCU communication is slow and this doesn't need to be
5169 * done at any specific time, so do this out of our fast path
5170 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005171 *
5172 * We depend on the HW RC6 power context save/restore
5173 * mechanism when entering D3 through runtime PM suspend. So
5174 * disable RPM until RPS/RC6 is properly setup. We can only
5175 * get here via the driver load/system resume/runtime resume
5176 * paths, so the _noresume version is enough (and in case of
5177 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005178 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005179 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5180 round_jiffies_up_relative(HZ)))
5181 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005182 }
5183}
5184
Imre Deakc6df39b2014-04-14 20:24:29 +03005185void intel_reset_gt_powersave(struct drm_device *dev)
5186{
5187 struct drm_i915_private *dev_priv = dev->dev_private;
5188
5189 dev_priv->rps.enabled = false;
5190 intel_enable_gt_powersave(dev);
5191}
5192
Daniel Vetter3107bd42012-10-31 22:52:31 +01005193static void ibx_init_clock_gating(struct drm_device *dev)
5194{
5195 struct drm_i915_private *dev_priv = dev->dev_private;
5196
5197 /*
5198 * On Ibex Peak and Cougar Point, we need to disable clock
5199 * gating for the panel power sequencer or it will fail to
5200 * start up when no ports are active.
5201 */
5202 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5203}
5204
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005205static void g4x_disable_trickle_feed(struct drm_device *dev)
5206{
5207 struct drm_i915_private *dev_priv = dev->dev_private;
5208 int pipe;
5209
5210 for_each_pipe(pipe) {
5211 I915_WRITE(DSPCNTR(pipe),
5212 I915_READ(DSPCNTR(pipe)) |
5213 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005214 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005215 }
5216}
5217
Ville Syrjälä017636c2013-12-05 15:51:37 +02005218static void ilk_init_lp_watermarks(struct drm_device *dev)
5219{
5220 struct drm_i915_private *dev_priv = dev->dev_private;
5221
5222 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5223 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5224 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5225
5226 /*
5227 * Don't touch WM1S_LP_EN here.
5228 * Doing so could cause underruns.
5229 */
5230}
5231
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005232static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005233{
5234 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005235 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005236
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005237 /*
5238 * Required for FBC
5239 * WaFbcDisableDpfcClockGating:ilk
5240 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005241 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5242 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5243 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005244
5245 I915_WRITE(PCH_3DCGDIS0,
5246 MARIUNIT_CLOCK_GATE_DISABLE |
5247 SVSMUNIT_CLOCK_GATE_DISABLE);
5248 I915_WRITE(PCH_3DCGDIS1,
5249 VFMUNIT_CLOCK_GATE_DISABLE);
5250
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005251 /*
5252 * According to the spec the following bits should be set in
5253 * order to enable memory self-refresh
5254 * The bit 22/21 of 0x42004
5255 * The bit 5 of 0x42020
5256 * The bit 15 of 0x45000
5257 */
5258 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5259 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5260 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005261 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005262 I915_WRITE(DISP_ARB_CTL,
5263 (I915_READ(DISP_ARB_CTL) |
5264 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005265
5266 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005267
5268 /*
5269 * Based on the document from hardware guys the following bits
5270 * should be set unconditionally in order to enable FBC.
5271 * The bit 22 of 0x42000
5272 * The bit 22 of 0x42004
5273 * The bit 7,8,9 of 0x42020.
5274 */
5275 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005276 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005277 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5278 I915_READ(ILK_DISPLAY_CHICKEN1) |
5279 ILK_FBCQ_DIS);
5280 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5281 I915_READ(ILK_DISPLAY_CHICKEN2) |
5282 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005283 }
5284
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005285 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5286
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005287 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5288 I915_READ(ILK_DISPLAY_CHICKEN2) |
5289 ILK_ELPIN_409_SELECT);
5290 I915_WRITE(_3D_CHICKEN2,
5291 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5292 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005293
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005294 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005295 I915_WRITE(CACHE_MODE_0,
5296 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005297
Akash Goel4e046322014-04-04 17:14:38 +05305298 /* WaDisable_RenderCache_OperationalFlush:ilk */
5299 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5300
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005301 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005302
Daniel Vetter3107bd42012-10-31 22:52:31 +01005303 ibx_init_clock_gating(dev);
5304}
5305
5306static void cpt_init_clock_gating(struct drm_device *dev)
5307{
5308 struct drm_i915_private *dev_priv = dev->dev_private;
5309 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005310 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005311
5312 /*
5313 * On Ibex Peak and Cougar Point, we need to disable clock
5314 * gating for the panel power sequencer or it will fail to
5315 * start up when no ports are active.
5316 */
Jesse Barnescd664072013-10-02 10:34:19 -07005317 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5318 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5319 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005320 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5321 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005322 /* The below fixes the weird display corruption, a few pixels shifted
5323 * downward, on (only) LVDS of some HP laptops with IVY.
5324 */
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005325 for_each_pipe(pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005326 val = I915_READ(TRANS_CHICKEN2(pipe));
5327 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5328 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005329 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005330 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005331 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5332 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5333 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005334 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5335 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005336 /* WADP0ClockGatingDisable */
5337 for_each_pipe(pipe) {
5338 I915_WRITE(TRANS_CHICKEN1(pipe),
5339 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5340 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005341}
5342
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005343static void gen6_check_mch_setup(struct drm_device *dev)
5344{
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 uint32_t tmp;
5347
5348 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005349 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5350 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5351 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005352}
5353
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005354static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005355{
5356 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005357 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005358
Damien Lespiau231e54f2012-10-19 17:55:41 +01005359 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005360
5361 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5362 I915_READ(ILK_DISPLAY_CHICKEN2) |
5363 ILK_ELPIN_409_SELECT);
5364
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005365 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005366 I915_WRITE(_3D_CHICKEN,
5367 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5368
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005369 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005370 if (IS_SNB_GT1(dev))
5371 I915_WRITE(GEN6_GT_MODE,
5372 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5373
Akash Goel4e046322014-04-04 17:14:38 +05305374 /* WaDisable_RenderCache_OperationalFlush:snb */
5375 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5376
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005377 /*
5378 * BSpec recoomends 8x4 when MSAA is used,
5379 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005380 *
5381 * Note that PS/WM thread counts depend on the WIZ hashing
5382 * disable bit, which we don't touch here, but it's good
5383 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005384 */
5385 I915_WRITE(GEN6_GT_MODE,
5386 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5387
Ville Syrjälä017636c2013-12-05 15:51:37 +02005388 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005389
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005390 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005391 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005392
5393 I915_WRITE(GEN6_UCGCTL1,
5394 I915_READ(GEN6_UCGCTL1) |
5395 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5396 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5397
5398 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5399 * gating disable must be set. Failure to set it results in
5400 * flickering pixels due to Z write ordering failures after
5401 * some amount of runtime in the Mesa "fire" demo, and Unigine
5402 * Sanctuary and Tropics, and apparently anything else with
5403 * alpha test or pixel discard.
5404 *
5405 * According to the spec, bit 11 (RCCUNIT) must also be set,
5406 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005407 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005408 * WaDisableRCCUnitClockGating:snb
5409 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005410 */
5411 I915_WRITE(GEN6_UCGCTL2,
5412 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5413 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5414
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005415 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005416 I915_WRITE(_3D_CHICKEN3,
5417 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005418
5419 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005420 * Bspec says:
5421 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5422 * 3DSTATE_SF number of SF output attributes is more than 16."
5423 */
5424 I915_WRITE(_3D_CHICKEN3,
5425 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5426
5427 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005428 * According to the spec the following bits should be
5429 * set in order to enable memory self-refresh and fbc:
5430 * The bit21 and bit22 of 0x42000
5431 * The bit21 and bit22 of 0x42004
5432 * The bit5 and bit7 of 0x42020
5433 * The bit14 of 0x70180
5434 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005435 *
5436 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005437 */
5438 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5439 I915_READ(ILK_DISPLAY_CHICKEN1) |
5440 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5441 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5442 I915_READ(ILK_DISPLAY_CHICKEN2) |
5443 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005444 I915_WRITE(ILK_DSPCLK_GATE_D,
5445 I915_READ(ILK_DSPCLK_GATE_D) |
5446 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5447 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005448
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005449 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005450
Daniel Vetter3107bd42012-10-31 22:52:31 +01005451 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005452
5453 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005454}
5455
5456static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5457{
5458 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5459
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005460 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005461 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005462 *
5463 * This actually overrides the dispatch
5464 * mode for all thread types.
5465 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005466 reg &= ~GEN7_FF_SCHED_MASK;
5467 reg |= GEN7_FF_TS_SCHED_HW;
5468 reg |= GEN7_FF_VS_SCHED_HW;
5469 reg |= GEN7_FF_DS_SCHED_HW;
5470
5471 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5472}
5473
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005474static void lpt_init_clock_gating(struct drm_device *dev)
5475{
5476 struct drm_i915_private *dev_priv = dev->dev_private;
5477
5478 /*
5479 * TODO: this bit should only be enabled when really needed, then
5480 * disabled when not needed anymore in order to save power.
5481 */
5482 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5483 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5484 I915_READ(SOUTH_DSPCLK_GATE_D) |
5485 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005486
5487 /* WADPOClockGatingDisable:hsw */
5488 I915_WRITE(_TRANSA_CHICKEN1,
5489 I915_READ(_TRANSA_CHICKEN1) |
5490 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005491}
5492
Imre Deak7d708ee2013-04-17 14:04:50 +03005493static void lpt_suspend_hw(struct drm_device *dev)
5494{
5495 struct drm_i915_private *dev_priv = dev->dev_private;
5496
5497 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5498 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5499
5500 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5501 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5502 }
5503}
5504
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005505static void gen8_init_clock_gating(struct drm_device *dev)
5506{
5507 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005508 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005509
5510 I915_WRITE(WM3_LP_ILK, 0);
5511 I915_WRITE(WM2_LP_ILK, 0);
5512 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005513
5514 /* FIXME(BDW): Check all the w/a, some might only apply to
5515 * pre-production hw. */
5516
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005517 /* WaDisablePartialInstShootdown:bdw */
5518 I915_WRITE(GEN8_ROW_CHICKEN,
5519 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
5520
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005521 /* WaDisableThreadStallDopClockGating:bdw */
5522 /* FIXME: Unclear whether we really need this on production bdw. */
5523 I915_WRITE(GEN8_ROW_CHICKEN,
5524 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
5525
Damien Lespiau4167e322014-01-16 16:51:35 +00005526 /*
5527 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
5528 * pre-production hardware
5529 */
Ben Widawskyfd392b62013-11-04 22:52:39 -08005530 I915_WRITE(HALF_SLICE_CHICKEN3,
5531 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
Ben Widawskybf663472013-11-02 21:07:57 -07005532 I915_WRITE(HALF_SLICE_CHICKEN3,
5533 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005534 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5535
Ben Widawsky7f88da02013-11-02 21:07:58 -07005536 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005537 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005538
Ben Widawskya75f3622013-11-02 21:07:59 -07005539 I915_WRITE(COMMON_SLICE_CHICKEN2,
5540 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
5541
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005542 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5543 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
5544
Ben Widawsky242a4012014-04-18 18:04:29 -03005545 /* WaDisableDopClockGating:bdw May not be needed for production */
5546 I915_WRITE(GEN7_ROW_CHICKEN2,
5547 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5548
Ben Widawskyab57fff2013-12-12 15:28:04 -08005549 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005550 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005551
Ben Widawskyab57fff2013-12-12 15:28:04 -08005552 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005553 I915_WRITE(CHICKEN_PAR1_1,
5554 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5555
Ben Widawskyab57fff2013-12-12 15:28:04 -08005556 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau07d27e22014-03-03 17:31:46 +00005557 for_each_pipe(pipe) {
5558 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005559 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005560 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005561 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005562
5563 /* Use Force Non-Coherent whenever executing a 3D context. This is a
5564 * workaround for for a possible hang in the unlikely event a TLB
5565 * invalidation occurs during a PSD flush.
5566 */
5567 I915_WRITE(HDC_CHICKEN0,
5568 I915_READ(HDC_CHICKEN0) |
5569 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
Ben Widawskyab57fff2013-12-12 15:28:04 -08005570
5571 /* WaVSRefCountFullforceMissDisable:bdw */
5572 /* WaDSRefCountFullforceMissDisable:bdw */
5573 I915_WRITE(GEN7_FF_THREAD_MODE,
5574 I915_READ(GEN7_FF_THREAD_MODE) &
5575 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005576
5577 /*
5578 * BSpec recommends 8x4 when MSAA is used,
5579 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005580 *
5581 * Note that PS/WM thread counts depend on the WIZ hashing
5582 * disable bit, which we don't touch here, but it's good
5583 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä36075a42014-02-04 21:59:21 +02005584 */
5585 I915_WRITE(GEN7_GT_MODE,
5586 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005587
5588 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5589 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005590
5591 /* WaDisableSDEUnitClockGating:bdw */
5592 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5593 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005594
5595 /* Wa4x4STCOptimizationDisable:bdw */
5596 I915_WRITE(CACHE_MODE_1,
5597 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005598}
5599
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005600static void haswell_init_clock_gating(struct drm_device *dev)
5601{
5602 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005603
Ville Syrjälä017636c2013-12-05 15:51:37 +02005604 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005605
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005606 /* L3 caching of data atomics doesn't work -- disable it. */
5607 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5608 I915_WRITE(HSW_ROW_CHICKEN3,
5609 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5610
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005611 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005612 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5613 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5614 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5615
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005616 /* WaVSRefCountFullforceMissDisable:hsw */
5617 I915_WRITE(GEN7_FF_THREAD_MODE,
5618 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005619
Akash Goel4e046322014-04-04 17:14:38 +05305620 /* WaDisable_RenderCache_OperationalFlush:hsw */
5621 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5622
Chia-I Wufe27c602014-01-28 13:29:33 +08005623 /* enable HiZ Raw Stall Optimization */
5624 I915_WRITE(CACHE_MODE_0_GEN7,
5625 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5626
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005627 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005628 I915_WRITE(CACHE_MODE_1,
5629 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005630
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005631 /*
5632 * BSpec recommends 8x4 when MSAA is used,
5633 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005634 *
5635 * Note that PS/WM thread counts depend on the WIZ hashing
5636 * disable bit, which we don't touch here, but it's good
5637 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005638 */
5639 I915_WRITE(GEN7_GT_MODE,
5640 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5641
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005642 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005643 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5644
Paulo Zanoni90a88642013-05-03 17:23:45 -03005645 /* WaRsPkgCStateDisplayPMReq:hsw */
5646 I915_WRITE(CHICKEN_PAR1_1,
5647 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005648
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005649 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005650}
5651
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005652static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005653{
5654 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005655 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005656
Ville Syrjälä017636c2013-12-05 15:51:37 +02005657 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005658
Damien Lespiau231e54f2012-10-19 17:55:41 +01005659 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005660
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005661 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005662 I915_WRITE(_3D_CHICKEN3,
5663 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5664
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005665 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005666 I915_WRITE(IVB_CHICKEN3,
5667 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5668 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5669
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005670 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005671 if (IS_IVB_GT1(dev))
5672 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5673 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005674
Akash Goel4e046322014-04-04 17:14:38 +05305675 /* WaDisable_RenderCache_OperationalFlush:ivb */
5676 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5677
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005678 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005679 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5680 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5681
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005682 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005683 I915_WRITE(GEN7_L3CNTLREG1,
5684 GEN7_WA_FOR_GEN7_L3_CONTROL);
5685 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005686 GEN7_WA_L3_CHICKEN_MODE);
5687 if (IS_IVB_GT1(dev))
5688 I915_WRITE(GEN7_ROW_CHICKEN2,
5689 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005690 else {
5691 /* must write both registers */
5692 I915_WRITE(GEN7_ROW_CHICKEN2,
5693 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005694 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5695 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005696 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005697
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005698 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005699 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5700 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5701
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005702 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005703 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005704 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005705 */
5706 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005707 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005708
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005709 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005710 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5711 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5712 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5713
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005714 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005715
5716 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005717
Chris Wilson22721342014-03-04 09:41:43 +00005718 if (0) { /* causes HiZ corruption on ivb:gt1 */
5719 /* enable HiZ Raw Stall Optimization */
5720 I915_WRITE(CACHE_MODE_0_GEN7,
5721 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5722 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005723
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005724 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005725 I915_WRITE(CACHE_MODE_1,
5726 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005727
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005728 /*
5729 * BSpec recommends 8x4 when MSAA is used,
5730 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005731 *
5732 * Note that PS/WM thread counts depend on the WIZ hashing
5733 * disable bit, which we don't touch here, but it's good
5734 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005735 */
5736 I915_WRITE(GEN7_GT_MODE,
5737 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5738
Ben Widawsky20848222012-05-04 18:58:59 -07005739 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5740 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5741 snpcr |= GEN6_MBC_SNPCR_MED;
5742 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005743
Ben Widawskyab5c6082013-04-05 13:12:41 -07005744 if (!HAS_PCH_NOP(dev))
5745 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005746
5747 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005748}
5749
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005750static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005751{
5752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005753 u32 val;
5754
5755 mutex_lock(&dev_priv->rps.hw_lock);
5756 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5757 mutex_unlock(&dev_priv->rps.hw_lock);
5758 switch ((val >> 6) & 3) {
5759 case 0:
Deepak Sf6d51942014-04-03 21:01:28 +05305760 case 1:
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005761 dev_priv->mem_freq = 800;
5762 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005763 case 2:
Deepak Sf6d51942014-04-03 21:01:28 +05305764 dev_priv->mem_freq = 1066;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005765 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005766 case 3:
Chon Ming Lee23259912013-11-07 15:23:26 +08005767 dev_priv->mem_freq = 1333;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005768 break;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005769 }
5770 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005771
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005772 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005773
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005774 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005775 I915_WRITE(_3D_CHICKEN3,
5776 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5777
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005778 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005779 I915_WRITE(IVB_CHICKEN3,
5780 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5781 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5782
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005783 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005784 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005785 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005786 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5787 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005788
Akash Goel4e046322014-04-04 17:14:38 +05305789 /* WaDisable_RenderCache_OperationalFlush:vlv */
5790 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5791
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005792 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005793 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5794 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5795
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005796 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005797 I915_WRITE(GEN7_ROW_CHICKEN2,
5798 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5799
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005800 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005801 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5802 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5803 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5804
Ville Syrjälä46680e02014-01-22 21:33:01 +02005805 gen7_setup_fixed_func_scheduler(dev_priv);
5806
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005807 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005808 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005809 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005810 */
5811 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005812 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005813
Akash Goelc98f5062014-03-24 23:00:07 +05305814 /* WaDisableL3Bank2xClockGate:vlv
5815 * Disabling L3 clock gating- MMIO 940c[25] = 1
5816 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5817 I915_WRITE(GEN7_UCGCTL4,
5818 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005819
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005820 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005821
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005822 /*
5823 * BSpec says this must be set, even though
5824 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5825 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005826 I915_WRITE(CACHE_MODE_1,
5827 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005828
5829 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005830 * WaIncreaseL3CreditsForVLVB0:vlv
5831 * This is the hardware default actually.
5832 */
5833 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5834
5835 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005836 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005837 * Disable clock gating on th GCFG unit to prevent a delay
5838 * in the reporting of vblank events.
5839 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02005840 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005841}
5842
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005843static void cherryview_init_clock_gating(struct drm_device *dev)
5844{
5845 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S67c3bf62014-07-10 13:16:24 +05305846 u32 val;
5847
5848 mutex_lock(&dev_priv->rps.hw_lock);
5849 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
5850 mutex_unlock(&dev_priv->rps.hw_lock);
5851 switch ((val >> 2) & 0x7) {
5852 case 0:
5853 case 1:
5854 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200;
5855 dev_priv->mem_freq = 1600;
5856 break;
5857 case 2:
5858 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267;
5859 dev_priv->mem_freq = 1600;
5860 break;
5861 case 3:
5862 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333;
5863 dev_priv->mem_freq = 2000;
5864 break;
5865 case 4:
5866 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320;
5867 dev_priv->mem_freq = 1600;
5868 break;
5869 case 5:
5870 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400;
5871 dev_priv->mem_freq = 1600;
5872 break;
5873 }
5874 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005875
5876 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5877
5878 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03005879
5880 /* WaDisablePartialInstShootdown:chv */
5881 I915_WRITE(GEN8_ROW_CHICKEN,
5882 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
Ville Syrjäläa7068022014-04-09 13:28:34 +03005883
5884 /* WaDisableThreadStallDopClockGating:chv */
5885 I915_WRITE(GEN8_ROW_CHICKEN,
5886 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
Ville Syrjälä232ce332014-04-09 13:28:35 +03005887
5888 /* WaVSRefCountFullforceMissDisable:chv */
5889 /* WaDSRefCountFullforceMissDisable:chv */
5890 I915_WRITE(GEN7_FF_THREAD_MODE,
5891 I915_READ(GEN7_FF_THREAD_MODE) &
5892 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03005893
5894 /* WaDisableSemaphoreAndSyncFlipWait:chv */
5895 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5896 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03005897
5898 /* WaDisableCSUnitClockGating:chv */
5899 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5900 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03005901
5902 /* WaDisableSDEUnitClockGating:chv */
5903 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5904 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03005905
5906 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
5907 I915_WRITE(HALF_SLICE_CHICKEN3,
5908 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005909
5910 /* WaDisableGunitClockGating:chv (pre-production hw) */
5911 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
5912 GINT_DIS);
5913
5914 /* WaDisableFfDopClockGating:chv (pre-production hw) */
5915 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5916 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
5917
5918 /* WaDisableDopClockGating:chv (pre-production hw) */
5919 I915_WRITE(GEN7_ROW_CHICKEN2,
5920 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5921 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5922 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005923}
5924
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005925static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005926{
5927 struct drm_i915_private *dev_priv = dev->dev_private;
5928 uint32_t dspclk_gate;
5929
5930 I915_WRITE(RENCLK_GATE_D1, 0);
5931 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5932 GS_UNIT_CLOCK_GATE_DISABLE |
5933 CL_UNIT_CLOCK_GATE_DISABLE);
5934 I915_WRITE(RAMCLK_GATE_D, 0);
5935 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5936 OVRUNIT_CLOCK_GATE_DISABLE |
5937 OVCUNIT_CLOCK_GATE_DISABLE;
5938 if (IS_GM45(dev))
5939 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5940 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005941
5942 /* WaDisableRenderCachePipelinedFlush */
5943 I915_WRITE(CACHE_MODE_0,
5944 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005945
Akash Goel4e046322014-04-04 17:14:38 +05305946 /* WaDisable_RenderCache_OperationalFlush:g4x */
5947 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5948
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005949 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005950}
5951
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005952static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005953{
5954 struct drm_i915_private *dev_priv = dev->dev_private;
5955
5956 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5957 I915_WRITE(RENCLK_GATE_D2, 0);
5958 I915_WRITE(DSPCLK_GATE_D, 0);
5959 I915_WRITE(RAMCLK_GATE_D, 0);
5960 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005961 I915_WRITE(MI_ARB_STATE,
5962 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305963
5964 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5965 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005966}
5967
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005968static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005969{
5970 struct drm_i915_private *dev_priv = dev->dev_private;
5971
5972 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5973 I965_RCC_CLOCK_GATE_DISABLE |
5974 I965_RCPB_CLOCK_GATE_DISABLE |
5975 I965_ISC_CLOCK_GATE_DISABLE |
5976 I965_FBC_CLOCK_GATE_DISABLE);
5977 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005978 I915_WRITE(MI_ARB_STATE,
5979 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305980
5981 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5982 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005983}
5984
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005985static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005986{
5987 struct drm_i915_private *dev_priv = dev->dev_private;
5988 u32 dstate = I915_READ(D_STATE);
5989
5990 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5991 DSTATE_DOT_CLOCK_GATING;
5992 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01005993
5994 if (IS_PINEVIEW(dev))
5995 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02005996
5997 /* IIR "flip pending" means done if this bit is set */
5998 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02005999
6000 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006001 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006002
6003 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6004 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006005}
6006
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006007static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006008{
6009 struct drm_i915_private *dev_priv = dev->dev_private;
6010
6011 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006012
6013 /* interrupts should cause a wake up from C3 */
6014 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6015 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006016}
6017
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006018static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006019{
6020 struct drm_i915_private *dev_priv = dev->dev_private;
6021
6022 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6023}
6024
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006025void intel_init_clock_gating(struct drm_device *dev)
6026{
6027 struct drm_i915_private *dev_priv = dev->dev_private;
6028
6029 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006030}
6031
Imre Deak7d708ee2013-04-17 14:04:50 +03006032void intel_suspend_hw(struct drm_device *dev)
6033{
6034 if (HAS_PCH_LPT(dev))
6035 lpt_suspend_hw(dev);
6036}
6037
Imre Deakc1ca7272013-11-25 17:15:29 +02006038#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6039 for (i = 0; \
6040 i < (power_domains)->power_well_count && \
6041 ((power_well) = &(power_domains)->power_wells[i]); \
6042 i++) \
6043 if ((power_well)->domains & (domain_mask))
6044
6045#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6046 for (i = (power_domains)->power_well_count - 1; \
6047 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6048 i--) \
6049 if ((power_well)->domains & (domain_mask))
6050
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006051/**
6052 * We should only use the power well if we explicitly asked the hardware to
6053 * enable it, so check if it's enabled and also check if we've requested it to
6054 * be enabled.
6055 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006056static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006057 struct i915_power_well *power_well)
6058{
Imre Deakc1ca7272013-11-25 17:15:29 +02006059 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6060 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6061}
6062
Imre Deakbfafe932014-06-05 20:31:47 +03006063bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6064 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006065{
Imre Deakddf9c532013-11-27 22:02:02 +02006066 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006067 struct i915_power_well *power_well;
6068 bool is_enabled;
6069 int i;
6070
6071 if (dev_priv->pm.suspended)
6072 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006073
6074 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006075
Imre Deakb8c000d2014-06-02 14:21:10 +03006076 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006077
Imre Deakb8c000d2014-06-02 14:21:10 +03006078 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6079 if (power_well->always_on)
6080 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006081
Imre Deakbfafe932014-06-05 20:31:47 +03006082 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006083 is_enabled = false;
6084 break;
6085 }
6086 }
Imre Deakbfafe932014-06-05 20:31:47 +03006087
Imre Deakb8c000d2014-06-02 14:21:10 +03006088 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006089}
6090
Imre Deakda7e29b2014-02-18 00:02:02 +02006091bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006092 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006093{
Imre Deakc1ca7272013-11-25 17:15:29 +02006094 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006095 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006096
Imre Deakc1ca7272013-11-25 17:15:29 +02006097 power_domains = &dev_priv->power_domains;
6098
Imre Deakc1ca7272013-11-25 17:15:29 +02006099 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006100 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006101 mutex_unlock(&power_domains->lock);
6102
Imre Deakbfafe932014-06-05 20:31:47 +03006103 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006104}
6105
Imre Deak93c73e82014-02-18 00:02:19 +02006106/*
6107 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6108 * when not needed anymore. We have 4 registers that can request the power well
6109 * to be enabled, and it will only be disabled if none of the registers is
6110 * requesting it to be enabled.
6111 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006112static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6113{
6114 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006115
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006116 /*
6117 * After we re-enable the power well, if we touch VGA register 0x3d5
6118 * we'll get unclaimed register interrupts. This stops after we write
6119 * anything to the VGA MSR register. The vgacon module uses this
6120 * register all the time, so if we unbind our driver and, as a
6121 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6122 * console_unlock(). So make here we touch the VGA MSR register, making
6123 * sure vgacon can keep working normally without triggering interrupts
6124 * and error messages.
6125 */
6126 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6127 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6128 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6129
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006130 if (IS_BROADWELL(dev))
6131 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006132}
6133
Imre Deakda7e29b2014-02-18 00:02:02 +02006134static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006135 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006136{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006137 bool is_enabled, enable_requested;
6138 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006139
Paulo Zanonifa42e232013-01-25 16:59:11 -02006140 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006141 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6142 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006143
Paulo Zanonifa42e232013-01-25 16:59:11 -02006144 if (enable) {
6145 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006146 I915_WRITE(HSW_PWR_WELL_DRIVER,
6147 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006148
Paulo Zanonifa42e232013-01-25 16:59:11 -02006149 if (!is_enabled) {
6150 DRM_DEBUG_KMS("Enabling power well\n");
6151 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006152 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006153 DRM_ERROR("Timeout enabling power well\n");
6154 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006155
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006156 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006157 } else {
6158 if (enable_requested) {
6159 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006160 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006161 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006162 }
6163 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006164}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006165
Imre Deakc6cb5822014-03-04 19:22:55 +02006166static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6167 struct i915_power_well *power_well)
6168{
6169 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6170
6171 /*
6172 * We're taking over the BIOS, so clear any requests made by it since
6173 * the driver is in charge now.
6174 */
6175 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6176 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6177}
6178
6179static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6180 struct i915_power_well *power_well)
6181{
Imre Deakc6cb5822014-03-04 19:22:55 +02006182 hsw_set_power_well(dev_priv, power_well, true);
6183}
6184
6185static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6186 struct i915_power_well *power_well)
6187{
6188 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006189}
6190
Imre Deaka45f44662014-03-04 19:22:56 +02006191static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6192 struct i915_power_well *power_well)
6193{
6194}
6195
6196static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6197 struct i915_power_well *power_well)
6198{
6199 return true;
6200}
6201
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006202static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6203 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006204{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006205 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006206 u32 mask;
6207 u32 state;
6208 u32 ctrl;
6209
6210 mask = PUNIT_PWRGT_MASK(power_well_id);
6211 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6212 PUNIT_PWRGT_PWR_GATE(power_well_id);
6213
6214 mutex_lock(&dev_priv->rps.hw_lock);
6215
6216#define COND \
6217 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6218
6219 if (COND)
6220 goto out;
6221
6222 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6223 ctrl &= ~mask;
6224 ctrl |= state;
6225 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6226
6227 if (wait_for(COND, 100))
6228 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6229 state,
6230 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6231
6232#undef COND
6233
6234out:
6235 mutex_unlock(&dev_priv->rps.hw_lock);
6236}
6237
6238static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6239 struct i915_power_well *power_well)
6240{
6241 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6242}
6243
6244static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6245 struct i915_power_well *power_well)
6246{
6247 vlv_set_power_well(dev_priv, power_well, true);
6248}
6249
6250static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6251 struct i915_power_well *power_well)
6252{
6253 vlv_set_power_well(dev_priv, power_well, false);
6254}
6255
6256static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6257 struct i915_power_well *power_well)
6258{
6259 int power_well_id = power_well->data;
6260 bool enabled = false;
6261 u32 mask;
6262 u32 state;
6263 u32 ctrl;
6264
6265 mask = PUNIT_PWRGT_MASK(power_well_id);
6266 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6267
6268 mutex_lock(&dev_priv->rps.hw_lock);
6269
6270 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6271 /*
6272 * We only ever set the power-on and power-gate states, anything
6273 * else is unexpected.
6274 */
6275 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6276 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6277 if (state == ctrl)
6278 enabled = true;
6279
6280 /*
6281 * A transient state at this point would mean some unexpected party
6282 * is poking at the power controls too.
6283 */
6284 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6285 WARN_ON(ctrl != state);
6286
6287 mutex_unlock(&dev_priv->rps.hw_lock);
6288
6289 return enabled;
6290}
6291
6292static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6293 struct i915_power_well *power_well)
6294{
6295 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6296
6297 vlv_set_power_well(dev_priv, power_well, true);
6298
6299 spin_lock_irq(&dev_priv->irq_lock);
6300 valleyview_enable_display_irqs(dev_priv);
6301 spin_unlock_irq(&dev_priv->irq_lock);
6302
6303 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006304 * During driver initialization/resume we can avoid restoring the
6305 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006306 */
Imre Deak0d116a22014-04-25 13:19:05 +03006307 if (dev_priv->power_domains.initializing)
6308 return;
6309
6310 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006311
6312 i915_redisable_vga_power_on(dev_priv->dev);
6313}
6314
6315static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6316 struct i915_power_well *power_well)
6317{
Imre Deak77961eb2014-03-05 16:20:56 +02006318 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6319
6320 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006321 valleyview_disable_display_irqs(dev_priv);
6322 spin_unlock_irq(&dev_priv->irq_lock);
6323
Imre Deak77961eb2014-03-05 16:20:56 +02006324 vlv_set_power_well(dev_priv, power_well, false);
6325}
6326
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006327static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6328 struct i915_power_well *power_well)
6329{
6330 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6331
6332 /*
6333 * Enable the CRI clock source so we can get at the
6334 * display and the reference clock for VGA
6335 * hotplug / manual detection.
6336 */
6337 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6338 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6339 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6340
6341 vlv_set_power_well(dev_priv, power_well, true);
6342
6343 /*
6344 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6345 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6346 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6347 * b. The other bits such as sfr settings / modesel may all
6348 * be set to 0.
6349 *
6350 * This should only be done on init and resume from S3 with
6351 * both PLLs disabled, or we risk losing DPIO and PLL
6352 * synchronization.
6353 */
6354 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6355}
6356
6357static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6358 struct i915_power_well *power_well)
6359{
6360 struct drm_device *dev = dev_priv->dev;
6361 enum pipe pipe;
6362
6363 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6364
6365 for_each_pipe(pipe)
6366 assert_pll_disabled(dev_priv, pipe);
6367
6368 /* Assert common reset */
6369 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6370
6371 vlv_set_power_well(dev_priv, power_well, false);
6372}
6373
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006374static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6375 struct i915_power_well *power_well)
6376{
6377 enum dpio_phy phy;
6378
6379 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6380 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6381
6382 /*
6383 * Enable the CRI clock source so we can get at the
6384 * display and the reference clock for VGA
6385 * hotplug / manual detection.
6386 */
6387 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6388 phy = DPIO_PHY0;
6389 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6390 DPLL_REFA_CLK_ENABLE_VLV);
6391 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6392 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6393 } else {
6394 phy = DPIO_PHY1;
6395 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6396 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6397 }
6398 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6399 vlv_set_power_well(dev_priv, power_well, true);
6400
6401 /* Poll for phypwrgood signal */
6402 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6403 DRM_ERROR("Display PHY %d is not power up\n", phy);
6404
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006405 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6406 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006407}
6408
6409static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6410 struct i915_power_well *power_well)
6411{
6412 enum dpio_phy phy;
6413
6414 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6415 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6416
6417 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6418 phy = DPIO_PHY0;
6419 assert_pll_disabled(dev_priv, PIPE_A);
6420 assert_pll_disabled(dev_priv, PIPE_B);
6421 } else {
6422 phy = DPIO_PHY1;
6423 assert_pll_disabled(dev_priv, PIPE_C);
6424 }
6425
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006426 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6427 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006428
6429 vlv_set_power_well(dev_priv, power_well, false);
6430}
6431
Ville Syrjälä26972b02014-06-28 02:04:11 +03006432static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6433 struct i915_power_well *power_well)
6434{
6435 enum pipe pipe = power_well->data;
6436 bool enabled;
6437 u32 state, ctrl;
6438
6439 mutex_lock(&dev_priv->rps.hw_lock);
6440
6441 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6442 /*
6443 * We only ever set the power-on and power-gate states, anything
6444 * else is unexpected.
6445 */
6446 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6447 enabled = state == DP_SSS_PWR_ON(pipe);
6448
6449 /*
6450 * A transient state at this point would mean some unexpected party
6451 * is poking at the power controls too.
6452 */
6453 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6454 WARN_ON(ctrl << 16 != state);
6455
6456 mutex_unlock(&dev_priv->rps.hw_lock);
6457
6458 return enabled;
6459}
6460
6461static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6462 struct i915_power_well *power_well,
6463 bool enable)
6464{
6465 enum pipe pipe = power_well->data;
6466 u32 state;
6467 u32 ctrl;
6468
6469 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6470
6471 mutex_lock(&dev_priv->rps.hw_lock);
6472
6473#define COND \
6474 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6475
6476 if (COND)
6477 goto out;
6478
6479 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6480 ctrl &= ~DP_SSC_MASK(pipe);
6481 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6482 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6483
6484 if (wait_for(COND, 100))
6485 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6486 state,
6487 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6488
6489#undef COND
6490
6491out:
6492 mutex_unlock(&dev_priv->rps.hw_lock);
6493}
6494
6495static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6496 struct i915_power_well *power_well)
6497{
6498 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6499}
6500
6501static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6502 struct i915_power_well *power_well)
6503{
6504 WARN_ON_ONCE(power_well->data != PIPE_A &&
6505 power_well->data != PIPE_B &&
6506 power_well->data != PIPE_C);
6507
6508 chv_set_pipe_power_well(dev_priv, power_well, true);
6509}
6510
6511static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6512 struct i915_power_well *power_well)
6513{
6514 WARN_ON_ONCE(power_well->data != PIPE_A &&
6515 power_well->data != PIPE_B &&
6516 power_well->data != PIPE_C);
6517
6518 chv_set_pipe_power_well(dev_priv, power_well, false);
6519}
6520
Imre Deak25eaa002014-03-04 19:23:06 +02006521static void check_power_well_state(struct drm_i915_private *dev_priv,
6522 struct i915_power_well *power_well)
6523{
6524 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6525
6526 if (power_well->always_on || !i915.disable_power_well) {
6527 if (!enabled)
6528 goto mismatch;
6529
6530 return;
6531 }
6532
6533 if (enabled != (power_well->count > 0))
6534 goto mismatch;
6535
6536 return;
6537
6538mismatch:
6539 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6540 power_well->name, power_well->always_on, enabled,
6541 power_well->count, i915.disable_power_well);
6542}
6543
Imre Deakda7e29b2014-02-18 00:02:02 +02006544void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006545 enum intel_display_power_domain domain)
6546{
Imre Deak83c00f552013-10-25 17:36:47 +03006547 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006548 struct i915_power_well *power_well;
6549 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006550
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006551 intel_runtime_pm_get(dev_priv);
6552
Imre Deak83c00f552013-10-25 17:36:47 +03006553 power_domains = &dev_priv->power_domains;
6554
6555 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006556
Imre Deak25eaa002014-03-04 19:23:06 +02006557 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6558 if (!power_well->count++) {
6559 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006560 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006561 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006562 }
6563
6564 check_power_well_state(dev_priv, power_well);
6565 }
Imre Deak1da51582013-11-25 17:15:35 +02006566
Imre Deakddf9c532013-11-27 22:02:02 +02006567 power_domains->domain_use_count[domain]++;
6568
Imre Deak83c00f552013-10-25 17:36:47 +03006569 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006570}
6571
Imre Deakda7e29b2014-02-18 00:02:02 +02006572void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006573 enum intel_display_power_domain domain)
6574{
Imre Deak83c00f552013-10-25 17:36:47 +03006575 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006576 struct i915_power_well *power_well;
6577 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006578
Imre Deak83c00f552013-10-25 17:36:47 +03006579 power_domains = &dev_priv->power_domains;
6580
6581 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006582
Imre Deak1da51582013-11-25 17:15:35 +02006583 WARN_ON(!power_domains->domain_use_count[domain]);
6584 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006585
Imre Deak70bf4072014-03-04 19:22:51 +02006586 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6587 WARN_ON(!power_well->count);
6588
Imre Deak25eaa002014-03-04 19:23:06 +02006589 if (!--power_well->count && i915.disable_power_well) {
6590 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006591 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006592 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006593 }
6594
6595 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006596 }
Imre Deak1da51582013-11-25 17:15:35 +02006597
Imre Deak83c00f552013-10-25 17:36:47 +03006598 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006599
6600 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006601}
6602
Imre Deak83c00f552013-10-25 17:36:47 +03006603static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006604
6605/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006606int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006607{
Imre Deakb4ed4482013-10-25 17:36:49 +03006608 struct drm_i915_private *dev_priv;
6609
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006610 if (!hsw_pwr)
6611 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006612
Imre Deakb4ed4482013-10-25 17:36:49 +03006613 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6614 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006615 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006616 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006617}
6618EXPORT_SYMBOL_GPL(i915_request_power_well);
6619
6620/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006621int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006622{
Imre Deakb4ed4482013-10-25 17:36:49 +03006623 struct drm_i915_private *dev_priv;
6624
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006625 if (!hsw_pwr)
6626 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006627
Imre Deakb4ed4482013-10-25 17:36:49 +03006628 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6629 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006630 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006631 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006632}
6633EXPORT_SYMBOL_GPL(i915_release_power_well);
6634
Jani Nikulac149dcb2014-07-04 10:00:37 +08006635/*
6636 * Private interface for the audio driver to get CDCLK in kHz.
6637 *
6638 * Caller must request power well using i915_request_power_well() prior to
6639 * making the call.
6640 */
6641int i915_get_cdclk_freq(void)
6642{
6643 struct drm_i915_private *dev_priv;
6644
6645 if (!hsw_pwr)
6646 return -ENODEV;
6647
6648 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6649 power_domains);
6650
6651 return intel_ddi_get_cdclk_freq(dev_priv);
6652}
6653EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6654
6655
Imre Deakefcad912014-03-04 19:22:53 +02006656#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6657
6658#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6659 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006660 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006661 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6662 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6663 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6664 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6665 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6666 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6667 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6668 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6669 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006670 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006671 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006672#define HSW_DISPLAY_POWER_DOMAINS ( \
6673 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6674 BIT(POWER_DOMAIN_INIT))
6675
6676#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6677 HSW_ALWAYS_ON_POWER_DOMAINS | \
6678 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6679#define BDW_DISPLAY_POWER_DOMAINS ( \
6680 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6681 BIT(POWER_DOMAIN_INIT))
6682
Imre Deak77961eb2014-03-05 16:20:56 +02006683#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6684#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6685
6686#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6687 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6688 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6689 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6690 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6691 BIT(POWER_DOMAIN_PORT_CRT) | \
6692 BIT(POWER_DOMAIN_INIT))
6693
6694#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6695 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6696 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6697 BIT(POWER_DOMAIN_INIT))
6698
6699#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6700 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6701 BIT(POWER_DOMAIN_INIT))
6702
6703#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6704 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6705 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6706 BIT(POWER_DOMAIN_INIT))
6707
6708#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6709 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6710 BIT(POWER_DOMAIN_INIT))
6711
Ville Syrjälä26972b02014-06-28 02:04:11 +03006712#define CHV_PIPE_A_POWER_DOMAINS ( \
6713 BIT(POWER_DOMAIN_PIPE_A) | \
6714 BIT(POWER_DOMAIN_INIT))
6715
6716#define CHV_PIPE_B_POWER_DOMAINS ( \
6717 BIT(POWER_DOMAIN_PIPE_B) | \
6718 BIT(POWER_DOMAIN_INIT))
6719
6720#define CHV_PIPE_C_POWER_DOMAINS ( \
6721 BIT(POWER_DOMAIN_PIPE_C) | \
6722 BIT(POWER_DOMAIN_INIT))
6723
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006724#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6725 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6726 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6727 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6728 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6729 BIT(POWER_DOMAIN_INIT))
6730
6731#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6732 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6733 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6734 BIT(POWER_DOMAIN_INIT))
6735
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006736#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6737 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6738 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6739 BIT(POWER_DOMAIN_INIT))
6740
6741#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6742 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6743 BIT(POWER_DOMAIN_INIT))
6744
Imre Deaka45f44662014-03-04 19:22:56 +02006745static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6746 .sync_hw = i9xx_always_on_power_well_noop,
6747 .enable = i9xx_always_on_power_well_noop,
6748 .disable = i9xx_always_on_power_well_noop,
6749 .is_enabled = i9xx_always_on_power_well_enabled,
6750};
Imre Deakc6cb5822014-03-04 19:22:55 +02006751
Ville Syrjälä26972b02014-06-28 02:04:11 +03006752static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6753 .sync_hw = chv_pipe_power_well_sync_hw,
6754 .enable = chv_pipe_power_well_enable,
6755 .disable = chv_pipe_power_well_disable,
6756 .is_enabled = chv_pipe_power_well_enabled,
6757};
6758
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006759static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6760 .sync_hw = vlv_power_well_sync_hw,
6761 .enable = chv_dpio_cmn_power_well_enable,
6762 .disable = chv_dpio_cmn_power_well_disable,
6763 .is_enabled = vlv_power_well_enabled,
6764};
6765
Imre Deak1c2256d2013-11-25 17:15:34 +02006766static struct i915_power_well i9xx_always_on_power_well[] = {
6767 {
6768 .name = "always-on",
6769 .always_on = 1,
6770 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006771 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006772 },
6773};
6774
Imre Deakc6cb5822014-03-04 19:22:55 +02006775static const struct i915_power_well_ops hsw_power_well_ops = {
6776 .sync_hw = hsw_power_well_sync_hw,
6777 .enable = hsw_power_well_enable,
6778 .disable = hsw_power_well_disable,
6779 .is_enabled = hsw_power_well_enabled,
6780};
6781
Imre Deakc1ca7272013-11-25 17:15:29 +02006782static struct i915_power_well hsw_power_wells[] = {
6783 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006784 .name = "always-on",
6785 .always_on = 1,
6786 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006787 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006788 },
6789 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006790 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006791 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006792 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006793 },
6794};
6795
6796static struct i915_power_well bdw_power_wells[] = {
6797 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006798 .name = "always-on",
6799 .always_on = 1,
6800 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006801 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006802 },
6803 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006804 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006805 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006806 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006807 },
6808};
6809
Imre Deak77961eb2014-03-05 16:20:56 +02006810static const struct i915_power_well_ops vlv_display_power_well_ops = {
6811 .sync_hw = vlv_power_well_sync_hw,
6812 .enable = vlv_display_power_well_enable,
6813 .disable = vlv_display_power_well_disable,
6814 .is_enabled = vlv_power_well_enabled,
6815};
6816
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006817static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6818 .sync_hw = vlv_power_well_sync_hw,
6819 .enable = vlv_dpio_cmn_power_well_enable,
6820 .disable = vlv_dpio_cmn_power_well_disable,
6821 .is_enabled = vlv_power_well_enabled,
6822};
6823
Imre Deak77961eb2014-03-05 16:20:56 +02006824static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6825 .sync_hw = vlv_power_well_sync_hw,
6826 .enable = vlv_power_well_enable,
6827 .disable = vlv_power_well_disable,
6828 .is_enabled = vlv_power_well_enabled,
6829};
6830
6831static struct i915_power_well vlv_power_wells[] = {
6832 {
6833 .name = "always-on",
6834 .always_on = 1,
6835 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6836 .ops = &i9xx_always_on_power_well_ops,
6837 },
6838 {
6839 .name = "display",
6840 .domains = VLV_DISPLAY_POWER_DOMAINS,
6841 .data = PUNIT_POWER_WELL_DISP2D,
6842 .ops = &vlv_display_power_well_ops,
6843 },
6844 {
Imre Deak77961eb2014-03-05 16:20:56 +02006845 .name = "dpio-tx-b-01",
6846 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6847 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6848 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6849 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6850 .ops = &vlv_dpio_power_well_ops,
6851 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6852 },
6853 {
6854 .name = "dpio-tx-b-23",
6855 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6856 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6857 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6858 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6859 .ops = &vlv_dpio_power_well_ops,
6860 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6861 },
6862 {
6863 .name = "dpio-tx-c-01",
6864 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6865 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6866 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6867 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6868 .ops = &vlv_dpio_power_well_ops,
6869 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6870 },
6871 {
6872 .name = "dpio-tx-c-23",
6873 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6874 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6875 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6876 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6877 .ops = &vlv_dpio_power_well_ops,
6878 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6879 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006880 {
6881 .name = "dpio-common",
6882 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
6883 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006884 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006885 },
Imre Deak77961eb2014-03-05 16:20:56 +02006886};
6887
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006888static struct i915_power_well chv_power_wells[] = {
6889 {
6890 .name = "always-on",
6891 .always_on = 1,
6892 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6893 .ops = &i9xx_always_on_power_well_ops,
6894 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006895#if 0
6896 {
6897 .name = "display",
6898 .domains = VLV_DISPLAY_POWER_DOMAINS,
6899 .data = PUNIT_POWER_WELL_DISP2D,
6900 .ops = &vlv_display_power_well_ops,
6901 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03006902 {
6903 .name = "pipe-a",
6904 .domains = CHV_PIPE_A_POWER_DOMAINS,
6905 .data = PIPE_A,
6906 .ops = &chv_pipe_power_well_ops,
6907 },
6908 {
6909 .name = "pipe-b",
6910 .domains = CHV_PIPE_B_POWER_DOMAINS,
6911 .data = PIPE_B,
6912 .ops = &chv_pipe_power_well_ops,
6913 },
6914 {
6915 .name = "pipe-c",
6916 .domains = CHV_PIPE_C_POWER_DOMAINS,
6917 .data = PIPE_C,
6918 .ops = &chv_pipe_power_well_ops,
6919 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006920#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006921 {
6922 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006923 /*
6924 * XXX: cmnreset for one PHY seems to disturb the other.
6925 * As a workaround keep both powered on at the same
6926 * time for now.
6927 */
6928 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006929 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
6930 .ops = &chv_dpio_cmn_power_well_ops,
6931 },
6932 {
6933 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006934 /*
6935 * XXX: cmnreset for one PHY seems to disturb the other.
6936 * As a workaround keep both powered on at the same
6937 * time for now.
6938 */
6939 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006940 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
6941 .ops = &chv_dpio_cmn_power_well_ops,
6942 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006943#if 0
6944 {
6945 .name = "dpio-tx-b-01",
6946 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6947 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6948 .ops = &vlv_dpio_power_well_ops,
6949 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6950 },
6951 {
6952 .name = "dpio-tx-b-23",
6953 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6954 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6955 .ops = &vlv_dpio_power_well_ops,
6956 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6957 },
6958 {
6959 .name = "dpio-tx-c-01",
6960 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6961 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6962 .ops = &vlv_dpio_power_well_ops,
6963 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6964 },
6965 {
6966 .name = "dpio-tx-c-23",
6967 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6968 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6969 .ops = &vlv_dpio_power_well_ops,
6970 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6971 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006972 {
6973 .name = "dpio-tx-d-01",
6974 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6975 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6976 .ops = &vlv_dpio_power_well_ops,
6977 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
6978 },
6979 {
6980 .name = "dpio-tx-d-23",
6981 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6982 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6983 .ops = &vlv_dpio_power_well_ops,
6984 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
6985 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006986#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006987};
6988
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006989static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
6990 enum punit_power_well power_well_id)
6991{
6992 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6993 struct i915_power_well *power_well;
6994 int i;
6995
6996 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
6997 if (power_well->data == power_well_id)
6998 return power_well;
6999 }
7000
7001 return NULL;
7002}
7003
Imre Deakc1ca7272013-11-25 17:15:29 +02007004#define set_power_wells(power_domains, __power_wells) ({ \
7005 (power_domains)->power_wells = (__power_wells); \
7006 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
7007})
7008
Imre Deakda7e29b2014-02-18 00:02:02 +02007009int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007010{
Imre Deak83c00f552013-10-25 17:36:47 +03007011 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02007012
Imre Deak83c00f552013-10-25 17:36:47 +03007013 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007014
Imre Deakc1ca7272013-11-25 17:15:29 +02007015 /*
7016 * The enabling order will be from lower to higher indexed wells,
7017 * the disabling order is reversed.
7018 */
Imre Deakda7e29b2014-02-18 00:02:02 +02007019 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007020 set_power_wells(power_domains, hsw_power_wells);
7021 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02007022 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007023 set_power_wells(power_domains, bdw_power_wells);
7024 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007025 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
7026 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02007027 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
7028 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02007029 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007030 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007031 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007032
7033 return 0;
7034}
7035
Imre Deakda7e29b2014-02-18 00:02:02 +02007036void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007037{
7038 hsw_pwr = NULL;
7039}
7040
Imre Deakda7e29b2014-02-18 00:02:02 +02007041static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007042{
Imre Deak83c00f552013-10-25 17:36:47 +03007043 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7044 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007045 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007046
Imre Deak83c00f552013-10-25 17:36:47 +03007047 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007048 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007049 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007050 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7051 power_well);
7052 }
Imre Deak83c00f552013-10-25 17:36:47 +03007053 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007054}
7055
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007056static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7057{
7058 struct i915_power_well *cmn =
7059 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7060 struct i915_power_well *disp2d =
7061 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7062
7063 /* nothing to do if common lane is already off */
7064 if (!cmn->ops->is_enabled(dev_priv, cmn))
7065 return;
7066
7067 /* If the display might be already active skip this */
7068 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7069 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7070 return;
7071
7072 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7073
7074 /* cmnlane needs DPLL registers */
7075 disp2d->ops->enable(dev_priv, disp2d);
7076
7077 /*
7078 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7079 * Need to assert and de-assert PHY SB reset by gating the
7080 * common lane power, then un-gating it.
7081 * Simply ungating isn't enough to reset the PHY enough to get
7082 * ports and lanes running.
7083 */
7084 cmn->ops->disable(dev_priv, cmn);
7085}
7086
Imre Deakda7e29b2014-02-18 00:02:02 +02007087void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007088{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007089 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007090 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7091
7092 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007093
7094 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7095 mutex_lock(&power_domains->lock);
7096 vlv_cmnlane_wa(dev_priv);
7097 mutex_unlock(&power_domains->lock);
7098 }
7099
Paulo Zanonifa42e232013-01-25 16:59:11 -02007100 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007101 intel_display_set_init_power(dev_priv, true);
7102 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007103 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007104}
7105
Paulo Zanonic67a4702013-08-19 13:18:09 -03007106void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7107{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007108 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007109}
7110
7111void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7112{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007113 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007114}
7115
Paulo Zanoni8a187452013-12-06 20:32:13 -02007116void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7117{
7118 struct drm_device *dev = dev_priv->dev;
7119 struct device *device = &dev->pdev->dev;
7120
7121 if (!HAS_RUNTIME_PM(dev))
7122 return;
7123
7124 pm_runtime_get_sync(device);
7125 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7126}
7127
Imre Deakc6df39b2014-04-14 20:24:29 +03007128void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7129{
7130 struct drm_device *dev = dev_priv->dev;
7131 struct device *device = &dev->pdev->dev;
7132
7133 if (!HAS_RUNTIME_PM(dev))
7134 return;
7135
7136 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7137 pm_runtime_get_noresume(device);
7138}
7139
Paulo Zanoni8a187452013-12-06 20:32:13 -02007140void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7141{
7142 struct drm_device *dev = dev_priv->dev;
7143 struct device *device = &dev->pdev->dev;
7144
7145 if (!HAS_RUNTIME_PM(dev))
7146 return;
7147
7148 pm_runtime_mark_last_busy(device);
7149 pm_runtime_put_autosuspend(device);
7150}
7151
7152void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7153{
7154 struct drm_device *dev = dev_priv->dev;
7155 struct device *device = &dev->pdev->dev;
7156
Paulo Zanoni8a187452013-12-06 20:32:13 -02007157 if (!HAS_RUNTIME_PM(dev))
7158 return;
7159
7160 pm_runtime_set_active(device);
7161
Imre Deakaeab0b52014-04-14 20:24:36 +03007162 /*
7163 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7164 * requirement.
7165 */
7166 if (!intel_enable_rc6(dev)) {
7167 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7168 return;
7169 }
7170
Paulo Zanoni8a187452013-12-06 20:32:13 -02007171 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7172 pm_runtime_mark_last_busy(device);
7173 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007174
7175 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007176}
7177
7178void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7179{
7180 struct drm_device *dev = dev_priv->dev;
7181 struct device *device = &dev->pdev->dev;
7182
7183 if (!HAS_RUNTIME_PM(dev))
7184 return;
7185
Imre Deakaeab0b52014-04-14 20:24:36 +03007186 if (!intel_enable_rc6(dev))
7187 return;
7188
Paulo Zanoni8a187452013-12-06 20:32:13 -02007189 /* Make sure we're not suspended first. */
7190 pm_runtime_get_sync(device);
7191 pm_runtime_disable(device);
7192}
7193
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007194/* Set up chip specific power management-related functions */
7195void intel_init_pm(struct drm_device *dev)
7196{
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007199 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007200 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007201 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007202 dev_priv->display.enable_fbc = gen7_enable_fbc;
7203 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7204 } else if (INTEL_INFO(dev)->gen >= 5) {
7205 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7206 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007207 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7208 } else if (IS_GM45(dev)) {
7209 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7210 dev_priv->display.enable_fbc = g4x_enable_fbc;
7211 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007212 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007213 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7214 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7215 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007216
7217 /* This value was pulled out of someone's hat */
7218 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007219 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007220 }
7221
Daniel Vetterc921aba2012-04-26 23:28:17 +02007222 /* For cxsr */
7223 if (IS_PINEVIEW(dev))
7224 i915_pineview_get_mem_freq(dev);
7225 else if (IS_GEN5(dev))
7226 i915_ironlake_get_mem_freq(dev);
7227
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007228 /* For FIFO watermark updates */
7229 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007230 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007231
Ville Syrjäläbd602542014-01-07 16:14:10 +02007232 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7233 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7234 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7235 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7236 dev_priv->display.update_wm = ilk_update_wm;
7237 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7238 } else {
7239 DRM_DEBUG_KMS("Failed to read display plane latency. "
7240 "Disable CxSR\n");
7241 }
7242
7243 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007244 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007245 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007246 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007247 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007248 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007249 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007250 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007251 else if (INTEL_INFO(dev)->gen == 8)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007252 dev_priv->display.init_clock_gating = gen8_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007253 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007254 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307255 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007256 dev_priv->display.init_clock_gating =
7257 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007258 } else if (IS_VALLEYVIEW(dev)) {
7259 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307260 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007261 dev_priv->display.init_clock_gating =
7262 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007263 } else if (IS_PINEVIEW(dev)) {
7264 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7265 dev_priv->is_ddr3,
7266 dev_priv->fsb_freq,
7267 dev_priv->mem_freq)) {
7268 DRM_INFO("failed to find known CxSR latency "
7269 "(found ddr%s fsb freq %d, mem freq %d), "
7270 "disabling CxSR\n",
7271 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7272 dev_priv->fsb_freq, dev_priv->mem_freq);
7273 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007274 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007275 dev_priv->display.update_wm = NULL;
7276 } else
7277 dev_priv->display.update_wm = pineview_update_wm;
7278 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7279 } else if (IS_G4X(dev)) {
7280 dev_priv->display.update_wm = g4x_update_wm;
7281 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7282 } else if (IS_GEN4(dev)) {
7283 dev_priv->display.update_wm = i965_update_wm;
7284 if (IS_CRESTLINE(dev))
7285 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7286 else if (IS_BROADWATER(dev))
7287 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7288 } else if (IS_GEN3(dev)) {
7289 dev_priv->display.update_wm = i9xx_update_wm;
7290 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7291 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007292 } else if (IS_GEN2(dev)) {
7293 if (INTEL_INFO(dev)->num_pipes == 1) {
7294 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007295 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007296 } else {
7297 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007298 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007299 }
7300
7301 if (IS_I85X(dev) || IS_I865G(dev))
7302 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7303 else
7304 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7305 } else {
7306 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007307 }
7308}
7309
Ben Widawsky42c05262012-09-26 10:34:00 -07007310int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7311{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007312 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007313
7314 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7315 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7316 return -EAGAIN;
7317 }
7318
7319 I915_WRITE(GEN6_PCODE_DATA, *val);
7320 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7321
7322 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7323 500)) {
7324 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7325 return -ETIMEDOUT;
7326 }
7327
7328 *val = I915_READ(GEN6_PCODE_DATA);
7329 I915_WRITE(GEN6_PCODE_DATA, 0);
7330
7331 return 0;
7332}
7333
7334int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7335{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007336 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007337
7338 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7339 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7340 return -EAGAIN;
7341 }
7342
7343 I915_WRITE(GEN6_PCODE_DATA, val);
7344 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7345
7346 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7347 500)) {
7348 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7349 return -ETIMEDOUT;
7350 }
7351
7352 I915_WRITE(GEN6_PCODE_DATA, 0);
7353
7354 return 0;
7355}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007356
Fengguang Wub55dd642014-07-12 11:21:39 +02007357static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007358{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007359 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007360
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007361 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007362 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007363 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007364 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007365 break;
7366 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007367 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007368 break;
7369 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007370 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007371 break;
7372 default:
7373 return -1;
7374 }
7375
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007376 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007377}
7378
Fengguang Wub55dd642014-07-12 11:21:39 +02007379static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007380{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007381 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007382
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007383 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007384 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007385 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007386 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007387 break;
7388 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007389 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007390 break;
7391 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007392 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007393 break;
7394 default:
7395 return -1;
7396 }
7397
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007398 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007399}
7400
Fengguang Wub55dd642014-07-12 11:21:39 +02007401static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307402{
7403 int div, freq;
7404
7405 switch (dev_priv->rps.cz_freq) {
7406 case 200:
7407 div = 5;
7408 break;
7409 case 267:
7410 div = 6;
7411 break;
7412 case 320:
7413 case 333:
7414 case 400:
7415 div = 8;
7416 break;
7417 default:
7418 return -1;
7419 }
7420
7421 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7422
7423 return freq;
7424}
7425
Fengguang Wub55dd642014-07-12 11:21:39 +02007426static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307427{
7428 int mul, opcode;
7429
7430 switch (dev_priv->rps.cz_freq) {
7431 case 200:
7432 mul = 5;
7433 break;
7434 case 267:
7435 mul = 6;
7436 break;
7437 case 320:
7438 case 333:
7439 case 400:
7440 mul = 8;
7441 break;
7442 default:
7443 return -1;
7444 }
7445
7446 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7447
7448 return opcode;
7449}
7450
7451int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7452{
7453 int ret = -1;
7454
7455 if (IS_CHERRYVIEW(dev_priv->dev))
7456 ret = chv_gpu_freq(dev_priv, val);
7457 else if (IS_VALLEYVIEW(dev_priv->dev))
7458 ret = byt_gpu_freq(dev_priv, val);
7459
7460 return ret;
7461}
7462
7463int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7464{
7465 int ret = -1;
7466
7467 if (IS_CHERRYVIEW(dev_priv->dev))
7468 ret = chv_freq_opcode(dev_priv, val);
7469 else if (IS_VALLEYVIEW(dev_priv->dev))
7470 ret = byt_freq_opcode(dev_priv, val);
7471
7472 return ret;
7473}
7474
Daniel Vetterf742a552013-12-06 10:17:53 +01007475void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007476{
7477 struct drm_i915_private *dev_priv = dev->dev_private;
7478
Daniel Vetterf742a552013-12-06 10:17:53 +01007479 mutex_init(&dev_priv->rps.hw_lock);
7480
Chris Wilson907b28c2013-07-19 20:36:52 +01007481 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7482 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007483
Paulo Zanoni33688d92014-03-07 20:08:19 -03007484 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007485 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007486}