blob: 647698e22bfbff23cc84cfbf2830b12ee1ef4111 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
Sandeep Pandaf48c46a2016-10-24 09:48:50 +053038#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_atomic.h>
42#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050044#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040046#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040048
Dhaval Patel3949f032016-06-20 16:24:33 -070049#include "sde_power_handle.h"
50
51#define GET_MAJOR_REV(rev) ((rev) >> 28)
52#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
53#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040054
Rob Clarkc8afe682013-06-26 12:44:06 -040055struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053058struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040060struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040061struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040062struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040063struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040064
Alan Kwong112a84f2016-05-24 20:49:21 -040065#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070066#define MAX_CRTCS 8
Jeykumar Sankaran2e655032017-02-04 14:05:45 -080067#define MAX_PLANES 20
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070068#define MAX_ENCODERS 8
69#define MAX_BRIDGES 8
70#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040071
72struct msm_file_private {
73 /* currently we don't do anything useful with this.. but when
74 * per-context address spaces are supported we'd keep track of
75 * the context's page-tables here.
76 */
77 int dummy;
78};
Rob Clarkc8afe682013-06-26 12:44:06 -040079
jilai wang12987782015-06-25 17:37:42 -040080enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040081 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040082 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040083 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040084 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070085 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040086 PLANE_PROP_SCALER_LUT_ED,
87 PLANE_PROP_SCALER_LUT_CIR,
88 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070089 PLANE_PROP_SKIN_COLOR,
90 PLANE_PROP_SKY_COLOR,
91 PLANE_PROP_FOLIAGE_COLOR,
Clarence Ip5e2a9222016-06-26 22:38:24 -040092
93 /* # of blob properties */
94 PLANE_PROP_BLOBCOUNT,
95
Clarence Ipe78efb72016-06-24 18:35:21 -040096 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040097 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040098 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -040099 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -0400100 PLANE_PROP_H_DECIMATE,
101 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400102 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700103 PLANE_PROP_HUE_ADJUST,
104 PLANE_PROP_SATURATION_ADJUST,
105 PLANE_PROP_VALUE_ADJUST,
106 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800107 PLANE_PROP_EXCL_RECT_V1,
Clarence Ipe78efb72016-06-24 18:35:21 -0400108
Clarence Ip5e2a9222016-06-26 22:38:24 -0400109 /* enum/bitmask properties */
110 PLANE_PROP_ROTATION,
111 PLANE_PROP_BLEND_OP,
112 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -0400113
Clarence Ip5e2a9222016-06-26 22:38:24 -0400114 /* total # of properties */
115 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400116};
117
Clarence Ip7a753bb2016-07-07 11:47:44 -0400118enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700119 CRTC_PROP_INFO,
120
Clarence Ip7a753bb2016-07-07 11:47:44 -0400121 /* # of blob properties */
122 CRTC_PROP_BLOBCOUNT,
123
124 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400125 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400126 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400127 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Veera Sundaram Sankaran3171ff82017-01-04 14:34:47 -0800128 CRTC_PROP_DIM_LAYER_V1,
Alan Kwong9aa061c2016-11-06 21:17:12 -0500129 CRTC_PROP_CORE_CLK,
130 CRTC_PROP_CORE_AB,
131 CRTC_PROP_CORE_IB,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400132
133 /* total # of properties */
134 CRTC_PROP_COUNT
135};
136
Clarence Ipdd8021c2016-07-20 16:39:47 -0400137enum msm_mdp_conn_property {
138 /* blob properties, always put these first */
139 CONNECTOR_PROP_SDE_INFO,
140
141 /* # of blob properties */
142 CONNECTOR_PROP_BLOBCOUNT,
143
144 /* range properties */
145 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
146 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400147 CONNECTOR_PROP_DST_X,
148 CONNECTOR_PROP_DST_Y,
149 CONNECTOR_PROP_DST_W,
150 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400151
152 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400153 CONNECTOR_PROP_TOPOLOGY_NAME,
154 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400155
156 /* total # of properties */
157 CONNECTOR_PROP_COUNT
158};
159
Hai Li78b1d472015-07-27 13:49:45 -0400160struct msm_vblank_ctrl {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530161 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -0400162 struct list_head event_list;
163 spinlock_t lock;
164};
165
Clarence Ipa4039322016-07-15 16:23:59 -0400166#define MAX_H_TILES_PER_DISPLAY 2
167
168/**
169 * enum msm_display_compression - compression method used for pixel stream
170 * @MSM_DISPLAY_COMPRESS_NONE: Pixel data is not compressed
171 * @MSM_DISPLAY_COMPRESS_DSC: DSC compresison is used
172 * @MSM_DISPLAY_COMPRESS_FBC: FBC compression is used
173 */
174enum msm_display_compression {
175 MSM_DISPLAY_COMPRESS_NONE,
176 MSM_DISPLAY_COMPRESS_DSC,
177 MSM_DISPLAY_COMPRESS_FBC,
178};
179
180/**
181 * enum msm_display_caps - features/capabilities supported by displays
182 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
183 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
184 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
185 * @MSM_DISPLAY_CAP_EDID: EDID supported
186 */
187enum msm_display_caps {
188 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
189 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
190 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
191 MSM_DISPLAY_CAP_EDID = BIT(3),
192};
193
194/**
195 * struct msm_display_info - defines display properties
196 * @intf_type: DRM_MODE_CONNECTOR_ display type
197 * @capabilities: Bitmask of display flags
198 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
199 * @h_tile_instance: Controller instance used per tile. Number of elements is
200 * based on num_of_h_tiles
201 * @is_connected: Set to true if display is connected
202 * @width_mm: Physical width
203 * @height_mm: Physical height
204 * @max_width: Max width of display. In case of hot pluggable display
205 * this is max width supported by controller
206 * @max_height: Max height of display. In case of hot pluggable display
207 * this is max height supported by controller
208 * @compression: Compression supported by the display
209 */
210struct msm_display_info {
211 int intf_type;
212 uint32_t capabilities;
213
214 uint32_t num_of_h_tiles;
215 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
216
217 bool is_connected;
218
219 unsigned int width_mm;
220 unsigned int height_mm;
221
222 uint32_t max_width;
223 uint32_t max_height;
224
225 enum msm_display_compression compression;
226};
227
Clarence Ip3649f8b2016-10-31 09:59:44 -0400228/**
229 * struct msm_drm_event - defines custom event notification struct
230 * @base: base object required for event notification by DRM framework.
231 * @event: event object required for event notification by DRM framework.
232 * @info: contains information of DRM object for which events has been
233 * requested.
234 * @data: memory location which contains response payload for event.
235 */
236struct msm_drm_event {
237 struct drm_pending_event base;
238 struct drm_event event;
Clarence Ip3649f8b2016-10-31 09:59:44 -0400239 u8 data[];
240};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700241
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530242/* Commit thread specific structure */
243struct msm_drm_commit {
244 struct drm_device *dev;
245 struct task_struct *thread;
246 unsigned int crtc_id;
247 struct kthread_worker worker;
248};
249
Rob Clarkc8afe682013-06-26 12:44:06 -0400250struct msm_drm_private {
251
Rob Clark68209392016-05-17 16:19:32 -0400252 struct drm_device *dev;
253
Rob Clarkc8afe682013-06-26 12:44:06 -0400254 struct msm_kms *kms;
255
Dhaval Patel3949f032016-06-20 16:24:33 -0700256 struct sde_power_handle phandle;
257 struct sde_power_client *pclient;
258
Rob Clark060530f2014-03-03 14:19:12 -0500259 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500260 struct platform_device *gpu_pdev;
261
Archit Taneja990a4002016-05-07 23:11:25 +0530262 /* top level MDSS wrapper device (for MDP5 only) */
263 struct msm_mdss *mdss;
264
Rob Clark067fef32014-11-04 13:33:14 -0500265 /* possibly this should be in the kms component, but it is
266 * shared by both mdp4 and mdp5..
267 */
268 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500269
Hai Liab5b0102015-01-07 18:47:44 -0500270 /* eDP is for mdp5 only, but kms has not been created
271 * when edp_bind() and edp_init() are called. Here is the only
272 * place to keep the edp instance.
273 */
274 struct msm_edp *edp;
275
Hai Lia6895542015-03-31 14:36:33 -0400276 /* DSI is shared by mdp4 and mdp5 */
277 struct msm_dsi *dsi[2];
278
Rob Clark7198e6b2013-07-19 12:59:32 -0400279 /* when we have more than one 'msm_gpu' these need to be an array: */
280 struct msm_gpu *gpu;
281 struct msm_file_private *lastctx;
282
Rob Clarkc8afe682013-06-26 12:44:06 -0400283 struct drm_fb_helper *fbdev;
284
Rob Clarka7d3c952014-05-30 14:47:38 -0400285 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400286 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400287
Rob Clarkc8afe682013-06-26 12:44:06 -0400288 /* list of GEM objects: */
289 struct list_head inactive_list;
290
291 struct workqueue_struct *wq;
292
Rob Clarkf86afec2014-11-25 12:41:18 -0500293 /* crtcs pending async atomic updates: */
294 uint32_t pending_crtcs;
295 wait_queue_head_t pending_crtcs_event;
296
Rob Clark871d8122013-11-16 12:56:06 -0500297 /* registered MMUs: */
298 unsigned int num_mmus;
299 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400300
Rob Clarka8623912013-10-08 12:57:48 -0400301 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700302 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400303
Rob Clarkc8afe682013-06-26 12:44:06 -0400304 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700305 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400306
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530307 struct msm_drm_commit disp_thread[MAX_CRTCS];
308
Rob Clarkc8afe682013-06-26 12:44:06 -0400309 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700310 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400311
Rob Clarka3376e32013-08-30 13:02:15 -0400312 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700313 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400314
Rob Clarkc8afe682013-06-26 12:44:06 -0400315 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700316 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500317
jilai wang12987782015-06-25 17:37:42 -0400318 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400319 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400320 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400321 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400322
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700323 /* Color processing properties for the crtc */
324 struct drm_property **cp_property;
325
Rob Clark871d8122013-11-16 12:56:06 -0500326 /* VRAM carveout, used when no IOMMU: */
327 struct {
328 unsigned long size;
329 dma_addr_t paddr;
330 /* NOTE: mm managed at the page level, size is in # of pages
331 * and position mm_node->start is in # of pages:
332 */
333 struct drm_mm mm;
334 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400335
Rob Clarke1e9db22016-05-27 11:16:28 -0400336 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400337 struct shrinker shrinker;
338
Hai Li78b1d472015-07-27 13:49:45 -0400339 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400340
Dhaval Patel5200c602017-01-17 15:53:37 -0800341 /* task holding struct_mutex.. currently only used in submit path
342 * to detect and reject faults from copy_from_user() for submit
343 * ioctl.
344 */
345 struct task_struct *struct_mutex_task;
346
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400347 /* list of clients waiting for events */
348 struct list_head client_event_list;
Rob Clarkc8afe682013-06-26 12:44:06 -0400349};
350
351struct msm_format {
352 uint32_t pixel_format;
353};
354
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100355int msm_atomic_check(struct drm_device *dev,
356 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700357/* callback from wq once fence has passed: */
358struct msm_fence_cb {
359 struct work_struct work;
360 uint32_t fence;
361 void (*func)(struct msm_fence_cb *cb);
362};
363
364void __msm_fence_worker(struct work_struct *work);
365
366#define INIT_FENCE_CB(_cb, _func) do { \
367 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
368 (_cb)->func = _func; \
369 } while (0)
370
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500371int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200372 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500373
Rob Clark871d8122013-11-16 12:56:06 -0500374int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Lloyd Atkinson1e2497e2016-09-26 17:55:48 -0400375void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400376
Rob Clark40e68152016-05-03 09:50:26 -0400377void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400378int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
379 struct drm_file *file);
380
Rob Clark68209392016-05-17 16:19:32 -0400381void msm_gem_shrinker_init(struct drm_device *dev);
382void msm_gem_shrinker_cleanup(struct drm_device *dev);
383
Daniel Thompson77a147e2014-11-12 11:38:14 +0000384int msm_gem_mmap_obj(struct drm_gem_object *obj,
385 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400386int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
387int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
388uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
389int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
390 uint32_t *iova);
391int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500392uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400393struct page **msm_gem_get_pages(struct drm_gem_object *obj);
394void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400395void msm_gem_put_iova(struct drm_gem_object *obj, int id);
396int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
397 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400398int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
399 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400400struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
401void *msm_gem_prime_vmap(struct drm_gem_object *obj);
402void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000403int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400404struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100405 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400406int msm_gem_prime_pin(struct drm_gem_object *obj);
407void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400408void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
409void *msm_gem_get_vaddr(struct drm_gem_object *obj);
410void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
411void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400412int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400413void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400414void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400415int msm_gem_sync_object(struct drm_gem_object *obj,
416 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400417void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400418 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400419void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400420int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400421int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400422void msm_gem_free_object(struct drm_gem_object *obj);
423int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
424 uint32_t size, uint32_t flags, uint32_t *handle);
425struct drm_gem_object *msm_gem_new(struct drm_device *dev,
426 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400427struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400428 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400429
Rob Clark2638d902014-11-08 09:13:37 -0500430int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
431void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
432uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400433struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
434const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
435struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200436 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400437struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200438 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400439
440struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530441void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400442
Rob Clarkdada25b2013-12-01 12:12:54 -0500443struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100444int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500445 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100446void __init msm_hdmi_register(void);
447void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400448
Hai Li00453982014-12-12 14:41:17 -0500449struct msm_edp;
450void __init msm_edp_register(void);
451void __exit msm_edp_unregister(void);
452int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
453 struct drm_encoder *encoder);
454
Hai Lia6895542015-03-31 14:36:33 -0400455struct msm_dsi;
456enum msm_dsi_encoder_id {
457 MSM_DSI_VIDEO_ENCODER_ID = 0,
458 MSM_DSI_CMD_ENCODER_ID = 1,
459 MSM_DSI_ENCODER_NUM = 2
460};
461#ifdef CONFIG_DRM_MSM_DSI
462void __init msm_dsi_register(void);
463void __exit msm_dsi_unregister(void);
464int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
465 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
466#else
467static inline void __init msm_dsi_register(void)
468{
469}
470static inline void __exit msm_dsi_unregister(void)
471{
472}
473static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
474 struct drm_device *dev,
475 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
476{
477 return -EINVAL;
478}
479#endif
480
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530481void __init msm_mdp_register(void);
482void __exit msm_mdp_unregister(void);
483
Rob Clarkc8afe682013-06-26 12:44:06 -0400484#ifdef CONFIG_DEBUG_FS
485void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
486void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
487void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400488int msm_debugfs_late_init(struct drm_device *dev);
489int msm_rd_debugfs_init(struct drm_minor *minor);
490void msm_rd_debugfs_cleanup(struct drm_minor *minor);
491void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400492int msm_perf_debugfs_init(struct drm_minor *minor);
493void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400494#else
495static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
496static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400497#endif
498
499void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
500 const char *dbgname);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400501void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400502void msm_writel(u32 data, void __iomem *addr);
503u32 msm_readl(const void __iomem *addr);
504
505#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
506#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
507
508static inline int align_pitch(int width, int bpp)
509{
510 int bytespp = (bpp + 7) / 8;
511 /* adreno needs pitch aligned to 32 pixels: */
512 return bytespp * ALIGN(width, 32);
513}
514
515/* for the generated headers: */
516#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400517#define fui(x) ({BUG(); 0;})
518#define util_float_to_half(x) ({BUG(); 0;})
519
Rob Clarkc8afe682013-06-26 12:44:06 -0400520
521#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
522
523/* for conditionally setting boolean flag(s): */
524#define COND(bool, val) ((bool) ? (val) : 0)
525
Rob Clark340ff412016-03-16 14:57:22 -0400526static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
527{
528 ktime_t now = ktime_get();
529 unsigned long remaining_jiffies;
530
531 if (ktime_compare(*timeout, now) < 0) {
532 remaining_jiffies = 0;
533 } else {
534 ktime_t rem = ktime_sub(*timeout, now);
535 struct timespec ts = ktime_to_timespec(rem);
536 remaining_jiffies = timespec_to_jiffies(&ts);
537 }
538
539 return remaining_jiffies;
540}
Rob Clarkc8afe682013-06-26 12:44:06 -0400541
542#endif /* __MSM_DRV_H__ */