blob: ef5cf036364d4f43c5c3812706b4dcd0a1b292d2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Ben Widawskya35d9d32011-07-13 14:38:17 -070040static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
Ben Widawskya35d9d32011-07-13 14:38:17 -070043unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080044module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Ben Widawskya35d9d32011-07-13 14:38:17 -070046int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000047module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
48
Ben Widawskya35d9d32011-07-13 14:38:17 -070049unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000050module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070051
Ben Widawskya35d9d32011-07-13 14:38:17 -070052unsigned int i915_semaphores __read_mostly = 0;
Chris Wilsona1656b92011-03-04 18:48:03 +000053module_param_named(semaphores, i915_semaphores, int, 0600);
54
Ben Widawskya35d9d32011-07-13 14:38:17 -070055unsigned int i915_enable_rc6 __read_mostly = 0;
Chris Wilsonac668082011-02-09 16:15:32 +000056module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
57
Ben Widawskya35d9d32011-07-13 14:38:17 -070058unsigned int i915_enable_fbc __read_mostly = 1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070059module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
60
Ben Widawskya35d9d32011-07-13 14:38:17 -070061unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000062module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
63
Ben Widawskya35d9d32011-07-13 14:38:17 -070064unsigned int i915_panel_use_ssc __read_mostly = 1;
Chris Wilsona7615032011-01-12 17:04:08 +000065module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
66
Ben Widawskya35d9d32011-07-13 14:38:17 -070067int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +000068module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
69
Ben Widawskya35d9d32011-07-13 14:38:17 -070070static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +000071module_param_named(reset, i915_try_reset, bool, 0600);
72
Ben Widawskya35d9d32011-07-13 14:38:17 -070073bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -070074module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
75
Kristian Høgsberg112b7152009-01-04 16:55:33 -050076static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080077extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050078
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050079#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050080 .class = PCI_CLASS_DISPLAY_VGA << 8, \
Chris Wilson934f9922011-01-20 13:09:12 +000081 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050082 .vendor = 0x8086, \
83 .device = id, \
84 .subvendor = PCI_ANY_ID, \
85 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050086 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050087
Tobias Klauser9a7e8492010-05-20 10:33:46 +020088static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010089 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010090 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050091};
92
Tobias Klauser9a7e8492010-05-20 10:33:46 +020093static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010094 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010095 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050096};
97
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010099 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400100 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100101 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500102};
103
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200104static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100106 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500107};
108
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200109static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100110 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100111 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500112};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200113static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100114 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500115 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100116 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100117 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500118};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200119static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100120 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100121 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500122};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200123static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100124 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500125 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100126 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100127 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500128};
129
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200130static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100131 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100132 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100133 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500134};
135
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200136static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100137 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000138 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100139 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100140 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100145 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500147};
148
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200149static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100151 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800152 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500153};
154
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200155static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100156 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000157 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100158 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100159 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800160 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100164 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100166 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100170 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100171 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800172 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500173};
174
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200175static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100176 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000177 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700178 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800179 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500180};
181
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200182static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100183 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100184 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100185 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100186 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100190 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100191 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800192 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100193 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100194 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800195};
196
Jesse Barnesc76b6152011-04-28 14:32:07 -0700197static const struct intel_device_info intel_ivybridge_d_info = {
198 .is_ivybridge = 1, .gen = 7,
199 .need_gfx_hws = 1, .has_hotplug = 1,
200 .has_bsd_ring = 1,
201 .has_blt_ring = 1,
202};
203
204static const struct intel_device_info intel_ivybridge_m_info = {
205 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
206 .need_gfx_hws = 1, .has_hotplug = 1,
207 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
208 .has_bsd_ring = 1,
209 .has_blt_ring = 1,
210};
211
Chris Wilson6103da02010-07-05 18:01:47 +0100212static const struct pci_device_id pciidlist[] = { /* aka */
213 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
214 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
215 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400216 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100217 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
218 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
219 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
220 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
221 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
222 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
223 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
224 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
225 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
226 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
227 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
228 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
229 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
230 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
231 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
232 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
233 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
234 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
235 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
236 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
237 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
238 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100239 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500240 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
241 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
242 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
243 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800244 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800245 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
246 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800247 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800248 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800249 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800250 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700251 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
252 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
253 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
254 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
255 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500256 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257};
258
Jesse Barnes79e53942008-11-07 14:24:08 -0800259#if defined(CONFIG_DRM_I915_KMS)
260MODULE_DEVICE_TABLE(pci, pciidlist);
261#endif
262
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800263#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700264#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800265#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700266#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267
268void intel_detect_pch (struct drm_device *dev)
269{
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 struct pci_dev *pch;
272
273 /*
274 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
275 * make graphics device passthrough work easy for VMM, that only
276 * need to expose ISA bridge to let driver know the real hardware
277 * underneath. This is a requirement from virtualization team.
278 */
279 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
280 if (pch) {
281 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
282 int id;
283 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
284
Jesse Barnes90711d52011-04-28 14:48:02 -0700285 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
286 dev_priv->pch_type = PCH_IBX;
287 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
288 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800289 dev_priv->pch_type = PCH_CPT;
290 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700291 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
292 /* PantherPoint is CPT compatible */
293 dev_priv->pch_type = PCH_CPT;
294 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800295 }
296 }
297 pci_dev_put(pch);
298 }
299}
300
Ben Widawskyfcca7922011-04-25 11:23:07 -0700301static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000302{
303 int count;
304
305 count = 0;
306 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
307 udelay(10);
308
309 I915_WRITE_NOTRACE(FORCEWAKE, 1);
310 POSTING_READ(FORCEWAKE);
311
312 count = 0;
313 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
314 udelay(10);
315}
316
Ben Widawskyfcca7922011-04-25 11:23:07 -0700317/*
318 * Generally this is called implicitly by the register read function. However,
319 * if some sequence requires the GT to not power down then this function should
320 * be called at the beginning of the sequence followed by a call to
321 * gen6_gt_force_wake_put() at the end of the sequence.
322 */
323void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
324{
325 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
326
327 /* Forcewake is atomic in case we get in here without the lock */
328 if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
329 __gen6_gt_force_wake_get(dev_priv);
330}
331
332static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000333{
334 I915_WRITE_NOTRACE(FORCEWAKE, 0);
335 POSTING_READ(FORCEWAKE);
336}
337
Ben Widawskyfcca7922011-04-25 11:23:07 -0700338/*
339 * see gen6_gt_force_wake_get()
340 */
341void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
342{
343 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
344
345 if (atomic_dec_and_test(&dev_priv->forcewake_count))
346 __gen6_gt_force_wake_put(dev_priv);
347}
348
Chris Wilson91355832011-03-04 19:22:40 +0000349void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
350{
Chris Wilson957367202011-05-12 22:17:09 +0100351 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES ) {
352 int loop = 500;
353 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
354 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
355 udelay(10);
356 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
357 }
358 WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
359 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000360 }
Chris Wilson957367202011-05-12 22:17:09 +0100361 dev_priv->gt_fifo_count--;
Chris Wilson91355832011-03-04 19:22:40 +0000362}
363
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100364static int i915_drm_freeze(struct drm_device *dev)
365{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100366 struct drm_i915_private *dev_priv = dev->dev_private;
367
Dave Airlie5bcf7192010-12-07 09:20:40 +1000368 drm_kms_helper_poll_disable(dev);
369
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100370 pci_save_state(dev->pdev);
371
372 /* If KMS is active, we do the leavevt stuff here */
373 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
374 int error = i915_gem_idle(dev);
375 if (error) {
376 dev_err(&dev->pdev->dev,
377 "GEM idle failed, resume might fail\n");
378 return error;
379 }
380 drm_irq_uninstall(dev);
381 }
382
383 i915_save_state(dev);
384
Chris Wilson44834a62010-08-19 16:09:23 +0100385 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100386
387 /* Modeset on resume, not lid events */
388 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100389
390 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100391}
392
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000393int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100394{
395 int error;
396
397 if (!dev || !dev->dev_private) {
398 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700399 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000400 return -ENODEV;
401 }
402
Dave Airlieb932ccb2008-02-20 10:02:20 +1000403 if (state.event == PM_EVENT_PRETHAW)
404 return 0;
405
Dave Airlie5bcf7192010-12-07 09:20:40 +1000406
407 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
408 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100409
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100410 error = i915_drm_freeze(dev);
411 if (error)
412 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000413
Dave Airlieb932ccb2008-02-20 10:02:20 +1000414 if (state.event == PM_EVENT_SUSPEND) {
415 /* Shut down the device */
416 pci_disable_device(dev->pdev);
417 pci_set_power_state(dev->pdev, PCI_D3hot);
418 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000419
420 return 0;
421}
422
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100423static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000424{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800425 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100426 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100427
Chris Wilsond1c3b172010-12-08 14:26:19 +0000428 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
429 mutex_lock(&dev->struct_mutex);
430 i915_gem_restore_gtt_mappings(dev);
431 mutex_unlock(&dev->struct_mutex);
432 }
433
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100434 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100435 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100436
Jesse Barnes5669fca2009-02-17 15:13:31 -0800437 /* KMS EnterVT equivalent */
438 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
439 mutex_lock(&dev->struct_mutex);
440 dev_priv->mm.suspended = 0;
441
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100442 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800443 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800444
Chris Wilson500f7142011-01-24 15:14:41 +0000445 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800446 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100447
Zhao Yakui354ff962009-07-08 14:13:12 +0800448 /* Resume the modeset for every activated CRTC */
449 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800450
Chris Wilsonac668082011-02-09 16:15:32 +0000451 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800452 ironlake_enable_rc6(dev);
453 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800454
Chris Wilson44834a62010-08-19 16:09:23 +0100455 intel_opregion_init(dev);
456
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800457 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700458
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100459 return error;
460}
461
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000462int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100463{
Chris Wilson6eecba32010-09-08 09:45:11 +0100464 int ret;
465
Dave Airlie5bcf7192010-12-07 09:20:40 +1000466 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
467 return 0;
468
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100469 if (pci_enable_device(dev->pdev))
470 return -EIO;
471
472 pci_set_master(dev->pdev);
473
Chris Wilson6eecba32010-09-08 09:45:11 +0100474 ret = i915_drm_thaw(dev);
475 if (ret)
476 return ret;
477
478 drm_kms_helper_poll_enable(dev);
479 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000480}
481
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100482static int i8xx_do_reset(struct drm_device *dev, u8 flags)
483{
484 struct drm_i915_private *dev_priv = dev->dev_private;
485
486 if (IS_I85X(dev))
487 return -ENODEV;
488
489 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
490 POSTING_READ(D_STATE);
491
492 if (IS_I830(dev) || IS_845G(dev)) {
493 I915_WRITE(DEBUG_RESET_I830,
494 DEBUG_RESET_DISPLAY |
495 DEBUG_RESET_RENDER |
496 DEBUG_RESET_FULL);
497 POSTING_READ(DEBUG_RESET_I830);
498 msleep(1);
499
500 I915_WRITE(DEBUG_RESET_I830, 0);
501 POSTING_READ(DEBUG_RESET_I830);
502 }
503
504 msleep(1);
505
506 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
507 POSTING_READ(D_STATE);
508
509 return 0;
510}
511
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700512static int i965_reset_complete(struct drm_device *dev)
513{
514 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700515 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700516 return gdrst & 0x1;
517}
518
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700519static int i965_do_reset(struct drm_device *dev, u8 flags)
520{
521 u8 gdrst;
522
Chris Wilsonae681d92010-10-01 14:57:56 +0100523 /*
524 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
525 * well as the reset bit (GR/bit 0). Setting the GR bit
526 * triggers the reset; when done, the hardware will clear it.
527 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700528 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
529 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
530
531 return wait_for(i965_reset_complete(dev), 500);
532}
533
534static int ironlake_do_reset(struct drm_device *dev, u8 flags)
535{
536 struct drm_i915_private *dev_priv = dev->dev_private;
537 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
538 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
539 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540}
541
Eric Anholtcff458c2010-11-18 09:31:14 +0800542static int gen6_do_reset(struct drm_device *dev, u8 flags)
543{
544 struct drm_i915_private *dev_priv = dev->dev_private;
545
546 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
547 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
548}
549
Ben Gamari11ed50e2009-09-14 17:48:45 -0400550/**
551 * i965_reset - reset chip after a hang
552 * @dev: drm device to reset
553 * @flags: reset domains
554 *
555 * Reset the chip. Useful if a hang is detected. Returns zero on successful
556 * reset or otherwise an error code.
557 *
558 * Procedure is fairly simple:
559 * - reset the chip using the reset reg
560 * - re-init context state
561 * - re-init hardware status page
562 * - re-init ring buffer
563 * - re-init interrupt state
564 * - re-init display
565 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100566int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400567{
568 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400569 /*
570 * We really should only reset the display subsystem if we actually
571 * need to
572 */
573 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700574 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400575
Chris Wilsond78cb502010-12-23 13:33:15 +0000576 if (!i915_try_reset)
577 return 0;
578
Chris Wilson340479a2010-12-04 18:17:15 +0000579 if (!mutex_trylock(&dev->struct_mutex))
580 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400581
Chris Wilson069efc12010-09-30 16:53:18 +0100582 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400583
Chris Wilsonf803aa52010-09-19 12:38:26 +0100584 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100585 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
586 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
587 } else switch (INTEL_INFO(dev)->gen) {
Kenneth Graunke10836942011-07-07 15:33:26 -0700588 case 7:
Eric Anholtcff458c2010-11-18 09:31:14 +0800589 case 6:
590 ret = gen6_do_reset(dev, flags);
Ben Widawsky25732822011-06-24 14:31:47 -0700591 /* If reset with a user forcewake, try to restore */
592 if (atomic_read(&dev_priv->forcewake_count))
593 __gen6_gt_force_wake_get(dev_priv);
Eric Anholtcff458c2010-11-18 09:31:14 +0800594 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100595 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700596 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100597 break;
598 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700599 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100600 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100601 case 2:
602 ret = i8xx_do_reset(dev, flags);
603 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100604 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100605 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700606 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100607 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100608 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100609 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400610 }
611
612 /* Ok, now get things going again... */
613
614 /*
615 * Everything depends on having the GTT running, so we need to start
616 * there. Fortunately we don't need to do this unless we reset the
617 * chip at a PCI level.
618 *
619 * Next we need to restore the context, but we don't use those
620 * yet either...
621 *
622 * Ring buffer needs to be re-initialized in the KMS case, or if X
623 * was running at the time of the reset (i.e. we weren't VT
624 * switched away).
625 */
626 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400628 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800629
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000630 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800631 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000632 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800633 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000634 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800635
Ben Gamari11ed50e2009-09-14 17:48:45 -0400636 mutex_unlock(&dev->struct_mutex);
637 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000638 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400639 drm_irq_install(dev);
640 mutex_lock(&dev->struct_mutex);
641 }
642
Ben Gamari11ed50e2009-09-14 17:48:45 -0400643 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100644
645 /*
646 * Perform a full modeset as on later generations, e.g. Ironlake, we may
647 * need to retrain the display link and cannot just restore the register
648 * values.
649 */
650 if (need_display) {
651 mutex_lock(&dev->mode_config.mutex);
652 drm_helper_resume_force_mode(dev);
653 mutex_unlock(&dev->mode_config.mutex);
654 }
655
Ben Gamari11ed50e2009-09-14 17:48:45 -0400656 return 0;
657}
658
659
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500660static int __devinit
661i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
662{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000663 /* Only bind to function 0 of the device. Early generations
664 * used function 1 as a placeholder for multi-head. This causes
665 * us confusion instead, especially on the systems where both
666 * functions have the same PCI-ID!
667 */
668 if (PCI_FUNC(pdev->devfn))
669 return -ENODEV;
670
Jordan Crousedcdb1672010-05-27 13:40:25 -0600671 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500672}
673
674static void
675i915_pci_remove(struct pci_dev *pdev)
676{
677 struct drm_device *dev = pci_get_drvdata(pdev);
678
679 drm_put_dev(dev);
680}
681
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100682static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500683{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100684 struct pci_dev *pdev = to_pci_dev(dev);
685 struct drm_device *drm_dev = pci_get_drvdata(pdev);
686 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500687
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100688 if (!drm_dev || !drm_dev->dev_private) {
689 dev_err(dev, "DRM not initialized, aborting suspend.\n");
690 return -ENODEV;
691 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500692
Dave Airlie5bcf7192010-12-07 09:20:40 +1000693 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
694 return 0;
695
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100696 error = i915_drm_freeze(drm_dev);
697 if (error)
698 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500699
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100700 pci_disable_device(pdev);
701 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800702
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800703 return 0;
704}
705
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100706static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800707{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100708 struct pci_dev *pdev = to_pci_dev(dev);
709 struct drm_device *drm_dev = pci_get_drvdata(pdev);
710
711 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800712}
713
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100714static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800715{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100716 struct pci_dev *pdev = to_pci_dev(dev);
717 struct drm_device *drm_dev = pci_get_drvdata(pdev);
718
719 if (!drm_dev || !drm_dev->dev_private) {
720 dev_err(dev, "DRM not initialized, aborting suspend.\n");
721 return -ENODEV;
722 }
723
724 return i915_drm_freeze(drm_dev);
725}
726
727static int i915_pm_thaw(struct device *dev)
728{
729 struct pci_dev *pdev = to_pci_dev(dev);
730 struct drm_device *drm_dev = pci_get_drvdata(pdev);
731
732 return i915_drm_thaw(drm_dev);
733}
734
735static int i915_pm_poweroff(struct device *dev)
736{
737 struct pci_dev *pdev = to_pci_dev(dev);
738 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100739
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100740 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800741}
742
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100743static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800744 .suspend = i915_pm_suspend,
745 .resume = i915_pm_resume,
746 .freeze = i915_pm_freeze,
747 .thaw = i915_pm_thaw,
748 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100749 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800750};
751
Jesse Barnesde151cf2008-11-12 10:03:55 -0800752static struct vm_operations_struct i915_gem_vm_ops = {
753 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800754 .open = drm_gem_vm_open,
755 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800756};
757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100759 /* don't use mtrr's here, the Xserver or user space app should
760 * deal with them for intel hardware.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762 .driver_features =
763 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
764 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100765 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000766 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700767 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100768 .lastclose = i915_driver_lastclose,
769 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700770 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100771
772 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
773 .suspend = i915_suspend,
774 .resume = i915_resume,
775
Dave Airliecda17382005-07-10 17:31:26 +1000776 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000778 .master_create = i915_master_create,
779 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500780#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400781 .debugfs_init = i915_debugfs_init,
782 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500783#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700784 .gem_init_object = i915_gem_init_object,
785 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800786 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000787 .dumb_create = i915_gem_dumb_create,
788 .dumb_map_offset = i915_gem_mmap_gtt,
789 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 .ioctls = i915_ioctls,
791 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000792 .owner = THIS_MODULE,
793 .open = drm_open,
794 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000795 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800796 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000797 .poll = drm_poll,
798 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000799 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000800#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000801 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000802#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200803 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100804 },
805
Dave Airlie22eae942005-11-10 22:16:34 +1100806 .name = DRIVER_NAME,
807 .desc = DRIVER_DESC,
808 .date = DRIVER_DATE,
809 .major = DRIVER_MAJOR,
810 .minor = DRIVER_MINOR,
811 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812};
813
Dave Airlie8410ea32010-12-15 03:16:38 +1000814static struct pci_driver i915_pci_driver = {
815 .name = DRIVER_NAME,
816 .id_table = pciidlist,
817 .probe = i915_pci_probe,
818 .remove = i915_pci_remove,
819 .driver.pm = &i915_pm_ops,
820};
821
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822static int __init i915_init(void)
823{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800824 if (!intel_agp_enabled) {
825 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
826 return -ENODEV;
827 }
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800830
831 /*
832 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
833 * explicitly disabled with the module pararmeter.
834 *
835 * Otherwise, just follow the parameter (defaulting to off).
836 *
837 * Allow optional vga_text_mode_force boot option to override
838 * the default behavior.
839 */
840#if defined(CONFIG_DRM_I915_KMS)
841 if (i915_modeset != 0)
842 driver.driver_features |= DRIVER_MODESET;
843#endif
844 if (i915_modeset == 1)
845 driver.driver_features |= DRIVER_MODESET;
846
847#ifdef CONFIG_VGA_CONSOLE
848 if (vgacon_text_force() && i915_modeset == -1)
849 driver.driver_features &= ~DRIVER_MODESET;
850#endif
851
Chris Wilson3885c6b2011-01-23 10:45:14 +0000852 if (!(driver.driver_features & DRIVER_MODESET))
853 driver.get_vblank_timestamp = NULL;
854
Dave Airlie8410ea32010-12-15 03:16:38 +1000855 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856}
857
858static void __exit i915_exit(void)
859{
Dave Airlie8410ea32010-12-15 03:16:38 +1000860 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861}
862
863module_init(i915_init);
864module_exit(i915_exit);
865
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000866MODULE_AUTHOR(DRIVER_AUTHOR);
867MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868MODULE_LICENSE("GPL and additional rights");