blob: 1cd82f9efb778588176b85b4bb2a6ef21380d75b [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkov1433eb92009-10-21 13:44:36 +020028 * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
29 * later.
Borislav Petkovb70ef012009-06-25 19:32:38 +020030 */
Borislav Petkov1433eb92009-10-21 13:44:36 +020031static int ddr2_dbam_revCG[] = {
32 [0] = 32,
33 [1] = 64,
34 [2] = 128,
35 [3] = 256,
36 [4] = 512,
37 [5] = 1024,
38 [6] = 2048,
39};
40
41static int ddr2_dbam_revD[] = {
42 [0] = 32,
43 [1] = 64,
44 [2 ... 3] = 128,
45 [4] = 256,
46 [5] = 512,
47 [6] = 256,
48 [7] = 512,
49 [8 ... 9] = 1024,
50 [10] = 2048,
51};
52
53static int ddr2_dbam[] = { [0] = 128,
54 [1] = 256,
55 [2 ... 4] = 512,
56 [5 ... 6] = 1024,
57 [7 ... 8] = 2048,
58 [9 ... 10] = 4096,
59 [11] = 8192,
60};
61
62static int ddr3_dbam[] = { [0] = -1,
63 [1] = 256,
64 [2] = 512,
65 [3 ... 4] = -1,
66 [5 ... 6] = 1024,
67 [7 ... 8] = 2048,
68 [9 ... 10] = 4096,
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020069 [11] = 8192,
Borislav Petkovb70ef012009-06-25 19:32:38 +020070};
71
72/*
73 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
74 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
75 * or higher value'.
76 *
77 *FIXME: Produce a better mapping/linearisation.
78 */
79
Borislav Petkov39094442010-11-24 19:52:09 +010080
81struct scrubrate {
82 u32 scrubval; /* bit pattern for scrub rate */
83 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
84} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020085 { 0x01, 1600000000UL},
86 { 0x02, 800000000UL},
87 { 0x03, 400000000UL},
88 { 0x04, 200000000UL},
89 { 0x05, 100000000UL},
90 { 0x06, 50000000UL},
91 { 0x07, 25000000UL},
92 { 0x08, 12284069UL},
93 { 0x09, 6274509UL},
94 { 0x0A, 3121951UL},
95 { 0x0B, 1560975UL},
96 { 0x0C, 781440UL},
97 { 0x0D, 390720UL},
98 { 0x0E, 195300UL},
99 { 0x0F, 97650UL},
100 { 0x10, 48854UL},
101 { 0x11, 24427UL},
102 { 0x12, 12213UL},
103 { 0x13, 6101UL},
104 { 0x14, 3051UL},
105 { 0x15, 1523UL},
106 { 0x16, 761UL},
107 { 0x00, 0UL}, /* scrubbing off */
108};
109
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200110static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
111 u32 *val, const char *func)
112{
113 int err = 0;
114
115 err = pci_read_config_dword(pdev, offset, val);
116 if (err)
117 amd64_warn("%s: error reading F%dx%03x.\n",
118 func, PCI_FUNC(pdev->devfn), offset);
119
120 return err;
121}
122
123int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
124 u32 val, const char *func)
125{
126 int err = 0;
127
128 err = pci_write_config_dword(pdev, offset, val);
129 if (err)
130 amd64_warn("%s: error writing to F%dx%03x.\n",
131 func, PCI_FUNC(pdev->devfn), offset);
132
133 return err;
134}
135
136/*
137 *
138 * Depending on the family, F2 DCT reads need special handling:
139 *
140 * K8: has a single DCT only
141 *
142 * F10h: each DCT has its own set of regs
143 * DCT0 -> F2x040..
144 * DCT1 -> F2x140..
145 *
146 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
147 *
148 */
149static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
150 const char *func)
151{
152 if (addr >= 0x100)
153 return -EINVAL;
154
155 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
156}
157
158static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
159 const char *func)
160{
161 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
162}
163
164static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
165 const char *func)
166{
167 u32 reg = 0;
168 u8 dct = 0;
169
170 if (addr >= 0x140 && addr <= 0x1a0) {
171 dct = 1;
172 addr -= 0x100;
173 }
174
175 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
176 reg &= 0xfffffffe;
177 reg |= dct;
178 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
179
180 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
181}
182
Borislav Petkovb70ef012009-06-25 19:32:38 +0200183/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200184 * Memory scrubber control interface. For K8, memory scrubbing is handled by
185 * hardware and can involve L2 cache, dcache as well as the main memory. With
186 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
187 * functionality.
188 *
189 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
190 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
191 * bytes/sec for the setting.
192 *
193 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
194 * other archs, we might not have access to the caches directly.
195 */
196
197/*
198 * scan the scrub rate mapping table for a close or matching bandwidth value to
199 * issue. If requested is too big, then use last maximum value found.
200 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200201static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200202{
203 u32 scrubval;
204 int i;
205
206 /*
207 * map the configured rate (new_bw) to a value specific to the AMD64
208 * memory controller and apply to register. Search for the first
209 * bandwidth entry that is greater or equal than the setting requested
210 * and program that. If at last entry, turn off DRAM scrubbing.
211 */
212 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
213 /*
214 * skip scrub rates which aren't recommended
215 * (see F10 BKDG, F3x58)
216 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200217 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200218 continue;
219
220 if (scrubrates[i].bandwidth <= new_bw)
221 break;
222
223 /*
224 * if no suitable bandwidth found, turn off DRAM scrubbing
225 * entirely by falling back to the last element in the
226 * scrubrates array.
227 */
228 }
229
230 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200231
Borislav Petkov5980bb92011-01-07 16:26:49 +0100232 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200233
Borislav Petkov39094442010-11-24 19:52:09 +0100234 if (scrubval)
235 return scrubrates[i].bandwidth;
236
Doug Thompson2bc65412009-05-04 20:11:14 +0200237 return 0;
238}
239
Borislav Petkov395ae782010-10-01 18:38:19 +0200240static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200241{
242 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson2bc65412009-05-04 20:11:14 +0200243
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200244 return __amd64_set_scrub_rate(pvt->F3, bw, pvt->min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200245}
246
Borislav Petkov39094442010-11-24 19:52:09 +0100247static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200248{
249 struct amd64_pvt *pvt = mci->pvt_info;
250 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100251 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200252
Borislav Petkov5980bb92011-01-07 16:26:49 +0100253 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200254
255 scrubval = scrubval & 0x001F;
256
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200257 amd64_debug("pci-read, sdram scrub control value: %d\n", scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200258
Roel Kluin926311f2010-01-11 20:58:21 +0100259 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200260 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100261 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200262 break;
263 }
264 }
Borislav Petkov39094442010-11-24 19:52:09 +0100265 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200266}
267
Doug Thompson67757632009-04-27 15:53:22 +0200268/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200269 * returns true if the SysAddr given by sys_addr matches the
270 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200271 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200272static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, int nid)
Doug Thompson67757632009-04-27 15:53:22 +0200273{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200274 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200275
276 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
277 * all ones if the most significant implemented address bit is 1.
278 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
279 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
280 * Application Programming.
281 */
282 addr = sys_addr & 0x000000ffffffffffull;
283
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200284 return ((addr >= get_dram_base(pvt, nid)) &&
285 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200286}
287
288/*
289 * Attempt to map a SysAddr to a node. On success, return a pointer to the
290 * mem_ctl_info structure for the node that the SysAddr maps to.
291 *
292 * On failure, return NULL.
293 */
294static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
295 u64 sys_addr)
296{
297 struct amd64_pvt *pvt;
298 int node_id;
299 u32 intlv_en, bits;
300
301 /*
302 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
303 * 3.4.4.2) registers to map the SysAddr to a node ID.
304 */
305 pvt = mci->pvt_info;
306
307 /*
308 * The value of this field should be the same for all DRAM Base
309 * registers. Therefore we arbitrarily choose to read it from the
310 * register for node 0.
311 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200312 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200313
314 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200315 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200316 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200317 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200318 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200319 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200320 }
321
Borislav Petkov72f158f2009-09-18 12:27:27 +0200322 if (unlikely((intlv_en != 0x01) &&
323 (intlv_en != 0x03) &&
324 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200325 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200326 return NULL;
327 }
328
329 bits = (((u32) sys_addr) >> 12) & intlv_en;
330
331 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200332 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200333 break; /* intlv_sel field matches */
334
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200335 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200336 goto err_no_match;
337 }
338
339 /* sanity test for sys_addr */
340 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200341 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
342 "range for node %d with node interleaving enabled.\n",
343 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200344 return NULL;
345 }
346
347found:
348 return edac_mc_find(node_id);
349
350err_no_match:
351 debugf2("sys_addr 0x%lx doesn't match any node\n",
352 (unsigned long)sys_addr);
353
354 return NULL;
355}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200356
357/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100358 * compute the CS base address of the @csrow on the DRAM controller @dct.
359 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200360 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100361static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
362 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200363{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100364 u64 csbase, csmask, base_bits, mask_bits;
365 u8 addr_shift;
366
367 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
368 csbase = pvt->csels[dct].csbases[csrow];
369 csmask = pvt->csels[dct].csmasks[csrow];
370 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
371 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
372 addr_shift = 4;
373 } else {
374 csbase = pvt->csels[dct].csbases[csrow];
375 csmask = pvt->csels[dct].csmasks[csrow >> 1];
376 addr_shift = 8;
377
378 if (boot_cpu_data.x86 == 0x15)
379 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
380 else
381 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
382 }
383
384 *base = (csbase & base_bits) << addr_shift;
385
386 *mask = ~0ULL;
387 /* poke holes for the csmask */
388 *mask &= ~(mask_bits << addr_shift);
389 /* OR them in */
390 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200391}
392
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100393#define for_each_chip_select(i, dct, pvt) \
394 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200395
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100396#define chip_select_base(i, dct, pvt) \
397 pvt->csels[dct].csbases[i]
398
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100399#define for_each_chip_select_mask(i, dct, pvt) \
400 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200401
402/*
403 * @input_addr is an InputAddr associated with the node given by mci. Return the
404 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
405 */
406static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
407{
408 struct amd64_pvt *pvt;
409 int csrow;
410 u64 base, mask;
411
412 pvt = mci->pvt_info;
413
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100414 for_each_chip_select(csrow, 0, pvt) {
415 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200416 continue;
417
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100418 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
419
420 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200421
422 if ((input_addr & mask) == (base & mask)) {
423 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
424 (unsigned long)input_addr, csrow,
425 pvt->mc_node_id);
426
427 return csrow;
428 }
429 }
Doug Thompsone2ce7252009-04-27 15:57:12 +0200430 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
431 (unsigned long)input_addr, pvt->mc_node_id);
432
433 return -1;
434}
435
436/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200437 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
438 * for the node represented by mci. Info is passed back in *hole_base,
439 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
440 * info is invalid. Info may be invalid for either of the following reasons:
441 *
442 * - The revision of the node is not E or greater. In this case, the DRAM Hole
443 * Address Register does not exist.
444 *
445 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
446 * indicating that its contents are not valid.
447 *
448 * The values passed back in *hole_base, *hole_offset, and *hole_size are
449 * complete 32-bit values despite the fact that the bitfields in the DHAR
450 * only represent bits 31-24 of the base and offset values.
451 */
452int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
453 u64 *hole_offset, u64 *hole_size)
454{
455 struct amd64_pvt *pvt = mci->pvt_info;
456 u64 base;
457
458 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200459 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200460 debugf1(" revision %d for node %d does not support DHAR\n",
461 pvt->ext_model, pvt->mc_node_id);
462 return 1;
463 }
464
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100465 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100466 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200467 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
468 return 1;
469 }
470
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100471 if (!dhar_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200472 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
473 pvt->mc_node_id);
474 return 1;
475 }
476
477 /* This node has Memory Hoisting */
478
479 /* +------------------+--------------------+--------------------+-----
480 * | memory | DRAM hole | relocated |
481 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
482 * | | | DRAM hole |
483 * | | | [0x100000000, |
484 * | | | (0x100000000+ |
485 * | | | (0xffffffff-x))] |
486 * +------------------+--------------------+--------------------+-----
487 *
488 * Above is a diagram of physical memory showing the DRAM hole and the
489 * relocated addresses from the DRAM hole. As shown, the DRAM hole
490 * starts at address x (the base address) and extends through address
491 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
492 * addresses in the hole so that they start at 0x100000000.
493 */
494
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100495 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200496
497 *hole_base = base;
498 *hole_size = (0x1ull << 32) - base;
499
500 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100501 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200502 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100503 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200504
505 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
506 pvt->mc_node_id, (unsigned long)*hole_base,
507 (unsigned long)*hole_offset, (unsigned long)*hole_size);
508
509 return 0;
510}
511EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
512
Doug Thompson93c2df52009-05-04 20:46:50 +0200513/*
514 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
515 * assumed that sys_addr maps to the node given by mci.
516 *
517 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
518 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
519 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
520 * then it is also involved in translating a SysAddr to a DramAddr. Sections
521 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
522 * These parts of the documentation are unclear. I interpret them as follows:
523 *
524 * When node n receives a SysAddr, it processes the SysAddr as follows:
525 *
526 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
527 * Limit registers for node n. If the SysAddr is not within the range
528 * specified by the base and limit values, then node n ignores the Sysaddr
529 * (since it does not map to node n). Otherwise continue to step 2 below.
530 *
531 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
532 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
533 * the range of relocated addresses (starting at 0x100000000) from the DRAM
534 * hole. If not, skip to step 3 below. Else get the value of the
535 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
536 * offset defined by this value from the SysAddr.
537 *
538 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
539 * Base register for node n. To obtain the DramAddr, subtract the base
540 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
541 */
542static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
543{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200544 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200545 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
546 int ret = 0;
547
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200548 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200549
550 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
551 &hole_size);
552 if (!ret) {
553 if ((sys_addr >= (1ull << 32)) &&
554 (sys_addr < ((1ull << 32) + hole_size))) {
555 /* use DHAR to translate SysAddr to DramAddr */
556 dram_addr = sys_addr - hole_offset;
557
558 debugf2("using DHAR to translate SysAddr 0x%lx to "
559 "DramAddr 0x%lx\n",
560 (unsigned long)sys_addr,
561 (unsigned long)dram_addr);
562
563 return dram_addr;
564 }
565 }
566
567 /*
568 * Translate the SysAddr to a DramAddr as shown near the start of
569 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
570 * only deals with 40-bit values. Therefore we discard bits 63-40 of
571 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
572 * discard are all 1s. Otherwise the bits we discard are all 0s. See
573 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
574 * Programmer's Manual Volume 1 Application Programming.
575 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100576 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200577
578 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
579 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
580 (unsigned long)dram_addr);
581 return dram_addr;
582}
583
584/*
585 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
586 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
587 * for node interleaving.
588 */
589static int num_node_interleave_bits(unsigned intlv_en)
590{
591 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
592 int n;
593
594 BUG_ON(intlv_en > 7);
595 n = intlv_shift_table[intlv_en];
596 return n;
597}
598
599/* Translate the DramAddr given by @dram_addr to an InputAddr. */
600static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
601{
602 struct amd64_pvt *pvt;
603 int intlv_shift;
604 u64 input_addr;
605
606 pvt = mci->pvt_info;
607
608 /*
609 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
610 * concerning translating a DramAddr to an InputAddr.
611 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200612 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100613 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
614 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200615
616 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
617 intlv_shift, (unsigned long)dram_addr,
618 (unsigned long)input_addr);
619
620 return input_addr;
621}
622
623/*
624 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
625 * assumed that @sys_addr maps to the node given by mci.
626 */
627static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
628{
629 u64 input_addr;
630
631 input_addr =
632 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
633
634 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
635 (unsigned long)sys_addr, (unsigned long)input_addr);
636
637 return input_addr;
638}
639
640
641/*
642 * @input_addr is an InputAddr associated with the node represented by mci.
643 * Translate @input_addr to a DramAddr and return the result.
644 */
645static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
646{
647 struct amd64_pvt *pvt;
648 int node_id, intlv_shift;
649 u64 bits, dram_addr;
650 u32 intlv_sel;
651
652 /*
653 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
654 * shows how to translate a DramAddr to an InputAddr. Here we reverse
655 * this procedure. When translating from a DramAddr to an InputAddr, the
656 * bits used for node interleaving are discarded. Here we recover these
657 * bits from the IntlvSel field of the DRAM Limit register (section
658 * 3.4.4.2) for the node that input_addr is associated with.
659 */
660 pvt = mci->pvt_info;
661 node_id = pvt->mc_node_id;
662 BUG_ON((node_id < 0) || (node_id > 7));
663
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200664 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200665
666 if (intlv_shift == 0) {
667 debugf1(" InputAddr 0x%lx translates to DramAddr of "
668 "same value\n", (unsigned long)input_addr);
669
670 return input_addr;
671 }
672
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100673 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
674 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200675
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200676 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200677 dram_addr = bits + (intlv_sel << 12);
678
679 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
680 "(%d node interleave bits)\n", (unsigned long)input_addr,
681 (unsigned long)dram_addr, intlv_shift);
682
683 return dram_addr;
684}
685
686/*
687 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
688 * @dram_addr to a SysAddr.
689 */
690static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
691{
692 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200693 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200694 int ret = 0;
695
696 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
697 &hole_size);
698 if (!ret) {
699 if ((dram_addr >= hole_base) &&
700 (dram_addr < (hole_base + hole_size))) {
701 sys_addr = dram_addr + hole_offset;
702
703 debugf1("using DHAR to translate DramAddr 0x%lx to "
704 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
705 (unsigned long)sys_addr);
706
707 return sys_addr;
708 }
709 }
710
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200711 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200712 sys_addr = dram_addr + base;
713
714 /*
715 * The sys_addr we have computed up to this point is a 40-bit value
716 * because the k8 deals with 40-bit values. However, the value we are
717 * supposed to return is a full 64-bit physical address. The AMD
718 * x86-64 architecture specifies that the most significant implemented
719 * address bit through bit 63 of a physical address must be either all
720 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
721 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
722 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
723 * Programming.
724 */
725 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
726
727 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
728 pvt->mc_node_id, (unsigned long)dram_addr,
729 (unsigned long)sys_addr);
730
731 return sys_addr;
732}
733
734/*
735 * @input_addr is an InputAddr associated with the node given by mci. Translate
736 * @input_addr to a SysAddr.
737 */
738static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
739 u64 input_addr)
740{
741 return dram_addr_to_sys_addr(mci,
742 input_addr_to_dram_addr(mci, input_addr));
743}
744
745/*
746 * Find the minimum and maximum InputAddr values that map to the given @csrow.
747 * Pass back these values in *input_addr_min and *input_addr_max.
748 */
749static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
750 u64 *input_addr_min, u64 *input_addr_max)
751{
752 struct amd64_pvt *pvt;
753 u64 base, mask;
754
755 pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100756 BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
Doug Thompson93c2df52009-05-04 20:46:50 +0200757
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100758 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
Doug Thompson93c2df52009-05-04 20:46:50 +0200759
760 *input_addr_min = base & ~mask;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100761 *input_addr_max = base | mask;
Doug Thompson93c2df52009-05-04 20:46:50 +0200762}
763
Doug Thompson93c2df52009-05-04 20:46:50 +0200764/* Map the Error address to a PAGE and PAGE OFFSET. */
765static inline void error_address_to_page_and_offset(u64 error_address,
766 u32 *page, u32 *offset)
767{
768 *page = (u32) (error_address >> PAGE_SHIFT);
769 *offset = ((u32) error_address) & ~PAGE_MASK;
770}
771
772/*
773 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
774 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
775 * of a node that detected an ECC memory error. mci represents the node that
776 * the error address maps to (possibly different from the node that detected
777 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
778 * error.
779 */
780static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
781{
782 int csrow;
783
784 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
785
786 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200787 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
788 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200789 return csrow;
790}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200791
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100792static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200793
Doug Thompson2da11652009-04-27 16:09:09 +0200794/*
795 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
796 * are ECC capable.
797 */
798static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
799{
Borislav Petkovcb328502010-12-22 14:28:24 +0100800 u8 bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200801 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200802
Borislav Petkov1433eb92009-10-21 13:44:36 +0200803 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200804 ? 19
805 : 17;
806
Borislav Petkov584fcff2009-06-10 18:29:54 +0200807 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200808 edac_cap = EDAC_FLAG_SECDED;
809
810 return edac_cap;
811}
812
813
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200814static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200815
Borislav Petkov68798e12009-11-03 16:18:33 +0100816static void amd64_dump_dramcfg_low(u32 dclr, int chan)
817{
818 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
819
820 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
821 (dclr & BIT(16)) ? "un" : "",
822 (dclr & BIT(19)) ? "yes" : "no");
823
824 debugf1(" PAR/ERR parity: %s\n",
825 (dclr & BIT(8)) ? "enabled" : "disabled");
826
Borislav Petkovcb328502010-12-22 14:28:24 +0100827 if (boot_cpu_data.x86 == 0x10)
828 debugf1(" DCT 128bit mode width: %s\n",
829 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100830
831 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
832 (dclr & BIT(12)) ? "yes" : "no",
833 (dclr & BIT(13)) ? "yes" : "no",
834 (dclr & BIT(14)) ? "yes" : "no",
835 (dclr & BIT(15)) ? "yes" : "no");
836}
837
Doug Thompson2da11652009-04-27 16:09:09 +0200838/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200839static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200840{
Borislav Petkov68798e12009-11-03 16:18:33 +0100841 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200842
Borislav Petkov68798e12009-11-03 16:18:33 +0100843 debugf1(" NB two channel DRAM capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100844 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100845
846 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100847 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
848 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100849
850 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200851
Borislav Petkov8de1d912009-10-16 13:39:30 +0200852 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200853
Borislav Petkov8de1d912009-10-16 13:39:30 +0200854 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
855 "offset: 0x%08x\n",
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100856 pvt->dhar, dhar_base(pvt),
857 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
858 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200859
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100860 debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200861
Borislav Petkov4d796362011-02-03 15:59:57 +0100862 amd64_debug_display_dimm_sizes(0, pvt);
863
Borislav Petkov8de1d912009-10-16 13:39:30 +0200864 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100865 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200866 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100867
868 amd64_debug_display_dimm_sizes(1, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200869
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200870 amd64_info("using %s syndromes.\n", ((pvt->syn_type == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100871
Borislav Petkov8de1d912009-10-16 13:39:30 +0200872 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100873 if (!dct_ganging_enabled(pvt))
874 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200875}
876
Doug Thompson94be4bf2009-04-27 16:12:00 +0200877/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100878 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200879 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100880static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200881{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200882 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100883 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
884 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200885 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100886 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
887 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200888 }
889}
890
891/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100892 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200893 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200894static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200895{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100896 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200897
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100898 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200899
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100900 for_each_chip_select(cs, 0, pvt) {
901 u32 reg0 = DCSB0 + (cs * 4);
902 u32 reg1 = DCSB1 + (cs * 4);
903 u32 *base0 = &pvt->csels[0].csbases[cs];
904 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200905
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100906 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200907 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100908 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200909
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100910 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
911 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200912
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100913 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
914 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
915 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200916 }
917
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100918 for_each_chip_select_mask(cs, 0, pvt) {
919 u32 reg0 = DCSM0 + (cs * 4);
920 u32 reg1 = DCSM1 + (cs * 4);
921 u32 *mask0 = &pvt->csels[0].csmasks[cs];
922 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200923
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100924 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200925 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100926 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200927
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100928 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
929 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200930
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100931 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
932 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
933 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200934 }
935}
936
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200937static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200938{
939 enum mem_type type;
940
Borislav Petkovcb328502010-12-22 14:28:24 +0100941 /* F15h supports only DDR3 */
942 if (boot_cpu_data.x86 >= 0x15)
943 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
944 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100945 if (pvt->dchr0 & DDR3_MODE)
946 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
947 else
948 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200949 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200950 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
951 }
952
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200953 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200954
955 return type;
956}
957
Borislav Petkovcb328502010-12-22 14:28:24 +0100958/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200959static int k8_early_channel_count(struct amd64_pvt *pvt)
960{
Borislav Petkovcb328502010-12-22 14:28:24 +0100961 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200962
Borislav Petkov9f56da02010-10-01 19:44:53 +0200963 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200964 /* RevF (NPT) and later */
965 flag = pvt->dclr0 & F10_WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200966 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200967 /* RevE and earlier */
968 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200969
970 /* not used */
971 pvt->dclr1 = 0;
972
973 return (flag) ? 2 : 1;
974}
975
Borislav Petkov70046622011-01-10 14:37:27 +0100976/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
977static u64 get_error_address(struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200978{
Borislav Petkov70046622011-01-10 14:37:27 +0100979 u8 start_bit = 1;
980 u8 end_bit = 47;
981
982 if (boot_cpu_data.x86 == 0xf) {
983 start_bit = 3;
984 end_bit = 39;
985 }
986
987 return m->addr & GENMASK(start_bit, end_bit);
Doug Thompsonddff8762009-04-27 16:14:52 +0200988}
989
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200990static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200991{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200992 u32 off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +0200993
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200994 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
995 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200996
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200997 if (boot_cpu_data.x86 == 0xf)
998 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200999
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001000 if (!dram_rw(pvt, range))
1001 return;
Doug Thompsonddff8762009-04-27 16:14:52 +02001002
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001003 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1004 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Doug Thompsonddff8762009-04-27 16:14:52 +02001005}
1006
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001007static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1008 u16 syndrome)
Doug Thompsonddff8762009-04-27 16:14:52 +02001009{
1010 struct mem_ctl_info *src_mci;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001011 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +02001012 int channel, csrow;
1013 u32 page, offset;
Doug Thompsonddff8762009-04-27 16:14:52 +02001014
1015 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001016 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001017 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001018 if (channel < 0) {
1019 /*
1020 * Syndrome didn't map, so we don't know which of the
1021 * 2 DIMMs is in error. So we need to ID 'both' of them
1022 * as suspect.
1023 */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001024 amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
1025 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001026 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1027 return;
1028 }
1029 } else {
1030 /*
1031 * non-chipkill ecc mode
1032 *
1033 * The k8 documentation is unclear about how to determine the
1034 * channel number when using non-chipkill memory. This method
1035 * was obtained from email communication with someone at AMD.
1036 * (Wish the email was placed in this comment - norsk)
1037 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001038 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001039 }
1040
1041 /*
1042 * Find out which node the error address belongs to. This may be
1043 * different from the node that detected the error.
1044 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001045 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001046 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001047 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001048 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001049 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1050 return;
1051 }
1052
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001053 /* Now map the sys_addr to a CSROW */
1054 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001055 if (csrow < 0) {
1056 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1057 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001058 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001059
1060 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1061 channel, EDAC_MOD_STR);
1062 }
1063}
1064
Borislav Petkov1433eb92009-10-21 13:44:36 +02001065static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompsonddff8762009-04-27 16:14:52 +02001066{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001067 int *dbam_map;
Doug Thompsonddff8762009-04-27 16:14:52 +02001068
Borislav Petkov1433eb92009-10-21 13:44:36 +02001069 if (pvt->ext_model >= K8_REV_F)
1070 dbam_map = ddr2_dbam;
1071 else if (pvt->ext_model >= K8_REV_D)
1072 dbam_map = ddr2_dbam_revD;
1073 else
1074 dbam_map = ddr2_dbam_revCG;
Doug Thompsonddff8762009-04-27 16:14:52 +02001075
Borislav Petkov1433eb92009-10-21 13:44:36 +02001076 return dbam_map[cs_mode];
Doug Thompsonddff8762009-04-27 16:14:52 +02001077}
1078
Doug Thompson1afd3c92009-04-27 16:16:50 +02001079/*
1080 * Get the number of DCT channels in use.
1081 *
1082 * Return:
1083 * number of Memory Channels in operation
1084 * Pass back:
1085 * contents of the DCL0_LOW register
1086 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001087static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001088{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001089 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001090
Borislav Petkov7d20d142011-01-07 17:58:04 +01001091 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
1092 if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & F10_WIDTH_128))
1093 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001094
1095 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001096 * Need to check if in unganged mode: In such, there are 2 channels,
1097 * but they are not in 128 bit mode and thus the above 'dclr0' status
1098 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001099 *
1100 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1101 * their CSEnable bit on. If so, then SINGLE DIMM case.
1102 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001103 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001104
1105 /*
1106 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1107 * is more than just one DIMM present in unganged mode. Need to check
1108 * both controllers since DIMMs can be placed in either one.
1109 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001110 for (i = 0; i < 2; i++) {
1111 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001112
Wan Wei57a30852009-08-07 17:04:49 +02001113 for (j = 0; j < 4; j++) {
1114 if (DBAM_DIMM(j, dbam) > 0) {
1115 channels++;
1116 break;
1117 }
1118 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001119 }
1120
Borislav Petkovd16149e2009-10-16 19:55:49 +02001121 if (channels > 2)
1122 channels = 2;
1123
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001124 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001125
1126 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001127}
1128
Borislav Petkov1433eb92009-10-21 13:44:36 +02001129static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001130{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001131 int *dbam_map;
1132
1133 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
1134 dbam_map = ddr3_dbam;
1135 else
1136 dbam_map = ddr2_dbam;
1137
1138 return dbam_map[cs_mode];
Doug Thompson1afd3c92009-04-27 16:16:50 +02001139}
1140
Doug Thompson6163b5d2009-04-27 16:20:17 +02001141static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1142{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001143
Borislav Petkov78da1212010-12-22 19:31:45 +01001144 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
1145 debugf0("F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1146 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001147
Borislav Petkov78da1212010-12-22 19:31:45 +01001148 debugf0(" mode: %s, All DCTs on: %s\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001149 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1150 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001151
Borislav Petkov72381bd2009-10-09 19:14:43 +02001152 if (!dct_ganging_enabled(pvt))
1153 debugf0(" Address range split per DCT: %s\n",
1154 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1155
Borislav Petkov78da1212010-12-22 19:31:45 +01001156 debugf0(" data interleave for ECC: %s, "
Borislav Petkov72381bd2009-10-09 19:14:43 +02001157 "DRAM cleared since last warm reset: %s\n",
1158 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1159 (dct_memory_cleared(pvt) ? "yes" : "no"));
1160
Borislav Petkov78da1212010-12-22 19:31:45 +01001161 debugf0(" channel interleave: %s, "
1162 "interleave bits selector: 0x%x\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001163 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001164 dct_sel_interleave_addr(pvt));
1165 }
1166
Borislav Petkov78da1212010-12-22 19:31:45 +01001167 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001168}
1169
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001170/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001171 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001172 * Interleaving Modes.
1173 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001174static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001175 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001176{
Borislav Petkov78da1212010-12-22 19:31:45 +01001177 u32 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001178
1179 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001180 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001181
Borislav Petkov229a7a12010-12-09 18:57:54 +01001182 if (hi_range_sel)
1183 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001184
Borislav Petkov229a7a12010-12-09 18:57:54 +01001185 /*
1186 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1187 */
1188 if (dct_interleave_enabled(pvt)) {
1189 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001190
Borislav Petkov229a7a12010-12-09 18:57:54 +01001191 /* return DCT select function: 0=DCT0, 1=DCT1 */
1192 if (!intlv_addr)
1193 return sys_addr >> 6 & 1;
1194
1195 if (intlv_addr & 0x2) {
1196 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1197 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1198
1199 return ((sys_addr >> shift) & 1) ^ temp;
1200 }
1201
1202 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1203 }
1204
1205 if (dct_high_range_enabled(pvt))
1206 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001207
1208 return 0;
1209}
1210
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001211/* Convert the sys_addr to the normalized DCT address */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001212static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, int range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001213 u64 sys_addr, bool hi_rng,
1214 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001215{
1216 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001217 u64 dram_base = get_dram_base(pvt, range);
1218 u64 hole_off = f10_dhar_offset(pvt);
1219 u32 hole_valid = dhar_valid(pvt);
1220 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001221
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001222 if (hi_rng) {
1223 /*
1224 * if
1225 * base address of high range is below 4Gb
1226 * (bits [47:27] at [31:11])
1227 * DRAM address space on this DCT is hoisted above 4Gb &&
1228 * sys_addr > 4Gb
1229 *
1230 * remove hole offset from sys_addr
1231 * else
1232 * remove high range offset from sys_addr
1233 */
1234 if ((!(dct_sel_base_addr >> 16) ||
1235 dct_sel_base_addr < dhar_base(pvt)) &&
1236 hole_valid &&
1237 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001238 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001239 else
1240 chan_off = dct_sel_base_off;
1241 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001242 /*
1243 * if
1244 * we have a valid hole &&
1245 * sys_addr > 4Gb
1246 *
1247 * remove hole
1248 * else
1249 * remove dram base to normalize to DCT address
1250 */
1251 if (hole_valid && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001252 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001253 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001254 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001255 }
1256
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001257 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001258}
1259
Doug Thompson6163b5d2009-04-27 16:20:17 +02001260/*
1261 * checks if the csrow passed in is marked as SPARED, if so returns the new
1262 * spare row
1263 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001264static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001265{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001266 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001267
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001268 if (online_spare_swap_done(pvt, dct) &&
1269 csrow == online_spare_bad_dramcs(pvt, dct)) {
1270
1271 for_each_chip_select(tmp_cs, dct, pvt) {
1272 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1273 csrow = tmp_cs;
1274 break;
1275 }
1276 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001277 }
1278 return csrow;
1279}
1280
1281/*
1282 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1283 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1284 *
1285 * Return:
1286 * -EINVAL: NOT FOUND
1287 * 0..csrow = Chip-Select Row
1288 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001289static int f1x_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001290{
1291 struct mem_ctl_info *mci;
1292 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001293 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001294 int cs_found = -EINVAL;
1295 int csrow;
1296
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001297 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001298 if (!mci)
1299 return cs_found;
1300
1301 pvt = mci->pvt_info;
1302
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001303 debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001304
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001305 for_each_chip_select(csrow, dct, pvt) {
1306 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001307 continue;
1308
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001309 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001310
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001311 debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1312 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001313
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001314 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001315
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001316 debugf1(" (InputAddr & ~CSMask)=0x%llx "
1317 "(CSBase & ~CSMask)=0x%llx\n",
1318 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001319
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001320 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1321 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001322
1323 debugf1(" MATCH csrow=%d\n", cs_found);
1324 break;
1325 }
1326 }
1327 return cs_found;
1328}
1329
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001330/*
1331 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1332 * swapped with a region located at the bottom of memory so that the GPU can use
1333 * the interleaved region and thus two channels.
1334 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001335static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001336{
1337 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1338
1339 if (boot_cpu_data.x86 == 0x10) {
1340 /* only revC3 and revE have that feature */
1341 if (boot_cpu_data.x86_model < 4 ||
1342 (boot_cpu_data.x86_model < 0xa &&
1343 boot_cpu_data.x86_mask < 3))
1344 return sys_addr;
1345 }
1346
1347 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1348
1349 if (!(swap_reg & 0x1))
1350 return sys_addr;
1351
1352 swap_base = (swap_reg >> 3) & 0x7f;
1353 swap_limit = (swap_reg >> 11) & 0x7f;
1354 rgn_size = (swap_reg >> 20) & 0x7f;
1355 tmp_addr = sys_addr >> 27;
1356
1357 if (!(sys_addr >> 34) &&
1358 (((tmp_addr >= swap_base) &&
1359 (tmp_addr <= swap_limit)) ||
1360 (tmp_addr < rgn_size)))
1361 return sys_addr ^ (u64)swap_base << 27;
1362
1363 return sys_addr;
1364}
1365
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001366/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001367static int f1x_match_to_this_node(struct amd64_pvt *pvt, int range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001368 u64 sys_addr, int *nid, int *chan_sel)
1369{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001370 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001371 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001372 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001373 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001374 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001375
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001376 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001377 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001378 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001379
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001380 debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1381 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001382
Borislav Petkov355fba62011-01-17 13:03:26 +01001383 if (dhar_valid(pvt) &&
1384 dhar_base(pvt) <= sys_addr &&
1385 sys_addr < BIT_64(32)) {
1386 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1387 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001388 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001389 }
1390
1391 if (intlv_en &&
1392 (intlv_sel != ((sys_addr >> 12) & intlv_en))) {
1393 amd64_warn("Botched intlv bits, en: 0x%x, sel: 0x%x\n",
1394 intlv_en, intlv_sel);
1395 return -EINVAL;
1396 }
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001397
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001398 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001399
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001400 dct_sel_base = dct_sel_baseaddr(pvt);
1401
1402 /*
1403 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1404 * select between DCT0 and DCT1.
1405 */
1406 if (dct_high_range_enabled(pvt) &&
1407 !dct_ganging_enabled(pvt) &&
1408 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001409 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001410
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001411 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001412
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001413 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001414 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001415
Borislav Petkove2f79db2011-01-13 14:57:34 +01001416 /* Remove node interleaving, see F1x120 */
1417 if (intlv_en)
1418 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1419 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001420
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001421 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001422 if (dct_interleave_enabled(pvt) &&
1423 !dct_high_range_enabled(pvt) &&
1424 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001425
1426 if (dct_sel_interleave_addr(pvt) != 1) {
1427 if (dct_sel_interleave_addr(pvt) == 0x3)
1428 /* hash 9 */
1429 chan_addr = ((chan_addr >> 10) << 9) |
1430 (chan_addr & 0x1ff);
1431 else
1432 /* A[6] or hash 6 */
1433 chan_addr = ((chan_addr >> 7) << 6) |
1434 (chan_addr & 0x3f);
1435 } else
1436 /* A[12] */
1437 chan_addr = ((chan_addr >> 13) << 12) |
1438 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001439 }
1440
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001441 debugf1(" Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001442
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001443 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001444
1445 if (cs_found >= 0) {
1446 *nid = node_id;
1447 *chan_sel = channel;
1448 }
1449 return cs_found;
1450}
1451
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001452static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001453 int *node, int *chan_sel)
1454{
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001455 int range, cs_found = -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001456
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001457 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001458
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001459 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001460 continue;
1461
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001462 if ((get_dram_base(pvt, range) <= sys_addr) &&
1463 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001464
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001465 cs_found = f1x_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001466 sys_addr, node,
1467 chan_sel);
1468 if (cs_found >= 0)
1469 break;
1470 }
1471 }
1472 return cs_found;
1473}
1474
1475/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001476 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1477 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001478 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001479 * The @sys_addr is usually an error address received from the hardware
1480 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001481 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001482static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001483 u16 syndrome)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001484{
1485 struct amd64_pvt *pvt = mci->pvt_info;
1486 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001487 int nid, csrow, chan = 0;
1488
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001489 csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001490
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001491 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001492 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001493 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001494 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001495
1496 error_address_to_page_and_offset(sys_addr, &page, &offset);
1497
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001498 /*
1499 * We need the syndromes for channel detection only when we're
1500 * ganged. Otherwise @chan should already contain the channel at
1501 * this point.
1502 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001503 if (dct_ganging_enabled(pvt))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001504 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1505
1506 if (chan >= 0)
1507 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1508 EDAC_MOD_STR);
1509 else
1510 /*
1511 * Channel unknown, report all channels on this CSROW as failed.
1512 */
1513 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1514 edac_mc_handle_ce(mci, page, offset, syndrome,
1515 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001516}
1517
1518/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001519 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001520 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001521 */
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001522static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001523{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001524 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001525 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1526 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001527
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001528 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov603adaf2009-12-21 14:52:53 +01001529 if (pvt->dclr0 & F10_WIDTH_128)
1530 factor = 1;
1531
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001532 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001533 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001534 return;
1535 else
1536 WARN_ON(ctrl != 0);
1537 }
1538
Borislav Petkov4d796362011-02-03 15:59:57 +01001539 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001540 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1541 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001542
Borislav Petkov4d796362011-02-03 15:59:57 +01001543 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001544
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001545 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1546
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001547 /* Dump memory sizes for DIMM and its CSROWs */
1548 for (dimm = 0; dimm < 4; dimm++) {
1549
1550 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001551 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001552 size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001553
1554 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001555 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001556 size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001557
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001558 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1559 dimm * 2, size0 << factor,
1560 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001561 }
1562}
1563
Doug Thompson4d376072009-04-27 16:25:05 +02001564static struct amd64_family_type amd64_family_types[] = {
1565 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001566 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001567 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1568 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001569 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001570 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001571 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1572 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001573 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001574 }
1575 },
1576 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001577 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001578 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1579 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001580 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001581 .early_channel_count = f1x_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001582 .read_dram_ctl_register = f10_read_dram_ctl_register,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001583 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001584 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001585 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1586 }
1587 },
1588 [F15_CPUS] = {
1589 .ctl_name = "F15h",
1590 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001591 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001592 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001593 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001594 }
1595 },
Doug Thompson4d376072009-04-27 16:25:05 +02001596};
1597
1598static struct pci_dev *pci_get_related_function(unsigned int vendor,
1599 unsigned int device,
1600 struct pci_dev *related)
1601{
1602 struct pci_dev *dev = NULL;
1603
1604 dev = pci_get_device(vendor, device, dev);
1605 while (dev) {
1606 if ((dev->bus->number == related->bus->number) &&
1607 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1608 break;
1609 dev = pci_get_device(vendor, device, dev);
1610 }
1611
1612 return dev;
1613}
1614
Doug Thompsonb1289d62009-04-27 16:37:05 +02001615/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001616 * These are tables of eigenvectors (one per line) which can be used for the
1617 * construction of the syndrome tables. The modified syndrome search algorithm
1618 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001619 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001620 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001621 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001622static u16 x4_vectors[] = {
1623 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1624 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1625 0x0001, 0x0002, 0x0004, 0x0008,
1626 0x1013, 0x3032, 0x4044, 0x8088,
1627 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1628 0x4857, 0xc4fe, 0x13cc, 0x3288,
1629 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1630 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1631 0x15c1, 0x2a42, 0x89ac, 0x4758,
1632 0x2b03, 0x1602, 0x4f0c, 0xca08,
1633 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1634 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1635 0x2b87, 0x164e, 0x642c, 0xdc18,
1636 0x40b9, 0x80de, 0x1094, 0x20e8,
1637 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1638 0x11c1, 0x2242, 0x84ac, 0x4c58,
1639 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1640 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1641 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1642 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1643 0x16b3, 0x3d62, 0x4f34, 0x8518,
1644 0x1e2f, 0x391a, 0x5cac, 0xf858,
1645 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1646 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1647 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1648 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1649 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1650 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1651 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1652 0x185d, 0x2ca6, 0x7914, 0x9e28,
1653 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1654 0x4199, 0x82ee, 0x19f4, 0x2e58,
1655 0x4807, 0xc40e, 0x130c, 0x3208,
1656 0x1905, 0x2e0a, 0x5804, 0xac08,
1657 0x213f, 0x132a, 0xadfc, 0x5ba8,
1658 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001659};
1660
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001661static u16 x8_vectors[] = {
1662 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1663 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1664 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1665 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1666 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1667 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1668 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1669 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1670 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1671 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1672 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1673 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1674 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1675 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1676 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1677 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1678 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1679 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1680 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1681};
1682
1683static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001684 int v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001685{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001686 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001687
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001688 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1689 u16 s = syndrome;
1690 int v_idx = err_sym * v_dim;
1691 int v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001692
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001693 /* walk over all 16 bits of the syndrome */
1694 for (i = 1; i < (1U << 16); i <<= 1) {
1695
1696 /* if bit is set in that eigenvector... */
1697 if (v_idx < v_end && vectors[v_idx] & i) {
1698 u16 ev_comp = vectors[v_idx++];
1699
1700 /* ... and bit set in the modified syndrome, */
1701 if (s & i) {
1702 /* remove it. */
1703 s ^= ev_comp;
1704
1705 if (!s)
1706 return err_sym;
1707 }
1708
1709 } else if (s & i)
1710 /* can't get to zero, move to next symbol */
1711 break;
1712 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001713 }
1714
1715 debugf0("syndrome(%x) not found\n", syndrome);
1716 return -1;
1717}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001718
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001719static int map_err_sym_to_channel(int err_sym, int sym_size)
1720{
1721 if (sym_size == 4)
1722 switch (err_sym) {
1723 case 0x20:
1724 case 0x21:
1725 return 0;
1726 break;
1727 case 0x22:
1728 case 0x23:
1729 return 1;
1730 break;
1731 default:
1732 return err_sym >> 4;
1733 break;
1734 }
1735 /* x8 symbols */
1736 else
1737 switch (err_sym) {
1738 /* imaginary bits not in a DIMM */
1739 case 0x10:
1740 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1741 err_sym);
1742 return -1;
1743 break;
1744
1745 case 0x11:
1746 return 0;
1747 break;
1748 case 0x12:
1749 return 1;
1750 break;
1751 default:
1752 return err_sym >> 3;
1753 break;
1754 }
1755 return -1;
1756}
1757
1758static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1759{
1760 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001761 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001762
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001763 if (pvt->syn_type == 8)
1764 err_sym = decode_syndrome(syndrome, x8_vectors,
1765 ARRAY_SIZE(x8_vectors),
1766 pvt->syn_type);
1767 else if (pvt->syn_type == 4)
1768 err_sym = decode_syndrome(syndrome, x4_vectors,
1769 ARRAY_SIZE(x4_vectors),
1770 pvt->syn_type);
1771 else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001772 amd64_warn("Illegal syndrome type: %u\n", pvt->syn_type);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001773 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001774 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001775
1776 return map_err_sym_to_channel(err_sym, pvt->syn_type);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001777}
1778
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001779/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001780 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1781 * ADDRESS and process.
1782 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001783static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001784{
1785 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001786 u64 sys_addr;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001787 u16 syndrome;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001788
1789 /* Ensure that the Error Address is VALID */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001790 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001791 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001792 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1793 return;
1794 }
1795
Borislav Petkov70046622011-01-10 14:37:27 +01001796 sys_addr = get_error_address(m);
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001797 syndrome = extract_syndrome(m->status);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001798
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001799 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001800
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001801 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001802}
1803
1804/* Handle any Un-correctable Errors (UEs) */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001805static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001806{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001807 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001808 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001809 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001810 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001811
1812 log_mci = mci;
1813
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001814 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001815 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001816 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1817 return;
1818 }
1819
Borislav Petkov70046622011-01-10 14:37:27 +01001820 sys_addr = get_error_address(m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001821
1822 /*
1823 * Find out which node the error address belongs to. This may be
1824 * different from the node that detected the error.
1825 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001826 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001827 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001828 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1829 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001830 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1831 return;
1832 }
1833
1834 log_mci = src_mci;
1835
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001836 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001837 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001838 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1839 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001840 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1841 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001842 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001843 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1844 }
1845}
1846
Borislav Petkov549d0422009-07-24 13:51:42 +02001847static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001848 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001849{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001850 u16 ec = EC(m->status);
1851 u8 xec = XEC(m->status, 0x1f);
1852 u8 ecc_type = (m->status >> 45) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001853
Borislav Petkovb70ef012009-06-25 19:32:38 +02001854 /* Bail early out if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01001855 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02001856 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001857
Borislav Petkovecaf5602009-07-23 16:32:01 +02001858 /* Do only ECC errors */
1859 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001860 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001861
Borislav Petkovecaf5602009-07-23 16:32:01 +02001862 if (ecc_type == 2)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001863 amd64_handle_ce(mci, m);
Borislav Petkovecaf5602009-07-23 16:32:01 +02001864 else if (ecc_type == 1)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001865 amd64_handle_ue(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001866}
1867
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001868void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001869{
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001870 struct mem_ctl_info *mci = mcis[node_id];
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001871
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001872 __amd64_decode_bus_error(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001873}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001874
Doug Thompson0ec449e2009-04-27 19:41:25 +02001875/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001876 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001877 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02001878 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001879static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001880{
Doug Thompson0ec449e2009-04-27 19:41:25 +02001881 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001882 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
1883 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001884 amd64_err("error address map device not found: "
1885 "vendor %x device 0x%x (broken BIOS?)\n",
1886 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001887 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001888 }
1889
1890 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001891 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
1892 if (!pvt->F3) {
1893 pci_dev_put(pvt->F1);
1894 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001895
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001896 amd64_err("error F3 device not found: "
1897 "vendor %x device 0x%x (broken BIOS?)\n",
1898 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001899
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001900 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001901 }
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001902 debugf1("F1: %s\n", pci_name(pvt->F1));
1903 debugf1("F2: %s\n", pci_name(pvt->F2));
1904 debugf1("F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001905
1906 return 0;
1907}
1908
Borislav Petkov360b7f32010-10-15 19:25:38 +02001909static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001910{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001911 pci_dev_put(pvt->F1);
1912 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001913}
1914
1915/*
1916 * Retrieve the hardware registers of the memory controller (this includes the
1917 * 'Address Map' and 'Misc' device regs)
1918 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001919static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001920{
1921 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001922 u32 tmp;
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001923 int range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001924
1925 /*
1926 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
1927 * those are Read-As-Zero
1928 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001929 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
1930 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001931
1932 /* check first whether TOP_MEM2 is enabled */
1933 rdmsrl(MSR_K8_SYSCFG, msr_val);
1934 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001935 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
1936 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001937 } else
1938 debugf0(" TOP_MEM2 disabled.\n");
1939
Borislav Petkov5980bb92011-01-07 16:26:49 +01001940 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001941
1942 if (pvt->ops->read_dram_ctl_register)
1943 pvt->ops->read_dram_ctl_register(pvt);
1944
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001945 for (range = 0; range < DRAM_RANGES; range++) {
1946 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001947
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001948 /* read settings for this DRAM range */
1949 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001950
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001951 rw = dram_rw(pvt, range);
1952 if (!rw)
1953 continue;
1954
1955 debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
1956 range,
1957 get_dram_base(pvt, range),
1958 get_dram_limit(pvt, range));
1959
1960 debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
1961 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
1962 (rw & 0x1) ? "R" : "-",
1963 (rw & 0x2) ? "W" : "-",
1964 dram_intlv_sel(pvt, range),
1965 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001966 }
1967
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001968 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001969
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001970 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001971 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001972
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001973 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001974
Borislav Petkovcb328502010-12-22 14:28:24 +01001975 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
1976 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001977
Borislav Petkov78da1212010-12-22 19:31:45 +01001978 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01001979 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
1980 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001981 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001982
Borislav Petkov525a1b22010-12-21 15:53:27 +01001983 if (boot_cpu_data.x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001984 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001985 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
1986 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001987
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001988 if (boot_cpu_data.x86 == 0x10 &&
1989 boot_cpu_data.x86_model > 7 &&
1990 /* F3x180[EccSymbolSize]=1 => x8 symbols */
1991 tmp & BIT(25))
1992 pvt->syn_type = 8;
1993 else
1994 pvt->syn_type = 4;
1995
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001996 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001997}
1998
1999/*
2000 * NOTE: CPU Revision Dependent code
2001 *
2002 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002003 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002004 * k8 private pointer to -->
2005 * DRAM Bank Address mapping register
2006 * node_id
2007 * DCL register where dual_channel_active is
2008 *
2009 * The DBAM register consists of 4 sets of 4 bits each definitions:
2010 *
2011 * Bits: CSROWs
2012 * 0-3 CSROWs 0 and 1
2013 * 4-7 CSROWs 2 and 3
2014 * 8-11 CSROWs 4 and 5
2015 * 12-15 CSROWs 6 and 7
2016 *
2017 * Values range from: 0 to 15
2018 * The meaning of the values depends on CPU revision and dual-channel state,
2019 * see relevant BKDG more info.
2020 *
2021 * The memory controller provides for total of only 8 CSROWs in its current
2022 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2023 * single channel or two (2) DIMMs in dual channel mode.
2024 *
2025 * The following code logic collapses the various tables for CSROW based on CPU
2026 * revision.
2027 *
2028 * Returns:
2029 * The number of PAGE_SIZE pages on the specified CSROW number it
2030 * encompasses
2031 *
2032 */
2033static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
2034{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002035 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002036
2037 /*
2038 * The math on this doesn't look right on the surface because x/2*4 can
2039 * be simplified to x*2 but this expression makes use of the fact that
2040 * it is integral math where 1/2=0. This intermediate value becomes the
2041 * number of bits to shift the DBAM register to extract the proper CSROW
2042 * field.
2043 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02002044 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002045
Borislav Petkov1433eb92009-10-21 13:44:36 +02002046 nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002047
2048 /*
2049 * If dual channel then double the memory size of single channel.
2050 * Channel count is 1 or 2
2051 */
2052 nr_pages <<= (pvt->channel_count - 1);
2053
Borislav Petkov1433eb92009-10-21 13:44:36 +02002054 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002055 debugf0(" nr_pages= %u channel-count = %d\n",
2056 nr_pages, pvt->channel_count);
2057
2058 return nr_pages;
2059}
2060
2061/*
2062 * Initialize the array of csrow attribute instances, based on the values
2063 * from pci config hardware registers.
2064 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002065static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002066{
2067 struct csrow_info *csrow;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002068 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002069 u64 input_addr_min, input_addr_max, sys_addr, base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002070 u32 val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002071 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002072
Borislav Petkova97fa682010-12-23 14:07:18 +01002073 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002074
Borislav Petkov2299ef72010-10-15 17:44:04 +02002075 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002076
Borislav Petkov2299ef72010-10-15 17:44:04 +02002077 debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2078 pvt->mc_node_id, val,
Borislav Petkova97fa682010-12-23 14:07:18 +01002079 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002080
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002081 for_each_chip_select(i, 0, pvt) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002082 csrow = &mci->csrows[i];
2083
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002084 if (!csrow_enabled(i, 0, pvt)) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002085 debugf1("----CSROW %d EMPTY for node %d\n", i,
2086 pvt->mc_node_id);
2087 continue;
2088 }
2089
2090 debugf1("----CSROW %d VALID for MC node %d\n",
2091 i, pvt->mc_node_id);
2092
2093 empty = 0;
2094 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2095 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2096 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2097 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2098 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2099 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002100
2101 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
2102 csrow->page_mask = ~mask;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002103 /* 8 bytes of resolution */
2104
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002105 csrow->mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002106
2107 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2108 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2109 (unsigned long)input_addr_min,
2110 (unsigned long)input_addr_max);
2111 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2112 (unsigned long)sys_addr, csrow->page_mask);
2113 debugf1(" nr_pages: %u first_page: 0x%lx "
2114 "last_page: 0x%lx\n",
2115 (unsigned)csrow->nr_pages,
2116 csrow->first_page, csrow->last_page);
2117
2118 /*
2119 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2120 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002121 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002122 csrow->edac_mode =
Borislav Petkova97fa682010-12-23 14:07:18 +01002123 (pvt->nbcfg & NBCFG_CHIPKILL) ?
Doug Thompson0ec449e2009-04-27 19:41:25 +02002124 EDAC_S4ECD4ED : EDAC_SECDED;
2125 else
2126 csrow->edac_mode = EDAC_NONE;
2127 }
2128
2129 return empty;
2130}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002131
Borislav Petkov06724532009-09-16 13:05:46 +02002132/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302133static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002134{
Borislav Petkov06724532009-09-16 13:05:46 +02002135 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002136
Borislav Petkov06724532009-09-16 13:05:46 +02002137 for_each_online_cpu(cpu)
2138 if (amd_get_nb_id(cpu) == nid)
2139 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002140}
2141
2142/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002143static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002144{
Rusty Russellba578cb2009-11-03 14:56:35 +10302145 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002146 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002147 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002148
Rusty Russellba578cb2009-11-03 14:56:35 +10302149 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002150 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302151 return false;
2152 }
Borislav Petkov06724532009-09-16 13:05:46 +02002153
Rusty Russellba578cb2009-11-03 14:56:35 +10302154 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002155
Rusty Russellba578cb2009-11-03 14:56:35 +10302156 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002157
Rusty Russellba578cb2009-11-03 14:56:35 +10302158 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002159 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002160 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002161
2162 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002163 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002164 (nbe ? "enabled" : "disabled"));
2165
2166 if (!nbe)
2167 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002168 }
2169 ret = true;
2170
2171out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302172 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002173 return ret;
2174}
2175
Borislav Petkov2299ef72010-10-15 17:44:04 +02002176static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002177{
2178 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002179 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002180
2181 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002182 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002183 return false;
2184 }
2185
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002186 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002187
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002188 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2189
2190 for_each_cpu(cpu, cmask) {
2191
Borislav Petkov50542252009-12-11 18:14:40 +01002192 struct msr *reg = per_cpu_ptr(msrs, cpu);
2193
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002194 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002195 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002196 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002197
Borislav Petkov5980bb92011-01-07 16:26:49 +01002198 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002199 } else {
2200 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002201 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002202 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002203 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002204 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002205 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002206 }
2207 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2208
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002209 free_cpumask_var(cmask);
2210
2211 return 0;
2212}
2213
Borislav Petkov2299ef72010-10-15 17:44:04 +02002214static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2215 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002216{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002217 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002218 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002219
Borislav Petkov2299ef72010-10-15 17:44:04 +02002220 if (toggle_ecc_err_reporting(s, nid, ON)) {
2221 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2222 return false;
2223 }
2224
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002225 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002226
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002227 s->old_nbctl = value & mask;
2228 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002229
2230 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002231 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002232
Borislav Petkova97fa682010-12-23 14:07:18 +01002233 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002234
Borislav Petkova97fa682010-12-23 14:07:18 +01002235 debugf0("1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2236 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002237
Borislav Petkova97fa682010-12-23 14:07:18 +01002238 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002239 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002240
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002241 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002242
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002243 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002244 value |= NBCFG_ECC_ENABLE;
2245 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002246
Borislav Petkova97fa682010-12-23 14:07:18 +01002247 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002248
Borislav Petkova97fa682010-12-23 14:07:18 +01002249 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002250 amd64_warn("Hardware rejected DRAM ECC enable,"
2251 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002252 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002253 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002254 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002255 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002256 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002257 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002258 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002259
Borislav Petkova97fa682010-12-23 14:07:18 +01002260 debugf0("2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2261 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002262
Borislav Petkov2299ef72010-10-15 17:44:04 +02002263 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002264}
2265
Borislav Petkov360b7f32010-10-15 19:25:38 +02002266static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2267 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002268{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002269 u32 value, mask = 0x3; /* UECC/CECC enable */
2270
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002271
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002272 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002273 return;
2274
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002275 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002276 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002277 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002278
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002279 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002280
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002281 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2282 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002283 amd64_read_pci_cfg(F3, NBCFG, &value);
2284 value &= ~NBCFG_ECC_ENABLE;
2285 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002286 }
2287
2288 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002289 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002290 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002291}
2292
Doug Thompsonf9431992009-04-27 19:46:08 +02002293/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002294 * EDAC requires that the BIOS have ECC enabled before
2295 * taking over the processing of ECC errors. A command line
2296 * option allows to force-enable hardware ECC later in
2297 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002298 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002299static const char *ecc_msg =
2300 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2301 " Either enable ECC checking or force module loading by setting "
2302 "'ecc_enable_override'.\n"
2303 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002304
Borislav Petkov2299ef72010-10-15 17:44:04 +02002305static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002306{
2307 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002308 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002309 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002310
Borislav Petkova97fa682010-12-23 14:07:18 +01002311 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002312
Borislav Petkova97fa682010-12-23 14:07:18 +01002313 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002314 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002315
Borislav Petkov2299ef72010-10-15 17:44:04 +02002316 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002317 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002318 amd64_notice("NB MCE bank disabled, set MSR "
2319 "0x%08x[4] on node %d to enable.\n",
2320 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002321
Borislav Petkov2299ef72010-10-15 17:44:04 +02002322 if (!ecc_en || !nb_mce_en) {
2323 amd64_notice("%s", ecc_msg);
2324 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002325 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002326 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002327}
2328
Doug Thompson7d6034d2009-04-27 20:01:01 +02002329struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2330 ARRAY_SIZE(amd64_inj_attrs) +
2331 1];
2332
2333struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2334
Borislav Petkov360b7f32010-10-15 19:25:38 +02002335static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002336{
2337 unsigned int i = 0, j = 0;
2338
2339 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2340 sysfs_attrs[i] = amd64_dbg_attrs[i];
2341
Borislav Petkova135cef2010-11-26 19:24:44 +01002342 if (boot_cpu_data.x86 >= 0x10)
2343 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2344 sysfs_attrs[i] = amd64_inj_attrs[j];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002345
2346 sysfs_attrs[i] = terminator;
2347
2348 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2349}
2350
Borislav Petkov360b7f32010-10-15 19:25:38 +02002351static void setup_mci_misc_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002352{
2353 struct amd64_pvt *pvt = mci->pvt_info;
2354
2355 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2356 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002357
Borislav Petkov5980bb92011-01-07 16:26:49 +01002358 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002359 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2360
Borislav Petkov5980bb92011-01-07 16:26:49 +01002361 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002362 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2363
2364 mci->edac_cap = amd64_determine_edac_cap(pvt);
2365 mci->mod_name = EDAC_MOD_STR;
2366 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkov0092b202010-10-01 19:20:05 +02002367 mci->ctl_name = pvt->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002368 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002369 mci->ctl_page_to_phys = NULL;
2370
Doug Thompson7d6034d2009-04-27 20:01:01 +02002371 /* memory scrubber interface */
2372 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2373 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2374}
2375
Borislav Petkov0092b202010-10-01 19:20:05 +02002376/*
2377 * returns a pointer to the family descriptor on success, NULL otherwise.
2378 */
2379static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002380{
Borislav Petkov0092b202010-10-01 19:20:05 +02002381 u8 fam = boot_cpu_data.x86;
2382 struct amd64_family_type *fam_type = NULL;
2383
2384 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002385 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002386 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002387 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002388 pvt->ctl_name = fam_type->ctl_name;
2389 pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002390 break;
2391 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002392 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002393 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002394 pvt->ctl_name = fam_type->ctl_name;
2395 pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002396 break;
2397
2398 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002399 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002400 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002401 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002402
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002403 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2404
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002405 amd64_info("%s %sdetected (node %d).\n", pvt->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002406 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002407 (pvt->ext_model >= K8_REV_F ? "revF or later "
2408 : "revE or earlier ")
2409 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002410 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002411}
2412
Borislav Petkov2299ef72010-10-15 17:44:04 +02002413static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002414{
2415 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002416 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002417 struct mem_ctl_info *mci = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002418 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002419 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002420
2421 ret = -ENOMEM;
2422 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2423 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002424 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002425
Borislav Petkov360b7f32010-10-15 19:25:38 +02002426 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002427 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002428
Borislav Petkov395ae782010-10-01 18:38:19 +02002429 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002430 fam_type = amd64_per_family_init(pvt);
2431 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002432 goto err_free;
2433
Doug Thompson7d6034d2009-04-27 20:01:01 +02002434 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002435 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002436 if (err)
2437 goto err_free;
2438
Borislav Petkov360b7f32010-10-15 19:25:38 +02002439 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002440
Doug Thompson7d6034d2009-04-27 20:01:01 +02002441 /*
2442 * We need to determine how many memory channels there are. Then use
2443 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002444 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002445 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002446 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002447 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2448 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002449 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002450
2451 ret = -ENOMEM;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002452 mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002453 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002454 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002455
2456 mci->pvt_info = pvt;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002457 mci->dev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002458
Borislav Petkov360b7f32010-10-15 19:25:38 +02002459 setup_mci_misc_attrs(mci);
2460
2461 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002462 mci->edac_cap = EDAC_FLAG_NONE;
2463
Borislav Petkov360b7f32010-10-15 19:25:38 +02002464 set_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002465
2466 ret = -ENODEV;
2467 if (edac_mc_add_mc(mci)) {
2468 debugf1("failed edac_mc_add_mc()\n");
2469 goto err_add_mc;
2470 }
2471
Borislav Petkov549d0422009-07-24 13:51:42 +02002472 /* register stuff with EDAC MCE */
2473 if (report_gart_errors)
2474 amd_report_gart_errors(true);
2475
2476 amd_register_ecc_decoder(amd64_decode_bus_error);
2477
Borislav Petkov360b7f32010-10-15 19:25:38 +02002478 mcis[nid] = mci;
2479
2480 atomic_inc(&drv_instances);
2481
Doug Thompson7d6034d2009-04-27 20:01:01 +02002482 return 0;
2483
2484err_add_mc:
2485 edac_mc_free(mci);
2486
Borislav Petkov360b7f32010-10-15 19:25:38 +02002487err_siblings:
2488 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002489
Borislav Petkov360b7f32010-10-15 19:25:38 +02002490err_free:
2491 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002492
Borislav Petkov360b7f32010-10-15 19:25:38 +02002493err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002494 return ret;
2495}
2496
Borislav Petkov2299ef72010-10-15 17:44:04 +02002497static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002498 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002499{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002500 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002501 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002502 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002503 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002504
Doug Thompson7d6034d2009-04-27 20:01:01 +02002505 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002506 if (ret < 0) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002507 debugf0("ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002508 return -EIO;
2509 }
2510
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002511 ret = -ENOMEM;
2512 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2513 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002514 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002515
2516 ecc_stngs[nid] = s;
2517
Borislav Petkov2299ef72010-10-15 17:44:04 +02002518 if (!ecc_enabled(F3, nid)) {
2519 ret = -ENODEV;
2520
2521 if (!ecc_enable_override)
2522 goto err_enable;
2523
2524 amd64_warn("Forcing ECC on!\n");
2525
2526 if (!enable_ecc_error_reporting(s, nid, F3))
2527 goto err_enable;
2528 }
2529
2530 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002531 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002532 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002533 restore_ecc_error_reporting(s, nid, F3);
2534 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002535
2536 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002537
2538err_enable:
2539 kfree(s);
2540 ecc_stngs[nid] = NULL;
2541
2542err_out:
2543 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002544}
2545
2546static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2547{
2548 struct mem_ctl_info *mci;
2549 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002550 u8 nid = get_node_id(pdev);
2551 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2552 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002553
2554 /* Remove from EDAC CORE tracking list */
2555 mci = edac_mc_del_mc(&pdev->dev);
2556 if (!mci)
2557 return;
2558
2559 pvt = mci->pvt_info;
2560
Borislav Petkov360b7f32010-10-15 19:25:38 +02002561 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002562
Borislav Petkov360b7f32010-10-15 19:25:38 +02002563 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002564
Borislav Petkov549d0422009-07-24 13:51:42 +02002565 /* unregister from EDAC MCE */
2566 amd_report_gart_errors(false);
2567 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2568
Borislav Petkov360b7f32010-10-15 19:25:38 +02002569 kfree(ecc_stngs[nid]);
2570 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002571
Doug Thompson7d6034d2009-04-27 20:01:01 +02002572 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002573 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002574 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002575
2576 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002577 edac_mc_free(mci);
2578}
2579
2580/*
2581 * This table is part of the interface for loading drivers for PCI devices. The
2582 * PCI core identifies what devices are on a system during boot, and then
2583 * inquiry this table to see if this driver is for a given device found.
2584 */
2585static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2586 {
2587 .vendor = PCI_VENDOR_ID_AMD,
2588 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2589 .subvendor = PCI_ANY_ID,
2590 .subdevice = PCI_ANY_ID,
2591 .class = 0,
2592 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002593 },
2594 {
2595 .vendor = PCI_VENDOR_ID_AMD,
2596 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2597 .subvendor = PCI_ANY_ID,
2598 .subdevice = PCI_ANY_ID,
2599 .class = 0,
2600 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002601 },
Doug Thompson7d6034d2009-04-27 20:01:01 +02002602 {0, }
2603};
2604MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2605
2606static struct pci_driver amd64_pci_driver = {
2607 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002608 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002609 .remove = __devexit_p(amd64_remove_one_instance),
2610 .id_table = amd64_pci_table,
2611};
2612
Borislav Petkov360b7f32010-10-15 19:25:38 +02002613static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002614{
2615 struct mem_ctl_info *mci;
2616 struct amd64_pvt *pvt;
2617
2618 if (amd64_ctl_pci)
2619 return;
2620
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002621 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002622 if (mci) {
2623
2624 pvt = mci->pvt_info;
2625 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002626 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002627
2628 if (!amd64_ctl_pci) {
2629 pr_warning("%s(): Unable to create PCI control\n",
2630 __func__);
2631
2632 pr_warning("%s(): PCI error report via EDAC not set\n",
2633 __func__);
2634 }
2635 }
2636}
2637
2638static int __init amd64_edac_init(void)
2639{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002640 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002641
2642 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
2643
2644 opstate_init();
2645
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002646 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002647 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002648
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002649 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002650 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2651 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002652 if (!(mcis && ecc_stngs))
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002653 goto err_ret;
2654
Borislav Petkov50542252009-12-11 18:14:40 +01002655 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002656 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002657 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002658
Doug Thompson7d6034d2009-04-27 20:01:01 +02002659 err = pci_register_driver(&amd64_pci_driver);
2660 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002661 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002662
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002663 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002664 if (!atomic_read(&drv_instances))
2665 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002666
Borislav Petkov360b7f32010-10-15 19:25:38 +02002667 setup_pci_device();
2668 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002669
Borislav Petkov360b7f32010-10-15 19:25:38 +02002670err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002671 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002672
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002673err_pci:
2674 msrs_free(msrs);
2675 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002676
Borislav Petkov360b7f32010-10-15 19:25:38 +02002677err_free:
2678 kfree(mcis);
2679 mcis = NULL;
2680
2681 kfree(ecc_stngs);
2682 ecc_stngs = NULL;
2683
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002684err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002685 return err;
2686}
2687
2688static void __exit amd64_edac_exit(void)
2689{
2690 if (amd64_ctl_pci)
2691 edac_pci_release_generic_ctl(amd64_ctl_pci);
2692
2693 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002694
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002695 kfree(ecc_stngs);
2696 ecc_stngs = NULL;
2697
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002698 kfree(mcis);
2699 mcis = NULL;
2700
Borislav Petkov50542252009-12-11 18:14:40 +01002701 msrs_free(msrs);
2702 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002703}
2704
2705module_init(amd64_edac_init);
2706module_exit(amd64_edac_exit);
2707
2708MODULE_LICENSE("GPL");
2709MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2710 "Dave Peterson, Thayne Harbaugh");
2711MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2712 EDAC_AMD64_VERSION);
2713
2714module_param(edac_op_state, int, 0444);
2715MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");