blob: 1612d3a22d42bbce6df49308e395290f826639bb [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dac2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100424 u8 pasid_supported:3;
425 u8 pasid_enabled:1;
426 u8 pri_supported:1;
427 u8 pri_enabled:1;
428 u8 ats_supported:1;
429 u8 ats_enabled:1;
430 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800432 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000433 struct dmar_domain *domain; /* pointer to domain */
434};
435
Jiang Liub94e4112014-02-19 14:07:25 +0800436struct dmar_rmrr_unit {
437 struct list_head list; /* list of rmrr units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
439 u64 base_address; /* reserved base address*/
440 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000441 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800442 int devices_cnt; /* target device count */
443};
444
445struct dmar_atsr_unit {
446 struct list_head list; /* list of ATSR units */
447 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000448 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800449 int devices_cnt; /* target device count */
450 u8 include_all:1; /* include all ports */
451};
452
453static LIST_HEAD(dmar_atsr_units);
454static LIST_HEAD(dmar_rmrr_units);
455
456#define for_each_rmrr_units(rmrr) \
457 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
458
mark gross5e0d2a62008-03-04 15:22:08 -0800459static void flush_unmaps_timeout(unsigned long data);
460
Omer Peleg314f1dc2016-04-20 11:32:45 +0300461struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300462 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300463 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300464 struct dmar_domain *domain;
465 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700466};
467
Omer Peleg314f1dc2016-04-20 11:32:45 +0300468#define HIGH_WATER_MARK 250
469struct deferred_flush_table {
470 int next;
471 struct deferred_flush_entry entries[HIGH_WATER_MARK];
472};
473
Omer Pelegaa473242016-04-20 11:33:02 +0300474struct deferred_flush_data {
475 spinlock_t lock;
476 int timer_on;
477 struct timer_list timer;
478 long size;
479 struct deferred_flush_table *tables;
480};
481
482DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700483
mark gross5e0d2a62008-03-04 15:22:08 -0800484/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800485static int g_num_of_iommus;
486
Jiang Liu92d03cc2014-02-19 14:07:28 +0800487static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700488static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200489static void dmar_remove_one_dev_info(struct dmar_domain *domain,
490 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200491static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200492static void domain_context_clear(struct intel_iommu *iommu,
493 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800494static int domain_detach_iommu(struct dmar_domain *domain,
495 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700496
Suresh Siddhad3f13812011-08-23 17:05:25 -0700497#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800498int dmar_disabled = 0;
499#else
500int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700501#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800502
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200503int intel_iommu_enabled = 0;
504EXPORT_SYMBOL_GPL(intel_iommu_enabled);
505
David Woodhouse2d9e6672010-06-15 10:57:57 +0100506static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700507static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800508static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100509static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100510static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100511static int intel_iommu_pasid28;
512static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100513
David Woodhouseae853dd2015-09-09 11:58:59 +0100514#define IDENTMAP_ALL 1
515#define IDENTMAP_GFX 2
516#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100517
David Woodhoused42fde72015-10-24 21:33:01 +0200518/* Broadwell and Skylake have broken ECS support — normal so-called "second
519 * level" translation of DMA requests-without-PASID doesn't actually happen
520 * unless you also set the NESTE bit in an extended context-entry. Which of
521 * course means that SVM doesn't work because it's trying to do nested
522 * translation of the physical addresses it finds in the process page tables,
523 * through the IOVA->phys mapping found in the "second level" page tables.
524 *
525 * The VT-d specification was retroactively changed to change the definition
526 * of the capability bits and pretend that Broadwell/Skylake never happened...
527 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
528 * for some reason it was the PASID capability bit which was redefined (from
529 * bit 28 on BDW/SKL to bit 40 in future).
530 *
531 * So our test for ECS needs to eschew those implementations which set the old
532 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
533 * Unless we are working around the 'pasid28' limitations, that is, by putting
534 * the device into passthrough mode for normal DMA and thus masking the bug.
535 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100536#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200537 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
538/* PASID support is thus enabled if ECS is enabled and *either* of the old
539 * or new capability bits are set. */
540#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
541 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700542
David Woodhousec0771df2011-10-14 20:59:46 +0100543int intel_iommu_gfx_mapped;
544EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
545
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700546#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
547static DEFINE_SPINLOCK(device_domain_lock);
548static LIST_HEAD(device_domain_list);
549
Thierry Redingb22f6432014-06-27 09:03:12 +0200550static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100551
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200552static bool translation_pre_enabled(struct intel_iommu *iommu)
553{
554 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
555}
556
Joerg Roedel091d42e2015-06-12 11:56:10 +0200557static void clear_translation_pre_enabled(struct intel_iommu *iommu)
558{
559 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
560}
561
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200562static void init_translation_status(struct intel_iommu *iommu)
563{
564 u32 gsts;
565
566 gsts = readl(iommu->reg + DMAR_GSTS_REG);
567 if (gsts & DMA_GSTS_TES)
568 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
569}
570
Joerg Roedel00a77de2015-03-26 13:43:08 +0100571/* Convert generic 'struct iommu_domain to private struct dmar_domain */
572static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
573{
574 return container_of(dom, struct dmar_domain, domain);
575}
576
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700577static int __init intel_iommu_setup(char *str)
578{
579 if (!str)
580 return -EINVAL;
581 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800582 if (!strncmp(str, "on", 2)) {
583 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200584 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800585 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700586 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200587 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 } else if (!strncmp(str, "igfx_off", 8)) {
589 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200590 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700591 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800594 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200595 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800596 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200598 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100600 } else if (!strncmp(str, "ecs_off", 7)) {
601 printk(KERN_INFO
602 "Intel-IOMMU: disable extended context table support\n");
603 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100604 } else if (!strncmp(str, "pasid28", 7)) {
605 printk(KERN_INFO
606 "Intel-IOMMU: enable pre-production PASID support\n");
607 intel_iommu_pasid28 = 1;
608 iommu_identity_mapping |= IDENTMAP_GFX;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700609 }
610
611 str += strcspn(str, ",");
612 while (*str == ',')
613 str++;
614 }
615 return 0;
616}
617__setup("intel_iommu=", intel_iommu_setup);
618
619static struct kmem_cache *iommu_domain_cache;
620static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700621
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200622static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
623{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200624 struct dmar_domain **domains;
625 int idx = did >> 8;
626
627 domains = iommu->domains[idx];
628 if (!domains)
629 return NULL;
630
631 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200632}
633
634static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
635 struct dmar_domain *domain)
636{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200637 struct dmar_domain **domains;
638 int idx = did >> 8;
639
640 if (!iommu->domains[idx]) {
641 size_t size = 256 * sizeof(struct dmar_domain *);
642 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
643 }
644
645 domains = iommu->domains[idx];
646 if (WARN_ON(!domains))
647 return;
648 else
649 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200650}
651
Suresh Siddha4c923d42009-10-02 11:01:24 -0700652static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700653{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700654 struct page *page;
655 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700656
Suresh Siddha4c923d42009-10-02 11:01:24 -0700657 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
658 if (page)
659 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700660 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661}
662
663static inline void free_pgtable_page(void *vaddr)
664{
665 free_page((unsigned long)vaddr);
666}
667
668static inline void *alloc_domain_mem(void)
669{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900670 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700671}
672
Kay, Allen M38717942008-09-09 18:37:29 +0300673static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700674{
675 kmem_cache_free(iommu_domain_cache, vaddr);
676}
677
678static inline void * alloc_devinfo_mem(void)
679{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900680 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681}
682
683static inline void free_devinfo_mem(void *vaddr)
684{
685 kmem_cache_free(iommu_devinfo_cache, vaddr);
686}
687
Jiang Liuab8dfe22014-07-11 14:19:27 +0800688static inline int domain_type_is_vm(struct dmar_domain *domain)
689{
690 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
691}
692
Joerg Roedel28ccce02015-07-21 14:45:31 +0200693static inline int domain_type_is_si(struct dmar_domain *domain)
694{
695 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
696}
697
Jiang Liuab8dfe22014-07-11 14:19:27 +0800698static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
699{
700 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
701 DOMAIN_FLAG_STATIC_IDENTITY);
702}
Weidong Han1b573682008-12-08 15:34:06 +0800703
Jiang Liu162d1b12014-07-11 14:19:35 +0800704static inline int domain_pfn_supported(struct dmar_domain *domain,
705 unsigned long pfn)
706{
707 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
708
709 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
710}
711
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700712static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800713{
714 unsigned long sagaw;
715 int agaw = -1;
716
717 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800719 agaw >= 0; agaw--) {
720 if (test_bit(agaw, &sagaw))
721 break;
722 }
723
724 return agaw;
725}
726
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700727/*
728 * Calculate max SAGAW for each iommu.
729 */
730int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
731{
732 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
733}
734
735/*
736 * calculate agaw for each iommu.
737 * "SAGAW" may be different across iommus, use a default agaw, and
738 * get a supported less agaw for iommus that don't support the default agaw.
739 */
740int iommu_calculate_agaw(struct intel_iommu *iommu)
741{
742 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
743}
744
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700745/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800746static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
747{
748 int iommu_id;
749
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700750 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800751 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200752 for_each_domain_iommu(iommu_id, domain)
753 break;
754
Weidong Han8c11e792008-12-08 15:29:22 +0800755 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
756 return NULL;
757
758 return g_iommus[iommu_id];
759}
760
Weidong Han8e6040972008-12-08 15:49:06 +0800761static void domain_update_iommu_coherency(struct dmar_domain *domain)
762{
David Woodhoused0501962014-03-11 17:10:29 -0700763 struct dmar_drhd_unit *drhd;
764 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100765 bool found = false;
766 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800767
David Woodhoused0501962014-03-11 17:10:29 -0700768 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800769
Joerg Roedel29a27712015-07-21 17:17:12 +0200770 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800772 if (!ecap_coherent(g_iommus[i]->ecap)) {
773 domain->iommu_coherency = 0;
774 break;
775 }
Weidong Han8e6040972008-12-08 15:49:06 +0800776 }
David Woodhoused0501962014-03-11 17:10:29 -0700777 if (found)
778 return;
779
780 /* No hardware attached; use lowest common denominator */
781 rcu_read_lock();
782 for_each_active_iommu(iommu, drhd) {
783 if (!ecap_coherent(iommu->ecap)) {
784 domain->iommu_coherency = 0;
785 break;
786 }
787 }
788 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800789}
790
Jiang Liu161f6932014-07-11 14:19:37 +0800791static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100792{
Allen Kay8140a952011-10-14 12:32:17 -0700793 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800794 struct intel_iommu *iommu;
795 int ret = 1;
796
797 rcu_read_lock();
798 for_each_active_iommu(iommu, drhd) {
799 if (iommu != skip) {
800 if (!ecap_sc_support(iommu->ecap)) {
801 ret = 0;
802 break;
803 }
804 }
805 }
806 rcu_read_unlock();
807
808 return ret;
809}
810
811static int domain_update_iommu_superpage(struct intel_iommu *skip)
812{
813 struct dmar_drhd_unit *drhd;
814 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700815 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100816
817 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800818 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100819 }
820
Allen Kay8140a952011-10-14 12:32:17 -0700821 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800822 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700823 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 if (iommu != skip) {
825 mask &= cap_super_page_val(iommu->cap);
826 if (!mask)
827 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100828 }
829 }
Jiang Liu0e242612014-02-19 14:07:34 +0800830 rcu_read_unlock();
831
Jiang Liu161f6932014-07-11 14:19:37 +0800832 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100833}
834
Sheng Yang58c610b2009-03-18 15:33:05 +0800835/* Some capabilities may be different across iommus */
836static void domain_update_iommu_cap(struct dmar_domain *domain)
837{
838 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800839 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
840 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800841}
842
David Woodhouse03ecc322015-02-13 14:35:21 +0000843static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
844 u8 bus, u8 devfn, int alloc)
845{
846 struct root_entry *root = &iommu->root_entry[bus];
847 struct context_entry *context;
848 u64 *entry;
849
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200850 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100851 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000852 if (devfn >= 0x80) {
853 devfn -= 0x80;
854 entry = &root->hi;
855 }
856 devfn *= 2;
857 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (*entry & 1)
859 context = phys_to_virt(*entry & VTD_PAGE_MASK);
860 else {
861 unsigned long phy_addr;
862 if (!alloc)
863 return NULL;
864
865 context = alloc_pgtable_page(iommu->node);
866 if (!context)
867 return NULL;
868
869 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
870 phy_addr = virt_to_phys((void *)context);
871 *entry = phy_addr | 1;
872 __iommu_flush_cache(iommu, entry, sizeof(*entry));
873 }
874 return &context[devfn];
875}
876
David Woodhouse4ed6a542015-05-11 14:59:20 +0100877static int iommu_dummy(struct device *dev)
878{
879 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
880}
881
David Woodhouse156baca2014-03-09 14:00:57 -0700882static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800883{
884 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800885 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700886 struct device *tmp;
887 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800888 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800889 int i;
890
David Woodhouse4ed6a542015-05-11 14:59:20 +0100891 if (iommu_dummy(dev))
892 return NULL;
893
David Woodhouse156baca2014-03-09 14:00:57 -0700894 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700895 struct pci_dev *pf_pdev;
896
David Woodhouse156baca2014-03-09 14:00:57 -0700897 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700898 /* VFs aren't listed in scope tables; we need to look up
899 * the PF instead to find the IOMMU. */
900 pf_pdev = pci_physfn(pdev);
901 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700902 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100903 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700904 dev = &ACPI_COMPANION(dev)->dev;
905
Jiang Liu0e242612014-02-19 14:07:34 +0800906 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800907 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700908 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100909 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800910
Jiang Liub683b232014-02-19 14:07:32 +0800911 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700912 drhd->devices_cnt, i, tmp) {
913 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700914 /* For a VF use its original BDF# not that of the PF
915 * which we used for the IOMMU lookup. Strictly speaking
916 * we could do this for all PCI devices; we only need to
917 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen352c0212017-03-01 21:02:50 +0100918 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700919 goto got_pdev;
920
David Woodhouse156baca2014-03-09 14:00:57 -0700921 *bus = drhd->devices[i].bus;
922 *devfn = drhd->devices[i].devfn;
923 goto out;
924 }
925
926 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000927 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700928
929 ptmp = to_pci_dev(tmp);
930 if (ptmp->subordinate &&
931 ptmp->subordinate->number <= pdev->bus->number &&
932 ptmp->subordinate->busn_res.end >= pdev->bus->number)
933 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100934 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800935
David Woodhouse156baca2014-03-09 14:00:57 -0700936 if (pdev && drhd->include_all) {
937 got_pdev:
938 *bus = pdev->bus->number;
939 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800940 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700941 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800942 }
Jiang Liub683b232014-02-19 14:07:32 +0800943 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700944 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800945 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800946
Jiang Liub683b232014-02-19 14:07:32 +0800947 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800948}
949
Weidong Han5331fe62008-12-08 23:00:00 +0800950static void domain_flush_cache(struct dmar_domain *domain,
951 void *addr, int size)
952{
953 if (!domain->iommu_coherency)
954 clflush_cache_range(addr, size);
955}
956
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700957static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
958{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000960 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700961 unsigned long flags;
962
963 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000964 context = iommu_context_addr(iommu, bus, devfn, 0);
965 if (context)
966 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967 spin_unlock_irqrestore(&iommu->lock, flags);
968 return ret;
969}
970
971static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
972{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 struct context_entry *context;
974 unsigned long flags;
975
976 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000977 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700978 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000979 context_clear_entry(context);
980 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700981 }
982 spin_unlock_irqrestore(&iommu->lock, flags);
983}
984
985static void free_context_table(struct intel_iommu *iommu)
986{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987 int i;
988 unsigned long flags;
989 struct context_entry *context;
990
991 spin_lock_irqsave(&iommu->lock, flags);
992 if (!iommu->root_entry) {
993 goto out;
994 }
995 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000996 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700997 if (context)
998 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000999
David Woodhousec83b2f22015-06-12 10:15:49 +01001000 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001001 continue;
1002
1003 context = iommu_context_addr(iommu, i, 0x80, 0);
1004 if (context)
1005 free_pgtable_page(context);
1006
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001007 }
1008 free_pgtable_page(iommu->root_entry);
1009 iommu->root_entry = NULL;
1010out:
1011 spin_unlock_irqrestore(&iommu->lock, flags);
1012}
1013
David Woodhouseb026fd22009-06-28 10:37:25 +01001014static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001015 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001017 struct dma_pte *parent, *pte = NULL;
1018 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001019 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001020
1021 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001022
Jiang Liu162d1b12014-07-11 14:19:35 +08001023 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001024 /* Address beyond IOMMU's addressing capabilities. */
1025 return NULL;
1026
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001027 parent = domain->pgd;
1028
David Woodhouse5cf0a762014-03-19 16:07:49 +00001029 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030 void *tmp_page;
1031
David Woodhouseb026fd22009-06-28 10:37:25 +01001032 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001033 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001034 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001035 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001036 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001037 break;
1038
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001039 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001040 uint64_t pteval;
1041
Suresh Siddha4c923d42009-10-02 11:01:24 -07001042 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043
David Woodhouse206a73c12009-07-01 19:30:28 +01001044 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001045 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +01001046
David Woodhousec85994e2009-07-01 19:21:24 +01001047 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001048 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001049 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001050 /* Someone else set it while we were thinking; use theirs. */
1051 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001052 else
David Woodhousec85994e2009-07-01 19:21:24 +01001053 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001054 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001055 if (level == 1)
1056 break;
1057
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001058 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001059 level--;
1060 }
1061
David Woodhouse5cf0a762014-03-19 16:07:49 +00001062 if (!*target_level)
1063 *target_level = level;
1064
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001065 return pte;
1066}
1067
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001068
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001069/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001070static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1071 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001072 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001073{
1074 struct dma_pte *parent, *pte = NULL;
1075 int total = agaw_to_level(domain->agaw);
1076 int offset;
1077
1078 parent = domain->pgd;
1079 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001080 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001081 pte = &parent[offset];
1082 if (level == total)
1083 return pte;
1084
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001085 if (!dma_pte_present(pte)) {
1086 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001087 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001088 }
1089
Yijing Wange16922a2014-05-20 20:37:51 +08001090 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001091 *large_page = total;
1092 return pte;
1093 }
1094
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001095 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001096 total--;
1097 }
1098 return NULL;
1099}
1100
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001101/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001102static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001103 unsigned long start_pfn,
1104 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001105{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001106 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001107 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001108
Jiang Liu162d1b12014-07-11 14:19:35 +08001109 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1110 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001111 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001112
David Woodhouse04b18e62009-06-27 19:15:01 +01001113 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001114 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001115 large_page = 1;
1116 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001117 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001118 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001119 continue;
1120 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001121 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001122 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001123 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001124 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001125 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1126
David Woodhouse310a5ab2009-06-28 18:52:20 +01001127 domain_flush_cache(domain, first_pte,
1128 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001129
1130 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001131}
1132
Alex Williamson3269ee02013-06-15 10:27:19 -06001133static void dma_pte_free_level(struct dmar_domain *domain, int level,
1134 struct dma_pte *pte, unsigned long pfn,
1135 unsigned long start_pfn, unsigned long last_pfn)
1136{
1137 pfn = max(start_pfn, pfn);
1138 pte = &pte[pfn_level_offset(pfn, level)];
1139
1140 do {
1141 unsigned long level_pfn;
1142 struct dma_pte *level_pte;
1143
1144 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1145 goto next;
1146
David Dillowc19bfc62017-01-30 19:11:11 -08001147 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001148 level_pte = phys_to_virt(dma_pte_addr(pte));
1149
1150 if (level > 2)
1151 dma_pte_free_level(domain, level - 1, level_pte,
1152 level_pfn, start_pfn, last_pfn);
1153
1154 /* If range covers entire pagetable, free it */
1155 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001156 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001157 dma_clear_pte(pte);
1158 domain_flush_cache(domain, pte, sizeof(*pte));
1159 free_pgtable_page(level_pte);
1160 }
1161next:
1162 pfn += level_size(level);
1163 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1164}
1165
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001166/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001167static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001168 unsigned long start_pfn,
1169 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170{
Jiang Liu162d1b12014-07-11 14:19:35 +08001171 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1172 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001173 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001174
Jiang Liud41a4ad2014-07-11 14:19:34 +08001175 dma_pte_clear_range(domain, start_pfn, last_pfn);
1176
David Woodhousef3a0a522009-06-30 03:40:07 +01001177 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001178 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1179 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001180
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001181 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001182 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001183 free_pgtable_page(domain->pgd);
1184 domain->pgd = NULL;
1185 }
1186}
1187
David Woodhouseea8ea462014-03-05 17:09:32 +00001188/* When a page at a given level is being unlinked from its parent, we don't
1189 need to *modify* it at all. All we need to do is make a list of all the
1190 pages which can be freed just as soon as we've flushed the IOTLB and we
1191 know the hardware page-walk will no longer touch them.
1192 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1193 be freed. */
1194static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1195 int level, struct dma_pte *pte,
1196 struct page *freelist)
1197{
1198 struct page *pg;
1199
1200 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1201 pg->freelist = freelist;
1202 freelist = pg;
1203
1204 if (level == 1)
1205 return freelist;
1206
Jiang Liuadeb2592014-04-09 10:20:39 +08001207 pte = page_address(pg);
1208 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001209 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1210 freelist = dma_pte_list_pagetables(domain, level - 1,
1211 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001212 pte++;
1213 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001214
1215 return freelist;
1216}
1217
1218static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1219 struct dma_pte *pte, unsigned long pfn,
1220 unsigned long start_pfn,
1221 unsigned long last_pfn,
1222 struct page *freelist)
1223{
1224 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1225
1226 pfn = max(start_pfn, pfn);
1227 pte = &pte[pfn_level_offset(pfn, level)];
1228
1229 do {
1230 unsigned long level_pfn;
1231
1232 if (!dma_pte_present(pte))
1233 goto next;
1234
1235 level_pfn = pfn & level_mask(level);
1236
1237 /* If range covers entire pagetable, free it */
1238 if (start_pfn <= level_pfn &&
1239 last_pfn >= level_pfn + level_size(level) - 1) {
1240 /* These suborbinate page tables are going away entirely. Don't
1241 bother to clear them; we're just going to *free* them. */
1242 if (level > 1 && !dma_pte_superpage(pte))
1243 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1244
1245 dma_clear_pte(pte);
1246 if (!first_pte)
1247 first_pte = pte;
1248 last_pte = pte;
1249 } else if (level > 1) {
1250 /* Recurse down into a level that isn't *entirely* obsolete */
1251 freelist = dma_pte_clear_level(domain, level - 1,
1252 phys_to_virt(dma_pte_addr(pte)),
1253 level_pfn, start_pfn, last_pfn,
1254 freelist);
1255 }
1256next:
1257 pfn += level_size(level);
1258 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1259
1260 if (first_pte)
1261 domain_flush_cache(domain, first_pte,
1262 (void *)++last_pte - (void *)first_pte);
1263
1264 return freelist;
1265}
1266
1267/* We can't just free the pages because the IOMMU may still be walking
1268 the page tables, and may have cached the intermediate levels. The
1269 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001270static struct page *domain_unmap(struct dmar_domain *domain,
1271 unsigned long start_pfn,
1272 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001273{
David Woodhouseea8ea462014-03-05 17:09:32 +00001274 struct page *freelist = NULL;
1275
Jiang Liu162d1b12014-07-11 14:19:35 +08001276 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1277 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001278 BUG_ON(start_pfn > last_pfn);
1279
1280 /* we don't need lock here; nobody else touches the iova range */
1281 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1282 domain->pgd, 0, start_pfn, last_pfn, NULL);
1283
1284 /* free pgd */
1285 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1286 struct page *pgd_page = virt_to_page(domain->pgd);
1287 pgd_page->freelist = freelist;
1288 freelist = pgd_page;
1289
1290 domain->pgd = NULL;
1291 }
1292
1293 return freelist;
1294}
1295
Joerg Roedelb6904202015-08-13 11:32:18 +02001296static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001297{
1298 struct page *pg;
1299
1300 while ((pg = freelist)) {
1301 freelist = pg->freelist;
1302 free_pgtable_page(page_address(pg));
1303 }
1304}
1305
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306/* iommu handling */
1307static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1308{
1309 struct root_entry *root;
1310 unsigned long flags;
1311
Suresh Siddha4c923d42009-10-02 11:01:24 -07001312 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001313 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001314 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001315 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001317 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001318
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001319 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320
1321 spin_lock_irqsave(&iommu->lock, flags);
1322 iommu->root_entry = root;
1323 spin_unlock_irqrestore(&iommu->lock, flags);
1324
1325 return 0;
1326}
1327
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001328static void iommu_set_root_entry(struct intel_iommu *iommu)
1329{
David Woodhouse03ecc322015-02-13 14:35:21 +00001330 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001331 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001332 unsigned long flag;
1333
David Woodhouse03ecc322015-02-13 14:35:21 +00001334 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001335 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001336 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001337
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001338 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001339 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001340
David Woodhousec416daa2009-05-10 20:30:58 +01001341 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001342
1343 /* Make sure hardware complete it */
1344 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001345 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001346
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001347 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348}
1349
1350static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1351{
1352 u32 val;
1353 unsigned long flag;
1354
David Woodhouse9af88142009-02-13 23:18:03 +00001355 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001356 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001358 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001359 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001360
1361 /* Make sure hardware complete it */
1362 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001363 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001365 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366}
1367
1368/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001369static void __iommu_flush_context(struct intel_iommu *iommu,
1370 u16 did, u16 source_id, u8 function_mask,
1371 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372{
1373 u64 val = 0;
1374 unsigned long flag;
1375
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001376 switch (type) {
1377 case DMA_CCMD_GLOBAL_INVL:
1378 val = DMA_CCMD_GLOBAL_INVL;
1379 break;
1380 case DMA_CCMD_DOMAIN_INVL:
1381 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1382 break;
1383 case DMA_CCMD_DEVICE_INVL:
1384 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1385 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1386 break;
1387 default:
1388 BUG();
1389 }
1390 val |= DMA_CCMD_ICC;
1391
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001392 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001393 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1394
1395 /* Make sure hardware complete it */
1396 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1397 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1398
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001399 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400}
1401
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001402/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001403static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1404 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405{
1406 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1407 u64 val = 0, val_iva = 0;
1408 unsigned long flag;
1409
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001410 switch (type) {
1411 case DMA_TLB_GLOBAL_FLUSH:
1412 /* global flush doesn't need set IVA_REG */
1413 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1414 break;
1415 case DMA_TLB_DSI_FLUSH:
1416 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1417 break;
1418 case DMA_TLB_PSI_FLUSH:
1419 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001420 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421 val_iva = size_order | addr;
1422 break;
1423 default:
1424 BUG();
1425 }
1426 /* Note: set drain read/write */
1427#if 0
1428 /*
1429 * This is probably to be super secure.. Looks like we can
1430 * ignore it without any impact.
1431 */
1432 if (cap_read_drain(iommu->cap))
1433 val |= DMA_TLB_READ_DRAIN;
1434#endif
1435 if (cap_write_drain(iommu->cap))
1436 val |= DMA_TLB_WRITE_DRAIN;
1437
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001438 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001439 /* Note: Only uses first TLB reg currently */
1440 if (val_iva)
1441 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1442 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1443
1444 /* Make sure hardware complete it */
1445 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1446 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1447
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001448 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449
1450 /* check IOTLB invalidation granularity */
1451 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001452 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001453 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001454 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001455 (unsigned long long)DMA_TLB_IIRG(type),
1456 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001457}
1458
David Woodhouse64ae8922014-03-09 12:52:30 -07001459static struct device_domain_info *
1460iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1461 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001462{
Yu Zhao93a23a72009-05-18 13:51:37 +08001463 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001464
Joerg Roedel55d94042015-07-22 16:50:40 +02001465 assert_spin_locked(&device_domain_lock);
1466
Yu Zhao93a23a72009-05-18 13:51:37 +08001467 if (!iommu->qi)
1468 return NULL;
1469
Yu Zhao93a23a72009-05-18 13:51:37 +08001470 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001471 if (info->iommu == iommu && info->bus == bus &&
1472 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001473 if (info->ats_supported && info->dev)
1474 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001475 break;
1476 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001477
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001478 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001479}
1480
Omer Peleg0824c592016-04-20 19:03:35 +03001481static void domain_update_iotlb(struct dmar_domain *domain)
1482{
1483 struct device_domain_info *info;
1484 bool has_iotlb_device = false;
1485
1486 assert_spin_locked(&device_domain_lock);
1487
1488 list_for_each_entry(info, &domain->devices, link) {
1489 struct pci_dev *pdev;
1490
1491 if (!info->dev || !dev_is_pci(info->dev))
1492 continue;
1493
1494 pdev = to_pci_dev(info->dev);
1495 if (pdev->ats_enabled) {
1496 has_iotlb_device = true;
1497 break;
1498 }
1499 }
1500
1501 domain->has_iotlb_device = has_iotlb_device;
1502}
1503
Yu Zhao93a23a72009-05-18 13:51:37 +08001504static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1505{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001506 struct pci_dev *pdev;
1507
Omer Peleg0824c592016-04-20 19:03:35 +03001508 assert_spin_locked(&device_domain_lock);
1509
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001510 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001511 return;
1512
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001513 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001514
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001515#ifdef CONFIG_INTEL_IOMMU_SVM
1516 /* The PCIe spec, in its wisdom, declares that the behaviour of
1517 the device if you enable PASID support after ATS support is
1518 undefined. So always enable PASID support on devices which
1519 have it, even if we can't yet know if we're ever going to
1520 use it. */
1521 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1522 info->pasid_enabled = 1;
1523
1524 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1525 info->pri_enabled = 1;
1526#endif
1527 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1528 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001529 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001530 info->ats_qdep = pci_ats_queue_depth(pdev);
1531 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001532}
1533
1534static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1535{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001536 struct pci_dev *pdev;
1537
Omer Peleg0824c592016-04-20 19:03:35 +03001538 assert_spin_locked(&device_domain_lock);
1539
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001540 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001541 return;
1542
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001543 pdev = to_pci_dev(info->dev);
1544
1545 if (info->ats_enabled) {
1546 pci_disable_ats(pdev);
1547 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001548 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001549 }
1550#ifdef CONFIG_INTEL_IOMMU_SVM
1551 if (info->pri_enabled) {
1552 pci_disable_pri(pdev);
1553 info->pri_enabled = 0;
1554 }
1555 if (info->pasid_enabled) {
1556 pci_disable_pasid(pdev);
1557 info->pasid_enabled = 0;
1558 }
1559#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001560}
1561
1562static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1563 u64 addr, unsigned mask)
1564{
1565 u16 sid, qdep;
1566 unsigned long flags;
1567 struct device_domain_info *info;
1568
Omer Peleg0824c592016-04-20 19:03:35 +03001569 if (!domain->has_iotlb_device)
1570 return;
1571
Yu Zhao93a23a72009-05-18 13:51:37 +08001572 spin_lock_irqsave(&device_domain_lock, flags);
1573 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001574 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001575 continue;
1576
1577 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001578 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001579 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1580 }
1581 spin_unlock_irqrestore(&device_domain_lock, flags);
1582}
1583
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001584static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1585 struct dmar_domain *domain,
1586 unsigned long pfn, unsigned int pages,
1587 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001588{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001589 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001590 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001591 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001592
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593 BUG_ON(pages == 0);
1594
David Woodhouseea8ea462014-03-05 17:09:32 +00001595 if (ih)
1596 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001597 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001598 * Fallback to domain selective flush if no PSI support or the size is
1599 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001600 * PSI requires page size to be 2 ^ x, and the base address is naturally
1601 * aligned to the size
1602 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001603 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1604 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001605 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001606 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001607 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001608 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001609
1610 /*
Nadav Amit82653632010-04-01 13:24:40 +03001611 * In caching mode, changes of pages from non-present to present require
1612 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001613 */
Nadav Amit82653632010-04-01 13:24:40 +03001614 if (!cap_caching_mode(iommu->cap) || !map)
Peter Xub5c2e602018-01-10 13:51:37 +08001615 iommu_flush_dev_iotlb(domain, addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001616}
1617
mark grossf8bab732008-02-08 04:18:38 -08001618static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1619{
1620 u32 pmen;
1621 unsigned long flags;
1622
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001623 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001624 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1625 pmen &= ~DMA_PMEN_EPM;
1626 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1627
1628 /* wait for the protected region status bit to clear */
1629 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1630 readl, !(pmen & DMA_PMEN_PRS), pmen);
1631
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001632 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001633}
1634
Jiang Liu2a41cce2014-07-11 14:19:33 +08001635static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001636{
1637 u32 sts;
1638 unsigned long flags;
1639
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001640 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001641 iommu->gcmd |= DMA_GCMD_TE;
1642 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643
1644 /* Make sure hardware complete it */
1645 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001646 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001647
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001648 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001649}
1650
Jiang Liu2a41cce2014-07-11 14:19:33 +08001651static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001652{
1653 u32 sts;
1654 unsigned long flag;
1655
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001656 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001657 iommu->gcmd &= ~DMA_GCMD_TE;
1658 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1659
1660 /* Make sure hardware complete it */
1661 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001662 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001663
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001664 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001665}
1666
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001667
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001668static int iommu_init_domains(struct intel_iommu *iommu)
1669{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001670 u32 ndomains, nlongs;
1671 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001672
1673 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001674 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001675 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001676 nlongs = BITS_TO_LONGS(ndomains);
1677
Donald Dutile94a91b52009-08-20 16:51:34 -04001678 spin_lock_init(&iommu->lock);
1679
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001680 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1681 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001682 pr_err("%s: Allocating domain id array failed\n",
1683 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001684 return -ENOMEM;
1685 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001686
Wei Yang86f004c2016-05-21 02:41:51 +00001687 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001688 iommu->domains = kzalloc(size, GFP_KERNEL);
1689
1690 if (iommu->domains) {
1691 size = 256 * sizeof(struct dmar_domain *);
1692 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1693 }
1694
1695 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001696 pr_err("%s: Allocating domain array failed\n",
1697 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001698 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001699 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001700 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001701 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001702 return -ENOMEM;
1703 }
1704
Joerg Roedel8bf47812015-07-21 10:41:21 +02001705
1706
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001707 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001708 * If Caching mode is set, then invalid translations are tagged
1709 * with domain-id 0, hence we need to pre-allocate it. We also
1710 * use domain-id 0 as a marker for non-allocated domain-id, so
1711 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001712 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001713 set_bit(0, iommu->domain_ids);
1714
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001715 return 0;
1716}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001717
Jiang Liuffebeb42014-11-09 22:48:02 +08001718static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719{
Joerg Roedel29a27712015-07-21 17:17:12 +02001720 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001721 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001722
Joerg Roedel29a27712015-07-21 17:17:12 +02001723 if (!iommu->domains || !iommu->domain_ids)
1724 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001725
Joerg Roedelbea64032016-11-08 15:08:26 +01001726again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001727 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001728 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1729 struct dmar_domain *domain;
1730
1731 if (info->iommu != iommu)
1732 continue;
1733
1734 if (!info->dev || !info->domain)
1735 continue;
1736
1737 domain = info->domain;
1738
Joerg Roedelbea64032016-11-08 15:08:26 +01001739 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001740
Joerg Roedelbea64032016-11-08 15:08:26 +01001741 if (!domain_type_is_vm_or_si(domain)) {
1742 /*
1743 * The domain_exit() function can't be called under
1744 * device_domain_lock, as it takes this lock itself.
1745 * So release the lock here and re-run the loop
1746 * afterwards.
1747 */
1748 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001749 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001750 goto again;
1751 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001752 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001753 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001754
1755 if (iommu->gcmd & DMA_GCMD_TE)
1756 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001757}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001758
Jiang Liuffebeb42014-11-09 22:48:02 +08001759static void free_dmar_iommu(struct intel_iommu *iommu)
1760{
1761 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001762 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001763 int i;
1764
1765 for (i = 0; i < elems; i++)
1766 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001767 kfree(iommu->domains);
1768 kfree(iommu->domain_ids);
1769 iommu->domains = NULL;
1770 iommu->domain_ids = NULL;
1771 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001772
Weidong Hand9630fe2008-12-08 11:06:32 +08001773 g_iommus[iommu->seq_id] = NULL;
1774
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001775 /* free context mapping */
1776 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001777
1778#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001779 if (pasid_enabled(iommu)) {
1780 if (ecap_prs(iommu->ecap))
1781 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001782 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001783 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001784#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001785}
1786
Jiang Liuab8dfe22014-07-11 14:19:27 +08001787static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001788{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001789 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001790
1791 domain = alloc_domain_mem();
1792 if (!domain)
1793 return NULL;
1794
Jiang Liuab8dfe22014-07-11 14:19:27 +08001795 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001796 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001797 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001798 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001799 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001800
1801 return domain;
1802}
1803
Joerg Roedeld160aca2015-07-22 11:52:53 +02001804/* Must be called with iommu->lock */
1805static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001806 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001807{
Jiang Liu44bde612014-07-11 14:19:29 +08001808 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001809 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001810
Joerg Roedel55d94042015-07-22 16:50:40 +02001811 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001812 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001813
Joerg Roedel29a27712015-07-21 17:17:12 +02001814 domain->iommu_refcnt[iommu->seq_id] += 1;
1815 domain->iommu_count += 1;
1816 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001817 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001818 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1819
1820 if (num >= ndomains) {
1821 pr_err("%s: No free domain ids\n", iommu->name);
1822 domain->iommu_refcnt[iommu->seq_id] -= 1;
1823 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001824 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001825 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001826
Joerg Roedeld160aca2015-07-22 11:52:53 +02001827 set_bit(num, iommu->domain_ids);
1828 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001829
Joerg Roedeld160aca2015-07-22 11:52:53 +02001830 domain->iommu_did[iommu->seq_id] = num;
1831 domain->nid = iommu->node;
1832
Jiang Liufb170fb2014-07-11 14:19:28 +08001833 domain_update_iommu_cap(domain);
1834 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001835
Joerg Roedel55d94042015-07-22 16:50:40 +02001836 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001837}
1838
1839static int domain_detach_iommu(struct dmar_domain *domain,
1840 struct intel_iommu *iommu)
1841{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001842 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001843
Joerg Roedel55d94042015-07-22 16:50:40 +02001844 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001845 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001846
Joerg Roedel29a27712015-07-21 17:17:12 +02001847 domain->iommu_refcnt[iommu->seq_id] -= 1;
1848 count = --domain->iommu_count;
1849 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001850 num = domain->iommu_did[iommu->seq_id];
1851 clear_bit(num, iommu->domain_ids);
1852 set_iommu_domain(iommu, num, NULL);
1853
Jiang Liufb170fb2014-07-11 14:19:28 +08001854 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001855 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001856 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001857
1858 return count;
1859}
1860
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001861static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001862static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001863
Joseph Cihula51a63e62011-03-21 11:04:24 -07001864static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001865{
1866 struct pci_dev *pdev = NULL;
1867 struct iova *iova;
1868 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001869
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001870 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1871 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872
Mark Gross8a443df2008-03-04 14:59:31 -08001873 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1874 &reserved_rbtree_key);
1875
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001876 /* IOAPIC ranges shouldn't be accessed by DMA */
1877 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1878 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001879 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001880 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001881 return -ENODEV;
1882 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883
1884 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1885 for_each_pci_dev(pdev) {
1886 struct resource *r;
1887
1888 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1889 r = &pdev->resource[i];
1890 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1891 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001892 iova = reserve_iova(&reserved_iova_list,
1893 IOVA_PFN(r->start),
1894 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001895 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001896 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001897 return -ENODEV;
1898 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001899 }
1900 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001901 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001902}
1903
1904static void domain_reserve_special_ranges(struct dmar_domain *domain)
1905{
1906 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1907}
1908
1909static inline int guestwidth_to_adjustwidth(int gaw)
1910{
1911 int agaw;
1912 int r = (gaw - 12) % 9;
1913
1914 if (r == 0)
1915 agaw = gaw;
1916 else
1917 agaw = gaw + 9 - r;
1918 if (agaw > 64)
1919 agaw = 64;
1920 return agaw;
1921}
1922
Joerg Roedeldc534b22015-07-22 12:44:02 +02001923static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1924 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001925{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001926 int adjust_width, agaw;
1927 unsigned long sagaw;
1928
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001929 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1930 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001931 domain_reserve_special_ranges(domain);
1932
1933 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001934 if (guest_width > cap_mgaw(iommu->cap))
1935 guest_width = cap_mgaw(iommu->cap);
1936 domain->gaw = guest_width;
1937 adjust_width = guestwidth_to_adjustwidth(guest_width);
1938 agaw = width_to_agaw(adjust_width);
1939 sagaw = cap_sagaw(iommu->cap);
1940 if (!test_bit(agaw, &sagaw)) {
1941 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001942 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001943 agaw = find_next_bit(&sagaw, 5, agaw);
1944 if (agaw >= 5)
1945 return -ENODEV;
1946 }
1947 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001948
Weidong Han8e6040972008-12-08 15:49:06 +08001949 if (ecap_coherent(iommu->ecap))
1950 domain->iommu_coherency = 1;
1951 else
1952 domain->iommu_coherency = 0;
1953
Sheng Yang58c610b2009-03-18 15:33:05 +08001954 if (ecap_sc_support(iommu->ecap))
1955 domain->iommu_snooping = 1;
1956 else
1957 domain->iommu_snooping = 0;
1958
David Woodhouse214e39a2014-03-19 10:38:49 +00001959 if (intel_iommu_superpage)
1960 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1961 else
1962 domain->iommu_superpage = 0;
1963
Suresh Siddha4c923d42009-10-02 11:01:24 -07001964 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001965
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001966 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001967 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001968 if (!domain->pgd)
1969 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001970 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001971 return 0;
1972}
1973
1974static void domain_exit(struct dmar_domain *domain)
1975{
David Woodhouseea8ea462014-03-05 17:09:32 +00001976 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001977
1978 /* Domain 0 is reserved, so dont process it */
1979 if (!domain)
1980 return;
1981
Alex Williamson7b668352011-05-24 12:02:41 +01001982 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001983 if (!intel_iommu_strict) {
1984 int cpu;
1985
1986 for_each_possible_cpu(cpu)
1987 flush_unmaps_timeout(cpu);
1988 }
Alex Williamson7b668352011-05-24 12:02:41 +01001989
Joerg Roedeld160aca2015-07-22 11:52:53 +02001990 /* Remove associated devices and clear attached or cached domains */
1991 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001992 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001993 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001994
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001995 /* destroy iovas */
1996 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001997
David Woodhouseea8ea462014-03-05 17:09:32 +00001998 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999
David Woodhouseea8ea462014-03-05 17:09:32 +00002000 dma_free_pagelist(freelist);
2001
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002002 free_domain_mem(domain);
2003}
2004
David Woodhouse64ae8922014-03-09 12:52:30 -07002005static int domain_context_mapping_one(struct dmar_domain *domain,
2006 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002007 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002008{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002009 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002010 int translation = CONTEXT_TT_MULTI_LEVEL;
2011 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002012 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002013 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002014 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002015 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002016
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002017 WARN_ON(did == 0);
2018
Joerg Roedel28ccce02015-07-21 14:45:31 +02002019 if (hw_pass_through && domain_type_is_si(domain))
2020 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002021
2022 pr_debug("Set context mapping for %02x:%02x.%d\n",
2023 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002024
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002025 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002026
Joerg Roedel55d94042015-07-22 16:50:40 +02002027 spin_lock_irqsave(&device_domain_lock, flags);
2028 spin_lock(&iommu->lock);
2029
2030 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002031 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002032 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002033 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002034
Joerg Roedel55d94042015-07-22 16:50:40 +02002035 ret = 0;
2036 if (context_present(context))
2037 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002038
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002039 /*
2040 * For kdump cases, old valid entries may be cached due to the
2041 * in-flight DMA and copied pgtable, but there is no unmapping
2042 * behaviour for them, thus we need an explicit cache flush for
2043 * the newly-mapped device. For kdump, at this point, the device
2044 * is supposed to finish reset at its driver probe stage, so no
2045 * in-flight DMA will exist, and we don't need to worry anymore
2046 * hereafter.
2047 */
2048 if (context_copied(context)) {
2049 u16 did_old = context_domain_id(context);
2050
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002051 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002052 iommu->flush.flush_context(iommu, did_old,
2053 (((u16)bus) << 8) | devfn,
2054 DMA_CCMD_MASK_NOBIT,
2055 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002056 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2057 DMA_TLB_DSI_FLUSH);
2058 }
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002059 }
2060
Weidong Hanea6606b2008-12-08 23:08:15 +08002061 pgd = domain->pgd;
2062
Joerg Roedelde24e552015-07-21 14:53:04 +02002063 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002064 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002065
Joerg Roedelde24e552015-07-21 14:53:04 +02002066 /*
2067 * Skip top levels of page tables for iommu which has less agaw
2068 * than default. Unnecessary for PT mode.
2069 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002070 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002071 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002072 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002073 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002074 if (!dma_pte_present(pgd))
2075 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002076 }
2077
David Woodhouse64ae8922014-03-09 12:52:30 -07002078 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002079 if (info && info->ats_supported)
2080 translation = CONTEXT_TT_DEV_IOTLB;
2081 else
2082 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002083
Yu Zhao93a23a72009-05-18 13:51:37 +08002084 context_set_address_root(context, virt_to_phys(pgd));
2085 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002086 } else {
2087 /*
2088 * In pass through mode, AW must be programmed to
2089 * indicate the largest AGAW value supported by
2090 * hardware. And ASR is ignored by hardware.
2091 */
2092 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002093 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002094
2095 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002096 context_set_fault_enable(context);
2097 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002098 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002099
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002100 /*
2101 * It's a non-present to present mapping. If hardware doesn't cache
2102 * non-present entry we only need to flush the write-buffer. If the
2103 * _does_ cache non-present entries, then it does so in the special
2104 * domain #0, which we have to flush:
2105 */
2106 if (cap_caching_mode(iommu->cap)) {
2107 iommu->flush.flush_context(iommu, 0,
2108 (((u16)bus) << 8) | devfn,
2109 DMA_CCMD_MASK_NOBIT,
2110 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002111 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002112 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002113 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002114 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002115 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002116
Joerg Roedel55d94042015-07-22 16:50:40 +02002117 ret = 0;
2118
2119out_unlock:
2120 spin_unlock(&iommu->lock);
2121 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002122
Wei Yang5c365d12016-07-13 13:53:21 +00002123 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002124}
2125
Alex Williamson579305f2014-07-03 09:51:43 -06002126struct domain_context_mapping_data {
2127 struct dmar_domain *domain;
2128 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002129};
2130
2131static int domain_context_mapping_cb(struct pci_dev *pdev,
2132 u16 alias, void *opaque)
2133{
2134 struct domain_context_mapping_data *data = opaque;
2135
2136 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002137 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002138}
2139
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002140static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002141domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002142{
David Woodhouse64ae8922014-03-09 12:52:30 -07002143 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002144 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002145 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002146
David Woodhousee1f167f2014-03-09 15:24:46 -07002147 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002148 if (!iommu)
2149 return -ENODEV;
2150
Alex Williamson579305f2014-07-03 09:51:43 -06002151 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002152 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002153
2154 data.domain = domain;
2155 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002156
2157 return pci_for_each_dma_alias(to_pci_dev(dev),
2158 &domain_context_mapping_cb, &data);
2159}
2160
2161static int domain_context_mapped_cb(struct pci_dev *pdev,
2162 u16 alias, void *opaque)
2163{
2164 struct intel_iommu *iommu = opaque;
2165
2166 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002167}
2168
David Woodhousee1f167f2014-03-09 15:24:46 -07002169static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002170{
Weidong Han5331fe62008-12-08 23:00:00 +08002171 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002172 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002173
David Woodhousee1f167f2014-03-09 15:24:46 -07002174 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002175 if (!iommu)
2176 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002177
Alex Williamson579305f2014-07-03 09:51:43 -06002178 if (!dev_is_pci(dev))
2179 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002180
Alex Williamson579305f2014-07-03 09:51:43 -06002181 return !pci_for_each_dma_alias(to_pci_dev(dev),
2182 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002183}
2184
Fenghua Yuf5329592009-08-04 15:09:37 -07002185/* Returns a number of VTD pages, but aligned to MM page size */
2186static inline unsigned long aligned_nrpages(unsigned long host_addr,
2187 size_t size)
2188{
2189 host_addr &= ~PAGE_MASK;
2190 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2191}
2192
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002193/* Return largest possible superpage level for a given mapping */
2194static inline int hardware_largepage_caps(struct dmar_domain *domain,
2195 unsigned long iov_pfn,
2196 unsigned long phy_pfn,
2197 unsigned long pages)
2198{
2199 int support, level = 1;
2200 unsigned long pfnmerge;
2201
2202 support = domain->iommu_superpage;
2203
2204 /* To use a large page, the virtual *and* physical addresses
2205 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2206 of them will mean we have to use smaller pages. So just
2207 merge them and check both at once. */
2208 pfnmerge = iov_pfn | phy_pfn;
2209
2210 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2211 pages >>= VTD_STRIDE_SHIFT;
2212 if (!pages)
2213 break;
2214 pfnmerge >>= VTD_STRIDE_SHIFT;
2215 level++;
2216 support--;
2217 }
2218 return level;
2219}
2220
David Woodhouse9051aa02009-06-29 12:30:54 +01002221static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2222 struct scatterlist *sg, unsigned long phys_pfn,
2223 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002224{
2225 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002226 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002227 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002228 unsigned int largepage_lvl = 0;
2229 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002230
Jiang Liu162d1b12014-07-11 14:19:35 +08002231 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002232
2233 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2234 return -EINVAL;
2235
2236 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2237
Jiang Liucc4f14a2014-11-26 09:42:10 +08002238 if (!sg) {
2239 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002240 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2241 }
2242
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002243 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002244 uint64_t tmp;
2245
David Woodhousee1605492009-06-29 11:17:38 +01002246 if (!sg_res) {
Robin Murphye17f2b52017-09-28 15:14:01 +01002247 unsigned int pgoff = sg->offset & ~PAGE_MASK;
2248
Fenghua Yuf5329592009-08-04 15:09:37 -07002249 sg_res = aligned_nrpages(sg->offset, sg->length);
Robin Murphye17f2b52017-09-28 15:14:01 +01002250 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
David Woodhousee1605492009-06-29 11:17:38 +01002251 sg->dma_length = sg->length;
Robin Murphye17f2b52017-09-28 15:14:01 +01002252 pteval = (sg_phys(sg) - pgoff) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002253 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002254 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002255
David Woodhousee1605492009-06-29 11:17:38 +01002256 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002257 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2258
David Woodhouse5cf0a762014-03-19 16:07:49 +00002259 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002260 if (!pte)
2261 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002262 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002263 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002264 unsigned long nr_superpages, end_pfn;
2265
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002266 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002267 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002268
2269 nr_superpages = sg_res / lvl_pages;
2270 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2271
Jiang Liud41a4ad2014-07-11 14:19:34 +08002272 /*
2273 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002274 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002275 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002276 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002277 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002278 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002279 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002280
David Woodhousee1605492009-06-29 11:17:38 +01002281 }
2282 /* We don't need lock here, nobody else
2283 * touches the iova range
2284 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002285 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002286 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002287 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002288 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2289 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002290 if (dumps) {
2291 dumps--;
2292 debug_dma_dump_mappings(NULL);
2293 }
2294 WARN_ON(1);
2295 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002296
2297 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2298
2299 BUG_ON(nr_pages < lvl_pages);
2300 BUG_ON(sg_res < lvl_pages);
2301
2302 nr_pages -= lvl_pages;
2303 iov_pfn += lvl_pages;
2304 phys_pfn += lvl_pages;
2305 pteval += lvl_pages * VTD_PAGE_SIZE;
2306 sg_res -= lvl_pages;
2307
2308 /* If the next PTE would be the first in a new page, then we
2309 need to flush the cache on the entries we've just written.
2310 And then we'll need to recalculate 'pte', so clear it and
2311 let it get set again in the if (!pte) block above.
2312
2313 If we're done (!nr_pages) we need to flush the cache too.
2314
2315 Also if we've been setting superpages, we may need to
2316 recalculate 'pte' and switch back to smaller pages for the
2317 end of the mapping, if the trailing size is not enough to
2318 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002319 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002320 if (!nr_pages || first_pte_in_page(pte) ||
2321 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002322 domain_flush_cache(domain, first_pte,
2323 (void *)pte - (void *)first_pte);
2324 pte = NULL;
2325 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002326
2327 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002328 sg = sg_next(sg);
2329 }
2330 return 0;
2331}
2332
David Woodhouse9051aa02009-06-29 12:30:54 +01002333static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2334 struct scatterlist *sg, unsigned long nr_pages,
2335 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002336{
David Woodhouse9051aa02009-06-29 12:30:54 +01002337 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2338}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002339
David Woodhouse9051aa02009-06-29 12:30:54 +01002340static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2341 unsigned long phys_pfn, unsigned long nr_pages,
2342 int prot)
2343{
2344 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002345}
2346
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002347static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002348{
Weidong Hanc7151a82008-12-08 22:51:37 +08002349 if (!iommu)
2350 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002351
2352 clear_context_table(iommu, bus, devfn);
2353 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002354 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002355 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002356}
2357
David Woodhouse109b9b02012-05-25 17:43:02 +01002358static inline void unlink_domain_info(struct device_domain_info *info)
2359{
2360 assert_spin_locked(&device_domain_lock);
2361 list_del(&info->link);
2362 list_del(&info->global);
2363 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002364 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002365}
2366
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002367static void domain_remove_dev_info(struct dmar_domain *domain)
2368{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002369 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002370 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002371
2372 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002373 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002374 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002375 spin_unlock_irqrestore(&device_domain_lock, flags);
2376}
2377
2378/*
2379 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002380 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002381 */
David Woodhouse1525a292014-03-06 16:19:30 +00002382static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002383{
2384 struct device_domain_info *info;
2385
2386 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002387 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002388 if (info)
2389 return info->domain;
2390 return NULL;
2391}
2392
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002393static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002394dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2395{
2396 struct device_domain_info *info;
2397
2398 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002399 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002400 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002401 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002402
2403 return NULL;
2404}
2405
Joerg Roedel5db31562015-07-22 12:40:43 +02002406static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2407 int bus, int devfn,
2408 struct device *dev,
2409 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002410{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002411 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002412 struct device_domain_info *info;
2413 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002414 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002415
2416 info = alloc_devinfo_mem();
2417 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002418 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002419
Jiang Liu745f2582014-02-19 14:07:26 +08002420 info->bus = bus;
2421 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002422 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2423 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2424 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002425 info->dev = dev;
2426 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002427 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002428
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002429 if (dev && dev_is_pci(dev)) {
2430 struct pci_dev *pdev = to_pci_dev(info->dev);
2431
2432 if (ecap_dev_iotlb_support(iommu->ecap) &&
2433 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2434 dmar_find_matched_atsr_unit(pdev))
2435 info->ats_supported = 1;
2436
2437 if (ecs_enabled(iommu)) {
2438 if (pasid_enabled(iommu)) {
2439 int features = pci_pasid_features(pdev);
2440 if (features >= 0)
2441 info->pasid_supported = features | 1;
2442 }
2443
2444 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2445 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2446 info->pri_supported = 1;
2447 }
2448 }
2449
Jiang Liu745f2582014-02-19 14:07:26 +08002450 spin_lock_irqsave(&device_domain_lock, flags);
2451 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002452 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002453
2454 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002455 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002456 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002457 if (info2) {
2458 found = info2->domain;
2459 info2->dev = dev;
2460 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002461 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002462
Jiang Liu745f2582014-02-19 14:07:26 +08002463 if (found) {
2464 spin_unlock_irqrestore(&device_domain_lock, flags);
2465 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002466 /* Caller must free the original domain */
2467 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002468 }
2469
Joerg Roedeld160aca2015-07-22 11:52:53 +02002470 spin_lock(&iommu->lock);
2471 ret = domain_attach_iommu(domain, iommu);
2472 spin_unlock(&iommu->lock);
2473
2474 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002475 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302476 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002477 return NULL;
2478 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002479
David Woodhouseb718cd32014-03-09 13:11:33 -07002480 list_add(&info->link, &domain->devices);
2481 list_add(&info->global, &device_domain_list);
2482 if (dev)
2483 dev->archdata.iommu = info;
2484 spin_unlock_irqrestore(&device_domain_lock, flags);
2485
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002486 if (dev && domain_context_mapping(domain, dev)) {
2487 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002488 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002489 return NULL;
2490 }
2491
David Woodhouseb718cd32014-03-09 13:11:33 -07002492 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002493}
2494
Alex Williamson579305f2014-07-03 09:51:43 -06002495static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2496{
2497 *(u16 *)opaque = alias;
2498 return 0;
2499}
2500
Joerg Roedel76208352016-08-25 14:25:12 +02002501static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002502{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002503 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002504 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002505 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002506 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002507 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002508 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002509
David Woodhouse146922e2014-03-09 15:44:17 -07002510 iommu = device_to_iommu(dev, &bus, &devfn);
2511 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002512 return NULL;
2513
Joerg Roedel08a7f452015-07-23 18:09:11 +02002514 req_id = ((u16)bus << 8) | devfn;
2515
Alex Williamson579305f2014-07-03 09:51:43 -06002516 if (dev_is_pci(dev)) {
2517 struct pci_dev *pdev = to_pci_dev(dev);
2518
2519 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2520
2521 spin_lock_irqsave(&device_domain_lock, flags);
2522 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2523 PCI_BUS_NUM(dma_alias),
2524 dma_alias & 0xff);
2525 if (info) {
2526 iommu = info->iommu;
2527 domain = info->domain;
2528 }
2529 spin_unlock_irqrestore(&device_domain_lock, flags);
2530
Joerg Roedel76208352016-08-25 14:25:12 +02002531 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002532 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002533 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002534 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002535
David Woodhouse146922e2014-03-09 15:44:17 -07002536 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002537 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002538 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002539 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002540 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002541 domain_exit(domain);
2542 return NULL;
2543 }
2544
Joerg Roedel76208352016-08-25 14:25:12 +02002545out:
Alex Williamson579305f2014-07-03 09:51:43 -06002546
Joerg Roedel76208352016-08-25 14:25:12 +02002547 return domain;
2548}
2549
2550static struct dmar_domain *set_domain_for_dev(struct device *dev,
2551 struct dmar_domain *domain)
2552{
2553 struct intel_iommu *iommu;
2554 struct dmar_domain *tmp;
2555 u16 req_id, dma_alias;
2556 u8 bus, devfn;
2557
2558 iommu = device_to_iommu(dev, &bus, &devfn);
2559 if (!iommu)
2560 return NULL;
2561
2562 req_id = ((u16)bus << 8) | devfn;
2563
2564 if (dev_is_pci(dev)) {
2565 struct pci_dev *pdev = to_pci_dev(dev);
2566
2567 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2568
2569 /* register PCI DMA alias device */
2570 if (req_id != dma_alias) {
2571 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2572 dma_alias & 0xff, NULL, domain);
2573
2574 if (!tmp || tmp != domain)
2575 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002576 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002577 }
2578
Joerg Roedel5db31562015-07-22 12:40:43 +02002579 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002580 if (!tmp || tmp != domain)
2581 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002582
Joerg Roedel76208352016-08-25 14:25:12 +02002583 return domain;
2584}
2585
2586static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2587{
2588 struct dmar_domain *domain, *tmp;
2589
2590 domain = find_domain(dev);
2591 if (domain)
2592 goto out;
2593
2594 domain = find_or_alloc_domain(dev, gaw);
2595 if (!domain)
2596 goto out;
2597
2598 tmp = set_domain_for_dev(dev, domain);
2599 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002600 domain_exit(domain);
2601 domain = tmp;
2602 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002603
Joerg Roedel76208352016-08-25 14:25:12 +02002604out:
2605
David Woodhouseb718cd32014-03-09 13:11:33 -07002606 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002607}
2608
David Woodhouseb2132032009-06-26 18:50:28 +01002609static int iommu_domain_identity_map(struct dmar_domain *domain,
2610 unsigned long long start,
2611 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002612{
David Woodhousec5395d52009-06-28 16:35:56 +01002613 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2614 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002615
David Woodhousec5395d52009-06-28 16:35:56 +01002616 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2617 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002618 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002619 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002620 }
2621
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002622 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002623 /*
2624 * RMRR range might have overlap with physical memory range,
2625 * clear it first
2626 */
David Woodhousec5395d52009-06-28 16:35:56 +01002627 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002628
David Woodhousec5395d52009-06-28 16:35:56 +01002629 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2630 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002631 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002632}
2633
Joerg Roedeld66ce542015-09-23 19:00:10 +02002634static int domain_prepare_identity_map(struct device *dev,
2635 struct dmar_domain *domain,
2636 unsigned long long start,
2637 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002638{
David Woodhouse19943b02009-08-04 16:19:20 +01002639 /* For _hardware_ passthrough, don't bother. But for software
2640 passthrough, we do it anyway -- it may indicate a memory
2641 range which is reserved in E820, so which didn't get set
2642 up to start with in si_domain */
2643 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002644 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2645 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002646 return 0;
2647 }
2648
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002649 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2650 dev_name(dev), start, end);
2651
David Woodhouse5595b522009-12-02 09:21:55 +00002652 if (end < start) {
2653 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2654 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2655 dmi_get_system_info(DMI_BIOS_VENDOR),
2656 dmi_get_system_info(DMI_BIOS_VERSION),
2657 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002658 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002659 }
2660
David Woodhouse2ff729f2009-08-26 14:25:41 +01002661 if (end >> agaw_to_width(domain->agaw)) {
2662 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2663 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2664 agaw_to_width(domain->agaw),
2665 dmi_get_system_info(DMI_BIOS_VENDOR),
2666 dmi_get_system_info(DMI_BIOS_VERSION),
2667 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002668 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002669 }
David Woodhouse19943b02009-08-04 16:19:20 +01002670
Joerg Roedeld66ce542015-09-23 19:00:10 +02002671 return iommu_domain_identity_map(domain, start, end);
2672}
2673
2674static int iommu_prepare_identity_map(struct device *dev,
2675 unsigned long long start,
2676 unsigned long long end)
2677{
2678 struct dmar_domain *domain;
2679 int ret;
2680
2681 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2682 if (!domain)
2683 return -ENOMEM;
2684
2685 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002686 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002687 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002688
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002689 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002690}
2691
2692static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002693 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002694{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002695 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002696 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002697 return iommu_prepare_identity_map(dev, rmrr->base_address,
2698 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002699}
2700
Suresh Siddhad3f13812011-08-23 17:05:25 -07002701#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002702static inline void iommu_prepare_isa(void)
2703{
2704 struct pci_dev *pdev;
2705 int ret;
2706
2707 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2708 if (!pdev)
2709 return;
2710
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002711 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002712 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002713
2714 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002715 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002716
Yijing Wang9b27e822014-05-20 20:37:52 +08002717 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002718}
2719#else
2720static inline void iommu_prepare_isa(void)
2721{
2722 return;
2723}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002724#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002725
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002726static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002727
Matt Kraai071e1372009-08-23 22:30:22 -07002728static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002729{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002730 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002731
Jiang Liuab8dfe22014-07-11 14:19:27 +08002732 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002733 if (!si_domain)
2734 return -EFAULT;
2735
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002736 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2737 domain_exit(si_domain);
2738 return -EFAULT;
2739 }
2740
Joerg Roedel0dc79712015-07-21 15:40:06 +02002741 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002742
David Woodhouse19943b02009-08-04 16:19:20 +01002743 if (hw)
2744 return 0;
2745
David Woodhousec7ab48d2009-06-26 19:10:36 +01002746 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002747 unsigned long start_pfn, end_pfn;
2748 int i;
2749
2750 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2751 ret = iommu_domain_identity_map(si_domain,
2752 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2753 if (ret)
2754 return ret;
2755 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002756 }
2757
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002758 return 0;
2759}
2760
David Woodhouse9b226622014-03-09 14:03:28 -07002761static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002762{
2763 struct device_domain_info *info;
2764
2765 if (likely(!iommu_identity_mapping))
2766 return 0;
2767
David Woodhouse9b226622014-03-09 14:03:28 -07002768 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002769 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2770 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002771
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002772 return 0;
2773}
2774
Joerg Roedel28ccce02015-07-21 14:45:31 +02002775static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002776{
David Woodhouse0ac72662014-03-09 13:19:22 -07002777 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002778 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002779 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002780
David Woodhouse5913c9b2014-03-09 16:27:31 -07002781 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002782 if (!iommu)
2783 return -ENODEV;
2784
Joerg Roedel5db31562015-07-22 12:40:43 +02002785 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002786 if (ndomain != domain)
2787 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002788
2789 return 0;
2790}
2791
David Woodhouse0b9d9752014-03-09 15:48:15 -07002792static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002793{
2794 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002795 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002796 int i;
2797
Jiang Liu0e242612014-02-19 14:07:34 +08002798 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002799 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002800 /*
2801 * Return TRUE if this RMRR contains the device that
2802 * is passed in.
2803 */
2804 for_each_active_dev_scope(rmrr->devices,
2805 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002806 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002807 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002808 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002809 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002810 }
Jiang Liu0e242612014-02-19 14:07:34 +08002811 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002812 return false;
2813}
2814
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002815/*
2816 * There are a couple cases where we need to restrict the functionality of
2817 * devices associated with RMRRs. The first is when evaluating a device for
2818 * identity mapping because problems exist when devices are moved in and out
2819 * of domains and their respective RMRR information is lost. This means that
2820 * a device with associated RMRRs will never be in a "passthrough" domain.
2821 * The second is use of the device through the IOMMU API. This interface
2822 * expects to have full control of the IOVA space for the device. We cannot
2823 * satisfy both the requirement that RMRR access is maintained and have an
2824 * unencumbered IOVA space. We also have no ability to quiesce the device's
2825 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2826 * We therefore prevent devices associated with an RMRR from participating in
2827 * the IOMMU API, which eliminates them from device assignment.
2828 *
2829 * In both cases we assume that PCI USB devices with RMRRs have them largely
2830 * for historical reasons and that the RMRR space is not actively used post
2831 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002832 *
2833 * The same exception is made for graphics devices, with the requirement that
2834 * any use of the RMRR regions will be torn down before assigning the device
2835 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002836 */
2837static bool device_is_rmrr_locked(struct device *dev)
2838{
2839 if (!device_has_rmrr(dev))
2840 return false;
2841
2842 if (dev_is_pci(dev)) {
2843 struct pci_dev *pdev = to_pci_dev(dev);
2844
David Woodhouse18436af2015-03-25 15:05:47 +00002845 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002846 return false;
2847 }
2848
2849 return true;
2850}
2851
David Woodhouse3bdb2592014-03-09 16:03:08 -07002852static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002853{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002854
David Woodhouse3bdb2592014-03-09 16:03:08 -07002855 if (dev_is_pci(dev)) {
2856 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002857
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002858 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002859 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002860
David Woodhouse3bdb2592014-03-09 16:03:08 -07002861 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2862 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002863
David Woodhouse3bdb2592014-03-09 16:03:08 -07002864 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2865 return 1;
2866
2867 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2868 return 0;
2869
2870 /*
2871 * We want to start off with all devices in the 1:1 domain, and
2872 * take them out later if we find they can't access all of memory.
2873 *
2874 * However, we can't do this for PCI devices behind bridges,
2875 * because all PCI devices behind the same bridge will end up
2876 * with the same source-id on their transactions.
2877 *
2878 * Practically speaking, we can't change things around for these
2879 * devices at run-time, because we can't be sure there'll be no
2880 * DMA transactions in flight for any of their siblings.
2881 *
2882 * So PCI devices (unless they're on the root bus) as well as
2883 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2884 * the 1:1 domain, just in _case_ one of their siblings turns out
2885 * not to be able to map all of memory.
2886 */
2887 if (!pci_is_pcie(pdev)) {
2888 if (!pci_is_root_bus(pdev->bus))
2889 return 0;
2890 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2891 return 0;
2892 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2893 return 0;
2894 } else {
2895 if (device_has_rmrr(dev))
2896 return 0;
2897 }
David Woodhouse6941af22009-07-04 18:24:27 +01002898
David Woodhouse3dfc8132009-07-04 19:11:08 +01002899 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002900 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002901 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002902 * take them out of the 1:1 domain later.
2903 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002904 if (!startup) {
2905 /*
2906 * If the device's dma_mask is less than the system's memory
2907 * size then this is not a candidate for identity mapping.
2908 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002909 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002910
David Woodhouse3bdb2592014-03-09 16:03:08 -07002911 if (dev->coherent_dma_mask &&
2912 dev->coherent_dma_mask < dma_mask)
2913 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002914
David Woodhouse3bdb2592014-03-09 16:03:08 -07002915 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002916 }
David Woodhouse6941af22009-07-04 18:24:27 +01002917
2918 return 1;
2919}
2920
David Woodhousecf04eee2014-03-21 16:49:04 +00002921static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2922{
2923 int ret;
2924
2925 if (!iommu_should_identity_map(dev, 1))
2926 return 0;
2927
Joerg Roedel28ccce02015-07-21 14:45:31 +02002928 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002929 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002930 pr_info("%s identity mapping for device %s\n",
2931 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002932 else if (ret == -ENODEV)
2933 /* device not associated with an iommu */
2934 ret = 0;
2935
2936 return ret;
2937}
2938
2939
Matt Kraai071e1372009-08-23 22:30:22 -07002940static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002941{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002942 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002943 struct dmar_drhd_unit *drhd;
2944 struct intel_iommu *iommu;
2945 struct device *dev;
2946 int i;
2947 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002948
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002949 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002950 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2951 if (ret)
2952 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002953 }
2954
David Woodhousecf04eee2014-03-21 16:49:04 +00002955 for_each_active_iommu(iommu, drhd)
2956 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2957 struct acpi_device_physical_node *pn;
2958 struct acpi_device *adev;
2959
2960 if (dev->bus != &acpi_bus_type)
2961 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002962
David Woodhousecf04eee2014-03-21 16:49:04 +00002963 adev= to_acpi_device(dev);
2964 mutex_lock(&adev->physical_node_lock);
2965 list_for_each_entry(pn, &adev->physical_node_list, node) {
2966 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2967 if (ret)
2968 break;
2969 }
2970 mutex_unlock(&adev->physical_node_lock);
2971 if (ret)
2972 return ret;
2973 }
2974
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002975 return 0;
2976}
2977
Jiang Liuffebeb42014-11-09 22:48:02 +08002978static void intel_iommu_init_qi(struct intel_iommu *iommu)
2979{
2980 /*
2981 * Start from the sane iommu hardware state.
2982 * If the queued invalidation is already initialized by us
2983 * (for example, while enabling interrupt-remapping) then
2984 * we got the things already rolling from a sane state.
2985 */
2986 if (!iommu->qi) {
2987 /*
2988 * Clear any previous faults.
2989 */
2990 dmar_fault(-1, iommu);
2991 /*
2992 * Disable queued invalidation if supported and already enabled
2993 * before OS handover.
2994 */
2995 dmar_disable_qi(iommu);
2996 }
2997
2998 if (dmar_enable_qi(iommu)) {
2999 /*
3000 * Queued Invalidate not enabled, use Register Based Invalidate
3001 */
3002 iommu->flush.flush_context = __iommu_flush_context;
3003 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003004 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003005 iommu->name);
3006 } else {
3007 iommu->flush.flush_context = qi_flush_context;
3008 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003009 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003010 }
3011}
3012
Joerg Roedel091d42e2015-06-12 11:56:10 +02003013static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003014 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003015 struct context_entry **tbl,
3016 int bus, bool ext)
3017{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003018 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003019 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003020 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003021 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003022 phys_addr_t old_ce_phys;
3023
3024 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003025 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003026
3027 for (devfn = 0; devfn < 256; devfn++) {
3028 /* First calculate the correct index */
3029 idx = (ext ? devfn * 2 : devfn) % 256;
3030
3031 if (idx == 0) {
3032 /* First save what we may have and clean up */
3033 if (new_ce) {
3034 tbl[tbl_idx] = new_ce;
3035 __iommu_flush_cache(iommu, new_ce,
3036 VTD_PAGE_SIZE);
3037 pos = 1;
3038 }
3039
3040 if (old_ce)
3041 iounmap(old_ce);
3042
3043 ret = 0;
3044 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003045 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003046 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003047 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003048
3049 if (!old_ce_phys) {
3050 if (ext && devfn == 0) {
3051 /* No LCTP, try UCTP */
3052 devfn = 0x7f;
3053 continue;
3054 } else {
3055 goto out;
3056 }
3057 }
3058
3059 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003060 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3061 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003062 if (!old_ce)
3063 goto out;
3064
3065 new_ce = alloc_pgtable_page(iommu->node);
3066 if (!new_ce)
3067 goto out_unmap;
3068
3069 ret = 0;
3070 }
3071
3072 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003073 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003074
Joerg Roedelcf484d02015-06-12 12:21:46 +02003075 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003076 continue;
3077
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003078 did = context_domain_id(&ce);
3079 if (did >= 0 && did < cap_ndoms(iommu->cap))
3080 set_bit(did, iommu->domain_ids);
3081
Joerg Roedelcf484d02015-06-12 12:21:46 +02003082 /*
3083 * We need a marker for copied context entries. This
3084 * marker needs to work for the old format as well as
3085 * for extended context entries.
3086 *
3087 * Bit 67 of the context entry is used. In the old
3088 * format this bit is available to software, in the
3089 * extended format it is the PGE bit, but PGE is ignored
3090 * by HW if PASIDs are disabled (and thus still
3091 * available).
3092 *
3093 * So disable PASIDs first and then mark the entry
3094 * copied. This means that we don't copy PASID
3095 * translations from the old kernel, but this is fine as
3096 * faults there are not fatal.
3097 */
3098 context_clear_pasid_enable(&ce);
3099 context_set_copied(&ce);
3100
Joerg Roedel091d42e2015-06-12 11:56:10 +02003101 new_ce[idx] = ce;
3102 }
3103
3104 tbl[tbl_idx + pos] = new_ce;
3105
3106 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3107
3108out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003109 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003110
3111out:
3112 return ret;
3113}
3114
3115static int copy_translation_tables(struct intel_iommu *iommu)
3116{
3117 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003118 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003119 phys_addr_t old_rt_phys;
3120 int ctxt_table_entries;
3121 unsigned long flags;
3122 u64 rtaddr_reg;
3123 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003124 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003125
3126 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3127 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003128 new_ext = !!ecap_ecs(iommu->ecap);
3129
3130 /*
3131 * The RTT bit can only be changed when translation is disabled,
3132 * but disabling translation means to open a window for data
3133 * corruption. So bail out and don't copy anything if we would
3134 * have to change the bit.
3135 */
3136 if (new_ext != ext)
3137 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003138
3139 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3140 if (!old_rt_phys)
3141 return -EINVAL;
3142
Dan Williamsdfddb962015-10-09 18:16:46 -04003143 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003144 if (!old_rt)
3145 return -ENOMEM;
3146
3147 /* This is too big for the stack - allocate it from slab */
3148 ctxt_table_entries = ext ? 512 : 256;
3149 ret = -ENOMEM;
3150 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3151 if (!ctxt_tbls)
3152 goto out_unmap;
3153
3154 for (bus = 0; bus < 256; bus++) {
3155 ret = copy_context_table(iommu, &old_rt[bus],
3156 ctxt_tbls, bus, ext);
3157 if (ret) {
3158 pr_err("%s: Failed to copy context table for bus %d\n",
3159 iommu->name, bus);
3160 continue;
3161 }
3162 }
3163
3164 spin_lock_irqsave(&iommu->lock, flags);
3165
3166 /* Context tables are copied, now write them to the root_entry table */
3167 for (bus = 0; bus < 256; bus++) {
3168 int idx = ext ? bus * 2 : bus;
3169 u64 val;
3170
3171 if (ctxt_tbls[idx]) {
3172 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3173 iommu->root_entry[bus].lo = val;
3174 }
3175
3176 if (!ext || !ctxt_tbls[idx + 1])
3177 continue;
3178
3179 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3180 iommu->root_entry[bus].hi = val;
3181 }
3182
3183 spin_unlock_irqrestore(&iommu->lock, flags);
3184
3185 kfree(ctxt_tbls);
3186
3187 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3188
3189 ret = 0;
3190
3191out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003192 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003193
3194 return ret;
3195}
3196
Joseph Cihulab7792602011-05-03 00:08:37 -07003197static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003198{
3199 struct dmar_drhd_unit *drhd;
3200 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003201 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003202 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003203 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003204 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003205
3206 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003207 * for each drhd
3208 * allocate root
3209 * initialize and program root entry to not present
3210 * endfor
3211 */
3212 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003213 /*
3214 * lock not needed as this is only incremented in the single
3215 * threaded kernel __init code path all other access are read
3216 * only
3217 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003218 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003219 g_num_of_iommus++;
3220 continue;
3221 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003222 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003223 }
3224
Jiang Liuffebeb42014-11-09 22:48:02 +08003225 /* Preallocate enough resources for IOMMU hot-addition */
3226 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3227 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3228
Weidong Hand9630fe2008-12-08 11:06:32 +08003229 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3230 GFP_KERNEL);
3231 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003232 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003233 ret = -ENOMEM;
3234 goto error;
3235 }
3236
Omer Pelegaa473242016-04-20 11:33:02 +03003237 for_each_possible_cpu(cpu) {
3238 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3239 cpu);
3240
3241 dfd->tables = kzalloc(g_num_of_iommus *
3242 sizeof(struct deferred_flush_table),
3243 GFP_KERNEL);
3244 if (!dfd->tables) {
3245 ret = -ENOMEM;
3246 goto free_g_iommus;
3247 }
3248
3249 spin_lock_init(&dfd->lock);
3250 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003251 }
3252
Jiang Liu7c919772014-01-06 14:18:18 +08003253 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003254 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003255
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003256 intel_iommu_init_qi(iommu);
3257
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003258 ret = iommu_init_domains(iommu);
3259 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003260 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003261
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003262 init_translation_status(iommu);
3263
Joerg Roedel091d42e2015-06-12 11:56:10 +02003264 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3265 iommu_disable_translation(iommu);
3266 clear_translation_pre_enabled(iommu);
3267 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3268 iommu->name);
3269 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003270
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003271 /*
3272 * TBD:
3273 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003274 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003275 */
3276 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003277 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003278 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003279
Joerg Roedel091d42e2015-06-12 11:56:10 +02003280 if (translation_pre_enabled(iommu)) {
3281 pr_info("Translation already enabled - trying to copy translation structures\n");
3282
3283 ret = copy_translation_tables(iommu);
3284 if (ret) {
3285 /*
3286 * We found the IOMMU with translation
3287 * enabled - but failed to copy over the
3288 * old root-entry table. Try to proceed
3289 * by disabling translation now and
3290 * allocating a clean root-entry table.
3291 * This might cause DMAR faults, but
3292 * probably the dump will still succeed.
3293 */
3294 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3295 iommu->name);
3296 iommu_disable_translation(iommu);
3297 clear_translation_pre_enabled(iommu);
3298 } else {
3299 pr_info("Copied translation tables from previous kernel for %s\n",
3300 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003301 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003302 }
3303 }
3304
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003305 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003306 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003307#ifdef CONFIG_INTEL_IOMMU_SVM
3308 if (pasid_enabled(iommu))
3309 intel_svm_alloc_pasid_tables(iommu);
3310#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003311 }
3312
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003313 /*
3314 * Now that qi is enabled on all iommus, set the root entry and flush
3315 * caches. This is required on some Intel X58 chipsets, otherwise the
3316 * flush_context function will loop forever and the boot hangs.
3317 */
3318 for_each_active_iommu(iommu, drhd) {
3319 iommu_flush_write_buffer(iommu);
3320 iommu_set_root_entry(iommu);
3321 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3322 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3323 }
3324
David Woodhouse19943b02009-08-04 16:19:20 +01003325 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003326 iommu_identity_mapping |= IDENTMAP_ALL;
3327
Suresh Siddhad3f13812011-08-23 17:05:25 -07003328#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003329 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003330#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003331
Ashok Raj24427cd2017-01-30 09:39:53 -08003332 check_tylersburg_isoch();
3333
Joerg Roedel86080cc2015-06-12 12:27:16 +02003334 if (iommu_identity_mapping) {
3335 ret = si_domain_init(hw_pass_through);
3336 if (ret)
3337 goto free_iommu;
3338 }
3339
David Woodhousee0fc7e02009-09-30 09:12:17 -07003340
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003341 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003342 * If we copied translations from a previous kernel in the kdump
3343 * case, we can not assign the devices to domains now, as that
3344 * would eliminate the old mappings. So skip this part and defer
3345 * the assignment to device driver initialization time.
3346 */
3347 if (copied_tables)
3348 goto domains_done;
3349
3350 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003351 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003352 * identity mappings for rmrr, gfx, and isa and may fall back to static
3353 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003354 */
David Woodhouse19943b02009-08-04 16:19:20 +01003355 if (iommu_identity_mapping) {
3356 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3357 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003358 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003359 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003360 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003361 }
David Woodhouse19943b02009-08-04 16:19:20 +01003362 /*
3363 * For each rmrr
3364 * for each dev attached to rmrr
3365 * do
3366 * locate drhd for dev, alloc domain for dev
3367 * allocate free domain
3368 * allocate page table entries for rmrr
3369 * if context not allocated for bus
3370 * allocate and init context
3371 * set present in root table for this bus
3372 * init context with domain, translation etc
3373 * endfor
3374 * endfor
3375 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003376 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003377 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003378 /* some BIOS lists non-exist devices in DMAR table. */
3379 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003380 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003381 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003382 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003383 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003384 }
3385 }
3386
3387 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003388
Joerg Roedela87f4912015-06-12 12:32:54 +02003389domains_done:
3390
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003391 /*
3392 * for each drhd
3393 * enable fault log
3394 * global invalidate context cache
3395 * global invalidate iotlb
3396 * enable translation
3397 */
Jiang Liu7c919772014-01-06 14:18:18 +08003398 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003399 if (drhd->ignored) {
3400 /*
3401 * we always have to disable PMRs or DMA may fail on
3402 * this device
3403 */
3404 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003405 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003406 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003407 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003408
3409 iommu_flush_write_buffer(iommu);
3410
David Woodhousea222a7f2015-10-07 23:35:18 +01003411#ifdef CONFIG_INTEL_IOMMU_SVM
3412 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3413 ret = intel_svm_enable_prq(iommu);
3414 if (ret)
3415 goto free_iommu;
3416 }
3417#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003418 ret = dmar_set_interrupt(iommu);
3419 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003420 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003421
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003422 if (!translation_pre_enabled(iommu))
3423 iommu_enable_translation(iommu);
3424
David Woodhouseb94996c2009-09-19 15:28:12 -07003425 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003426 }
3427
3428 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003429
3430free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003431 for_each_active_iommu(iommu, drhd) {
3432 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003433 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003434 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003435free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003436 for_each_possible_cpu(cpu)
3437 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003438 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003439error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003440 return ret;
3441}
3442
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003443/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003444static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003445 struct dmar_domain *domain,
3446 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003447{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003448 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003449
David Woodhouse875764d2009-06-28 21:20:51 +01003450 /* Restrict dma_mask to the width that the iommu can handle */
3451 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003452 /* Ensure we reserve the whole size-aligned region */
3453 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003454
3455 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003456 /*
3457 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003458 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003459 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003460 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003461 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3462 IOVA_PFN(DMA_BIT_MASK(32)));
3463 if (iova_pfn)
3464 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003465 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003466 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3467 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003468 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003469 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003470 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003471 }
3472
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003473 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003474}
3475
David Woodhoused4b709f2014-03-09 16:07:40 -07003476static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003477{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003478 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003479 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003480 struct device *i_dev;
3481 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003482
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003483 domain = find_domain(dev);
3484 if (domain)
3485 goto out;
3486
3487 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3488 if (!domain)
3489 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003490
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003491 /* We have a new domain - setup possible RMRRs for the device */
3492 rcu_read_lock();
3493 for_each_rmrr_units(rmrr) {
3494 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3495 i, i_dev) {
3496 if (i_dev != dev)
3497 continue;
3498
3499 ret = domain_prepare_identity_map(dev, domain,
3500 rmrr->base_address,
3501 rmrr->end_address);
3502 if (ret)
3503 dev_err(dev, "Mapping reserved region failed\n");
3504 }
3505 }
3506 rcu_read_unlock();
3507
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003508 tmp = set_domain_for_dev(dev, domain);
3509 if (!tmp || domain != tmp) {
3510 domain_exit(domain);
3511 domain = tmp;
3512 }
3513
3514out:
3515
3516 if (!domain)
3517 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3518
3519
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003520 return domain;
3521}
3522
David Woodhoused4b709f2014-03-09 16:07:40 -07003523static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003524{
3525 struct device_domain_info *info;
3526
3527 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003528 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003529 if (likely(info))
3530 return info->domain;
3531
3532 return __get_valid_domain_for_dev(dev);
3533}
3534
David Woodhouseecb509e2014-03-09 16:29:55 -07003535/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003536static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003537{
3538 int found;
3539
David Woodhouse3d891942014-03-06 15:59:26 +00003540 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003541 return 1;
3542
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003543 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003544 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003545
David Woodhouse9b226622014-03-09 14:03:28 -07003546 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003547 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003548 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003549 return 1;
3550 else {
3551 /*
3552 * 32 bit DMA is removed from si_domain and fall back
3553 * to non-identity mapping.
3554 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003555 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003556 pr_info("32bit %s uses non-identity mapping\n",
3557 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003558 return 0;
3559 }
3560 } else {
3561 /*
3562 * In case of a detached 64 bit DMA device from vm, the device
3563 * is put into si_domain for identity mapping.
3564 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003565 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003566 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003567 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003568 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003569 pr_info("64bit %s uses identity mapping\n",
3570 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003571 return 1;
3572 }
3573 }
3574 }
3575
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003576 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003577}
3578
David Woodhouse5040a912014-03-09 16:14:00 -07003579static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003580 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003581{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003582 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003583 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003584 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003585 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003586 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003587 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003588 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003589
3590 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003591
David Woodhouse5040a912014-03-09 16:14:00 -07003592 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003593 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003594
David Woodhouse5040a912014-03-09 16:14:00 -07003595 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003596 if (!domain)
3597 return 0;
3598
Weidong Han8c11e792008-12-08 15:29:22 +08003599 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003600 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003601
Omer Peleg2aac6302016-04-20 11:33:57 +03003602 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3603 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003604 goto error;
3605
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003606 /*
3607 * Check if DMAR supports zero-length reads on write only
3608 * mappings..
3609 */
3610 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003611 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003612 prot |= DMA_PTE_READ;
3613 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3614 prot |= DMA_PTE_WRITE;
3615 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003616 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003617 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003618 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003619 * is not a big problem
3620 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003621 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003622 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003623 if (ret)
3624 goto error;
3625
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003626 /* it's a non-present to present mapping. Only flush if caching mode */
3627 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003628 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003629 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003630 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003631 else
Weidong Han8c11e792008-12-08 15:29:22 +08003632 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003633
Omer Peleg2aac6302016-04-20 11:33:57 +03003634 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003635 start_paddr += paddr & ~PAGE_MASK;
3636 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003637
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003638error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003639 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003640 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003641 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003642 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003643 return 0;
3644}
3645
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003646static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3647 unsigned long offset, size_t size,
3648 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003649 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003650{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003651 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003652 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003653}
3654
Omer Pelegaa473242016-04-20 11:33:02 +03003655static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003656{
mark gross80b20dd2008-04-18 13:53:58 -07003657 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003658
Omer Pelegaa473242016-04-20 11:33:02 +03003659 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003660
3661 /* just flush them all */
3662 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003663 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003664 struct deferred_flush_table *flush_table =
3665 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003666 if (!iommu)
3667 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003668
Omer Pelegaa473242016-04-20 11:33:02 +03003669 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003670 continue;
3671
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003672 /* In caching mode, global flushes turn emulation expensive */
3673 if (!cap_caching_mode(iommu->cap))
3674 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003675 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003676 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003677 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003678 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003679 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003680 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003681 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003682 struct dmar_domain *domain = entry->domain;
3683 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003684
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003685 /* On real hardware multiple invalidations are expensive */
3686 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003687 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003688 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003689 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003690 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003691 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003692 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003693 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003694 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003695 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003696 if (freelist)
3697 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003698 }
Omer Pelegaa473242016-04-20 11:33:02 +03003699 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003700 }
3701
Omer Pelegaa473242016-04-20 11:33:02 +03003702 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003703}
3704
Omer Pelegaa473242016-04-20 11:33:02 +03003705static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003706{
Omer Pelegaa473242016-04-20 11:33:02 +03003707 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003708 unsigned long flags;
3709
Omer Pelegaa473242016-04-20 11:33:02 +03003710 spin_lock_irqsave(&flush_data->lock, flags);
3711 flush_unmaps(flush_data);
3712 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003713}
3714
Omer Peleg2aac6302016-04-20 11:33:57 +03003715static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003716 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003717{
3718 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003719 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003720 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003721 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003722 struct deferred_flush_data *flush_data;
3723 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003724
Omer Pelegaa473242016-04-20 11:33:02 +03003725 cpuid = get_cpu();
3726 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3727
3728 /* Flush all CPUs' entries to avoid deferring too much. If
3729 * this becomes a bottleneck, can just flush us, and rely on
3730 * flush timer for the rest.
3731 */
3732 if (flush_data->size == HIGH_WATER_MARK) {
3733 int cpu;
3734
3735 for_each_online_cpu(cpu)
3736 flush_unmaps_timeout(cpu);
3737 }
3738
3739 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003740
Weidong Han8c11e792008-12-08 15:29:22 +08003741 iommu = domain_get_iommu(dom);
3742 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003743
Omer Pelegaa473242016-04-20 11:33:02 +03003744 entry_id = flush_data->tables[iommu_id].next;
3745 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003746
Omer Pelegaa473242016-04-20 11:33:02 +03003747 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003748 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003749 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003750 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003751 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003752
Omer Pelegaa473242016-04-20 11:33:02 +03003753 if (!flush_data->timer_on) {
3754 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3755 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003756 }
Omer Pelegaa473242016-04-20 11:33:02 +03003757 flush_data->size++;
3758 spin_unlock_irqrestore(&flush_data->lock, flags);
3759
3760 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003761}
3762
Omer Peleg769530e2016-04-20 11:33:25 +03003763static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003764{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003765 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003766 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003767 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003768 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003769 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003770 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003771
David Woodhouse73676832009-07-04 14:08:36 +01003772 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003773 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003774
David Woodhouse1525a292014-03-06 16:19:30 +00003775 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003776 BUG_ON(!domain);
3777
Weidong Han8c11e792008-12-08 15:29:22 +08003778 iommu = domain_get_iommu(domain);
3779
Omer Peleg2aac6302016-04-20 11:33:57 +03003780 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003781
Omer Peleg769530e2016-04-20 11:33:25 +03003782 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003783 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003784 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003785
David Woodhoused794dc92009-06-28 00:27:49 +01003786 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003787 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003788
David Woodhouseea8ea462014-03-05 17:09:32 +00003789 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003790
mark gross5e0d2a62008-03-04 15:22:08 -08003791 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003792 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003793 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003794 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003795 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003796 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003797 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003798 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003799 /*
3800 * queue up the release of the unmap to save the 1/6th of the
3801 * cpu used up by the iotlb flush operation...
3802 */
mark gross5e0d2a62008-03-04 15:22:08 -08003803 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003804}
3805
Jiang Liud41a4ad2014-07-11 14:19:34 +08003806static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3807 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003808 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003809{
Omer Peleg769530e2016-04-20 11:33:25 +03003810 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003811}
3812
David Woodhouse5040a912014-03-09 16:14:00 -07003813static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003814 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003815 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003816{
Akinobu Mita36746432014-06-04 16:06:51 -07003817 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003818 int order;
3819
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003820 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003821 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003822
David Woodhouse5040a912014-03-09 16:14:00 -07003823 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003824 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003825 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3826 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003827 flags |= GFP_DMA;
3828 else
3829 flags |= GFP_DMA32;
3830 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003831
Mel Gormand0164ad2015-11-06 16:28:21 -08003832 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003833 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003834
Akinobu Mita36746432014-06-04 16:06:51 -07003835 page = dma_alloc_from_contiguous(dev, count, order);
3836 if (page && iommu_no_mapping(dev) &&
3837 page_to_phys(page) + size > dev->coherent_dma_mask) {
3838 dma_release_from_contiguous(dev, page, count);
3839 page = NULL;
3840 }
3841 }
3842
3843 if (!page)
3844 page = alloc_pages(flags, order);
3845 if (!page)
3846 return NULL;
3847 memset(page_address(page), 0, size);
3848
3849 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003850 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003851 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003852 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003853 return page_address(page);
3854 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3855 __free_pages(page, order);
3856
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003857 return NULL;
3858}
3859
David Woodhouse5040a912014-03-09 16:14:00 -07003860static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003861 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003862{
3863 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003864 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003865
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003866 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003867 order = get_order(size);
3868
Omer Peleg769530e2016-04-20 11:33:25 +03003869 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003870 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3871 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003872}
3873
David Woodhouse5040a912014-03-09 16:14:00 -07003874static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003875 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003876 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003877{
Omer Peleg769530e2016-04-20 11:33:25 +03003878 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3879 unsigned long nrpages = 0;
3880 struct scatterlist *sg;
3881 int i;
3882
3883 for_each_sg(sglist, sg, nelems, i) {
3884 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3885 }
3886
3887 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003888}
3889
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003890static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003891 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003892{
3893 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003894 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003895
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003896 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003897 BUG_ON(!sg_page(sg));
Robin Murphye17f2b52017-09-28 15:14:01 +01003898 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003899 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003900 }
3901 return nelems;
3902}
3903
David Woodhouse5040a912014-03-09 16:14:00 -07003904static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003905 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003906{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003907 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003908 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003909 size_t size = 0;
3910 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003911 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003912 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003913 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003914 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003915 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003916
3917 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003918 if (iommu_no_mapping(dev))
3919 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003920
David Woodhouse5040a912014-03-09 16:14:00 -07003921 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003922 if (!domain)
3923 return 0;
3924
Weidong Han8c11e792008-12-08 15:29:22 +08003925 iommu = domain_get_iommu(domain);
3926
David Woodhouseb536d242009-06-28 14:49:31 +01003927 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003928 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003929
Omer Peleg2aac6302016-04-20 11:33:57 +03003930 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003931 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003932 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003933 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003934 return 0;
3935 }
3936
3937 /*
3938 * Check if DMAR supports zero-length reads on write only
3939 * mappings..
3940 */
3941 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003942 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003943 prot |= DMA_PTE_READ;
3944 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3945 prot |= DMA_PTE_WRITE;
3946
Omer Peleg2aac6302016-04-20 11:33:57 +03003947 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003948
Fenghua Yuf5329592009-08-04 15:09:37 -07003949 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003950 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003951 dma_pte_free_pagetable(domain, start_vpfn,
3952 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003953 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003954 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003955 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003956
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003957 /* it's a non-present to present mapping. Only flush if caching mode */
3958 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003959 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003960 else
Weidong Han8c11e792008-12-08 15:29:22 +08003961 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003962
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003963 return nelems;
3964}
3965
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003966static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3967{
3968 return !dma_addr;
3969}
3970
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003971struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003972 .alloc = intel_alloc_coherent,
3973 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003974 .map_sg = intel_map_sg,
3975 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003976 .map_page = intel_map_page,
3977 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003978 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003979};
3980
3981static inline int iommu_domain_cache_init(void)
3982{
3983 int ret = 0;
3984
3985 iommu_domain_cache = kmem_cache_create("iommu_domain",
3986 sizeof(struct dmar_domain),
3987 0,
3988 SLAB_HWCACHE_ALIGN,
3989
3990 NULL);
3991 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003992 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003993 ret = -ENOMEM;
3994 }
3995
3996 return ret;
3997}
3998
3999static inline int iommu_devinfo_cache_init(void)
4000{
4001 int ret = 0;
4002
4003 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
4004 sizeof(struct device_domain_info),
4005 0,
4006 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004007 NULL);
4008 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004009 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004010 ret = -ENOMEM;
4011 }
4012
4013 return ret;
4014}
4015
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004016static int __init iommu_init_mempool(void)
4017{
4018 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004019 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004020 if (ret)
4021 return ret;
4022
4023 ret = iommu_domain_cache_init();
4024 if (ret)
4025 goto domain_error;
4026
4027 ret = iommu_devinfo_cache_init();
4028 if (!ret)
4029 return ret;
4030
4031 kmem_cache_destroy(iommu_domain_cache);
4032domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004033 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004034
4035 return -ENOMEM;
4036}
4037
4038static void __init iommu_exit_mempool(void)
4039{
4040 kmem_cache_destroy(iommu_devinfo_cache);
4041 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004042 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004043}
4044
Dan Williams556ab452010-07-23 15:47:56 -07004045static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4046{
4047 struct dmar_drhd_unit *drhd;
4048 u32 vtbar;
4049 int rc;
4050
4051 /* We know that this device on this chipset has its own IOMMU.
4052 * If we find it under a different IOMMU, then the BIOS is lying
4053 * to us. Hope that the IOMMU for this device is actually
4054 * disabled, and it needs no translation...
4055 */
4056 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4057 if (rc) {
4058 /* "can't" happen */
4059 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4060 return;
4061 }
4062 vtbar &= 0xffff0000;
4063
4064 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4065 drhd = dmar_find_matched_drhd_unit(pdev);
4066 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4067 TAINT_FIRMWARE_WORKAROUND,
4068 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4069 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4070}
4071DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4072
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004073static void __init init_no_remapping_devices(void)
4074{
4075 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004076 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004077 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004078
4079 for_each_drhd_unit(drhd) {
4080 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004081 for_each_active_dev_scope(drhd->devices,
4082 drhd->devices_cnt, i, dev)
4083 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004084 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004085 if (i == drhd->devices_cnt)
4086 drhd->ignored = 1;
4087 }
4088 }
4089
Jiang Liu7c919772014-01-06 14:18:18 +08004090 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004091 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004092 continue;
4093
Jiang Liub683b232014-02-19 14:07:32 +08004094 for_each_active_dev_scope(drhd->devices,
4095 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004096 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004097 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004098 if (i < drhd->devices_cnt)
4099 continue;
4100
David Woodhousec0771df2011-10-14 20:59:46 +01004101 /* This IOMMU has *only* gfx devices. Either bypass it or
4102 set the gfx_mapped flag, as appropriate */
4103 if (dmar_map_gfx) {
4104 intel_iommu_gfx_mapped = 1;
4105 } else {
4106 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004107 for_each_active_dev_scope(drhd->devices,
4108 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004109 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004110 }
4111 }
4112}
4113
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004114#ifdef CONFIG_SUSPEND
4115static int init_iommu_hw(void)
4116{
4117 struct dmar_drhd_unit *drhd;
4118 struct intel_iommu *iommu = NULL;
4119
4120 for_each_active_iommu(iommu, drhd)
4121 if (iommu->qi)
4122 dmar_reenable_qi(iommu);
4123
Joseph Cihulab7792602011-05-03 00:08:37 -07004124 for_each_iommu(iommu, drhd) {
4125 if (drhd->ignored) {
4126 /*
4127 * we always have to disable PMRs or DMA may fail on
4128 * this device
4129 */
4130 if (force_on)
4131 iommu_disable_protect_mem_regions(iommu);
4132 continue;
4133 }
4134
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004135 iommu_flush_write_buffer(iommu);
4136
4137 iommu_set_root_entry(iommu);
4138
4139 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004140 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004141 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4142 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004143 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004144 }
4145
4146 return 0;
4147}
4148
4149static void iommu_flush_all(void)
4150{
4151 struct dmar_drhd_unit *drhd;
4152 struct intel_iommu *iommu;
4153
4154 for_each_active_iommu(iommu, drhd) {
4155 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004156 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004157 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004158 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004159 }
4160}
4161
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004162static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004163{
4164 struct dmar_drhd_unit *drhd;
4165 struct intel_iommu *iommu = NULL;
4166 unsigned long flag;
4167
4168 for_each_active_iommu(iommu, drhd) {
4169 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4170 GFP_ATOMIC);
4171 if (!iommu->iommu_state)
4172 goto nomem;
4173 }
4174
4175 iommu_flush_all();
4176
4177 for_each_active_iommu(iommu, drhd) {
4178 iommu_disable_translation(iommu);
4179
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004180 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004181
4182 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4183 readl(iommu->reg + DMAR_FECTL_REG);
4184 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4185 readl(iommu->reg + DMAR_FEDATA_REG);
4186 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4187 readl(iommu->reg + DMAR_FEADDR_REG);
4188 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4189 readl(iommu->reg + DMAR_FEUADDR_REG);
4190
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004191 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004192 }
4193 return 0;
4194
4195nomem:
4196 for_each_active_iommu(iommu, drhd)
4197 kfree(iommu->iommu_state);
4198
4199 return -ENOMEM;
4200}
4201
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004202static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004203{
4204 struct dmar_drhd_unit *drhd;
4205 struct intel_iommu *iommu = NULL;
4206 unsigned long flag;
4207
4208 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004209 if (force_on)
4210 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4211 else
4212 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004213 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004214 }
4215
4216 for_each_active_iommu(iommu, drhd) {
4217
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004218 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004219
4220 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4221 iommu->reg + DMAR_FECTL_REG);
4222 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4223 iommu->reg + DMAR_FEDATA_REG);
4224 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4225 iommu->reg + DMAR_FEADDR_REG);
4226 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4227 iommu->reg + DMAR_FEUADDR_REG);
4228
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004229 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004230 }
4231
4232 for_each_active_iommu(iommu, drhd)
4233 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004234}
4235
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004236static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004237 .resume = iommu_resume,
4238 .suspend = iommu_suspend,
4239};
4240
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004241static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004242{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004243 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004244}
4245
4246#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004247static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004248#endif /* CONFIG_PM */
4249
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004250
Jiang Liuc2a0b532014-11-09 22:47:56 +08004251int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004252{
4253 struct acpi_dmar_reserved_memory *rmrr;
4254 struct dmar_rmrr_unit *rmrru;
4255
4256 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4257 if (!rmrru)
4258 return -ENOMEM;
4259
4260 rmrru->hdr = header;
4261 rmrr = (struct acpi_dmar_reserved_memory *)header;
4262 rmrru->base_address = rmrr->base_address;
4263 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08004264 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4265 ((void *)rmrr) + rmrr->header.length,
4266 &rmrru->devices_cnt);
4267 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4268 kfree(rmrru);
4269 return -ENOMEM;
4270 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004271
Jiang Liu2e455282014-02-19 14:07:36 +08004272 list_add(&rmrru->list, &dmar_rmrr_units);
4273
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004274 return 0;
4275}
4276
Jiang Liu6b197242014-11-09 22:47:58 +08004277static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4278{
4279 struct dmar_atsr_unit *atsru;
4280 struct acpi_dmar_atsr *tmp;
4281
4282 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4283 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4284 if (atsr->segment != tmp->segment)
4285 continue;
4286 if (atsr->header.length != tmp->header.length)
4287 continue;
4288 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4289 return atsru;
4290 }
4291
4292 return NULL;
4293}
4294
4295int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004296{
4297 struct acpi_dmar_atsr *atsr;
4298 struct dmar_atsr_unit *atsru;
4299
Jiang Liu6b197242014-11-09 22:47:58 +08004300 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4301 return 0;
4302
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004303 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004304 atsru = dmar_find_atsr(atsr);
4305 if (atsru)
4306 return 0;
4307
4308 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004309 if (!atsru)
4310 return -ENOMEM;
4311
Jiang Liu6b197242014-11-09 22:47:58 +08004312 /*
4313 * If memory is allocated from slab by ACPI _DSM method, we need to
4314 * copy the memory content because the memory buffer will be freed
4315 * on return.
4316 */
4317 atsru->hdr = (void *)(atsru + 1);
4318 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004319 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004320 if (!atsru->include_all) {
4321 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4322 (void *)atsr + atsr->header.length,
4323 &atsru->devices_cnt);
4324 if (atsru->devices_cnt && atsru->devices == NULL) {
4325 kfree(atsru);
4326 return -ENOMEM;
4327 }
4328 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004329
Jiang Liu0e242612014-02-19 14:07:34 +08004330 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004331
4332 return 0;
4333}
4334
Jiang Liu9bdc5312014-01-06 14:18:27 +08004335static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4336{
4337 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4338 kfree(atsru);
4339}
4340
Jiang Liu6b197242014-11-09 22:47:58 +08004341int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4342{
4343 struct acpi_dmar_atsr *atsr;
4344 struct dmar_atsr_unit *atsru;
4345
4346 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4347 atsru = dmar_find_atsr(atsr);
4348 if (atsru) {
4349 list_del_rcu(&atsru->list);
4350 synchronize_rcu();
4351 intel_iommu_free_atsr(atsru);
4352 }
4353
4354 return 0;
4355}
4356
4357int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4358{
4359 int i;
4360 struct device *dev;
4361 struct acpi_dmar_atsr *atsr;
4362 struct dmar_atsr_unit *atsru;
4363
4364 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4365 atsru = dmar_find_atsr(atsr);
4366 if (!atsru)
4367 return 0;
4368
Linus Torvalds194dc872016-07-27 20:03:31 -07004369 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004370 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4371 i, dev)
4372 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004373 }
Jiang Liu6b197242014-11-09 22:47:58 +08004374
4375 return 0;
4376}
4377
Jiang Liuffebeb42014-11-09 22:48:02 +08004378static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4379{
4380 int sp, ret = 0;
4381 struct intel_iommu *iommu = dmaru->iommu;
4382
4383 if (g_iommus[iommu->seq_id])
4384 return 0;
4385
4386 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004387 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004388 iommu->name);
4389 return -ENXIO;
4390 }
4391 if (!ecap_sc_support(iommu->ecap) &&
4392 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004393 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004394 iommu->name);
4395 return -ENXIO;
4396 }
4397 sp = domain_update_iommu_superpage(iommu) - 1;
4398 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004399 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004400 iommu->name);
4401 return -ENXIO;
4402 }
4403
4404 /*
4405 * Disable translation if already enabled prior to OS handover.
4406 */
4407 if (iommu->gcmd & DMA_GCMD_TE)
4408 iommu_disable_translation(iommu);
4409
4410 g_iommus[iommu->seq_id] = iommu;
4411 ret = iommu_init_domains(iommu);
4412 if (ret == 0)
4413 ret = iommu_alloc_root_entry(iommu);
4414 if (ret)
4415 goto out;
4416
David Woodhouse8a94ade2015-03-24 14:54:56 +00004417#ifdef CONFIG_INTEL_IOMMU_SVM
4418 if (pasid_enabled(iommu))
4419 intel_svm_alloc_pasid_tables(iommu);
4420#endif
4421
Jiang Liuffebeb42014-11-09 22:48:02 +08004422 if (dmaru->ignored) {
4423 /*
4424 * we always have to disable PMRs or DMA may fail on this device
4425 */
4426 if (force_on)
4427 iommu_disable_protect_mem_regions(iommu);
4428 return 0;
4429 }
4430
4431 intel_iommu_init_qi(iommu);
4432 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004433
4434#ifdef CONFIG_INTEL_IOMMU_SVM
4435 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4436 ret = intel_svm_enable_prq(iommu);
4437 if (ret)
4438 goto disable_iommu;
4439 }
4440#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004441 ret = dmar_set_interrupt(iommu);
4442 if (ret)
4443 goto disable_iommu;
4444
4445 iommu_set_root_entry(iommu);
4446 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4447 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4448 iommu_enable_translation(iommu);
4449
Jiang Liuffebeb42014-11-09 22:48:02 +08004450 iommu_disable_protect_mem_regions(iommu);
4451 return 0;
4452
4453disable_iommu:
4454 disable_dmar_iommu(iommu);
4455out:
4456 free_dmar_iommu(iommu);
4457 return ret;
4458}
4459
Jiang Liu6b197242014-11-09 22:47:58 +08004460int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4461{
Jiang Liuffebeb42014-11-09 22:48:02 +08004462 int ret = 0;
4463 struct intel_iommu *iommu = dmaru->iommu;
4464
4465 if (!intel_iommu_enabled)
4466 return 0;
4467 if (iommu == NULL)
4468 return -EINVAL;
4469
4470 if (insert) {
4471 ret = intel_iommu_add(dmaru);
4472 } else {
4473 disable_dmar_iommu(iommu);
4474 free_dmar_iommu(iommu);
4475 }
4476
4477 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004478}
4479
Jiang Liu9bdc5312014-01-06 14:18:27 +08004480static void intel_iommu_free_dmars(void)
4481{
4482 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4483 struct dmar_atsr_unit *atsru, *atsr_n;
4484
4485 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4486 list_del(&rmrru->list);
4487 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4488 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004489 }
4490
Jiang Liu9bdc5312014-01-06 14:18:27 +08004491 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4492 list_del(&atsru->list);
4493 intel_iommu_free_atsr(atsru);
4494 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004495}
4496
4497int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4498{
Jiang Liub683b232014-02-19 14:07:32 +08004499 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004500 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004501 struct pci_dev *bridge = NULL;
4502 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004503 struct acpi_dmar_atsr *atsr;
4504 struct dmar_atsr_unit *atsru;
4505
4506 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004507 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004508 bridge = bus->self;
David Woodhoused14053b2015-10-15 09:28:06 +01004509 /* If it's an integrated device, allow ATS */
4510 if (!bridge)
4511 return 1;
4512 /* Connected via non-PCIe: no ATS */
4513 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004514 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004515 return 0;
David Woodhoused14053b2015-10-15 09:28:06 +01004516 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004517 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004518 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004519 }
4520
Jiang Liu0e242612014-02-19 14:07:34 +08004521 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004522 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4523 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4524 if (atsr->segment != pci_domain_nr(dev->bus))
4525 continue;
4526
Jiang Liub683b232014-02-19 14:07:32 +08004527 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004528 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004529 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004530
4531 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004532 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004533 }
Jiang Liub683b232014-02-19 14:07:32 +08004534 ret = 0;
4535out:
Jiang Liu0e242612014-02-19 14:07:34 +08004536 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004537
Jiang Liub683b232014-02-19 14:07:32 +08004538 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004539}
4540
Jiang Liu59ce0512014-02-19 14:07:35 +08004541int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4542{
4543 int ret = 0;
4544 struct dmar_rmrr_unit *rmrru;
4545 struct dmar_atsr_unit *atsru;
4546 struct acpi_dmar_atsr *atsr;
4547 struct acpi_dmar_reserved_memory *rmrr;
4548
4549 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4550 return 0;
4551
4552 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4553 rmrr = container_of(rmrru->hdr,
4554 struct acpi_dmar_reserved_memory, header);
4555 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4556 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4557 ((void *)rmrr) + rmrr->header.length,
4558 rmrr->segment, rmrru->devices,
4559 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004560 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004561 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004562 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004563 dmar_remove_dev_scope(info, rmrr->segment,
4564 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004565 }
4566 }
4567
4568 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4569 if (atsru->include_all)
4570 continue;
4571
4572 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4573 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4574 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4575 (void *)atsr + atsr->header.length,
4576 atsr->segment, atsru->devices,
4577 atsru->devices_cnt);
4578 if (ret > 0)
4579 break;
4580 else if(ret < 0)
4581 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004582 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004583 if (dmar_remove_dev_scope(info, atsr->segment,
4584 atsru->devices, atsru->devices_cnt))
4585 break;
4586 }
4587 }
4588
4589 return 0;
4590}
4591
Fenghua Yu99dcade2009-11-11 07:23:06 -08004592/*
4593 * Here we only respond to action of unbound device from driver.
4594 *
4595 * Added device is not attached to its DMAR domain here yet. That will happen
4596 * when mapping the device to iova.
4597 */
4598static int device_notifier(struct notifier_block *nb,
4599 unsigned long action, void *data)
4600{
4601 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004602 struct dmar_domain *domain;
4603
David Woodhouse3d891942014-03-06 15:59:26 +00004604 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004605 return 0;
4606
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004607 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004608 return 0;
4609
David Woodhouse1525a292014-03-06 16:19:30 +00004610 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004611 if (!domain)
4612 return 0;
4613
Joerg Roedele6de0f82015-07-22 16:30:36 +02004614 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004615 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004616 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004617
Fenghua Yu99dcade2009-11-11 07:23:06 -08004618 return 0;
4619}
4620
4621static struct notifier_block device_nb = {
4622 .notifier_call = device_notifier,
4623};
4624
Jiang Liu75f05562014-02-19 14:07:37 +08004625static int intel_iommu_memory_notifier(struct notifier_block *nb,
4626 unsigned long val, void *v)
4627{
4628 struct memory_notify *mhp = v;
4629 unsigned long long start, end;
4630 unsigned long start_vpfn, last_vpfn;
4631
4632 switch (val) {
4633 case MEM_GOING_ONLINE:
4634 start = mhp->start_pfn << PAGE_SHIFT;
4635 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4636 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004637 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004638 start, end);
4639 return NOTIFY_BAD;
4640 }
4641 break;
4642
4643 case MEM_OFFLINE:
4644 case MEM_CANCEL_ONLINE:
4645 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4646 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4647 while (start_vpfn <= last_vpfn) {
4648 struct iova *iova;
4649 struct dmar_drhd_unit *drhd;
4650 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004651 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004652
4653 iova = find_iova(&si_domain->iovad, start_vpfn);
4654 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004655 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004656 start_vpfn);
4657 break;
4658 }
4659
4660 iova = split_and_remove_iova(&si_domain->iovad, iova,
4661 start_vpfn, last_vpfn);
4662 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004663 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004664 start_vpfn, last_vpfn);
4665 return NOTIFY_BAD;
4666 }
4667
David Woodhouseea8ea462014-03-05 17:09:32 +00004668 freelist = domain_unmap(si_domain, iova->pfn_lo,
4669 iova->pfn_hi);
4670
Jiang Liu75f05562014-02-19 14:07:37 +08004671 rcu_read_lock();
4672 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004673 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004674 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004675 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004676 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004677 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004678
4679 start_vpfn = iova->pfn_hi + 1;
4680 free_iova_mem(iova);
4681 }
4682 break;
4683 }
4684
4685 return NOTIFY_OK;
4686}
4687
4688static struct notifier_block intel_iommu_memory_nb = {
4689 .notifier_call = intel_iommu_memory_notifier,
4690 .priority = 0
4691};
4692
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004693static void free_all_cpu_cached_iovas(unsigned int cpu)
4694{
4695 int i;
4696
4697 for (i = 0; i < g_num_of_iommus; i++) {
4698 struct intel_iommu *iommu = g_iommus[i];
4699 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004700 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004701
4702 if (!iommu)
4703 continue;
4704
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004705 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004706 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004707
4708 if (!domain)
4709 continue;
4710 free_cpu_cached_iovas(cpu, &domain->iovad);
4711 }
4712 }
4713}
4714
Omer Pelegaa473242016-04-20 11:33:02 +03004715static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
4716 unsigned long action, void *v)
4717{
4718 unsigned int cpu = (unsigned long)v;
4719
4720 switch (action) {
4721 case CPU_DEAD:
4722 case CPU_DEAD_FROZEN:
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004723 free_all_cpu_cached_iovas(cpu);
Omer Pelegaa473242016-04-20 11:33:02 +03004724 flush_unmaps_timeout(cpu);
4725 break;
4726 }
4727 return NOTIFY_OK;
4728}
4729
4730static struct notifier_block intel_iommu_cpu_nb = {
4731 .notifier_call = intel_iommu_cpu_notifier,
4732};
Alex Williamsona5459cf2014-06-12 16:12:31 -06004733
4734static ssize_t intel_iommu_show_version(struct device *dev,
4735 struct device_attribute *attr,
4736 char *buf)
4737{
4738 struct intel_iommu *iommu = dev_get_drvdata(dev);
4739 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4740 return sprintf(buf, "%d:%d\n",
4741 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4742}
4743static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4744
4745static ssize_t intel_iommu_show_address(struct device *dev,
4746 struct device_attribute *attr,
4747 char *buf)
4748{
4749 struct intel_iommu *iommu = dev_get_drvdata(dev);
4750 return sprintf(buf, "%llx\n", iommu->reg_phys);
4751}
4752static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4753
4754static ssize_t intel_iommu_show_cap(struct device *dev,
4755 struct device_attribute *attr,
4756 char *buf)
4757{
4758 struct intel_iommu *iommu = dev_get_drvdata(dev);
4759 return sprintf(buf, "%llx\n", iommu->cap);
4760}
4761static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4762
4763static ssize_t intel_iommu_show_ecap(struct device *dev,
4764 struct device_attribute *attr,
4765 char *buf)
4766{
4767 struct intel_iommu *iommu = dev_get_drvdata(dev);
4768 return sprintf(buf, "%llx\n", iommu->ecap);
4769}
4770static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4771
Alex Williamson2238c082015-07-14 15:24:53 -06004772static ssize_t intel_iommu_show_ndoms(struct device *dev,
4773 struct device_attribute *attr,
4774 char *buf)
4775{
4776 struct intel_iommu *iommu = dev_get_drvdata(dev);
4777 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4778}
4779static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4780
4781static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4782 struct device_attribute *attr,
4783 char *buf)
4784{
4785 struct intel_iommu *iommu = dev_get_drvdata(dev);
4786 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4787 cap_ndoms(iommu->cap)));
4788}
4789static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4790
Alex Williamsona5459cf2014-06-12 16:12:31 -06004791static struct attribute *intel_iommu_attrs[] = {
4792 &dev_attr_version.attr,
4793 &dev_attr_address.attr,
4794 &dev_attr_cap.attr,
4795 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004796 &dev_attr_domains_supported.attr,
4797 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004798 NULL,
4799};
4800
4801static struct attribute_group intel_iommu_group = {
4802 .name = "intel-iommu",
4803 .attrs = intel_iommu_attrs,
4804};
4805
4806const struct attribute_group *intel_iommu_groups[] = {
4807 &intel_iommu_group,
4808 NULL,
4809};
4810
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004811int __init intel_iommu_init(void)
4812{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004813 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004814 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004815 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004816
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004817 /* VT-d is required for a TXT/tboot launch, so enforce that */
4818 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004819
Jiang Liu3a5670e2014-02-19 14:07:33 +08004820 if (iommu_init_mempool()) {
4821 if (force_on)
4822 panic("tboot: Failed to initialize iommu memory\n");
4823 return -ENOMEM;
4824 }
4825
4826 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004827 if (dmar_table_init()) {
4828 if (force_on)
4829 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004830 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004831 }
4832
Suresh Siddhac2c72862011-08-23 17:05:19 -07004833 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004834 if (force_on)
4835 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004836 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004837 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004838
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004839 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004840 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004841
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004842 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004843 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004844
4845 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004846 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004847
Joseph Cihula51a63e62011-03-21 11:04:24 -07004848 if (dmar_init_reserved_ranges()) {
4849 if (force_on)
4850 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004851 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004852 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004853
4854 init_no_remapping_devices();
4855
Joseph Cihulab7792602011-05-03 00:08:37 -07004856 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004857 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004858 if (force_on)
4859 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004860 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004861 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004862 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004863 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004864 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004865
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004866#ifdef CONFIG_SWIOTLB
4867 swiotlb = 0;
4868#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004869 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004870
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004871 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004872
Alex Williamsona5459cf2014-06-12 16:12:31 -06004873 for_each_active_iommu(iommu, drhd)
4874 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4875 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004876 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004877
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004878 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004879 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004880 if (si_domain && !hw_pass_through)
4881 register_memory_notifier(&intel_iommu_memory_nb);
Omer Pelegaa473242016-04-20 11:33:02 +03004882 register_hotcpu_notifier(&intel_iommu_cpu_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004883
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004884 intel_iommu_enabled = 1;
4885
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004886 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004887
4888out_free_reserved_range:
4889 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004890out_free_dmar:
4891 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004892 up_write(&dmar_global_lock);
4893 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004894 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004895}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004896
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004897static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004898{
4899 struct intel_iommu *iommu = opaque;
4900
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004901 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004902 return 0;
4903}
4904
4905/*
4906 * NB - intel-iommu lacks any sort of reference counting for the users of
4907 * dependent devices. If multiple endpoints have intersecting dependent
4908 * devices, unbinding the driver from any one of them will possibly leave
4909 * the others unable to operate.
4910 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004911static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004912{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004913 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004914 return;
4915
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004916 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004917}
4918
Joerg Roedel127c7612015-07-23 17:44:46 +02004919static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004920{
Weidong Hanc7151a82008-12-08 22:51:37 +08004921 struct intel_iommu *iommu;
4922 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004923
Joerg Roedel55d94042015-07-22 16:50:40 +02004924 assert_spin_locked(&device_domain_lock);
4925
Joerg Roedelb608ac32015-07-21 18:19:08 +02004926 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004927 return;
4928
Joerg Roedel127c7612015-07-23 17:44:46 +02004929 iommu = info->iommu;
4930
4931 if (info->dev) {
4932 iommu_disable_dev_iotlb(info);
4933 domain_context_clear(iommu, info->dev);
4934 }
4935
Joerg Roedelb608ac32015-07-21 18:19:08 +02004936 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004937
Joerg Roedeld160aca2015-07-22 11:52:53 +02004938 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004939 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004940 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004941
4942 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004943}
4944
Joerg Roedel55d94042015-07-22 16:50:40 +02004945static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4946 struct device *dev)
4947{
Joerg Roedel127c7612015-07-23 17:44:46 +02004948 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004949 unsigned long flags;
4950
Weidong Hanc7151a82008-12-08 22:51:37 +08004951 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004952 info = dev->archdata.iommu;
4953 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004954 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004955}
4956
4957static int md_domain_init(struct dmar_domain *domain, int guest_width)
4958{
4959 int adjust_width;
4960
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004961 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4962 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004963 domain_reserve_special_ranges(domain);
4964
4965 /* calculate AGAW */
4966 domain->gaw = guest_width;
4967 adjust_width = guestwidth_to_adjustwidth(guest_width);
4968 domain->agaw = width_to_agaw(adjust_width);
4969
Weidong Han5e98c4b2008-12-08 23:03:27 +08004970 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004971 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004972 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004973 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004974
4975 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004976 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004977 if (!domain->pgd)
4978 return -ENOMEM;
4979 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4980 return 0;
4981}
4982
Joerg Roedel00a77de2015-03-26 13:43:08 +01004983static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004984{
Joerg Roedel5d450802008-12-03 14:52:32 +01004985 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004986 struct iommu_domain *domain;
4987
4988 if (type != IOMMU_DOMAIN_UNMANAGED)
4989 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004990
Jiang Liuab8dfe22014-07-11 14:19:27 +08004991 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004992 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004993 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004994 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004995 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004996 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004997 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004998 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004999 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005000 }
Allen Kay8140a952011-10-14 12:32:17 -07005001 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005002
Joerg Roedel00a77de2015-03-26 13:43:08 +01005003 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005004 domain->geometry.aperture_start = 0;
5005 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5006 domain->geometry.force_aperture = true;
5007
Joerg Roedel00a77de2015-03-26 13:43:08 +01005008 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005009}
Kay, Allen M38717942008-09-09 18:37:29 +03005010
Joerg Roedel00a77de2015-03-26 13:43:08 +01005011static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005012{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005013 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005014}
Kay, Allen M38717942008-09-09 18:37:29 +03005015
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005016static int intel_iommu_attach_device(struct iommu_domain *domain,
5017 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005018{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005019 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005020 struct intel_iommu *iommu;
5021 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005022 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005023
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005024 if (device_is_rmrr_locked(dev)) {
5025 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5026 return -EPERM;
5027 }
5028
David Woodhouse7207d8f2014-03-09 16:31:06 -07005029 /* normally dev is not mapped */
5030 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005031 struct dmar_domain *old_domain;
5032
David Woodhouse1525a292014-03-06 16:19:30 +00005033 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005034 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005035 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005036 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005037 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005038
5039 if (!domain_type_is_vm_or_si(old_domain) &&
5040 list_empty(&old_domain->devices))
5041 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005042 }
5043 }
5044
David Woodhouse156baca2014-03-09 14:00:57 -07005045 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005046 if (!iommu)
5047 return -ENODEV;
5048
5049 /* check if this iommu agaw is sufficient for max mapped address */
5050 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005051 if (addr_width > cap_mgaw(iommu->cap))
5052 addr_width = cap_mgaw(iommu->cap);
5053
5054 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005055 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005056 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005057 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005058 return -EFAULT;
5059 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005060 dmar_domain->gaw = addr_width;
5061
5062 /*
5063 * Knock out extra levels of page tables if necessary
5064 */
5065 while (iommu->agaw < dmar_domain->agaw) {
5066 struct dma_pte *pte;
5067
5068 pte = dmar_domain->pgd;
5069 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005070 dmar_domain->pgd = (struct dma_pte *)
5071 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005072 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005073 }
5074 dmar_domain->agaw--;
5075 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005076
Joerg Roedel28ccce02015-07-21 14:45:31 +02005077 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005078}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005079
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005080static void intel_iommu_detach_device(struct iommu_domain *domain,
5081 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005082{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005083 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005084}
Kay, Allen M38717942008-09-09 18:37:29 +03005085
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005086static int intel_iommu_map(struct iommu_domain *domain,
5087 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005088 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005089{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005090 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005091 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005092 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005093 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005094
Joerg Roedeldde57a22008-12-03 15:04:09 +01005095 if (iommu_prot & IOMMU_READ)
5096 prot |= DMA_PTE_READ;
5097 if (iommu_prot & IOMMU_WRITE)
5098 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08005099 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5100 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005101
David Woodhouse163cc522009-06-28 00:51:17 +01005102 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005103 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005104 u64 end;
5105
5106 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005107 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005108 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005109 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005110 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005111 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005112 return -EFAULT;
5113 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005114 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005115 }
David Woodhousead051222009-06-28 14:22:28 +01005116 /* Round up size to next multiple of PAGE_SIZE, if it and
5117 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005118 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005119 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5120 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005121 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005122}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005123
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005124static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005125 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005126{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005127 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005128 struct page *freelist = NULL;
5129 struct intel_iommu *iommu;
5130 unsigned long start_pfn, last_pfn;
5131 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005132 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005133
David Woodhouse5cf0a762014-03-19 16:07:49 +00005134 /* Cope with horrid API which requires us to unmap more than the
5135 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005136 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005137
5138 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5139 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5140
David Woodhouseea8ea462014-03-05 17:09:32 +00005141 start_pfn = iova >> VTD_PAGE_SHIFT;
5142 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5143
5144 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5145
5146 npages = last_pfn - start_pfn + 1;
5147
Joerg Roedel29a27712015-07-21 17:17:12 +02005148 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005149 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005150
Joerg Roedel42e8c182015-07-21 15:50:02 +02005151 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5152 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005153 }
5154
5155 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005156
David Woodhouse163cc522009-06-28 00:51:17 +01005157 if (dmar_domain->max_addr == iova + size)
5158 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005159
David Woodhouse5cf0a762014-03-19 16:07:49 +00005160 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005161}
Kay, Allen M38717942008-09-09 18:37:29 +03005162
Joerg Roedeld14d6572008-12-03 15:06:57 +01005163static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05305164 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005165{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005166 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005167 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005168 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005169 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005170
David Woodhouse5cf0a762014-03-19 16:07:49 +00005171 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005172 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005173 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005174
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005175 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005176}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005177
Joerg Roedel5d587b82014-09-05 10:50:45 +02005178static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005179{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005180 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005181 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005182 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005183 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005184
Joerg Roedel5d587b82014-09-05 10:50:45 +02005185 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005186}
5187
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005188static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005189{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005190 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005191 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005192 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005193
Alex Williamsona5459cf2014-06-12 16:12:31 -06005194 iommu = device_to_iommu(dev, &bus, &devfn);
5195 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005196 return -ENODEV;
5197
Alex Williamsona5459cf2014-06-12 16:12:31 -06005198 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005199
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005200 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005201
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005202 if (IS_ERR(group))
5203 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005204
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005205 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005206 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005207}
5208
5209static void intel_iommu_remove_device(struct device *dev)
5210{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005211 struct intel_iommu *iommu;
5212 u8 bus, devfn;
5213
5214 iommu = device_to_iommu(dev, &bus, &devfn);
5215 if (!iommu)
5216 return;
5217
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005218 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005219
5220 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005221}
5222
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005223#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Panef414592016-12-06 10:14:23 -08005224#define MAX_NR_PASID_BITS (20)
5225static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5226{
5227 /*
5228 * Convert ecap_pss to extend context entry pts encoding, also
5229 * respect the soft pasid_max value set by the iommu.
5230 * - number of PASID bits = ecap_pss + 1
5231 * - number of PASID table entries = 2^(pts + 5)
5232 * Therefore, pts = ecap_pss - 4
5233 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5234 */
5235 if (ecap_pss(iommu->ecap) < 5)
5236 return 0;
5237
5238 /* pasid_max is encoded as actual number of entries not the bits */
5239 return find_first_bit((unsigned long *)&iommu->pasid_max,
5240 MAX_NR_PASID_BITS) - 5;
5241}
5242
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005243int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5244{
5245 struct device_domain_info *info;
5246 struct context_entry *context;
5247 struct dmar_domain *domain;
5248 unsigned long flags;
5249 u64 ctx_lo;
5250 int ret;
5251
5252 domain = get_valid_domain_for_dev(sdev->dev);
5253 if (!domain)
5254 return -EINVAL;
5255
5256 spin_lock_irqsave(&device_domain_lock, flags);
5257 spin_lock(&iommu->lock);
5258
5259 ret = -EINVAL;
5260 info = sdev->dev->archdata.iommu;
5261 if (!info || !info->pasid_supported)
5262 goto out;
5263
5264 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5265 if (WARN_ON(!context))
5266 goto out;
5267
5268 ctx_lo = context[0].lo;
5269
5270 sdev->did = domain->iommu_did[iommu->seq_id];
5271 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5272
5273 if (!(ctx_lo & CONTEXT_PASIDE)) {
5274 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Panef414592016-12-06 10:14:23 -08005275 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5276 intel_iommu_get_pts(iommu);
5277
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005278 wmb();
5279 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5280 * extended to permit requests-with-PASID if the PASIDE bit
5281 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5282 * however, the PASIDE bit is ignored and requests-with-PASID
5283 * are unconditionally blocked. Which makes less sense.
5284 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5285 * "guest mode" translation types depending on whether ATS
5286 * is available or not. Annoyingly, we can't use the new
5287 * modes *unless* PASIDE is set. */
5288 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5289 ctx_lo &= ~CONTEXT_TT_MASK;
5290 if (info->ats_supported)
5291 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5292 else
5293 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5294 }
5295 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005296 if (iommu->pasid_state_table)
5297 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005298 if (info->pri_supported)
5299 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005300 context[0].lo = ctx_lo;
5301 wmb();
5302 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5303 DMA_CCMD_MASK_NOBIT,
5304 DMA_CCMD_DEVICE_INVL);
5305 }
5306
5307 /* Enable PASID support in the device, if it wasn't already */
5308 if (!info->pasid_enabled)
5309 iommu_enable_dev_iotlb(info);
5310
5311 if (info->ats_enabled) {
5312 sdev->dev_iotlb = 1;
5313 sdev->qdep = info->ats_qdep;
5314 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5315 sdev->qdep = 0;
5316 }
5317 ret = 0;
5318
5319 out:
5320 spin_unlock(&iommu->lock);
5321 spin_unlock_irqrestore(&device_domain_lock, flags);
5322
5323 return ret;
5324}
5325
5326struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5327{
5328 struct intel_iommu *iommu;
5329 u8 bus, devfn;
5330
5331 if (iommu_dummy(dev)) {
5332 dev_warn(dev,
5333 "No IOMMU translation for device; cannot enable SVM\n");
5334 return NULL;
5335 }
5336
5337 iommu = device_to_iommu(dev, &bus, &devfn);
5338 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005339 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005340 return NULL;
5341 }
5342
5343 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005344 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005345 return NULL;
5346 }
5347
5348 return iommu;
5349}
5350#endif /* CONFIG_INTEL_IOMMU_SVM */
5351
Thierry Redingb22f6432014-06-27 09:03:12 +02005352static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02005353 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01005354 .domain_alloc = intel_iommu_domain_alloc,
5355 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005356 .attach_dev = intel_iommu_attach_device,
5357 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005358 .map = intel_iommu_map,
5359 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07005360 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005361 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005362 .add_device = intel_iommu_add_device,
5363 .remove_device = intel_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02005364 .device_group = pci_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02005365 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005366};
David Woodhouse9af88142009-02-13 23:18:03 +00005367
Daniel Vetter94526182013-01-20 23:50:13 +01005368static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5369{
5370 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005371 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005372 dmar_map_gfx = 0;
5373}
5374
5375DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5376DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5377DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5379DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5381DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5382
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005383static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005384{
5385 /*
5386 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005387 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005388 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005389 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005390 rwbf_quirk = 1;
5391}
5392
5393DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005394DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5395DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5396DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5398DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5399DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005400
Adam Jacksoneecfd572010-08-25 21:17:34 +01005401#define GGC 0x52
5402#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5403#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5404#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5405#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5406#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5407#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5408#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5409#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5410
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005411static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005412{
5413 unsigned short ggc;
5414
Adam Jacksoneecfd572010-08-25 21:17:34 +01005415 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005416 return;
5417
Adam Jacksoneecfd572010-08-25 21:17:34 +01005418 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005419 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005420 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005421 } else if (dmar_map_gfx) {
5422 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005423 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005424 intel_iommu_strict = 1;
5425 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005426}
5427DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5428DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5430DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5431
David Woodhousee0fc7e02009-09-30 09:12:17 -07005432/* On Tylersburg chipsets, some BIOSes have been known to enable the
5433 ISOCH DMAR unit for the Azalia sound device, but not give it any
5434 TLB entries, which causes it to deadlock. Check for that. We do
5435 this in a function called from init_dmars(), instead of in a PCI
5436 quirk, because we don't want to print the obnoxious "BIOS broken"
5437 message if VT-d is actually disabled.
5438*/
5439static void __init check_tylersburg_isoch(void)
5440{
5441 struct pci_dev *pdev;
5442 uint32_t vtisochctrl;
5443
5444 /* If there's no Azalia in the system anyway, forget it. */
5445 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5446 if (!pdev)
5447 return;
5448 pci_dev_put(pdev);
5449
5450 /* System Management Registers. Might be hidden, in which case
5451 we can't do the sanity check. But that's OK, because the
5452 known-broken BIOSes _don't_ actually hide it, so far. */
5453 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5454 if (!pdev)
5455 return;
5456
5457 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5458 pci_dev_put(pdev);
5459 return;
5460 }
5461
5462 pci_dev_put(pdev);
5463
5464 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5465 if (vtisochctrl & 1)
5466 return;
5467
5468 /* Drop all bits other than the number of TLB entries */
5469 vtisochctrl &= 0x1c;
5470
5471 /* If we have the recommended number of TLB entries (16), fine. */
5472 if (vtisochctrl == 0x10)
5473 return;
5474
5475 /* Zero TLB entries? You get to ride the short bus to school. */
5476 if (!vtisochctrl) {
5477 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5478 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5479 dmi_get_system_info(DMI_BIOS_VENDOR),
5480 dmi_get_system_info(DMI_BIOS_VERSION),
5481 dmi_get_system_info(DMI_PRODUCT_VERSION));
5482 iommu_identity_mapping |= IDENTMAP_AZALIA;
5483 return;
5484 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005485
5486 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005487 vtisochctrl);
5488}