blob: b32d22762b9bc9dfe603e83b366c9e0a273bc25e [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
38#ifdef NETIF_F_HW_VLAN_TX
39#include <linux/if_vlan.h>
40#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080050
Michael Chanb6016b72005-05-26 13:03:09 -070051#include "bnx2.h"
52#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080053#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070054
Michael Chan110d0ef2007-12-12 11:18:34 -080055#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070056
Michael Chanb6016b72005-05-26 13:03:09 -070057#define DRV_MODULE_NAME "bnx2"
58#define PFX DRV_MODULE_NAME ": "
Michael Chan236ae642008-05-16 22:20:59 -070059#define DRV_MODULE_VERSION "1.7.6"
60#define DRV_MODULE_RELDATE "May 16, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070061
62#define RUN_AT(x) (jiffies + (x))
63
64/* Time in jiffies before concluding the transmitter is hung. */
65#define TX_TIMEOUT (5*HZ)
66
Andrew Mortonfefa8642008-02-09 23:17:15 -080067static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070068 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
69
70MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Michael Chan05d0f1c2005-11-04 08:53:48 -080071MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070072MODULE_LICENSE("GPL");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75static int disable_msi = 0;
76
77module_param(disable_msi, int, 0);
78MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
79
80typedef enum {
81 BCM5706 = 0,
82 NC370T,
83 NC370I,
84 BCM5706S,
85 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080086 BCM5708,
87 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080088 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070089 BCM5709S,
Michael Chanb6016b72005-05-26 13:03:09 -070090} board_t;
91
92/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080093static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070094 char *name;
95} board_info[] __devinitdata = {
96 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
97 { "HP NC370T Multifunction Gigabit Server Adapter" },
98 { "HP NC370i Multifunction Gigabit Server Adapter" },
99 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
100 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800101 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
102 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800103 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700104 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700105 };
106
107static struct pci_device_id bnx2_pci_tbl[] = {
108 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
109 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
110 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
111 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
112 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
113 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
115 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700116 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
117 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
118 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
119 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800120 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
121 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800122 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
123 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
125 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chanb6016b72005-05-26 13:03:09 -0700126 { 0, }
127};
128
129static struct flash_spec flash_table[] =
130{
Michael Chane30372c2007-07-16 18:26:23 -0700131#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
132#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700133 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800134 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700135 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700136 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
137 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800138 /* Expansion entry 0001 */
139 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700140 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800141 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
142 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700143 /* Saifun SA25F010 (non-buffered flash) */
144 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800145 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700146 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700147 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
148 "Non-buffered flash (128kB)"},
149 /* Saifun SA25F020 (non-buffered flash) */
150 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800151 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700152 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700153 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
154 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800155 /* Expansion entry 0100 */
156 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800158 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
159 "Entry 0100"},
160 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400161 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
164 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
165 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
166 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
169 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
170 /* Saifun SA25F005 (non-buffered flash) */
171 /* strap, cfg1, & write1 need updates */
172 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700173 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800174 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
175 "Non-buffered flash (64kB)"},
176 /* Fast EEPROM */
177 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700178 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
180 "EEPROM - fast"},
181 /* Expansion entry 1001 */
182 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700183 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
185 "Entry 1001"},
186 /* Expansion entry 1010 */
187 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1010"},
191 /* ATMEL AT45DB011B (buffered flash) */
192 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700193 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
195 "Buffered flash (128kB)"},
196 /* Expansion entry 1100 */
197 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700198 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
200 "Entry 1100"},
201 /* Expansion entry 1101 */
202 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1101"},
206 /* Ateml Expansion entry 1110 */
207 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700208 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1110 (Atmel)"},
211 /* ATMEL AT45DB021B (buffered flash) */
212 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
215 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700216};
217
Michael Chane30372c2007-07-16 18:26:23 -0700218static struct flash_spec flash_5709 = {
219 .flags = BNX2_NV_BUFFERED,
220 .page_bits = BCM5709_FLASH_PAGE_BITS,
221 .page_size = BCM5709_FLASH_PAGE_SIZE,
222 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
223 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
224 .name = "5709 Buffered flash (256kB)",
225};
226
Michael Chanb6016b72005-05-26 13:03:09 -0700227MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
228
Michael Chana550c992007-12-20 19:56:59 -0800229static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chane89bbf12005-08-25 15:36:58 -0700230{
Michael Chan2f8af122006-08-15 01:39:10 -0700231 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700232
Michael Chan2f8af122006-08-15 01:39:10 -0700233 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800234
235 /* The ring uses 256 indices for 255 entries, one of them
236 * needs to be skipped.
237 */
Michael Chana550c992007-12-20 19:56:59 -0800238 diff = bp->tx_prod - bnapi->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800239 if (unlikely(diff >= TX_DESC_CNT)) {
240 diff &= 0xffff;
241 if (diff == TX_DESC_CNT)
242 diff = MAX_TX_DESC_CNT;
243 }
Michael Chane89bbf12005-08-25 15:36:58 -0700244 return (bp->tx_ring_size - diff);
245}
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247static u32
248bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
249{
Michael Chan1b8227c2007-05-03 13:24:05 -0700250 u32 val;
251
252 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700253 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700254 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
255 spin_unlock_bh(&bp->indirect_lock);
256 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700257}
258
259static void
260bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
261{
Michael Chan1b8227c2007-05-03 13:24:05 -0700262 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700263 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
264 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700265 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700266}
267
268static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800269bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
270{
271 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
272}
273
274static u32
275bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
276{
277 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
278}
279
280static void
Michael Chanb6016b72005-05-26 13:03:09 -0700281bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
282{
283 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700284 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800285 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
286 int i;
287
288 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
289 REG_WR(bp, BNX2_CTX_CTX_CTRL,
290 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
291 for (i = 0; i < 5; i++) {
292 u32 val;
293 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
294 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
295 break;
296 udelay(5);
297 }
298 } else {
299 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
300 REG_WR(bp, BNX2_CTX_DATA, val);
301 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700302 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700303}
304
305static int
306bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
307{
308 u32 val1;
309 int i, ret;
310
Michael Chan583c28e2008-01-21 19:51:35 -0800311 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700312 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
313 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
314
315 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
316 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317
318 udelay(40);
319 }
320
321 val1 = (bp->phy_addr << 21) | (reg << 16) |
322 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
323 BNX2_EMAC_MDIO_COMM_START_BUSY;
324 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
325
326 for (i = 0; i < 50; i++) {
327 udelay(10);
328
329 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
330 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
331 udelay(5);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
335
336 break;
337 }
338 }
339
340 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
341 *val = 0x0;
342 ret = -EBUSY;
343 }
344 else {
345 *val = val1;
346 ret = 0;
347 }
348
Michael Chan583c28e2008-01-21 19:51:35 -0800349 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700350 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
351 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
352
353 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
354 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355
356 udelay(40);
357 }
358
359 return ret;
360}
361
362static int
363bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
364{
365 u32 val1;
366 int i, ret;
367
Michael Chan583c28e2008-01-21 19:51:35 -0800368 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700369 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
370 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
371
372 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
373 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374
375 udelay(40);
376 }
377
378 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
379 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
380 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
381 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400382
Michael Chanb6016b72005-05-26 13:03:09 -0700383 for (i = 0; i < 50; i++) {
384 udelay(10);
385
386 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
387 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
388 udelay(5);
389 break;
390 }
391 }
392
393 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
394 ret = -EBUSY;
395 else
396 ret = 0;
397
Michael Chan583c28e2008-01-21 19:51:35 -0800398 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700399 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
400 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
401
402 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
403 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404
405 udelay(40);
406 }
407
408 return ret;
409}
410
411static void
412bnx2_disable_int(struct bnx2 *bp)
413{
Michael Chanb4b36042007-12-20 19:59:30 -0800414 int i;
415 struct bnx2_napi *bnapi;
416
417 for (i = 0; i < bp->irq_nvecs; i++) {
418 bnapi = &bp->bnx2_napi[i];
419 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
420 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
421 }
Michael Chanb6016b72005-05-26 13:03:09 -0700422 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
423}
424
425static void
426bnx2_enable_int(struct bnx2 *bp)
427{
Michael Chanb4b36042007-12-20 19:59:30 -0800428 int i;
429 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800430
Michael Chanb4b36042007-12-20 19:59:30 -0800431 for (i = 0; i < bp->irq_nvecs; i++) {
432 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800433
Michael Chanb4b36042007-12-20 19:59:30 -0800434 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
435 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
436 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
437 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700438
Michael Chanb4b36042007-12-20 19:59:30 -0800439 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
440 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
441 bnapi->last_status_idx);
442 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800443 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700444}
445
446static void
447bnx2_disable_int_sync(struct bnx2 *bp)
448{
Michael Chanb4b36042007-12-20 19:59:30 -0800449 int i;
450
Michael Chanb6016b72005-05-26 13:03:09 -0700451 atomic_inc(&bp->intr_sem);
452 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800453 for (i = 0; i < bp->irq_nvecs; i++)
454 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700455}
456
457static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800458bnx2_napi_disable(struct bnx2 *bp)
459{
Michael Chanb4b36042007-12-20 19:59:30 -0800460 int i;
461
462 for (i = 0; i < bp->irq_nvecs; i++)
463 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800464}
465
466static void
467bnx2_napi_enable(struct bnx2 *bp)
468{
Michael Chanb4b36042007-12-20 19:59:30 -0800469 int i;
470
471 for (i = 0; i < bp->irq_nvecs; i++)
472 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800473}
474
475static void
Michael Chanb6016b72005-05-26 13:03:09 -0700476bnx2_netif_stop(struct bnx2 *bp)
477{
478 bnx2_disable_int_sync(bp);
479 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800480 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700481 netif_tx_disable(bp->dev);
482 bp->dev->trans_start = jiffies; /* prevent tx timeout */
483 }
484}
485
486static void
487bnx2_netif_start(struct bnx2 *bp)
488{
489 if (atomic_dec_and_test(&bp->intr_sem)) {
490 if (netif_running(bp->dev)) {
491 netif_wake_queue(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800492 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700493 bnx2_enable_int(bp);
494 }
495 }
496}
497
498static void
499bnx2_free_mem(struct bnx2 *bp)
500{
Michael Chan13daffa2006-03-20 17:49:20 -0800501 int i;
502
Michael Chan59b47d82006-11-19 14:10:45 -0800503 for (i = 0; i < bp->ctx_pages; i++) {
504 if (bp->ctx_blk[i]) {
505 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
506 bp->ctx_blk[i],
507 bp->ctx_blk_mapping[i]);
508 bp->ctx_blk[i] = NULL;
509 }
510 }
Michael Chanb6016b72005-05-26 13:03:09 -0700511 if (bp->status_blk) {
Michael Chan0f31f992006-03-23 01:12:38 -0800512 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700513 bp->status_blk, bp->status_blk_mapping);
514 bp->status_blk = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800515 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700516 }
517 if (bp->tx_desc_ring) {
Michael Chane343d552007-12-12 11:16:19 -0800518 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700519 bp->tx_desc_ring, bp->tx_desc_mapping);
520 bp->tx_desc_ring = NULL;
521 }
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400522 kfree(bp->tx_buf_ring);
523 bp->tx_buf_ring = NULL;
Michael Chan13daffa2006-03-20 17:49:20 -0800524 for (i = 0; i < bp->rx_max_ring; i++) {
525 if (bp->rx_desc_ring[i])
Michael Chane343d552007-12-12 11:16:19 -0800526 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan13daffa2006-03-20 17:49:20 -0800527 bp->rx_desc_ring[i],
528 bp->rx_desc_mapping[i]);
529 bp->rx_desc_ring[i] = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700530 }
Michael Chan13daffa2006-03-20 17:49:20 -0800531 vfree(bp->rx_buf_ring);
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400532 bp->rx_buf_ring = NULL;
Michael Chan47bf4242007-12-12 11:19:12 -0800533 for (i = 0; i < bp->rx_max_pg_ring; i++) {
534 if (bp->rx_pg_desc_ring[i])
535 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
536 bp->rx_pg_desc_ring[i],
537 bp->rx_pg_desc_mapping[i]);
538 bp->rx_pg_desc_ring[i] = NULL;
539 }
540 if (bp->rx_pg_ring)
541 vfree(bp->rx_pg_ring);
542 bp->rx_pg_ring = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700543}
544
545static int
546bnx2_alloc_mem(struct bnx2 *bp)
547{
Michael Chan0f31f992006-03-23 01:12:38 -0800548 int i, status_blk_size;
Michael Chan13daffa2006-03-20 17:49:20 -0800549
Michael Chane343d552007-12-12 11:16:19 -0800550 bp->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
Michael Chanb6016b72005-05-26 13:03:09 -0700551 if (bp->tx_buf_ring == NULL)
552 return -ENOMEM;
553
Michael Chane343d552007-12-12 11:16:19 -0800554 bp->tx_desc_ring = pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700555 &bp->tx_desc_mapping);
556 if (bp->tx_desc_ring == NULL)
557 goto alloc_mem_err;
558
Michael Chane343d552007-12-12 11:16:19 -0800559 bp->rx_buf_ring = vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanb6016b72005-05-26 13:03:09 -0700560 if (bp->rx_buf_ring == NULL)
561 goto alloc_mem_err;
562
Michael Chane343d552007-12-12 11:16:19 -0800563 memset(bp->rx_buf_ring, 0, SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chan13daffa2006-03-20 17:49:20 -0800564
565 for (i = 0; i < bp->rx_max_ring; i++) {
566 bp->rx_desc_ring[i] =
Michael Chane343d552007-12-12 11:16:19 -0800567 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan13daffa2006-03-20 17:49:20 -0800568 &bp->rx_desc_mapping[i]);
569 if (bp->rx_desc_ring[i] == NULL)
570 goto alloc_mem_err;
571
572 }
Michael Chanb6016b72005-05-26 13:03:09 -0700573
Michael Chan47bf4242007-12-12 11:19:12 -0800574 if (bp->rx_pg_ring_size) {
575 bp->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
576 bp->rx_max_pg_ring);
577 if (bp->rx_pg_ring == NULL)
578 goto alloc_mem_err;
579
580 memset(bp->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
581 bp->rx_max_pg_ring);
582 }
583
584 for (i = 0; i < bp->rx_max_pg_ring; i++) {
585 bp->rx_pg_desc_ring[i] =
586 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
587 &bp->rx_pg_desc_mapping[i]);
588 if (bp->rx_pg_desc_ring[i] == NULL)
589 goto alloc_mem_err;
590
591 }
592
Michael Chan0f31f992006-03-23 01:12:38 -0800593 /* Combine status and statistics blocks into one allocation. */
594 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800595 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800596 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
597 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800598 bp->status_stats_size = status_blk_size +
599 sizeof(struct statistics_block);
600
601 bp->status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700602 &bp->status_blk_mapping);
603 if (bp->status_blk == NULL)
604 goto alloc_mem_err;
605
Michael Chan0f31f992006-03-23 01:12:38 -0800606 memset(bp->status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700607
Michael Chanb4b36042007-12-20 19:59:30 -0800608 bp->bnx2_napi[0].status_blk = bp->status_blk;
David S. Millerf86e82f2008-01-21 17:15:40 -0800609 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800610 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
611 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
612
Michael Chan57851d82007-12-20 20:01:44 -0800613 bnapi->status_blk_msix = (void *)
Michael Chanb4b36042007-12-20 19:59:30 -0800614 ((unsigned long) bp->status_blk +
615 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
616 bnapi->int_num = i << 24;
617 }
618 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800619
Michael Chan0f31f992006-03-23 01:12:38 -0800620 bp->stats_blk = (void *) ((unsigned long) bp->status_blk +
621 status_blk_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700622
Michael Chan0f31f992006-03-23 01:12:38 -0800623 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700624
Michael Chan59b47d82006-11-19 14:10:45 -0800625 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
626 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
627 if (bp->ctx_pages == 0)
628 bp->ctx_pages = 1;
629 for (i = 0; i < bp->ctx_pages; i++) {
630 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
631 BCM_PAGE_SIZE,
632 &bp->ctx_blk_mapping[i]);
633 if (bp->ctx_blk[i] == NULL)
634 goto alloc_mem_err;
635 }
636 }
Michael Chanb6016b72005-05-26 13:03:09 -0700637 return 0;
638
639alloc_mem_err:
640 bnx2_free_mem(bp);
641 return -ENOMEM;
642}
643
644static void
Michael Chane3648b32005-11-04 08:51:21 -0800645bnx2_report_fw_link(struct bnx2 *bp)
646{
647 u32 fw_link_status = 0;
648
Michael Chan583c28e2008-01-21 19:51:35 -0800649 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700650 return;
651
Michael Chane3648b32005-11-04 08:51:21 -0800652 if (bp->link_up) {
653 u32 bmsr;
654
655 switch (bp->line_speed) {
656 case SPEED_10:
657 if (bp->duplex == DUPLEX_HALF)
658 fw_link_status = BNX2_LINK_STATUS_10HALF;
659 else
660 fw_link_status = BNX2_LINK_STATUS_10FULL;
661 break;
662 case SPEED_100:
663 if (bp->duplex == DUPLEX_HALF)
664 fw_link_status = BNX2_LINK_STATUS_100HALF;
665 else
666 fw_link_status = BNX2_LINK_STATUS_100FULL;
667 break;
668 case SPEED_1000:
669 if (bp->duplex == DUPLEX_HALF)
670 fw_link_status = BNX2_LINK_STATUS_1000HALF;
671 else
672 fw_link_status = BNX2_LINK_STATUS_1000FULL;
673 break;
674 case SPEED_2500:
675 if (bp->duplex == DUPLEX_HALF)
676 fw_link_status = BNX2_LINK_STATUS_2500HALF;
677 else
678 fw_link_status = BNX2_LINK_STATUS_2500FULL;
679 break;
680 }
681
682 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
683
684 if (bp->autoneg) {
685 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
686
Michael Chanca58c3a2007-05-03 13:22:52 -0700687 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
688 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800689
690 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800691 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800692 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
693 else
694 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
695 }
696 }
697 else
698 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
699
Michael Chan2726d6e2008-01-29 21:35:05 -0800700 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800701}
702
Michael Chan9b1084b2007-07-07 22:50:37 -0700703static char *
704bnx2_xceiver_str(struct bnx2 *bp)
705{
706 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800707 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700708 "Copper"));
709}
710
Michael Chane3648b32005-11-04 08:51:21 -0800711static void
Michael Chanb6016b72005-05-26 13:03:09 -0700712bnx2_report_link(struct bnx2 *bp)
713{
714 if (bp->link_up) {
715 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700716 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
717 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700718
719 printk("%d Mbps ", bp->line_speed);
720
721 if (bp->duplex == DUPLEX_FULL)
722 printk("full duplex");
723 else
724 printk("half duplex");
725
726 if (bp->flow_ctrl) {
727 if (bp->flow_ctrl & FLOW_CTRL_RX) {
728 printk(", receive ");
729 if (bp->flow_ctrl & FLOW_CTRL_TX)
730 printk("& transmit ");
731 }
732 else {
733 printk(", transmit ");
734 }
735 printk("flow control ON");
736 }
737 printk("\n");
738 }
739 else {
740 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700741 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
742 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700743 }
Michael Chane3648b32005-11-04 08:51:21 -0800744
745 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700746}
747
748static void
749bnx2_resolve_flow_ctrl(struct bnx2 *bp)
750{
751 u32 local_adv, remote_adv;
752
753 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400754 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700755 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
756
757 if (bp->duplex == DUPLEX_FULL) {
758 bp->flow_ctrl = bp->req_flow_ctrl;
759 }
760 return;
761 }
762
763 if (bp->duplex != DUPLEX_FULL) {
764 return;
765 }
766
Michael Chan583c28e2008-01-21 19:51:35 -0800767 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800768 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
769 u32 val;
770
771 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
772 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
773 bp->flow_ctrl |= FLOW_CTRL_TX;
774 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
775 bp->flow_ctrl |= FLOW_CTRL_RX;
776 return;
777 }
778
Michael Chanca58c3a2007-05-03 13:22:52 -0700779 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
780 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700781
Michael Chan583c28e2008-01-21 19:51:35 -0800782 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700783 u32 new_local_adv = 0;
784 u32 new_remote_adv = 0;
785
786 if (local_adv & ADVERTISE_1000XPAUSE)
787 new_local_adv |= ADVERTISE_PAUSE_CAP;
788 if (local_adv & ADVERTISE_1000XPSE_ASYM)
789 new_local_adv |= ADVERTISE_PAUSE_ASYM;
790 if (remote_adv & ADVERTISE_1000XPAUSE)
791 new_remote_adv |= ADVERTISE_PAUSE_CAP;
792 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
793 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
794
795 local_adv = new_local_adv;
796 remote_adv = new_remote_adv;
797 }
798
799 /* See Table 28B-3 of 802.3ab-1999 spec. */
800 if (local_adv & ADVERTISE_PAUSE_CAP) {
801 if(local_adv & ADVERTISE_PAUSE_ASYM) {
802 if (remote_adv & ADVERTISE_PAUSE_CAP) {
803 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
804 }
805 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
806 bp->flow_ctrl = FLOW_CTRL_RX;
807 }
808 }
809 else {
810 if (remote_adv & ADVERTISE_PAUSE_CAP) {
811 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
812 }
813 }
814 }
815 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
816 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
817 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
818
819 bp->flow_ctrl = FLOW_CTRL_TX;
820 }
821 }
822}
823
824static int
Michael Chan27a005b2007-05-03 13:23:41 -0700825bnx2_5709s_linkup(struct bnx2 *bp)
826{
827 u32 val, speed;
828
829 bp->link_up = 1;
830
831 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
832 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
833 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
834
835 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
836 bp->line_speed = bp->req_line_speed;
837 bp->duplex = bp->req_duplex;
838 return 0;
839 }
840 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
841 switch (speed) {
842 case MII_BNX2_GP_TOP_AN_SPEED_10:
843 bp->line_speed = SPEED_10;
844 break;
845 case MII_BNX2_GP_TOP_AN_SPEED_100:
846 bp->line_speed = SPEED_100;
847 break;
848 case MII_BNX2_GP_TOP_AN_SPEED_1G:
849 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
850 bp->line_speed = SPEED_1000;
851 break;
852 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
853 bp->line_speed = SPEED_2500;
854 break;
855 }
856 if (val & MII_BNX2_GP_TOP_AN_FD)
857 bp->duplex = DUPLEX_FULL;
858 else
859 bp->duplex = DUPLEX_HALF;
860 return 0;
861}
862
863static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800864bnx2_5708s_linkup(struct bnx2 *bp)
865{
866 u32 val;
867
868 bp->link_up = 1;
869 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
870 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
871 case BCM5708S_1000X_STAT1_SPEED_10:
872 bp->line_speed = SPEED_10;
873 break;
874 case BCM5708S_1000X_STAT1_SPEED_100:
875 bp->line_speed = SPEED_100;
876 break;
877 case BCM5708S_1000X_STAT1_SPEED_1G:
878 bp->line_speed = SPEED_1000;
879 break;
880 case BCM5708S_1000X_STAT1_SPEED_2G5:
881 bp->line_speed = SPEED_2500;
882 break;
883 }
884 if (val & BCM5708S_1000X_STAT1_FD)
885 bp->duplex = DUPLEX_FULL;
886 else
887 bp->duplex = DUPLEX_HALF;
888
889 return 0;
890}
891
892static int
893bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700894{
895 u32 bmcr, local_adv, remote_adv, common;
896
897 bp->link_up = 1;
898 bp->line_speed = SPEED_1000;
899
Michael Chanca58c3a2007-05-03 13:22:52 -0700900 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700901 if (bmcr & BMCR_FULLDPLX) {
902 bp->duplex = DUPLEX_FULL;
903 }
904 else {
905 bp->duplex = DUPLEX_HALF;
906 }
907
908 if (!(bmcr & BMCR_ANENABLE)) {
909 return 0;
910 }
911
Michael Chanca58c3a2007-05-03 13:22:52 -0700912 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
913 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700914
915 common = local_adv & remote_adv;
916 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
917
918 if (common & ADVERTISE_1000XFULL) {
919 bp->duplex = DUPLEX_FULL;
920 }
921 else {
922 bp->duplex = DUPLEX_HALF;
923 }
924 }
925
926 return 0;
927}
928
929static int
930bnx2_copper_linkup(struct bnx2 *bp)
931{
932 u32 bmcr;
933
Michael Chanca58c3a2007-05-03 13:22:52 -0700934 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700935 if (bmcr & BMCR_ANENABLE) {
936 u32 local_adv, remote_adv, common;
937
938 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
939 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
940
941 common = local_adv & (remote_adv >> 2);
942 if (common & ADVERTISE_1000FULL) {
943 bp->line_speed = SPEED_1000;
944 bp->duplex = DUPLEX_FULL;
945 }
946 else if (common & ADVERTISE_1000HALF) {
947 bp->line_speed = SPEED_1000;
948 bp->duplex = DUPLEX_HALF;
949 }
950 else {
Michael Chanca58c3a2007-05-03 13:22:52 -0700951 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
952 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700953
954 common = local_adv & remote_adv;
955 if (common & ADVERTISE_100FULL) {
956 bp->line_speed = SPEED_100;
957 bp->duplex = DUPLEX_FULL;
958 }
959 else if (common & ADVERTISE_100HALF) {
960 bp->line_speed = SPEED_100;
961 bp->duplex = DUPLEX_HALF;
962 }
963 else if (common & ADVERTISE_10FULL) {
964 bp->line_speed = SPEED_10;
965 bp->duplex = DUPLEX_FULL;
966 }
967 else if (common & ADVERTISE_10HALF) {
968 bp->line_speed = SPEED_10;
969 bp->duplex = DUPLEX_HALF;
970 }
971 else {
972 bp->line_speed = 0;
973 bp->link_up = 0;
974 }
975 }
976 }
977 else {
978 if (bmcr & BMCR_SPEED100) {
979 bp->line_speed = SPEED_100;
980 }
981 else {
982 bp->line_speed = SPEED_10;
983 }
984 if (bmcr & BMCR_FULLDPLX) {
985 bp->duplex = DUPLEX_FULL;
986 }
987 else {
988 bp->duplex = DUPLEX_HALF;
989 }
990 }
991
992 return 0;
993}
994
Michael Chan83e3fc82008-01-29 21:37:17 -0800995static void
996bnx2_init_rx_context0(struct bnx2 *bp)
997{
998 u32 val, rx_cid_addr = GET_CID_ADDR(RX_CID);
999
1000 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1001 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1002 val |= 0x02 << 8;
1003
1004 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1005 u32 lo_water, hi_water;
1006
1007 if (bp->flow_ctrl & FLOW_CTRL_TX)
1008 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1009 else
1010 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1011 if (lo_water >= bp->rx_ring_size)
1012 lo_water = 0;
1013
1014 hi_water = bp->rx_ring_size / 4;
1015
1016 if (hi_water <= lo_water)
1017 lo_water = 0;
1018
1019 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1020 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1021
1022 if (hi_water > 0xf)
1023 hi_water = 0xf;
1024 else if (hi_water == 0)
1025 lo_water = 0;
1026 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1027 }
1028 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1029}
1030
Michael Chanb6016b72005-05-26 13:03:09 -07001031static int
1032bnx2_set_mac_link(struct bnx2 *bp)
1033{
1034 u32 val;
1035
1036 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1037 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1038 (bp->duplex == DUPLEX_HALF)) {
1039 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1040 }
1041
1042 /* Configure the EMAC mode register. */
1043 val = REG_RD(bp, BNX2_EMAC_MODE);
1044
1045 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001046 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001047 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001048
1049 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001050 switch (bp->line_speed) {
1051 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001052 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1053 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001054 break;
1055 }
1056 /* fall through */
1057 case SPEED_100:
1058 val |= BNX2_EMAC_MODE_PORT_MII;
1059 break;
1060 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001061 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001062 /* fall through */
1063 case SPEED_1000:
1064 val |= BNX2_EMAC_MODE_PORT_GMII;
1065 break;
1066 }
Michael Chanb6016b72005-05-26 13:03:09 -07001067 }
1068 else {
1069 val |= BNX2_EMAC_MODE_PORT_GMII;
1070 }
1071
1072 /* Set the MAC to operate in the appropriate duplex mode. */
1073 if (bp->duplex == DUPLEX_HALF)
1074 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1075 REG_WR(bp, BNX2_EMAC_MODE, val);
1076
1077 /* Enable/disable rx PAUSE. */
1078 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1079
1080 if (bp->flow_ctrl & FLOW_CTRL_RX)
1081 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1082 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1083
1084 /* Enable/disable tx PAUSE. */
1085 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1086 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1087
1088 if (bp->flow_ctrl & FLOW_CTRL_TX)
1089 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1090 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1091
1092 /* Acknowledge the interrupt. */
1093 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1094
Michael Chan83e3fc82008-01-29 21:37:17 -08001095 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1096 bnx2_init_rx_context0(bp);
1097
Michael Chanb6016b72005-05-26 13:03:09 -07001098 return 0;
1099}
1100
Michael Chan27a005b2007-05-03 13:23:41 -07001101static void
1102bnx2_enable_bmsr1(struct bnx2 *bp)
1103{
Michael Chan583c28e2008-01-21 19:51:35 -08001104 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001105 (CHIP_NUM(bp) == CHIP_NUM_5709))
1106 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1107 MII_BNX2_BLK_ADDR_GP_STATUS);
1108}
1109
1110static void
1111bnx2_disable_bmsr1(struct bnx2 *bp)
1112{
Michael Chan583c28e2008-01-21 19:51:35 -08001113 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001114 (CHIP_NUM(bp) == CHIP_NUM_5709))
1115 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1116 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1117}
1118
Michael Chanb6016b72005-05-26 13:03:09 -07001119static int
Michael Chan605a9e22007-05-03 13:23:13 -07001120bnx2_test_and_enable_2g5(struct bnx2 *bp)
1121{
1122 u32 up1;
1123 int ret = 1;
1124
Michael Chan583c28e2008-01-21 19:51:35 -08001125 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001126 return 0;
1127
1128 if (bp->autoneg & AUTONEG_SPEED)
1129 bp->advertising |= ADVERTISED_2500baseX_Full;
1130
Michael Chan27a005b2007-05-03 13:23:41 -07001131 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1132 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1133
Michael Chan605a9e22007-05-03 13:23:13 -07001134 bnx2_read_phy(bp, bp->mii_up1, &up1);
1135 if (!(up1 & BCM5708S_UP1_2G5)) {
1136 up1 |= BCM5708S_UP1_2G5;
1137 bnx2_write_phy(bp, bp->mii_up1, up1);
1138 ret = 0;
1139 }
1140
Michael Chan27a005b2007-05-03 13:23:41 -07001141 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1142 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1143 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1144
Michael Chan605a9e22007-05-03 13:23:13 -07001145 return ret;
1146}
1147
1148static int
1149bnx2_test_and_disable_2g5(struct bnx2 *bp)
1150{
1151 u32 up1;
1152 int ret = 0;
1153
Michael Chan583c28e2008-01-21 19:51:35 -08001154 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001155 return 0;
1156
Michael Chan27a005b2007-05-03 13:23:41 -07001157 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1158 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1159
Michael Chan605a9e22007-05-03 13:23:13 -07001160 bnx2_read_phy(bp, bp->mii_up1, &up1);
1161 if (up1 & BCM5708S_UP1_2G5) {
1162 up1 &= ~BCM5708S_UP1_2G5;
1163 bnx2_write_phy(bp, bp->mii_up1, up1);
1164 ret = 1;
1165 }
1166
Michael Chan27a005b2007-05-03 13:23:41 -07001167 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1168 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1169 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1170
Michael Chan605a9e22007-05-03 13:23:13 -07001171 return ret;
1172}
1173
1174static void
1175bnx2_enable_forced_2g5(struct bnx2 *bp)
1176{
1177 u32 bmcr;
1178
Michael Chan583c28e2008-01-21 19:51:35 -08001179 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001180 return;
1181
Michael Chan27a005b2007-05-03 13:23:41 -07001182 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1183 u32 val;
1184
1185 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1186 MII_BNX2_BLK_ADDR_SERDES_DIG);
1187 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1188 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1189 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1190 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1191
1192 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1193 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1194 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1195
1196 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001197 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1198 bmcr |= BCM5708S_BMCR_FORCE_2500;
1199 }
1200
1201 if (bp->autoneg & AUTONEG_SPEED) {
1202 bmcr &= ~BMCR_ANENABLE;
1203 if (bp->req_duplex == DUPLEX_FULL)
1204 bmcr |= BMCR_FULLDPLX;
1205 }
1206 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1207}
1208
1209static void
1210bnx2_disable_forced_2g5(struct bnx2 *bp)
1211{
1212 u32 bmcr;
1213
Michael Chan583c28e2008-01-21 19:51:35 -08001214 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001215 return;
1216
Michael Chan27a005b2007-05-03 13:23:41 -07001217 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1218 u32 val;
1219
1220 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1221 MII_BNX2_BLK_ADDR_SERDES_DIG);
1222 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1223 val &= ~MII_BNX2_SD_MISC1_FORCE;
1224 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1225
1226 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1227 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1228 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1229
1230 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001231 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1232 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1233 }
1234
1235 if (bp->autoneg & AUTONEG_SPEED)
1236 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1237 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1238}
1239
Michael Chanb2fadea2008-01-21 17:07:06 -08001240static void
1241bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1242{
1243 u32 val;
1244
1245 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1246 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1247 if (start)
1248 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1249 else
1250 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1251}
1252
Michael Chan605a9e22007-05-03 13:23:13 -07001253static int
Michael Chanb6016b72005-05-26 13:03:09 -07001254bnx2_set_link(struct bnx2 *bp)
1255{
1256 u32 bmsr;
1257 u8 link_up;
1258
Michael Chan80be4432006-11-19 14:07:28 -08001259 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001260 bp->link_up = 1;
1261 return 0;
1262 }
1263
Michael Chan583c28e2008-01-21 19:51:35 -08001264 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001265 return 0;
1266
Michael Chanb6016b72005-05-26 13:03:09 -07001267 link_up = bp->link_up;
1268
Michael Chan27a005b2007-05-03 13:23:41 -07001269 bnx2_enable_bmsr1(bp);
1270 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1271 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1272 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001273
Michael Chan583c28e2008-01-21 19:51:35 -08001274 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001275 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001276 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001277
Michael Chan583c28e2008-01-21 19:51:35 -08001278 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001279 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001280 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001281 }
Michael Chanb6016b72005-05-26 13:03:09 -07001282 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001283
1284 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1285 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1286 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1287
1288 if ((val & BNX2_EMAC_STATUS_LINK) &&
1289 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001290 bmsr |= BMSR_LSTATUS;
1291 else
1292 bmsr &= ~BMSR_LSTATUS;
1293 }
1294
1295 if (bmsr & BMSR_LSTATUS) {
1296 bp->link_up = 1;
1297
Michael Chan583c28e2008-01-21 19:51:35 -08001298 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001299 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1300 bnx2_5706s_linkup(bp);
1301 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1302 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001303 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1304 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001305 }
1306 else {
1307 bnx2_copper_linkup(bp);
1308 }
1309 bnx2_resolve_flow_ctrl(bp);
1310 }
1311 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001312 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001313 (bp->autoneg & AUTONEG_SPEED))
1314 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001315
Michael Chan583c28e2008-01-21 19:51:35 -08001316 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001317 u32 bmcr;
1318
1319 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1320 bmcr |= BMCR_ANENABLE;
1321 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1322
Michael Chan583c28e2008-01-21 19:51:35 -08001323 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001324 }
Michael Chanb6016b72005-05-26 13:03:09 -07001325 bp->link_up = 0;
1326 }
1327
1328 if (bp->link_up != link_up) {
1329 bnx2_report_link(bp);
1330 }
1331
1332 bnx2_set_mac_link(bp);
1333
1334 return 0;
1335}
1336
1337static int
1338bnx2_reset_phy(struct bnx2 *bp)
1339{
1340 int i;
1341 u32 reg;
1342
Michael Chanca58c3a2007-05-03 13:22:52 -07001343 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001344
1345#define PHY_RESET_MAX_WAIT 100
1346 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1347 udelay(10);
1348
Michael Chanca58c3a2007-05-03 13:22:52 -07001349 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001350 if (!(reg & BMCR_RESET)) {
1351 udelay(20);
1352 break;
1353 }
1354 }
1355 if (i == PHY_RESET_MAX_WAIT) {
1356 return -EBUSY;
1357 }
1358 return 0;
1359}
1360
1361static u32
1362bnx2_phy_get_pause_adv(struct bnx2 *bp)
1363{
1364 u32 adv = 0;
1365
1366 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1367 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1368
Michael Chan583c28e2008-01-21 19:51:35 -08001369 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001370 adv = ADVERTISE_1000XPAUSE;
1371 }
1372 else {
1373 adv = ADVERTISE_PAUSE_CAP;
1374 }
1375 }
1376 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001377 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001378 adv = ADVERTISE_1000XPSE_ASYM;
1379 }
1380 else {
1381 adv = ADVERTISE_PAUSE_ASYM;
1382 }
1383 }
1384 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001385 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001386 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1387 }
1388 else {
1389 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1390 }
1391 }
1392 return adv;
1393}
1394
Michael Chan0d8a6572007-07-07 22:49:43 -07001395static int bnx2_fw_sync(struct bnx2 *, u32, int);
1396
Michael Chanb6016b72005-05-26 13:03:09 -07001397static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001398bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1399{
1400 u32 speed_arg = 0, pause_adv;
1401
1402 pause_adv = bnx2_phy_get_pause_adv(bp);
1403
1404 if (bp->autoneg & AUTONEG_SPEED) {
1405 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1406 if (bp->advertising & ADVERTISED_10baseT_Half)
1407 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1408 if (bp->advertising & ADVERTISED_10baseT_Full)
1409 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1410 if (bp->advertising & ADVERTISED_100baseT_Half)
1411 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1412 if (bp->advertising & ADVERTISED_100baseT_Full)
1413 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1414 if (bp->advertising & ADVERTISED_1000baseT_Full)
1415 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1416 if (bp->advertising & ADVERTISED_2500baseX_Full)
1417 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1418 } else {
1419 if (bp->req_line_speed == SPEED_2500)
1420 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1421 else if (bp->req_line_speed == SPEED_1000)
1422 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1423 else if (bp->req_line_speed == SPEED_100) {
1424 if (bp->req_duplex == DUPLEX_FULL)
1425 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1426 else
1427 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1428 } else if (bp->req_line_speed == SPEED_10) {
1429 if (bp->req_duplex == DUPLEX_FULL)
1430 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1431 else
1432 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1433 }
1434 }
1435
1436 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1437 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001438 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001439 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1440
1441 if (port == PORT_TP)
1442 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1443 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1444
Michael Chan2726d6e2008-01-29 21:35:05 -08001445 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001446
1447 spin_unlock_bh(&bp->phy_lock);
1448 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 0);
1449 spin_lock_bh(&bp->phy_lock);
1450
1451 return 0;
1452}
1453
1454static int
1455bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001456{
Michael Chan605a9e22007-05-03 13:23:13 -07001457 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001458 u32 new_adv = 0;
1459
Michael Chan583c28e2008-01-21 19:51:35 -08001460 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001461 return (bnx2_setup_remote_phy(bp, port));
1462
Michael Chanb6016b72005-05-26 13:03:09 -07001463 if (!(bp->autoneg & AUTONEG_SPEED)) {
1464 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001465 int force_link_down = 0;
1466
Michael Chan605a9e22007-05-03 13:23:13 -07001467 if (bp->req_line_speed == SPEED_2500) {
1468 if (!bnx2_test_and_enable_2g5(bp))
1469 force_link_down = 1;
1470 } else if (bp->req_line_speed == SPEED_1000) {
1471 if (bnx2_test_and_disable_2g5(bp))
1472 force_link_down = 1;
1473 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001474 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001475 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1476
Michael Chanca58c3a2007-05-03 13:22:52 -07001477 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001478 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001479 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001480
Michael Chan27a005b2007-05-03 13:23:41 -07001481 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1482 if (bp->req_line_speed == SPEED_2500)
1483 bnx2_enable_forced_2g5(bp);
1484 else if (bp->req_line_speed == SPEED_1000) {
1485 bnx2_disable_forced_2g5(bp);
1486 new_bmcr &= ~0x2000;
1487 }
1488
1489 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001490 if (bp->req_line_speed == SPEED_2500)
1491 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1492 else
1493 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001494 }
1495
Michael Chanb6016b72005-05-26 13:03:09 -07001496 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001497 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001498 new_bmcr |= BMCR_FULLDPLX;
1499 }
1500 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001501 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001502 new_bmcr &= ~BMCR_FULLDPLX;
1503 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001504 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001505 /* Force a link down visible on the other side */
1506 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001507 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001508 ~(ADVERTISE_1000XFULL |
1509 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001510 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001511 BMCR_ANRESTART | BMCR_ANENABLE);
1512
1513 bp->link_up = 0;
1514 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001515 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001516 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001517 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001518 bnx2_write_phy(bp, bp->mii_adv, adv);
1519 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001520 } else {
1521 bnx2_resolve_flow_ctrl(bp);
1522 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001523 }
1524 return 0;
1525 }
1526
Michael Chan605a9e22007-05-03 13:23:13 -07001527 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001528
Michael Chanb6016b72005-05-26 13:03:09 -07001529 if (bp->advertising & ADVERTISED_1000baseT_Full)
1530 new_adv |= ADVERTISE_1000XFULL;
1531
1532 new_adv |= bnx2_phy_get_pause_adv(bp);
1533
Michael Chanca58c3a2007-05-03 13:22:52 -07001534 bnx2_read_phy(bp, bp->mii_adv, &adv);
1535 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001536
1537 bp->serdes_an_pending = 0;
1538 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1539 /* Force a link down visible on the other side */
1540 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001541 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001542 spin_unlock_bh(&bp->phy_lock);
1543 msleep(20);
1544 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001545 }
1546
Michael Chanca58c3a2007-05-03 13:22:52 -07001547 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1548 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001549 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001550 /* Speed up link-up time when the link partner
1551 * does not autonegotiate which is very common
1552 * in blade servers. Some blade servers use
1553 * IPMI for kerboard input and it's important
1554 * to minimize link disruptions. Autoneg. involves
1555 * exchanging base pages plus 3 next pages and
1556 * normally completes in about 120 msec.
1557 */
1558 bp->current_interval = SERDES_AN_TIMEOUT;
1559 bp->serdes_an_pending = 1;
1560 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001561 } else {
1562 bnx2_resolve_flow_ctrl(bp);
1563 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001564 }
1565
1566 return 0;
1567}
1568
1569#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001570 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001571 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1572 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001573
1574#define ETHTOOL_ALL_COPPER_SPEED \
1575 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1576 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1577 ADVERTISED_1000baseT_Full)
1578
1579#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1580 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001581
Michael Chanb6016b72005-05-26 13:03:09 -07001582#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1583
Michael Chandeaf3912007-07-07 22:48:00 -07001584static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001585bnx2_set_default_remote_link(struct bnx2 *bp)
1586{
1587 u32 link;
1588
1589 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001590 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001591 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001592 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001593
1594 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1595 bp->req_line_speed = 0;
1596 bp->autoneg |= AUTONEG_SPEED;
1597 bp->advertising = ADVERTISED_Autoneg;
1598 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1599 bp->advertising |= ADVERTISED_10baseT_Half;
1600 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1601 bp->advertising |= ADVERTISED_10baseT_Full;
1602 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1603 bp->advertising |= ADVERTISED_100baseT_Half;
1604 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1605 bp->advertising |= ADVERTISED_100baseT_Full;
1606 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1607 bp->advertising |= ADVERTISED_1000baseT_Full;
1608 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1609 bp->advertising |= ADVERTISED_2500baseX_Full;
1610 } else {
1611 bp->autoneg = 0;
1612 bp->advertising = 0;
1613 bp->req_duplex = DUPLEX_FULL;
1614 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1615 bp->req_line_speed = SPEED_10;
1616 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1617 bp->req_duplex = DUPLEX_HALF;
1618 }
1619 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1620 bp->req_line_speed = SPEED_100;
1621 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1622 bp->req_duplex = DUPLEX_HALF;
1623 }
1624 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1625 bp->req_line_speed = SPEED_1000;
1626 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1627 bp->req_line_speed = SPEED_2500;
1628 }
1629}
1630
1631static void
Michael Chandeaf3912007-07-07 22:48:00 -07001632bnx2_set_default_link(struct bnx2 *bp)
1633{
Harvey Harrisonab598592008-05-01 02:47:38 -07001634 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1635 bnx2_set_default_remote_link(bp);
1636 return;
1637 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001638
Michael Chandeaf3912007-07-07 22:48:00 -07001639 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1640 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001641 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001642 u32 reg;
1643
1644 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1645
Michael Chan2726d6e2008-01-29 21:35:05 -08001646 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001647 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1648 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1649 bp->autoneg = 0;
1650 bp->req_line_speed = bp->line_speed = SPEED_1000;
1651 bp->req_duplex = DUPLEX_FULL;
1652 }
1653 } else
1654 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1655}
1656
Michael Chan0d8a6572007-07-07 22:49:43 -07001657static void
Michael Chandf149d72007-07-07 22:51:36 -07001658bnx2_send_heart_beat(struct bnx2 *bp)
1659{
1660 u32 msg;
1661 u32 addr;
1662
1663 spin_lock(&bp->indirect_lock);
1664 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1665 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1666 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1667 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1668 spin_unlock(&bp->indirect_lock);
1669}
1670
1671static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001672bnx2_remote_phy_event(struct bnx2 *bp)
1673{
1674 u32 msg;
1675 u8 link_up = bp->link_up;
1676 u8 old_port;
1677
Michael Chan2726d6e2008-01-29 21:35:05 -08001678 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001679
Michael Chandf149d72007-07-07 22:51:36 -07001680 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1681 bnx2_send_heart_beat(bp);
1682
1683 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1684
Michael Chan0d8a6572007-07-07 22:49:43 -07001685 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1686 bp->link_up = 0;
1687 else {
1688 u32 speed;
1689
1690 bp->link_up = 1;
1691 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1692 bp->duplex = DUPLEX_FULL;
1693 switch (speed) {
1694 case BNX2_LINK_STATUS_10HALF:
1695 bp->duplex = DUPLEX_HALF;
1696 case BNX2_LINK_STATUS_10FULL:
1697 bp->line_speed = SPEED_10;
1698 break;
1699 case BNX2_LINK_STATUS_100HALF:
1700 bp->duplex = DUPLEX_HALF;
1701 case BNX2_LINK_STATUS_100BASE_T4:
1702 case BNX2_LINK_STATUS_100FULL:
1703 bp->line_speed = SPEED_100;
1704 break;
1705 case BNX2_LINK_STATUS_1000HALF:
1706 bp->duplex = DUPLEX_HALF;
1707 case BNX2_LINK_STATUS_1000FULL:
1708 bp->line_speed = SPEED_1000;
1709 break;
1710 case BNX2_LINK_STATUS_2500HALF:
1711 bp->duplex = DUPLEX_HALF;
1712 case BNX2_LINK_STATUS_2500FULL:
1713 bp->line_speed = SPEED_2500;
1714 break;
1715 default:
1716 bp->line_speed = 0;
1717 break;
1718 }
1719
Michael Chan0d8a6572007-07-07 22:49:43 -07001720 bp->flow_ctrl = 0;
1721 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1722 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1723 if (bp->duplex == DUPLEX_FULL)
1724 bp->flow_ctrl = bp->req_flow_ctrl;
1725 } else {
1726 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1727 bp->flow_ctrl |= FLOW_CTRL_TX;
1728 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1729 bp->flow_ctrl |= FLOW_CTRL_RX;
1730 }
1731
1732 old_port = bp->phy_port;
1733 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1734 bp->phy_port = PORT_FIBRE;
1735 else
1736 bp->phy_port = PORT_TP;
1737
1738 if (old_port != bp->phy_port)
1739 bnx2_set_default_link(bp);
1740
Michael Chan0d8a6572007-07-07 22:49:43 -07001741 }
1742 if (bp->link_up != link_up)
1743 bnx2_report_link(bp);
1744
1745 bnx2_set_mac_link(bp);
1746}
1747
1748static int
1749bnx2_set_remote_link(struct bnx2 *bp)
1750{
1751 u32 evt_code;
1752
Michael Chan2726d6e2008-01-29 21:35:05 -08001753 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001754 switch (evt_code) {
1755 case BNX2_FW_EVT_CODE_LINK_EVENT:
1756 bnx2_remote_phy_event(bp);
1757 break;
1758 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1759 default:
Michael Chandf149d72007-07-07 22:51:36 -07001760 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001761 break;
1762 }
1763 return 0;
1764}
1765
Michael Chanb6016b72005-05-26 13:03:09 -07001766static int
1767bnx2_setup_copper_phy(struct bnx2 *bp)
1768{
1769 u32 bmcr;
1770 u32 new_bmcr;
1771
Michael Chanca58c3a2007-05-03 13:22:52 -07001772 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001773
1774 if (bp->autoneg & AUTONEG_SPEED) {
1775 u32 adv_reg, adv1000_reg;
1776 u32 new_adv_reg = 0;
1777 u32 new_adv1000_reg = 0;
1778
Michael Chanca58c3a2007-05-03 13:22:52 -07001779 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001780 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1781 ADVERTISE_PAUSE_ASYM);
1782
1783 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1784 adv1000_reg &= PHY_ALL_1000_SPEED;
1785
1786 if (bp->advertising & ADVERTISED_10baseT_Half)
1787 new_adv_reg |= ADVERTISE_10HALF;
1788 if (bp->advertising & ADVERTISED_10baseT_Full)
1789 new_adv_reg |= ADVERTISE_10FULL;
1790 if (bp->advertising & ADVERTISED_100baseT_Half)
1791 new_adv_reg |= ADVERTISE_100HALF;
1792 if (bp->advertising & ADVERTISED_100baseT_Full)
1793 new_adv_reg |= ADVERTISE_100FULL;
1794 if (bp->advertising & ADVERTISED_1000baseT_Full)
1795 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001796
Michael Chanb6016b72005-05-26 13:03:09 -07001797 new_adv_reg |= ADVERTISE_CSMA;
1798
1799 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1800
1801 if ((adv1000_reg != new_adv1000_reg) ||
1802 (adv_reg != new_adv_reg) ||
1803 ((bmcr & BMCR_ANENABLE) == 0)) {
1804
Michael Chanca58c3a2007-05-03 13:22:52 -07001805 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001806 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001807 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001808 BMCR_ANENABLE);
1809 }
1810 else if (bp->link_up) {
1811 /* Flow ctrl may have changed from auto to forced */
1812 /* or vice-versa. */
1813
1814 bnx2_resolve_flow_ctrl(bp);
1815 bnx2_set_mac_link(bp);
1816 }
1817 return 0;
1818 }
1819
1820 new_bmcr = 0;
1821 if (bp->req_line_speed == SPEED_100) {
1822 new_bmcr |= BMCR_SPEED100;
1823 }
1824 if (bp->req_duplex == DUPLEX_FULL) {
1825 new_bmcr |= BMCR_FULLDPLX;
1826 }
1827 if (new_bmcr != bmcr) {
1828 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001829
Michael Chanca58c3a2007-05-03 13:22:52 -07001830 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1831 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001832
Michael Chanb6016b72005-05-26 13:03:09 -07001833 if (bmsr & BMSR_LSTATUS) {
1834 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001835 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001836 spin_unlock_bh(&bp->phy_lock);
1837 msleep(50);
1838 spin_lock_bh(&bp->phy_lock);
1839
Michael Chanca58c3a2007-05-03 13:22:52 -07001840 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1841 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001842 }
1843
Michael Chanca58c3a2007-05-03 13:22:52 -07001844 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001845
1846 /* Normally, the new speed is setup after the link has
1847 * gone down and up again. In some cases, link will not go
1848 * down so we need to set up the new speed here.
1849 */
1850 if (bmsr & BMSR_LSTATUS) {
1851 bp->line_speed = bp->req_line_speed;
1852 bp->duplex = bp->req_duplex;
1853 bnx2_resolve_flow_ctrl(bp);
1854 bnx2_set_mac_link(bp);
1855 }
Michael Chan27a005b2007-05-03 13:23:41 -07001856 } else {
1857 bnx2_resolve_flow_ctrl(bp);
1858 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001859 }
1860 return 0;
1861}
1862
1863static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001864bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001865{
1866 if (bp->loopback == MAC_LOOPBACK)
1867 return 0;
1868
Michael Chan583c28e2008-01-21 19:51:35 -08001869 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001870 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001871 }
1872 else {
1873 return (bnx2_setup_copper_phy(bp));
1874 }
1875}
1876
1877static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001878bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001879{
1880 u32 val;
1881
1882 bp->mii_bmcr = MII_BMCR + 0x10;
1883 bp->mii_bmsr = MII_BMSR + 0x10;
1884 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1885 bp->mii_adv = MII_ADVERTISE + 0x10;
1886 bp->mii_lpa = MII_LPA + 0x10;
1887 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1888
1889 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1890 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1891
1892 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001893 if (reset_phy)
1894 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001895
1896 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1897
1898 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1899 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1900 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1901 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1902
1903 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1904 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08001905 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07001906 val |= BCM5708S_UP1_2G5;
1907 else
1908 val &= ~BCM5708S_UP1_2G5;
1909 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
1910
1911 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
1912 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
1913 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
1914 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
1915
1916 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
1917
1918 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
1919 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
1920 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
1921
1922 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1923
1924 return 0;
1925}
1926
1927static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001928bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001929{
1930 u32 val;
1931
Michael Chan9a120bc2008-05-16 22:17:45 -07001932 if (reset_phy)
1933 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001934
1935 bp->mii_up1 = BCM5708S_UP1;
1936
Michael Chan5b0c76a2005-11-04 08:45:49 -08001937 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
1938 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
1939 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1940
1941 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
1942 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
1943 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
1944
1945 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
1946 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
1947 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
1948
Michael Chan583c28e2008-01-21 19:51:35 -08001949 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001950 bnx2_read_phy(bp, BCM5708S_UP1, &val);
1951 val |= BCM5708S_UP1_2G5;
1952 bnx2_write_phy(bp, BCM5708S_UP1, val);
1953 }
1954
1955 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08001956 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
1957 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001958 /* increase tx signal amplitude */
1959 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1960 BCM5708S_BLK_ADDR_TX_MISC);
1961 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
1962 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
1963 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
1964 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1965 }
1966
Michael Chan2726d6e2008-01-29 21:35:05 -08001967 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001968 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
1969
1970 if (val) {
1971 u32 is_backplane;
1972
Michael Chan2726d6e2008-01-29 21:35:05 -08001973 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001974 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
1975 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1976 BCM5708S_BLK_ADDR_TX_MISC);
1977 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
1978 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1979 BCM5708S_BLK_ADDR_DIG);
1980 }
1981 }
1982 return 0;
1983}
1984
1985static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001986bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07001987{
Michael Chan9a120bc2008-05-16 22:17:45 -07001988 if (reset_phy)
1989 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001990
Michael Chan583c28e2008-01-21 19:51:35 -08001991 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07001992
Michael Chan59b47d82006-11-19 14:10:45 -08001993 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1994 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07001995
1996 if (bp->dev->mtu > 1500) {
1997 u32 val;
1998
1999 /* Set extended packet length bit */
2000 bnx2_write_phy(bp, 0x18, 0x7);
2001 bnx2_read_phy(bp, 0x18, &val);
2002 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2003
2004 bnx2_write_phy(bp, 0x1c, 0x6c00);
2005 bnx2_read_phy(bp, 0x1c, &val);
2006 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2007 }
2008 else {
2009 u32 val;
2010
2011 bnx2_write_phy(bp, 0x18, 0x7);
2012 bnx2_read_phy(bp, 0x18, &val);
2013 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2014
2015 bnx2_write_phy(bp, 0x1c, 0x6c00);
2016 bnx2_read_phy(bp, 0x1c, &val);
2017 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2018 }
2019
2020 return 0;
2021}
2022
2023static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002024bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002025{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002026 u32 val;
2027
Michael Chan9a120bc2008-05-16 22:17:45 -07002028 if (reset_phy)
2029 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002030
Michael Chan583c28e2008-01-21 19:51:35 -08002031 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002032 bnx2_write_phy(bp, 0x18, 0x0c00);
2033 bnx2_write_phy(bp, 0x17, 0x000a);
2034 bnx2_write_phy(bp, 0x15, 0x310b);
2035 bnx2_write_phy(bp, 0x17, 0x201f);
2036 bnx2_write_phy(bp, 0x15, 0x9506);
2037 bnx2_write_phy(bp, 0x17, 0x401f);
2038 bnx2_write_phy(bp, 0x15, 0x14e2);
2039 bnx2_write_phy(bp, 0x18, 0x0400);
2040 }
2041
Michael Chan583c28e2008-01-21 19:51:35 -08002042 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002043 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2044 MII_BNX2_DSP_EXPAND_REG | 0x8);
2045 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2046 val &= ~(1 << 8);
2047 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2048 }
2049
Michael Chanb6016b72005-05-26 13:03:09 -07002050 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002051 /* Set extended packet length bit */
2052 bnx2_write_phy(bp, 0x18, 0x7);
2053 bnx2_read_phy(bp, 0x18, &val);
2054 bnx2_write_phy(bp, 0x18, val | 0x4000);
2055
2056 bnx2_read_phy(bp, 0x10, &val);
2057 bnx2_write_phy(bp, 0x10, val | 0x1);
2058 }
2059 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002060 bnx2_write_phy(bp, 0x18, 0x7);
2061 bnx2_read_phy(bp, 0x18, &val);
2062 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2063
2064 bnx2_read_phy(bp, 0x10, &val);
2065 bnx2_write_phy(bp, 0x10, val & ~0x1);
2066 }
2067
Michael Chan5b0c76a2005-11-04 08:45:49 -08002068 /* ethernet@wirespeed */
2069 bnx2_write_phy(bp, 0x18, 0x7007);
2070 bnx2_read_phy(bp, 0x18, &val);
2071 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002072 return 0;
2073}
2074
2075
2076static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002077bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002078{
2079 u32 val;
2080 int rc = 0;
2081
Michael Chan583c28e2008-01-21 19:51:35 -08002082 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2083 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002084
Michael Chanca58c3a2007-05-03 13:22:52 -07002085 bp->mii_bmcr = MII_BMCR;
2086 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002087 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002088 bp->mii_adv = MII_ADVERTISE;
2089 bp->mii_lpa = MII_LPA;
2090
Michael Chanb6016b72005-05-26 13:03:09 -07002091 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2092
Michael Chan583c28e2008-01-21 19:51:35 -08002093 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002094 goto setup_phy;
2095
Michael Chanb6016b72005-05-26 13:03:09 -07002096 bnx2_read_phy(bp, MII_PHYSID1, &val);
2097 bp->phy_id = val << 16;
2098 bnx2_read_phy(bp, MII_PHYSID2, &val);
2099 bp->phy_id |= val & 0xffff;
2100
Michael Chan583c28e2008-01-21 19:51:35 -08002101 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002102 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002103 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002104 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002105 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002106 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002107 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002108 }
2109 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002110 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002111 }
2112
Michael Chan0d8a6572007-07-07 22:49:43 -07002113setup_phy:
2114 if (!rc)
2115 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002116
2117 return rc;
2118}
2119
2120static int
2121bnx2_set_mac_loopback(struct bnx2 *bp)
2122{
2123 u32 mac_mode;
2124
2125 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2126 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2127 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2128 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2129 bp->link_up = 1;
2130 return 0;
2131}
2132
Michael Chanbc5a0692006-01-23 16:13:22 -08002133static int bnx2_test_link(struct bnx2 *);
2134
2135static int
2136bnx2_set_phy_loopback(struct bnx2 *bp)
2137{
2138 u32 mac_mode;
2139 int rc, i;
2140
2141 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002142 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002143 BMCR_SPEED1000);
2144 spin_unlock_bh(&bp->phy_lock);
2145 if (rc)
2146 return rc;
2147
2148 for (i = 0; i < 10; i++) {
2149 if (bnx2_test_link(bp) == 0)
2150 break;
Michael Chan80be4432006-11-19 14:07:28 -08002151 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002152 }
2153
2154 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2155 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2156 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002157 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002158
2159 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2160 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2161 bp->link_up = 1;
2162 return 0;
2163}
2164
Michael Chanb6016b72005-05-26 13:03:09 -07002165static int
Michael Chanb090ae22006-01-23 16:07:10 -08002166bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002167{
2168 int i;
2169 u32 val;
2170
Michael Chanb6016b72005-05-26 13:03:09 -07002171 bp->fw_wr_seq++;
2172 msg_data |= bp->fw_wr_seq;
2173
Michael Chan2726d6e2008-01-29 21:35:05 -08002174 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002175
2176 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002177 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2178 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002179
Michael Chan2726d6e2008-01-29 21:35:05 -08002180 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002181
2182 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2183 break;
2184 }
Michael Chanb090ae22006-01-23 16:07:10 -08002185 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2186 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002187
2188 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002189 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2190 if (!silent)
2191 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2192 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002193
2194 msg_data &= ~BNX2_DRV_MSG_CODE;
2195 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2196
Michael Chan2726d6e2008-01-29 21:35:05 -08002197 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002198
Michael Chanb6016b72005-05-26 13:03:09 -07002199 return -EBUSY;
2200 }
2201
Michael Chanb090ae22006-01-23 16:07:10 -08002202 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2203 return -EIO;
2204
Michael Chanb6016b72005-05-26 13:03:09 -07002205 return 0;
2206}
2207
Michael Chan59b47d82006-11-19 14:10:45 -08002208static int
2209bnx2_init_5709_context(struct bnx2 *bp)
2210{
2211 int i, ret = 0;
2212 u32 val;
2213
2214 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2215 val |= (BCM_PAGE_BITS - 8) << 16;
2216 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002217 for (i = 0; i < 10; i++) {
2218 val = REG_RD(bp, BNX2_CTX_COMMAND);
2219 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2220 break;
2221 udelay(2);
2222 }
2223 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2224 return -EBUSY;
2225
Michael Chan59b47d82006-11-19 14:10:45 -08002226 for (i = 0; i < bp->ctx_pages; i++) {
2227 int j;
2228
Michael Chan352f7682008-05-02 16:57:26 -07002229 if (bp->ctx_blk[i])
2230 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2231 else
2232 return -ENOMEM;
2233
Michael Chan59b47d82006-11-19 14:10:45 -08002234 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2235 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2236 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2237 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2238 (u64) bp->ctx_blk_mapping[i] >> 32);
2239 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2240 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2241 for (j = 0; j < 10; j++) {
2242
2243 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2244 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2245 break;
2246 udelay(5);
2247 }
2248 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2249 ret = -EBUSY;
2250 break;
2251 }
2252 }
2253 return ret;
2254}
2255
Michael Chanb6016b72005-05-26 13:03:09 -07002256static void
2257bnx2_init_context(struct bnx2 *bp)
2258{
2259 u32 vcid;
2260
2261 vcid = 96;
2262 while (vcid) {
2263 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002264 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002265
2266 vcid--;
2267
2268 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2269 u32 new_vcid;
2270
2271 vcid_addr = GET_PCID_ADDR(vcid);
2272 if (vcid & 0x8) {
2273 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2274 }
2275 else {
2276 new_vcid = vcid;
2277 }
2278 pcid_addr = GET_PCID_ADDR(new_vcid);
2279 }
2280 else {
2281 vcid_addr = GET_CID_ADDR(vcid);
2282 pcid_addr = vcid_addr;
2283 }
2284
Michael Chan7947b202007-06-04 21:17:10 -07002285 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2286 vcid_addr += (i << PHY_CTX_SHIFT);
2287 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002288
Michael Chan5d5d0012007-12-12 11:17:43 -08002289 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002290 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2291
2292 /* Zero out the context. */
2293 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002294 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002295 }
Michael Chanb6016b72005-05-26 13:03:09 -07002296 }
2297}
2298
2299static int
2300bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2301{
2302 u16 *good_mbuf;
2303 u32 good_mbuf_cnt;
2304 u32 val;
2305
2306 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2307 if (good_mbuf == NULL) {
2308 printk(KERN_ERR PFX "Failed to allocate memory in "
2309 "bnx2_alloc_bad_rbuf\n");
2310 return -ENOMEM;
2311 }
2312
2313 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2314 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2315
2316 good_mbuf_cnt = 0;
2317
2318 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002319 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002320 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002321 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2322 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002323
Michael Chan2726d6e2008-01-29 21:35:05 -08002324 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002325
2326 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2327
2328 /* The addresses with Bit 9 set are bad memory blocks. */
2329 if (!(val & (1 << 9))) {
2330 good_mbuf[good_mbuf_cnt] = (u16) val;
2331 good_mbuf_cnt++;
2332 }
2333
Michael Chan2726d6e2008-01-29 21:35:05 -08002334 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002335 }
2336
2337 /* Free the good ones back to the mbuf pool thus discarding
2338 * all the bad ones. */
2339 while (good_mbuf_cnt) {
2340 good_mbuf_cnt--;
2341
2342 val = good_mbuf[good_mbuf_cnt];
2343 val = (val << 9) | val | 1;
2344
Michael Chan2726d6e2008-01-29 21:35:05 -08002345 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002346 }
2347 kfree(good_mbuf);
2348 return 0;
2349}
2350
2351static void
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002352bnx2_set_mac_addr(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07002353{
2354 u32 val;
2355 u8 *mac_addr = bp->dev->dev_addr;
2356
2357 val = (mac_addr[0] << 8) | mac_addr[1];
2358
2359 REG_WR(bp, BNX2_EMAC_MAC_MATCH0, val);
2360
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002361 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002362 (mac_addr[4] << 8) | mac_addr[5];
2363
2364 REG_WR(bp, BNX2_EMAC_MAC_MATCH1, val);
2365}
2366
2367static inline int
Michael Chan47bf4242007-12-12 11:19:12 -08002368bnx2_alloc_rx_page(struct bnx2 *bp, u16 index)
2369{
2370 dma_addr_t mapping;
2371 struct sw_pg *rx_pg = &bp->rx_pg_ring[index];
2372 struct rx_bd *rxbd =
2373 &bp->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
2374 struct page *page = alloc_page(GFP_ATOMIC);
2375
2376 if (!page)
2377 return -ENOMEM;
2378 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2379 PCI_DMA_FROMDEVICE);
2380 rx_pg->page = page;
2381 pci_unmap_addr_set(rx_pg, mapping, mapping);
2382 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2383 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2384 return 0;
2385}
2386
2387static void
2388bnx2_free_rx_page(struct bnx2 *bp, u16 index)
2389{
2390 struct sw_pg *rx_pg = &bp->rx_pg_ring[index];
2391 struct page *page = rx_pg->page;
2392
2393 if (!page)
2394 return;
2395
2396 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2397 PCI_DMA_FROMDEVICE);
2398
2399 __free_page(page);
2400 rx_pg->page = NULL;
2401}
2402
2403static inline int
Michael Chana1f60192007-12-20 19:57:19 -08002404bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002405{
2406 struct sk_buff *skb;
2407 struct sw_bd *rx_buf = &bp->rx_buf_ring[index];
2408 dma_addr_t mapping;
Michael Chan13daffa2006-03-20 17:49:20 -08002409 struct rx_bd *rxbd = &bp->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002410 unsigned long align;
2411
Michael Chan932f3772006-08-15 01:39:36 -07002412 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002413 if (skb == NULL) {
2414 return -ENOMEM;
2415 }
2416
Michael Chan59b47d82006-11-19 14:10:45 -08002417 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2418 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002419
Michael Chanb6016b72005-05-26 13:03:09 -07002420 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2421 PCI_DMA_FROMDEVICE);
2422
2423 rx_buf->skb = skb;
2424 pci_unmap_addr_set(rx_buf, mapping, mapping);
2425
2426 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2427 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2428
Michael Chana1f60192007-12-20 19:57:19 -08002429 bnapi->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002430
2431 return 0;
2432}
2433
Michael Chanda3e4fb2007-05-03 13:24:23 -07002434static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002435bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002436{
Michael Chan35efa7c2007-12-20 19:56:37 -08002437 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002438 u32 new_link_state, old_link_state;
2439 int is_set = 1;
2440
2441 new_link_state = sblk->status_attn_bits & event;
2442 old_link_state = sblk->status_attn_bits_ack & event;
2443 if (new_link_state != old_link_state) {
2444 if (new_link_state)
2445 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2446 else
2447 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2448 } else
2449 is_set = 0;
2450
2451 return is_set;
2452}
2453
Michael Chanb6016b72005-05-26 13:03:09 -07002454static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002455bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002456{
Michael Chan74ecc622008-05-02 16:56:16 -07002457 spin_lock(&bp->phy_lock);
2458
2459 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002460 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002461 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002462 bnx2_set_remote_link(bp);
2463
Michael Chan74ecc622008-05-02 16:56:16 -07002464 spin_unlock(&bp->phy_lock);
2465
Michael Chanb6016b72005-05-26 13:03:09 -07002466}
2467
Michael Chanead72702007-12-20 19:55:39 -08002468static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002469bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002470{
2471 u16 cons;
2472
Michael Chanc76c0472007-12-20 20:01:19 -08002473 if (bnapi->int_num == 0)
2474 cons = bnapi->status_blk->status_tx_quick_consumer_index0;
2475 else
2476 cons = bnapi->status_blk_msix->status_tx_quick_consumer_index;
Michael Chanead72702007-12-20 19:55:39 -08002477
2478 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2479 cons++;
2480 return cons;
2481}
2482
Michael Chan57851d82007-12-20 20:01:44 -08002483static int
2484bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002485{
2486 u16 hw_cons, sw_cons, sw_ring_cons;
Michael Chan57851d82007-12-20 20:01:44 -08002487 int tx_pkt = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002488
Michael Chan35efa7c2007-12-20 19:56:37 -08002489 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chana550c992007-12-20 19:56:59 -08002490 sw_cons = bnapi->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002491
2492 while (sw_cons != hw_cons) {
2493 struct sw_bd *tx_buf;
2494 struct sk_buff *skb;
2495 int i, last;
2496
2497 sw_ring_cons = TX_RING_IDX(sw_cons);
2498
2499 tx_buf = &bp->tx_buf_ring[sw_ring_cons];
2500 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002501
Michael Chanb6016b72005-05-26 13:03:09 -07002502 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002503 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002504 u16 last_idx, last_ring_idx;
2505
2506 last_idx = sw_cons +
2507 skb_shinfo(skb)->nr_frags + 1;
2508 last_ring_idx = sw_ring_cons +
2509 skb_shinfo(skb)->nr_frags + 1;
2510 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2511 last_idx++;
2512 }
2513 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2514 break;
2515 }
2516 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002517
Michael Chanb6016b72005-05-26 13:03:09 -07002518 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2519 skb_headlen(skb), PCI_DMA_TODEVICE);
2520
2521 tx_buf->skb = NULL;
2522 last = skb_shinfo(skb)->nr_frags;
2523
2524 for (i = 0; i < last; i++) {
2525 sw_cons = NEXT_TX_BD(sw_cons);
2526
2527 pci_unmap_page(bp->pdev,
2528 pci_unmap_addr(
2529 &bp->tx_buf_ring[TX_RING_IDX(sw_cons)],
2530 mapping),
2531 skb_shinfo(skb)->frags[i].size,
2532 PCI_DMA_TODEVICE);
2533 }
2534
2535 sw_cons = NEXT_TX_BD(sw_cons);
2536
Michael Chan745720e2006-06-29 12:37:41 -07002537 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002538 tx_pkt++;
2539 if (tx_pkt == budget)
2540 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002541
Michael Chan35efa7c2007-12-20 19:56:37 -08002542 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002543 }
2544
Michael Chana550c992007-12-20 19:56:59 -08002545 bnapi->hw_tx_cons = hw_cons;
2546 bnapi->tx_cons = sw_cons;
Michael Chan2f8af122006-08-15 01:39:10 -07002547 /* Need to make the tx_cons update visible to bnx2_start_xmit()
2548 * before checking for netif_queue_stopped(). Without the
2549 * memory barrier, there is a small possibility that bnx2_start_xmit()
2550 * will miss it and cause the queue to be stopped forever.
2551 */
2552 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002553
Michael Chan2f8af122006-08-15 01:39:10 -07002554 if (unlikely(netif_queue_stopped(bp->dev)) &&
Michael Chana550c992007-12-20 19:56:59 -08002555 (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh)) {
Michael Chan2f8af122006-08-15 01:39:10 -07002556 netif_tx_lock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002557 if ((netif_queue_stopped(bp->dev)) &&
Michael Chana550c992007-12-20 19:56:59 -08002558 (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh))
Michael Chanb6016b72005-05-26 13:03:09 -07002559 netif_wake_queue(bp->dev);
Michael Chan2f8af122006-08-15 01:39:10 -07002560 netif_tx_unlock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002561 }
Michael Chan57851d82007-12-20 20:01:44 -08002562 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002563}
2564
Michael Chan1db82f22007-12-12 11:19:35 -08002565static void
Michael Chana1f60192007-12-20 19:57:19 -08002566bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_napi *bnapi,
2567 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002568{
2569 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2570 struct rx_bd *cons_bd, *prod_bd;
2571 dma_addr_t mapping;
2572 int i;
Michael Chana1f60192007-12-20 19:57:19 -08002573 u16 hw_prod = bnapi->rx_pg_prod, prod;
2574 u16 cons = bnapi->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002575
2576 for (i = 0; i < count; i++) {
2577 prod = RX_PG_RING_IDX(hw_prod);
2578
2579 prod_rx_pg = &bp->rx_pg_ring[prod];
2580 cons_rx_pg = &bp->rx_pg_ring[cons];
2581 cons_bd = &bp->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2582 prod_bd = &bp->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
2583
2584 if (i == 0 && skb) {
2585 struct page *page;
2586 struct skb_shared_info *shinfo;
2587
2588 shinfo = skb_shinfo(skb);
2589 shinfo->nr_frags--;
2590 page = shinfo->frags[shinfo->nr_frags].page;
2591 shinfo->frags[shinfo->nr_frags].page = NULL;
2592 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2593 PCI_DMA_FROMDEVICE);
2594 cons_rx_pg->page = page;
2595 pci_unmap_addr_set(cons_rx_pg, mapping, mapping);
2596 dev_kfree_skb(skb);
2597 }
2598 if (prod != cons) {
2599 prod_rx_pg->page = cons_rx_pg->page;
2600 cons_rx_pg->page = NULL;
2601 pci_unmap_addr_set(prod_rx_pg, mapping,
2602 pci_unmap_addr(cons_rx_pg, mapping));
2603
2604 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2605 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2606
2607 }
2608 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2609 hw_prod = NEXT_RX_BD(hw_prod);
2610 }
Michael Chana1f60192007-12-20 19:57:19 -08002611 bnapi->rx_pg_prod = hw_prod;
2612 bnapi->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002613}
2614
Michael Chanb6016b72005-05-26 13:03:09 -07002615static inline void
Michael Chana1f60192007-12-20 19:57:19 -08002616bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, struct sk_buff *skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002617 u16 cons, u16 prod)
2618{
Michael Chan236b6392006-03-20 17:49:02 -08002619 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2620 struct rx_bd *cons_bd, *prod_bd;
2621
2622 cons_rx_buf = &bp->rx_buf_ring[cons];
2623 prod_rx_buf = &bp->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002624
2625 pci_dma_sync_single_for_device(bp->pdev,
2626 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002627 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002628
Michael Chana1f60192007-12-20 19:57:19 -08002629 bnapi->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002630
2631 prod_rx_buf->skb = skb;
2632
2633 if (cons == prod)
2634 return;
2635
Michael Chanb6016b72005-05-26 13:03:09 -07002636 pci_unmap_addr_set(prod_rx_buf, mapping,
2637 pci_unmap_addr(cons_rx_buf, mapping));
2638
Michael Chan3fdfcc22006-03-20 17:49:49 -08002639 cons_bd = &bp->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2640 prod_bd = &bp->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002641 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2642 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002643}
2644
Michael Chan85833c62007-12-12 11:17:01 -08002645static int
Michael Chana1f60192007-12-20 19:57:19 -08002646bnx2_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, struct sk_buff *skb,
2647 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2648 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002649{
2650 int err;
2651 u16 prod = ring_idx & 0xffff;
2652
Michael Chana1f60192007-12-20 19:57:19 -08002653 err = bnx2_alloc_rx_skb(bp, bnapi, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002654 if (unlikely(err)) {
Michael Chana1f60192007-12-20 19:57:19 -08002655 bnx2_reuse_rx_skb(bp, bnapi, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002656 if (hdr_len) {
2657 unsigned int raw_len = len + 4;
2658 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2659
Michael Chana1f60192007-12-20 19:57:19 -08002660 bnx2_reuse_rx_skb_pages(bp, bnapi, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002661 }
Michael Chan85833c62007-12-12 11:17:01 -08002662 return err;
2663 }
2664
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002665 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002666 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2667 PCI_DMA_FROMDEVICE);
2668
Michael Chan1db82f22007-12-12 11:19:35 -08002669 if (hdr_len == 0) {
2670 skb_put(skb, len);
2671 return 0;
2672 } else {
2673 unsigned int i, frag_len, frag_size, pages;
2674 struct sw_pg *rx_pg;
Michael Chana1f60192007-12-20 19:57:19 -08002675 u16 pg_cons = bnapi->rx_pg_cons;
2676 u16 pg_prod = bnapi->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002677
2678 frag_size = len + 4 - hdr_len;
2679 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2680 skb_put(skb, hdr_len);
2681
2682 for (i = 0; i < pages; i++) {
2683 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2684 if (unlikely(frag_len <= 4)) {
2685 unsigned int tail = 4 - frag_len;
2686
Michael Chana1f60192007-12-20 19:57:19 -08002687 bnapi->rx_pg_cons = pg_cons;
2688 bnapi->rx_pg_prod = pg_prod;
2689 bnx2_reuse_rx_skb_pages(bp, bnapi, NULL,
2690 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002691 skb->len -= tail;
2692 if (i == 0) {
2693 skb->tail -= tail;
2694 } else {
2695 skb_frag_t *frag =
2696 &skb_shinfo(skb)->frags[i - 1];
2697 frag->size -= tail;
2698 skb->data_len -= tail;
2699 skb->truesize -= tail;
2700 }
2701 return 0;
2702 }
2703 rx_pg = &bp->rx_pg_ring[pg_cons];
2704
2705 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping),
2706 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2707
2708 if (i == pages - 1)
2709 frag_len -= 4;
2710
2711 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2712 rx_pg->page = NULL;
2713
2714 err = bnx2_alloc_rx_page(bp, RX_PG_RING_IDX(pg_prod));
2715 if (unlikely(err)) {
Michael Chana1f60192007-12-20 19:57:19 -08002716 bnapi->rx_pg_cons = pg_cons;
2717 bnapi->rx_pg_prod = pg_prod;
2718 bnx2_reuse_rx_skb_pages(bp, bnapi, skb,
2719 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002720 return err;
2721 }
2722
2723 frag_size -= frag_len;
2724 skb->data_len += frag_len;
2725 skb->truesize += frag_len;
2726 skb->len += frag_len;
2727
2728 pg_prod = NEXT_RX_BD(pg_prod);
2729 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2730 }
Michael Chana1f60192007-12-20 19:57:19 -08002731 bnapi->rx_pg_prod = pg_prod;
2732 bnapi->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002733 }
Michael Chan85833c62007-12-12 11:17:01 -08002734 return 0;
2735}
2736
Michael Chanc09c2622007-12-10 17:18:37 -08002737static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002738bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002739{
Michael Chan35efa7c2007-12-20 19:56:37 -08002740 u16 cons = bnapi->status_blk->status_rx_quick_consumer_index0;
Michael Chanc09c2622007-12-10 17:18:37 -08002741
2742 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2743 cons++;
2744 return cons;
2745}
2746
Michael Chanb6016b72005-05-26 13:03:09 -07002747static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002748bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002749{
2750 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2751 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002752 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002753
Michael Chan35efa7c2007-12-20 19:56:37 -08002754 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chana1f60192007-12-20 19:57:19 -08002755 sw_cons = bnapi->rx_cons;
2756 sw_prod = bnapi->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002757
2758 /* Memory barrier necessary as speculative reads of the rx
2759 * buffer can be ahead of the index in the status block
2760 */
2761 rmb();
2762 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002763 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002764 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002765 struct sw_bd *rx_buf;
2766 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002767 dma_addr_t dma_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07002768
2769 sw_ring_cons = RX_RING_IDX(sw_cons);
2770 sw_ring_prod = RX_RING_IDX(sw_prod);
2771
2772 rx_buf = &bp->rx_buf_ring[sw_ring_cons];
2773 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002774
2775 rx_buf->skb = NULL;
2776
2777 dma_addr = pci_unmap_addr(rx_buf, mapping);
2778
2779 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002780 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2781 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002782
2783 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002784 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002785
Michael Chanade2bfe2006-01-23 16:09:51 -08002786 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002787 (L2_FHDR_ERRORS_BAD_CRC |
2788 L2_FHDR_ERRORS_PHY_DECODE |
2789 L2_FHDR_ERRORS_ALIGNMENT |
2790 L2_FHDR_ERRORS_TOO_SHORT |
2791 L2_FHDR_ERRORS_GIANT_FRAME)) {
2792
Michael Chana1f60192007-12-20 19:57:19 -08002793 bnx2_reuse_rx_skb(bp, bnapi, skb, sw_ring_cons,
2794 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002795 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002796 }
Michael Chan1db82f22007-12-12 11:19:35 -08002797 hdr_len = 0;
2798 if (status & L2_FHDR_STATUS_SPLIT) {
2799 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2800 pg_ring_used = 1;
2801 } else if (len > bp->rx_jumbo_thresh) {
2802 hdr_len = bp->rx_jumbo_thresh;
2803 pg_ring_used = 1;
2804 }
2805
2806 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002807
Michael Chan5d5d0012007-12-12 11:17:43 -08002808 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002809 struct sk_buff *new_skb;
2810
Michael Chan932f3772006-08-15 01:39:36 -07002811 new_skb = netdev_alloc_skb(bp->dev, len + 2);
Michael Chan85833c62007-12-12 11:17:01 -08002812 if (new_skb == NULL) {
Michael Chana1f60192007-12-20 19:57:19 -08002813 bnx2_reuse_rx_skb(bp, bnapi, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002814 sw_ring_prod);
2815 goto next_rx;
2816 }
Michael Chanb6016b72005-05-26 13:03:09 -07002817
2818 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002819 skb_copy_from_linear_data_offset(skb,
2820 BNX2_RX_OFFSET - 2,
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002821 new_skb->data, len + 2);
Michael Chanb6016b72005-05-26 13:03:09 -07002822 skb_reserve(new_skb, 2);
2823 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002824
Michael Chana1f60192007-12-20 19:57:19 -08002825 bnx2_reuse_rx_skb(bp, bnapi, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002826 sw_ring_cons, sw_ring_prod);
2827
2828 skb = new_skb;
Michael Chana1f60192007-12-20 19:57:19 -08002829 } else if (unlikely(bnx2_rx_skb(bp, bnapi, skb, len, hdr_len,
2830 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002831 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002832
2833 skb->protocol = eth_type_trans(skb, bp->dev);
2834
2835 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002836 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002837
Michael Chan745720e2006-06-29 12:37:41 -07002838 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002839 goto next_rx;
2840
2841 }
2842
Michael Chanb6016b72005-05-26 13:03:09 -07002843 skb->ip_summed = CHECKSUM_NONE;
2844 if (bp->rx_csum &&
2845 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2846 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2847
Michael Chanade2bfe2006-01-23 16:09:51 -08002848 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2849 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002850 skb->ip_summed = CHECKSUM_UNNECESSARY;
2851 }
2852
2853#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08002854 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) && bp->vlgrp) {
Michael Chanb6016b72005-05-26 13:03:09 -07002855 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
2856 rx_hdr->l2_fhdr_vlan_tag);
2857 }
2858 else
2859#endif
2860 netif_receive_skb(skb);
2861
2862 bp->dev->last_rx = jiffies;
2863 rx_pkt++;
2864
2865next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07002866 sw_cons = NEXT_RX_BD(sw_cons);
2867 sw_prod = NEXT_RX_BD(sw_prod);
2868
2869 if ((rx_pkt == budget))
2870 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08002871
2872 /* Refresh hw_cons to see if there is new work */
2873 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08002874 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08002875 rmb();
2876 }
Michael Chanb6016b72005-05-26 13:03:09 -07002877 }
Michael Chana1f60192007-12-20 19:57:19 -08002878 bnapi->rx_cons = sw_cons;
2879 bnapi->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002880
Michael Chan1db82f22007-12-12 11:19:35 -08002881 if (pg_ring_used)
2882 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_PG_BDIDX,
Michael Chana1f60192007-12-20 19:57:19 -08002883 bnapi->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002884
Michael Chanb6016b72005-05-26 13:03:09 -07002885 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, sw_prod);
2886
Michael Chana1f60192007-12-20 19:57:19 -08002887 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bnapi->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07002888
2889 mmiowb();
2890
2891 return rx_pkt;
2892
2893}
2894
2895/* MSI ISR - The only difference between this and the INTx ISR
2896 * is that the MSI interrupt is always serviced.
2897 */
2898static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002899bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002900{
2901 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002902 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002903 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chanb6016b72005-05-26 13:03:09 -07002904
Michael Chan35efa7c2007-12-20 19:56:37 -08002905 prefetch(bnapi->status_blk);
Michael Chanb6016b72005-05-26 13:03:09 -07002906 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2907 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2908 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2909
2910 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002911 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2912 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002913
Michael Chan35efa7c2007-12-20 19:56:37 -08002914 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07002915
Michael Chan73eef4c2005-08-25 15:39:15 -07002916 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002917}
2918
2919static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07002920bnx2_msi_1shot(int irq, void *dev_instance)
2921{
2922 struct net_device *dev = dev_instance;
2923 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002924 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan8e6a72c2007-05-03 13:24:48 -07002925
Michael Chan35efa7c2007-12-20 19:56:37 -08002926 prefetch(bnapi->status_blk);
Michael Chan8e6a72c2007-05-03 13:24:48 -07002927
2928 /* Return here if interrupt is disabled. */
2929 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2930 return IRQ_HANDLED;
2931
Michael Chan35efa7c2007-12-20 19:56:37 -08002932 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07002933
2934 return IRQ_HANDLED;
2935}
2936
2937static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002938bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002939{
2940 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002941 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002942 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan35efa7c2007-12-20 19:56:37 -08002943 struct status_block *sblk = bnapi->status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -07002944
2945 /* When using INTx, it is possible for the interrupt to arrive
2946 * at the CPU before the status block posted prior to the
2947 * interrupt. Reading a register will flush the status block.
2948 * When using MSI, the MSI message will always complete after
2949 * the status block write.
2950 */
Michael Chan35efa7c2007-12-20 19:56:37 -08002951 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07002952 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
2953 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07002954 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07002955
2956 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2957 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2958 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2959
Michael Chanb8a7ce72007-07-07 22:51:03 -07002960 /* Read back to deassert IRQ immediately to avoid too many
2961 * spurious interrupts.
2962 */
2963 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
2964
Michael Chanb6016b72005-05-26 13:03:09 -07002965 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002966 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2967 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002968
Michael Chan35efa7c2007-12-20 19:56:37 -08002969 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
2970 bnapi->last_status_idx = sblk->status_idx;
2971 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07002972 }
Michael Chanb6016b72005-05-26 13:03:09 -07002973
Michael Chan73eef4c2005-08-25 15:39:15 -07002974 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002975}
2976
Michael Chan57851d82007-12-20 20:01:44 -08002977static irqreturn_t
2978bnx2_tx_msix(int irq, void *dev_instance)
2979{
2980 struct net_device *dev = dev_instance;
2981 struct bnx2 *bp = netdev_priv(dev);
2982 struct bnx2_napi *bnapi = &bp->bnx2_napi[BNX2_TX_VEC];
2983
2984 prefetch(bnapi->status_blk_msix);
2985
2986 /* Return here if interrupt is disabled. */
2987 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2988 return IRQ_HANDLED;
2989
2990 netif_rx_schedule(dev, &bnapi->napi);
2991 return IRQ_HANDLED;
2992}
2993
Michael Chan0d8a6572007-07-07 22:49:43 -07002994#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
2995 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002996
Michael Chanf4e418f2005-11-04 08:53:48 -08002997static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08002998bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08002999{
Michael Chan1097f5e2008-01-21 17:06:41 -08003000 struct status_block *sblk = bnapi->status_blk;
Michael Chanf4e418f2005-11-04 08:53:48 -08003001
Michael Chana1f60192007-12-20 19:57:19 -08003002 if ((bnx2_get_hw_rx_cons(bnapi) != bnapi->rx_cons) ||
Michael Chana550c992007-12-20 19:56:59 -08003003 (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons))
Michael Chanf4e418f2005-11-04 08:53:48 -08003004 return 1;
3005
Michael Chanda3e4fb2007-05-03 13:24:23 -07003006 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3007 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003008 return 1;
3009
3010 return 0;
3011}
3012
Michael Chan57851d82007-12-20 20:01:44 -08003013static int bnx2_tx_poll(struct napi_struct *napi, int budget)
3014{
3015 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3016 struct bnx2 *bp = bnapi->bp;
3017 int work_done = 0;
3018 struct status_block_msix *sblk = bnapi->status_blk_msix;
3019
3020 do {
3021 work_done += bnx2_tx_int(bp, bnapi, budget - work_done);
3022 if (unlikely(work_done >= budget))
3023 return work_done;
3024
3025 bnapi->last_status_idx = sblk->status_idx;
3026 rmb();
3027 } while (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons);
3028
3029 netif_rx_complete(bp->dev, napi);
3030 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3031 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3032 bnapi->last_status_idx);
3033 return work_done;
3034}
3035
Michael Chan35efa7c2007-12-20 19:56:37 -08003036static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3037 int work_done, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003038{
Michael Chan35efa7c2007-12-20 19:56:37 -08003039 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003040 u32 status_attn_bits = sblk->status_attn_bits;
3041 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003042
Michael Chanda3e4fb2007-05-03 13:24:23 -07003043 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3044 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003045
Michael Chan35efa7c2007-12-20 19:56:37 -08003046 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003047
3048 /* This is needed to take care of transient status
3049 * during link changes.
3050 */
3051 REG_WR(bp, BNX2_HC_COMMAND,
3052 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3053 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003054 }
3055
Michael Chana550c992007-12-20 19:56:59 -08003056 if (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003057 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003058
Michael Chana1f60192007-12-20 19:57:19 -08003059 if (bnx2_get_hw_rx_cons(bnapi) != bnapi->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003060 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003061
David S. Miller6f535762007-10-11 18:08:29 -07003062 return work_done;
3063}
Michael Chanf4e418f2005-11-04 08:53:48 -08003064
David S. Miller6f535762007-10-11 18:08:29 -07003065static int bnx2_poll(struct napi_struct *napi, int budget)
3066{
Michael Chan35efa7c2007-12-20 19:56:37 -08003067 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3068 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003069 int work_done = 0;
Michael Chan35efa7c2007-12-20 19:56:37 -08003070 struct status_block *sblk = bnapi->status_blk;
David S. Miller6f535762007-10-11 18:08:29 -07003071
3072 while (1) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003073 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003074
3075 if (unlikely(work_done >= budget))
3076 break;
3077
Michael Chan35efa7c2007-12-20 19:56:37 -08003078 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003079 * much work has been processed, so we must read it before
3080 * checking for more work.
3081 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003082 bnapi->last_status_idx = sblk->status_idx;
Michael Chan6dee6422007-10-12 01:40:38 -07003083 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003084 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003085 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003086 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003087 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3088 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003089 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003090 break;
David S. Miller6f535762007-10-11 18:08:29 -07003091 }
3092 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3093 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3094 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003095 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003096
Michael Chan1269a8a2006-01-23 16:11:03 -08003097 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3098 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003099 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003100 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003101 }
Michael Chanb6016b72005-05-26 13:03:09 -07003102 }
3103
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003104 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003105}
3106
Herbert Xu932ff272006-06-09 12:20:56 -07003107/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003108 * from set_multicast.
3109 */
3110static void
3111bnx2_set_rx_mode(struct net_device *dev)
3112{
Michael Chan972ec0d2006-01-23 16:12:43 -08003113 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003114 u32 rx_mode, sort_mode;
3115 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003116
Michael Chanc770a652005-08-25 15:38:39 -07003117 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003118
3119 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3120 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3121 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3122#ifdef BCM_VLAN
David S. Millerf86e82f2008-01-21 17:15:40 -08003123 if (!bp->vlgrp && !(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chanb6016b72005-05-26 13:03:09 -07003124 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003125#else
David S. Millerf86e82f2008-01-21 17:15:40 -08003126 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chane29054f2006-01-23 16:06:06 -08003127 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003128#endif
3129 if (dev->flags & IFF_PROMISC) {
3130 /* Promiscuous mode. */
3131 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003132 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3133 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003134 }
3135 else if (dev->flags & IFF_ALLMULTI) {
3136 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3137 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3138 0xffffffff);
3139 }
3140 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3141 }
3142 else {
3143 /* Accept one or more multicast(s). */
3144 struct dev_mc_list *mclist;
3145 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3146 u32 regidx;
3147 u32 bit;
3148 u32 crc;
3149
3150 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3151
3152 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3153 i++, mclist = mclist->next) {
3154
3155 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3156 bit = crc & 0xff;
3157 regidx = (bit & 0xe0) >> 5;
3158 bit &= 0x1f;
3159 mc_filter[regidx] |= (1 << bit);
3160 }
3161
3162 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3163 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3164 mc_filter[i]);
3165 }
3166
3167 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3168 }
3169
3170 if (rx_mode != bp->rx_mode) {
3171 bp->rx_mode = rx_mode;
3172 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3173 }
3174
3175 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3176 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3177 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3178
Michael Chanc770a652005-08-25 15:38:39 -07003179 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003180}
3181
3182static void
Al Virob491edd2007-12-22 19:44:51 +00003183load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003184 u32 rv2p_proc)
3185{
3186 int i;
3187 u32 val;
3188
Michael Chand25be1d2008-05-02 16:57:59 -07003189 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3190 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3191 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3192 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3193 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3194 }
Michael Chanb6016b72005-05-26 13:03:09 -07003195
3196 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003197 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003198 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003199 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003200 rv2p_code++;
3201
3202 if (rv2p_proc == RV2P_PROC1) {
3203 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3204 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3205 }
3206 else {
3207 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3208 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3209 }
3210 }
3211
3212 /* Reset the processor, un-stall is done later. */
3213 if (rv2p_proc == RV2P_PROC1) {
3214 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3215 }
3216 else {
3217 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3218 }
3219}
3220
Michael Chanaf3ee512006-11-19 14:09:25 -08003221static int
Benjamin Li10343cc2008-05-16 22:20:27 -07003222load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
Michael Chanb6016b72005-05-26 13:03:09 -07003223{
3224 u32 offset;
3225 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003226 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003227
3228 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003229 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003230 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003231 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3232 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003233
3234 /* Load the Text area. */
3235 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003236 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003237 int j;
3238
Michael Chanea1f8d52007-10-02 16:27:35 -07003239 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3240 fw->gz_text_len);
3241 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003242 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003243
Michael Chanb6016b72005-05-26 13:03:09 -07003244 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003245 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003246 }
3247 }
3248
3249 /* Load the Data area. */
3250 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3251 if (fw->data) {
3252 int j;
3253
3254 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003255 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003256 }
3257 }
3258
3259 /* Load the SBSS area. */
3260 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003261 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003262 int j;
3263
3264 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003265 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003266 }
3267 }
3268
3269 /* Load the BSS area. */
3270 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003271 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003272 int j;
3273
3274 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003275 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003276 }
3277 }
3278
3279 /* Load the Read-Only area. */
3280 offset = cpu_reg->spad_base +
3281 (fw->rodata_addr - cpu_reg->mips_view_base);
3282 if (fw->rodata) {
3283 int j;
3284
3285 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003286 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003287 }
3288 }
3289
3290 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003291 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3292 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003293
3294 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003295 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003296 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003297 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3298 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003299
3300 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003301}
3302
Michael Chanfba9fe92006-06-12 22:21:25 -07003303static int
Michael Chanb6016b72005-05-26 13:03:09 -07003304bnx2_init_cpus(struct bnx2 *bp)
3305{
Michael Chanaf3ee512006-11-19 14:09:25 -08003306 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003307 int rc, rv2p_len;
3308 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003309
3310 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003311 text = vmalloc(FW_BUF_SIZE);
3312 if (!text)
3313 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003314 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3315 rv2p = bnx2_xi_rv2p_proc1;
3316 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3317 } else {
3318 rv2p = bnx2_rv2p_proc1;
3319 rv2p_len = sizeof(bnx2_rv2p_proc1);
3320 }
3321 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003322 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003323 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003324
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003325 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003326
Michael Chan110d0ef2007-12-12 11:18:34 -08003327 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3328 rv2p = bnx2_xi_rv2p_proc2;
3329 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3330 } else {
3331 rv2p = bnx2_rv2p_proc2;
3332 rv2p_len = sizeof(bnx2_rv2p_proc2);
3333 }
3334 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003335 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003336 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003337
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003338 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003339
3340 /* Initialize the RX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003341 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3342 fw = &bnx2_rxp_fw_09;
3343 else
3344 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003345
Michael Chanea1f8d52007-10-02 16:27:35 -07003346 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003347 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003348 if (rc)
3349 goto init_cpu_err;
3350
Michael Chanb6016b72005-05-26 13:03:09 -07003351 /* Initialize the TX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003352 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3353 fw = &bnx2_txp_fw_09;
3354 else
3355 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003356
Michael Chanea1f8d52007-10-02 16:27:35 -07003357 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003358 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003359 if (rc)
3360 goto init_cpu_err;
3361
Michael Chanb6016b72005-05-26 13:03:09 -07003362 /* Initialize the TX Patch-up Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003363 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3364 fw = &bnx2_tpat_fw_09;
3365 else
3366 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003367
Michael Chanea1f8d52007-10-02 16:27:35 -07003368 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003369 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003370 if (rc)
3371 goto init_cpu_err;
3372
Michael Chanb6016b72005-05-26 13:03:09 -07003373 /* Initialize the Completion Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003374 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3375 fw = &bnx2_com_fw_09;
3376 else
3377 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003378
Michael Chanea1f8d52007-10-02 16:27:35 -07003379 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003380 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003381 if (rc)
3382 goto init_cpu_err;
3383
Michael Chand43584c2006-11-19 14:14:35 -08003384 /* Initialize the Command Processor. */
Michael Chan110d0ef2007-12-12 11:18:34 -08003385 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003386 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003387 else
3388 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003389
Michael Chan110d0ef2007-12-12 11:18:34 -08003390 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003391 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
Michael Chan110d0ef2007-12-12 11:18:34 -08003392
Michael Chanfba9fe92006-06-12 22:21:25 -07003393init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003394 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003395 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003396}
3397
3398static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003399bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003400{
3401 u16 pmcsr;
3402
3403 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3404
3405 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003406 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003407 u32 val;
3408
3409 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3410 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3411 PCI_PM_CTRL_PME_STATUS);
3412
3413 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3414 /* delay required during transition out of D3hot */
3415 msleep(20);
3416
3417 val = REG_RD(bp, BNX2_EMAC_MODE);
3418 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3419 val &= ~BNX2_EMAC_MODE_MPKT;
3420 REG_WR(bp, BNX2_EMAC_MODE, val);
3421
3422 val = REG_RD(bp, BNX2_RPM_CONFIG);
3423 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3424 REG_WR(bp, BNX2_RPM_CONFIG, val);
3425 break;
3426 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003427 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003428 int i;
3429 u32 val, wol_msg;
3430
3431 if (bp->wol) {
3432 u32 advertising;
3433 u8 autoneg;
3434
3435 autoneg = bp->autoneg;
3436 advertising = bp->advertising;
3437
Michael Chan239cd342007-10-17 19:26:15 -07003438 if (bp->phy_port == PORT_TP) {
3439 bp->autoneg = AUTONEG_SPEED;
3440 bp->advertising = ADVERTISED_10baseT_Half |
3441 ADVERTISED_10baseT_Full |
3442 ADVERTISED_100baseT_Half |
3443 ADVERTISED_100baseT_Full |
3444 ADVERTISED_Autoneg;
3445 }
Michael Chanb6016b72005-05-26 13:03:09 -07003446
Michael Chan239cd342007-10-17 19:26:15 -07003447 spin_lock_bh(&bp->phy_lock);
3448 bnx2_setup_phy(bp, bp->phy_port);
3449 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003450
3451 bp->autoneg = autoneg;
3452 bp->advertising = advertising;
3453
3454 bnx2_set_mac_addr(bp);
3455
3456 val = REG_RD(bp, BNX2_EMAC_MODE);
3457
3458 /* Enable port mode. */
3459 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003460 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003461 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003462 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003463 if (bp->phy_port == PORT_TP)
3464 val |= BNX2_EMAC_MODE_PORT_MII;
3465 else {
3466 val |= BNX2_EMAC_MODE_PORT_GMII;
3467 if (bp->line_speed == SPEED_2500)
3468 val |= BNX2_EMAC_MODE_25G_MODE;
3469 }
Michael Chanb6016b72005-05-26 13:03:09 -07003470
3471 REG_WR(bp, BNX2_EMAC_MODE, val);
3472
3473 /* receive all multicast */
3474 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3475 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3476 0xffffffff);
3477 }
3478 REG_WR(bp, BNX2_EMAC_RX_MODE,
3479 BNX2_EMAC_RX_MODE_SORT_MODE);
3480
3481 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3482 BNX2_RPM_SORT_USER0_MC_EN;
3483 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3484 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3485 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3486 BNX2_RPM_SORT_USER0_ENA);
3487
3488 /* Need to enable EMAC and RPM for WOL. */
3489 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3490 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3491 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3492 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3493
3494 val = REG_RD(bp, BNX2_RPM_CONFIG);
3495 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3496 REG_WR(bp, BNX2_RPM_CONFIG, val);
3497
3498 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3499 }
3500 else {
3501 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3502 }
3503
David S. Millerf86e82f2008-01-21 17:15:40 -08003504 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chandda1e392006-01-23 16:08:14 -08003505 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003506
3507 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3508 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3509 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3510
3511 if (bp->wol)
3512 pmcsr |= 3;
3513 }
3514 else {
3515 pmcsr |= 3;
3516 }
3517 if (bp->wol) {
3518 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3519 }
3520 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3521 pmcsr);
3522
3523 /* No more memory access after this point until
3524 * device is brought back to D0.
3525 */
3526 udelay(50);
3527 break;
3528 }
3529 default:
3530 return -EINVAL;
3531 }
3532 return 0;
3533}
3534
3535static int
3536bnx2_acquire_nvram_lock(struct bnx2 *bp)
3537{
3538 u32 val;
3539 int j;
3540
3541 /* Request access to the flash interface. */
3542 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3543 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3544 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3545 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3546 break;
3547
3548 udelay(5);
3549 }
3550
3551 if (j >= NVRAM_TIMEOUT_COUNT)
3552 return -EBUSY;
3553
3554 return 0;
3555}
3556
3557static int
3558bnx2_release_nvram_lock(struct bnx2 *bp)
3559{
3560 int j;
3561 u32 val;
3562
3563 /* Relinquish nvram interface. */
3564 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3565
3566 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3567 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3568 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3569 break;
3570
3571 udelay(5);
3572 }
3573
3574 if (j >= NVRAM_TIMEOUT_COUNT)
3575 return -EBUSY;
3576
3577 return 0;
3578}
3579
3580
3581static int
3582bnx2_enable_nvram_write(struct bnx2 *bp)
3583{
3584 u32 val;
3585
3586 val = REG_RD(bp, BNX2_MISC_CFG);
3587 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3588
Michael Chane30372c2007-07-16 18:26:23 -07003589 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003590 int j;
3591
3592 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3593 REG_WR(bp, BNX2_NVM_COMMAND,
3594 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3595
3596 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3597 udelay(5);
3598
3599 val = REG_RD(bp, BNX2_NVM_COMMAND);
3600 if (val & BNX2_NVM_COMMAND_DONE)
3601 break;
3602 }
3603
3604 if (j >= NVRAM_TIMEOUT_COUNT)
3605 return -EBUSY;
3606 }
3607 return 0;
3608}
3609
3610static void
3611bnx2_disable_nvram_write(struct bnx2 *bp)
3612{
3613 u32 val;
3614
3615 val = REG_RD(bp, BNX2_MISC_CFG);
3616 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3617}
3618
3619
3620static void
3621bnx2_enable_nvram_access(struct bnx2 *bp)
3622{
3623 u32 val;
3624
3625 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3626 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003627 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003628 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3629}
3630
3631static void
3632bnx2_disable_nvram_access(struct bnx2 *bp)
3633{
3634 u32 val;
3635
3636 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3637 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003638 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003639 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3640 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3641}
3642
3643static int
3644bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3645{
3646 u32 cmd;
3647 int j;
3648
Michael Chane30372c2007-07-16 18:26:23 -07003649 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003650 /* Buffered flash, no erase needed */
3651 return 0;
3652
3653 /* Build an erase command */
3654 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3655 BNX2_NVM_COMMAND_DOIT;
3656
3657 /* Need to clear DONE bit separately. */
3658 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3659
3660 /* Address of the NVRAM to read from. */
3661 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3662
3663 /* Issue an erase command. */
3664 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3665
3666 /* Wait for completion. */
3667 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3668 u32 val;
3669
3670 udelay(5);
3671
3672 val = REG_RD(bp, BNX2_NVM_COMMAND);
3673 if (val & BNX2_NVM_COMMAND_DONE)
3674 break;
3675 }
3676
3677 if (j >= NVRAM_TIMEOUT_COUNT)
3678 return -EBUSY;
3679
3680 return 0;
3681}
3682
3683static int
3684bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3685{
3686 u32 cmd;
3687 int j;
3688
3689 /* Build the command word. */
3690 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3691
Michael Chane30372c2007-07-16 18:26:23 -07003692 /* Calculate an offset of a buffered flash, not needed for 5709. */
3693 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003694 offset = ((offset / bp->flash_info->page_size) <<
3695 bp->flash_info->page_bits) +
3696 (offset % bp->flash_info->page_size);
3697 }
3698
3699 /* Need to clear DONE bit separately. */
3700 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3701
3702 /* Address of the NVRAM to read from. */
3703 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3704
3705 /* Issue a read command. */
3706 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3707
3708 /* Wait for completion. */
3709 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3710 u32 val;
3711
3712 udelay(5);
3713
3714 val = REG_RD(bp, BNX2_NVM_COMMAND);
3715 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003716 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3717 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003718 break;
3719 }
3720 }
3721 if (j >= NVRAM_TIMEOUT_COUNT)
3722 return -EBUSY;
3723
3724 return 0;
3725}
3726
3727
3728static int
3729bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3730{
Al Virob491edd2007-12-22 19:44:51 +00003731 u32 cmd;
3732 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003733 int j;
3734
3735 /* Build the command word. */
3736 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3737
Michael Chane30372c2007-07-16 18:26:23 -07003738 /* Calculate an offset of a buffered flash, not needed for 5709. */
3739 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003740 offset = ((offset / bp->flash_info->page_size) <<
3741 bp->flash_info->page_bits) +
3742 (offset % bp->flash_info->page_size);
3743 }
3744
3745 /* Need to clear DONE bit separately. */
3746 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3747
3748 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003749
3750 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003751 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003752
3753 /* Address of the NVRAM to write to. */
3754 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3755
3756 /* Issue the write command. */
3757 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3758
3759 /* Wait for completion. */
3760 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3761 udelay(5);
3762
3763 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3764 break;
3765 }
3766 if (j >= NVRAM_TIMEOUT_COUNT)
3767 return -EBUSY;
3768
3769 return 0;
3770}
3771
3772static int
3773bnx2_init_nvram(struct bnx2 *bp)
3774{
3775 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003776 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003777 struct flash_spec *flash;
3778
Michael Chane30372c2007-07-16 18:26:23 -07003779 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3780 bp->flash_info = &flash_5709;
3781 goto get_flash_size;
3782 }
3783
Michael Chanb6016b72005-05-26 13:03:09 -07003784 /* Determine the selected interface. */
3785 val = REG_RD(bp, BNX2_NVM_CFG1);
3786
Denis Chengff8ac602007-09-02 18:30:18 +08003787 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003788
Michael Chanb6016b72005-05-26 13:03:09 -07003789 if (val & 0x40000000) {
3790
3791 /* Flash interface has been reconfigured */
3792 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003793 j++, flash++) {
3794 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3795 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003796 bp->flash_info = flash;
3797 break;
3798 }
3799 }
3800 }
3801 else {
Michael Chan37137702005-11-04 08:49:17 -08003802 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003803 /* Not yet been reconfigured */
3804
Michael Chan37137702005-11-04 08:49:17 -08003805 if (val & (1 << 23))
3806 mask = FLASH_BACKUP_STRAP_MASK;
3807 else
3808 mask = FLASH_STRAP_MASK;
3809
Michael Chanb6016b72005-05-26 13:03:09 -07003810 for (j = 0, flash = &flash_table[0]; j < entry_count;
3811 j++, flash++) {
3812
Michael Chan37137702005-11-04 08:49:17 -08003813 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003814 bp->flash_info = flash;
3815
3816 /* Request access to the flash interface. */
3817 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3818 return rc;
3819
3820 /* Enable access to flash interface */
3821 bnx2_enable_nvram_access(bp);
3822
3823 /* Reconfigure the flash interface */
3824 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3825 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3826 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3827 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3828
3829 /* Disable access to flash interface */
3830 bnx2_disable_nvram_access(bp);
3831 bnx2_release_nvram_lock(bp);
3832
3833 break;
3834 }
3835 }
3836 } /* if (val & 0x40000000) */
3837
3838 if (j == entry_count) {
3839 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08003840 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08003841 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07003842 }
3843
Michael Chane30372c2007-07-16 18:26:23 -07003844get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08003845 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08003846 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
3847 if (val)
3848 bp->flash_size = val;
3849 else
3850 bp->flash_size = bp->flash_info->total_size;
3851
Michael Chanb6016b72005-05-26 13:03:09 -07003852 return rc;
3853}
3854
3855static int
3856bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
3857 int buf_size)
3858{
3859 int rc = 0;
3860 u32 cmd_flags, offset32, len32, extra;
3861
3862 if (buf_size == 0)
3863 return 0;
3864
3865 /* Request access to the flash interface. */
3866 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3867 return rc;
3868
3869 /* Enable access to flash interface */
3870 bnx2_enable_nvram_access(bp);
3871
3872 len32 = buf_size;
3873 offset32 = offset;
3874 extra = 0;
3875
3876 cmd_flags = 0;
3877
3878 if (offset32 & 3) {
3879 u8 buf[4];
3880 u32 pre_len;
3881
3882 offset32 &= ~3;
3883 pre_len = 4 - (offset & 3);
3884
3885 if (pre_len >= len32) {
3886 pre_len = len32;
3887 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3888 BNX2_NVM_COMMAND_LAST;
3889 }
3890 else {
3891 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3892 }
3893
3894 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3895
3896 if (rc)
3897 return rc;
3898
3899 memcpy(ret_buf, buf + (offset & 3), pre_len);
3900
3901 offset32 += 4;
3902 ret_buf += pre_len;
3903 len32 -= pre_len;
3904 }
3905 if (len32 & 3) {
3906 extra = 4 - (len32 & 3);
3907 len32 = (len32 + 4) & ~3;
3908 }
3909
3910 if (len32 == 4) {
3911 u8 buf[4];
3912
3913 if (cmd_flags)
3914 cmd_flags = BNX2_NVM_COMMAND_LAST;
3915 else
3916 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3917 BNX2_NVM_COMMAND_LAST;
3918
3919 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3920
3921 memcpy(ret_buf, buf, 4 - extra);
3922 }
3923 else if (len32 > 0) {
3924 u8 buf[4];
3925
3926 /* Read the first word. */
3927 if (cmd_flags)
3928 cmd_flags = 0;
3929 else
3930 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3931
3932 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
3933
3934 /* Advance to the next dword. */
3935 offset32 += 4;
3936 ret_buf += 4;
3937 len32 -= 4;
3938
3939 while (len32 > 4 && rc == 0) {
3940 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
3941
3942 /* Advance to the next dword. */
3943 offset32 += 4;
3944 ret_buf += 4;
3945 len32 -= 4;
3946 }
3947
3948 if (rc)
3949 return rc;
3950
3951 cmd_flags = BNX2_NVM_COMMAND_LAST;
3952 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3953
3954 memcpy(ret_buf, buf, 4 - extra);
3955 }
3956
3957 /* Disable access to flash interface */
3958 bnx2_disable_nvram_access(bp);
3959
3960 bnx2_release_nvram_lock(bp);
3961
3962 return rc;
3963}
3964
3965static int
3966bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
3967 int buf_size)
3968{
3969 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08003970 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07003971 int rc = 0;
3972 int align_start, align_end;
3973
3974 buf = data_buf;
3975 offset32 = offset;
3976 len32 = buf_size;
3977 align_start = align_end = 0;
3978
3979 if ((align_start = (offset32 & 3))) {
3980 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07003981 len32 += align_start;
3982 if (len32 < 4)
3983 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003984 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
3985 return rc;
3986 }
3987
3988 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07003989 align_end = 4 - (len32 & 3);
3990 len32 += align_end;
3991 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
3992 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003993 }
3994
3995 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08003996 align_buf = kmalloc(len32, GFP_KERNEL);
3997 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07003998 return -ENOMEM;
3999 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004000 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004001 }
4002 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004003 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004004 }
Michael Chane6be7632007-01-08 19:56:13 -08004005 memcpy(align_buf + align_start, data_buf, buf_size);
4006 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004007 }
4008
Michael Chane30372c2007-07-16 18:26:23 -07004009 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004010 flash_buffer = kmalloc(264, GFP_KERNEL);
4011 if (flash_buffer == NULL) {
4012 rc = -ENOMEM;
4013 goto nvram_write_end;
4014 }
4015 }
4016
Michael Chanb6016b72005-05-26 13:03:09 -07004017 written = 0;
4018 while ((written < len32) && (rc == 0)) {
4019 u32 page_start, page_end, data_start, data_end;
4020 u32 addr, cmd_flags;
4021 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004022
4023 /* Find the page_start addr */
4024 page_start = offset32 + written;
4025 page_start -= (page_start % bp->flash_info->page_size);
4026 /* Find the page_end addr */
4027 page_end = page_start + bp->flash_info->page_size;
4028 /* Find the data_start addr */
4029 data_start = (written == 0) ? offset32 : page_start;
4030 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004031 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004032 (offset32 + len32) : page_end;
4033
4034 /* Request access to the flash interface. */
4035 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4036 goto nvram_write_end;
4037
4038 /* Enable access to flash interface */
4039 bnx2_enable_nvram_access(bp);
4040
4041 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004042 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004043 int j;
4044
4045 /* Read the whole page into the buffer
4046 * (non-buffer flash only) */
4047 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4048 if (j == (bp->flash_info->page_size - 4)) {
4049 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4050 }
4051 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004052 page_start + j,
4053 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004054 cmd_flags);
4055
4056 if (rc)
4057 goto nvram_write_end;
4058
4059 cmd_flags = 0;
4060 }
4061 }
4062
4063 /* Enable writes to flash interface (unlock write-protect) */
4064 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4065 goto nvram_write_end;
4066
Michael Chanb6016b72005-05-26 13:03:09 -07004067 /* Loop to write back the buffer data from page_start to
4068 * data_start */
4069 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004070 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004071 /* Erase the page */
4072 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4073 goto nvram_write_end;
4074
4075 /* Re-enable the write again for the actual write */
4076 bnx2_enable_nvram_write(bp);
4077
Michael Chanb6016b72005-05-26 13:03:09 -07004078 for (addr = page_start; addr < data_start;
4079 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004080
Michael Chanb6016b72005-05-26 13:03:09 -07004081 rc = bnx2_nvram_write_dword(bp, addr,
4082 &flash_buffer[i], cmd_flags);
4083
4084 if (rc != 0)
4085 goto nvram_write_end;
4086
4087 cmd_flags = 0;
4088 }
4089 }
4090
4091 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004092 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004093 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004094 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004095 (addr == data_end - 4))) {
4096
4097 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4098 }
4099 rc = bnx2_nvram_write_dword(bp, addr, buf,
4100 cmd_flags);
4101
4102 if (rc != 0)
4103 goto nvram_write_end;
4104
4105 cmd_flags = 0;
4106 buf += 4;
4107 }
4108
4109 /* Loop to write back the buffer data from data_end
4110 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004111 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004112 for (addr = data_end; addr < page_end;
4113 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004114
Michael Chanb6016b72005-05-26 13:03:09 -07004115 if (addr == page_end-4) {
4116 cmd_flags = BNX2_NVM_COMMAND_LAST;
4117 }
4118 rc = bnx2_nvram_write_dword(bp, addr,
4119 &flash_buffer[i], cmd_flags);
4120
4121 if (rc != 0)
4122 goto nvram_write_end;
4123
4124 cmd_flags = 0;
4125 }
4126 }
4127
4128 /* Disable writes to flash interface (lock write-protect) */
4129 bnx2_disable_nvram_write(bp);
4130
4131 /* Disable access to flash interface */
4132 bnx2_disable_nvram_access(bp);
4133 bnx2_release_nvram_lock(bp);
4134
4135 /* Increment written */
4136 written += data_end - data_start;
4137 }
4138
4139nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004140 kfree(flash_buffer);
4141 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004142 return rc;
4143}
4144
Michael Chan0d8a6572007-07-07 22:49:43 -07004145static void
4146bnx2_init_remote_phy(struct bnx2 *bp)
4147{
4148 u32 val;
4149
Michael Chan583c28e2008-01-21 19:51:35 -08004150 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
4151 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES))
Michael Chan0d8a6572007-07-07 22:49:43 -07004152 return;
4153
Michael Chan2726d6e2008-01-29 21:35:05 -08004154 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004155 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4156 return;
4157
4158 if (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE) {
Michael Chan583c28e2008-01-21 19:51:35 -08004159 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004160
Michael Chan2726d6e2008-01-29 21:35:05 -08004161 val = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07004162 if (val & BNX2_LINK_STATUS_SERDES_LINK)
4163 bp->phy_port = PORT_FIBRE;
4164 else
4165 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004166
4167 if (netif_running(bp->dev)) {
4168 u32 sig;
4169
Michael Chan489310a2007-10-10 16:16:31 -07004170 sig = BNX2_DRV_ACK_CAP_SIGNATURE |
4171 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan2726d6e2008-01-29 21:35:05 -08004172 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan489310a2007-10-10 16:16:31 -07004173 }
Michael Chan0d8a6572007-07-07 22:49:43 -07004174 }
4175}
4176
Michael Chanb4b36042007-12-20 19:59:30 -08004177static void
4178bnx2_setup_msix_tbl(struct bnx2 *bp)
4179{
4180 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4181
4182 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4183 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4184}
4185
Michael Chanb6016b72005-05-26 13:03:09 -07004186static int
4187bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4188{
4189 u32 val;
4190 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004191 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004192
4193 /* Wait for the current PCI transaction to complete before
4194 * issuing a reset. */
4195 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4196 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4197 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4198 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4199 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4200 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4201 udelay(5);
4202
Michael Chanb090ae22006-01-23 16:07:10 -08004203 /* Wait for the firmware to tell us it is ok to issue a reset. */
4204 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1);
4205
Michael Chanb6016b72005-05-26 13:03:09 -07004206 /* Deposit a driver reset signature so the firmware knows that
4207 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004208 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4209 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004210
Michael Chanb6016b72005-05-26 13:03:09 -07004211 /* Do a dummy read to force the chip to complete all current transaction
4212 * before we issue a reset. */
4213 val = REG_RD(bp, BNX2_MISC_ID);
4214
Michael Chan234754d2006-11-19 14:11:41 -08004215 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4216 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4217 REG_RD(bp, BNX2_MISC_COMMAND);
4218 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004219
Michael Chan234754d2006-11-19 14:11:41 -08004220 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4221 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004222
Michael Chan234754d2006-11-19 14:11:41 -08004223 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004224
Michael Chan234754d2006-11-19 14:11:41 -08004225 } else {
4226 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4227 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4228 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4229
4230 /* Chip reset. */
4231 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4232
Michael Chan594a9df2007-08-28 15:39:42 -07004233 /* Reading back any register after chip reset will hang the
4234 * bus on 5706 A0 and A1. The msleep below provides plenty
4235 * of margin for write posting.
4236 */
Michael Chan234754d2006-11-19 14:11:41 -08004237 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004238 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4239 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004240
Michael Chan234754d2006-11-19 14:11:41 -08004241 /* Reset takes approximate 30 usec */
4242 for (i = 0; i < 10; i++) {
4243 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4244 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4245 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4246 break;
4247 udelay(10);
4248 }
4249
4250 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4251 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4252 printk(KERN_ERR PFX "Chip reset did not complete\n");
4253 return -EBUSY;
4254 }
Michael Chanb6016b72005-05-26 13:03:09 -07004255 }
4256
4257 /* Make sure byte swapping is properly configured. */
4258 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4259 if (val != 0x01020304) {
4260 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4261 return -ENODEV;
4262 }
4263
Michael Chanb6016b72005-05-26 13:03:09 -07004264 /* Wait for the firmware to finish its initialization. */
Michael Chanb090ae22006-01-23 16:07:10 -08004265 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 0);
4266 if (rc)
4267 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004268
Michael Chan0d8a6572007-07-07 22:49:43 -07004269 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004270 old_port = bp->phy_port;
Michael Chan0d8a6572007-07-07 22:49:43 -07004271 bnx2_init_remote_phy(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004272 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4273 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004274 bnx2_set_default_remote_link(bp);
4275 spin_unlock_bh(&bp->phy_lock);
4276
Michael Chanb6016b72005-05-26 13:03:09 -07004277 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4278 /* Adjust the voltage regular to two steps lower. The default
4279 * of this register is 0x0000000e. */
4280 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4281
4282 /* Remove bad rbuf memory from the free pool. */
4283 rc = bnx2_alloc_bad_rbuf(bp);
4284 }
4285
David S. Millerf86e82f2008-01-21 17:15:40 -08004286 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004287 bnx2_setup_msix_tbl(bp);
4288
Michael Chanb6016b72005-05-26 13:03:09 -07004289 return rc;
4290}
4291
4292static int
4293bnx2_init_chip(struct bnx2 *bp)
4294{
4295 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004296 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004297
4298 /* Make sure the interrupt is not active. */
4299 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4300
4301 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4302 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4303#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004304 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004305#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004306 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004307 DMA_READ_CHANS << 12 |
4308 DMA_WRITE_CHANS << 16;
4309
4310 val |= (0x2 << 20) | (1 << 11);
4311
David S. Millerf86e82f2008-01-21 17:15:40 -08004312 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004313 val |= (1 << 23);
4314
4315 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004316 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004317 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4318
4319 REG_WR(bp, BNX2_DMA_CONFIG, val);
4320
4321 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4322 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4323 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4324 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4325 }
4326
David S. Millerf86e82f2008-01-21 17:15:40 -08004327 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004328 u16 val16;
4329
4330 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4331 &val16);
4332 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4333 val16 & ~PCI_X_CMD_ERO);
4334 }
4335
4336 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4337 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4338 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4339 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4340
4341 /* Initialize context mapping and zero out the quick contexts. The
4342 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004343 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4344 rc = bnx2_init_5709_context(bp);
4345 if (rc)
4346 return rc;
4347 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004348 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004349
Michael Chanfba9fe92006-06-12 22:21:25 -07004350 if ((rc = bnx2_init_cpus(bp)) != 0)
4351 return rc;
4352
Michael Chanb6016b72005-05-26 13:03:09 -07004353 bnx2_init_nvram(bp);
4354
4355 bnx2_set_mac_addr(bp);
4356
4357 val = REG_RD(bp, BNX2_MQ_CONFIG);
4358 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4359 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004360 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4361 val |= BNX2_MQ_CONFIG_HALT_DIS;
4362
Michael Chanb6016b72005-05-26 13:03:09 -07004363 REG_WR(bp, BNX2_MQ_CONFIG, val);
4364
4365 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4366 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4367 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4368
4369 val = (BCM_PAGE_BITS - 8) << 24;
4370 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4371
4372 /* Configure page size. */
4373 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4374 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4375 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4376 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4377
4378 val = bp->mac_addr[0] +
4379 (bp->mac_addr[1] << 8) +
4380 (bp->mac_addr[2] << 16) +
4381 bp->mac_addr[3] +
4382 (bp->mac_addr[4] << 8) +
4383 (bp->mac_addr[5] << 16);
4384 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4385
4386 /* Program the MTU. Also include 4 bytes for CRC32. */
4387 val = bp->dev->mtu + ETH_HLEN + 4;
4388 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4389 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4390 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4391
Michael Chanb4b36042007-12-20 19:59:30 -08004392 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4393 bp->bnx2_napi[i].last_status_idx = 0;
4394
Michael Chanb6016b72005-05-26 13:03:09 -07004395 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4396
4397 /* Set up how to generate a link change interrupt. */
4398 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4399
4400 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4401 (u64) bp->status_blk_mapping & 0xffffffff);
4402 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4403
4404 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4405 (u64) bp->stats_blk_mapping & 0xffffffff);
4406 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4407 (u64) bp->stats_blk_mapping >> 32);
4408
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004409 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004410 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4411
4412 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4413 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4414
4415 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4416 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4417
4418 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4419
4420 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4421
4422 REG_WR(bp, BNX2_HC_COM_TICKS,
4423 (bp->com_ticks_int << 16) | bp->com_ticks);
4424
4425 REG_WR(bp, BNX2_HC_CMD_TICKS,
4426 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4427
Michael Chan02537b062007-06-04 21:24:07 -07004428 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4429 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4430 else
Michael Chan7ea69202007-07-16 18:27:10 -07004431 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004432 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4433
4434 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004435 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004436 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004437 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4438 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004439 }
4440
David S. Millerf86e82f2008-01-21 17:15:40 -08004441 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chan6f743ca2008-01-29 21:34:08 -08004442 u32 base = ((BNX2_TX_VEC - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4443 BNX2_HC_SB_CONFIG_1;
4444
Michael Chanc76c0472007-12-20 20:01:19 -08004445 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4446 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4447
Michael Chan6f743ca2008-01-29 21:34:08 -08004448 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004449 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
4450 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4451
Michael Chan6f743ca2008-01-29 21:34:08 -08004452 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004453 (bp->tx_quick_cons_trip_int << 16) |
4454 bp->tx_quick_cons_trip);
4455
Michael Chan6f743ca2008-01-29 21:34:08 -08004456 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004457 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4458
4459 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4460 }
4461
David S. Millerf86e82f2008-01-21 17:15:40 -08004462 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004463 val |= BNX2_HC_CONFIG_ONE_SHOT;
4464
4465 REG_WR(bp, BNX2_HC_CONFIG, val);
4466
Michael Chanb6016b72005-05-26 13:03:09 -07004467 /* Clear internal stats counters. */
4468 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4469
Michael Chanda3e4fb2007-05-03 13:24:23 -07004470 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004471
4472 /* Initialize the receive filter. */
4473 bnx2_set_rx_mode(bp->dev);
4474
Michael Chan0aa38df2007-06-04 21:23:06 -07004475 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4476 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4477 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4478 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4479 }
Michael Chanb090ae22006-01-23 16:07:10 -08004480 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
4481 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004482
Michael Chandf149d72007-07-07 22:51:36 -07004483 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004484 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4485
4486 udelay(20);
4487
Michael Chanbf5295b2006-03-23 01:11:56 -08004488 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4489
Michael Chanb090ae22006-01-23 16:07:10 -08004490 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004491}
4492
Michael Chan59b47d82006-11-19 14:10:45 -08004493static void
Michael Chanc76c0472007-12-20 20:01:19 -08004494bnx2_clear_ring_states(struct bnx2 *bp)
4495{
4496 struct bnx2_napi *bnapi;
4497 int i;
4498
4499 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4500 bnapi = &bp->bnx2_napi[i];
4501
4502 bnapi->tx_cons = 0;
4503 bnapi->hw_tx_cons = 0;
4504 bnapi->rx_prod_bseq = 0;
4505 bnapi->rx_prod = 0;
4506 bnapi->rx_cons = 0;
4507 bnapi->rx_pg_prod = 0;
4508 bnapi->rx_pg_cons = 0;
4509 }
4510}
4511
4512static void
Michael Chan59b47d82006-11-19 14:10:45 -08004513bnx2_init_tx_context(struct bnx2 *bp, u32 cid)
4514{
4515 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004516 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004517
4518 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4519 offset0 = BNX2_L2CTX_TYPE_XI;
4520 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4521 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4522 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4523 } else {
4524 offset0 = BNX2_L2CTX_TYPE;
4525 offset1 = BNX2_L2CTX_CMD_TYPE;
4526 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4527 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4528 }
4529 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004530 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004531
4532 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004533 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004534
4535 val = (u64) bp->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004536 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004537
4538 val = (u64) bp->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004539 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004540}
Michael Chanb6016b72005-05-26 13:03:09 -07004541
4542static void
4543bnx2_init_tx_ring(struct bnx2 *bp)
4544{
4545 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004546 u32 cid = TX_CID;
4547 struct bnx2_napi *bnapi;
4548
4549 bp->tx_vec = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004550 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004551 cid = TX_TSS_CID;
4552 bp->tx_vec = BNX2_TX_VEC;
4553 REG_WR(bp, BNX2_TSCH_TSS_CFG, BNX2_TX_INT_NUM |
4554 (TX_TSS_CID << 7));
4555 }
4556 bnapi = &bp->bnx2_napi[bp->tx_vec];
Michael Chanb6016b72005-05-26 13:03:09 -07004557
Michael Chan2f8af122006-08-15 01:39:10 -07004558 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4559
Michael Chanb6016b72005-05-26 13:03:09 -07004560 txbd = &bp->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004561
Michael Chanb6016b72005-05-26 13:03:09 -07004562 txbd->tx_bd_haddr_hi = (u64) bp->tx_desc_mapping >> 32;
4563 txbd->tx_bd_haddr_lo = (u64) bp->tx_desc_mapping & 0xffffffff;
4564
4565 bp->tx_prod = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07004566 bp->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004567
Michael Chan59b47d82006-11-19 14:10:45 -08004568 bp->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4569 bp->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004570
Michael Chan59b47d82006-11-19 14:10:45 -08004571 bnx2_init_tx_context(bp, cid);
Michael Chanb6016b72005-05-26 13:03:09 -07004572}
4573
4574static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004575bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4576 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004577{
Michael Chanb6016b72005-05-26 13:03:09 -07004578 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004579 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004580
Michael Chan5d5d0012007-12-12 11:17:43 -08004581 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004582 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004583
Michael Chan5d5d0012007-12-12 11:17:43 -08004584 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004585 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004586 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004587 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4588 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004589 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004590 j = 0;
4591 else
4592 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004593 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4594 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004595 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004596}
4597
4598static void
4599bnx2_init_rx_ring(struct bnx2 *bp)
4600{
4601 int i;
4602 u16 prod, ring_prod;
4603 u32 val, rx_cid_addr = GET_CID_ADDR(RX_CID);
Michael Chanb4b36042007-12-20 19:59:30 -08004604 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan5d5d0012007-12-12 11:17:43 -08004605
Michael Chan5d5d0012007-12-12 11:17:43 -08004606 bnx2_init_rxbd_rings(bp->rx_desc_ring, bp->rx_desc_mapping,
4607 bp->rx_buf_use_size, bp->rx_max_ring);
4608
Michael Chan83e3fc82008-01-29 21:37:17 -08004609 bnx2_init_rx_context0(bp);
4610
4611 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4612 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4613 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4614 }
4615
Michael Chan62a83132008-01-29 21:35:40 -08004616 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004617 if (bp->rx_pg_ring_size) {
4618 bnx2_init_rxbd_rings(bp->rx_pg_desc_ring,
4619 bp->rx_pg_desc_mapping,
4620 PAGE_SIZE, bp->rx_max_pg_ring);
4621 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004622 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4623 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan47bf4242007-12-12 11:19:12 -08004624 BNX2_L2CTX_RBDC_JUMBO_KEY);
4625
4626 val = (u64) bp->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004627 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004628
4629 val = (u64) bp->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004630 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004631
4632 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4633 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4634 }
Michael Chanb6016b72005-05-26 13:03:09 -07004635
Michael Chan13daffa2006-03-20 17:49:20 -08004636 val = (u64) bp->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004637 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004638
Michael Chan13daffa2006-03-20 17:49:20 -08004639 val = (u64) bp->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004640 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004641
Michael Chana1f60192007-12-20 19:57:19 -08004642 ring_prod = prod = bnapi->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004643 for (i = 0; i < bp->rx_pg_ring_size; i++) {
4644 if (bnx2_alloc_rx_page(bp, ring_prod) < 0)
4645 break;
4646 prod = NEXT_RX_BD(prod);
4647 ring_prod = RX_PG_RING_IDX(prod);
4648 }
Michael Chana1f60192007-12-20 19:57:19 -08004649 bnapi->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004650
Michael Chana1f60192007-12-20 19:57:19 -08004651 ring_prod = prod = bnapi->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004652 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chana1f60192007-12-20 19:57:19 -08004653 if (bnx2_alloc_rx_skb(bp, bnapi, ring_prod) < 0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004654 break;
4655 }
4656 prod = NEXT_RX_BD(prod);
4657 ring_prod = RX_RING_IDX(prod);
4658 }
Michael Chana1f60192007-12-20 19:57:19 -08004659 bnapi->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004660
Michael Chana1f60192007-12-20 19:57:19 -08004661 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_PG_BDIDX,
4662 bnapi->rx_pg_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07004663 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, prod);
4664
Michael Chana1f60192007-12-20 19:57:19 -08004665 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bnapi->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004666}
4667
Michael Chan5d5d0012007-12-12 11:17:43 -08004668static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004669{
Michael Chan5d5d0012007-12-12 11:17:43 -08004670 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004671
Michael Chan5d5d0012007-12-12 11:17:43 -08004672 while (ring_size > MAX_RX_DESC_CNT) {
4673 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004674 num_rings++;
4675 }
4676 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004677 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004678 while ((max & num_rings) == 0)
4679 max >>= 1;
4680
4681 if (num_rings != max)
4682 max <<= 1;
4683
Michael Chan5d5d0012007-12-12 11:17:43 -08004684 return max;
4685}
4686
4687static void
4688bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4689{
Michael Chan84eaa182007-12-12 11:19:57 -08004690 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004691
4692 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004693 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004694
Michael Chan84eaa182007-12-12 11:19:57 -08004695 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4696 sizeof(struct skb_shared_info);
4697
Benjamin Li601d3d12008-05-16 22:19:35 -07004698 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004699 bp->rx_pg_ring_size = 0;
4700 bp->rx_max_pg_ring = 0;
4701 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004702 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004703 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4704
4705 jumbo_size = size * pages;
4706 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4707 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4708
4709 bp->rx_pg_ring_size = jumbo_size;
4710 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4711 MAX_RX_PG_RINGS);
4712 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004713 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004714 bp->rx_copy_thresh = 0;
4715 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004716
4717 bp->rx_buf_use_size = rx_size;
4718 /* hw alignment */
4719 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004720 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08004721 bp->rx_ring_size = size;
4722 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004723 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4724}
4725
4726static void
Michael Chanb6016b72005-05-26 13:03:09 -07004727bnx2_free_tx_skbs(struct bnx2 *bp)
4728{
4729 int i;
4730
4731 if (bp->tx_buf_ring == NULL)
4732 return;
4733
4734 for (i = 0; i < TX_DESC_CNT; ) {
4735 struct sw_bd *tx_buf = &bp->tx_buf_ring[i];
4736 struct sk_buff *skb = tx_buf->skb;
4737 int j, last;
4738
4739 if (skb == NULL) {
4740 i++;
4741 continue;
4742 }
4743
4744 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
4745 skb_headlen(skb), PCI_DMA_TODEVICE);
4746
4747 tx_buf->skb = NULL;
4748
4749 last = skb_shinfo(skb)->nr_frags;
4750 for (j = 0; j < last; j++) {
4751 tx_buf = &bp->tx_buf_ring[i + j + 1];
4752 pci_unmap_page(bp->pdev,
4753 pci_unmap_addr(tx_buf, mapping),
4754 skb_shinfo(skb)->frags[j].size,
4755 PCI_DMA_TODEVICE);
4756 }
Michael Chan745720e2006-06-29 12:37:41 -07004757 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004758 i += j + 1;
4759 }
4760
4761}
4762
4763static void
4764bnx2_free_rx_skbs(struct bnx2 *bp)
4765{
4766 int i;
4767
4768 if (bp->rx_buf_ring == NULL)
4769 return;
4770
Michael Chan13daffa2006-03-20 17:49:20 -08004771 for (i = 0; i < bp->rx_max_ring_idx; i++) {
Michael Chanb6016b72005-05-26 13:03:09 -07004772 struct sw_bd *rx_buf = &bp->rx_buf_ring[i];
4773 struct sk_buff *skb = rx_buf->skb;
4774
Michael Chan05d0f1c2005-11-04 08:53:48 -08004775 if (skb == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004776 continue;
4777
4778 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
4779 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
4780
4781 rx_buf->skb = NULL;
4782
Michael Chan745720e2006-06-29 12:37:41 -07004783 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004784 }
Michael Chan47bf4242007-12-12 11:19:12 -08004785 for (i = 0; i < bp->rx_max_pg_ring_idx; i++)
4786 bnx2_free_rx_page(bp, i);
Michael Chanb6016b72005-05-26 13:03:09 -07004787}
4788
4789static void
4790bnx2_free_skbs(struct bnx2 *bp)
4791{
4792 bnx2_free_tx_skbs(bp);
4793 bnx2_free_rx_skbs(bp);
4794}
4795
4796static int
4797bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
4798{
4799 int rc;
4800
4801 rc = bnx2_reset_chip(bp, reset_code);
4802 bnx2_free_skbs(bp);
4803 if (rc)
4804 return rc;
4805
Michael Chanfba9fe92006-06-12 22:21:25 -07004806 if ((rc = bnx2_init_chip(bp)) != 0)
4807 return rc;
4808
Michael Chanc76c0472007-12-20 20:01:19 -08004809 bnx2_clear_ring_states(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004810 bnx2_init_tx_ring(bp);
4811 bnx2_init_rx_ring(bp);
4812 return 0;
4813}
4814
4815static int
Michael Chan9a120bc2008-05-16 22:17:45 -07004816bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07004817{
4818 int rc;
4819
4820 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
4821 return rc;
4822
Michael Chan80be4432006-11-19 14:07:28 -08004823 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07004824 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07004825 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07004826 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
4827 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07004828 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07004829 return 0;
4830}
4831
4832static int
4833bnx2_test_registers(struct bnx2 *bp)
4834{
4835 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07004836 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05004837 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07004838 u16 offset;
4839 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07004840#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07004841 u32 rw_mask;
4842 u32 ro_mask;
4843 } reg_tbl[] = {
4844 { 0x006c, 0, 0x00000000, 0x0000003f },
4845 { 0x0090, 0, 0xffffffff, 0x00000000 },
4846 { 0x0094, 0, 0x00000000, 0x00000000 },
4847
Michael Chan5bae30c2007-05-03 13:18:46 -07004848 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
4849 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4850 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4851 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
4852 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
4853 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4854 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
4855 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4856 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07004857
Michael Chan5bae30c2007-05-03 13:18:46 -07004858 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4859 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4860 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4861 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4862 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4863 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07004864
Michael Chan5bae30c2007-05-03 13:18:46 -07004865 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4866 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
4867 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004868
4869 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07004870 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07004871
4872 { 0x1408, 0, 0x01c00800, 0x00000000 },
4873 { 0x149c, 0, 0x8000ffff, 0x00000000 },
4874 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08004875 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004876 { 0x14b0, 0, 0x00000002, 0x00000001 },
4877 { 0x14b8, 0, 0x00000000, 0x00000000 },
4878 { 0x14c0, 0, 0x00000000, 0x00000009 },
4879 { 0x14c4, 0, 0x00003fff, 0x00000000 },
4880 { 0x14cc, 0, 0x00000000, 0x00000001 },
4881 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004882
4883 { 0x1800, 0, 0x00000000, 0x00000001 },
4884 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07004885
4886 { 0x2800, 0, 0x00000000, 0x00000001 },
4887 { 0x2804, 0, 0x00000000, 0x00003f01 },
4888 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
4889 { 0x2810, 0, 0xffff0000, 0x00000000 },
4890 { 0x2814, 0, 0xffff0000, 0x00000000 },
4891 { 0x2818, 0, 0xffff0000, 0x00000000 },
4892 { 0x281c, 0, 0xffff0000, 0x00000000 },
4893 { 0x2834, 0, 0xffffffff, 0x00000000 },
4894 { 0x2840, 0, 0x00000000, 0xffffffff },
4895 { 0x2844, 0, 0x00000000, 0xffffffff },
4896 { 0x2848, 0, 0xffffffff, 0x00000000 },
4897 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
4898
4899 { 0x2c00, 0, 0x00000000, 0x00000011 },
4900 { 0x2c04, 0, 0x00000000, 0x00030007 },
4901
Michael Chanb6016b72005-05-26 13:03:09 -07004902 { 0x3c00, 0, 0x00000000, 0x00000001 },
4903 { 0x3c04, 0, 0x00000000, 0x00070000 },
4904 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
4905 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
4906 { 0x3c10, 0, 0xffffffff, 0x00000000 },
4907 { 0x3c14, 0, 0x00000000, 0xffffffff },
4908 { 0x3c18, 0, 0x00000000, 0xffffffff },
4909 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
4910 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004911
4912 { 0x5004, 0, 0x00000000, 0x0000007f },
4913 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004914
Michael Chanb6016b72005-05-26 13:03:09 -07004915 { 0x5c00, 0, 0x00000000, 0x00000001 },
4916 { 0x5c04, 0, 0x00000000, 0x0003000f },
4917 { 0x5c08, 0, 0x00000003, 0x00000000 },
4918 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
4919 { 0x5c10, 0, 0x00000000, 0xffffffff },
4920 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
4921 { 0x5c84, 0, 0x00000000, 0x0000f333 },
4922 { 0x5c88, 0, 0x00000000, 0x00077373 },
4923 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
4924
4925 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
4926 { 0x680c, 0, 0xffffffff, 0x00000000 },
4927 { 0x6810, 0, 0xffffffff, 0x00000000 },
4928 { 0x6814, 0, 0xffffffff, 0x00000000 },
4929 { 0x6818, 0, 0xffffffff, 0x00000000 },
4930 { 0x681c, 0, 0xffffffff, 0x00000000 },
4931 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
4932 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
4933 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
4934 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
4935 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
4936 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
4937 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
4938 { 0x683c, 0, 0x0000ffff, 0x00000000 },
4939 { 0x6840, 0, 0x00000ff0, 0x00000000 },
4940 { 0x6844, 0, 0x00ffff00, 0x00000000 },
4941 { 0x684c, 0, 0xffffffff, 0x00000000 },
4942 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
4943 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
4944 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
4945 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
4946 { 0x6908, 0, 0x00000000, 0x0001ff0f },
4947 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
4948
4949 { 0xffff, 0, 0x00000000, 0x00000000 },
4950 };
4951
4952 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07004953 is_5709 = 0;
4954 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4955 is_5709 = 1;
4956
Michael Chanb6016b72005-05-26 13:03:09 -07004957 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
4958 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07004959 u16 flags = reg_tbl[i].flags;
4960
4961 if (is_5709 && (flags & BNX2_FL_NOT_5709))
4962 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07004963
4964 offset = (u32) reg_tbl[i].offset;
4965 rw_mask = reg_tbl[i].rw_mask;
4966 ro_mask = reg_tbl[i].ro_mask;
4967
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004968 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004969
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004970 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004971
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004972 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004973 if ((val & rw_mask) != 0) {
4974 goto reg_test_err;
4975 }
4976
4977 if ((val & ro_mask) != (save_val & ro_mask)) {
4978 goto reg_test_err;
4979 }
4980
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004981 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004982
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004983 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004984 if ((val & rw_mask) != rw_mask) {
4985 goto reg_test_err;
4986 }
4987
4988 if ((val & ro_mask) != (save_val & ro_mask)) {
4989 goto reg_test_err;
4990 }
4991
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004992 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004993 continue;
4994
4995reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004996 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004997 ret = -ENODEV;
4998 break;
4999 }
5000 return ret;
5001}
5002
5003static int
5004bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5005{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005006 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005007 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5008 int i;
5009
5010 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5011 u32 offset;
5012
5013 for (offset = 0; offset < size; offset += 4) {
5014
Michael Chan2726d6e2008-01-29 21:35:05 -08005015 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005016
Michael Chan2726d6e2008-01-29 21:35:05 -08005017 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005018 test_pattern[i]) {
5019 return -ENODEV;
5020 }
5021 }
5022 }
5023 return 0;
5024}
5025
5026static int
5027bnx2_test_memory(struct bnx2 *bp)
5028{
5029 int ret = 0;
5030 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005031 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005032 u32 offset;
5033 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005034 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005035 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005036 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005037 { 0xe0000, 0x4000 },
5038 { 0x120000, 0x4000 },
5039 { 0x1a0000, 0x4000 },
5040 { 0x160000, 0x4000 },
5041 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005042 },
5043 mem_tbl_5709[] = {
5044 { 0x60000, 0x4000 },
5045 { 0xa0000, 0x3000 },
5046 { 0xe0000, 0x4000 },
5047 { 0x120000, 0x4000 },
5048 { 0x1a0000, 0x4000 },
5049 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005050 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005051 struct mem_entry *mem_tbl;
5052
5053 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5054 mem_tbl = mem_tbl_5709;
5055 else
5056 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005057
5058 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5059 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5060 mem_tbl[i].len)) != 0) {
5061 return ret;
5062 }
5063 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005064
Michael Chanb6016b72005-05-26 13:03:09 -07005065 return ret;
5066}
5067
Michael Chanbc5a0692006-01-23 16:13:22 -08005068#define BNX2_MAC_LOOPBACK 0
5069#define BNX2_PHY_LOOPBACK 1
5070
Michael Chanb6016b72005-05-26 13:03:09 -07005071static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005072bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005073{
5074 unsigned int pkt_size, num_pkts, i;
5075 struct sk_buff *skb, *rx_skb;
5076 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005077 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005078 dma_addr_t map;
5079 struct tx_bd *txbd;
5080 struct sw_bd *rx_buf;
5081 struct l2_fhdr *rx_hdr;
5082 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005083 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
5084
5085 tx_napi = bnapi;
David S. Millerf86e82f2008-01-21 17:15:40 -08005086 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanc76c0472007-12-20 20:01:19 -08005087 tx_napi = &bp->bnx2_napi[BNX2_TX_VEC];
Michael Chanb6016b72005-05-26 13:03:09 -07005088
Michael Chanbc5a0692006-01-23 16:13:22 -08005089 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5090 bp->loopback = MAC_LOOPBACK;
5091 bnx2_set_mac_loopback(bp);
5092 }
5093 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005094 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005095 return 0;
5096
Michael Chan80be4432006-11-19 14:07:28 -08005097 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005098 bnx2_set_phy_loopback(bp);
5099 }
5100 else
5101 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005102
Michael Chan84eaa182007-12-12 11:19:57 -08005103 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005104 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005105 if (!skb)
5106 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005107 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005108 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005109 memset(packet + 6, 0x0, 8);
5110 for (i = 14; i < pkt_size; i++)
5111 packet[i] = (unsigned char) (i & 0xff);
5112
5113 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5114 PCI_DMA_TODEVICE);
5115
Michael Chanbf5295b2006-03-23 01:11:56 -08005116 REG_WR(bp, BNX2_HC_COMMAND,
5117 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5118
Michael Chanb6016b72005-05-26 13:03:09 -07005119 REG_RD(bp, BNX2_HC_COMMAND);
5120
5121 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005122 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005123
Michael Chanb6016b72005-05-26 13:03:09 -07005124 num_pkts = 0;
5125
Michael Chanbc5a0692006-01-23 16:13:22 -08005126 txbd = &bp->tx_desc_ring[TX_RING_IDX(bp->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005127
5128 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5129 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5130 txbd->tx_bd_mss_nbytes = pkt_size;
5131 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5132
5133 num_pkts++;
Michael Chanbc5a0692006-01-23 16:13:22 -08005134 bp->tx_prod = NEXT_TX_BD(bp->tx_prod);
5135 bp->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005136
Michael Chan234754d2006-11-19 14:11:41 -08005137 REG_WR16(bp, bp->tx_bidx_addr, bp->tx_prod);
5138 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005139
5140 udelay(100);
5141
Michael Chanbf5295b2006-03-23 01:11:56 -08005142 REG_WR(bp, BNX2_HC_COMMAND,
5143 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5144
Michael Chanb6016b72005-05-26 13:03:09 -07005145 REG_RD(bp, BNX2_HC_COMMAND);
5146
5147 udelay(5);
5148
5149 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005150 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005151
Michael Chanc76c0472007-12-20 20:01:19 -08005152 if (bnx2_get_hw_tx_cons(tx_napi) != bp->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005153 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005154
Michael Chan35efa7c2007-12-20 19:56:37 -08005155 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005156 if (rx_idx != rx_start_idx + num_pkts) {
5157 goto loopback_test_done;
5158 }
5159
5160 rx_buf = &bp->rx_buf_ring[rx_start_idx];
5161 rx_skb = rx_buf->skb;
5162
5163 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005164 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005165
5166 pci_dma_sync_single_for_cpu(bp->pdev,
5167 pci_unmap_addr(rx_buf, mapping),
5168 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5169
Michael Chanade2bfe2006-01-23 16:09:51 -08005170 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005171 (L2_FHDR_ERRORS_BAD_CRC |
5172 L2_FHDR_ERRORS_PHY_DECODE |
5173 L2_FHDR_ERRORS_ALIGNMENT |
5174 L2_FHDR_ERRORS_TOO_SHORT |
5175 L2_FHDR_ERRORS_GIANT_FRAME)) {
5176
5177 goto loopback_test_done;
5178 }
5179
5180 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5181 goto loopback_test_done;
5182 }
5183
5184 for (i = 14; i < pkt_size; i++) {
5185 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5186 goto loopback_test_done;
5187 }
5188 }
5189
5190 ret = 0;
5191
5192loopback_test_done:
5193 bp->loopback = 0;
5194 return ret;
5195}
5196
Michael Chanbc5a0692006-01-23 16:13:22 -08005197#define BNX2_MAC_LOOPBACK_FAILED 1
5198#define BNX2_PHY_LOOPBACK_FAILED 2
5199#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5200 BNX2_PHY_LOOPBACK_FAILED)
5201
5202static int
5203bnx2_test_loopback(struct bnx2 *bp)
5204{
5205 int rc = 0;
5206
5207 if (!netif_running(bp->dev))
5208 return BNX2_LOOPBACK_FAILED;
5209
5210 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5211 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005212 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005213 spin_unlock_bh(&bp->phy_lock);
5214 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5215 rc |= BNX2_MAC_LOOPBACK_FAILED;
5216 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5217 rc |= BNX2_PHY_LOOPBACK_FAILED;
5218 return rc;
5219}
5220
Michael Chanb6016b72005-05-26 13:03:09 -07005221#define NVRAM_SIZE 0x200
5222#define CRC32_RESIDUAL 0xdebb20e3
5223
5224static int
5225bnx2_test_nvram(struct bnx2 *bp)
5226{
Al Virob491edd2007-12-22 19:44:51 +00005227 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005228 u8 *data = (u8 *) buf;
5229 int rc = 0;
5230 u32 magic, csum;
5231
5232 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5233 goto test_nvram_done;
5234
5235 magic = be32_to_cpu(buf[0]);
5236 if (magic != 0x669955aa) {
5237 rc = -ENODEV;
5238 goto test_nvram_done;
5239 }
5240
5241 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5242 goto test_nvram_done;
5243
5244 csum = ether_crc_le(0x100, data);
5245 if (csum != CRC32_RESIDUAL) {
5246 rc = -ENODEV;
5247 goto test_nvram_done;
5248 }
5249
5250 csum = ether_crc_le(0x100, data + 0x100);
5251 if (csum != CRC32_RESIDUAL) {
5252 rc = -ENODEV;
5253 }
5254
5255test_nvram_done:
5256 return rc;
5257}
5258
5259static int
5260bnx2_test_link(struct bnx2 *bp)
5261{
5262 u32 bmsr;
5263
Michael Chan583c28e2008-01-21 19:51:35 -08005264 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005265 if (bp->link_up)
5266 return 0;
5267 return -ENODEV;
5268 }
Michael Chanc770a652005-08-25 15:38:39 -07005269 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005270 bnx2_enable_bmsr1(bp);
5271 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5272 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5273 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005274 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005275
Michael Chanb6016b72005-05-26 13:03:09 -07005276 if (bmsr & BMSR_LSTATUS) {
5277 return 0;
5278 }
5279 return -ENODEV;
5280}
5281
5282static int
5283bnx2_test_intr(struct bnx2 *bp)
5284{
5285 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005286 u16 status_idx;
5287
5288 if (!netif_running(bp->dev))
5289 return -ENODEV;
5290
5291 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5292
5293 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005294 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005295 REG_RD(bp, BNX2_HC_COMMAND);
5296
5297 for (i = 0; i < 10; i++) {
5298 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5299 status_idx) {
5300
5301 break;
5302 }
5303
5304 msleep_interruptible(10);
5305 }
5306 if (i < 10)
5307 return 0;
5308
5309 return -ENODEV;
5310}
5311
Michael Chan38ea3682008-02-23 19:48:57 -08005312/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005313static int
5314bnx2_5706_serdes_has_link(struct bnx2 *bp)
5315{
5316 u32 mode_ctl, an_dbg, exp;
5317
Michael Chan38ea3682008-02-23 19:48:57 -08005318 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5319 return 0;
5320
Michael Chanb2fadea2008-01-21 17:07:06 -08005321 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5322 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5323
5324 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5325 return 0;
5326
5327 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5328 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5329 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5330
Michael Chanf3014c02008-01-29 21:33:03 -08005331 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005332 return 0;
5333
5334 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5335 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5336 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5337
5338 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5339 return 0;
5340
5341 return 1;
5342}
5343
Michael Chanb6016b72005-05-26 13:03:09 -07005344static void
Michael Chan48b01e22006-11-19 14:08:00 -08005345bnx2_5706_serdes_timer(struct bnx2 *bp)
5346{
Michael Chanb2fadea2008-01-21 17:07:06 -08005347 int check_link = 1;
5348
Michael Chan48b01e22006-11-19 14:08:00 -08005349 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005350 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005351 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005352 check_link = 0;
5353 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005354 u32 bmcr;
5355
5356 bp->current_interval = bp->timer_interval;
5357
Michael Chanca58c3a2007-05-03 13:22:52 -07005358 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005359
5360 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005361 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005362 bmcr &= ~BMCR_ANENABLE;
5363 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005364 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005365 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005366 }
5367 }
5368 }
5369 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005370 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005371 u32 phy2;
5372
5373 bnx2_write_phy(bp, 0x17, 0x0f01);
5374 bnx2_read_phy(bp, 0x15, &phy2);
5375 if (phy2 & 0x20) {
5376 u32 bmcr;
5377
Michael Chanca58c3a2007-05-03 13:22:52 -07005378 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005379 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005380 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005381
Michael Chan583c28e2008-01-21 19:51:35 -08005382 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005383 }
5384 } else
5385 bp->current_interval = bp->timer_interval;
5386
Michael Chana2724e22008-02-23 19:47:44 -08005387 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005388 u32 val;
5389
5390 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5391 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5392 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5393
Michael Chana2724e22008-02-23 19:47:44 -08005394 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5395 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5396 bnx2_5706s_force_link_dn(bp, 1);
5397 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5398 } else
5399 bnx2_set_link(bp);
5400 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5401 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005402 }
Michael Chan48b01e22006-11-19 14:08:00 -08005403 spin_unlock(&bp->phy_lock);
5404}
5405
5406static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005407bnx2_5708_serdes_timer(struct bnx2 *bp)
5408{
Michael Chan583c28e2008-01-21 19:51:35 -08005409 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005410 return;
5411
Michael Chan583c28e2008-01-21 19:51:35 -08005412 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005413 bp->serdes_an_pending = 0;
5414 return;
5415 }
5416
5417 spin_lock(&bp->phy_lock);
5418 if (bp->serdes_an_pending)
5419 bp->serdes_an_pending--;
5420 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5421 u32 bmcr;
5422
Michael Chanca58c3a2007-05-03 13:22:52 -07005423 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005424 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005425 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005426 bp->current_interval = SERDES_FORCED_TIMEOUT;
5427 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005428 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005429 bp->serdes_an_pending = 2;
5430 bp->current_interval = bp->timer_interval;
5431 }
5432
5433 } else
5434 bp->current_interval = bp->timer_interval;
5435
5436 spin_unlock(&bp->phy_lock);
5437}
5438
5439static void
Michael Chanb6016b72005-05-26 13:03:09 -07005440bnx2_timer(unsigned long data)
5441{
5442 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005443
Michael Chancd339a02005-08-25 15:35:24 -07005444 if (!netif_running(bp->dev))
5445 return;
5446
Michael Chanb6016b72005-05-26 13:03:09 -07005447 if (atomic_read(&bp->intr_sem) != 0)
5448 goto bnx2_restart_timer;
5449
Michael Chandf149d72007-07-07 22:51:36 -07005450 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005451
Michael Chan2726d6e2008-01-29 21:35:05 -08005452 bp->stats_blk->stat_FwRxDrop =
5453 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005454
Michael Chan02537b062007-06-04 21:24:07 -07005455 /* workaround occasional corrupted counters */
5456 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5457 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5458 BNX2_HC_COMMAND_STATS_NOW);
5459
Michael Chan583c28e2008-01-21 19:51:35 -08005460 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005461 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5462 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005463 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005464 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005465 }
5466
5467bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005468 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005469}
5470
Michael Chan8e6a72c2007-05-03 13:24:48 -07005471static int
5472bnx2_request_irq(struct bnx2 *bp)
5473{
5474 struct net_device *dev = bp->dev;
Michael Chan6d866ff2007-12-20 19:56:09 -08005475 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005476 struct bnx2_irq *irq;
5477 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005478
David S. Millerf86e82f2008-01-21 17:15:40 -08005479 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005480 flags = 0;
5481 else
5482 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005483
5484 for (i = 0; i < bp->irq_nvecs; i++) {
5485 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005486 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanb4b36042007-12-20 19:59:30 -08005487 dev);
5488 if (rc)
5489 break;
5490 irq->requested = 1;
5491 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005492 return rc;
5493}
5494
5495static void
5496bnx2_free_irq(struct bnx2 *bp)
5497{
5498 struct net_device *dev = bp->dev;
Michael Chanb4b36042007-12-20 19:59:30 -08005499 struct bnx2_irq *irq;
5500 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005501
Michael Chanb4b36042007-12-20 19:59:30 -08005502 for (i = 0; i < bp->irq_nvecs; i++) {
5503 irq = &bp->irq_tbl[i];
5504 if (irq->requested)
5505 free_irq(irq->vector, dev);
5506 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005507 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005508 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005509 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005510 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005511 pci_disable_msix(bp->pdev);
5512
David S. Millerf86e82f2008-01-21 17:15:40 -08005513 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005514}
5515
5516static void
5517bnx2_enable_msix(struct bnx2 *bp)
5518{
Michael Chan57851d82007-12-20 20:01:44 -08005519 int i, rc;
5520 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5521
Michael Chanb4b36042007-12-20 19:59:30 -08005522 bnx2_setup_msix_tbl(bp);
5523 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5524 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5525 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005526
5527 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5528 msix_ent[i].entry = i;
5529 msix_ent[i].vector = 0;
5530 }
5531
5532 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5533 if (rc != 0)
5534 return;
5535
5536 bp->irq_tbl[BNX2_BASE_VEC].handler = bnx2_msi_1shot;
5537 bp->irq_tbl[BNX2_TX_VEC].handler = bnx2_tx_msix;
5538
5539 strcpy(bp->irq_tbl[BNX2_BASE_VEC].name, bp->dev->name);
5540 strcat(bp->irq_tbl[BNX2_BASE_VEC].name, "-base");
5541 strcpy(bp->irq_tbl[BNX2_TX_VEC].name, bp->dev->name);
5542 strcat(bp->irq_tbl[BNX2_TX_VEC].name, "-tx");
5543
5544 bp->irq_nvecs = BNX2_MAX_MSIX_VEC;
David S. Millerf86e82f2008-01-21 17:15:40 -08005545 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005546 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5547 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005548}
5549
5550static void
5551bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5552{
5553 bp->irq_tbl[0].handler = bnx2_interrupt;
5554 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005555 bp->irq_nvecs = 1;
5556 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005557
David S. Millerf86e82f2008-01-21 17:15:40 -08005558 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chanb4b36042007-12-20 19:59:30 -08005559 bnx2_enable_msix(bp);
5560
David S. Millerf86e82f2008-01-21 17:15:40 -08005561 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5562 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005563 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005564 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005565 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005566 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005567 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5568 } else
5569 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005570
5571 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005572 }
5573 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005574}
5575
Michael Chanb6016b72005-05-26 13:03:09 -07005576/* Called with rtnl_lock */
5577static int
5578bnx2_open(struct net_device *dev)
5579{
Michael Chan972ec0d2006-01-23 16:12:43 -08005580 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005581 int rc;
5582
Michael Chan1b2f9222007-05-03 13:20:19 -07005583 netif_carrier_off(dev);
5584
Pavel Machek829ca9a2005-09-03 15:56:56 -07005585 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005586 bnx2_disable_int(bp);
5587
5588 rc = bnx2_alloc_mem(bp);
5589 if (rc)
5590 return rc;
5591
Michael Chan6d866ff2007-12-20 19:56:09 -08005592 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005593 bnx2_napi_enable(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005594 rc = bnx2_request_irq(bp);
5595
Michael Chanb6016b72005-05-26 13:03:09 -07005596 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005597 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005598 bnx2_free_mem(bp);
5599 return rc;
5600 }
5601
Michael Chan9a120bc2008-05-16 22:17:45 -07005602 rc = bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005603
5604 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005605 bnx2_napi_disable(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005606 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005607 bnx2_free_skbs(bp);
5608 bnx2_free_mem(bp);
5609 return rc;
5610 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005611
Michael Chancd339a02005-08-25 15:35:24 -07005612 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005613
5614 atomic_set(&bp->intr_sem, 0);
5615
5616 bnx2_enable_int(bp);
5617
David S. Millerf86e82f2008-01-21 17:15:40 -08005618 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005619 /* Test MSI to make sure it is working
5620 * If MSI test fails, go back to INTx mode
5621 */
5622 if (bnx2_test_intr(bp) != 0) {
5623 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5624 " using MSI, switching to INTx mode. Please"
5625 " report this failure to the PCI maintainer"
5626 " and include system chipset information.\n",
5627 bp->dev->name);
5628
5629 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005630 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005631
Michael Chan6d866ff2007-12-20 19:56:09 -08005632 bnx2_setup_int_mode(bp, 1);
5633
Michael Chan9a120bc2008-05-16 22:17:45 -07005634 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005635
Michael Chan8e6a72c2007-05-03 13:24:48 -07005636 if (!rc)
5637 rc = bnx2_request_irq(bp);
5638
Michael Chanb6016b72005-05-26 13:03:09 -07005639 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005640 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005641 bnx2_free_skbs(bp);
5642 bnx2_free_mem(bp);
5643 del_timer_sync(&bp->timer);
5644 return rc;
5645 }
5646 bnx2_enable_int(bp);
5647 }
5648 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005649 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005650 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005651 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005652 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005653
5654 netif_start_queue(dev);
5655
5656 return 0;
5657}
5658
5659static void
David Howellsc4028952006-11-22 14:57:56 +00005660bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005661{
David Howellsc4028952006-11-22 14:57:56 +00005662 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005663
Michael Chanafdc08b2005-08-25 15:34:29 -07005664 if (!netif_running(bp->dev))
5665 return;
5666
5667 bp->in_reset_task = 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005668 bnx2_netif_stop(bp);
5669
Michael Chan9a120bc2008-05-16 22:17:45 -07005670 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005671
5672 atomic_set(&bp->intr_sem, 1);
5673 bnx2_netif_start(bp);
Michael Chanafdc08b2005-08-25 15:34:29 -07005674 bp->in_reset_task = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005675}
5676
5677static void
5678bnx2_tx_timeout(struct net_device *dev)
5679{
Michael Chan972ec0d2006-01-23 16:12:43 -08005680 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005681
5682 /* This allows the netif to be shutdown gracefully before resetting */
5683 schedule_work(&bp->reset_task);
5684}
5685
5686#ifdef BCM_VLAN
5687/* Called with rtnl_lock */
5688static void
5689bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5690{
Michael Chan972ec0d2006-01-23 16:12:43 -08005691 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005692
5693 bnx2_netif_stop(bp);
5694
5695 bp->vlgrp = vlgrp;
5696 bnx2_set_rx_mode(dev);
5697
5698 bnx2_netif_start(bp);
5699}
Michael Chanb6016b72005-05-26 13:03:09 -07005700#endif
5701
Herbert Xu932ff272006-06-09 12:20:56 -07005702/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005703 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5704 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005705 */
5706static int
5707bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5708{
Michael Chan972ec0d2006-01-23 16:12:43 -08005709 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005710 dma_addr_t mapping;
5711 struct tx_bd *txbd;
5712 struct sw_bd *tx_buf;
5713 u32 len, vlan_tag_flags, last_frag, mss;
5714 u16 prod, ring_prod;
5715 int i;
Michael Chan57851d82007-12-20 20:01:44 -08005716 struct bnx2_napi *bnapi = &bp->bnx2_napi[bp->tx_vec];
Michael Chanb6016b72005-05-26 13:03:09 -07005717
Michael Chana550c992007-12-20 19:56:59 -08005718 if (unlikely(bnx2_tx_avail(bp, bnapi) <
5719 (skb_shinfo(skb)->nr_frags + 1))) {
Michael Chanb6016b72005-05-26 13:03:09 -07005720 netif_stop_queue(dev);
5721 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5722 dev->name);
5723
5724 return NETDEV_TX_BUSY;
5725 }
5726 len = skb_headlen(skb);
5727 prod = bp->tx_prod;
5728 ring_prod = TX_RING_IDX(prod);
5729
5730 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005731 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07005732 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
5733 }
5734
Al Viro79ea13c2008-01-24 02:06:46 -08005735 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005736 vlan_tag_flags |=
5737 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
5738 }
Michael Chanfde82052007-05-03 17:23:35 -07005739 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005740 u32 tcp_opt_len, ip_tcp_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005741 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07005742
Michael Chanb6016b72005-05-26 13:03:09 -07005743 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
5744
Michael Chan4666f872007-05-03 13:22:28 -07005745 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005746
Michael Chan4666f872007-05-03 13:22:28 -07005747 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5748 u32 tcp_off = skb_transport_offset(skb) -
5749 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07005750
Michael Chan4666f872007-05-03 13:22:28 -07005751 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
5752 TX_BD_FLAGS_SW_FLAGS;
5753 if (likely(tcp_off == 0))
5754 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
5755 else {
5756 tcp_off >>= 3;
5757 vlan_tag_flags |= ((tcp_off & 0x3) <<
5758 TX_BD_FLAGS_TCP6_OFF0_SHL) |
5759 ((tcp_off & 0x10) <<
5760 TX_BD_FLAGS_TCP6_OFF4_SHL);
5761 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
5762 }
5763 } else {
5764 if (skb_header_cloned(skb) &&
5765 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5766 dev_kfree_skb(skb);
5767 return NETDEV_TX_OK;
5768 }
5769
5770 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5771
5772 iph = ip_hdr(skb);
5773 iph->check = 0;
5774 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
5775 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5776 iph->daddr, 0,
5777 IPPROTO_TCP,
5778 0);
5779 if (tcp_opt_len || (iph->ihl > 5)) {
5780 vlan_tag_flags |= ((iph->ihl - 5) +
5781 (tcp_opt_len >> 2)) << 8;
5782 }
Michael Chanb6016b72005-05-26 13:03:09 -07005783 }
Michael Chan4666f872007-05-03 13:22:28 -07005784 } else
Michael Chanb6016b72005-05-26 13:03:09 -07005785 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005786
5787 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005788
Michael Chanb6016b72005-05-26 13:03:09 -07005789 tx_buf = &bp->tx_buf_ring[ring_prod];
5790 tx_buf->skb = skb;
5791 pci_unmap_addr_set(tx_buf, mapping, mapping);
5792
5793 txbd = &bp->tx_desc_ring[ring_prod];
5794
5795 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5796 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5797 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5798 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
5799
5800 last_frag = skb_shinfo(skb)->nr_frags;
5801
5802 for (i = 0; i < last_frag; i++) {
5803 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5804
5805 prod = NEXT_TX_BD(prod);
5806 ring_prod = TX_RING_IDX(prod);
5807 txbd = &bp->tx_desc_ring[ring_prod];
5808
5809 len = frag->size;
5810 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
5811 len, PCI_DMA_TODEVICE);
5812 pci_unmap_addr_set(&bp->tx_buf_ring[ring_prod],
5813 mapping, mapping);
5814
5815 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5816 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5817 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5818 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
5819
5820 }
5821 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
5822
5823 prod = NEXT_TX_BD(prod);
5824 bp->tx_prod_bseq += skb->len;
5825
Michael Chan234754d2006-11-19 14:11:41 -08005826 REG_WR16(bp, bp->tx_bidx_addr, prod);
5827 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005828
5829 mmiowb();
5830
5831 bp->tx_prod = prod;
5832 dev->trans_start = jiffies;
5833
Michael Chana550c992007-12-20 19:56:59 -08005834 if (unlikely(bnx2_tx_avail(bp, bnapi) <= MAX_SKB_FRAGS)) {
Michael Chane89bbf12005-08-25 15:36:58 -07005835 netif_stop_queue(dev);
Michael Chana550c992007-12-20 19:56:59 -08005836 if (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh)
Michael Chane89bbf12005-08-25 15:36:58 -07005837 netif_wake_queue(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005838 }
5839
5840 return NETDEV_TX_OK;
5841}
5842
5843/* Called with rtnl_lock */
5844static int
5845bnx2_close(struct net_device *dev)
5846{
Michael Chan972ec0d2006-01-23 16:12:43 -08005847 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005848 u32 reset_code;
5849
Michael Chanafdc08b2005-08-25 15:34:29 -07005850 /* Calling flush_scheduled_work() may deadlock because
5851 * linkwatch_event() may be on the workqueue and it will try to get
5852 * the rtnl_lock which we are holding.
5853 */
5854 while (bp->in_reset_task)
5855 msleep(1);
5856
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005857 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08005858 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005859 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08005860 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07005861 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08005862 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07005863 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5864 else
5865 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5866 bnx2_reset_chip(bp, reset_code);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005867 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005868 bnx2_free_skbs(bp);
5869 bnx2_free_mem(bp);
5870 bp->link_up = 0;
5871 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07005872 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07005873 return 0;
5874}
5875
5876#define GET_NET_STATS64(ctr) \
5877 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
5878 (unsigned long) (ctr##_lo)
5879
5880#define GET_NET_STATS32(ctr) \
5881 (ctr##_lo)
5882
5883#if (BITS_PER_LONG == 64)
5884#define GET_NET_STATS GET_NET_STATS64
5885#else
5886#define GET_NET_STATS GET_NET_STATS32
5887#endif
5888
5889static struct net_device_stats *
5890bnx2_get_stats(struct net_device *dev)
5891{
Michael Chan972ec0d2006-01-23 16:12:43 -08005892 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005893 struct statistics_block *stats_blk = bp->stats_blk;
5894 struct net_device_stats *net_stats = &bp->net_stats;
5895
5896 if (bp->stats_blk == NULL) {
5897 return net_stats;
5898 }
5899 net_stats->rx_packets =
5900 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
5901 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
5902 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
5903
5904 net_stats->tx_packets =
5905 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
5906 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
5907 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
5908
5909 net_stats->rx_bytes =
5910 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
5911
5912 net_stats->tx_bytes =
5913 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
5914
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005915 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07005916 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
5917
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005918 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07005919 (unsigned long) stats_blk->stat_EtherStatsCollisions;
5920
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005921 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005922 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
5923 stats_blk->stat_EtherStatsOverrsizePkts);
5924
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005925 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005926 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
5927
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005928 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005929 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
5930
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005931 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005932 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
5933
5934 net_stats->rx_errors = net_stats->rx_length_errors +
5935 net_stats->rx_over_errors + net_stats->rx_frame_errors +
5936 net_stats->rx_crc_errors;
5937
5938 net_stats->tx_aborted_errors =
5939 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
5940 stats_blk->stat_Dot3StatsLateCollisions);
5941
Michael Chan5b0c76a2005-11-04 08:45:49 -08005942 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
5943 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07005944 net_stats->tx_carrier_errors = 0;
5945 else {
5946 net_stats->tx_carrier_errors =
5947 (unsigned long)
5948 stats_blk->stat_Dot3StatsCarrierSenseErrors;
5949 }
5950
5951 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005952 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07005953 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
5954 +
5955 net_stats->tx_aborted_errors +
5956 net_stats->tx_carrier_errors;
5957
Michael Chancea94db2006-06-12 22:16:13 -07005958 net_stats->rx_missed_errors =
5959 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
5960 stats_blk->stat_FwRxDrop);
5961
Michael Chanb6016b72005-05-26 13:03:09 -07005962 return net_stats;
5963}
5964
5965/* All ethtool functions called with rtnl_lock */
5966
5967static int
5968bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
5969{
Michael Chan972ec0d2006-01-23 16:12:43 -08005970 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07005971 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005972
5973 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08005974 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07005975 support_serdes = 1;
5976 support_copper = 1;
5977 } else if (bp->phy_port == PORT_FIBRE)
5978 support_serdes = 1;
5979 else
5980 support_copper = 1;
5981
5982 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07005983 cmd->supported |= SUPPORTED_1000baseT_Full |
5984 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08005985 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07005986 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07005987
Michael Chanb6016b72005-05-26 13:03:09 -07005988 }
Michael Chan7b6b8342007-07-07 22:50:15 -07005989 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07005990 cmd->supported |= SUPPORTED_10baseT_Half |
5991 SUPPORTED_10baseT_Full |
5992 SUPPORTED_100baseT_Half |
5993 SUPPORTED_100baseT_Full |
5994 SUPPORTED_1000baseT_Full |
5995 SUPPORTED_TP;
5996
Michael Chanb6016b72005-05-26 13:03:09 -07005997 }
5998
Michael Chan7b6b8342007-07-07 22:50:15 -07005999 spin_lock_bh(&bp->phy_lock);
6000 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006001 cmd->advertising = bp->advertising;
6002
6003 if (bp->autoneg & AUTONEG_SPEED) {
6004 cmd->autoneg = AUTONEG_ENABLE;
6005 }
6006 else {
6007 cmd->autoneg = AUTONEG_DISABLE;
6008 }
6009
6010 if (netif_carrier_ok(dev)) {
6011 cmd->speed = bp->line_speed;
6012 cmd->duplex = bp->duplex;
6013 }
6014 else {
6015 cmd->speed = -1;
6016 cmd->duplex = -1;
6017 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006018 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006019
6020 cmd->transceiver = XCVR_INTERNAL;
6021 cmd->phy_address = bp->phy_addr;
6022
6023 return 0;
6024}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006025
Michael Chanb6016b72005-05-26 13:03:09 -07006026static int
6027bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6028{
Michael Chan972ec0d2006-01-23 16:12:43 -08006029 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006030 u8 autoneg = bp->autoneg;
6031 u8 req_duplex = bp->req_duplex;
6032 u16 req_line_speed = bp->req_line_speed;
6033 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006034 int err = -EINVAL;
6035
6036 spin_lock_bh(&bp->phy_lock);
6037
6038 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6039 goto err_out_unlock;
6040
Michael Chan583c28e2008-01-21 19:51:35 -08006041 if (cmd->port != bp->phy_port &&
6042 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006043 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006044
6045 if (cmd->autoneg == AUTONEG_ENABLE) {
6046 autoneg |= AUTONEG_SPEED;
6047
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006048 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006049
6050 /* allow advertising 1 speed */
6051 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6052 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6053 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6054 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6055
Michael Chan7b6b8342007-07-07 22:50:15 -07006056 if (cmd->port == PORT_FIBRE)
6057 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006058
6059 advertising = cmd->advertising;
6060
Michael Chan27a005b2007-05-03 13:23:41 -07006061 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006062 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006063 (cmd->port == PORT_TP))
6064 goto err_out_unlock;
6065 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006066 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006067 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6068 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006069 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006070 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006071 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006072 else
Michael Chanb6016b72005-05-26 13:03:09 -07006073 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006074 }
6075 advertising |= ADVERTISED_Autoneg;
6076 }
6077 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006078 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006079 if ((cmd->speed != SPEED_1000 &&
6080 cmd->speed != SPEED_2500) ||
6081 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006082 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006083
6084 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006085 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006086 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006087 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006088 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6089 goto err_out_unlock;
6090
Michael Chanb6016b72005-05-26 13:03:09 -07006091 autoneg &= ~AUTONEG_SPEED;
6092 req_line_speed = cmd->speed;
6093 req_duplex = cmd->duplex;
6094 advertising = 0;
6095 }
6096
6097 bp->autoneg = autoneg;
6098 bp->advertising = advertising;
6099 bp->req_line_speed = req_line_speed;
6100 bp->req_duplex = req_duplex;
6101
Michael Chan7b6b8342007-07-07 22:50:15 -07006102 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006103
Michael Chan7b6b8342007-07-07 22:50:15 -07006104err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006105 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006106
Michael Chan7b6b8342007-07-07 22:50:15 -07006107 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006108}
6109
6110static void
6111bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6112{
Michael Chan972ec0d2006-01-23 16:12:43 -08006113 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006114
6115 strcpy(info->driver, DRV_MODULE_NAME);
6116 strcpy(info->version, DRV_MODULE_VERSION);
6117 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006118 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006119}
6120
Michael Chan244ac4f2006-03-20 17:48:46 -08006121#define BNX2_REGDUMP_LEN (32 * 1024)
6122
6123static int
6124bnx2_get_regs_len(struct net_device *dev)
6125{
6126 return BNX2_REGDUMP_LEN;
6127}
6128
6129static void
6130bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6131{
6132 u32 *p = _p, i, offset;
6133 u8 *orig_p = _p;
6134 struct bnx2 *bp = netdev_priv(dev);
6135 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6136 0x0800, 0x0880, 0x0c00, 0x0c10,
6137 0x0c30, 0x0d08, 0x1000, 0x101c,
6138 0x1040, 0x1048, 0x1080, 0x10a4,
6139 0x1400, 0x1490, 0x1498, 0x14f0,
6140 0x1500, 0x155c, 0x1580, 0x15dc,
6141 0x1600, 0x1658, 0x1680, 0x16d8,
6142 0x1800, 0x1820, 0x1840, 0x1854,
6143 0x1880, 0x1894, 0x1900, 0x1984,
6144 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6145 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6146 0x2000, 0x2030, 0x23c0, 0x2400,
6147 0x2800, 0x2820, 0x2830, 0x2850,
6148 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6149 0x3c00, 0x3c94, 0x4000, 0x4010,
6150 0x4080, 0x4090, 0x43c0, 0x4458,
6151 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6152 0x4fc0, 0x5010, 0x53c0, 0x5444,
6153 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6154 0x5fc0, 0x6000, 0x6400, 0x6428,
6155 0x6800, 0x6848, 0x684c, 0x6860,
6156 0x6888, 0x6910, 0x8000 };
6157
6158 regs->version = 0;
6159
6160 memset(p, 0, BNX2_REGDUMP_LEN);
6161
6162 if (!netif_running(bp->dev))
6163 return;
6164
6165 i = 0;
6166 offset = reg_boundaries[0];
6167 p += offset;
6168 while (offset < BNX2_REGDUMP_LEN) {
6169 *p++ = REG_RD(bp, offset);
6170 offset += 4;
6171 if (offset == reg_boundaries[i + 1]) {
6172 offset = reg_boundaries[i + 2];
6173 p = (u32 *) (orig_p + offset);
6174 i += 2;
6175 }
6176 }
6177}
6178
Michael Chanb6016b72005-05-26 13:03:09 -07006179static void
6180bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6181{
Michael Chan972ec0d2006-01-23 16:12:43 -08006182 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006183
David S. Millerf86e82f2008-01-21 17:15:40 -08006184 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006185 wol->supported = 0;
6186 wol->wolopts = 0;
6187 }
6188 else {
6189 wol->supported = WAKE_MAGIC;
6190 if (bp->wol)
6191 wol->wolopts = WAKE_MAGIC;
6192 else
6193 wol->wolopts = 0;
6194 }
6195 memset(&wol->sopass, 0, sizeof(wol->sopass));
6196}
6197
6198static int
6199bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6200{
Michael Chan972ec0d2006-01-23 16:12:43 -08006201 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006202
6203 if (wol->wolopts & ~WAKE_MAGIC)
6204 return -EINVAL;
6205
6206 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006207 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006208 return -EINVAL;
6209
6210 bp->wol = 1;
6211 }
6212 else {
6213 bp->wol = 0;
6214 }
6215 return 0;
6216}
6217
6218static int
6219bnx2_nway_reset(struct net_device *dev)
6220{
Michael Chan972ec0d2006-01-23 16:12:43 -08006221 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006222 u32 bmcr;
6223
6224 if (!(bp->autoneg & AUTONEG_SPEED)) {
6225 return -EINVAL;
6226 }
6227
Michael Chanc770a652005-08-25 15:38:39 -07006228 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006229
Michael Chan583c28e2008-01-21 19:51:35 -08006230 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006231 int rc;
6232
6233 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6234 spin_unlock_bh(&bp->phy_lock);
6235 return rc;
6236 }
6237
Michael Chanb6016b72005-05-26 13:03:09 -07006238 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006239 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006240 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006241 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006242
6243 msleep(20);
6244
Michael Chanc770a652005-08-25 15:38:39 -07006245 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006246
6247 bp->current_interval = SERDES_AN_TIMEOUT;
6248 bp->serdes_an_pending = 1;
6249 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006250 }
6251
Michael Chanca58c3a2007-05-03 13:22:52 -07006252 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006253 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006254 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006255
Michael Chanc770a652005-08-25 15:38:39 -07006256 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006257
6258 return 0;
6259}
6260
6261static int
6262bnx2_get_eeprom_len(struct net_device *dev)
6263{
Michael Chan972ec0d2006-01-23 16:12:43 -08006264 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006265
Michael Chan1122db72006-01-23 16:11:42 -08006266 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006267 return 0;
6268
Michael Chan1122db72006-01-23 16:11:42 -08006269 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006270}
6271
6272static int
6273bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6274 u8 *eebuf)
6275{
Michael Chan972ec0d2006-01-23 16:12:43 -08006276 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006277 int rc;
6278
John W. Linville1064e942005-11-10 12:58:24 -08006279 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006280
6281 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6282
6283 return rc;
6284}
6285
6286static int
6287bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6288 u8 *eebuf)
6289{
Michael Chan972ec0d2006-01-23 16:12:43 -08006290 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006291 int rc;
6292
John W. Linville1064e942005-11-10 12:58:24 -08006293 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006294
6295 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6296
6297 return rc;
6298}
6299
6300static int
6301bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6302{
Michael Chan972ec0d2006-01-23 16:12:43 -08006303 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006304
6305 memset(coal, 0, sizeof(struct ethtool_coalesce));
6306
6307 coal->rx_coalesce_usecs = bp->rx_ticks;
6308 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6309 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6310 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6311
6312 coal->tx_coalesce_usecs = bp->tx_ticks;
6313 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6314 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6315 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6316
6317 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6318
6319 return 0;
6320}
6321
6322static int
6323bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6324{
Michael Chan972ec0d2006-01-23 16:12:43 -08006325 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006326
6327 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6328 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6329
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006330 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006331 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6332
6333 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6334 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6335
6336 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6337 if (bp->rx_quick_cons_trip_int > 0xff)
6338 bp->rx_quick_cons_trip_int = 0xff;
6339
6340 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6341 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6342
6343 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6344 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6345
6346 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6347 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6348
6349 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6350 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6351 0xff;
6352
6353 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006354 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6355 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6356 bp->stats_ticks = USEC_PER_SEC;
6357 }
Michael Chan7ea69202007-07-16 18:27:10 -07006358 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6359 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6360 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006361
6362 if (netif_running(bp->dev)) {
6363 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006364 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006365 bnx2_netif_start(bp);
6366 }
6367
6368 return 0;
6369}
6370
6371static void
6372bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6373{
Michael Chan972ec0d2006-01-23 16:12:43 -08006374 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006375
Michael Chan13daffa2006-03-20 17:49:20 -08006376 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006377 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006378 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006379
6380 ering->rx_pending = bp->rx_ring_size;
6381 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006382 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006383
6384 ering->tx_max_pending = MAX_TX_DESC_CNT;
6385 ering->tx_pending = bp->tx_ring_size;
6386}
6387
6388static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006389bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006390{
Michael Chan13daffa2006-03-20 17:49:20 -08006391 if (netif_running(bp->dev)) {
6392 bnx2_netif_stop(bp);
6393 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6394 bnx2_free_skbs(bp);
6395 bnx2_free_mem(bp);
6396 }
6397
Michael Chan5d5d0012007-12-12 11:17:43 -08006398 bnx2_set_rx_ring_size(bp, rx);
6399 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006400
6401 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006402 int rc;
6403
6404 rc = bnx2_alloc_mem(bp);
6405 if (rc)
6406 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006407 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006408 bnx2_netif_start(bp);
6409 }
Michael Chanb6016b72005-05-26 13:03:09 -07006410 return 0;
6411}
6412
Michael Chan5d5d0012007-12-12 11:17:43 -08006413static int
6414bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6415{
6416 struct bnx2 *bp = netdev_priv(dev);
6417 int rc;
6418
6419 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6420 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6421 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6422
6423 return -EINVAL;
6424 }
6425 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6426 return rc;
6427}
6428
Michael Chanb6016b72005-05-26 13:03:09 -07006429static void
6430bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6431{
Michael Chan972ec0d2006-01-23 16:12:43 -08006432 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006433
6434 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6435 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6436 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6437}
6438
6439static int
6440bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6441{
Michael Chan972ec0d2006-01-23 16:12:43 -08006442 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006443
6444 bp->req_flow_ctrl = 0;
6445 if (epause->rx_pause)
6446 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6447 if (epause->tx_pause)
6448 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6449
6450 if (epause->autoneg) {
6451 bp->autoneg |= AUTONEG_FLOW_CTRL;
6452 }
6453 else {
6454 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6455 }
6456
Michael Chanc770a652005-08-25 15:38:39 -07006457 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006458
Michael Chan0d8a6572007-07-07 22:49:43 -07006459 bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07006460
Michael Chanc770a652005-08-25 15:38:39 -07006461 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006462
6463 return 0;
6464}
6465
6466static u32
6467bnx2_get_rx_csum(struct net_device *dev)
6468{
Michael Chan972ec0d2006-01-23 16:12:43 -08006469 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006470
6471 return bp->rx_csum;
6472}
6473
6474static int
6475bnx2_set_rx_csum(struct net_device *dev, u32 data)
6476{
Michael Chan972ec0d2006-01-23 16:12:43 -08006477 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006478
6479 bp->rx_csum = data;
6480 return 0;
6481}
6482
Michael Chanb11d6212006-06-29 12:31:21 -07006483static int
6484bnx2_set_tso(struct net_device *dev, u32 data)
6485{
Michael Chan4666f872007-05-03 13:22:28 -07006486 struct bnx2 *bp = netdev_priv(dev);
6487
6488 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006489 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006490 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6491 dev->features |= NETIF_F_TSO6;
6492 } else
6493 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6494 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006495 return 0;
6496}
6497
Michael Chancea94db2006-06-12 22:16:13 -07006498#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006499
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006500static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006501 char string[ETH_GSTRING_LEN];
6502} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6503 { "rx_bytes" },
6504 { "rx_error_bytes" },
6505 { "tx_bytes" },
6506 { "tx_error_bytes" },
6507 { "rx_ucast_packets" },
6508 { "rx_mcast_packets" },
6509 { "rx_bcast_packets" },
6510 { "tx_ucast_packets" },
6511 { "tx_mcast_packets" },
6512 { "tx_bcast_packets" },
6513 { "tx_mac_errors" },
6514 { "tx_carrier_errors" },
6515 { "rx_crc_errors" },
6516 { "rx_align_errors" },
6517 { "tx_single_collisions" },
6518 { "tx_multi_collisions" },
6519 { "tx_deferred" },
6520 { "tx_excess_collisions" },
6521 { "tx_late_collisions" },
6522 { "tx_total_collisions" },
6523 { "rx_fragments" },
6524 { "rx_jabbers" },
6525 { "rx_undersize_packets" },
6526 { "rx_oversize_packets" },
6527 { "rx_64_byte_packets" },
6528 { "rx_65_to_127_byte_packets" },
6529 { "rx_128_to_255_byte_packets" },
6530 { "rx_256_to_511_byte_packets" },
6531 { "rx_512_to_1023_byte_packets" },
6532 { "rx_1024_to_1522_byte_packets" },
6533 { "rx_1523_to_9022_byte_packets" },
6534 { "tx_64_byte_packets" },
6535 { "tx_65_to_127_byte_packets" },
6536 { "tx_128_to_255_byte_packets" },
6537 { "tx_256_to_511_byte_packets" },
6538 { "tx_512_to_1023_byte_packets" },
6539 { "tx_1024_to_1522_byte_packets" },
6540 { "tx_1523_to_9022_byte_packets" },
6541 { "rx_xon_frames" },
6542 { "rx_xoff_frames" },
6543 { "tx_xon_frames" },
6544 { "tx_xoff_frames" },
6545 { "rx_mac_ctrl_frames" },
6546 { "rx_filtered_packets" },
6547 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006548 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006549};
6550
6551#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6552
Arjan van de Venf71e1302006-03-03 21:33:57 -05006553static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006554 STATS_OFFSET32(stat_IfHCInOctets_hi),
6555 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6556 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6557 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6558 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6559 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6560 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6561 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6562 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6563 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6564 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006565 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6566 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6567 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6568 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6569 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6570 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6571 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6572 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6573 STATS_OFFSET32(stat_EtherStatsCollisions),
6574 STATS_OFFSET32(stat_EtherStatsFragments),
6575 STATS_OFFSET32(stat_EtherStatsJabbers),
6576 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6577 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6578 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6579 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6580 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6581 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6582 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6583 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6584 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6585 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6586 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6587 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6588 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6589 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6590 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6591 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6592 STATS_OFFSET32(stat_XonPauseFramesReceived),
6593 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6594 STATS_OFFSET32(stat_OutXonSent),
6595 STATS_OFFSET32(stat_OutXoffSent),
6596 STATS_OFFSET32(stat_MacControlFramesReceived),
6597 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6598 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006599 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006600};
6601
6602/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6603 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006604 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006605static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006606 8,0,8,8,8,8,8,8,8,8,
6607 4,0,4,4,4,4,4,4,4,4,
6608 4,4,4,4,4,4,4,4,4,4,
6609 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006610 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006611};
6612
Michael Chan5b0c76a2005-11-04 08:45:49 -08006613static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6614 8,0,8,8,8,8,8,8,8,8,
6615 4,4,4,4,4,4,4,4,4,4,
6616 4,4,4,4,4,4,4,4,4,4,
6617 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006618 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006619};
6620
Michael Chanb6016b72005-05-26 13:03:09 -07006621#define BNX2_NUM_TESTS 6
6622
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006623static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006624 char string[ETH_GSTRING_LEN];
6625} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6626 { "register_test (offline)" },
6627 { "memory_test (offline)" },
6628 { "loopback_test (offline)" },
6629 { "nvram_test (online)" },
6630 { "interrupt_test (online)" },
6631 { "link_test (online)" },
6632};
6633
6634static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006635bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006636{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006637 switch (sset) {
6638 case ETH_SS_TEST:
6639 return BNX2_NUM_TESTS;
6640 case ETH_SS_STATS:
6641 return BNX2_NUM_STATS;
6642 default:
6643 return -EOPNOTSUPP;
6644 }
Michael Chanb6016b72005-05-26 13:03:09 -07006645}
6646
6647static void
6648bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6649{
Michael Chan972ec0d2006-01-23 16:12:43 -08006650 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006651
6652 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6653 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006654 int i;
6655
Michael Chanb6016b72005-05-26 13:03:09 -07006656 bnx2_netif_stop(bp);
6657 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6658 bnx2_free_skbs(bp);
6659
6660 if (bnx2_test_registers(bp) != 0) {
6661 buf[0] = 1;
6662 etest->flags |= ETH_TEST_FL_FAILED;
6663 }
6664 if (bnx2_test_memory(bp) != 0) {
6665 buf[1] = 1;
6666 etest->flags |= ETH_TEST_FL_FAILED;
6667 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006668 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006669 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006670
6671 if (!netif_running(bp->dev)) {
6672 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6673 }
6674 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006675 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006676 bnx2_netif_start(bp);
6677 }
6678
6679 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006680 for (i = 0; i < 7; i++) {
6681 if (bp->link_up)
6682 break;
6683 msleep_interruptible(1000);
6684 }
Michael Chanb6016b72005-05-26 13:03:09 -07006685 }
6686
6687 if (bnx2_test_nvram(bp) != 0) {
6688 buf[3] = 1;
6689 etest->flags |= ETH_TEST_FL_FAILED;
6690 }
6691 if (bnx2_test_intr(bp) != 0) {
6692 buf[4] = 1;
6693 etest->flags |= ETH_TEST_FL_FAILED;
6694 }
6695
6696 if (bnx2_test_link(bp) != 0) {
6697 buf[5] = 1;
6698 etest->flags |= ETH_TEST_FL_FAILED;
6699
6700 }
6701}
6702
6703static void
6704bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6705{
6706 switch (stringset) {
6707 case ETH_SS_STATS:
6708 memcpy(buf, bnx2_stats_str_arr,
6709 sizeof(bnx2_stats_str_arr));
6710 break;
6711 case ETH_SS_TEST:
6712 memcpy(buf, bnx2_tests_str_arr,
6713 sizeof(bnx2_tests_str_arr));
6714 break;
6715 }
6716}
6717
Michael Chanb6016b72005-05-26 13:03:09 -07006718static void
6719bnx2_get_ethtool_stats(struct net_device *dev,
6720 struct ethtool_stats *stats, u64 *buf)
6721{
Michael Chan972ec0d2006-01-23 16:12:43 -08006722 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006723 int i;
6724 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006725 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07006726
6727 if (hw_stats == NULL) {
6728 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
6729 return;
6730 }
6731
Michael Chan5b0c76a2005-11-04 08:45:49 -08006732 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
6733 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
6734 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
6735 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006736 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08006737 else
6738 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07006739
6740 for (i = 0; i < BNX2_NUM_STATS; i++) {
6741 if (stats_len_arr[i] == 0) {
6742 /* skip this counter */
6743 buf[i] = 0;
6744 continue;
6745 }
6746 if (stats_len_arr[i] == 4) {
6747 /* 4-byte counter */
6748 buf[i] = (u64)
6749 *(hw_stats + bnx2_stats_offset_arr[i]);
6750 continue;
6751 }
6752 /* 8-byte counter */
6753 buf[i] = (((u64) *(hw_stats +
6754 bnx2_stats_offset_arr[i])) << 32) +
6755 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
6756 }
6757}
6758
6759static int
6760bnx2_phys_id(struct net_device *dev, u32 data)
6761{
Michael Chan972ec0d2006-01-23 16:12:43 -08006762 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006763 int i;
6764 u32 save;
6765
6766 if (data == 0)
6767 data = 2;
6768
6769 save = REG_RD(bp, BNX2_MISC_CFG);
6770 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
6771
6772 for (i = 0; i < (data * 2); i++) {
6773 if ((i % 2) == 0) {
6774 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
6775 }
6776 else {
6777 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
6778 BNX2_EMAC_LED_1000MB_OVERRIDE |
6779 BNX2_EMAC_LED_100MB_OVERRIDE |
6780 BNX2_EMAC_LED_10MB_OVERRIDE |
6781 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
6782 BNX2_EMAC_LED_TRAFFIC);
6783 }
6784 msleep_interruptible(500);
6785 if (signal_pending(current))
6786 break;
6787 }
6788 REG_WR(bp, BNX2_EMAC_LED, 0);
6789 REG_WR(bp, BNX2_MISC_CFG, save);
6790 return 0;
6791}
6792
Michael Chan4666f872007-05-03 13:22:28 -07006793static int
6794bnx2_set_tx_csum(struct net_device *dev, u32 data)
6795{
6796 struct bnx2 *bp = netdev_priv(dev);
6797
6798 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07006799 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07006800 else
6801 return (ethtool_op_set_tx_csum(dev, data));
6802}
6803
Jeff Garzik7282d492006-09-13 14:30:00 -04006804static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07006805 .get_settings = bnx2_get_settings,
6806 .set_settings = bnx2_set_settings,
6807 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08006808 .get_regs_len = bnx2_get_regs_len,
6809 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07006810 .get_wol = bnx2_get_wol,
6811 .set_wol = bnx2_set_wol,
6812 .nway_reset = bnx2_nway_reset,
6813 .get_link = ethtool_op_get_link,
6814 .get_eeprom_len = bnx2_get_eeprom_len,
6815 .get_eeprom = bnx2_get_eeprom,
6816 .set_eeprom = bnx2_set_eeprom,
6817 .get_coalesce = bnx2_get_coalesce,
6818 .set_coalesce = bnx2_set_coalesce,
6819 .get_ringparam = bnx2_get_ringparam,
6820 .set_ringparam = bnx2_set_ringparam,
6821 .get_pauseparam = bnx2_get_pauseparam,
6822 .set_pauseparam = bnx2_set_pauseparam,
6823 .get_rx_csum = bnx2_get_rx_csum,
6824 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07006825 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07006826 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07006827 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07006828 .self_test = bnx2_self_test,
6829 .get_strings = bnx2_get_strings,
6830 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07006831 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006832 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07006833};
6834
6835/* Called with rtnl_lock */
6836static int
6837bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6838{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006839 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08006840 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006841 int err;
6842
6843 switch(cmd) {
6844 case SIOCGMIIPHY:
6845 data->phy_id = bp->phy_addr;
6846
6847 /* fallthru */
6848 case SIOCGMIIREG: {
6849 u32 mii_regval;
6850
Michael Chan583c28e2008-01-21 19:51:35 -08006851 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07006852 return -EOPNOTSUPP;
6853
Michael Chandad3e452007-05-03 13:18:03 -07006854 if (!netif_running(dev))
6855 return -EAGAIN;
6856
Michael Chanc770a652005-08-25 15:38:39 -07006857 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006858 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07006859 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006860
6861 data->val_out = mii_regval;
6862
6863 return err;
6864 }
6865
6866 case SIOCSMIIREG:
6867 if (!capable(CAP_NET_ADMIN))
6868 return -EPERM;
6869
Michael Chan583c28e2008-01-21 19:51:35 -08006870 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07006871 return -EOPNOTSUPP;
6872
Michael Chandad3e452007-05-03 13:18:03 -07006873 if (!netif_running(dev))
6874 return -EAGAIN;
6875
Michael Chanc770a652005-08-25 15:38:39 -07006876 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006877 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07006878 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006879
6880 return err;
6881
6882 default:
6883 /* do nothing */
6884 break;
6885 }
6886 return -EOPNOTSUPP;
6887}
6888
6889/* Called with rtnl_lock */
6890static int
6891bnx2_change_mac_addr(struct net_device *dev, void *p)
6892{
6893 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08006894 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006895
Michael Chan73eef4c2005-08-25 15:39:15 -07006896 if (!is_valid_ether_addr(addr->sa_data))
6897 return -EINVAL;
6898
Michael Chanb6016b72005-05-26 13:03:09 -07006899 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6900 if (netif_running(dev))
6901 bnx2_set_mac_addr(bp);
6902
6903 return 0;
6904}
6905
6906/* Called with rtnl_lock */
6907static int
6908bnx2_change_mtu(struct net_device *dev, int new_mtu)
6909{
Michael Chan972ec0d2006-01-23 16:12:43 -08006910 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006911
6912 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
6913 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
6914 return -EINVAL;
6915
6916 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08006917 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07006918}
6919
6920#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
6921static void
6922poll_bnx2(struct net_device *dev)
6923{
Michael Chan972ec0d2006-01-23 16:12:43 -08006924 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006925
6926 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01006927 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006928 enable_irq(bp->pdev->irq);
6929}
6930#endif
6931
Michael Chan253c8b72007-01-08 19:56:01 -08006932static void __devinit
6933bnx2_get_5709_media(struct bnx2 *bp)
6934{
6935 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
6936 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
6937 u32 strap;
6938
6939 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
6940 return;
6941 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08006942 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08006943 return;
6944 }
6945
6946 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
6947 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
6948 else
6949 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
6950
6951 if (PCI_FUNC(bp->pdev->devfn) == 0) {
6952 switch (strap) {
6953 case 0x4:
6954 case 0x5:
6955 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08006956 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08006957 return;
6958 }
6959 } else {
6960 switch (strap) {
6961 case 0x1:
6962 case 0x2:
6963 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08006964 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08006965 return;
6966 }
6967 }
6968}
6969
Michael Chan883e5152007-05-03 13:25:11 -07006970static void __devinit
6971bnx2_get_pci_speed(struct bnx2 *bp)
6972{
6973 u32 reg;
6974
6975 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
6976 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
6977 u32 clkreg;
6978
David S. Millerf86e82f2008-01-21 17:15:40 -08006979 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07006980
6981 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
6982
6983 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
6984 switch (clkreg) {
6985 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
6986 bp->bus_speed_mhz = 133;
6987 break;
6988
6989 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
6990 bp->bus_speed_mhz = 100;
6991 break;
6992
6993 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
6994 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
6995 bp->bus_speed_mhz = 66;
6996 break;
6997
6998 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
6999 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7000 bp->bus_speed_mhz = 50;
7001 break;
7002
7003 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7004 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7005 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7006 bp->bus_speed_mhz = 33;
7007 break;
7008 }
7009 }
7010 else {
7011 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7012 bp->bus_speed_mhz = 66;
7013 else
7014 bp->bus_speed_mhz = 33;
7015 }
7016
7017 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007018 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007019
7020}
7021
Michael Chanb6016b72005-05-26 13:03:09 -07007022static int __devinit
7023bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7024{
7025 struct bnx2 *bp;
7026 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007027 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007028 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007029 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007030
Michael Chanb6016b72005-05-26 13:03:09 -07007031 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007032 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007033
7034 bp->flags = 0;
7035 bp->phy_flags = 0;
7036
7037 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7038 rc = pci_enable_device(pdev);
7039 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007040 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007041 goto err_out;
7042 }
7043
7044 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007045 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007046 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007047 rc = -ENODEV;
7048 goto err_out_disable;
7049 }
7050
7051 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7052 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007053 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007054 goto err_out_disable;
7055 }
7056
7057 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007058 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007059
7060 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7061 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007062 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007063 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007064 rc = -EIO;
7065 goto err_out_release;
7066 }
7067
Michael Chanb6016b72005-05-26 13:03:09 -07007068 bp->dev = dev;
7069 bp->pdev = pdev;
7070
7071 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007072 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007073 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007074
7075 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan59b47d82006-11-19 14:10:45 -08007076 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007077 dev->mem_end = dev->mem_start + mem_len;
7078 dev->irq = pdev->irq;
7079
7080 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7081
7082 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007083 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007084 rc = -ENOMEM;
7085 goto err_out_release;
7086 }
7087
7088 /* Configure byte swap and enable write to the reg_window registers.
7089 * Rely on CPU to do target byte swapping on big endian systems
7090 * The chip's target access swapping will not swap all accesses
7091 */
7092 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7093 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7094 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7095
Pavel Machek829ca9a2005-09-03 15:56:56 -07007096 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007097
7098 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7099
Michael Chan883e5152007-05-03 13:25:11 -07007100 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7101 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7102 dev_err(&pdev->dev,
7103 "Cannot find PCIE capability, aborting.\n");
7104 rc = -EIO;
7105 goto err_out_unmap;
7106 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007107 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007108 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007109 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007110 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007111 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7112 if (bp->pcix_cap == 0) {
7113 dev_err(&pdev->dev,
7114 "Cannot find PCIX capability, aborting.\n");
7115 rc = -EIO;
7116 goto err_out_unmap;
7117 }
7118 }
7119
Michael Chanb4b36042007-12-20 19:59:30 -08007120 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7121 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007122 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007123 }
7124
Michael Chan8e6a72c2007-05-03 13:24:48 -07007125 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7126 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007127 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007128 }
7129
Michael Chan40453c82007-05-03 13:19:18 -07007130 /* 5708 cannot support DMA addresses > 40-bit. */
7131 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7132 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7133 else
7134 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7135
7136 /* Configure DMA attributes. */
7137 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7138 dev->features |= NETIF_F_HIGHDMA;
7139 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7140 if (rc) {
7141 dev_err(&pdev->dev,
7142 "pci_set_consistent_dma_mask failed, aborting.\n");
7143 goto err_out_unmap;
7144 }
7145 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7146 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7147 goto err_out_unmap;
7148 }
7149
David S. Millerf86e82f2008-01-21 17:15:40 -08007150 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007151 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007152
7153 /* 5706A0 may falsely detect SERR and PERR. */
7154 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7155 reg = REG_RD(bp, PCI_COMMAND);
7156 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7157 REG_WR(bp, PCI_COMMAND, reg);
7158 }
7159 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007160 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007161
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007162 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007163 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007164 goto err_out_unmap;
7165 }
7166
7167 bnx2_init_nvram(bp);
7168
Michael Chan2726d6e2008-01-29 21:35:05 -08007169 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007170
7171 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007172 BNX2_SHM_HDR_SIGNATURE_SIG) {
7173 u32 off = PCI_FUNC(pdev->devfn) << 2;
7174
Michael Chan2726d6e2008-01-29 21:35:05 -08007175 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007176 } else
Michael Chane3648b32005-11-04 08:51:21 -08007177 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7178
Michael Chanb6016b72005-05-26 13:03:09 -07007179 /* Get the permanent MAC address. First we need to make sure the
7180 * firmware is actually running.
7181 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007182 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007183
7184 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7185 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007186 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007187 rc = -ENODEV;
7188 goto err_out_unmap;
7189 }
7190
Michael Chan2726d6e2008-01-29 21:35:05 -08007191 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007192 for (i = 0, j = 0; i < 3; i++) {
7193 u8 num, k, skip0;
7194
7195 num = (u8) (reg >> (24 - (i * 8)));
7196 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7197 if (num >= k || !skip0 || k == 1) {
7198 bp->fw_version[j++] = (num / k) + '0';
7199 skip0 = 0;
7200 }
7201 }
7202 if (i != 2)
7203 bp->fw_version[j++] = '.';
7204 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007205 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007206 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7207 bp->wol = 1;
7208
7209 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007210 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007211
7212 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007213 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007214 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7215 break;
7216 msleep(10);
7217 }
7218 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007219 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007220 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7221 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7222 reg != BNX2_CONDITION_MFW_RUN_NONE) {
7223 int i;
Michael Chan2726d6e2008-01-29 21:35:05 -08007224 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007225
7226 bp->fw_version[j++] = ' ';
7227 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007228 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007229 reg = swab32(reg);
7230 memcpy(&bp->fw_version[j], &reg, 4);
7231 j += 4;
7232 }
7233 }
Michael Chanb6016b72005-05-26 13:03:09 -07007234
Michael Chan2726d6e2008-01-29 21:35:05 -08007235 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007236 bp->mac_addr[0] = (u8) (reg >> 8);
7237 bp->mac_addr[1] = (u8) reg;
7238
Michael Chan2726d6e2008-01-29 21:35:05 -08007239 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007240 bp->mac_addr[2] = (u8) (reg >> 24);
7241 bp->mac_addr[3] = (u8) (reg >> 16);
7242 bp->mac_addr[4] = (u8) (reg >> 8);
7243 bp->mac_addr[5] = (u8) reg;
7244
7245 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007246 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007247
7248 bp->rx_csum = 1;
7249
Michael Chanb6016b72005-05-26 13:03:09 -07007250 bp->tx_quick_cons_trip_int = 20;
7251 bp->tx_quick_cons_trip = 20;
7252 bp->tx_ticks_int = 80;
7253 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007254
Michael Chanb6016b72005-05-26 13:03:09 -07007255 bp->rx_quick_cons_trip_int = 6;
7256 bp->rx_quick_cons_trip = 6;
7257 bp->rx_ticks_int = 18;
7258 bp->rx_ticks = 18;
7259
Michael Chan7ea69202007-07-16 18:27:10 -07007260 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007261
7262 bp->timer_interval = HZ;
Michael Chancd339a02005-08-25 15:35:24 -07007263 bp->current_interval = HZ;
Michael Chanb6016b72005-05-26 13:03:09 -07007264
Michael Chan5b0c76a2005-11-04 08:45:49 -08007265 bp->phy_addr = 1;
7266
Michael Chanb6016b72005-05-26 13:03:09 -07007267 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007268 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7269 bnx2_get_5709_media(bp);
7270 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007271 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007272
Michael Chan0d8a6572007-07-07 22:49:43 -07007273 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007274 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007275 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007276 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007277 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007278 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007279 bp->wol = 0;
7280 }
Michael Chan38ea3682008-02-23 19:48:57 -08007281 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7282 /* Don't do parallel detect on this board because of
7283 * some board problems. The link will not go down
7284 * if we do parallel detect.
7285 */
7286 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7287 pdev->subsystem_device == 0x310c)
7288 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7289 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007290 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007291 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007292 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007293 }
Michael Chan0d8a6572007-07-07 22:49:43 -07007294 bnx2_init_remote_phy(bp);
7295
Michael Chan261dd5c2007-01-08 19:55:46 -08007296 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7297 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007298 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007299 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7300 (CHIP_REV(bp) == CHIP_REV_Ax ||
7301 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007302 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007303
Michael Chan16088272006-06-12 22:16:43 -07007304 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7305 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07007306 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007307 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007308 bp->wol = 0;
7309 }
Michael Chandda1e392006-01-23 16:08:14 -08007310
Michael Chanb6016b72005-05-26 13:03:09 -07007311 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7312 bp->tx_quick_cons_trip_int =
7313 bp->tx_quick_cons_trip;
7314 bp->tx_ticks_int = bp->tx_ticks;
7315 bp->rx_quick_cons_trip_int =
7316 bp->rx_quick_cons_trip;
7317 bp->rx_ticks_int = bp->rx_ticks;
7318 bp->comp_prod_trip_int = bp->comp_prod_trip;
7319 bp->com_ticks_int = bp->com_ticks;
7320 bp->cmd_ticks_int = bp->cmd_ticks;
7321 }
7322
Michael Chanf9317a42006-09-29 17:06:23 -07007323 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7324 *
7325 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7326 * with byte enables disabled on the unused 32-bit word. This is legal
7327 * but causes problems on the AMD 8132 which will eventually stop
7328 * responding after a while.
7329 *
7330 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007331 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007332 */
7333 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7334 struct pci_dev *amd_8132 = NULL;
7335
7336 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7337 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7338 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007339
Auke Kok44c10132007-06-08 15:46:36 -07007340 if (amd_8132->revision >= 0x10 &&
7341 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007342 disable_msi = 1;
7343 pci_dev_put(amd_8132);
7344 break;
7345 }
7346 }
7347 }
7348
Michael Chandeaf3912007-07-07 22:48:00 -07007349 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007350 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7351
Michael Chancd339a02005-08-25 15:35:24 -07007352 init_timer(&bp->timer);
7353 bp->timer.expires = RUN_AT(bp->timer_interval);
7354 bp->timer.data = (unsigned long) bp;
7355 bp->timer.function = bnx2_timer;
7356
Michael Chanb6016b72005-05-26 13:03:09 -07007357 return 0;
7358
7359err_out_unmap:
7360 if (bp->regview) {
7361 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007362 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007363 }
7364
7365err_out_release:
7366 pci_release_regions(pdev);
7367
7368err_out_disable:
7369 pci_disable_device(pdev);
7370 pci_set_drvdata(pdev, NULL);
7371
7372err_out:
7373 return rc;
7374}
7375
Michael Chan883e5152007-05-03 13:25:11 -07007376static char * __devinit
7377bnx2_bus_string(struct bnx2 *bp, char *str)
7378{
7379 char *s = str;
7380
David S. Millerf86e82f2008-01-21 17:15:40 -08007381 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007382 s += sprintf(s, "PCI Express");
7383 } else {
7384 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007385 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007386 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007387 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007388 s += sprintf(s, " 32-bit");
7389 else
7390 s += sprintf(s, " 64-bit");
7391 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7392 }
7393 return str;
7394}
7395
Michael Chan2ba582b2007-12-21 15:04:49 -08007396static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007397bnx2_init_napi(struct bnx2 *bp)
7398{
Michael Chanb4b36042007-12-20 19:59:30 -08007399 int i;
7400 struct bnx2_napi *bnapi;
Michael Chan35efa7c2007-12-20 19:56:37 -08007401
Michael Chanb4b36042007-12-20 19:59:30 -08007402 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
7403 bnapi = &bp->bnx2_napi[i];
7404 bnapi->bp = bp;
7405 }
7406 netif_napi_add(bp->dev, &bp->bnx2_napi[0].napi, bnx2_poll, 64);
Michael Chan57851d82007-12-20 20:01:44 -08007407 netif_napi_add(bp->dev, &bp->bnx2_napi[BNX2_TX_VEC].napi, bnx2_tx_poll,
7408 64);
Michael Chan35efa7c2007-12-20 19:56:37 -08007409}
7410
7411static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007412bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7413{
7414 static int version_printed = 0;
7415 struct net_device *dev = NULL;
7416 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007417 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007418 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07007419 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07007420
7421 if (version_printed++ == 0)
7422 printk(KERN_INFO "%s", version);
7423
7424 /* dev zeroed in init_etherdev */
7425 dev = alloc_etherdev(sizeof(*bp));
7426
7427 if (!dev)
7428 return -ENOMEM;
7429
7430 rc = bnx2_init_board(pdev, dev);
7431 if (rc < 0) {
7432 free_netdev(dev);
7433 return rc;
7434 }
7435
7436 dev->open = bnx2_open;
7437 dev->hard_start_xmit = bnx2_start_xmit;
7438 dev->stop = bnx2_close;
7439 dev->get_stats = bnx2_get_stats;
7440 dev->set_multicast_list = bnx2_set_rx_mode;
7441 dev->do_ioctl = bnx2_ioctl;
7442 dev->set_mac_address = bnx2_change_mac_addr;
7443 dev->change_mtu = bnx2_change_mtu;
7444 dev->tx_timeout = bnx2_tx_timeout;
7445 dev->watchdog_timeo = TX_TIMEOUT;
7446#ifdef BCM_VLAN
7447 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007448#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007449 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007450
Michael Chan972ec0d2006-01-23 16:12:43 -08007451 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007452 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007453
7454#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7455 dev->poll_controller = poll_bnx2;
7456#endif
7457
Michael Chan1b2f9222007-05-03 13:20:19 -07007458 pci_set_drvdata(pdev, dev);
7459
7460 memcpy(dev->dev_addr, bp->mac_addr, 6);
7461 memcpy(dev->perm_addr, bp->mac_addr, 6);
7462 bp->name = board_info[ent->driver_data].name;
7463
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007464 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007465 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007466 dev->features |= NETIF_F_IPV6_CSUM;
7467
Michael Chan1b2f9222007-05-03 13:20:19 -07007468#ifdef BCM_VLAN
7469 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7470#endif
7471 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007472 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7473 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007474
Michael Chanb6016b72005-05-26 13:03:09 -07007475 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007476 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007477 if (bp->regview)
7478 iounmap(bp->regview);
7479 pci_release_regions(pdev);
7480 pci_disable_device(pdev);
7481 pci_set_drvdata(pdev, NULL);
7482 free_netdev(dev);
7483 return rc;
7484 }
7485
Michael Chan883e5152007-05-03 13:25:11 -07007486 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07007487 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007488 dev->name,
7489 bp->name,
7490 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7491 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007492 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007493 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07007494 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07007495
Michael Chanb6016b72005-05-26 13:03:09 -07007496 return 0;
7497}
7498
7499static void __devexit
7500bnx2_remove_one(struct pci_dev *pdev)
7501{
7502 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007503 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007504
Michael Chanafdc08b2005-08-25 15:34:29 -07007505 flush_scheduled_work();
7506
Michael Chanb6016b72005-05-26 13:03:09 -07007507 unregister_netdev(dev);
7508
7509 if (bp->regview)
7510 iounmap(bp->regview);
7511
7512 free_netdev(dev);
7513 pci_release_regions(pdev);
7514 pci_disable_device(pdev);
7515 pci_set_drvdata(pdev, NULL);
7516}
7517
7518static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007519bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007520{
7521 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007522 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007523 u32 reset_code;
7524
Michael Chan6caebb02007-08-03 20:57:25 -07007525 /* PCI register 4 needs to be saved whether netif_running() or not.
7526 * MSI address and data need to be saved if using MSI and
7527 * netif_running().
7528 */
7529 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007530 if (!netif_running(dev))
7531 return 0;
7532
Michael Chan1d60290f2006-03-20 17:50:08 -08007533 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007534 bnx2_netif_stop(bp);
7535 netif_device_detach(dev);
7536 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08007537 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07007538 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08007539 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07007540 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
7541 else
7542 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
7543 bnx2_reset_chip(bp, reset_code);
7544 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007545 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007546 return 0;
7547}
7548
7549static int
7550bnx2_resume(struct pci_dev *pdev)
7551{
7552 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007553 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007554
Michael Chan6caebb02007-08-03 20:57:25 -07007555 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007556 if (!netif_running(dev))
7557 return 0;
7558
Pavel Machek829ca9a2005-09-03 15:56:56 -07007559 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007560 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007561 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007562 bnx2_netif_start(bp);
7563 return 0;
7564}
7565
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007566/**
7567 * bnx2_io_error_detected - called when PCI error is detected
7568 * @pdev: Pointer to PCI device
7569 * @state: The current pci connection state
7570 *
7571 * This function is called after a PCI bus error affecting
7572 * this device has been detected.
7573 */
7574static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7575 pci_channel_state_t state)
7576{
7577 struct net_device *dev = pci_get_drvdata(pdev);
7578 struct bnx2 *bp = netdev_priv(dev);
7579
7580 rtnl_lock();
7581 netif_device_detach(dev);
7582
7583 if (netif_running(dev)) {
7584 bnx2_netif_stop(bp);
7585 del_timer_sync(&bp->timer);
7586 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7587 }
7588
7589 pci_disable_device(pdev);
7590 rtnl_unlock();
7591
7592 /* Request a slot slot reset. */
7593 return PCI_ERS_RESULT_NEED_RESET;
7594}
7595
7596/**
7597 * bnx2_io_slot_reset - called after the pci bus has been reset.
7598 * @pdev: Pointer to PCI device
7599 *
7600 * Restart the card from scratch, as if from a cold-boot.
7601 */
7602static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7603{
7604 struct net_device *dev = pci_get_drvdata(pdev);
7605 struct bnx2 *bp = netdev_priv(dev);
7606
7607 rtnl_lock();
7608 if (pci_enable_device(pdev)) {
7609 dev_err(&pdev->dev,
7610 "Cannot re-enable PCI device after reset.\n");
7611 rtnl_unlock();
7612 return PCI_ERS_RESULT_DISCONNECT;
7613 }
7614 pci_set_master(pdev);
7615 pci_restore_state(pdev);
7616
7617 if (netif_running(dev)) {
7618 bnx2_set_power_state(bp, PCI_D0);
7619 bnx2_init_nic(bp, 1);
7620 }
7621
7622 rtnl_unlock();
7623 return PCI_ERS_RESULT_RECOVERED;
7624}
7625
7626/**
7627 * bnx2_io_resume - called when traffic can start flowing again.
7628 * @pdev: Pointer to PCI device
7629 *
7630 * This callback is called when the error recovery driver tells us that
7631 * its OK to resume normal operation.
7632 */
7633static void bnx2_io_resume(struct pci_dev *pdev)
7634{
7635 struct net_device *dev = pci_get_drvdata(pdev);
7636 struct bnx2 *bp = netdev_priv(dev);
7637
7638 rtnl_lock();
7639 if (netif_running(dev))
7640 bnx2_netif_start(bp);
7641
7642 netif_device_attach(dev);
7643 rtnl_unlock();
7644}
7645
7646static struct pci_error_handlers bnx2_err_handler = {
7647 .error_detected = bnx2_io_error_detected,
7648 .slot_reset = bnx2_io_slot_reset,
7649 .resume = bnx2_io_resume,
7650};
7651
Michael Chanb6016b72005-05-26 13:03:09 -07007652static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007653 .name = DRV_MODULE_NAME,
7654 .id_table = bnx2_pci_tbl,
7655 .probe = bnx2_init_one,
7656 .remove = __devexit_p(bnx2_remove_one),
7657 .suspend = bnx2_suspend,
7658 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007659 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007660};
7661
7662static int __init bnx2_init(void)
7663{
Jeff Garzik29917622006-08-19 17:48:59 -04007664 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007665}
7666
7667static void __exit bnx2_cleanup(void)
7668{
7669 pci_unregister_driver(&bnx2_pci_driver);
7670}
7671
7672module_init(bnx2_init);
7673module_exit(bnx2_cleanup);
7674
7675
7676