blob: 089a7c3f4c6984cee571c47effd136f0252f0fc0 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Alexander Duyck86d5d382009-02-06 23:23:12 +00004 Copyright(c) 2007-2009 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/module.h>
29#include <linux/types.h>
30#include <linux/init.h>
31#include <linux/vmalloc.h>
32#include <linux/pagemap.h>
33#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080034#include <linux/ipv6.h>
35#include <net/checksum.h>
36#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000037#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080038#include <linux/mii.h>
39#include <linux/ethtool.h>
40#include <linux/if_vlan.h>
41#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070042#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080043#include <linux/delay.h>
44#include <linux/interrupt.h>
45#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080046#include <linux/aer.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070047#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070048#include <linux/dca.h>
49#endif
Auke Kok9d5c8242008-01-24 02:22:38 -080050#include "igb.h"
51
Alexander Duyck55cac242009-11-19 12:42:21 +000052#define DRV_VERSION "2.1.0-k2"
Auke Kok9d5c8242008-01-24 02:22:38 -080053char igb_driver_name[] = "igb";
54char igb_driver_version[] = DRV_VERSION;
55static const char igb_driver_string[] =
56 "Intel(R) Gigabit Ethernet Network Driver";
Alexander Duyck86d5d382009-02-06 23:23:12 +000057static const char igb_copyright[] = "Copyright (c) 2007-2009 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080058
Auke Kok9d5c8242008-01-24 02:22:38 -080059static const struct e1000_info *igb_info_tbl[] = {
60 [board_82575] = &e1000_82575_info,
61};
62
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000063static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Alexander Duyck55cac242009-11-19 12:42:21 +000064 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
65 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
66 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
67 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
68 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070069 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +000070 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +000071 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070072 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
73 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +000074 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +000075 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -080076 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
77 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
78 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
79 /* required last entry */
80 {0, }
81};
82
83MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
84
85void igb_reset(struct igb_adapter *);
86static int igb_setup_all_tx_resources(struct igb_adapter *);
87static int igb_setup_all_rx_resources(struct igb_adapter *);
88static void igb_free_all_tx_resources(struct igb_adapter *);
89static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +000090static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -080091void igb_update_stats(struct igb_adapter *);
92static int igb_probe(struct pci_dev *, const struct pci_device_id *);
93static void __devexit igb_remove(struct pci_dev *pdev);
94static int igb_sw_init(struct igb_adapter *);
95static int igb_open(struct net_device *);
96static int igb_close(struct net_device *);
97static void igb_configure_tx(struct igb_adapter *);
98static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -080099static void igb_clean_all_tx_rings(struct igb_adapter *);
100static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700101static void igb_clean_tx_ring(struct igb_ring *);
102static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000103static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800104static void igb_update_phy_info(unsigned long);
105static void igb_watchdog(unsigned long);
106static void igb_watchdog_task(struct work_struct *);
Alexander Duyckb1a436c2009-10-27 15:54:43 +0000107static netdev_tx_t igb_xmit_frame_adv(struct sk_buff *skb, struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800108static struct net_device_stats *igb_get_stats(struct net_device *);
109static int igb_change_mtu(struct net_device *, int);
110static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000111static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800112static irqreturn_t igb_intr(int irq, void *);
113static irqreturn_t igb_intr_msi(int irq, void *);
114static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000115static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700116#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000117static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700118static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700119#endif /* CONFIG_IGB_DCA */
Alexander Duyck047e0032009-10-27 15:49:27 +0000120static bool igb_clean_tx_irq(struct igb_q_vector *);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700121static int igb_poll(struct napi_struct *, int);
Alexander Duyck047e0032009-10-27 15:49:27 +0000122static bool igb_clean_rx_irq_adv(struct igb_q_vector *, int *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800123static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
124static void igb_tx_timeout(struct net_device *);
125static void igb_reset_task(struct work_struct *);
126static void igb_vlan_rx_register(struct net_device *, struct vlan_group *);
127static void igb_vlan_rx_add_vid(struct net_device *, u16);
128static void igb_vlan_rx_kill_vid(struct net_device *, u16);
129static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000130static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800131static void igb_ping_all_vfs(struct igb_adapter *);
132static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800133static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000134static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800135static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000136static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
137static int igb_ndo_set_vf_vlan(struct net_device *netdev,
138 int vf, u16 vlan, u8 qos);
139static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
140static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
141 struct ifla_vf_info *ivi);
Auke Kok9d5c8242008-01-24 02:22:38 -0800142
Auke Kok9d5c8242008-01-24 02:22:38 -0800143#ifdef CONFIG_PM
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +0000144static int igb_suspend(struct pci_dev *, pm_message_t);
Auke Kok9d5c8242008-01-24 02:22:38 -0800145static int igb_resume(struct pci_dev *);
146#endif
147static void igb_shutdown(struct pci_dev *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700148#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700149static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
150static struct notifier_block dca_notifier = {
151 .notifier_call = igb_notify_dca,
152 .next = NULL,
153 .priority = 0
154};
155#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800156#ifdef CONFIG_NET_POLL_CONTROLLER
157/* for netdump / net console */
158static void igb_netpoll(struct net_device *);
159#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800160#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000161static unsigned int max_vfs = 0;
162module_param(max_vfs, uint, 0);
163MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
164 "per physical function");
165#endif /* CONFIG_PCI_IOV */
166
Auke Kok9d5c8242008-01-24 02:22:38 -0800167static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
168 pci_channel_state_t);
169static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
170static void igb_io_resume(struct pci_dev *);
171
172static struct pci_error_handlers igb_err_handler = {
173 .error_detected = igb_io_error_detected,
174 .slot_reset = igb_io_slot_reset,
175 .resume = igb_io_resume,
176};
177
178
179static struct pci_driver igb_driver = {
180 .name = igb_driver_name,
181 .id_table = igb_pci_tbl,
182 .probe = igb_probe,
183 .remove = __devexit_p(igb_remove),
184#ifdef CONFIG_PM
185 /* Power Managment Hooks */
186 .suspend = igb_suspend,
187 .resume = igb_resume,
188#endif
189 .shutdown = igb_shutdown,
190 .err_handler = &igb_err_handler
191};
192
193MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
194MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
195MODULE_LICENSE("GPL");
196MODULE_VERSION(DRV_VERSION);
197
Patrick Ohly38c845c2009-02-12 05:03:41 +0000198/**
Patrick Ohly38c845c2009-02-12 05:03:41 +0000199 * igb_read_clock - read raw cycle counter (to be used by time counter)
200 */
201static cycle_t igb_read_clock(const struct cyclecounter *tc)
202{
203 struct igb_adapter *adapter =
204 container_of(tc, struct igb_adapter, cycles);
205 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000206 u64 stamp = 0;
207 int shift = 0;
Patrick Ohly38c845c2009-02-12 05:03:41 +0000208
Alexander Duyck55cac242009-11-19 12:42:21 +0000209 /*
210 * The timestamp latches on lowest register read. For the 82580
211 * the lowest register is SYSTIMR instead of SYSTIML. However we never
212 * adjusted TIMINCA so SYSTIMR will just read as all 0s so ignore it.
213 */
214 if (hw->mac.type == e1000_82580) {
215 stamp = rd32(E1000_SYSTIMR) >> 8;
216 shift = IGB_82580_TSYNC_SHIFT;
217 }
218
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000219 stamp |= (u64)rd32(E1000_SYSTIML) << shift;
220 stamp |= (u64)rd32(E1000_SYSTIMH) << (shift + 32);
Patrick Ohly38c845c2009-02-12 05:03:41 +0000221 return stamp;
222}
223
Auke Kok9d5c8242008-01-24 02:22:38 -0800224#ifdef DEBUG
225/**
226 * igb_get_hw_dev_name - return device name string
227 * used by hardware layer to print debugging information
228 **/
229char *igb_get_hw_dev_name(struct e1000_hw *hw)
230{
231 struct igb_adapter *adapter = hw->back;
232 return adapter->netdev->name;
233}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000234
235/**
236 * igb_get_time_str - format current NIC and system time as string
237 */
238static char *igb_get_time_str(struct igb_adapter *adapter,
239 char buffer[160])
240{
241 cycle_t hw = adapter->cycles.read(&adapter->cycles);
242 struct timespec nic = ns_to_timespec(timecounter_read(&adapter->clock));
243 struct timespec sys;
244 struct timespec delta;
245 getnstimeofday(&sys);
246
247 delta = timespec_sub(nic, sys);
248
249 sprintf(buffer,
Patrick Ohly33af6bc2009-02-12 05:03:43 +0000250 "HW %llu, NIC %ld.%09lus, SYS %ld.%09lus, NIC-SYS %lds + %09luns",
251 hw,
Patrick Ohly38c845c2009-02-12 05:03:41 +0000252 (long)nic.tv_sec, nic.tv_nsec,
253 (long)sys.tv_sec, sys.tv_nsec,
254 (long)delta.tv_sec, delta.tv_nsec);
255
256 return buffer;
257}
Auke Kok9d5c8242008-01-24 02:22:38 -0800258#endif
259
260/**
261 * igb_init_module - Driver Registration Routine
262 *
263 * igb_init_module is the first routine called when the driver is
264 * loaded. All it does is register with the PCI subsystem.
265 **/
266static int __init igb_init_module(void)
267{
268 int ret;
269 printk(KERN_INFO "%s - version %s\n",
270 igb_driver_string, igb_driver_version);
271
272 printk(KERN_INFO "%s\n", igb_copyright);
273
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700274#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700275 dca_register_notify(&dca_notifier);
276#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800277 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800278 return ret;
279}
280
281module_init(igb_init_module);
282
283/**
284 * igb_exit_module - Driver Exit Cleanup Routine
285 *
286 * igb_exit_module is called just before the driver is removed
287 * from memory.
288 **/
289static void __exit igb_exit_module(void)
290{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700291#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700292 dca_unregister_notify(&dca_notifier);
293#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800294 pci_unregister_driver(&igb_driver);
295}
296
297module_exit(igb_exit_module);
298
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800299#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
300/**
301 * igb_cache_ring_register - Descriptor ring to register mapping
302 * @adapter: board private structure to initialize
303 *
304 * Once we know the feature-set enabled for the device, we'll cache
305 * the register offset the descriptor ring is assigned to.
306 **/
307static void igb_cache_ring_register(struct igb_adapter *adapter)
308{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000309 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000310 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800311
312 switch (adapter->hw.mac.type) {
313 case e1000_82576:
314 /* The queues are allocated for virtualization such that VF 0
315 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
316 * In order to avoid collision we start at the first free queue
317 * and continue consuming queues in the same sequence
318 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000319 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000320 for (; i < adapter->rss_queues; i++)
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000321 adapter->rx_ring[i].reg_idx = rbase_offset +
322 Q_IDX_82576(i);
Alexander Duycka99955f2009-11-12 18:37:19 +0000323 for (; j < adapter->rss_queues; j++)
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000324 adapter->tx_ring[j].reg_idx = rbase_offset +
325 Q_IDX_82576(j);
326 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800327 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000328 case e1000_82580:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800329 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000330 for (; i < adapter->num_rx_queues; i++)
331 adapter->rx_ring[i].reg_idx = rbase_offset + i;
332 for (; j < adapter->num_tx_queues; j++)
333 adapter->tx_ring[j].reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800334 break;
335 }
336}
337
Alexander Duyck047e0032009-10-27 15:49:27 +0000338static void igb_free_queues(struct igb_adapter *adapter)
339{
340 kfree(adapter->tx_ring);
341 kfree(adapter->rx_ring);
342
343 adapter->tx_ring = NULL;
344 adapter->rx_ring = NULL;
345
346 adapter->num_rx_queues = 0;
347 adapter->num_tx_queues = 0;
348}
349
Auke Kok9d5c8242008-01-24 02:22:38 -0800350/**
351 * igb_alloc_queues - Allocate memory for all rings
352 * @adapter: board private structure to initialize
353 *
354 * We allocate one ring per queue at run-time since we don't know the
355 * number of queues at compile-time.
356 **/
357static int igb_alloc_queues(struct igb_adapter *adapter)
358{
359 int i;
360
361 adapter->tx_ring = kcalloc(adapter->num_tx_queues,
362 sizeof(struct igb_ring), GFP_KERNEL);
363 if (!adapter->tx_ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000364 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -0800365
366 adapter->rx_ring = kcalloc(adapter->num_rx_queues,
367 sizeof(struct igb_ring), GFP_KERNEL);
Alexander Duyck047e0032009-10-27 15:49:27 +0000368 if (!adapter->rx_ring)
369 goto err;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -0700370
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700371 for (i = 0; i < adapter->num_tx_queues; i++) {
372 struct igb_ring *ring = &(adapter->tx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800373 ring->count = adapter->tx_ring_count;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700374 ring->queue_index = i;
Alexander Duyck80785292009-10-27 15:51:47 +0000375 ring->pdev = adapter->pdev;
Alexander Duycke694e962009-10-27 15:53:06 +0000376 ring->netdev = adapter->netdev;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000377 /* For 82575, context index must be unique per ring. */
378 if (adapter->hw.mac.type == e1000_82575)
379 ring->flags = IGB_RING_FLAG_TX_CTX_IDX;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700380 }
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000381
Auke Kok9d5c8242008-01-24 02:22:38 -0800382 for (i = 0; i < adapter->num_rx_queues; i++) {
383 struct igb_ring *ring = &(adapter->rx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800384 ring->count = adapter->rx_ring_count;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700385 ring->queue_index = i;
Alexander Duyck80785292009-10-27 15:51:47 +0000386 ring->pdev = adapter->pdev;
Alexander Duycke694e962009-10-27 15:53:06 +0000387 ring->netdev = adapter->netdev;
Alexander Duyck4c844852009-10-27 15:52:07 +0000388 ring->rx_buffer_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000389 ring->flags = IGB_RING_FLAG_RX_CSUM; /* enable rx checksum */
390 /* set flag indicating ring supports SCTP checksum offload */
391 if (adapter->hw.mac.type >= e1000_82576)
392 ring->flags |= IGB_RING_FLAG_RX_SCTP_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -0800393 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800394
395 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +0000396
Auke Kok9d5c8242008-01-24 02:22:38 -0800397 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800398
Alexander Duyck047e0032009-10-27 15:49:27 +0000399err:
400 igb_free_queues(adapter);
Alexander Duycka88f10e2008-07-08 15:13:38 -0700401
Alexander Duyck047e0032009-10-27 15:49:27 +0000402 return -ENOMEM;
Alexander Duycka88f10e2008-07-08 15:13:38 -0700403}
404
Auke Kok9d5c8242008-01-24 02:22:38 -0800405#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000406static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800407{
408 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000409 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800410 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700411 u32 ivar, index;
Alexander Duyck047e0032009-10-27 15:49:27 +0000412 int rx_queue = IGB_N0_QUEUE;
413 int tx_queue = IGB_N0_QUEUE;
414
415 if (q_vector->rx_ring)
416 rx_queue = q_vector->rx_ring->reg_idx;
417 if (q_vector->tx_ring)
418 tx_queue = q_vector->tx_ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700419
420 switch (hw->mac.type) {
421 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800422 /* The 82575 assigns vectors using a bitmask, which matches the
423 bitmask for the EICR/EIMS/EIMC registers. To assign one
424 or more queues to a vector, we write the appropriate bits
425 into the MSIXBM register for that vector. */
Alexander Duyck047e0032009-10-27 15:49:27 +0000426 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800427 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000428 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800429 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000430 if (!adapter->msix_entries && msix_vector == 0)
431 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800432 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000433 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700434 break;
435 case e1000_82576:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800436 /* 82576 uses a table-based method for assigning vectors.
Alexander Duyck2d064c02008-07-08 15:10:12 -0700437 Each queue has a single entry in the table to which we write
438 a vector number along with a "valid" bit. Sadly, the layout
439 of the table is somewhat counterintuitive. */
440 if (rx_queue > IGB_N0_QUEUE) {
Alexander Duyck047e0032009-10-27 15:49:27 +0000441 index = (rx_queue & 0x7);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700442 ivar = array_rd32(E1000_IVAR0, index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000443 if (rx_queue < 8) {
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800444 /* vector goes into low byte of register */
445 ivar = ivar & 0xFFFFFF00;
446 ivar |= msix_vector | E1000_IVAR_VALID;
Alexander Duyck047e0032009-10-27 15:49:27 +0000447 } else {
448 /* vector goes into third byte of register */
449 ivar = ivar & 0xFF00FFFF;
450 ivar |= (msix_vector | E1000_IVAR_VALID) << 16;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700451 }
Alexander Duyck2d064c02008-07-08 15:10:12 -0700452 array_wr32(E1000_IVAR0, index, ivar);
453 }
454 if (tx_queue > IGB_N0_QUEUE) {
Alexander Duyck047e0032009-10-27 15:49:27 +0000455 index = (tx_queue & 0x7);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700456 ivar = array_rd32(E1000_IVAR0, index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000457 if (tx_queue < 8) {
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800458 /* vector goes into second byte of register */
459 ivar = ivar & 0xFFFF00FF;
460 ivar |= (msix_vector | E1000_IVAR_VALID) << 8;
Alexander Duyck047e0032009-10-27 15:49:27 +0000461 } else {
462 /* vector goes into high byte of register */
463 ivar = ivar & 0x00FFFFFF;
464 ivar |= (msix_vector | E1000_IVAR_VALID) << 24;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700465 }
Alexander Duyck2d064c02008-07-08 15:10:12 -0700466 array_wr32(E1000_IVAR0, index, ivar);
467 }
Alexander Duyck047e0032009-10-27 15:49:27 +0000468 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700469 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000470 case e1000_82580:
471 /* 82580 uses the same table-based approach as 82576 but has fewer
472 entries as a result we carry over for queues greater than 4. */
473 if (rx_queue > IGB_N0_QUEUE) {
474 index = (rx_queue >> 1);
475 ivar = array_rd32(E1000_IVAR0, index);
476 if (rx_queue & 0x1) {
477 /* vector goes into third byte of register */
478 ivar = ivar & 0xFF00FFFF;
479 ivar |= (msix_vector | E1000_IVAR_VALID) << 16;
480 } else {
481 /* vector goes into low byte of register */
482 ivar = ivar & 0xFFFFFF00;
483 ivar |= msix_vector | E1000_IVAR_VALID;
484 }
485 array_wr32(E1000_IVAR0, index, ivar);
486 }
487 if (tx_queue > IGB_N0_QUEUE) {
488 index = (tx_queue >> 1);
489 ivar = array_rd32(E1000_IVAR0, index);
490 if (tx_queue & 0x1) {
491 /* vector goes into high byte of register */
492 ivar = ivar & 0x00FFFFFF;
493 ivar |= (msix_vector | E1000_IVAR_VALID) << 24;
494 } else {
495 /* vector goes into second byte of register */
496 ivar = ivar & 0xFFFF00FF;
497 ivar |= (msix_vector | E1000_IVAR_VALID) << 8;
498 }
499 array_wr32(E1000_IVAR0, index, ivar);
500 }
501 q_vector->eims_value = 1 << msix_vector;
502 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700503 default:
504 BUG();
505 break;
506 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000507
508 /* add q_vector eims value to global eims_enable_mask */
509 adapter->eims_enable_mask |= q_vector->eims_value;
510
511 /* configure q_vector to set itr on first interrupt */
512 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800513}
514
515/**
516 * igb_configure_msix - Configure MSI-X hardware
517 *
518 * igb_configure_msix sets up the hardware to properly
519 * generate MSI-X interrupts.
520 **/
521static void igb_configure_msix(struct igb_adapter *adapter)
522{
523 u32 tmp;
524 int i, vector = 0;
525 struct e1000_hw *hw = &adapter->hw;
526
527 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800528
529 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700530 switch (hw->mac.type) {
531 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800532 tmp = rd32(E1000_CTRL_EXT);
533 /* enable MSI-X PBA support*/
534 tmp |= E1000_CTRL_EXT_PBA_CLR;
535
536 /* Auto-Mask interrupts upon ICR read. */
537 tmp |= E1000_CTRL_EXT_EIAME;
538 tmp |= E1000_CTRL_EXT_IRCA;
539
540 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000541
542 /* enable msix_other interrupt */
543 array_wr32(E1000_MSIXBM(0), vector++,
544 E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700545 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800546
Alexander Duyck2d064c02008-07-08 15:10:12 -0700547 break;
548
549 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000550 case e1000_82580:
Alexander Duyck047e0032009-10-27 15:49:27 +0000551 /* Turn on MSI-X capability first, or our settings
552 * won't stick. And it will take days to debug. */
553 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
554 E1000_GPIE_PBA | E1000_GPIE_EIAME |
555 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700556
Alexander Duyck047e0032009-10-27 15:49:27 +0000557 /* enable msix_other interrupt */
558 adapter->eims_other = 1 << vector;
559 tmp = (vector++ | E1000_IVAR_VALID) << 8;
560
561 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700562 break;
563 default:
564 /* do nothing, since nothing else supports MSI-X */
565 break;
566 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000567
568 adapter->eims_enable_mask |= adapter->eims_other;
569
Alexander Duyck26b39272010-02-17 01:00:41 +0000570 for (i = 0; i < adapter->num_q_vectors; i++)
571 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000572
Auke Kok9d5c8242008-01-24 02:22:38 -0800573 wrfl();
574}
575
576/**
577 * igb_request_msix - Initialize MSI-X interrupts
578 *
579 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
580 * kernel.
581 **/
582static int igb_request_msix(struct igb_adapter *adapter)
583{
584 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000585 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -0800586 int i, err = 0, vector = 0;
587
Auke Kok9d5c8242008-01-24 02:22:38 -0800588 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800589 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800590 if (err)
591 goto out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000592 vector++;
593
594 for (i = 0; i < adapter->num_q_vectors; i++) {
595 struct igb_q_vector *q_vector = adapter->q_vector[i];
596
597 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
598
599 if (q_vector->rx_ring && q_vector->tx_ring)
600 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
601 q_vector->rx_ring->queue_index);
602 else if (q_vector->tx_ring)
603 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
604 q_vector->tx_ring->queue_index);
605 else if (q_vector->rx_ring)
606 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
607 q_vector->rx_ring->queue_index);
608 else
609 sprintf(q_vector->name, "%s-unused", netdev->name);
610
611 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800612 igb_msix_ring, 0, q_vector->name,
Alexander Duyck047e0032009-10-27 15:49:27 +0000613 q_vector);
614 if (err)
615 goto out;
616 vector++;
617 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800618
Auke Kok9d5c8242008-01-24 02:22:38 -0800619 igb_configure_msix(adapter);
620 return 0;
621out:
622 return err;
623}
624
625static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
626{
627 if (adapter->msix_entries) {
628 pci_disable_msix(adapter->pdev);
629 kfree(adapter->msix_entries);
630 adapter->msix_entries = NULL;
Alexander Duyck047e0032009-10-27 15:49:27 +0000631 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800632 pci_disable_msi(adapter->pdev);
Alexander Duyck047e0032009-10-27 15:49:27 +0000633 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800634}
635
Alexander Duyck047e0032009-10-27 15:49:27 +0000636/**
637 * igb_free_q_vectors - Free memory allocated for interrupt vectors
638 * @adapter: board private structure to initialize
639 *
640 * This function frees the memory allocated to the q_vectors. In addition if
641 * NAPI is enabled it will delete any references to the NAPI struct prior
642 * to freeing the q_vector.
643 **/
644static void igb_free_q_vectors(struct igb_adapter *adapter)
645{
646 int v_idx;
647
648 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
649 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
650 adapter->q_vector[v_idx] = NULL;
651 netif_napi_del(&q_vector->napi);
652 kfree(q_vector);
653 }
654 adapter->num_q_vectors = 0;
655}
656
657/**
658 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
659 *
660 * This function resets the device so that it has 0 rx queues, tx queues, and
661 * MSI-X interrupts allocated.
662 */
663static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
664{
665 igb_free_queues(adapter);
666 igb_free_q_vectors(adapter);
667 igb_reset_interrupt_capability(adapter);
668}
Auke Kok9d5c8242008-01-24 02:22:38 -0800669
670/**
671 * igb_set_interrupt_capability - set MSI or MSI-X if supported
672 *
673 * Attempt to configure interrupts using the best available
674 * capabilities of the hardware and kernel.
675 **/
676static void igb_set_interrupt_capability(struct igb_adapter *adapter)
677{
678 int err;
679 int numvecs, i;
680
Alexander Duyck83b71802009-02-06 23:15:45 +0000681 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +0000682 adapter->num_rx_queues = adapter->rss_queues;
683 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +0000684
Alexander Duyck047e0032009-10-27 15:49:27 +0000685 /* start with one vector for every rx queue */
686 numvecs = adapter->num_rx_queues;
687
688 /* if tx handler is seperate add 1 for every tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +0000689 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
690 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +0000691
692 /* store the number of vectors reserved for queues */
693 adapter->num_q_vectors = numvecs;
694
695 /* add 1 vector for link status interrupts */
696 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -0800697 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
698 GFP_KERNEL);
699 if (!adapter->msix_entries)
700 goto msi_only;
701
702 for (i = 0; i < numvecs; i++)
703 adapter->msix_entries[i].entry = i;
704
705 err = pci_enable_msix(adapter->pdev,
706 adapter->msix_entries,
707 numvecs);
708 if (err == 0)
Alexander Duyck34a20e82008-08-26 04:25:13 -0700709 goto out;
Auke Kok9d5c8242008-01-24 02:22:38 -0800710
711 igb_reset_interrupt_capability(adapter);
712
713 /* If we can't do MSI-X, try MSI */
714msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000715#ifdef CONFIG_PCI_IOV
716 /* disable SR-IOV for non MSI-X configurations */
717 if (adapter->vf_data) {
718 struct e1000_hw *hw = &adapter->hw;
719 /* disable iov and allow time for transactions to clear */
720 pci_disable_sriov(adapter->pdev);
721 msleep(500);
722
723 kfree(adapter->vf_data);
724 adapter->vf_data = NULL;
725 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
726 msleep(100);
727 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
728 }
729#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000730 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +0000731 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000732 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -0800733 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700734 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +0000735 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800736 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700737 adapter->flags |= IGB_FLAG_HAS_MSI;
Alexander Duyck34a20e82008-08-26 04:25:13 -0700738out:
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700739 /* Notify the stack of the (possibly) reduced Tx Queue count. */
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700740 adapter->netdev->real_num_tx_queues = adapter->num_tx_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -0800741 return;
742}
743
744/**
Alexander Duyck047e0032009-10-27 15:49:27 +0000745 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
746 * @adapter: board private structure to initialize
747 *
748 * We allocate one q_vector per queue interrupt. If allocation fails we
749 * return -ENOMEM.
750 **/
751static int igb_alloc_q_vectors(struct igb_adapter *adapter)
752{
753 struct igb_q_vector *q_vector;
754 struct e1000_hw *hw = &adapter->hw;
755 int v_idx;
756
757 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
758 q_vector = kzalloc(sizeof(struct igb_q_vector), GFP_KERNEL);
759 if (!q_vector)
760 goto err_out;
761 q_vector->adapter = adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +0000762 q_vector->itr_register = hw->hw_addr + E1000_EITR(0);
763 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +0000764 netif_napi_add(adapter->netdev, &q_vector->napi, igb_poll, 64);
765 adapter->q_vector[v_idx] = q_vector;
766 }
767 return 0;
768
769err_out:
770 while (v_idx) {
771 v_idx--;
772 q_vector = adapter->q_vector[v_idx];
773 netif_napi_del(&q_vector->napi);
774 kfree(q_vector);
775 adapter->q_vector[v_idx] = NULL;
776 }
777 return -ENOMEM;
778}
779
780static void igb_map_rx_ring_to_vector(struct igb_adapter *adapter,
781 int ring_idx, int v_idx)
782{
783 struct igb_q_vector *q_vector;
784
785 q_vector = adapter->q_vector[v_idx];
786 q_vector->rx_ring = &adapter->rx_ring[ring_idx];
787 q_vector->rx_ring->q_vector = q_vector;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000788 q_vector->itr_val = adapter->rx_itr_setting;
789 if (q_vector->itr_val && q_vector->itr_val <= 3)
790 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +0000791}
792
793static void igb_map_tx_ring_to_vector(struct igb_adapter *adapter,
794 int ring_idx, int v_idx)
795{
796 struct igb_q_vector *q_vector;
797
798 q_vector = adapter->q_vector[v_idx];
799 q_vector->tx_ring = &adapter->tx_ring[ring_idx];
800 q_vector->tx_ring->q_vector = q_vector;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000801 q_vector->itr_val = adapter->tx_itr_setting;
802 if (q_vector->itr_val && q_vector->itr_val <= 3)
803 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +0000804}
805
806/**
807 * igb_map_ring_to_vector - maps allocated queues to vectors
808 *
809 * This function maps the recently allocated queues to vectors.
810 **/
811static int igb_map_ring_to_vector(struct igb_adapter *adapter)
812{
813 int i;
814 int v_idx = 0;
815
816 if ((adapter->num_q_vectors < adapter->num_rx_queues) ||
817 (adapter->num_q_vectors < adapter->num_tx_queues))
818 return -ENOMEM;
819
820 if (adapter->num_q_vectors >=
821 (adapter->num_rx_queues + adapter->num_tx_queues)) {
822 for (i = 0; i < adapter->num_rx_queues; i++)
823 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
824 for (i = 0; i < adapter->num_tx_queues; i++)
825 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
826 } else {
827 for (i = 0; i < adapter->num_rx_queues; i++) {
828 if (i < adapter->num_tx_queues)
829 igb_map_tx_ring_to_vector(adapter, i, v_idx);
830 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
831 }
832 for (; i < adapter->num_tx_queues; i++)
833 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
834 }
835 return 0;
836}
837
838/**
839 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
840 *
841 * This function initializes the interrupts and allocates all of the queues.
842 **/
843static int igb_init_interrupt_scheme(struct igb_adapter *adapter)
844{
845 struct pci_dev *pdev = adapter->pdev;
846 int err;
847
848 igb_set_interrupt_capability(adapter);
849
850 err = igb_alloc_q_vectors(adapter);
851 if (err) {
852 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
853 goto err_alloc_q_vectors;
854 }
855
856 err = igb_alloc_queues(adapter);
857 if (err) {
858 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
859 goto err_alloc_queues;
860 }
861
862 err = igb_map_ring_to_vector(adapter);
863 if (err) {
864 dev_err(&pdev->dev, "Invalid q_vector to ring mapping\n");
865 goto err_map_queues;
866 }
867
868
869 return 0;
870err_map_queues:
871 igb_free_queues(adapter);
872err_alloc_queues:
873 igb_free_q_vectors(adapter);
874err_alloc_q_vectors:
875 igb_reset_interrupt_capability(adapter);
876 return err;
877}
878
879/**
Auke Kok9d5c8242008-01-24 02:22:38 -0800880 * igb_request_irq - initialize interrupts
881 *
882 * Attempts to configure interrupts using the best available
883 * capabilities of the hardware and kernel.
884 **/
885static int igb_request_irq(struct igb_adapter *adapter)
886{
887 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000888 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800889 int err = 0;
890
891 if (adapter->msix_entries) {
892 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700893 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -0800894 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -0800895 /* fall back to MSI */
Alexander Duyck047e0032009-10-27 15:49:27 +0000896 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800897 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700898 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -0800899 igb_free_all_tx_resources(adapter);
900 igb_free_all_rx_resources(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +0000901 adapter->num_tx_queues = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800902 adapter->num_rx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +0000903 adapter->num_q_vectors = 1;
904 err = igb_alloc_q_vectors(adapter);
905 if (err) {
906 dev_err(&pdev->dev,
907 "Unable to allocate memory for vectors\n");
908 goto request_done;
909 }
910 err = igb_alloc_queues(adapter);
911 if (err) {
912 dev_err(&pdev->dev,
913 "Unable to allocate memory for queues\n");
914 igb_free_q_vectors(adapter);
915 goto request_done;
916 }
917 igb_setup_all_tx_resources(adapter);
918 igb_setup_all_rx_resources(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700919 } else {
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000920 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -0800921 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700922
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700923 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Joe Perchesa0607fd2009-11-18 23:29:17 -0800924 err = request_irq(adapter->pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +0000925 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800926 if (!err)
927 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +0000928
Auke Kok9d5c8242008-01-24 02:22:38 -0800929 /* fall back to legacy interrupts */
930 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700931 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -0800932 }
933
Joe Perchesa0607fd2009-11-18 23:29:17 -0800934 err = request_irq(adapter->pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +0000935 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800936
Andy Gospodarek6cb5e572008-02-15 14:05:25 -0800937 if (err)
Auke Kok9d5c8242008-01-24 02:22:38 -0800938 dev_err(&adapter->pdev->dev, "Error %d getting interrupt\n",
939 err);
Auke Kok9d5c8242008-01-24 02:22:38 -0800940
941request_done:
942 return err;
943}
944
945static void igb_free_irq(struct igb_adapter *adapter)
946{
Auke Kok9d5c8242008-01-24 02:22:38 -0800947 if (adapter->msix_entries) {
948 int vector = 0, i;
949
Alexander Duyck047e0032009-10-27 15:49:27 +0000950 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800951
Alexander Duyck047e0032009-10-27 15:49:27 +0000952 for (i = 0; i < adapter->num_q_vectors; i++) {
953 struct igb_q_vector *q_vector = adapter->q_vector[i];
954 free_irq(adapter->msix_entries[vector++].vector,
955 q_vector);
956 }
957 } else {
958 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800959 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800960}
961
962/**
963 * igb_irq_disable - Mask off interrupt generation on the NIC
964 * @adapter: board private structure
965 **/
966static void igb_irq_disable(struct igb_adapter *adapter)
967{
968 struct e1000_hw *hw = &adapter->hw;
969
Alexander Duyck25568a52009-10-27 23:49:59 +0000970 /*
971 * we need to be careful when disabling interrupts. The VFs are also
972 * mapped into these registers and so clearing the bits can cause
973 * issues on the VF drivers so we only need to clear what we set
974 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800975 if (adapter->msix_entries) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +0000976 u32 regval = rd32(E1000_EIAM);
977 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
978 wr32(E1000_EIMC, adapter->eims_enable_mask);
979 regval = rd32(E1000_EIAC);
980 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -0800981 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700982
983 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -0800984 wr32(E1000_IMC, ~0);
985 wrfl();
986 synchronize_irq(adapter->pdev->irq);
987}
988
989/**
990 * igb_irq_enable - Enable default interrupt generation settings
991 * @adapter: board private structure
992 **/
993static void igb_irq_enable(struct igb_adapter *adapter)
994{
995 struct e1000_hw *hw = &adapter->hw;
996
997 if (adapter->msix_entries) {
Alexander Duyck25568a52009-10-27 23:49:59 +0000998 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC;
Alexander Duyck2dfd1212009-09-03 14:49:15 +0000999 u32 regval = rd32(E1000_EIAC);
1000 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1001 regval = rd32(E1000_EIAM);
1002 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001003 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001004 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001005 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001006 ims |= E1000_IMS_VMMB;
1007 }
Alexander Duyck55cac242009-11-19 12:42:21 +00001008 if (adapter->hw.mac.type == e1000_82580)
1009 ims |= E1000_IMS_DRSTA;
1010
Alexander Duyck25568a52009-10-27 23:49:59 +00001011 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001012 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001013 wr32(E1000_IMS, IMS_ENABLE_MASK |
1014 E1000_IMS_DRSTA);
1015 wr32(E1000_IAM, IMS_ENABLE_MASK |
1016 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001017 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001018}
1019
1020static void igb_update_mng_vlan(struct igb_adapter *adapter)
1021{
Alexander Duyck51466232009-10-27 23:47:35 +00001022 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001023 u16 vid = adapter->hw.mng_cookie.vlan_id;
1024 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001025
Alexander Duyck51466232009-10-27 23:47:35 +00001026 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1027 /* add VID to filter table */
1028 igb_vfta_set(hw, vid, true);
1029 adapter->mng_vlan_id = vid;
1030 } else {
1031 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1032 }
1033
1034 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1035 (vid != old_vid) &&
1036 !vlan_group_get_device(adapter->vlgrp, old_vid)) {
1037 /* remove VID from filter table */
1038 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001039 }
1040}
1041
1042/**
1043 * igb_release_hw_control - release control of the h/w to f/w
1044 * @adapter: address of board private structure
1045 *
1046 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1047 * For ASF and Pass Through versions of f/w this means that the
1048 * driver is no longer loaded.
1049 *
1050 **/
1051static void igb_release_hw_control(struct igb_adapter *adapter)
1052{
1053 struct e1000_hw *hw = &adapter->hw;
1054 u32 ctrl_ext;
1055
1056 /* Let firmware take over control of h/w */
1057 ctrl_ext = rd32(E1000_CTRL_EXT);
1058 wr32(E1000_CTRL_EXT,
1059 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1060}
1061
Auke Kok9d5c8242008-01-24 02:22:38 -08001062/**
1063 * igb_get_hw_control - get control of the h/w from f/w
1064 * @adapter: address of board private structure
1065 *
1066 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1067 * For ASF and Pass Through versions of f/w this means that
1068 * the driver is loaded.
1069 *
1070 **/
1071static void igb_get_hw_control(struct igb_adapter *adapter)
1072{
1073 struct e1000_hw *hw = &adapter->hw;
1074 u32 ctrl_ext;
1075
1076 /* Let firmware know the driver has taken over */
1077 ctrl_ext = rd32(E1000_CTRL_EXT);
1078 wr32(E1000_CTRL_EXT,
1079 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1080}
1081
Auke Kok9d5c8242008-01-24 02:22:38 -08001082/**
1083 * igb_configure - configure the hardware for RX and TX
1084 * @adapter: private board structure
1085 **/
1086static void igb_configure(struct igb_adapter *adapter)
1087{
1088 struct net_device *netdev = adapter->netdev;
1089 int i;
1090
1091 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001092 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001093
1094 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001095
Alexander Duyck85b430b2009-10-27 15:50:29 +00001096 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001097 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001098 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001099
1100 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001101 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001102
1103 igb_rx_fifo_flush_82575(&adapter->hw);
1104
Alexander Duyckc493ea42009-03-20 00:16:50 +00001105 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001106 * at least 1 descriptor unused to make sure
1107 * next_to_use != next_to_clean */
1108 for (i = 0; i < adapter->num_rx_queues; i++) {
1109 struct igb_ring *ring = &adapter->rx_ring[i];
Alexander Duyckc493ea42009-03-20 00:16:50 +00001110 igb_alloc_rx_buffers_adv(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001111 }
1112
1113
1114 adapter->tx_queue_len = netdev->tx_queue_len;
1115}
1116
Nick Nunley88a268c2010-02-17 01:01:59 +00001117/**
1118 * igb_power_up_link - Power up the phy/serdes link
1119 * @adapter: address of board private structure
1120 **/
1121void igb_power_up_link(struct igb_adapter *adapter)
1122{
1123 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1124 igb_power_up_phy_copper(&adapter->hw);
1125 else
1126 igb_power_up_serdes_link_82575(&adapter->hw);
1127}
1128
1129/**
1130 * igb_power_down_link - Power down the phy/serdes link
1131 * @adapter: address of board private structure
1132 */
1133static void igb_power_down_link(struct igb_adapter *adapter)
1134{
1135 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1136 igb_power_down_phy_copper_82575(&adapter->hw);
1137 else
1138 igb_shutdown_serdes_link_82575(&adapter->hw);
1139}
Auke Kok9d5c8242008-01-24 02:22:38 -08001140
1141/**
1142 * igb_up - Open the interface and prepare it to handle traffic
1143 * @adapter: board private structure
1144 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001145int igb_up(struct igb_adapter *adapter)
1146{
1147 struct e1000_hw *hw = &adapter->hw;
1148 int i;
1149
1150 /* hardware has been reset, we need to reload some things */
1151 igb_configure(adapter);
1152
1153 clear_bit(__IGB_DOWN, &adapter->state);
1154
Alexander Duyck047e0032009-10-27 15:49:27 +00001155 for (i = 0; i < adapter->num_q_vectors; i++) {
1156 struct igb_q_vector *q_vector = adapter->q_vector[i];
1157 napi_enable(&q_vector->napi);
1158 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001159 if (adapter->msix_entries)
Auke Kok9d5c8242008-01-24 02:22:38 -08001160 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001161 else
1162 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001163
1164 /* Clear any pending interrupts. */
1165 rd32(E1000_ICR);
1166 igb_irq_enable(adapter);
1167
Alexander Duyckd4960302009-10-27 15:53:45 +00001168 /* notify VFs that reset has been completed */
1169 if (adapter->vfs_allocated_count) {
1170 u32 reg_data = rd32(E1000_CTRL_EXT);
1171 reg_data |= E1000_CTRL_EXT_PFRSTD;
1172 wr32(E1000_CTRL_EXT, reg_data);
1173 }
1174
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001175 netif_tx_start_all_queues(adapter->netdev);
1176
Alexander Duyck25568a52009-10-27 23:49:59 +00001177 /* start the watchdog. */
1178 hw->mac.get_link_status = 1;
1179 schedule_work(&adapter->watchdog_task);
1180
Auke Kok9d5c8242008-01-24 02:22:38 -08001181 return 0;
1182}
1183
1184void igb_down(struct igb_adapter *adapter)
1185{
Auke Kok9d5c8242008-01-24 02:22:38 -08001186 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001187 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001188 u32 tctl, rctl;
1189 int i;
1190
1191 /* signal that we're down so the interrupt handler does not
1192 * reschedule our watchdog timer */
1193 set_bit(__IGB_DOWN, &adapter->state);
1194
1195 /* disable receives in the hardware */
1196 rctl = rd32(E1000_RCTL);
1197 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1198 /* flush and sleep below */
1199
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001200 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001201
1202 /* disable transmits in the hardware */
1203 tctl = rd32(E1000_TCTL);
1204 tctl &= ~E1000_TCTL_EN;
1205 wr32(E1000_TCTL, tctl);
1206 /* flush both disables and wait for them to finish */
1207 wrfl();
1208 msleep(10);
1209
Alexander Duyck047e0032009-10-27 15:49:27 +00001210 for (i = 0; i < adapter->num_q_vectors; i++) {
1211 struct igb_q_vector *q_vector = adapter->q_vector[i];
1212 napi_disable(&q_vector->napi);
1213 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001214
Auke Kok9d5c8242008-01-24 02:22:38 -08001215 igb_irq_disable(adapter);
1216
1217 del_timer_sync(&adapter->watchdog_timer);
1218 del_timer_sync(&adapter->phy_info_timer);
1219
1220 netdev->tx_queue_len = adapter->tx_queue_len;
1221 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001222
1223 /* record the stats before reset*/
1224 igb_update_stats(adapter);
1225
Auke Kok9d5c8242008-01-24 02:22:38 -08001226 adapter->link_speed = 0;
1227 adapter->link_duplex = 0;
1228
Jeff Kirsher30236822008-06-24 17:01:15 -07001229 if (!pci_channel_offline(adapter->pdev))
1230 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001231 igb_clean_all_tx_rings(adapter);
1232 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001233#ifdef CONFIG_IGB_DCA
1234
1235 /* since we reset the hardware DCA settings were cleared */
1236 igb_setup_dca(adapter);
1237#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001238}
1239
1240void igb_reinit_locked(struct igb_adapter *adapter)
1241{
1242 WARN_ON(in_interrupt());
1243 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1244 msleep(1);
1245 igb_down(adapter);
1246 igb_up(adapter);
1247 clear_bit(__IGB_RESETTING, &adapter->state);
1248}
1249
1250void igb_reset(struct igb_adapter *adapter)
1251{
Alexander Duyck090b1792009-10-27 23:51:55 +00001252 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001253 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001254 struct e1000_mac_info *mac = &hw->mac;
1255 struct e1000_fc_info *fc = &hw->fc;
Auke Kok9d5c8242008-01-24 02:22:38 -08001256 u32 pba = 0, tx_space, min_tx_space, min_rx_space;
1257 u16 hwm;
1258
1259 /* Repartition Pba for greater than 9k mtu
1260 * To take effect CTRL.RST is required.
1261 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001262 switch (mac->type) {
Alexander Duyck55cac242009-11-19 12:42:21 +00001263 case e1000_82580:
1264 pba = rd32(E1000_RXPBS);
1265 pba = igb_rxpbs_adjust_82580(pba);
1266 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001267 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001268 pba = rd32(E1000_RXPBS);
1269 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001270 break;
1271 case e1000_82575:
1272 default:
1273 pba = E1000_PBA_34K;
1274 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001275 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001276
Alexander Duyck2d064c02008-07-08 15:10:12 -07001277 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1278 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001279 /* adjust PBA for jumbo frames */
1280 wr32(E1000_PBA, pba);
1281
1282 /* To maintain wire speed transmits, the Tx FIFO should be
1283 * large enough to accommodate two full transmit packets,
1284 * rounded up to the next 1KB and expressed in KB. Likewise,
1285 * the Rx FIFO should be large enough to accommodate at least
1286 * one full receive packet and is similarly rounded up and
1287 * expressed in KB. */
1288 pba = rd32(E1000_PBA);
1289 /* upper 16 bits has Tx packet buffer allocation size in KB */
1290 tx_space = pba >> 16;
1291 /* lower 16 bits has Rx packet buffer allocation size in KB */
1292 pba &= 0xffff;
1293 /* the tx fifo also stores 16 bytes of information about the tx
1294 * but don't include ethernet FCS because hardware appends it */
1295 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001296 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001297 ETH_FCS_LEN) * 2;
1298 min_tx_space = ALIGN(min_tx_space, 1024);
1299 min_tx_space >>= 10;
1300 /* software strips receive CRC, so leave room for it */
1301 min_rx_space = adapter->max_frame_size;
1302 min_rx_space = ALIGN(min_rx_space, 1024);
1303 min_rx_space >>= 10;
1304
1305 /* If current Tx allocation is less than the min Tx FIFO size,
1306 * and the min Tx FIFO size is less than the current Rx FIFO
1307 * allocation, take space away from current Rx allocation */
1308 if (tx_space < min_tx_space &&
1309 ((min_tx_space - tx_space) < pba)) {
1310 pba = pba - (min_tx_space - tx_space);
1311
1312 /* if short on rx space, rx wins and must trump tx
1313 * adjustment */
1314 if (pba < min_rx_space)
1315 pba = min_rx_space;
1316 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001317 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001318 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001319
1320 /* flow control settings */
1321 /* The high water mark must be low enough to fit one full frame
1322 * (or the size used for early receive) above it in the Rx FIFO.
1323 * Set it to the lower of:
1324 * - 90% of the Rx FIFO size, or
1325 * - the full Rx FIFO size minus one full frame */
1326 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001327 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001328
Alexander Duyckd405ea32009-12-23 13:21:27 +00001329 fc->high_water = hwm & 0xFFF0; /* 16-byte granularity */
1330 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001331 fc->pause_time = 0xFFFF;
1332 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001333 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001334
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001335 /* disable receive for all VFs and wait one second */
1336 if (adapter->vfs_allocated_count) {
1337 int i;
1338 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001339 adapter->vf_data[i].flags = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001340
1341 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001342 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001343
1344 /* disable transmits and receives */
1345 wr32(E1000_VFRE, 0);
1346 wr32(E1000_VFTE, 0);
1347 }
1348
Auke Kok9d5c8242008-01-24 02:22:38 -08001349 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001350 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001351 wr32(E1000_WUC, 0);
1352
Alexander Duyck330a6d62009-10-27 23:51:35 +00001353 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001354 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001355
Alexander Duyck55cac242009-11-19 12:42:21 +00001356 if (hw->mac.type == e1000_82580) {
1357 u32 reg = rd32(E1000_PCIEMISC);
1358 wr32(E1000_PCIEMISC,
1359 reg & ~E1000_PCIEMISC_LX_DECISION);
1360 }
Nick Nunley88a268c2010-02-17 01:01:59 +00001361 if (!netif_running(adapter->netdev))
1362 igb_power_down_link(adapter);
1363
Auke Kok9d5c8242008-01-24 02:22:38 -08001364 igb_update_mng_vlan(adapter);
1365
1366 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1367 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1368
Alexander Duyck330a6d62009-10-27 23:51:35 +00001369 igb_reset_adaptive(hw);
1370 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001371}
1372
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001373static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00001374 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001375 .ndo_stop = igb_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08001376 .ndo_start_xmit = igb_xmit_frame_adv,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001377 .ndo_get_stats = igb_get_stats,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001378 .ndo_set_rx_mode = igb_set_rx_mode,
1379 .ndo_set_multicast_list = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001380 .ndo_set_mac_address = igb_set_mac,
1381 .ndo_change_mtu = igb_change_mtu,
1382 .ndo_do_ioctl = igb_ioctl,
1383 .ndo_tx_timeout = igb_tx_timeout,
1384 .ndo_validate_addr = eth_validate_addr,
1385 .ndo_vlan_rx_register = igb_vlan_rx_register,
1386 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1387 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001388 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1389 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1390 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
1391 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001392#ifdef CONFIG_NET_POLL_CONTROLLER
1393 .ndo_poll_controller = igb_netpoll,
1394#endif
1395};
1396
Taku Izumi42bfd33a2008-06-20 12:10:30 +09001397/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001398 * igb_probe - Device Initialization Routine
1399 * @pdev: PCI device information struct
1400 * @ent: entry in igb_pci_tbl
1401 *
1402 * Returns 0 on success, negative on failure
1403 *
1404 * igb_probe initializes an adapter identified by a pci_dev structure.
1405 * The OS initialization, configuring of the adapter private structure,
1406 * and a hardware reset occur.
1407 **/
1408static int __devinit igb_probe(struct pci_dev *pdev,
1409 const struct pci_device_id *ent)
1410{
1411 struct net_device *netdev;
1412 struct igb_adapter *adapter;
1413 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00001414 u16 eeprom_data = 0;
1415 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08001416 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
1417 unsigned long mmio_start, mmio_len;
David S. Miller2d6a5e92009-03-17 15:01:30 -07001418 int err, pci_using_dac;
Auke Kok9d5c8242008-01-24 02:22:38 -08001419 u16 eeprom_apme_mask = IGB_EEPROM_APME;
1420 u32 part_num;
1421
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001422 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001423 if (err)
1424 return err;
1425
1426 pci_using_dac = 0;
Yang Hongyang6a355282009-04-06 19:01:13 -07001427 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001428 if (!err) {
Yang Hongyang6a355282009-04-06 19:01:13 -07001429 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001430 if (!err)
1431 pci_using_dac = 1;
1432 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07001433 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001434 if (err) {
Yang Hongyang284901a2009-04-06 19:01:15 -07001435 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001436 if (err) {
1437 dev_err(&pdev->dev, "No usable DMA "
1438 "configuration, aborting\n");
1439 goto err_dma;
1440 }
1441 }
1442 }
1443
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001444 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
1445 IORESOURCE_MEM),
1446 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08001447 if (err)
1448 goto err_pci_reg;
1449
Frans Pop19d5afd2009-10-02 10:04:12 -07001450 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08001451
Auke Kok9d5c8242008-01-24 02:22:38 -08001452 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07001453 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001454
1455 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08001456 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
1457 IGB_ABS_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08001458 if (!netdev)
1459 goto err_alloc_etherdev;
1460
1461 SET_NETDEV_DEV(netdev, &pdev->dev);
1462
1463 pci_set_drvdata(pdev, netdev);
1464 adapter = netdev_priv(netdev);
1465 adapter->netdev = netdev;
1466 adapter->pdev = pdev;
1467 hw = &adapter->hw;
1468 hw->back = adapter;
1469 adapter->msg_enable = NETIF_MSG_DRV | NETIF_MSG_PROBE;
1470
1471 mmio_start = pci_resource_start(pdev, 0);
1472 mmio_len = pci_resource_len(pdev, 0);
1473
1474 err = -EIO;
Alexander Duyck28b07592009-02-06 23:20:31 +00001475 hw->hw_addr = ioremap(mmio_start, mmio_len);
1476 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08001477 goto err_ioremap;
1478
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001479 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08001480 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001481 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08001482
1483 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1484
1485 netdev->mem_start = mmio_start;
1486 netdev->mem_end = mmio_start + mmio_len;
1487
Auke Kok9d5c8242008-01-24 02:22:38 -08001488 /* PCI config space info */
1489 hw->vendor_id = pdev->vendor;
1490 hw->device_id = pdev->device;
1491 hw->revision_id = pdev->revision;
1492 hw->subsystem_vendor_id = pdev->subsystem_vendor;
1493 hw->subsystem_device_id = pdev->subsystem_device;
1494
Auke Kok9d5c8242008-01-24 02:22:38 -08001495 /* Copy the default MAC, PHY and NVM function pointers */
1496 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
1497 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
1498 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
1499 /* Initialize skew-specific constants */
1500 err = ei->get_invariants(hw);
1501 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00001502 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08001503
Alexander Duyck450c87c2009-02-06 23:22:11 +00001504 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08001505 err = igb_sw_init(adapter);
1506 if (err)
1507 goto err_sw_init;
1508
1509 igb_get_bus_info_pcie(hw);
1510
1511 hw->phy.autoneg_wait_to_complete = false;
1512 hw->mac.adaptive_ifs = true;
1513
1514 /* Copper options */
1515 if (hw->phy.media_type == e1000_media_type_copper) {
1516 hw->phy.mdix = AUTO_ALL_MODES;
1517 hw->phy.disable_polarity_correction = false;
1518 hw->phy.ms_type = e1000_ms_hw_default;
1519 }
1520
1521 if (igb_check_reset_block(hw))
1522 dev_info(&pdev->dev,
1523 "PHY reset is blocked due to SOL/IDER session.\n");
1524
1525 netdev->features = NETIF_F_SG |
Alexander Duyck7d8eb292009-02-06 23:18:27 +00001526 NETIF_F_IP_CSUM |
Auke Kok9d5c8242008-01-24 02:22:38 -08001527 NETIF_F_HW_VLAN_TX |
1528 NETIF_F_HW_VLAN_RX |
1529 NETIF_F_HW_VLAN_FILTER;
1530
Alexander Duyck7d8eb292009-02-06 23:18:27 +00001531 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08001532 netdev->features |= NETIF_F_TSO;
Auke Kok9d5c8242008-01-24 02:22:38 -08001533 netdev->features |= NETIF_F_TSO6;
Herbert Xu5c0999b2009-01-19 15:20:57 -08001534 netdev->features |= NETIF_F_GRO;
Alexander Duyckd3352522008-07-08 15:12:13 -07001535
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07001536 netdev->vlan_features |= NETIF_F_TSO;
1537 netdev->vlan_features |= NETIF_F_TSO6;
Alexander Duyck7d8eb292009-02-06 23:18:27 +00001538 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00001539 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07001540 netdev->vlan_features |= NETIF_F_SG;
1541
Auke Kok9d5c8242008-01-24 02:22:38 -08001542 if (pci_using_dac)
1543 netdev->features |= NETIF_F_HIGHDMA;
1544
Alexander Duyck5b043fb2009-10-27 23:52:31 +00001545 if (hw->mac.type >= e1000_82576)
Jesse Brandeburgb9473562009-04-27 22:36:13 +00001546 netdev->features |= NETIF_F_SCTP_CSUM;
1547
Alexander Duyck330a6d62009-10-27 23:51:35 +00001548 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001549
1550 /* before reading the NVM, reset the controller to put the device in a
1551 * known good starting state */
1552 hw->mac.ops.reset_hw(hw);
1553
1554 /* make sure the NVM is good */
1555 if (igb_validate_nvm_checksum(hw) < 0) {
1556 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
1557 err = -EIO;
1558 goto err_eeprom;
1559 }
1560
1561 /* copy the MAC address out of the NVM */
1562 if (hw->mac.ops.read_mac_addr(hw))
1563 dev_err(&pdev->dev, "NVM Read Error\n");
1564
1565 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
1566 memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
1567
1568 if (!is_valid_ether_addr(netdev->perm_addr)) {
1569 dev_err(&pdev->dev, "Invalid MAC Address\n");
1570 err = -EIO;
1571 goto err_eeprom;
1572 }
1573
Alexander Duyck0e340482009-03-20 00:17:08 +00001574 setup_timer(&adapter->watchdog_timer, &igb_watchdog,
1575 (unsigned long) adapter);
1576 setup_timer(&adapter->phy_info_timer, &igb_update_phy_info,
1577 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001578
1579 INIT_WORK(&adapter->reset_task, igb_reset_task);
1580 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
1581
Alexander Duyck450c87c2009-02-06 23:22:11 +00001582 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08001583 adapter->fc_autoneg = true;
1584 hw->mac.autoneg = true;
1585 hw->phy.autoneg_advertised = 0x2f;
1586
Alexander Duyck0cce1192009-07-23 18:10:24 +00001587 hw->fc.requested_mode = e1000_fc_default;
1588 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08001589
Auke Kok9d5c8242008-01-24 02:22:38 -08001590 igb_validate_mdi_setting(hw);
1591
Auke Kok9d5c8242008-01-24 02:22:38 -08001592 /* Initial Wake on LAN setting If APM wake is enabled in the EEPROM,
1593 * enable the ACPI Magic Packet filter
1594 */
1595
Alexander Duycka2cf8b62009-03-13 20:41:17 +00001596 if (hw->bus.func == 0)
Alexander Duyck312c75a2009-02-06 23:17:47 +00001597 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
Alexander Duyck55cac242009-11-19 12:42:21 +00001598 else if (hw->mac.type == e1000_82580)
1599 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
1600 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
1601 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00001602 else if (hw->bus.func == 1)
1603 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08001604
1605 if (eeprom_data & eeprom_apme_mask)
1606 adapter->eeprom_wol |= E1000_WUFC_MAG;
1607
1608 /* now that we have the eeprom settings, apply the special cases where
1609 * the eeprom may be wrong or the board simply won't support wake on
1610 * lan on a particular port */
1611 switch (pdev->device) {
1612 case E1000_DEV_ID_82575GB_QUAD_COPPER:
1613 adapter->eeprom_wol = 0;
1614 break;
1615 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07001616 case E1000_DEV_ID_82576_FIBER:
1617 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08001618 /* Wake events only supported on port A for dual fiber
1619 * regardless of eeprom setting */
1620 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
1621 adapter->eeprom_wol = 0;
1622 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00001623 case E1000_DEV_ID_82576_QUAD_COPPER:
1624 /* if quad port adapter, disable WoL on all but port A */
1625 if (global_quad_port_a != 0)
1626 adapter->eeprom_wol = 0;
1627 else
1628 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
1629 /* Reset for multiple quad port adapters */
1630 if (++global_quad_port_a == 4)
1631 global_quad_port_a = 0;
1632 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08001633 }
1634
1635 /* initialize the wol settings based on the eeprom settings */
1636 adapter->wol = adapter->eeprom_wol;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00001637 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
Auke Kok9d5c8242008-01-24 02:22:38 -08001638
1639 /* reset the hardware with the new settings */
1640 igb_reset(adapter);
1641
1642 /* let the f/w know that the h/w is now under the control of the
1643 * driver. */
1644 igb_get_hw_control(adapter);
1645
Auke Kok9d5c8242008-01-24 02:22:38 -08001646 strcpy(netdev->name, "eth%d");
1647 err = register_netdev(netdev);
1648 if (err)
1649 goto err_register;
1650
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00001651 /* carrier off reporting is important to ethtool even BEFORE open */
1652 netif_carrier_off(netdev);
1653
Jeff Kirsher421e02f2008-10-17 11:08:31 -07001654#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08001655 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001656 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001657 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001658 igb_setup_dca(adapter);
1659 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00001660
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001661#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001662 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
1663 /* print bus type/speed/width info */
Johannes Berg7c510e42008-10-27 17:47:26 -07001664 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001665 netdev->name,
Alexander Duyck559e9c42009-10-27 23:52:50 +00001666 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
1667 "unknown"),
Alexander Duyck59c3de82009-03-31 20:38:00 +00001668 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
1669 (hw->bus.width == e1000_bus_width_pcie_x2) ? "Width x2" :
1670 (hw->bus.width == e1000_bus_width_pcie_x1) ? "Width x1" :
1671 "unknown"),
Johannes Berg7c510e42008-10-27 17:47:26 -07001672 netdev->dev_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08001673
1674 igb_read_part_num(hw, &part_num);
1675 dev_info(&pdev->dev, "%s: PBA No: %06x-%03x\n", netdev->name,
1676 (part_num >> 8), (part_num & 0xff));
1677
1678 dev_info(&pdev->dev,
1679 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
1680 adapter->msix_entries ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001681 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08001682 adapter->num_rx_queues, adapter->num_tx_queues);
1683
Auke Kok9d5c8242008-01-24 02:22:38 -08001684 return 0;
1685
1686err_register:
1687 igb_release_hw_control(adapter);
1688err_eeprom:
1689 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001690 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001691
1692 if (hw->flash_address)
1693 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08001694err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00001695 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001696 iounmap(hw->hw_addr);
1697err_ioremap:
1698 free_netdev(netdev);
1699err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00001700 pci_release_selected_regions(pdev,
1701 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08001702err_pci_reg:
1703err_dma:
1704 pci_disable_device(pdev);
1705 return err;
1706}
1707
1708/**
1709 * igb_remove - Device Removal Routine
1710 * @pdev: PCI device information struct
1711 *
1712 * igb_remove is called by the PCI subsystem to alert the driver
1713 * that it should release a PCI device. The could be caused by a
1714 * Hot-Plug event, or because the driver is going to be removed from
1715 * memory.
1716 **/
1717static void __devexit igb_remove(struct pci_dev *pdev)
1718{
1719 struct net_device *netdev = pci_get_drvdata(pdev);
1720 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001721 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001722
1723 /* flush_scheduled work may reschedule our watchdog task, so
1724 * explicitly disable watchdog tasks from being rescheduled */
1725 set_bit(__IGB_DOWN, &adapter->state);
1726 del_timer_sync(&adapter->watchdog_timer);
1727 del_timer_sync(&adapter->phy_info_timer);
1728
1729 flush_scheduled_work();
1730
Jeff Kirsher421e02f2008-10-17 11:08:31 -07001731#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001732 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001733 dev_info(&pdev->dev, "DCA disabled\n");
1734 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001735 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08001736 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001737 }
1738#endif
1739
Auke Kok9d5c8242008-01-24 02:22:38 -08001740 /* Release control of h/w to f/w. If f/w is AMT enabled, this
1741 * would have already happened in close and is redundant. */
1742 igb_release_hw_control(adapter);
1743
1744 unregister_netdev(netdev);
1745
Alexander Duyck047e0032009-10-27 15:49:27 +00001746 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001747
Alexander Duyck37680112009-02-19 20:40:30 -08001748#ifdef CONFIG_PCI_IOV
1749 /* reclaim resources allocated to VFs */
1750 if (adapter->vf_data) {
1751 /* disable iov and allow time for transactions to clear */
1752 pci_disable_sriov(pdev);
1753 msleep(500);
1754
1755 kfree(adapter->vf_data);
1756 adapter->vf_data = NULL;
1757 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
1758 msleep(100);
1759 dev_info(&pdev->dev, "IOV Disabled\n");
1760 }
1761#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00001762
Alexander Duyck28b07592009-02-06 23:20:31 +00001763 iounmap(hw->hw_addr);
1764 if (hw->flash_address)
1765 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00001766 pci_release_selected_regions(pdev,
1767 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08001768
1769 free_netdev(netdev);
1770
Frans Pop19d5afd2009-10-02 10:04:12 -07001771 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08001772
Auke Kok9d5c8242008-01-24 02:22:38 -08001773 pci_disable_device(pdev);
1774}
1775
1776/**
Alexander Duycka6b623e2009-10-27 23:47:53 +00001777 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
1778 * @adapter: board private structure to initialize
1779 *
1780 * This function initializes the vf specific data storage and then attempts to
1781 * allocate the VFs. The reason for ordering it this way is because it is much
1782 * mor expensive time wise to disable SR-IOV than it is to allocate and free
1783 * the memory for the VFs.
1784 **/
1785static void __devinit igb_probe_vfs(struct igb_adapter * adapter)
1786{
1787#ifdef CONFIG_PCI_IOV
1788 struct pci_dev *pdev = adapter->pdev;
1789
1790 if (adapter->vfs_allocated_count > 7)
1791 adapter->vfs_allocated_count = 7;
1792
1793 if (adapter->vfs_allocated_count) {
1794 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
1795 sizeof(struct vf_data_storage),
1796 GFP_KERNEL);
1797 /* if allocation failed then we do not support SR-IOV */
1798 if (!adapter->vf_data) {
1799 adapter->vfs_allocated_count = 0;
1800 dev_err(&pdev->dev, "Unable to allocate memory for VF "
1801 "Data Storage\n");
1802 }
1803 }
1804
1805 if (pci_enable_sriov(pdev, adapter->vfs_allocated_count)) {
1806 kfree(adapter->vf_data);
1807 adapter->vf_data = NULL;
1808#endif /* CONFIG_PCI_IOV */
1809 adapter->vfs_allocated_count = 0;
1810#ifdef CONFIG_PCI_IOV
1811 } else {
1812 unsigned char mac_addr[ETH_ALEN];
1813 int i;
1814 dev_info(&pdev->dev, "%d vfs allocated\n",
1815 adapter->vfs_allocated_count);
1816 for (i = 0; i < adapter->vfs_allocated_count; i++) {
1817 random_ether_addr(mac_addr);
1818 igb_set_vf_mac(adapter, i, mac_addr);
1819 }
1820 }
1821#endif /* CONFIG_PCI_IOV */
1822}
1823
Alexander Duyck115f4592009-11-12 18:37:00 +00001824
1825/**
1826 * igb_init_hw_timer - Initialize hardware timer used with IEEE 1588 timestamp
1827 * @adapter: board private structure to initialize
1828 *
1829 * igb_init_hw_timer initializes the function pointer and values for the hw
1830 * timer found in hardware.
1831 **/
1832static void igb_init_hw_timer(struct igb_adapter *adapter)
1833{
1834 struct e1000_hw *hw = &adapter->hw;
1835
1836 switch (hw->mac.type) {
Alexander Duyck55cac242009-11-19 12:42:21 +00001837 case e1000_82580:
1838 memset(&adapter->cycles, 0, sizeof(adapter->cycles));
1839 adapter->cycles.read = igb_read_clock;
1840 adapter->cycles.mask = CLOCKSOURCE_MASK(64);
1841 adapter->cycles.mult = 1;
1842 /*
1843 * The 82580 timesync updates the system timer every 8ns by 8ns
1844 * and the value cannot be shifted. Instead we need to shift
1845 * the registers to generate a 64bit timer value. As a result
1846 * SYSTIMR/L/H, TXSTMPL/H, RXSTMPL/H all have to be shifted by
1847 * 24 in order to generate a larger value for synchronization.
1848 */
1849 adapter->cycles.shift = IGB_82580_TSYNC_SHIFT;
1850 /* disable system timer temporarily by setting bit 31 */
1851 wr32(E1000_TSAUXC, 0x80000000);
1852 wrfl();
1853
1854 /* Set registers so that rollover occurs soon to test this. */
1855 wr32(E1000_SYSTIMR, 0x00000000);
1856 wr32(E1000_SYSTIML, 0x80000000);
1857 wr32(E1000_SYSTIMH, 0x000000FF);
1858 wrfl();
1859
1860 /* enable system timer by clearing bit 31 */
1861 wr32(E1000_TSAUXC, 0x0);
1862 wrfl();
1863
1864 timecounter_init(&adapter->clock,
1865 &adapter->cycles,
1866 ktime_to_ns(ktime_get_real()));
1867 /*
1868 * Synchronize our NIC clock against system wall clock. NIC
1869 * time stamp reading requires ~3us per sample, each sample
1870 * was pretty stable even under load => only require 10
1871 * samples for each offset comparison.
1872 */
1873 memset(&adapter->compare, 0, sizeof(adapter->compare));
1874 adapter->compare.source = &adapter->clock;
1875 adapter->compare.target = ktime_get_real;
1876 adapter->compare.num_samples = 10;
1877 timecompare_update(&adapter->compare, 0);
1878 break;
Alexander Duyck115f4592009-11-12 18:37:00 +00001879 case e1000_82576:
1880 /*
1881 * Initialize hardware timer: we keep it running just in case
1882 * that some program needs it later on.
1883 */
1884 memset(&adapter->cycles, 0, sizeof(adapter->cycles));
1885 adapter->cycles.read = igb_read_clock;
1886 adapter->cycles.mask = CLOCKSOURCE_MASK(64);
1887 adapter->cycles.mult = 1;
1888 /**
1889 * Scale the NIC clock cycle by a large factor so that
1890 * relatively small clock corrections can be added or
1891 * substracted at each clock tick. The drawbacks of a large
1892 * factor are a) that the clock register overflows more quickly
1893 * (not such a big deal) and b) that the increment per tick has
1894 * to fit into 24 bits. As a result we need to use a shift of
1895 * 19 so we can fit a value of 16 into the TIMINCA register.
1896 */
1897 adapter->cycles.shift = IGB_82576_TSYNC_SHIFT;
1898 wr32(E1000_TIMINCA,
1899 (1 << E1000_TIMINCA_16NS_SHIFT) |
1900 (16 << IGB_82576_TSYNC_SHIFT));
1901
1902 /* Set registers so that rollover occurs soon to test this. */
1903 wr32(E1000_SYSTIML, 0x00000000);
1904 wr32(E1000_SYSTIMH, 0xFF800000);
1905 wrfl();
1906
1907 timecounter_init(&adapter->clock,
1908 &adapter->cycles,
1909 ktime_to_ns(ktime_get_real()));
1910 /*
1911 * Synchronize our NIC clock against system wall clock. NIC
1912 * time stamp reading requires ~3us per sample, each sample
1913 * was pretty stable even under load => only require 10
1914 * samples for each offset comparison.
1915 */
1916 memset(&adapter->compare, 0, sizeof(adapter->compare));
1917 adapter->compare.source = &adapter->clock;
1918 adapter->compare.target = ktime_get_real;
1919 adapter->compare.num_samples = 10;
1920 timecompare_update(&adapter->compare, 0);
1921 break;
1922 case e1000_82575:
1923 /* 82575 does not support timesync */
1924 default:
1925 break;
1926 }
1927
1928}
1929
Alexander Duycka6b623e2009-10-27 23:47:53 +00001930/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001931 * igb_sw_init - Initialize general software structures (struct igb_adapter)
1932 * @adapter: board private structure to initialize
1933 *
1934 * igb_sw_init initializes the Adapter private data structure.
1935 * Fields are initialized based on PCI device information and
1936 * OS network device settings (MTU size).
1937 **/
1938static int __devinit igb_sw_init(struct igb_adapter *adapter)
1939{
1940 struct e1000_hw *hw = &adapter->hw;
1941 struct net_device *netdev = adapter->netdev;
1942 struct pci_dev *pdev = adapter->pdev;
1943
1944 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
1945
Alexander Duyck68fd9912008-11-20 00:48:10 -08001946 adapter->tx_ring_count = IGB_DEFAULT_TXD;
1947 adapter->rx_ring_count = IGB_DEFAULT_RXD;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001948 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
1949 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
1950
Auke Kok9d5c8242008-01-24 02:22:38 -08001951 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
1952 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
1953
Alexander Duycka6b623e2009-10-27 23:47:53 +00001954#ifdef CONFIG_PCI_IOV
1955 if (hw->mac.type == e1000_82576)
1956 adapter->vfs_allocated_count = max_vfs;
1957
1958#endif /* CONFIG_PCI_IOV */
Alexander Duycka99955f2009-11-12 18:37:19 +00001959 adapter->rss_queues = min_t(u32, IGB_MAX_RX_QUEUES, num_online_cpus());
1960
1961 /*
1962 * if rss_queues > 4 or vfs are going to be allocated with rss_queues
1963 * then we should combine the queues into a queue pair in order to
1964 * conserve interrupts due to limited supply
1965 */
1966 if ((adapter->rss_queues > 4) ||
1967 ((adapter->rss_queues > 1) && (adapter->vfs_allocated_count > 6)))
1968 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
1969
Alexander Duycka6b623e2009-10-27 23:47:53 +00001970 /* This call may decrease the number of queues */
Alexander Duyck047e0032009-10-27 15:49:27 +00001971 if (igb_init_interrupt_scheme(adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001972 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
1973 return -ENOMEM;
1974 }
1975
Alexander Duyck115f4592009-11-12 18:37:00 +00001976 igb_init_hw_timer(adapter);
Alexander Duycka6b623e2009-10-27 23:47:53 +00001977 igb_probe_vfs(adapter);
1978
Auke Kok9d5c8242008-01-24 02:22:38 -08001979 /* Explicitly disable IRQ since the NIC can be in any state. */
1980 igb_irq_disable(adapter);
1981
1982 set_bit(__IGB_DOWN, &adapter->state);
1983 return 0;
1984}
1985
1986/**
1987 * igb_open - Called when a network interface is made active
1988 * @netdev: network interface device structure
1989 *
1990 * Returns 0 on success, negative value on failure
1991 *
1992 * The open entry point is called when a network interface is made
1993 * active by the system (IFF_UP). At this point all resources needed
1994 * for transmit and receive operations are allocated, the interrupt
1995 * handler is registered with the OS, the watchdog timer is started,
1996 * and the stack is notified that the interface is ready.
1997 **/
1998static int igb_open(struct net_device *netdev)
1999{
2000 struct igb_adapter *adapter = netdev_priv(netdev);
2001 struct e1000_hw *hw = &adapter->hw;
2002 int err;
2003 int i;
2004
2005 /* disallow open during test */
2006 if (test_bit(__IGB_TESTING, &adapter->state))
2007 return -EBUSY;
2008
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002009 netif_carrier_off(netdev);
2010
Auke Kok9d5c8242008-01-24 02:22:38 -08002011 /* allocate transmit descriptors */
2012 err = igb_setup_all_tx_resources(adapter);
2013 if (err)
2014 goto err_setup_tx;
2015
2016 /* allocate receive descriptors */
2017 err = igb_setup_all_rx_resources(adapter);
2018 if (err)
2019 goto err_setup_rx;
2020
Nick Nunley88a268c2010-02-17 01:01:59 +00002021 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002022
Auke Kok9d5c8242008-01-24 02:22:38 -08002023 /* before we allocate an interrupt, we must be ready to handle it.
2024 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2025 * as soon as we call pci_request_irq, so we have to setup our
2026 * clean_rx handler before we do so. */
2027 igb_configure(adapter);
2028
2029 err = igb_request_irq(adapter);
2030 if (err)
2031 goto err_req_irq;
2032
2033 /* From here on the code is the same as igb_up() */
2034 clear_bit(__IGB_DOWN, &adapter->state);
2035
Alexander Duyck047e0032009-10-27 15:49:27 +00002036 for (i = 0; i < adapter->num_q_vectors; i++) {
2037 struct igb_q_vector *q_vector = adapter->q_vector[i];
2038 napi_enable(&q_vector->napi);
2039 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002040
2041 /* Clear any pending interrupts. */
2042 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07002043
2044 igb_irq_enable(adapter);
2045
Alexander Duyckd4960302009-10-27 15:53:45 +00002046 /* notify VFs that reset has been completed */
2047 if (adapter->vfs_allocated_count) {
2048 u32 reg_data = rd32(E1000_CTRL_EXT);
2049 reg_data |= E1000_CTRL_EXT_PFRSTD;
2050 wr32(E1000_CTRL_EXT, reg_data);
2051 }
2052
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07002053 netif_tx_start_all_queues(netdev);
2054
Alexander Duyck25568a52009-10-27 23:49:59 +00002055 /* start the watchdog. */
2056 hw->mac.get_link_status = 1;
2057 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002058
2059 return 0;
2060
2061err_req_irq:
2062 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002063 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002064 igb_free_all_rx_resources(adapter);
2065err_setup_rx:
2066 igb_free_all_tx_resources(adapter);
2067err_setup_tx:
2068 igb_reset(adapter);
2069
2070 return err;
2071}
2072
2073/**
2074 * igb_close - Disables a network interface
2075 * @netdev: network interface device structure
2076 *
2077 * Returns 0, this is not allowed to fail
2078 *
2079 * The close entry point is called when an interface is de-activated
2080 * by the OS. The hardware is still under the driver's control, but
2081 * needs to be disabled. A global MAC reset is issued to stop the
2082 * hardware, and all transmit and receive resources are freed.
2083 **/
2084static int igb_close(struct net_device *netdev)
2085{
2086 struct igb_adapter *adapter = netdev_priv(netdev);
2087
2088 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
2089 igb_down(adapter);
2090
2091 igb_free_irq(adapter);
2092
2093 igb_free_all_tx_resources(adapter);
2094 igb_free_all_rx_resources(adapter);
2095
Auke Kok9d5c8242008-01-24 02:22:38 -08002096 return 0;
2097}
2098
2099/**
2100 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002101 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2102 *
2103 * Return 0 on success, negative on failure
2104 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002105int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002106{
Alexander Duyck80785292009-10-27 15:51:47 +00002107 struct pci_dev *pdev = tx_ring->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002108 int size;
2109
2110 size = sizeof(struct igb_buffer) * tx_ring->count;
2111 tx_ring->buffer_info = vmalloc(size);
2112 if (!tx_ring->buffer_info)
2113 goto err;
2114 memset(tx_ring->buffer_info, 0, size);
2115
2116 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08002117 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002118 tx_ring->size = ALIGN(tx_ring->size, 4096);
2119
Alexander Duyck439705e2009-10-27 23:49:20 +00002120 tx_ring->desc = pci_alloc_consistent(pdev,
2121 tx_ring->size,
Auke Kok9d5c8242008-01-24 02:22:38 -08002122 &tx_ring->dma);
2123
2124 if (!tx_ring->desc)
2125 goto err;
2126
Auke Kok9d5c8242008-01-24 02:22:38 -08002127 tx_ring->next_to_use = 0;
2128 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002129 return 0;
2130
2131err:
2132 vfree(tx_ring->buffer_info);
Alexander Duyck047e0032009-10-27 15:49:27 +00002133 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002134 "Unable to allocate memory for the transmit descriptor ring\n");
2135 return -ENOMEM;
2136}
2137
2138/**
2139 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2140 * (Descriptors) for all queues
2141 * @adapter: board private structure
2142 *
2143 * Return 0 on success, negative on failure
2144 **/
2145static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2146{
Alexander Duyck439705e2009-10-27 23:49:20 +00002147 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002148 int i, err = 0;
2149
2150 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck80785292009-10-27 15:51:47 +00002151 err = igb_setup_tx_resources(&adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002152 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002153 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002154 "Allocation for Tx Queue %u failed\n", i);
2155 for (i--; i >= 0; i--)
Mitch Williams3b644cf2008-06-27 10:59:48 -07002156 igb_free_tx_resources(&adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002157 break;
2158 }
2159 }
2160
Alexander Duycka99955f2009-11-12 18:37:19 +00002161 for (i = 0; i < IGB_ABS_MAX_TX_QUEUES; i++) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002162 int r_idx = i % adapter->num_tx_queues;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07002163 adapter->multi_tx_table[i] = &adapter->tx_ring[r_idx];
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00002164 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002165 return err;
2166}
2167
2168/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002169 * igb_setup_tctl - configure the transmit control registers
2170 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002171 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002172void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002173{
Auke Kok9d5c8242008-01-24 02:22:38 -08002174 struct e1000_hw *hw = &adapter->hw;
2175 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002176
Alexander Duyck85b430b2009-10-27 15:50:29 +00002177 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2178 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002179
2180 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08002181 tctl = rd32(E1000_TCTL);
2182 tctl &= ~E1000_TCTL_CT;
2183 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2184 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2185
2186 igb_config_collision_dist(hw);
2187
Auke Kok9d5c8242008-01-24 02:22:38 -08002188 /* Enable transmits */
2189 tctl |= E1000_TCTL_EN;
2190
2191 wr32(E1000_TCTL, tctl);
2192}
2193
2194/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002195 * igb_configure_tx_ring - Configure transmit ring after Reset
2196 * @adapter: board private structure
2197 * @ring: tx ring to configure
2198 *
2199 * Configure a transmit ring after a reset.
2200 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002201void igb_configure_tx_ring(struct igb_adapter *adapter,
2202 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002203{
2204 struct e1000_hw *hw = &adapter->hw;
2205 u32 txdctl;
2206 u64 tdba = ring->dma;
2207 int reg_idx = ring->reg_idx;
2208
2209 /* disable the queue */
2210 txdctl = rd32(E1000_TXDCTL(reg_idx));
2211 wr32(E1000_TXDCTL(reg_idx),
2212 txdctl & ~E1000_TXDCTL_QUEUE_ENABLE);
2213 wrfl();
2214 mdelay(10);
2215
2216 wr32(E1000_TDLEN(reg_idx),
2217 ring->count * sizeof(union e1000_adv_tx_desc));
2218 wr32(E1000_TDBAL(reg_idx),
2219 tdba & 0x00000000ffffffffULL);
2220 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
2221
Alexander Duyckfce99e32009-10-27 15:51:27 +00002222 ring->head = hw->hw_addr + E1000_TDH(reg_idx);
2223 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
2224 writel(0, ring->head);
2225 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002226
2227 txdctl |= IGB_TX_PTHRESH;
2228 txdctl |= IGB_TX_HTHRESH << 8;
2229 txdctl |= IGB_TX_WTHRESH << 16;
2230
2231 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
2232 wr32(E1000_TXDCTL(reg_idx), txdctl);
2233}
2234
2235/**
2236 * igb_configure_tx - Configure transmit Unit after Reset
2237 * @adapter: board private structure
2238 *
2239 * Configure the Tx unit of the MAC after a reset.
2240 **/
2241static void igb_configure_tx(struct igb_adapter *adapter)
2242{
2243 int i;
2244
2245 for (i = 0; i < adapter->num_tx_queues; i++)
2246 igb_configure_tx_ring(adapter, &adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002247}
2248
2249/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002250 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002251 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2252 *
2253 * Returns 0 on success, negative on failure
2254 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002255int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002256{
Alexander Duyck80785292009-10-27 15:51:47 +00002257 struct pci_dev *pdev = rx_ring->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002258 int size, desc_len;
2259
2260 size = sizeof(struct igb_buffer) * rx_ring->count;
2261 rx_ring->buffer_info = vmalloc(size);
2262 if (!rx_ring->buffer_info)
2263 goto err;
2264 memset(rx_ring->buffer_info, 0, size);
2265
2266 desc_len = sizeof(union e1000_adv_rx_desc);
2267
2268 /* Round up to nearest 4K */
2269 rx_ring->size = rx_ring->count * desc_len;
2270 rx_ring->size = ALIGN(rx_ring->size, 4096);
2271
2272 rx_ring->desc = pci_alloc_consistent(pdev, rx_ring->size,
2273 &rx_ring->dma);
2274
2275 if (!rx_ring->desc)
2276 goto err;
2277
2278 rx_ring->next_to_clean = 0;
2279 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002280
Auke Kok9d5c8242008-01-24 02:22:38 -08002281 return 0;
2282
2283err:
2284 vfree(rx_ring->buffer_info);
Alexander Duyck439705e2009-10-27 23:49:20 +00002285 rx_ring->buffer_info = NULL;
Alexander Duyck80785292009-10-27 15:51:47 +00002286 dev_err(&pdev->dev, "Unable to allocate memory for "
Auke Kok9d5c8242008-01-24 02:22:38 -08002287 "the receive descriptor ring\n");
2288 return -ENOMEM;
2289}
2290
2291/**
2292 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
2293 * (Descriptors) for all queues
2294 * @adapter: board private structure
2295 *
2296 * Return 0 on success, negative on failure
2297 **/
2298static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
2299{
Alexander Duyck439705e2009-10-27 23:49:20 +00002300 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002301 int i, err = 0;
2302
2303 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck80785292009-10-27 15:51:47 +00002304 err = igb_setup_rx_resources(&adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002305 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002306 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002307 "Allocation for Rx Queue %u failed\n", i);
2308 for (i--; i >= 0; i--)
Mitch Williams3b644cf2008-06-27 10:59:48 -07002309 igb_free_rx_resources(&adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002310 break;
2311 }
2312 }
2313
2314 return err;
2315}
2316
2317/**
Alexander Duyck06cf2662009-10-27 15:53:25 +00002318 * igb_setup_mrqc - configure the multiple receive queue control registers
2319 * @adapter: Board private structure
2320 **/
2321static void igb_setup_mrqc(struct igb_adapter *adapter)
2322{
2323 struct e1000_hw *hw = &adapter->hw;
2324 u32 mrqc, rxcsum;
2325 u32 j, num_rx_queues, shift = 0, shift2 = 0;
2326 union e1000_reta {
2327 u32 dword;
2328 u8 bytes[4];
2329 } reta;
2330 static const u8 rsshash[40] = {
2331 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2, 0x41, 0x67,
2332 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0, 0xd0, 0xca, 0x2b, 0xcb,
2333 0xae, 0x7b, 0x30, 0xb4, 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30,
2334 0xf2, 0x0c, 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa };
2335
2336 /* Fill out hash function seeds */
2337 for (j = 0; j < 10; j++) {
2338 u32 rsskey = rsshash[(j * 4)];
2339 rsskey |= rsshash[(j * 4) + 1] << 8;
2340 rsskey |= rsshash[(j * 4) + 2] << 16;
2341 rsskey |= rsshash[(j * 4) + 3] << 24;
2342 array_wr32(E1000_RSSRK(0), j, rsskey);
2343 }
2344
Alexander Duycka99955f2009-11-12 18:37:19 +00002345 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002346
2347 if (adapter->vfs_allocated_count) {
2348 /* 82575 and 82576 supports 2 RSS queues for VMDq */
2349 switch (hw->mac.type) {
Alexander Duyck55cac242009-11-19 12:42:21 +00002350 case e1000_82580:
2351 num_rx_queues = 1;
2352 shift = 0;
2353 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002354 case e1000_82576:
2355 shift = 3;
2356 num_rx_queues = 2;
2357 break;
2358 case e1000_82575:
2359 shift = 2;
2360 shift2 = 6;
2361 default:
2362 break;
2363 }
2364 } else {
2365 if (hw->mac.type == e1000_82575)
2366 shift = 6;
2367 }
2368
2369 for (j = 0; j < (32 * 4); j++) {
2370 reta.bytes[j & 3] = (j % num_rx_queues) << shift;
2371 if (shift2)
2372 reta.bytes[j & 3] |= num_rx_queues << shift2;
2373 if ((j & 3) == 3)
2374 wr32(E1000_RETA(j >> 2), reta.dword);
2375 }
2376
2377 /*
2378 * Disable raw packet checksumming so that RSS hash is placed in
2379 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
2380 * offloads as they are enabled by default
2381 */
2382 rxcsum = rd32(E1000_RXCSUM);
2383 rxcsum |= E1000_RXCSUM_PCSD;
2384
2385 if (adapter->hw.mac.type >= e1000_82576)
2386 /* Enable Receive Checksum Offload for SCTP */
2387 rxcsum |= E1000_RXCSUM_CRCOFL;
2388
2389 /* Don't need to set TUOFL or IPOFL, they default to 1 */
2390 wr32(E1000_RXCSUM, rxcsum);
2391
2392 /* If VMDq is enabled then we set the appropriate mode for that, else
2393 * we default to RSS so that an RSS hash is calculated per packet even
2394 * if we are only using one queue */
2395 if (adapter->vfs_allocated_count) {
2396 if (hw->mac.type > e1000_82575) {
2397 /* Set the default pool for the PF's first queue */
2398 u32 vtctl = rd32(E1000_VT_CTL);
2399 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
2400 E1000_VT_CTL_DISABLE_DEF_POOL);
2401 vtctl |= adapter->vfs_allocated_count <<
2402 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
2403 wr32(E1000_VT_CTL, vtctl);
2404 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002405 if (adapter->rss_queues > 1)
Alexander Duyck06cf2662009-10-27 15:53:25 +00002406 mrqc = E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
2407 else
2408 mrqc = E1000_MRQC_ENABLE_VMDQ;
2409 } else {
2410 mrqc = E1000_MRQC_ENABLE_RSS_4Q;
2411 }
2412 igb_vmm_control(adapter);
2413
2414 mrqc |= (E1000_MRQC_RSS_FIELD_IPV4 |
2415 E1000_MRQC_RSS_FIELD_IPV4_TCP);
2416 mrqc |= (E1000_MRQC_RSS_FIELD_IPV6 |
2417 E1000_MRQC_RSS_FIELD_IPV6_TCP);
2418 mrqc |= (E1000_MRQC_RSS_FIELD_IPV4_UDP |
2419 E1000_MRQC_RSS_FIELD_IPV6_UDP);
2420 mrqc |= (E1000_MRQC_RSS_FIELD_IPV6_UDP_EX |
2421 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
2422
2423 wr32(E1000_MRQC, mrqc);
2424}
2425
2426/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002427 * igb_setup_rctl - configure the receive control registers
2428 * @adapter: Board private structure
2429 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002430void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002431{
2432 struct e1000_hw *hw = &adapter->hw;
2433 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002434
2435 rctl = rd32(E1000_RCTL);
2436
2437 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08002438 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08002439
Alexander Duyck69d728b2008-11-25 01:04:03 -08002440 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00002441 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08002442
Auke Kok87cb7e82008-07-08 15:08:29 -07002443 /*
2444 * enable stripping of CRC. It's unlikely this will break BMC
2445 * redirection as it did with e1000. Newer features require
2446 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00002447 */
Auke Kok87cb7e82008-07-08 15:08:29 -07002448 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08002449
Alexander Duyck559e9c42009-10-27 23:52:50 +00002450 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08002451 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08002452
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002453 /* enable LPE to prevent packets larger than max_frame_size */
2454 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08002455
Alexander Duyck952f72a2009-10-27 15:51:07 +00002456 /* disable queue 0 to prevent tail write w/o re-config */
2457 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002458
Alexander Duycke1739522009-02-19 20:39:44 -08002459 /* Attention!!! For SR-IOV PF driver operations you must enable
2460 * queue drop for all VF and PF queues to prevent head of line blocking
2461 * if an un-trusted VF does not provide descriptors to hardware.
2462 */
2463 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08002464 /* set all queue drop enable bits */
2465 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08002466 }
2467
Auke Kok9d5c8242008-01-24 02:22:38 -08002468 wr32(E1000_RCTL, rctl);
2469}
2470
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002471static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
2472 int vfn)
2473{
2474 struct e1000_hw *hw = &adapter->hw;
2475 u32 vmolr;
2476
2477 /* if it isn't the PF check to see if VFs are enabled and
2478 * increase the size to support vlan tags */
2479 if (vfn < adapter->vfs_allocated_count &&
2480 adapter->vf_data[vfn].vlans_enabled)
2481 size += VLAN_TAG_SIZE;
2482
2483 vmolr = rd32(E1000_VMOLR(vfn));
2484 vmolr &= ~E1000_VMOLR_RLPML_MASK;
2485 vmolr |= size | E1000_VMOLR_LPE;
2486 wr32(E1000_VMOLR(vfn), vmolr);
2487
2488 return 0;
2489}
2490
Auke Kok9d5c8242008-01-24 02:22:38 -08002491/**
Alexander Duycke1739522009-02-19 20:39:44 -08002492 * igb_rlpml_set - set maximum receive packet size
2493 * @adapter: board private structure
2494 *
2495 * Configure maximum receivable packet size.
2496 **/
2497static void igb_rlpml_set(struct igb_adapter *adapter)
2498{
2499 u32 max_frame_size = adapter->max_frame_size;
2500 struct e1000_hw *hw = &adapter->hw;
2501 u16 pf_id = adapter->vfs_allocated_count;
2502
2503 if (adapter->vlgrp)
2504 max_frame_size += VLAN_TAG_SIZE;
2505
2506 /* if vfs are enabled we set RLPML to the largest possible request
2507 * size and set the VMOLR RLPML to the size we need */
2508 if (pf_id) {
2509 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002510 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08002511 }
2512
2513 wr32(E1000_RLPML, max_frame_size);
2514}
2515
Williams, Mitch A8151d292010-02-10 01:44:24 +00002516static inline void igb_set_vmolr(struct igb_adapter *adapter,
2517 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002518{
2519 struct e1000_hw *hw = &adapter->hw;
2520 u32 vmolr;
2521
2522 /*
2523 * This register exists only on 82576 and newer so if we are older then
2524 * we should exit and do nothing
2525 */
2526 if (hw->mac.type < e1000_82576)
2527 return;
2528
2529 vmolr = rd32(E1000_VMOLR(vfn));
Williams, Mitch A8151d292010-02-10 01:44:24 +00002530 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
2531 if (aupe)
2532 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
2533 else
2534 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002535
2536 /* clear all bits that might not be set */
2537 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
2538
Alexander Duycka99955f2009-11-12 18:37:19 +00002539 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002540 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
2541 /*
2542 * for VMDq only allow the VFs and pool 0 to accept broadcast and
2543 * multicast packets
2544 */
2545 if (vfn <= adapter->vfs_allocated_count)
2546 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
2547
2548 wr32(E1000_VMOLR(vfn), vmolr);
2549}
2550
Alexander Duycke1739522009-02-19 20:39:44 -08002551/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002552 * igb_configure_rx_ring - Configure a receive ring after Reset
2553 * @adapter: board private structure
2554 * @ring: receive ring to be configured
2555 *
2556 * Configure the Rx unit of the MAC after a reset.
2557 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002558void igb_configure_rx_ring(struct igb_adapter *adapter,
2559 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002560{
2561 struct e1000_hw *hw = &adapter->hw;
2562 u64 rdba = ring->dma;
2563 int reg_idx = ring->reg_idx;
Alexander Duyck952f72a2009-10-27 15:51:07 +00002564 u32 srrctl, rxdctl;
Alexander Duyck85b430b2009-10-27 15:50:29 +00002565
2566 /* disable the queue */
2567 rxdctl = rd32(E1000_RXDCTL(reg_idx));
2568 wr32(E1000_RXDCTL(reg_idx),
2569 rxdctl & ~E1000_RXDCTL_QUEUE_ENABLE);
2570
2571 /* Set DMA base address registers */
2572 wr32(E1000_RDBAL(reg_idx),
2573 rdba & 0x00000000ffffffffULL);
2574 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
2575 wr32(E1000_RDLEN(reg_idx),
2576 ring->count * sizeof(union e1000_adv_rx_desc));
2577
2578 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00002579 ring->head = hw->hw_addr + E1000_RDH(reg_idx);
2580 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
2581 writel(0, ring->head);
2582 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002583
Alexander Duyck952f72a2009-10-27 15:51:07 +00002584 /* set descriptor configuration */
Alexander Duyck4c844852009-10-27 15:52:07 +00002585 if (ring->rx_buffer_len < IGB_RXBUFFER_1024) {
2586 srrctl = ALIGN(ring->rx_buffer_len, 64) <<
Alexander Duyck952f72a2009-10-27 15:51:07 +00002587 E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
2588#if (PAGE_SIZE / 2) > IGB_RXBUFFER_16384
2589 srrctl |= IGB_RXBUFFER_16384 >>
2590 E1000_SRRCTL_BSIZEPKT_SHIFT;
2591#else
2592 srrctl |= (PAGE_SIZE / 2) >>
2593 E1000_SRRCTL_BSIZEPKT_SHIFT;
2594#endif
2595 srrctl |= E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
2596 } else {
Alexander Duyck4c844852009-10-27 15:52:07 +00002597 srrctl = ALIGN(ring->rx_buffer_len, 1024) >>
Alexander Duyck952f72a2009-10-27 15:51:07 +00002598 E1000_SRRCTL_BSIZEPKT_SHIFT;
2599 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
2600 }
2601
2602 wr32(E1000_SRRCTL(reg_idx), srrctl);
2603
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002604 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00002605 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002606
Alexander Duyck85b430b2009-10-27 15:50:29 +00002607 /* enable receive descriptor fetching */
2608 rxdctl = rd32(E1000_RXDCTL(reg_idx));
2609 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
2610 rxdctl &= 0xFFF00000;
2611 rxdctl |= IGB_RX_PTHRESH;
2612 rxdctl |= IGB_RX_HTHRESH << 8;
2613 rxdctl |= IGB_RX_WTHRESH << 16;
2614 wr32(E1000_RXDCTL(reg_idx), rxdctl);
2615}
2616
2617/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002618 * igb_configure_rx - Configure receive Unit after Reset
2619 * @adapter: board private structure
2620 *
2621 * Configure the Rx unit of the MAC after a reset.
2622 **/
2623static void igb_configure_rx(struct igb_adapter *adapter)
2624{
Hannes Eder91075842009-02-18 19:36:04 -08002625 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08002626
Alexander Duyck68d480c2009-10-05 06:33:08 +00002627 /* set UTA to appropriate mode */
2628 igb_set_uta(adapter);
2629
Alexander Duyck26ad9172009-10-05 06:32:49 +00002630 /* set the correct pool for the PF default MAC address in entry 0 */
2631 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
2632 adapter->vfs_allocated_count);
2633
Alexander Duyck06cf2662009-10-27 15:53:25 +00002634 /* Setup the HW Rx Head and Tail Descriptor Pointers and
2635 * the Base and Length of the Rx Descriptor Ring */
2636 for (i = 0; i < adapter->num_rx_queues; i++)
2637 igb_configure_rx_ring(adapter, &adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002638}
2639
2640/**
2641 * igb_free_tx_resources - Free Tx Resources per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08002642 * @tx_ring: Tx descriptor ring for a specific queue
2643 *
2644 * Free all transmit software resources
2645 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08002646void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002647{
Mitch Williams3b644cf2008-06-27 10:59:48 -07002648 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08002649
2650 vfree(tx_ring->buffer_info);
2651 tx_ring->buffer_info = NULL;
2652
Alexander Duyck439705e2009-10-27 23:49:20 +00002653 /* if not set, then don't free */
2654 if (!tx_ring->desc)
2655 return;
2656
Alexander Duyck80785292009-10-27 15:51:47 +00002657 pci_free_consistent(tx_ring->pdev, tx_ring->size,
2658 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08002659
2660 tx_ring->desc = NULL;
2661}
2662
2663/**
2664 * igb_free_all_tx_resources - Free Tx Resources for All Queues
2665 * @adapter: board private structure
2666 *
2667 * Free all transmit software resources
2668 **/
2669static void igb_free_all_tx_resources(struct igb_adapter *adapter)
2670{
2671 int i;
2672
2673 for (i = 0; i < adapter->num_tx_queues; i++)
Mitch Williams3b644cf2008-06-27 10:59:48 -07002674 igb_free_tx_resources(&adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002675}
2676
Alexander Duyckb1a436c2009-10-27 15:54:43 +00002677void igb_unmap_and_free_tx_resource(struct igb_ring *tx_ring,
2678 struct igb_buffer *buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002679{
Alexander Duyck6366ad32009-12-02 16:47:18 +00002680 if (buffer_info->dma) {
2681 if (buffer_info->mapped_as_page)
2682 pci_unmap_page(tx_ring->pdev,
2683 buffer_info->dma,
2684 buffer_info->length,
2685 PCI_DMA_TODEVICE);
2686 else
2687 pci_unmap_single(tx_ring->pdev,
2688 buffer_info->dma,
2689 buffer_info->length,
2690 PCI_DMA_TODEVICE);
2691 buffer_info->dma = 0;
2692 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002693 if (buffer_info->skb) {
2694 dev_kfree_skb_any(buffer_info->skb);
2695 buffer_info->skb = NULL;
2696 }
2697 buffer_info->time_stamp = 0;
Alexander Duyck6366ad32009-12-02 16:47:18 +00002698 buffer_info->length = 0;
2699 buffer_info->next_to_watch = 0;
2700 buffer_info->mapped_as_page = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08002701}
2702
2703/**
2704 * igb_clean_tx_ring - Free Tx Buffers
Auke Kok9d5c8242008-01-24 02:22:38 -08002705 * @tx_ring: ring to be cleaned
2706 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07002707static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002708{
2709 struct igb_buffer *buffer_info;
2710 unsigned long size;
2711 unsigned int i;
2712
2713 if (!tx_ring->buffer_info)
2714 return;
2715 /* Free all the Tx ring sk_buffs */
2716
2717 for (i = 0; i < tx_ring->count; i++) {
2718 buffer_info = &tx_ring->buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00002719 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08002720 }
2721
2722 size = sizeof(struct igb_buffer) * tx_ring->count;
2723 memset(tx_ring->buffer_info, 0, size);
2724
2725 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08002726 memset(tx_ring->desc, 0, tx_ring->size);
2727
2728 tx_ring->next_to_use = 0;
2729 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002730}
2731
2732/**
2733 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
2734 * @adapter: board private structure
2735 **/
2736static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
2737{
2738 int i;
2739
2740 for (i = 0; i < adapter->num_tx_queues; i++)
Mitch Williams3b644cf2008-06-27 10:59:48 -07002741 igb_clean_tx_ring(&adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002742}
2743
2744/**
2745 * igb_free_rx_resources - Free Rx Resources
Auke Kok9d5c8242008-01-24 02:22:38 -08002746 * @rx_ring: ring to clean the resources from
2747 *
2748 * Free all receive software resources
2749 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08002750void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002751{
Mitch Williams3b644cf2008-06-27 10:59:48 -07002752 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08002753
2754 vfree(rx_ring->buffer_info);
2755 rx_ring->buffer_info = NULL;
2756
Alexander Duyck439705e2009-10-27 23:49:20 +00002757 /* if not set, then don't free */
2758 if (!rx_ring->desc)
2759 return;
2760
Alexander Duyck80785292009-10-27 15:51:47 +00002761 pci_free_consistent(rx_ring->pdev, rx_ring->size,
2762 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08002763
2764 rx_ring->desc = NULL;
2765}
2766
2767/**
2768 * igb_free_all_rx_resources - Free Rx Resources for All Queues
2769 * @adapter: board private structure
2770 *
2771 * Free all receive software resources
2772 **/
2773static void igb_free_all_rx_resources(struct igb_adapter *adapter)
2774{
2775 int i;
2776
2777 for (i = 0; i < adapter->num_rx_queues; i++)
Mitch Williams3b644cf2008-06-27 10:59:48 -07002778 igb_free_rx_resources(&adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002779}
2780
2781/**
2782 * igb_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08002783 * @rx_ring: ring to free buffers from
2784 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07002785static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002786{
2787 struct igb_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08002788 unsigned long size;
2789 unsigned int i;
2790
2791 if (!rx_ring->buffer_info)
2792 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00002793
Auke Kok9d5c8242008-01-24 02:22:38 -08002794 /* Free all the Rx ring sk_buffs */
2795 for (i = 0; i < rx_ring->count; i++) {
2796 buffer_info = &rx_ring->buffer_info[i];
2797 if (buffer_info->dma) {
Alexander Duyck80785292009-10-27 15:51:47 +00002798 pci_unmap_single(rx_ring->pdev,
2799 buffer_info->dma,
Alexander Duyck4c844852009-10-27 15:52:07 +00002800 rx_ring->rx_buffer_len,
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002801 PCI_DMA_FROMDEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08002802 buffer_info->dma = 0;
2803 }
2804
2805 if (buffer_info->skb) {
2806 dev_kfree_skb(buffer_info->skb);
2807 buffer_info->skb = NULL;
2808 }
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002809 if (buffer_info->page_dma) {
Alexander Duyck80785292009-10-27 15:51:47 +00002810 pci_unmap_page(rx_ring->pdev,
2811 buffer_info->page_dma,
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002812 PAGE_SIZE / 2,
2813 PCI_DMA_FROMDEVICE);
2814 buffer_info->page_dma = 0;
2815 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002816 if (buffer_info->page) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002817 put_page(buffer_info->page);
2818 buffer_info->page = NULL;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07002819 buffer_info->page_offset = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002820 }
2821 }
2822
Auke Kok9d5c8242008-01-24 02:22:38 -08002823 size = sizeof(struct igb_buffer) * rx_ring->count;
2824 memset(rx_ring->buffer_info, 0, size);
2825
2826 /* Zero out the descriptor ring */
2827 memset(rx_ring->desc, 0, rx_ring->size);
2828
2829 rx_ring->next_to_clean = 0;
2830 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002831}
2832
2833/**
2834 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
2835 * @adapter: board private structure
2836 **/
2837static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
2838{
2839 int i;
2840
2841 for (i = 0; i < adapter->num_rx_queues; i++)
Mitch Williams3b644cf2008-06-27 10:59:48 -07002842 igb_clean_rx_ring(&adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002843}
2844
2845/**
2846 * igb_set_mac - Change the Ethernet Address of the NIC
2847 * @netdev: network interface device structure
2848 * @p: pointer to an address structure
2849 *
2850 * Returns 0 on success, negative on failure
2851 **/
2852static int igb_set_mac(struct net_device *netdev, void *p)
2853{
2854 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00002855 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002856 struct sockaddr *addr = p;
2857
2858 if (!is_valid_ether_addr(addr->sa_data))
2859 return -EADDRNOTAVAIL;
2860
2861 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00002862 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08002863
Alexander Duyck26ad9172009-10-05 06:32:49 +00002864 /* set the correct pool for the new PF MAC address in entry 0 */
2865 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
2866 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08002867
Auke Kok9d5c8242008-01-24 02:22:38 -08002868 return 0;
2869}
2870
2871/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00002872 * igb_write_mc_addr_list - write multicast addresses to MTA
2873 * @netdev: network interface device structure
2874 *
2875 * Writes multicast address list to the MTA hash table.
2876 * Returns: -ENOMEM on failure
2877 * 0 on no addresses written
2878 * X on writing X addresses to MTA
2879 **/
2880static int igb_write_mc_addr_list(struct net_device *netdev)
2881{
2882 struct igb_adapter *adapter = netdev_priv(netdev);
2883 struct e1000_hw *hw = &adapter->hw;
2884 struct dev_mc_list *mc_ptr = netdev->mc_list;
2885 u8 *mta_list;
2886 u32 vmolr = 0;
2887 int i;
2888
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002889 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00002890 /* nothing to program, so clear mc list */
2891 igb_update_mc_addr_list(hw, NULL, 0);
2892 igb_restore_vf_multicasts(adapter);
2893 return 0;
2894 }
2895
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002896 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00002897 if (!mta_list)
2898 return -ENOMEM;
2899
2900 /* set vmolr receive overflow multicast bit */
2901 vmolr |= E1000_VMOLR_ROMPE;
2902
2903 /* The shared function expects a packed array of only addresses. */
2904 mc_ptr = netdev->mc_list;
2905
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002906 for (i = 0; i < netdev_mc_count(netdev); i++) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00002907 if (!mc_ptr)
2908 break;
2909 memcpy(mta_list + (i*ETH_ALEN), mc_ptr->dmi_addr, ETH_ALEN);
2910 mc_ptr = mc_ptr->next;
2911 }
2912 igb_update_mc_addr_list(hw, mta_list, i);
2913 kfree(mta_list);
2914
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002915 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00002916}
2917
2918/**
2919 * igb_write_uc_addr_list - write unicast addresses to RAR table
2920 * @netdev: network interface device structure
2921 *
2922 * Writes unicast address list to the RAR table.
2923 * Returns: -ENOMEM on failure/insufficient address space
2924 * 0 on no addresses written
2925 * X on writing X addresses to the RAR table
2926 **/
2927static int igb_write_uc_addr_list(struct net_device *netdev)
2928{
2929 struct igb_adapter *adapter = netdev_priv(netdev);
2930 struct e1000_hw *hw = &adapter->hw;
2931 unsigned int vfn = adapter->vfs_allocated_count;
2932 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
2933 int count = 0;
2934
2935 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08002936 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00002937 return -ENOMEM;
2938
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08002939 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00002940 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08002941
2942 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00002943 if (!rar_entries)
2944 break;
2945 igb_rar_set_qsel(adapter, ha->addr,
2946 rar_entries--,
2947 vfn);
2948 count++;
2949 }
2950 }
2951 /* write the addresses in reverse order to avoid write combining */
2952 for (; rar_entries > 0 ; rar_entries--) {
2953 wr32(E1000_RAH(rar_entries), 0);
2954 wr32(E1000_RAL(rar_entries), 0);
2955 }
2956 wrfl();
2957
2958 return count;
2959}
2960
2961/**
Alexander Duyckff41f8d2009-09-03 14:48:56 +00002962 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
Auke Kok9d5c8242008-01-24 02:22:38 -08002963 * @netdev: network interface device structure
2964 *
Alexander Duyckff41f8d2009-09-03 14:48:56 +00002965 * The set_rx_mode entry point is called whenever the unicast or multicast
2966 * address lists or the network interface flags are updated. This routine is
2967 * responsible for configuring the hardware for proper unicast, multicast,
Auke Kok9d5c8242008-01-24 02:22:38 -08002968 * promiscuous mode, and all-multi behavior.
2969 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00002970static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08002971{
2972 struct igb_adapter *adapter = netdev_priv(netdev);
2973 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00002974 unsigned int vfn = adapter->vfs_allocated_count;
2975 u32 rctl, vmolr = 0;
2976 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08002977
2978 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08002979 rctl = rd32(E1000_RCTL);
2980
Alexander Duyck68d480c2009-10-05 06:33:08 +00002981 /* clear the effected bits */
2982 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
2983
Patrick McHardy746b9f02008-07-16 20:15:45 -07002984 if (netdev->flags & IFF_PROMISC) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002985 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00002986 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07002987 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00002988 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07002989 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00002990 vmolr |= E1000_VMOLR_MPME;
2991 } else {
2992 /*
2993 * Write addresses to the MTA, if the attempt fails
2994 * then we should just turn on promiscous mode so
2995 * that we can at least receive multicast traffic
2996 */
2997 count = igb_write_mc_addr_list(netdev);
2998 if (count < 0) {
2999 rctl |= E1000_RCTL_MPE;
3000 vmolr |= E1000_VMOLR_MPME;
3001 } else if (count) {
3002 vmolr |= E1000_VMOLR_ROMPE;
3003 }
3004 }
3005 /*
3006 * Write addresses to available RAR registers, if there is not
3007 * sufficient space to store all the addresses then enable
3008 * unicast promiscous mode
3009 */
3010 count = igb_write_uc_addr_list(netdev);
3011 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003012 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003013 vmolr |= E1000_VMOLR_ROPE;
3014 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07003015 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003016 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003017 wr32(E1000_RCTL, rctl);
3018
Alexander Duyck68d480c2009-10-05 06:33:08 +00003019 /*
3020 * In order to support SR-IOV and eventually VMDq it is necessary to set
3021 * the VMOLR to enable the appropriate modes. Without this workaround
3022 * we will have issues with VLAN tag stripping not being done for frames
3023 * that are only arriving because we are the default pool
3024 */
3025 if (hw->mac.type < e1000_82576)
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003026 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003027
Alexander Duyck68d480c2009-10-05 06:33:08 +00003028 vmolr |= rd32(E1000_VMOLR(vfn)) &
3029 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
3030 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003031 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003032}
3033
3034/* Need to wait a few seconds after link up to get diagnostic information from
3035 * the phy */
3036static void igb_update_phy_info(unsigned long data)
3037{
3038 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08003039 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003040}
3041
3042/**
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003043 * igb_has_link - check shared code for link and determine up/down
3044 * @adapter: pointer to driver private info
3045 **/
Nick Nunley31455352010-02-17 01:01:21 +00003046bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003047{
3048 struct e1000_hw *hw = &adapter->hw;
3049 bool link_active = false;
3050 s32 ret_val = 0;
3051
3052 /* get_link_status is set on LSC (link status) interrupt or
3053 * rx sequence error interrupt. get_link_status will stay
3054 * false until the e1000_check_for_link establishes link
3055 * for copper adapters ONLY
3056 */
3057 switch (hw->phy.media_type) {
3058 case e1000_media_type_copper:
3059 if (hw->mac.get_link_status) {
3060 ret_val = hw->mac.ops.check_for_link(hw);
3061 link_active = !hw->mac.get_link_status;
3062 } else {
3063 link_active = true;
3064 }
3065 break;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003066 case e1000_media_type_internal_serdes:
3067 ret_val = hw->mac.ops.check_for_link(hw);
3068 link_active = hw->mac.serdes_has_link;
3069 break;
3070 default:
3071 case e1000_media_type_unknown:
3072 break;
3073 }
3074
3075 return link_active;
3076}
3077
3078/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003079 * igb_watchdog - Timer Call-back
3080 * @data: pointer to adapter cast into an unsigned long
3081 **/
3082static void igb_watchdog(unsigned long data)
3083{
3084 struct igb_adapter *adapter = (struct igb_adapter *)data;
3085 /* Do the rest outside of interrupt context */
3086 schedule_work(&adapter->watchdog_task);
3087}
3088
3089static void igb_watchdog_task(struct work_struct *work)
3090{
3091 struct igb_adapter *adapter = container_of(work,
Alexander Duyck559e9c42009-10-27 23:52:50 +00003092 struct igb_adapter,
3093 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003094 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003095 struct net_device *netdev = adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003096 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003097 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003098
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003099 link = igb_has_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003100 if (link) {
3101 if (!netif_carrier_ok(netdev)) {
3102 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00003103 hw->mac.ops.get_speed_and_duplex(hw,
3104 &adapter->link_speed,
3105 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08003106
3107 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08003108 /* Links status message must follow this format */
3109 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s, "
Auke Kok9d5c8242008-01-24 02:22:38 -08003110 "Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003111 netdev->name,
3112 adapter->link_speed,
3113 adapter->link_duplex == FULL_DUPLEX ?
Auke Kok9d5c8242008-01-24 02:22:38 -08003114 "Full Duplex" : "Half Duplex",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003115 ((ctrl & E1000_CTRL_TFCE) &&
3116 (ctrl & E1000_CTRL_RFCE)) ? "RX/TX" :
3117 ((ctrl & E1000_CTRL_RFCE) ? "RX" :
3118 ((ctrl & E1000_CTRL_TFCE) ? "TX" : "None")));
Auke Kok9d5c8242008-01-24 02:22:38 -08003119
3120 /* tweak tx_queue_len according to speed/duplex and
3121 * adjust the timeout factor */
3122 netdev->tx_queue_len = adapter->tx_queue_len;
3123 adapter->tx_timeout_factor = 1;
3124 switch (adapter->link_speed) {
3125 case SPEED_10:
3126 netdev->tx_queue_len = 10;
3127 adapter->tx_timeout_factor = 14;
3128 break;
3129 case SPEED_100:
3130 netdev->tx_queue_len = 100;
3131 /* maybe add some timeout factor ? */
3132 break;
3133 }
3134
3135 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003136
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003137 igb_ping_all_vfs(adapter);
3138
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003139 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003140 if (!test_bit(__IGB_DOWN, &adapter->state))
3141 mod_timer(&adapter->phy_info_timer,
3142 round_jiffies(jiffies + 2 * HZ));
3143 }
3144 } else {
3145 if (netif_carrier_ok(netdev)) {
3146 adapter->link_speed = 0;
3147 adapter->link_duplex = 0;
Alexander Duyck527d47c2008-11-27 00:21:39 -08003148 /* Links status message must follow this format */
3149 printk(KERN_INFO "igb: %s NIC Link is Down\n",
3150 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08003151 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003152
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003153 igb_ping_all_vfs(adapter);
3154
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003155 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003156 if (!test_bit(__IGB_DOWN, &adapter->state))
3157 mod_timer(&adapter->phy_info_timer,
3158 round_jiffies(jiffies + 2 * HZ));
3159 }
3160 }
3161
Auke Kok9d5c8242008-01-24 02:22:38 -08003162 igb_update_stats(adapter);
Alexander Duyck645a3ab2009-10-27 23:50:18 +00003163 igb_update_adaptive(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003164
Alexander Duyckdbabb062009-11-12 18:38:16 +00003165 for (i = 0; i < adapter->num_tx_queues; i++) {
3166 struct igb_ring *tx_ring = &adapter->tx_ring[i];
3167 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003168 /* We've lost link, so the controller stops DMA,
3169 * but we've got queued Tx work that's never going
3170 * to get done, so reset controller to flush Tx.
3171 * (Do the reset outside of interrupt context). */
Alexander Duyckdbabb062009-11-12 18:38:16 +00003172 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
3173 adapter->tx_timeout_count++;
3174 schedule_work(&adapter->reset_task);
3175 /* return immediately since reset is imminent */
3176 return;
3177 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003178 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003179
Alexander Duyckdbabb062009-11-12 18:38:16 +00003180 /* Force detection of hung controller every watchdog period */
3181 tx_ring->detect_tx_hung = true;
3182 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00003183
Auke Kok9d5c8242008-01-24 02:22:38 -08003184 /* Cause software interrupt to ensure rx ring is cleaned */
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003185 if (adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003186 u32 eics = 0;
3187 for (i = 0; i < adapter->num_q_vectors; i++) {
3188 struct igb_q_vector *q_vector = adapter->q_vector[i];
3189 eics |= q_vector->eims_value;
3190 }
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003191 wr32(E1000_EICS, eics);
3192 } else {
3193 wr32(E1000_ICS, E1000_ICS_RXDMT0);
3194 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003195
Auke Kok9d5c8242008-01-24 02:22:38 -08003196 /* Reset the timer */
3197 if (!test_bit(__IGB_DOWN, &adapter->state))
3198 mod_timer(&adapter->watchdog_timer,
3199 round_jiffies(jiffies + 2 * HZ));
3200}
3201
3202enum latency_range {
3203 lowest_latency = 0,
3204 low_latency = 1,
3205 bulk_latency = 2,
3206 latency_invalid = 255
3207};
3208
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003209/**
3210 * igb_update_ring_itr - update the dynamic ITR value based on packet size
3211 *
3212 * Stores a new ITR value based on strictly on packet size. This
3213 * algorithm is less sophisticated than that used in igb_update_itr,
3214 * due to the difficulty of synchronizing statistics across multiple
3215 * receive rings. The divisors and thresholds used by this fuction
3216 * were determined based on theoretical maximum wire speed and testing
3217 * data, in order to minimize response time while increasing bulk
3218 * throughput.
3219 * This functionality is controlled by the InterruptThrottleRate module
3220 * parameter (see igb_param.c)
3221 * NOTE: This function is called only when operating in a multiqueue
3222 * receive environment.
Alexander Duyck047e0032009-10-27 15:49:27 +00003223 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003224 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00003225static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003226{
Alexander Duyck047e0032009-10-27 15:49:27 +00003227 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003228 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00003229 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -08003230
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003231 /* For non-gigabit speeds, just fix the interrupt rate at 4000
3232 * ints/sec - ITR timer value of 120 ticks.
3233 */
3234 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003235 new_val = 976;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003236 goto set_itr_val;
3237 }
Alexander Duyck047e0032009-10-27 15:49:27 +00003238
3239 if (q_vector->rx_ring && q_vector->rx_ring->total_packets) {
3240 struct igb_ring *ring = q_vector->rx_ring;
3241 avg_wire_size = ring->total_bytes / ring->total_packets;
3242 }
3243
3244 if (q_vector->tx_ring && q_vector->tx_ring->total_packets) {
3245 struct igb_ring *ring = q_vector->tx_ring;
3246 avg_wire_size = max_t(u32, avg_wire_size,
3247 (ring->total_bytes /
3248 ring->total_packets));
3249 }
3250
3251 /* if avg_wire_size isn't set no work was done */
3252 if (!avg_wire_size)
3253 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003254
3255 /* Add 24 bytes to size to account for CRC, preamble, and gap */
3256 avg_wire_size += 24;
3257
3258 /* Don't starve jumbo frames */
3259 avg_wire_size = min(avg_wire_size, 3000);
3260
3261 /* Give a little boost to mid-size frames */
3262 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
3263 new_val = avg_wire_size / 3;
3264 else
3265 new_val = avg_wire_size / 2;
3266
3267set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00003268 if (new_val != q_vector->itr_val) {
3269 q_vector->itr_val = new_val;
3270 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003271 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003272clear_counts:
Alexander Duyck047e0032009-10-27 15:49:27 +00003273 if (q_vector->rx_ring) {
3274 q_vector->rx_ring->total_bytes = 0;
3275 q_vector->rx_ring->total_packets = 0;
3276 }
3277 if (q_vector->tx_ring) {
3278 q_vector->tx_ring->total_bytes = 0;
3279 q_vector->tx_ring->total_packets = 0;
3280 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003281}
3282
3283/**
3284 * igb_update_itr - update the dynamic ITR value based on statistics
3285 * Stores a new ITR value based on packets and byte
3286 * counts during the last interrupt. The advantage of per interrupt
3287 * computation is faster updates and more accurate ITR for the current
3288 * traffic pattern. Constants in this function were computed
3289 * based on theoretical maximum wire speed and thresholds were set based
3290 * on testing data as well as attempting to minimize response time
3291 * while increasing bulk throughput.
3292 * this functionality is controlled by the InterruptThrottleRate module
3293 * parameter (see igb_param.c)
3294 * NOTE: These calculations are only valid when operating in a single-
3295 * queue environment.
3296 * @adapter: pointer to adapter
Alexander Duyck047e0032009-10-27 15:49:27 +00003297 * @itr_setting: current q_vector->itr_val
Auke Kok9d5c8242008-01-24 02:22:38 -08003298 * @packets: the number of packets during this measurement interval
3299 * @bytes: the number of bytes during this measurement interval
3300 **/
3301static unsigned int igb_update_itr(struct igb_adapter *adapter, u16 itr_setting,
3302 int packets, int bytes)
3303{
3304 unsigned int retval = itr_setting;
3305
3306 if (packets == 0)
3307 goto update_itr_done;
3308
3309 switch (itr_setting) {
3310 case lowest_latency:
3311 /* handle TSO and jumbo frames */
3312 if (bytes/packets > 8000)
3313 retval = bulk_latency;
3314 else if ((packets < 5) && (bytes > 512))
3315 retval = low_latency;
3316 break;
3317 case low_latency: /* 50 usec aka 20000 ints/s */
3318 if (bytes > 10000) {
3319 /* this if handles the TSO accounting */
3320 if (bytes/packets > 8000) {
3321 retval = bulk_latency;
3322 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
3323 retval = bulk_latency;
3324 } else if ((packets > 35)) {
3325 retval = lowest_latency;
3326 }
3327 } else if (bytes/packets > 2000) {
3328 retval = bulk_latency;
3329 } else if (packets <= 2 && bytes < 512) {
3330 retval = lowest_latency;
3331 }
3332 break;
3333 case bulk_latency: /* 250 usec aka 4000 ints/s */
3334 if (bytes > 25000) {
3335 if (packets > 35)
3336 retval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00003337 } else if (bytes < 1500) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003338 retval = low_latency;
3339 }
3340 break;
3341 }
3342
3343update_itr_done:
3344 return retval;
3345}
3346
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003347static void igb_set_itr(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003348{
Alexander Duyck047e0032009-10-27 15:49:27 +00003349 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08003350 u16 current_itr;
Alexander Duyck047e0032009-10-27 15:49:27 +00003351 u32 new_itr = q_vector->itr_val;
Auke Kok9d5c8242008-01-24 02:22:38 -08003352
3353 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
3354 if (adapter->link_speed != SPEED_1000) {
3355 current_itr = 0;
3356 new_itr = 4000;
3357 goto set_itr_now;
3358 }
3359
3360 adapter->rx_itr = igb_update_itr(adapter,
3361 adapter->rx_itr,
3362 adapter->rx_ring->total_packets,
3363 adapter->rx_ring->total_bytes);
Auke Kok9d5c8242008-01-24 02:22:38 -08003364
Alexander Duyck047e0032009-10-27 15:49:27 +00003365 adapter->tx_itr = igb_update_itr(adapter,
3366 adapter->tx_itr,
3367 adapter->tx_ring->total_packets,
3368 adapter->tx_ring->total_bytes);
3369 current_itr = max(adapter->rx_itr, adapter->tx_itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08003370
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003371 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00003372 if (adapter->rx_itr_setting == 3 && current_itr == lowest_latency)
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003373 current_itr = low_latency;
3374
Auke Kok9d5c8242008-01-24 02:22:38 -08003375 switch (current_itr) {
3376 /* counts and packets in update_itr are dependent on these numbers */
3377 case lowest_latency:
Alexander Duyck78b1f6072009-04-23 11:20:29 +00003378 new_itr = 56; /* aka 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003379 break;
3380 case low_latency:
Alexander Duyck78b1f6072009-04-23 11:20:29 +00003381 new_itr = 196; /* aka 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003382 break;
3383 case bulk_latency:
Alexander Duyck78b1f6072009-04-23 11:20:29 +00003384 new_itr = 980; /* aka 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003385 break;
3386 default:
3387 break;
3388 }
3389
3390set_itr_now:
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003391 adapter->rx_ring->total_bytes = 0;
3392 adapter->rx_ring->total_packets = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00003393 adapter->tx_ring->total_bytes = 0;
3394 adapter->tx_ring->total_packets = 0;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003395
Alexander Duyck047e0032009-10-27 15:49:27 +00003396 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003397 /* this attempts to bias the interrupt rate towards Bulk
3398 * by adding intermediate steps when interrupt rate is
3399 * increasing */
Alexander Duyck047e0032009-10-27 15:49:27 +00003400 new_itr = new_itr > q_vector->itr_val ?
3401 max((new_itr * q_vector->itr_val) /
3402 (new_itr + (q_vector->itr_val >> 2)),
3403 new_itr) :
Auke Kok9d5c8242008-01-24 02:22:38 -08003404 new_itr;
3405 /* Don't write the value here; it resets the adapter's
3406 * internal timer, and causes us to delay far longer than
3407 * we should between interrupts. Instead, we write the ITR
3408 * value at the beginning of the next interrupt so the timing
3409 * ends up being correct.
3410 */
Alexander Duyck047e0032009-10-27 15:49:27 +00003411 q_vector->itr_val = new_itr;
3412 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003413 }
3414
3415 return;
3416}
3417
Auke Kok9d5c8242008-01-24 02:22:38 -08003418#define IGB_TX_FLAGS_CSUM 0x00000001
3419#define IGB_TX_FLAGS_VLAN 0x00000002
3420#define IGB_TX_FLAGS_TSO 0x00000004
3421#define IGB_TX_FLAGS_IPV4 0x00000008
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003422#define IGB_TX_FLAGS_TSTAMP 0x00000010
3423#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
3424#define IGB_TX_FLAGS_VLAN_SHIFT 16
Auke Kok9d5c8242008-01-24 02:22:38 -08003425
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003426static inline int igb_tso_adv(struct igb_ring *tx_ring,
Auke Kok9d5c8242008-01-24 02:22:38 -08003427 struct sk_buff *skb, u32 tx_flags, u8 *hdr_len)
3428{
3429 struct e1000_adv_tx_context_desc *context_desc;
3430 unsigned int i;
3431 int err;
3432 struct igb_buffer *buffer_info;
3433 u32 info = 0, tu_cmd = 0;
3434 u32 mss_l4len_idx, l4len;
3435 *hdr_len = 0;
3436
3437 if (skb_header_cloned(skb)) {
3438 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
3439 if (err)
3440 return err;
3441 }
3442
3443 l4len = tcp_hdrlen(skb);
3444 *hdr_len += l4len;
3445
3446 if (skb->protocol == htons(ETH_P_IP)) {
3447 struct iphdr *iph = ip_hdr(skb);
3448 iph->tot_len = 0;
3449 iph->check = 0;
3450 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
3451 iph->daddr, 0,
3452 IPPROTO_TCP,
3453 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08003454 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003455 ipv6_hdr(skb)->payload_len = 0;
3456 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
3457 &ipv6_hdr(skb)->daddr,
3458 0, IPPROTO_TCP, 0);
3459 }
3460
3461 i = tx_ring->next_to_use;
3462
3463 buffer_info = &tx_ring->buffer_info[i];
3464 context_desc = E1000_TX_CTXTDESC_ADV(*tx_ring, i);
3465 /* VLAN MACLEN IPLEN */
3466 if (tx_flags & IGB_TX_FLAGS_VLAN)
3467 info |= (tx_flags & IGB_TX_FLAGS_VLAN_MASK);
3468 info |= (skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT);
3469 *hdr_len += skb_network_offset(skb);
3470 info |= skb_network_header_len(skb);
3471 *hdr_len += skb_network_header_len(skb);
3472 context_desc->vlan_macip_lens = cpu_to_le32(info);
3473
3474 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
3475 tu_cmd |= (E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT);
3476
3477 if (skb->protocol == htons(ETH_P_IP))
3478 tu_cmd |= E1000_ADVTXD_TUCMD_IPV4;
3479 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
3480
3481 context_desc->type_tucmd_mlhl = cpu_to_le32(tu_cmd);
3482
3483 /* MSS L4LEN IDX */
3484 mss_l4len_idx = (skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT);
3485 mss_l4len_idx |= (l4len << E1000_ADVTXD_L4LEN_SHIFT);
3486
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003487 /* For 82575, context index must be unique per ring. */
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003488 if (tx_ring->flags & IGB_RING_FLAG_TX_CTX_IDX)
3489 mss_l4len_idx |= tx_ring->reg_idx << 4;
Auke Kok9d5c8242008-01-24 02:22:38 -08003490
3491 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
3492 context_desc->seqnum_seed = 0;
3493
3494 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003495 buffer_info->next_to_watch = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003496 buffer_info->dma = 0;
3497 i++;
3498 if (i == tx_ring->count)
3499 i = 0;
3500
3501 tx_ring->next_to_use = i;
3502
3503 return true;
3504}
3505
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003506static inline bool igb_tx_csum_adv(struct igb_ring *tx_ring,
3507 struct sk_buff *skb, u32 tx_flags)
Auke Kok9d5c8242008-01-24 02:22:38 -08003508{
3509 struct e1000_adv_tx_context_desc *context_desc;
Alexander Duyck80785292009-10-27 15:51:47 +00003510 struct pci_dev *pdev = tx_ring->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003511 struct igb_buffer *buffer_info;
3512 u32 info = 0, tu_cmd = 0;
Alexander Duyck80785292009-10-27 15:51:47 +00003513 unsigned int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003514
3515 if ((skb->ip_summed == CHECKSUM_PARTIAL) ||
3516 (tx_flags & IGB_TX_FLAGS_VLAN)) {
3517 i = tx_ring->next_to_use;
3518 buffer_info = &tx_ring->buffer_info[i];
3519 context_desc = E1000_TX_CTXTDESC_ADV(*tx_ring, i);
3520
3521 if (tx_flags & IGB_TX_FLAGS_VLAN)
3522 info |= (tx_flags & IGB_TX_FLAGS_VLAN_MASK);
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003523
Auke Kok9d5c8242008-01-24 02:22:38 -08003524 info |= (skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT);
3525 if (skb->ip_summed == CHECKSUM_PARTIAL)
3526 info |= skb_network_header_len(skb);
3527
3528 context_desc->vlan_macip_lens = cpu_to_le32(info);
3529
3530 tu_cmd |= (E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT);
3531
3532 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07003533 __be16 protocol;
3534
3535 if (skb->protocol == cpu_to_be16(ETH_P_8021Q)) {
3536 const struct vlan_ethhdr *vhdr =
3537 (const struct vlan_ethhdr*)skb->data;
3538
3539 protocol = vhdr->h_vlan_encapsulated_proto;
3540 } else {
3541 protocol = skb->protocol;
3542 }
3543
3544 switch (protocol) {
Harvey Harrison09640e62009-02-01 00:45:17 -08003545 case cpu_to_be16(ETH_P_IP):
Auke Kok9d5c8242008-01-24 02:22:38 -08003546 tu_cmd |= E1000_ADVTXD_TUCMD_IPV4;
Mitch Williams44b0cda2008-03-07 10:32:13 -08003547 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
3548 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00003549 else if (ip_hdr(skb)->protocol == IPPROTO_SCTP)
3550 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
Mitch Williams44b0cda2008-03-07 10:32:13 -08003551 break;
Harvey Harrison09640e62009-02-01 00:45:17 -08003552 case cpu_to_be16(ETH_P_IPV6):
Mitch Williams44b0cda2008-03-07 10:32:13 -08003553 /* XXX what about other V6 headers?? */
3554 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
3555 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00003556 else if (ipv6_hdr(skb)->nexthdr == IPPROTO_SCTP)
3557 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
Mitch Williams44b0cda2008-03-07 10:32:13 -08003558 break;
3559 default:
3560 if (unlikely(net_ratelimit()))
Alexander Duyck80785292009-10-27 15:51:47 +00003561 dev_warn(&pdev->dev,
Mitch Williams44b0cda2008-03-07 10:32:13 -08003562 "partial checksum but proto=%x!\n",
3563 skb->protocol);
3564 break;
3565 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003566 }
3567
3568 context_desc->type_tucmd_mlhl = cpu_to_le32(tu_cmd);
3569 context_desc->seqnum_seed = 0;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003570 if (tx_ring->flags & IGB_RING_FLAG_TX_CTX_IDX)
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07003571 context_desc->mss_l4len_idx =
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003572 cpu_to_le32(tx_ring->reg_idx << 4);
Auke Kok9d5c8242008-01-24 02:22:38 -08003573
3574 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003575 buffer_info->next_to_watch = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003576 buffer_info->dma = 0;
3577
3578 i++;
3579 if (i == tx_ring->count)
3580 i = 0;
3581 tx_ring->next_to_use = i;
3582
3583 return true;
3584 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003585 return false;
3586}
3587
3588#define IGB_MAX_TXD_PWR 16
3589#define IGB_MAX_DATA_PER_TXD (1<<IGB_MAX_TXD_PWR)
3590
Alexander Duyck80785292009-10-27 15:51:47 +00003591static inline int igb_tx_map_adv(struct igb_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003592 unsigned int first)
Auke Kok9d5c8242008-01-24 02:22:38 -08003593{
3594 struct igb_buffer *buffer_info;
Alexander Duyck80785292009-10-27 15:51:47 +00003595 struct pci_dev *pdev = tx_ring->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003596 unsigned int len = skb_headlen(skb);
3597 unsigned int count = 0, i;
3598 unsigned int f;
3599
3600 i = tx_ring->next_to_use;
3601
3602 buffer_info = &tx_ring->buffer_info[i];
3603 BUG_ON(len >= IGB_MAX_DATA_PER_TXD);
3604 buffer_info->length = len;
3605 /* set time_stamp *before* dma to help avoid a possible race */
3606 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003607 buffer_info->next_to_watch = i;
Alexander Duyck6366ad32009-12-02 16:47:18 +00003608 buffer_info->dma = pci_map_single(pdev, skb->data, len,
3609 PCI_DMA_TODEVICE);
3610 if (pci_dma_mapping_error(pdev, buffer_info->dma))
3611 goto dma_error;
Auke Kok9d5c8242008-01-24 02:22:38 -08003612
3613 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++) {
3614 struct skb_frag_struct *frag;
3615
Alexander Duyck85811452010-01-23 01:35:00 -08003616 count++;
Alexander Duyck65689fe2009-03-20 00:17:43 +00003617 i++;
3618 if (i == tx_ring->count)
3619 i = 0;
3620
Auke Kok9d5c8242008-01-24 02:22:38 -08003621 frag = &skb_shinfo(skb)->frags[f];
3622 len = frag->size;
3623
3624 buffer_info = &tx_ring->buffer_info[i];
3625 BUG_ON(len >= IGB_MAX_DATA_PER_TXD);
3626 buffer_info->length = len;
3627 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003628 buffer_info->next_to_watch = i;
Alexander Duyck6366ad32009-12-02 16:47:18 +00003629 buffer_info->mapped_as_page = true;
3630 buffer_info->dma = pci_map_page(pdev,
3631 frag->page,
3632 frag->page_offset,
3633 len,
3634 PCI_DMA_TODEVICE);
3635 if (pci_dma_mapping_error(pdev, buffer_info->dma))
3636 goto dma_error;
3637
Auke Kok9d5c8242008-01-24 02:22:38 -08003638 }
3639
Auke Kok9d5c8242008-01-24 02:22:38 -08003640 tx_ring->buffer_info[i].skb = skb;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003641 tx_ring->buffer_info[first].next_to_watch = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003642
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003643 return ++count;
Alexander Duyck6366ad32009-12-02 16:47:18 +00003644
3645dma_error:
3646 dev_err(&pdev->dev, "TX DMA map failed\n");
3647
3648 /* clear timestamp and dma mappings for failed buffer_info mapping */
3649 buffer_info->dma = 0;
3650 buffer_info->time_stamp = 0;
3651 buffer_info->length = 0;
3652 buffer_info->next_to_watch = 0;
3653 buffer_info->mapped_as_page = false;
3654 count--;
3655
3656 /* clear timestamp and dma mappings for remaining portion of packet */
3657 while (count >= 0) {
3658 count--;
3659 i--;
3660 if (i < 0)
3661 i += tx_ring->count;
3662 buffer_info = &tx_ring->buffer_info[i];
3663 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
3664 }
3665
3666 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003667}
3668
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003669static inline void igb_tx_queue_adv(struct igb_ring *tx_ring,
Auke Kok9d5c8242008-01-24 02:22:38 -08003670 int tx_flags, int count, u32 paylen,
3671 u8 hdr_len)
3672{
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003673 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08003674 struct igb_buffer *buffer_info;
3675 u32 olinfo_status = 0, cmd_type_len;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003676 unsigned int i = tx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08003677
3678 cmd_type_len = (E1000_ADVTXD_DTYP_DATA | E1000_ADVTXD_DCMD_IFCS |
3679 E1000_ADVTXD_DCMD_DEXT);
3680
3681 if (tx_flags & IGB_TX_FLAGS_VLAN)
3682 cmd_type_len |= E1000_ADVTXD_DCMD_VLE;
3683
Patrick Ohly33af6bc2009-02-12 05:03:43 +00003684 if (tx_flags & IGB_TX_FLAGS_TSTAMP)
3685 cmd_type_len |= E1000_ADVTXD_MAC_TSTAMP;
3686
Auke Kok9d5c8242008-01-24 02:22:38 -08003687 if (tx_flags & IGB_TX_FLAGS_TSO) {
3688 cmd_type_len |= E1000_ADVTXD_DCMD_TSE;
3689
3690 /* insert tcp checksum */
3691 olinfo_status |= E1000_TXD_POPTS_TXSM << 8;
3692
3693 /* insert ip checksum */
3694 if (tx_flags & IGB_TX_FLAGS_IPV4)
3695 olinfo_status |= E1000_TXD_POPTS_IXSM << 8;
3696
3697 } else if (tx_flags & IGB_TX_FLAGS_CSUM) {
3698 olinfo_status |= E1000_TXD_POPTS_TXSM << 8;
3699 }
3700
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003701 if ((tx_ring->flags & IGB_RING_FLAG_TX_CTX_IDX) &&
3702 (tx_flags & (IGB_TX_FLAGS_CSUM |
3703 IGB_TX_FLAGS_TSO |
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07003704 IGB_TX_FLAGS_VLAN)))
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003705 olinfo_status |= tx_ring->reg_idx << 4;
Auke Kok9d5c8242008-01-24 02:22:38 -08003706
3707 olinfo_status |= ((paylen - hdr_len) << E1000_ADVTXD_PAYLEN_SHIFT);
3708
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003709 do {
Auke Kok9d5c8242008-01-24 02:22:38 -08003710 buffer_info = &tx_ring->buffer_info[i];
3711 tx_desc = E1000_TX_DESC_ADV(*tx_ring, i);
3712 tx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
3713 tx_desc->read.cmd_type_len =
3714 cpu_to_le32(cmd_type_len | buffer_info->length);
3715 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003716 count--;
Auke Kok9d5c8242008-01-24 02:22:38 -08003717 i++;
3718 if (i == tx_ring->count)
3719 i = 0;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003720 } while (count > 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003721
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003722 tx_desc->read.cmd_type_len |= cpu_to_le32(IGB_ADVTXD_DCMD);
Auke Kok9d5c8242008-01-24 02:22:38 -08003723 /* Force memory writes to complete before letting h/w
3724 * know there are new descriptors to fetch. (Only
3725 * applicable for weak-ordered memory model archs,
3726 * such as IA-64). */
3727 wmb();
3728
3729 tx_ring->next_to_use = i;
Alexander Duyckfce99e32009-10-27 15:51:27 +00003730 writel(i, tx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08003731 /* we need this if more than one processor can write to our tail
3732 * at a time, it syncronizes IO on IA64/Altix systems */
3733 mmiowb();
3734}
3735
Alexander Duycke694e962009-10-27 15:53:06 +00003736static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, int size)
Auke Kok9d5c8242008-01-24 02:22:38 -08003737{
Alexander Duycke694e962009-10-27 15:53:06 +00003738 struct net_device *netdev = tx_ring->netdev;
3739
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07003740 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07003741
Auke Kok9d5c8242008-01-24 02:22:38 -08003742 /* Herbert's original patch had:
3743 * smp_mb__after_netif_stop_queue();
3744 * but since that doesn't exist yet, just open code it. */
3745 smp_mb();
3746
3747 /* We need to check again in a case another CPU has just
3748 * made room available. */
Alexander Duyckc493ea42009-03-20 00:16:50 +00003749 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08003750 return -EBUSY;
3751
3752 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07003753 netif_wake_subqueue(netdev, tx_ring->queue_index);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00003754 tx_ring->tx_stats.restart_queue++;
Auke Kok9d5c8242008-01-24 02:22:38 -08003755 return 0;
3756}
3757
Alexander Duycke694e962009-10-27 15:53:06 +00003758static int igb_maybe_stop_tx(struct igb_ring *tx_ring, int size)
Auke Kok9d5c8242008-01-24 02:22:38 -08003759{
Alexander Duyckc493ea42009-03-20 00:16:50 +00003760 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08003761 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00003762 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003763}
3764
Alexander Duyckb1a436c2009-10-27 15:54:43 +00003765netdev_tx_t igb_xmit_frame_ring_adv(struct sk_buff *skb,
3766 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003767{
Alexander Duycke694e962009-10-27 15:53:06 +00003768 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003769 unsigned int first;
Auke Kok9d5c8242008-01-24 02:22:38 -08003770 unsigned int tx_flags = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003771 u8 hdr_len = 0;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003772 int tso = 0, count;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00003773 union skb_shared_tx *shtx = skb_tx(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08003774
Auke Kok9d5c8242008-01-24 02:22:38 -08003775 /* need: 1 descriptor per page,
3776 * + 2 desc gap to keep tail from touching head,
3777 * + 1 desc for skb->data,
3778 * + 1 desc for context descriptor,
3779 * otherwise try next time */
Alexander Duycke694e962009-10-27 15:53:06 +00003780 if (igb_maybe_stop_tx(tx_ring, skb_shinfo(skb)->nr_frags + 4)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003781 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08003782 return NETDEV_TX_BUSY;
3783 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00003784
Patrick Ohly33af6bc2009-02-12 05:03:43 +00003785 if (unlikely(shtx->hardware)) {
3786 shtx->in_progress = 1;
3787 tx_flags |= IGB_TX_FLAGS_TSTAMP;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00003788 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003789
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003790 if (vlan_tx_tag_present(skb) && adapter->vlgrp) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003791 tx_flags |= IGB_TX_FLAGS_VLAN;
3792 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
3793 }
3794
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07003795 if (skb->protocol == htons(ETH_P_IP))
3796 tx_flags |= IGB_TX_FLAGS_IPV4;
3797
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003798 first = tx_ring->next_to_use;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003799 if (skb_is_gso(skb)) {
3800 tso = igb_tso_adv(tx_ring, skb, tx_flags, &hdr_len);
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003801
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003802 if (tso < 0) {
3803 dev_kfree_skb_any(skb);
3804 return NETDEV_TX_OK;
3805 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003806 }
3807
3808 if (tso)
3809 tx_flags |= IGB_TX_FLAGS_TSO;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003810 else if (igb_tx_csum_adv(tx_ring, skb, tx_flags) &&
Alexander Duyckbc1cbd32009-02-13 14:45:17 +00003811 (skb->ip_summed == CHECKSUM_PARTIAL))
3812 tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08003813
Alexander Duyck65689fe2009-03-20 00:17:43 +00003814 /*
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00003815 * count reflects descriptors mapped, if 0 or less then mapping error
Alexander Duyck65689fe2009-03-20 00:17:43 +00003816 * has occured and we need to rewind the descriptor queue
3817 */
Alexander Duyck80785292009-10-27 15:51:47 +00003818 count = igb_tx_map_adv(tx_ring, skb, first);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003819 if (!count) {
Alexander Duyck65689fe2009-03-20 00:17:43 +00003820 dev_kfree_skb_any(skb);
3821 tx_ring->buffer_info[first].time_stamp = 0;
3822 tx_ring->next_to_use = first;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003823 return NETDEV_TX_OK;
Alexander Duyck65689fe2009-03-20 00:17:43 +00003824 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003825
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003826 igb_tx_queue_adv(tx_ring, tx_flags, count, skb->len, hdr_len);
3827
3828 /* Make sure there is space in the ring for the next send. */
Alexander Duycke694e962009-10-27 15:53:06 +00003829 igb_maybe_stop_tx(tx_ring, MAX_SKB_FRAGS + 4);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003830
Auke Kok9d5c8242008-01-24 02:22:38 -08003831 return NETDEV_TX_OK;
3832}
3833
Stephen Hemminger3b29a562009-08-31 19:50:55 +00003834static netdev_tx_t igb_xmit_frame_adv(struct sk_buff *skb,
3835 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003836{
3837 struct igb_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07003838 struct igb_ring *tx_ring;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07003839 int r_idx = 0;
Alexander Duyckb1a436c2009-10-27 15:54:43 +00003840
3841 if (test_bit(__IGB_DOWN, &adapter->state)) {
3842 dev_kfree_skb_any(skb);
3843 return NETDEV_TX_OK;
3844 }
3845
3846 if (skb->len <= 0) {
3847 dev_kfree_skb_any(skb);
3848 return NETDEV_TX_OK;
3849 }
3850
Alexander Duyck1bfaf072009-02-19 20:39:23 -08003851 r_idx = skb->queue_mapping & (IGB_ABS_MAX_TX_QUEUES - 1);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07003852 tx_ring = adapter->multi_tx_table[r_idx];
Auke Kok9d5c8242008-01-24 02:22:38 -08003853
3854 /* This goes back to the question of how to logically map a tx queue
3855 * to a flow. Right now, performance is impacted slightly negatively
3856 * if using multiple tx queues. If the stack breaks away from a
3857 * single qdisc implementation, we can look at this again. */
Alexander Duycke694e962009-10-27 15:53:06 +00003858 return igb_xmit_frame_ring_adv(skb, tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003859}
3860
3861/**
3862 * igb_tx_timeout - Respond to a Tx Hang
3863 * @netdev: network interface device structure
3864 **/
3865static void igb_tx_timeout(struct net_device *netdev)
3866{
3867 struct igb_adapter *adapter = netdev_priv(netdev);
3868 struct e1000_hw *hw = &adapter->hw;
3869
3870 /* Do the reset outside of interrupt context */
3871 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00003872
Alexander Duyck55cac242009-11-19 12:42:21 +00003873 if (hw->mac.type == e1000_82580)
3874 hw->dev_spec._82575.global_device_reset = true;
3875
Auke Kok9d5c8242008-01-24 02:22:38 -08003876 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00003877 wr32(E1000_EICS,
3878 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08003879}
3880
3881static void igb_reset_task(struct work_struct *work)
3882{
3883 struct igb_adapter *adapter;
3884 adapter = container_of(work, struct igb_adapter, reset_task);
3885
3886 igb_reinit_locked(adapter);
3887}
3888
3889/**
3890 * igb_get_stats - Get System Network Statistics
3891 * @netdev: network interface device structure
3892 *
3893 * Returns the address of the device statistics structure.
3894 * The statistics are actually updated from the timer callback.
3895 **/
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003896static struct net_device_stats *igb_get_stats(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003897{
Auke Kok9d5c8242008-01-24 02:22:38 -08003898 /* only return the current stats */
Ajit Khaparde8d24e932009-10-07 02:42:56 +00003899 return &netdev->stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08003900}
3901
3902/**
3903 * igb_change_mtu - Change the Maximum Transfer Unit
3904 * @netdev: network interface device structure
3905 * @new_mtu: new value for maximum frame size
3906 *
3907 * Returns 0 on success, negative on failure
3908 **/
3909static int igb_change_mtu(struct net_device *netdev, int new_mtu)
3910{
3911 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00003912 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003913 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck4c844852009-10-27 15:52:07 +00003914 u32 rx_buffer_len, i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003915
Alexander Duyckc809d222009-10-27 23:52:13 +00003916 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00003917 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003918 return -EINVAL;
3919 }
3920
Auke Kok9d5c8242008-01-24 02:22:38 -08003921 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00003922 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003923 return -EINVAL;
3924 }
3925
3926 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
3927 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003928
Auke Kok9d5c8242008-01-24 02:22:38 -08003929 /* igb_down has a dependency on max_frame_size */
3930 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00003931
Auke Kok9d5c8242008-01-24 02:22:38 -08003932 /* NOTE: netdev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
3933 * means we reserve 2 more, this pushes us to allocate from the next
3934 * larger slab size.
3935 * i.e. RXBUFFER_2048 --> size-4096 slab
3936 */
3937
Alexander Duyck7d95b712009-10-27 15:50:08 +00003938 if (max_frame <= IGB_RXBUFFER_1024)
Alexander Duyck4c844852009-10-27 15:52:07 +00003939 rx_buffer_len = IGB_RXBUFFER_1024;
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003940 else if (max_frame <= MAXIMUM_ETHERNET_VLAN_SIZE)
Alexander Duyck4c844852009-10-27 15:52:07 +00003941 rx_buffer_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003942 else
Alexander Duyck4c844852009-10-27 15:52:07 +00003943 rx_buffer_len = IGB_RXBUFFER_128;
3944
3945 if (netif_running(netdev))
3946 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003947
Alexander Duyck090b1792009-10-27 23:51:55 +00003948 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08003949 netdev->mtu, new_mtu);
3950 netdev->mtu = new_mtu;
3951
Alexander Duyck4c844852009-10-27 15:52:07 +00003952 for (i = 0; i < adapter->num_rx_queues; i++)
3953 adapter->rx_ring[i].rx_buffer_len = rx_buffer_len;
3954
Auke Kok9d5c8242008-01-24 02:22:38 -08003955 if (netif_running(netdev))
3956 igb_up(adapter);
3957 else
3958 igb_reset(adapter);
3959
3960 clear_bit(__IGB_RESETTING, &adapter->state);
3961
3962 return 0;
3963}
3964
3965/**
3966 * igb_update_stats - Update the board statistics counters
3967 * @adapter: board private structure
3968 **/
3969
3970void igb_update_stats(struct igb_adapter *adapter)
3971{
Alexander Duyck128e45e2009-11-12 18:37:38 +00003972 struct net_device_stats *net_stats = igb_get_stats(adapter->netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003973 struct e1000_hw *hw = &adapter->hw;
3974 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00003975 u32 rnbc;
Auke Kok9d5c8242008-01-24 02:22:38 -08003976 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00003977 int i;
3978 u64 bytes, packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08003979
3980#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
3981
3982 /*
3983 * Prevent stats update while adapter is being reset, or if the pci
3984 * connection is down.
3985 */
3986 if (adapter->link_speed == 0)
3987 return;
3988 if (pci_channel_offline(pdev))
3989 return;
3990
Alexander Duyck3f9c0162009-10-27 23:48:12 +00003991 bytes = 0;
3992 packets = 0;
3993 for (i = 0; i < adapter->num_rx_queues; i++) {
3994 u32 rqdpc_tmp = rd32(E1000_RQDPC(i)) & 0x0FFF;
3995 adapter->rx_ring[i].rx_stats.drops += rqdpc_tmp;
Alexander Duyck128e45e2009-11-12 18:37:38 +00003996 net_stats->rx_fifo_errors += rqdpc_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00003997 bytes += adapter->rx_ring[i].rx_stats.bytes;
3998 packets += adapter->rx_ring[i].rx_stats.packets;
3999 }
4000
Alexander Duyck128e45e2009-11-12 18:37:38 +00004001 net_stats->rx_bytes = bytes;
4002 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004003
4004 bytes = 0;
4005 packets = 0;
4006 for (i = 0; i < adapter->num_tx_queues; i++) {
4007 bytes += adapter->tx_ring[i].tx_stats.bytes;
4008 packets += adapter->tx_ring[i].tx_stats.packets;
4009 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00004010 net_stats->tx_bytes = bytes;
4011 net_stats->tx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004012
4013 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08004014 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4015 adapter->stats.gprc += rd32(E1000_GPRC);
4016 adapter->stats.gorc += rd32(E1000_GORCL);
4017 rd32(E1000_GORCH); /* clear GORCL */
4018 adapter->stats.bprc += rd32(E1000_BPRC);
4019 adapter->stats.mprc += rd32(E1000_MPRC);
4020 adapter->stats.roc += rd32(E1000_ROC);
4021
4022 adapter->stats.prc64 += rd32(E1000_PRC64);
4023 adapter->stats.prc127 += rd32(E1000_PRC127);
4024 adapter->stats.prc255 += rd32(E1000_PRC255);
4025 adapter->stats.prc511 += rd32(E1000_PRC511);
4026 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4027 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4028 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4029 adapter->stats.sec += rd32(E1000_SEC);
4030
4031 adapter->stats.mpc += rd32(E1000_MPC);
4032 adapter->stats.scc += rd32(E1000_SCC);
4033 adapter->stats.ecol += rd32(E1000_ECOL);
4034 adapter->stats.mcc += rd32(E1000_MCC);
4035 adapter->stats.latecol += rd32(E1000_LATECOL);
4036 adapter->stats.dc += rd32(E1000_DC);
4037 adapter->stats.rlec += rd32(E1000_RLEC);
4038 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4039 adapter->stats.xontxc += rd32(E1000_XONTXC);
4040 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4041 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4042 adapter->stats.fcruc += rd32(E1000_FCRUC);
4043 adapter->stats.gptc += rd32(E1000_GPTC);
4044 adapter->stats.gotc += rd32(E1000_GOTCL);
4045 rd32(E1000_GOTCH); /* clear GOTCL */
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004046 rnbc = rd32(E1000_RNBC);
4047 adapter->stats.rnbc += rnbc;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004048 net_stats->rx_fifo_errors += rnbc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004049 adapter->stats.ruc += rd32(E1000_RUC);
4050 adapter->stats.rfc += rd32(E1000_RFC);
4051 adapter->stats.rjc += rd32(E1000_RJC);
4052 adapter->stats.tor += rd32(E1000_TORH);
4053 adapter->stats.tot += rd32(E1000_TOTH);
4054 adapter->stats.tpr += rd32(E1000_TPR);
4055
4056 adapter->stats.ptc64 += rd32(E1000_PTC64);
4057 adapter->stats.ptc127 += rd32(E1000_PTC127);
4058 adapter->stats.ptc255 += rd32(E1000_PTC255);
4059 adapter->stats.ptc511 += rd32(E1000_PTC511);
4060 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4061 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4062
4063 adapter->stats.mptc += rd32(E1000_MPTC);
4064 adapter->stats.bptc += rd32(E1000_BPTC);
4065
4066 /* used for adaptive IFS */
Auke Kok9d5c8242008-01-24 02:22:38 -08004067 hw->mac.tx_packet_delta = rd32(E1000_TPT);
4068 adapter->stats.tpt += hw->mac.tx_packet_delta;
4069 hw->mac.collision_delta = rd32(E1000_COLC);
4070 adapter->stats.colc += hw->mac.collision_delta;
4071
4072 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
4073 adapter->stats.rxerrc += rd32(E1000_RXERRC);
4074 adapter->stats.tncrs += rd32(E1000_TNCRS);
4075 adapter->stats.tsctc += rd32(E1000_TSCTC);
4076 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4077
4078 adapter->stats.iac += rd32(E1000_IAC);
4079 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
4080 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
4081 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
4082 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
4083 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
4084 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
4085 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
4086 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
4087
4088 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004089 net_stats->multicast = adapter->stats.mprc;
4090 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004091
4092 /* Rx Errors */
4093
4094 /* RLEC on some newer hardware can be incorrect so build
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00004095 * our own version based on RUC and ROC */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004096 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08004097 adapter->stats.crcerrs + adapter->stats.algnerrc +
4098 adapter->stats.ruc + adapter->stats.roc +
4099 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004100 net_stats->rx_length_errors = adapter->stats.ruc +
4101 adapter->stats.roc;
4102 net_stats->rx_crc_errors = adapter->stats.crcerrs;
4103 net_stats->rx_frame_errors = adapter->stats.algnerrc;
4104 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004105
4106 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004107 net_stats->tx_errors = adapter->stats.ecol +
4108 adapter->stats.latecol;
4109 net_stats->tx_aborted_errors = adapter->stats.ecol;
4110 net_stats->tx_window_errors = adapter->stats.latecol;
4111 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08004112
4113 /* Tx Dropped needs to be maintained elsewhere */
4114
4115 /* Phy Stats */
4116 if (hw->phy.media_type == e1000_media_type_copper) {
4117 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004118 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004119 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
4120 adapter->phy_stats.idle_errors += phy_tmp;
4121 }
4122 }
4123
4124 /* Management Stats */
4125 adapter->stats.mgptc += rd32(E1000_MGTPTC);
4126 adapter->stats.mgprc += rd32(E1000_MGTPRC);
4127 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
4128}
4129
Auke Kok9d5c8242008-01-24 02:22:38 -08004130static irqreturn_t igb_msix_other(int irq, void *data)
4131{
Alexander Duyck047e0032009-10-27 15:49:27 +00004132 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08004133 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004134 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004135 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00004136
Alexander Duyck7f081d42010-01-07 17:41:00 +00004137 if (icr & E1000_ICR_DRSTA)
4138 schedule_work(&adapter->reset_task);
4139
Alexander Duyck047e0032009-10-27 15:49:27 +00004140 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004141 /* HW is reporting DMA is out of sync */
4142 adapter->stats.doosync++;
4143 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00004144
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004145 /* Check for a mailbox event */
4146 if (icr & E1000_ICR_VMMB)
4147 igb_msg_task(adapter);
4148
4149 if (icr & E1000_ICR_LSC) {
4150 hw->mac.get_link_status = 1;
4151 /* guard against interrupt when we're going down */
4152 if (!test_bit(__IGB_DOWN, &adapter->state))
4153 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4154 }
4155
Alexander Duyck25568a52009-10-27 23:49:59 +00004156 if (adapter->vfs_allocated_count)
4157 wr32(E1000_IMS, E1000_IMS_LSC |
4158 E1000_IMS_VMMB |
4159 E1000_IMS_DOUTSYNC);
4160 else
4161 wr32(E1000_IMS, E1000_IMS_LSC | E1000_IMS_DOUTSYNC);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004162 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08004163
4164 return IRQ_HANDLED;
4165}
4166
Alexander Duyck047e0032009-10-27 15:49:27 +00004167static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004168{
Alexander Duyck26b39272010-02-17 01:00:41 +00004169 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004170 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08004171
Alexander Duyck047e0032009-10-27 15:49:27 +00004172 if (!q_vector->set_itr)
4173 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004174
Alexander Duyck047e0032009-10-27 15:49:27 +00004175 if (!itr_val)
4176 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004177
Alexander Duyck26b39272010-02-17 01:00:41 +00004178 if (adapter->hw.mac.type == e1000_82575)
4179 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004180 else
Alexander Duyck047e0032009-10-27 15:49:27 +00004181 itr_val |= 0x8000000;
4182
4183 writel(itr_val, q_vector->itr_register);
4184 q_vector->set_itr = 0;
4185}
4186
4187static irqreturn_t igb_msix_ring(int irq, void *data)
4188{
4189 struct igb_q_vector *q_vector = data;
4190
4191 /* Write the ITR value calculated from the previous interrupt. */
4192 igb_write_itr(q_vector);
4193
4194 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004195
Auke Kok9d5c8242008-01-24 02:22:38 -08004196 return IRQ_HANDLED;
4197}
4198
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004199#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00004200static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004201{
Alexander Duyck047e0032009-10-27 15:49:27 +00004202 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004203 struct e1000_hw *hw = &adapter->hw;
4204 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004205
Alexander Duyck047e0032009-10-27 15:49:27 +00004206 if (q_vector->cpu == cpu)
4207 goto out_no_update;
4208
4209 if (q_vector->tx_ring) {
4210 int q = q_vector->tx_ring->reg_idx;
4211 u32 dca_txctrl = rd32(E1000_DCA_TXCTRL(q));
4212 if (hw->mac.type == e1000_82575) {
4213 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK;
4214 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4215 } else {
4216 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK_82576;
4217 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
4218 E1000_DCA_TXCTRL_CPUID_SHIFT;
4219 }
4220 dca_txctrl |= E1000_DCA_TXCTRL_DESC_DCA_EN;
4221 wr32(E1000_DCA_TXCTRL(q), dca_txctrl);
4222 }
4223 if (q_vector->rx_ring) {
4224 int q = q_vector->rx_ring->reg_idx;
4225 u32 dca_rxctrl = rd32(E1000_DCA_RXCTRL(q));
4226 if (hw->mac.type == e1000_82575) {
4227 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK;
4228 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4229 } else {
Alexander Duyck2d064c02008-07-08 15:10:12 -07004230 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK_82576;
Maciej Sosnowski92be7912009-03-13 20:40:21 +00004231 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
Alexander Duyck2d064c02008-07-08 15:10:12 -07004232 E1000_DCA_RXCTRL_CPUID_SHIFT;
Alexander Duyck2d064c02008-07-08 15:10:12 -07004233 }
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004234 dca_rxctrl |= E1000_DCA_RXCTRL_DESC_DCA_EN;
4235 dca_rxctrl |= E1000_DCA_RXCTRL_HEAD_DCA_EN;
4236 dca_rxctrl |= E1000_DCA_RXCTRL_DATA_DCA_EN;
4237 wr32(E1000_DCA_RXCTRL(q), dca_rxctrl);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004238 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004239 q_vector->cpu = cpu;
4240out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004241 put_cpu();
4242}
4243
4244static void igb_setup_dca(struct igb_adapter *adapter)
4245{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004246 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004247 int i;
4248
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004249 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004250 return;
4251
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004252 /* Always use CB2 mode, difference is masked in the CB driver. */
4253 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
4254
Alexander Duyck047e0032009-10-27 15:49:27 +00004255 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00004256 adapter->q_vector[i]->cpu = -1;
4257 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004258 }
4259}
4260
4261static int __igb_notify_dca(struct device *dev, void *data)
4262{
4263 struct net_device *netdev = dev_get_drvdata(dev);
4264 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004265 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004266 struct e1000_hw *hw = &adapter->hw;
4267 unsigned long event = *(unsigned long *)data;
4268
4269 switch (event) {
4270 case DCA_PROVIDER_ADD:
4271 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004272 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004273 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004274 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004275 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00004276 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004277 igb_setup_dca(adapter);
4278 break;
4279 }
4280 /* Fall Through since DCA is disabled. */
4281 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004282 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004283 /* without this a class_device is left
Alexander Duyck047e0032009-10-27 15:49:27 +00004284 * hanging around in the sysfs model */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004285 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004286 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004287 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08004288 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004289 }
4290 break;
4291 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004292
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004293 return 0;
4294}
4295
4296static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
4297 void *p)
4298{
4299 int ret_val;
4300
4301 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
4302 __igb_notify_dca);
4303
4304 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
4305}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004306#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08004307
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004308static void igb_ping_all_vfs(struct igb_adapter *adapter)
4309{
4310 struct e1000_hw *hw = &adapter->hw;
4311 u32 ping;
4312 int i;
4313
4314 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
4315 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004316 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004317 ping |= E1000_VT_MSGTYPE_CTS;
4318 igb_write_mbx(hw, &ping, 1, i);
4319 }
4320}
4321
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004322static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
4323{
4324 struct e1000_hw *hw = &adapter->hw;
4325 u32 vmolr = rd32(E1000_VMOLR(vf));
4326 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
4327
4328 vf_data->flags |= ~(IGB_VF_FLAG_UNI_PROMISC |
4329 IGB_VF_FLAG_MULTI_PROMISC);
4330 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
4331
4332 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
4333 vmolr |= E1000_VMOLR_MPME;
4334 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
4335 } else {
4336 /*
4337 * if we have hashes and we are clearing a multicast promisc
4338 * flag we need to write the hashes to the MTA as this step
4339 * was previously skipped
4340 */
4341 if (vf_data->num_vf_mc_hashes > 30) {
4342 vmolr |= E1000_VMOLR_MPME;
4343 } else if (vf_data->num_vf_mc_hashes) {
4344 int j;
4345 vmolr |= E1000_VMOLR_ROMPE;
4346 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
4347 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
4348 }
4349 }
4350
4351 wr32(E1000_VMOLR(vf), vmolr);
4352
4353 /* there are flags left unprocessed, likely not supported */
4354 if (*msgbuf & E1000_VT_MSGINFO_MASK)
4355 return -EINVAL;
4356
4357 return 0;
4358
4359}
4360
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004361static int igb_set_vf_multicasts(struct igb_adapter *adapter,
4362 u32 *msgbuf, u32 vf)
4363{
4364 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
4365 u16 *hash_list = (u16 *)&msgbuf[1];
4366 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
4367 int i;
4368
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004369 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004370 * to this VF for later use to restore when the PF multi cast
4371 * list changes
4372 */
4373 vf_data->num_vf_mc_hashes = n;
4374
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004375 /* only up to 30 hash values supported */
4376 if (n > 30)
4377 n = 30;
4378
4379 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004380 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07004381 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004382
4383 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004384 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004385
4386 return 0;
4387}
4388
4389static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
4390{
4391 struct e1000_hw *hw = &adapter->hw;
4392 struct vf_data_storage *vf_data;
4393 int i, j;
4394
4395 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004396 u32 vmolr = rd32(E1000_VMOLR(i));
4397 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
4398
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004399 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004400
4401 if ((vf_data->num_vf_mc_hashes > 30) ||
4402 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
4403 vmolr |= E1000_VMOLR_MPME;
4404 } else if (vf_data->num_vf_mc_hashes) {
4405 vmolr |= E1000_VMOLR_ROMPE;
4406 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
4407 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
4408 }
4409 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004410 }
4411}
4412
4413static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
4414{
4415 struct e1000_hw *hw = &adapter->hw;
4416 u32 pool_mask, reg, vid;
4417 int i;
4418
4419 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
4420
4421 /* Find the vlan filter for this id */
4422 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
4423 reg = rd32(E1000_VLVF(i));
4424
4425 /* remove the vf from the pool */
4426 reg &= ~pool_mask;
4427
4428 /* if pool is empty then remove entry from vfta */
4429 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
4430 (reg & E1000_VLVF_VLANID_ENABLE)) {
4431 reg = 0;
4432 vid = reg & E1000_VLVF_VLANID_MASK;
4433 igb_vfta_set(hw, vid, false);
4434 }
4435
4436 wr32(E1000_VLVF(i), reg);
4437 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00004438
4439 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004440}
4441
4442static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
4443{
4444 struct e1000_hw *hw = &adapter->hw;
4445 u32 reg, i;
4446
Alexander Duyck51466232009-10-27 23:47:35 +00004447 /* The vlvf table only exists on 82576 hardware and newer */
4448 if (hw->mac.type < e1000_82576)
4449 return -1;
4450
4451 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004452 if (!adapter->vfs_allocated_count)
4453 return -1;
4454
4455 /* Find the vlan filter for this id */
4456 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
4457 reg = rd32(E1000_VLVF(i));
4458 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
4459 vid == (reg & E1000_VLVF_VLANID_MASK))
4460 break;
4461 }
4462
4463 if (add) {
4464 if (i == E1000_VLVF_ARRAY_SIZE) {
4465 /* Did not find a matching VLAN ID entry that was
4466 * enabled. Search for a free filter entry, i.e.
4467 * one without the enable bit set
4468 */
4469 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
4470 reg = rd32(E1000_VLVF(i));
4471 if (!(reg & E1000_VLVF_VLANID_ENABLE))
4472 break;
4473 }
4474 }
4475 if (i < E1000_VLVF_ARRAY_SIZE) {
4476 /* Found an enabled/available entry */
4477 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
4478
4479 /* if !enabled we need to set this up in vfta */
4480 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00004481 /* add VID to filter table */
4482 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004483 reg |= E1000_VLVF_VLANID_ENABLE;
4484 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00004485 reg &= ~E1000_VLVF_VLANID_MASK;
4486 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004487 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00004488
4489 /* do not modify RLPML for PF devices */
4490 if (vf >= adapter->vfs_allocated_count)
4491 return 0;
4492
4493 if (!adapter->vf_data[vf].vlans_enabled) {
4494 u32 size;
4495 reg = rd32(E1000_VMOLR(vf));
4496 size = reg & E1000_VMOLR_RLPML_MASK;
4497 size += 4;
4498 reg &= ~E1000_VMOLR_RLPML_MASK;
4499 reg |= size;
4500 wr32(E1000_VMOLR(vf), reg);
4501 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00004502
Alexander Duyck51466232009-10-27 23:47:35 +00004503 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004504 return 0;
4505 }
4506 } else {
4507 if (i < E1000_VLVF_ARRAY_SIZE) {
4508 /* remove vf from the pool */
4509 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
4510 /* if pool is empty then remove entry from vfta */
4511 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
4512 reg = 0;
4513 igb_vfta_set(hw, vid, false);
4514 }
4515 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00004516
4517 /* do not modify RLPML for PF devices */
4518 if (vf >= adapter->vfs_allocated_count)
4519 return 0;
4520
4521 adapter->vf_data[vf].vlans_enabled--;
4522 if (!adapter->vf_data[vf].vlans_enabled) {
4523 u32 size;
4524 reg = rd32(E1000_VMOLR(vf));
4525 size = reg & E1000_VMOLR_RLPML_MASK;
4526 size -= 4;
4527 reg &= ~E1000_VMOLR_RLPML_MASK;
4528 reg |= size;
4529 wr32(E1000_VMOLR(vf), reg);
4530 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004531 }
4532 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00004533 return 0;
4534}
4535
4536static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
4537{
4538 struct e1000_hw *hw = &adapter->hw;
4539
4540 if (vid)
4541 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
4542 else
4543 wr32(E1000_VMVIR(vf), 0);
4544}
4545
4546static int igb_ndo_set_vf_vlan(struct net_device *netdev,
4547 int vf, u16 vlan, u8 qos)
4548{
4549 int err = 0;
4550 struct igb_adapter *adapter = netdev_priv(netdev);
4551
4552 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
4553 return -EINVAL;
4554 if (vlan || qos) {
4555 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
4556 if (err)
4557 goto out;
4558 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
4559 igb_set_vmolr(adapter, vf, !vlan);
4560 adapter->vf_data[vf].pf_vlan = vlan;
4561 adapter->vf_data[vf].pf_qos = qos;
4562 dev_info(&adapter->pdev->dev,
4563 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
4564 if (test_bit(__IGB_DOWN, &adapter->state)) {
4565 dev_warn(&adapter->pdev->dev,
4566 "The VF VLAN has been set,"
4567 " but the PF device is not up.\n");
4568 dev_warn(&adapter->pdev->dev,
4569 "Bring the PF device up before"
4570 " attempting to use the VF device.\n");
4571 }
4572 } else {
4573 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
4574 false, vf);
4575 igb_set_vmvir(adapter, vlan, vf);
4576 igb_set_vmolr(adapter, vf, true);
4577 adapter->vf_data[vf].pf_vlan = 0;
4578 adapter->vf_data[vf].pf_qos = 0;
4579 }
4580out:
4581 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004582}
4583
4584static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
4585{
4586 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
4587 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
4588
4589 return igb_vlvf_set(adapter, vid, add, vf);
4590}
4591
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004592static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004593{
Williams, Mitch A8151d292010-02-10 01:44:24 +00004594 /* clear flags */
4595 adapter->vf_data[vf].flags &= ~(IGB_VF_FLAG_PF_SET_MAC);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004596 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004597
4598 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00004599 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004600
4601 /* reset vlans for device */
4602 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00004603 if (adapter->vf_data[vf].pf_vlan)
4604 igb_ndo_set_vf_vlan(adapter->netdev, vf,
4605 adapter->vf_data[vf].pf_vlan,
4606 adapter->vf_data[vf].pf_qos);
4607 else
4608 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004609
4610 /* reset multicast table array for vf */
4611 adapter->vf_data[vf].num_vf_mc_hashes = 0;
4612
4613 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004614 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004615}
4616
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004617static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
4618{
4619 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
4620
4621 /* generate a new mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00004622 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
4623 random_ether_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004624
4625 /* process remaining reset events */
4626 igb_vf_reset(adapter, vf);
4627}
4628
4629static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004630{
4631 struct e1000_hw *hw = &adapter->hw;
4632 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004633 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004634 u32 reg, msgbuf[3];
4635 u8 *addr = (u8 *)(&msgbuf[1]);
4636
4637 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004638 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004639
4640 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00004641 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004642
4643 /* enable transmit and receive for vf */
4644 reg = rd32(E1000_VFTE);
4645 wr32(E1000_VFTE, reg | (1 << vf));
4646 reg = rd32(E1000_VFRE);
4647 wr32(E1000_VFRE, reg | (1 << vf));
4648
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004649 adapter->vf_data[vf].flags = IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004650
4651 /* reply to reset with ack and vf mac address */
4652 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
4653 memcpy(addr, vf_mac, 6);
4654 igb_write_mbx(hw, msgbuf, 3, vf);
4655}
4656
4657static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
4658{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004659 unsigned char *addr = (char *)&msg[1];
4660 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004661
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004662 if (is_valid_ether_addr(addr))
4663 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004664
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004665 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004666}
4667
4668static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
4669{
4670 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004671 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004672 u32 msg = E1000_VT_MSGTYPE_NACK;
4673
4674 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004675 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
4676 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004677 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004678 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004679 }
4680}
4681
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004682static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004683{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004684 struct pci_dev *pdev = adapter->pdev;
4685 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004686 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004687 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004688 s32 retval;
4689
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004690 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004691
Alexander Duyckfef45f42009-12-11 22:57:34 -08004692 if (retval) {
4693 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004694 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08004695 vf_data->flags &= ~IGB_VF_FLAG_CTS;
4696 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
4697 return;
4698 goto out;
4699 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004700
4701 /* this is a message we already processed, do nothing */
4702 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004703 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004704
4705 /*
4706 * until the vf completes a reset it should not be
4707 * allowed to start any configuration.
4708 */
4709
4710 if (msgbuf[0] == E1000_VF_RESET) {
4711 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004712 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004713 }
4714
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004715 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08004716 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
4717 return;
4718 retval = -1;
4719 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004720 }
4721
4722 switch ((msgbuf[0] & 0xFFFF)) {
4723 case E1000_VF_SET_MAC_ADDR:
4724 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
4725 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004726 case E1000_VF_SET_PROMISC:
4727 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
4728 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004729 case E1000_VF_SET_MULTICAST:
4730 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
4731 break;
4732 case E1000_VF_SET_LPE:
4733 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
4734 break;
4735 case E1000_VF_SET_VLAN:
Williams, Mitch A8151d292010-02-10 01:44:24 +00004736 if (adapter->vf_data[vf].pf_vlan)
4737 retval = -1;
4738 else
4739 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004740 break;
4741 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00004742 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004743 retval = -1;
4744 break;
4745 }
4746
Alexander Duyckfef45f42009-12-11 22:57:34 -08004747 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
4748out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004749 /* notify the VF of the results of what it sent us */
4750 if (retval)
4751 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
4752 else
4753 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
4754
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004755 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004756}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004757
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004758static void igb_msg_task(struct igb_adapter *adapter)
4759{
4760 struct e1000_hw *hw = &adapter->hw;
4761 u32 vf;
4762
4763 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
4764 /* process any reset requests */
4765 if (!igb_check_for_rst(hw, vf))
4766 igb_vf_reset_event(adapter, vf);
4767
4768 /* process any messages pending */
4769 if (!igb_check_for_msg(hw, vf))
4770 igb_rcv_msg_from_vf(adapter, vf);
4771
4772 /* process any acks */
4773 if (!igb_check_for_ack(hw, vf))
4774 igb_rcv_ack_from_vf(adapter, vf);
4775 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004776}
4777
Auke Kok9d5c8242008-01-24 02:22:38 -08004778/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00004779 * igb_set_uta - Set unicast filter table address
4780 * @adapter: board private structure
4781 *
4782 * The unicast table address is a register array of 32-bit registers.
4783 * The table is meant to be used in a way similar to how the MTA is used
4784 * however due to certain limitations in the hardware it is necessary to
4785 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscous
4786 * enable bit to allow vlan tag stripping when promiscous mode is enabled
4787 **/
4788static void igb_set_uta(struct igb_adapter *adapter)
4789{
4790 struct e1000_hw *hw = &adapter->hw;
4791 int i;
4792
4793 /* The UTA table only exists on 82576 hardware and newer */
4794 if (hw->mac.type < e1000_82576)
4795 return;
4796
4797 /* we only need to do this if VMDq is enabled */
4798 if (!adapter->vfs_allocated_count)
4799 return;
4800
4801 for (i = 0; i < hw->mac.uta_reg_count; i++)
4802 array_wr32(E1000_UTA, i, ~0);
4803}
4804
4805/**
Auke Kok9d5c8242008-01-24 02:22:38 -08004806 * igb_intr_msi - Interrupt Handler
4807 * @irq: interrupt number
4808 * @data: pointer to a network interface device structure
4809 **/
4810static irqreturn_t igb_intr_msi(int irq, void *data)
4811{
Alexander Duyck047e0032009-10-27 15:49:27 +00004812 struct igb_adapter *adapter = data;
4813 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08004814 struct e1000_hw *hw = &adapter->hw;
4815 /* read ICR disables interrupts using IAM */
4816 u32 icr = rd32(E1000_ICR);
4817
Alexander Duyck047e0032009-10-27 15:49:27 +00004818 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08004819
Alexander Duyck7f081d42010-01-07 17:41:00 +00004820 if (icr & E1000_ICR_DRSTA)
4821 schedule_work(&adapter->reset_task);
4822
Alexander Duyck047e0032009-10-27 15:49:27 +00004823 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004824 /* HW is reporting DMA is out of sync */
4825 adapter->stats.doosync++;
4826 }
4827
Auke Kok9d5c8242008-01-24 02:22:38 -08004828 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
4829 hw->mac.get_link_status = 1;
4830 if (!test_bit(__IGB_DOWN, &adapter->state))
4831 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4832 }
4833
Alexander Duyck047e0032009-10-27 15:49:27 +00004834 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08004835
4836 return IRQ_HANDLED;
4837}
4838
4839/**
Alexander Duyck4a3c6432009-02-06 23:20:49 +00004840 * igb_intr - Legacy Interrupt Handler
Auke Kok9d5c8242008-01-24 02:22:38 -08004841 * @irq: interrupt number
4842 * @data: pointer to a network interface device structure
4843 **/
4844static irqreturn_t igb_intr(int irq, void *data)
4845{
Alexander Duyck047e0032009-10-27 15:49:27 +00004846 struct igb_adapter *adapter = data;
4847 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08004848 struct e1000_hw *hw = &adapter->hw;
4849 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
4850 * need for the IMC write */
4851 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08004852 if (!icr)
4853 return IRQ_NONE; /* Not our interrupt */
4854
Alexander Duyck047e0032009-10-27 15:49:27 +00004855 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08004856
4857 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
4858 * not set, then the adapter didn't send an interrupt */
4859 if (!(icr & E1000_ICR_INT_ASSERTED))
4860 return IRQ_NONE;
4861
Alexander Duyck7f081d42010-01-07 17:41:00 +00004862 if (icr & E1000_ICR_DRSTA)
4863 schedule_work(&adapter->reset_task);
4864
Alexander Duyck047e0032009-10-27 15:49:27 +00004865 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004866 /* HW is reporting DMA is out of sync */
4867 adapter->stats.doosync++;
4868 }
4869
Auke Kok9d5c8242008-01-24 02:22:38 -08004870 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
4871 hw->mac.get_link_status = 1;
4872 /* guard against interrupt when we're going down */
4873 if (!test_bit(__IGB_DOWN, &adapter->state))
4874 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4875 }
4876
Alexander Duyck047e0032009-10-27 15:49:27 +00004877 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08004878
4879 return IRQ_HANDLED;
4880}
4881
Alexander Duyck047e0032009-10-27 15:49:27 +00004882static inline void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08004883{
Alexander Duyck047e0032009-10-27 15:49:27 +00004884 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08004885 struct e1000_hw *hw = &adapter->hw;
4886
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00004887 if ((q_vector->rx_ring && (adapter->rx_itr_setting & 3)) ||
4888 (!q_vector->rx_ring && (adapter->tx_itr_setting & 3))) {
Alexander Duyck047e0032009-10-27 15:49:27 +00004889 if (!adapter->msix_entries)
Alexander Duyck46544252009-02-19 20:39:04 -08004890 igb_set_itr(adapter);
4891 else
Alexander Duyck047e0032009-10-27 15:49:27 +00004892 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08004893 }
4894
4895 if (!test_bit(__IGB_DOWN, &adapter->state)) {
4896 if (adapter->msix_entries)
Alexander Duyck047e0032009-10-27 15:49:27 +00004897 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08004898 else
4899 igb_irq_enable(adapter);
4900 }
4901}
4902
Auke Kok9d5c8242008-01-24 02:22:38 -08004903/**
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004904 * igb_poll - NAPI Rx polling callback
4905 * @napi: napi polling structure
4906 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08004907 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004908static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08004909{
Alexander Duyck047e0032009-10-27 15:49:27 +00004910 struct igb_q_vector *q_vector = container_of(napi,
4911 struct igb_q_vector,
4912 napi);
4913 int tx_clean_complete = 1, work_done = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004914
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004915#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00004916 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
4917 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004918#endif
Alexander Duyck047e0032009-10-27 15:49:27 +00004919 if (q_vector->tx_ring)
4920 tx_clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08004921
Alexander Duyck047e0032009-10-27 15:49:27 +00004922 if (q_vector->rx_ring)
4923 igb_clean_rx_irq_adv(q_vector, &work_done, budget);
4924
4925 if (!tx_clean_complete)
4926 work_done = budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08004927
Alexander Duyck46544252009-02-19 20:39:04 -08004928 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck5e6d5b12009-03-13 20:40:38 +00004929 if (work_done < budget) {
Alexander Duyck46544252009-02-19 20:39:04 -08004930 napi_complete(napi);
Alexander Duyck047e0032009-10-27 15:49:27 +00004931 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08004932 }
4933
4934 return work_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08004935}
Al Viro6d8126f2008-03-16 22:23:24 +00004936
Auke Kok9d5c8242008-01-24 02:22:38 -08004937/**
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004938 * igb_systim_to_hwtstamp - convert system time value to hw timestamp
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004939 * @adapter: board private structure
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004940 * @shhwtstamps: timestamp structure to update
4941 * @regval: unsigned 64bit system time value.
4942 *
4943 * We need to convert the system time value stored in the RX/TXSTMP registers
4944 * into a hwtstamp which can be used by the upper level timestamping functions
4945 */
4946static void igb_systim_to_hwtstamp(struct igb_adapter *adapter,
4947 struct skb_shared_hwtstamps *shhwtstamps,
4948 u64 regval)
4949{
4950 u64 ns;
4951
Alexander Duyck55cac242009-11-19 12:42:21 +00004952 /*
4953 * The 82580 starts with 1ns at bit 0 in RX/TXSTMPL, shift this up to
4954 * 24 to match clock shift we setup earlier.
4955 */
4956 if (adapter->hw.mac.type == e1000_82580)
4957 regval <<= IGB_82580_TSYNC_SHIFT;
4958
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004959 ns = timecounter_cyc2time(&adapter->clock, regval);
4960 timecompare_update(&adapter->compare, ns);
4961 memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
4962 shhwtstamps->hwtstamp = ns_to_ktime(ns);
4963 shhwtstamps->syststamp = timecompare_transform(&adapter->compare, ns);
4964}
4965
4966/**
4967 * igb_tx_hwtstamp - utility function which checks for TX time stamp
4968 * @q_vector: pointer to q_vector containing needed info
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004969 * @skb: packet that was just sent
4970 *
4971 * If we were asked to do hardware stamping and such a time stamp is
4972 * available, then it must have been for this skb here because we only
4973 * allow only one such packet into the queue.
4974 */
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004975static void igb_tx_hwtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb)
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004976{
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004977 struct igb_adapter *adapter = q_vector->adapter;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004978 union skb_shared_tx *shtx = skb_tx(skb);
4979 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004980 struct skb_shared_hwtstamps shhwtstamps;
4981 u64 regval;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004982
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004983 /* if skb does not support hw timestamp or TX stamp not valid exit */
4984 if (likely(!shtx->hardware) ||
4985 !(rd32(E1000_TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID))
4986 return;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004987
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00004988 regval = rd32(E1000_TXSTMPL);
4989 regval |= (u64)rd32(E1000_TXSTMPH) << 32;
4990
4991 igb_systim_to_hwtstamp(adapter, &shhwtstamps, regval);
4992 skb_tstamp_tx(skb, &shhwtstamps);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004993}
4994
4995/**
Auke Kok9d5c8242008-01-24 02:22:38 -08004996 * igb_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyck047e0032009-10-27 15:49:27 +00004997 * @q_vector: pointer to q_vector containing needed info
Auke Kok9d5c8242008-01-24 02:22:38 -08004998 * returns true if ring is completely cleaned
4999 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005000static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005001{
Alexander Duyck047e0032009-10-27 15:49:27 +00005002 struct igb_adapter *adapter = q_vector->adapter;
5003 struct igb_ring *tx_ring = q_vector->tx_ring;
Alexander Duycke694e962009-10-27 15:53:06 +00005004 struct net_device *netdev = tx_ring->netdev;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005005 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08005006 struct igb_buffer *buffer_info;
5007 struct sk_buff *skb;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005008 union e1000_adv_tx_desc *tx_desc, *eop_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005009 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005010 unsigned int i, eop, count = 0;
5011 bool cleaned = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08005012
Auke Kok9d5c8242008-01-24 02:22:38 -08005013 i = tx_ring->next_to_clean;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005014 eop = tx_ring->buffer_info[i].next_to_watch;
5015 eop_desc = E1000_TX_DESC_ADV(*tx_ring, eop);
5016
5017 while ((eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)) &&
5018 (count < tx_ring->count)) {
5019 for (cleaned = false; !cleaned; count++) {
5020 tx_desc = E1000_TX_DESC_ADV(*tx_ring, i);
Auke Kok9d5c8242008-01-24 02:22:38 -08005021 buffer_info = &tx_ring->buffer_info[i];
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005022 cleaned = (i == eop);
Auke Kok9d5c8242008-01-24 02:22:38 -08005023 skb = buffer_info->skb;
5024
5025 if (skb) {
5026 unsigned int segs, bytecount;
5027 /* gso_segs is currently only valid for tcp */
5028 segs = skb_shinfo(skb)->gso_segs ?: 1;
5029 /* multiply data chunks by size of headers */
5030 bytecount = ((segs - 1) * skb_headlen(skb)) +
5031 skb->len;
5032 total_packets += segs;
5033 total_bytes += bytecount;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005034
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005035 igb_tx_hwtstamp(q_vector, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005036 }
5037
Alexander Duyck80785292009-10-27 15:51:47 +00005038 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005039 tx_desc->wb.status = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005040
5041 i++;
5042 if (i == tx_ring->count)
5043 i = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005044 }
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005045 eop = tx_ring->buffer_info[i].next_to_watch;
5046 eop_desc = E1000_TX_DESC_ADV(*tx_ring, eop);
5047 }
5048
Auke Kok9d5c8242008-01-24 02:22:38 -08005049 tx_ring->next_to_clean = i;
5050
Alexander Duyckfc7d3452008-08-26 04:25:08 -07005051 if (unlikely(count &&
Auke Kok9d5c8242008-01-24 02:22:38 -08005052 netif_carrier_ok(netdev) &&
Alexander Duyckc493ea42009-03-20 00:16:50 +00005053 igb_desc_unused(tx_ring) >= IGB_TX_QUEUE_WAKE)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005054 /* Make sure that anybody stopping the queue after this
5055 * sees the new next_to_clean.
5056 */
5057 smp_mb();
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005058 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
5059 !(test_bit(__IGB_DOWN, &adapter->state))) {
5060 netif_wake_subqueue(netdev, tx_ring->queue_index);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005061 tx_ring->tx_stats.restart_queue++;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005062 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005063 }
5064
5065 if (tx_ring->detect_tx_hung) {
5066 /* Detect a transmit hang in hardware, this serializes the
5067 * check with the clearing of time_stamp and movement of i */
5068 tx_ring->detect_tx_hung = false;
5069 if (tx_ring->buffer_info[i].time_stamp &&
5070 time_after(jiffies, tx_ring->buffer_info[i].time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00005071 (adapter->tx_timeout_factor * HZ)) &&
5072 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005073
Auke Kok9d5c8242008-01-24 02:22:38 -08005074 /* detected Tx unit hang */
Alexander Duyck80785292009-10-27 15:51:47 +00005075 dev_err(&tx_ring->pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08005076 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07005077 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005078 " TDH <%x>\n"
5079 " TDT <%x>\n"
5080 " next_to_use <%x>\n"
5081 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005082 "buffer_info[next_to_clean]\n"
5083 " time_stamp <%lx>\n"
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005084 " next_to_watch <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005085 " jiffies <%lx>\n"
5086 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07005087 tx_ring->queue_index,
Alexander Duyckfce99e32009-10-27 15:51:27 +00005088 readl(tx_ring->head),
5089 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08005090 tx_ring->next_to_use,
5091 tx_ring->next_to_clean,
Alexander Duyckf7ba2052009-10-27 23:48:51 +00005092 tx_ring->buffer_info[eop].time_stamp,
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005093 eop,
Auke Kok9d5c8242008-01-24 02:22:38 -08005094 jiffies,
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005095 eop_desc->wb.status);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005096 netif_stop_subqueue(netdev, tx_ring->queue_index);
Auke Kok9d5c8242008-01-24 02:22:38 -08005097 }
5098 }
5099 tx_ring->total_bytes += total_bytes;
5100 tx_ring->total_packets += total_packets;
Alexander Duycke21ed352008-07-08 15:07:24 -07005101 tx_ring->tx_stats.bytes += total_bytes;
5102 tx_ring->tx_stats.packets += total_packets;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005103 return (count < tx_ring->count);
Auke Kok9d5c8242008-01-24 02:22:38 -08005104}
5105
Auke Kok9d5c8242008-01-24 02:22:38 -08005106/**
5107 * igb_receive_skb - helper function to handle rx indications
Alexander Duyck047e0032009-10-27 15:49:27 +00005108 * @q_vector: structure containing interrupt and ring information
5109 * @skb: packet to send up
5110 * @vlan_tag: vlan tag for packet
Auke Kok9d5c8242008-01-24 02:22:38 -08005111 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005112static void igb_receive_skb(struct igb_q_vector *q_vector,
5113 struct sk_buff *skb,
5114 u16 vlan_tag)
Auke Kok9d5c8242008-01-24 02:22:38 -08005115{
Alexander Duyck047e0032009-10-27 15:49:27 +00005116 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyckd3352522008-07-08 15:12:13 -07005117
Alexander Duyck047e0032009-10-27 15:49:27 +00005118 if (vlan_tag)
5119 vlan_gro_receive(&q_vector->napi, adapter->vlgrp,
5120 vlan_tag, skb);
Alexander Duyck182ff8d2009-04-27 22:35:33 +00005121 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005122 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005123}
5124
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005125static inline void igb_rx_checksum_adv(struct igb_ring *ring,
Auke Kok9d5c8242008-01-24 02:22:38 -08005126 u32 status_err, struct sk_buff *skb)
5127{
5128 skb->ip_summed = CHECKSUM_NONE;
5129
5130 /* Ignore Checksum bit is set or checksum is disabled through ethtool */
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005131 if (!(ring->flags & IGB_RING_FLAG_RX_CSUM) ||
5132 (status_err & E1000_RXD_STAT_IXSM))
Auke Kok9d5c8242008-01-24 02:22:38 -08005133 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005134
Auke Kok9d5c8242008-01-24 02:22:38 -08005135 /* TCP/UDP checksum error bit is set */
5136 if (status_err &
5137 (E1000_RXDEXT_STATERR_TCPE | E1000_RXDEXT_STATERR_IPE)) {
Jesse Brandeburgb9473562009-04-27 22:36:13 +00005138 /*
5139 * work around errata with sctp packets where the TCPE aka
5140 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
5141 * packets, (aka let the stack check the crc32c)
5142 */
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005143 if ((skb->len == 60) &&
5144 (ring->flags & IGB_RING_FLAG_RX_SCTP_CSUM))
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005145 ring->rx_stats.csum_err++;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005146
Auke Kok9d5c8242008-01-24 02:22:38 -08005147 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08005148 return;
5149 }
5150 /* It must be a TCP or UDP packet with a valid checksum */
5151 if (status_err & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS))
5152 skb->ip_summed = CHECKSUM_UNNECESSARY;
5153
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005154 dev_dbg(&ring->pdev->dev, "cksum success: bits %08X\n", status_err);
Auke Kok9d5c8242008-01-24 02:22:38 -08005155}
5156
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005157static inline void igb_rx_hwtstamp(struct igb_q_vector *q_vector, u32 staterr,
5158 struct sk_buff *skb)
5159{
5160 struct igb_adapter *adapter = q_vector->adapter;
5161 struct e1000_hw *hw = &adapter->hw;
5162 u64 regval;
5163
5164 /*
5165 * If this bit is set, then the RX registers contain the time stamp. No
5166 * other packet will be time stamped until we read these registers, so
5167 * read the registers to make them available again. Because only one
5168 * packet can be time stamped at a time, we know that the register
5169 * values must belong to this one here and therefore we don't need to
5170 * compare any of the additional attributes stored for it.
5171 *
5172 * If nothing went wrong, then it should have a skb_shared_tx that we
5173 * can turn into a skb_shared_hwtstamps.
5174 */
5175 if (likely(!(staterr & E1000_RXDADV_STAT_TS)))
5176 return;
5177 if (!(rd32(E1000_TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
5178 return;
5179
5180 regval = rd32(E1000_RXSTMPL);
5181 regval |= (u64)rd32(E1000_RXSTMPH) << 32;
5182
5183 igb_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), regval);
5184}
Alexander Duyck4c844852009-10-27 15:52:07 +00005185static inline u16 igb_get_hlen(struct igb_ring *rx_ring,
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005186 union e1000_adv_rx_desc *rx_desc)
5187{
5188 /* HW will not DMA in data larger than the given buffer, even if it
5189 * parses the (NFS, of course) header to be larger. In that case, it
5190 * fills the header buffer and spills the rest into the page.
5191 */
5192 u16 hlen = (le16_to_cpu(rx_desc->wb.lower.lo_dword.hdr_info) &
5193 E1000_RXDADV_HDRBUFLEN_MASK) >> E1000_RXDADV_HDRBUFLEN_SHIFT;
Alexander Duyck4c844852009-10-27 15:52:07 +00005194 if (hlen > rx_ring->rx_buffer_len)
5195 hlen = rx_ring->rx_buffer_len;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005196 return hlen;
5197}
5198
Alexander Duyck047e0032009-10-27 15:49:27 +00005199static bool igb_clean_rx_irq_adv(struct igb_q_vector *q_vector,
5200 int *work_done, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005201{
Alexander Duyck047e0032009-10-27 15:49:27 +00005202 struct igb_ring *rx_ring = q_vector->rx_ring;
Alexander Duycke694e962009-10-27 15:53:06 +00005203 struct net_device *netdev = rx_ring->netdev;
Alexander Duyck80785292009-10-27 15:51:47 +00005204 struct pci_dev *pdev = rx_ring->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08005205 union e1000_adv_rx_desc *rx_desc , *next_rxd;
5206 struct igb_buffer *buffer_info , *next_buffer;
5207 struct sk_buff *skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08005208 bool cleaned = false;
5209 int cleaned_count = 0;
Alexander Duyckd1eff352009-11-12 18:38:35 +00005210 int current_node = numa_node_id();
Auke Kok9d5c8242008-01-24 02:22:38 -08005211 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005212 unsigned int i;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005213 u32 staterr;
5214 u16 length;
Alexander Duyck047e0032009-10-27 15:49:27 +00005215 u16 vlan_tag;
Auke Kok9d5c8242008-01-24 02:22:38 -08005216
5217 i = rx_ring->next_to_clean;
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005218 buffer_info = &rx_ring->buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08005219 rx_desc = E1000_RX_DESC_ADV(*rx_ring, i);
5220 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
5221
5222 while (staterr & E1000_RXD_STAT_DD) {
5223 if (*work_done >= budget)
5224 break;
5225 (*work_done)++;
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005226
5227 skb = buffer_info->skb;
5228 prefetch(skb->data - NET_IP_ALIGN);
5229 buffer_info->skb = NULL;
5230
5231 i++;
5232 if (i == rx_ring->count)
5233 i = 0;
Alexander Duyck42d07812009-10-27 23:51:16 +00005234
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005235 next_rxd = E1000_RX_DESC_ADV(*rx_ring, i);
5236 prefetch(next_rxd);
5237 next_buffer = &rx_ring->buffer_info[i];
5238
5239 length = le16_to_cpu(rx_desc->wb.upper.length);
5240 cleaned = true;
5241 cleaned_count++;
5242
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005243 if (buffer_info->dma) {
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005244 pci_unmap_single(pdev, buffer_info->dma,
Alexander Duyck4c844852009-10-27 15:52:07 +00005245 rx_ring->rx_buffer_len,
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005246 PCI_DMA_FROMDEVICE);
Jesse Brandeburg91615f72009-06-30 12:45:15 +00005247 buffer_info->dma = 0;
Alexander Duyck4c844852009-10-27 15:52:07 +00005248 if (rx_ring->rx_buffer_len >= IGB_RXBUFFER_1024) {
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005249 skb_put(skb, length);
5250 goto send_up;
5251 }
Alexander Duyck4c844852009-10-27 15:52:07 +00005252 skb_put(skb, igb_get_hlen(rx_ring, rx_desc));
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005253 }
5254
5255 if (length) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005256 pci_unmap_page(pdev, buffer_info->page_dma,
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005257 PAGE_SIZE / 2, PCI_DMA_FROMDEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08005258 buffer_info->page_dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005259
5260 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags++,
5261 buffer_info->page,
5262 buffer_info->page_offset,
5263 length);
5264
Alexander Duyckd1eff352009-11-12 18:38:35 +00005265 if ((page_count(buffer_info->page) != 1) ||
5266 (page_to_nid(buffer_info->page) != current_node))
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005267 buffer_info->page = NULL;
5268 else
5269 get_page(buffer_info->page);
Auke Kok9d5c8242008-01-24 02:22:38 -08005270
5271 skb->len += length;
5272 skb->data_len += length;
5273 skb->truesize += length;
Auke Kok9d5c8242008-01-24 02:22:38 -08005274 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005275
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005276 if (!(staterr & E1000_RXD_STAT_EOP)) {
Alexander Duyckb2d56532008-11-20 00:47:34 -08005277 buffer_info->skb = next_buffer->skb;
5278 buffer_info->dma = next_buffer->dma;
5279 next_buffer->skb = skb;
5280 next_buffer->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005281 goto next_desc;
5282 }
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005283send_up:
Auke Kok9d5c8242008-01-24 02:22:38 -08005284 if (staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) {
5285 dev_kfree_skb_irq(skb);
5286 goto next_desc;
5287 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005288
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005289 igb_rx_hwtstamp(q_vector, staterr, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005290 total_bytes += skb->len;
5291 total_packets++;
5292
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005293 igb_rx_checksum_adv(rx_ring, staterr, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005294
5295 skb->protocol = eth_type_trans(skb, netdev);
Alexander Duyck047e0032009-10-27 15:49:27 +00005296 skb_record_rx_queue(skb, rx_ring->queue_index);
Auke Kok9d5c8242008-01-24 02:22:38 -08005297
Alexander Duyck047e0032009-10-27 15:49:27 +00005298 vlan_tag = ((staterr & E1000_RXD_STAT_VP) ?
5299 le16_to_cpu(rx_desc->wb.upper.vlan) : 0);
5300
5301 igb_receive_skb(q_vector, skb, vlan_tag);
Auke Kok9d5c8242008-01-24 02:22:38 -08005302
Auke Kok9d5c8242008-01-24 02:22:38 -08005303next_desc:
5304 rx_desc->wb.upper.status_error = 0;
5305
5306 /* return some buffers to hardware, one at a time is too slow */
5307 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
Mitch Williams3b644cf2008-06-27 10:59:48 -07005308 igb_alloc_rx_buffers_adv(rx_ring, cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08005309 cleaned_count = 0;
5310 }
5311
5312 /* use prefetched values */
5313 rx_desc = next_rxd;
5314 buffer_info = next_buffer;
Auke Kok9d5c8242008-01-24 02:22:38 -08005315 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
5316 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005317
Auke Kok9d5c8242008-01-24 02:22:38 -08005318 rx_ring->next_to_clean = i;
Alexander Duyckc493ea42009-03-20 00:16:50 +00005319 cleaned_count = igb_desc_unused(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08005320
5321 if (cleaned_count)
Mitch Williams3b644cf2008-06-27 10:59:48 -07005322 igb_alloc_rx_buffers_adv(rx_ring, cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08005323
5324 rx_ring->total_packets += total_packets;
5325 rx_ring->total_bytes += total_bytes;
5326 rx_ring->rx_stats.packets += total_packets;
5327 rx_ring->rx_stats.bytes += total_bytes;
Auke Kok9d5c8242008-01-24 02:22:38 -08005328 return cleaned;
5329}
5330
Auke Kok9d5c8242008-01-24 02:22:38 -08005331/**
5332 * igb_alloc_rx_buffers_adv - Replace used receive buffers; packet split
5333 * @adapter: address of board private structure
5334 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00005335void igb_alloc_rx_buffers_adv(struct igb_ring *rx_ring, int cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08005336{
Alexander Duycke694e962009-10-27 15:53:06 +00005337 struct net_device *netdev = rx_ring->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08005338 union e1000_adv_rx_desc *rx_desc;
5339 struct igb_buffer *buffer_info;
5340 struct sk_buff *skb;
5341 unsigned int i;
Alexander Duyckdb761762009-02-06 23:15:25 +00005342 int bufsz;
Auke Kok9d5c8242008-01-24 02:22:38 -08005343
5344 i = rx_ring->next_to_use;
5345 buffer_info = &rx_ring->buffer_info[i];
5346
Alexander Duyck4c844852009-10-27 15:52:07 +00005347 bufsz = rx_ring->rx_buffer_len;
Alexander Duyckdb761762009-02-06 23:15:25 +00005348
Auke Kok9d5c8242008-01-24 02:22:38 -08005349 while (cleaned_count--) {
5350 rx_desc = E1000_RX_DESC_ADV(*rx_ring, i);
5351
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005352 if ((bufsz < IGB_RXBUFFER_1024) && !buffer_info->page_dma) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005353 if (!buffer_info->page) {
Alexander Duyck42d07812009-10-27 23:51:16 +00005354 buffer_info->page = netdev_alloc_page(netdev);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005355 if (!buffer_info->page) {
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005356 rx_ring->rx_stats.alloc_failed++;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005357 goto no_buffers;
5358 }
5359 buffer_info->page_offset = 0;
5360 } else {
5361 buffer_info->page_offset ^= PAGE_SIZE / 2;
Auke Kok9d5c8242008-01-24 02:22:38 -08005362 }
5363 buffer_info->page_dma =
Alexander Duyck80785292009-10-27 15:51:47 +00005364 pci_map_page(rx_ring->pdev, buffer_info->page,
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005365 buffer_info->page_offset,
5366 PAGE_SIZE / 2,
Auke Kok9d5c8242008-01-24 02:22:38 -08005367 PCI_DMA_FROMDEVICE);
Alexander Duyck42d07812009-10-27 23:51:16 +00005368 if (pci_dma_mapping_error(rx_ring->pdev,
5369 buffer_info->page_dma)) {
5370 buffer_info->page_dma = 0;
5371 rx_ring->rx_stats.alloc_failed++;
5372 goto no_buffers;
5373 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005374 }
5375
Alexander Duyck42d07812009-10-27 23:51:16 +00005376 skb = buffer_info->skb;
5377 if (!skb) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00005378 skb = netdev_alloc_skb_ip_align(netdev, bufsz);
Auke Kok9d5c8242008-01-24 02:22:38 -08005379 if (!skb) {
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005380 rx_ring->rx_stats.alloc_failed++;
Auke Kok9d5c8242008-01-24 02:22:38 -08005381 goto no_buffers;
5382 }
5383
Auke Kok9d5c8242008-01-24 02:22:38 -08005384 buffer_info->skb = skb;
Alexander Duyck42d07812009-10-27 23:51:16 +00005385 }
5386 if (!buffer_info->dma) {
Alexander Duyck80785292009-10-27 15:51:47 +00005387 buffer_info->dma = pci_map_single(rx_ring->pdev,
5388 skb->data,
Auke Kok9d5c8242008-01-24 02:22:38 -08005389 bufsz,
5390 PCI_DMA_FROMDEVICE);
Alexander Duyck42d07812009-10-27 23:51:16 +00005391 if (pci_dma_mapping_error(rx_ring->pdev,
5392 buffer_info->dma)) {
5393 buffer_info->dma = 0;
5394 rx_ring->rx_stats.alloc_failed++;
5395 goto no_buffers;
5396 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005397 }
5398 /* Refresh the desc even if buffer_addrs didn't change because
5399 * each write-back erases this info. */
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005400 if (bufsz < IGB_RXBUFFER_1024) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005401 rx_desc->read.pkt_addr =
5402 cpu_to_le64(buffer_info->page_dma);
5403 rx_desc->read.hdr_addr = cpu_to_le64(buffer_info->dma);
5404 } else {
Alexander Duyck42d07812009-10-27 23:51:16 +00005405 rx_desc->read.pkt_addr = cpu_to_le64(buffer_info->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08005406 rx_desc->read.hdr_addr = 0;
5407 }
5408
5409 i++;
5410 if (i == rx_ring->count)
5411 i = 0;
5412 buffer_info = &rx_ring->buffer_info[i];
5413 }
5414
5415no_buffers:
5416 if (rx_ring->next_to_use != i) {
5417 rx_ring->next_to_use = i;
5418 if (i == 0)
5419 i = (rx_ring->count - 1);
5420 else
5421 i--;
5422
5423 /* Force memory writes to complete before letting h/w
5424 * know there are new descriptors to fetch. (Only
5425 * applicable for weak-ordered memory model archs,
5426 * such as IA-64). */
5427 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00005428 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08005429 }
5430}
5431
5432/**
5433 * igb_mii_ioctl -
5434 * @netdev:
5435 * @ifreq:
5436 * @cmd:
5437 **/
5438static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
5439{
5440 struct igb_adapter *adapter = netdev_priv(netdev);
5441 struct mii_ioctl_data *data = if_mii(ifr);
5442
5443 if (adapter->hw.phy.media_type != e1000_media_type_copper)
5444 return -EOPNOTSUPP;
5445
5446 switch (cmd) {
5447 case SIOCGMIIPHY:
5448 data->phy_id = adapter->hw.phy.addr;
5449 break;
5450 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08005451 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
5452 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08005453 return -EIO;
5454 break;
5455 case SIOCSMIIREG:
5456 default:
5457 return -EOPNOTSUPP;
5458 }
5459 return 0;
5460}
5461
5462/**
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005463 * igb_hwtstamp_ioctl - control hardware time stamping
5464 * @netdev:
5465 * @ifreq:
5466 * @cmd:
5467 *
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005468 * Outgoing time stamping can be enabled and disabled. Play nice and
5469 * disable it when requested, although it shouldn't case any overhead
5470 * when no packet needs it. At most one packet in the queue may be
5471 * marked for time stamping, otherwise it would be impossible to tell
5472 * for sure to which packet the hardware time stamp belongs.
5473 *
5474 * Incoming time stamping has to be configured via the hardware
5475 * filters. Not all combinations are supported, in particular event
5476 * type has to be specified. Matching the kind of event packet is
5477 * not supported, with the exception of "all V2 events regardless of
5478 * level 2 or 4".
5479 *
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005480 **/
5481static int igb_hwtstamp_ioctl(struct net_device *netdev,
5482 struct ifreq *ifr, int cmd)
5483{
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005484 struct igb_adapter *adapter = netdev_priv(netdev);
5485 struct e1000_hw *hw = &adapter->hw;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005486 struct hwtstamp_config config;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005487 u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
5488 u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005489 u32 tsync_rx_cfg = 0;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005490 bool is_l4 = false;
5491 bool is_l2 = false;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005492 u32 regval;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005493
5494 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
5495 return -EFAULT;
5496
5497 /* reserved for future extensions */
5498 if (config.flags)
5499 return -EINVAL;
5500
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005501 switch (config.tx_type) {
5502 case HWTSTAMP_TX_OFF:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005503 tsync_tx_ctl = 0;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005504 case HWTSTAMP_TX_ON:
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005505 break;
5506 default:
5507 return -ERANGE;
5508 }
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005509
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005510 switch (config.rx_filter) {
5511 case HWTSTAMP_FILTER_NONE:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005512 tsync_rx_ctl = 0;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005513 break;
5514 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
5515 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
5516 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
5517 case HWTSTAMP_FILTER_ALL:
5518 /*
5519 * register TSYNCRXCFG must be set, therefore it is not
5520 * possible to time stamp both Sync and Delay_Req messages
5521 * => fall back to time stamping all packets
5522 */
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005523 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005524 config.rx_filter = HWTSTAMP_FILTER_ALL;
5525 break;
5526 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005527 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005528 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005529 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005530 break;
5531 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005532 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005533 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005534 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005535 break;
5536 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
5537 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005538 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005539 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005540 is_l2 = true;
5541 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005542 config.rx_filter = HWTSTAMP_FILTER_SOME;
5543 break;
5544 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
5545 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005546 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005547 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005548 is_l2 = true;
5549 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005550 config.rx_filter = HWTSTAMP_FILTER_SOME;
5551 break;
5552 case HWTSTAMP_FILTER_PTP_V2_EVENT:
5553 case HWTSTAMP_FILTER_PTP_V2_SYNC:
5554 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005555 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005556 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005557 is_l2 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005558 break;
5559 default:
5560 return -ERANGE;
5561 }
5562
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005563 if (hw->mac.type == e1000_82575) {
5564 if (tsync_rx_ctl | tsync_tx_ctl)
5565 return -EINVAL;
5566 return 0;
5567 }
5568
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005569 /* enable/disable TX */
5570 regval = rd32(E1000_TSYNCTXCTL);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005571 regval &= ~E1000_TSYNCTXCTL_ENABLED;
5572 regval |= tsync_tx_ctl;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005573 wr32(E1000_TSYNCTXCTL, regval);
5574
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005575 /* enable/disable RX */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005576 regval = rd32(E1000_TSYNCRXCTL);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005577 regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
5578 regval |= tsync_rx_ctl;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005579 wr32(E1000_TSYNCRXCTL, regval);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005580
5581 /* define which PTP packets are time stamped */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005582 wr32(E1000_TSYNCRXCFG, tsync_rx_cfg);
5583
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005584 /* define ethertype filter for timestamped packets */
5585 if (is_l2)
5586 wr32(E1000_ETQF(3),
5587 (E1000_ETQF_FILTER_ENABLE | /* enable filter */
5588 E1000_ETQF_1588 | /* enable timestamping */
5589 ETH_P_1588)); /* 1588 eth protocol type */
5590 else
5591 wr32(E1000_ETQF(3), 0);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005592
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005593#define PTP_PORT 319
5594 /* L4 Queue Filter[3]: filter by destination port and protocol */
5595 if (is_l4) {
5596 u32 ftqf = (IPPROTO_UDP /* UDP */
5597 | E1000_FTQF_VF_BP /* VF not compared */
5598 | E1000_FTQF_1588_TIME_STAMP /* Enable Timestamping */
5599 | E1000_FTQF_MASK); /* mask all inputs */
5600 ftqf &= ~E1000_FTQF_MASK_PROTO_BP; /* enable protocol check */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005601
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005602 wr32(E1000_IMIR(3), htons(PTP_PORT));
5603 wr32(E1000_IMIREXT(3),
5604 (E1000_IMIREXT_SIZE_BP | E1000_IMIREXT_CTRL_BP));
5605 if (hw->mac.type == e1000_82576) {
5606 /* enable source port check */
5607 wr32(E1000_SPQF(3), htons(PTP_PORT));
5608 ftqf &= ~E1000_FTQF_MASK_SOURCE_PORT_BP;
5609 }
5610 wr32(E1000_FTQF(3), ftqf);
5611 } else {
5612 wr32(E1000_FTQF(3), E1000_FTQF_MASK);
5613 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005614 wrfl();
5615
5616 adapter->hwtstamp_config = config;
5617
5618 /* clear TX/RX time stamp registers, just to be sure */
5619 regval = rd32(E1000_TXSTMPH);
5620 regval = rd32(E1000_RXSTMPH);
5621
5622 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
5623 -EFAULT : 0;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005624}
5625
5626/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005627 * igb_ioctl -
5628 * @netdev:
5629 * @ifreq:
5630 * @cmd:
5631 **/
5632static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
5633{
5634 switch (cmd) {
5635 case SIOCGMIIPHY:
5636 case SIOCGMIIREG:
5637 case SIOCSMIIREG:
5638 return igb_mii_ioctl(netdev, ifr, cmd);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005639 case SIOCSHWTSTAMP:
5640 return igb_hwtstamp_ioctl(netdev, ifr, cmd);
Auke Kok9d5c8242008-01-24 02:22:38 -08005641 default:
5642 return -EOPNOTSUPP;
5643 }
5644}
5645
Alexander Duyck009bc062009-07-23 18:08:35 +00005646s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
5647{
5648 struct igb_adapter *adapter = hw->back;
5649 u16 cap_offset;
5650
5651 cap_offset = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
5652 if (!cap_offset)
5653 return -E1000_ERR_CONFIG;
5654
5655 pci_read_config_word(adapter->pdev, cap_offset + reg, value);
5656
5657 return 0;
5658}
5659
5660s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
5661{
5662 struct igb_adapter *adapter = hw->back;
5663 u16 cap_offset;
5664
5665 cap_offset = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
5666 if (!cap_offset)
5667 return -E1000_ERR_CONFIG;
5668
5669 pci_write_config_word(adapter->pdev, cap_offset + reg, *value);
5670
5671 return 0;
5672}
5673
Auke Kok9d5c8242008-01-24 02:22:38 -08005674static void igb_vlan_rx_register(struct net_device *netdev,
5675 struct vlan_group *grp)
5676{
5677 struct igb_adapter *adapter = netdev_priv(netdev);
5678 struct e1000_hw *hw = &adapter->hw;
5679 u32 ctrl, rctl;
5680
5681 igb_irq_disable(adapter);
5682 adapter->vlgrp = grp;
5683
5684 if (grp) {
5685 /* enable VLAN tag insert/strip */
5686 ctrl = rd32(E1000_CTRL);
5687 ctrl |= E1000_CTRL_VME;
5688 wr32(E1000_CTRL, ctrl);
5689
Alexander Duyck51466232009-10-27 23:47:35 +00005690 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08005691 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08005692 rctl &= ~E1000_RCTL_CFIEN;
5693 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08005694 } else {
5695 /* disable VLAN tag insert/strip */
5696 ctrl = rd32(E1000_CTRL);
5697 ctrl &= ~E1000_CTRL_VME;
5698 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08005699 }
5700
Alexander Duycke1739522009-02-19 20:39:44 -08005701 igb_rlpml_set(adapter);
5702
Auke Kok9d5c8242008-01-24 02:22:38 -08005703 if (!test_bit(__IGB_DOWN, &adapter->state))
5704 igb_irq_enable(adapter);
5705}
5706
5707static void igb_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
5708{
5709 struct igb_adapter *adapter = netdev_priv(netdev);
5710 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005711 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005712
Alexander Duyck51466232009-10-27 23:47:35 +00005713 /* attempt to add filter to vlvf array */
5714 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005715
Alexander Duyck51466232009-10-27 23:47:35 +00005716 /* add the filter since PF can receive vlans w/o entry in vlvf */
5717 igb_vfta_set(hw, vid, true);
Auke Kok9d5c8242008-01-24 02:22:38 -08005718}
5719
5720static void igb_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
5721{
5722 struct igb_adapter *adapter = netdev_priv(netdev);
5723 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005724 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00005725 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08005726
5727 igb_irq_disable(adapter);
5728 vlan_group_set_device(adapter->vlgrp, vid, NULL);
5729
5730 if (!test_bit(__IGB_DOWN, &adapter->state))
5731 igb_irq_enable(adapter);
5732
Alexander Duyck51466232009-10-27 23:47:35 +00005733 /* remove vlan from VLVF table array */
5734 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08005735
Alexander Duyck51466232009-10-27 23:47:35 +00005736 /* if vid was not present in VLVF just remove it from table */
5737 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005738 igb_vfta_set(hw, vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08005739}
5740
5741static void igb_restore_vlan(struct igb_adapter *adapter)
5742{
5743 igb_vlan_rx_register(adapter->netdev, adapter->vlgrp);
5744
5745 if (adapter->vlgrp) {
5746 u16 vid;
5747 for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
5748 if (!vlan_group_get_device(adapter->vlgrp, vid))
5749 continue;
5750 igb_vlan_rx_add_vid(adapter->netdev, vid);
5751 }
5752 }
5753}
5754
5755int igb_set_spd_dplx(struct igb_adapter *adapter, u16 spddplx)
5756{
Alexander Duyck090b1792009-10-27 23:51:55 +00005757 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08005758 struct e1000_mac_info *mac = &adapter->hw.mac;
5759
5760 mac->autoneg = 0;
5761
Auke Kok9d5c8242008-01-24 02:22:38 -08005762 switch (spddplx) {
5763 case SPEED_10 + DUPLEX_HALF:
5764 mac->forced_speed_duplex = ADVERTISE_10_HALF;
5765 break;
5766 case SPEED_10 + DUPLEX_FULL:
5767 mac->forced_speed_duplex = ADVERTISE_10_FULL;
5768 break;
5769 case SPEED_100 + DUPLEX_HALF:
5770 mac->forced_speed_duplex = ADVERTISE_100_HALF;
5771 break;
5772 case SPEED_100 + DUPLEX_FULL:
5773 mac->forced_speed_duplex = ADVERTISE_100_FULL;
5774 break;
5775 case SPEED_1000 + DUPLEX_FULL:
5776 mac->autoneg = 1;
5777 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
5778 break;
5779 case SPEED_1000 + DUPLEX_HALF: /* not supported */
5780 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00005781 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005782 return -EINVAL;
5783 }
5784 return 0;
5785}
5786
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00005787static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake)
Auke Kok9d5c8242008-01-24 02:22:38 -08005788{
5789 struct net_device *netdev = pci_get_drvdata(pdev);
5790 struct igb_adapter *adapter = netdev_priv(netdev);
5791 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07005792 u32 ctrl, rctl, status;
Auke Kok9d5c8242008-01-24 02:22:38 -08005793 u32 wufc = adapter->wol;
5794#ifdef CONFIG_PM
5795 int retval = 0;
5796#endif
5797
5798 netif_device_detach(netdev);
5799
Alexander Duycka88f10e2008-07-08 15:13:38 -07005800 if (netif_running(netdev))
5801 igb_close(netdev);
5802
Alexander Duyck047e0032009-10-27 15:49:27 +00005803 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08005804
5805#ifdef CONFIG_PM
5806 retval = pci_save_state(pdev);
5807 if (retval)
5808 return retval;
5809#endif
5810
5811 status = rd32(E1000_STATUS);
5812 if (status & E1000_STATUS_LU)
5813 wufc &= ~E1000_WUFC_LNKC;
5814
5815 if (wufc) {
5816 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005817 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08005818
5819 /* turn on all-multi mode if wake on multicast is enabled */
5820 if (wufc & E1000_WUFC_MC) {
5821 rctl = rd32(E1000_RCTL);
5822 rctl |= E1000_RCTL_MPE;
5823 wr32(E1000_RCTL, rctl);
5824 }
5825
5826 ctrl = rd32(E1000_CTRL);
5827 /* advertise wake from D3Cold */
5828 #define E1000_CTRL_ADVD3WUC 0x00100000
5829 /* phy power management enable */
5830 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
5831 ctrl |= E1000_CTRL_ADVD3WUC;
5832 wr32(E1000_CTRL, ctrl);
5833
Auke Kok9d5c8242008-01-24 02:22:38 -08005834 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00005835 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08005836
5837 wr32(E1000_WUC, E1000_WUC_PME_EN);
5838 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08005839 } else {
5840 wr32(E1000_WUC, 0);
5841 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08005842 }
5843
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00005844 *enable_wake = wufc || adapter->en_mng_pt;
5845 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00005846 igb_power_down_link(adapter);
5847 else
5848 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08005849
5850 /* Release control of h/w to f/w. If f/w is AMT enabled, this
5851 * would have already happened in close and is redundant. */
5852 igb_release_hw_control(adapter);
5853
5854 pci_disable_device(pdev);
5855
Auke Kok9d5c8242008-01-24 02:22:38 -08005856 return 0;
5857}
5858
5859#ifdef CONFIG_PM
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00005860static int igb_suspend(struct pci_dev *pdev, pm_message_t state)
5861{
5862 int retval;
5863 bool wake;
5864
5865 retval = __igb_shutdown(pdev, &wake);
5866 if (retval)
5867 return retval;
5868
5869 if (wake) {
5870 pci_prepare_to_sleep(pdev);
5871 } else {
5872 pci_wake_from_d3(pdev, false);
5873 pci_set_power_state(pdev, PCI_D3hot);
5874 }
5875
5876 return 0;
5877}
5878
Auke Kok9d5c8242008-01-24 02:22:38 -08005879static int igb_resume(struct pci_dev *pdev)
5880{
5881 struct net_device *netdev = pci_get_drvdata(pdev);
5882 struct igb_adapter *adapter = netdev_priv(netdev);
5883 struct e1000_hw *hw = &adapter->hw;
5884 u32 err;
5885
5886 pci_set_power_state(pdev, PCI_D0);
5887 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00005888 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09005889
Alexander Duyckaed5dec2009-02-06 23:16:04 +00005890 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08005891 if (err) {
5892 dev_err(&pdev->dev,
5893 "igb: Cannot enable PCI device from suspend\n");
5894 return err;
5895 }
5896 pci_set_master(pdev);
5897
5898 pci_enable_wake(pdev, PCI_D3hot, 0);
5899 pci_enable_wake(pdev, PCI_D3cold, 0);
5900
Alexander Duyck047e0032009-10-27 15:49:27 +00005901 if (igb_init_interrupt_scheme(adapter)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07005902 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
5903 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08005904 }
5905
Auke Kok9d5c8242008-01-24 02:22:38 -08005906 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00005907
5908 /* let the f/w know that the h/w is now under the control of the
5909 * driver. */
5910 igb_get_hw_control(adapter);
5911
Auke Kok9d5c8242008-01-24 02:22:38 -08005912 wr32(E1000_WUS, ~0);
5913
Alexander Duycka88f10e2008-07-08 15:13:38 -07005914 if (netif_running(netdev)) {
5915 err = igb_open(netdev);
5916 if (err)
5917 return err;
5918 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005919
5920 netif_device_attach(netdev);
5921
Auke Kok9d5c8242008-01-24 02:22:38 -08005922 return 0;
5923}
5924#endif
5925
5926static void igb_shutdown(struct pci_dev *pdev)
5927{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00005928 bool wake;
5929
5930 __igb_shutdown(pdev, &wake);
5931
5932 if (system_state == SYSTEM_POWER_OFF) {
5933 pci_wake_from_d3(pdev, wake);
5934 pci_set_power_state(pdev, PCI_D3hot);
5935 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005936}
5937
5938#ifdef CONFIG_NET_POLL_CONTROLLER
5939/*
5940 * Polling 'interrupt' - used by things like netconsole to send skbs
5941 * without having to re-enable interrupts. It's not called while
5942 * the interrupt routine is executing.
5943 */
5944static void igb_netpoll(struct net_device *netdev)
5945{
5946 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005947 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08005948 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08005949
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005950 if (!adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00005951 struct igb_q_vector *q_vector = adapter->q_vector[0];
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005952 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00005953 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005954 return;
5955 }
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005956
Alexander Duyck047e0032009-10-27 15:49:27 +00005957 for (i = 0; i < adapter->num_q_vectors; i++) {
5958 struct igb_q_vector *q_vector = adapter->q_vector[i];
5959 wr32(E1000_EIMC, q_vector->eims_value);
5960 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005961 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005962}
5963#endif /* CONFIG_NET_POLL_CONTROLLER */
5964
5965/**
5966 * igb_io_error_detected - called when PCI error is detected
5967 * @pdev: Pointer to PCI device
5968 * @state: The current pci connection state
5969 *
5970 * This function is called after a PCI bus error affecting
5971 * this device has been detected.
5972 */
5973static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
5974 pci_channel_state_t state)
5975{
5976 struct net_device *netdev = pci_get_drvdata(pdev);
5977 struct igb_adapter *adapter = netdev_priv(netdev);
5978
5979 netif_device_detach(netdev);
5980
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00005981 if (state == pci_channel_io_perm_failure)
5982 return PCI_ERS_RESULT_DISCONNECT;
5983
Auke Kok9d5c8242008-01-24 02:22:38 -08005984 if (netif_running(netdev))
5985 igb_down(adapter);
5986 pci_disable_device(pdev);
5987
5988 /* Request a slot slot reset. */
5989 return PCI_ERS_RESULT_NEED_RESET;
5990}
5991
5992/**
5993 * igb_io_slot_reset - called after the pci bus has been reset.
5994 * @pdev: Pointer to PCI device
5995 *
5996 * Restart the card from scratch, as if from a cold-boot. Implementation
5997 * resembles the first-half of the igb_resume routine.
5998 */
5999static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
6000{
6001 struct net_device *netdev = pci_get_drvdata(pdev);
6002 struct igb_adapter *adapter = netdev_priv(netdev);
6003 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08006004 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006005 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006006
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006007 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006008 dev_err(&pdev->dev,
6009 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08006010 result = PCI_ERS_RESULT_DISCONNECT;
6011 } else {
6012 pci_set_master(pdev);
6013 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006014 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08006015
6016 pci_enable_wake(pdev, PCI_D3hot, 0);
6017 pci_enable_wake(pdev, PCI_D3cold, 0);
6018
6019 igb_reset(adapter);
6020 wr32(E1000_WUS, ~0);
6021 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08006022 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006023
Jeff Kirsherea943d42008-12-11 20:34:19 -08006024 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6025 if (err) {
6026 dev_err(&pdev->dev, "pci_cleanup_aer_uncorrect_error_status "
6027 "failed 0x%0x\n", err);
6028 /* non-fatal, continue */
6029 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006030
Alexander Duyck40a914f2008-11-27 00:24:37 -08006031 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08006032}
6033
6034/**
6035 * igb_io_resume - called when traffic can start flowing again.
6036 * @pdev: Pointer to PCI device
6037 *
6038 * This callback is called when the error recovery driver tells us that
6039 * its OK to resume normal operation. Implementation resembles the
6040 * second-half of the igb_resume routine.
6041 */
6042static void igb_io_resume(struct pci_dev *pdev)
6043{
6044 struct net_device *netdev = pci_get_drvdata(pdev);
6045 struct igb_adapter *adapter = netdev_priv(netdev);
6046
Auke Kok9d5c8242008-01-24 02:22:38 -08006047 if (netif_running(netdev)) {
6048 if (igb_up(adapter)) {
6049 dev_err(&pdev->dev, "igb_up failed after reset\n");
6050 return;
6051 }
6052 }
6053
6054 netif_device_attach(netdev);
6055
6056 /* let the f/w know that the h/w is now under the control of the
6057 * driver. */
6058 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006059}
6060
Alexander Duyck26ad9172009-10-05 06:32:49 +00006061static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
6062 u8 qsel)
6063{
6064 u32 rar_low, rar_high;
6065 struct e1000_hw *hw = &adapter->hw;
6066
6067 /* HW expects these in little endian so we reverse the byte order
6068 * from network order (big endian) to little endian
6069 */
6070 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
6071 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
6072 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
6073
6074 /* Indicate to hardware the Address is Valid. */
6075 rar_high |= E1000_RAH_AV;
6076
6077 if (hw->mac.type == e1000_82575)
6078 rar_high |= E1000_RAH_POOL_1 * qsel;
6079 else
6080 rar_high |= E1000_RAH_POOL_1 << qsel;
6081
6082 wr32(E1000_RAL(index), rar_low);
6083 wrfl();
6084 wr32(E1000_RAH(index), rar_high);
6085 wrfl();
6086}
6087
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006088static int igb_set_vf_mac(struct igb_adapter *adapter,
6089 int vf, unsigned char *mac_addr)
6090{
6091 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006092 /* VF MAC addresses start at end of receive addresses and moves
6093 * torwards the first, as a result a collision should not be possible */
6094 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006095
Alexander Duyck37680112009-02-19 20:40:30 -08006096 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006097
Alexander Duyck26ad9172009-10-05 06:32:49 +00006098 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006099
6100 return 0;
6101}
6102
Williams, Mitch A8151d292010-02-10 01:44:24 +00006103static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
6104{
6105 struct igb_adapter *adapter = netdev_priv(netdev);
6106 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
6107 return -EINVAL;
6108 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
6109 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
6110 dev_info(&adapter->pdev->dev, "Reload the VF driver to make this"
6111 " change effective.");
6112 if (test_bit(__IGB_DOWN, &adapter->state)) {
6113 dev_warn(&adapter->pdev->dev, "The VF MAC address has been set,"
6114 " but the PF device is not up.\n");
6115 dev_warn(&adapter->pdev->dev, "Bring the PF device up before"
6116 " attempting to use the VF device.\n");
6117 }
6118 return igb_set_vf_mac(adapter, vf, mac);
6119}
6120
6121static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
6122{
6123 return -EOPNOTSUPP;
6124}
6125
6126static int igb_ndo_get_vf_config(struct net_device *netdev,
6127 int vf, struct ifla_vf_info *ivi)
6128{
6129 struct igb_adapter *adapter = netdev_priv(netdev);
6130 if (vf >= adapter->vfs_allocated_count)
6131 return -EINVAL;
6132 ivi->vf = vf;
6133 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
6134 ivi->tx_rate = 0;
6135 ivi->vlan = adapter->vf_data[vf].pf_vlan;
6136 ivi->qos = adapter->vf_data[vf].pf_qos;
6137 return 0;
6138}
6139
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006140static void igb_vmm_control(struct igb_adapter *adapter)
6141{
6142 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00006143 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006144
Alexander Duyckd4960302009-10-27 15:53:45 +00006145 /* replication is not supported for 82575 */
6146 if (hw->mac.type == e1000_82575)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006147 return;
6148
Alexander Duyck10d8e902009-10-27 15:54:04 +00006149 /* enable replication vlan tag stripping */
6150 reg = rd32(E1000_RPLOLR);
6151 reg |= E1000_RPLOLR_STRVLAN;
6152 wr32(E1000_RPLOLR, reg);
6153
6154 /* notify HW that the MAC is adding vlan tags */
6155 reg = rd32(E1000_DTXCTL);
6156 reg |= E1000_DTXCTL_VLAN_ADDED;
6157 wr32(E1000_DTXCTL, reg);
6158
Alexander Duyckd4960302009-10-27 15:53:45 +00006159 if (adapter->vfs_allocated_count) {
6160 igb_vmdq_set_loopback_pf(hw, true);
6161 igb_vmdq_set_replication_pf(hw, true);
6162 } else {
6163 igb_vmdq_set_loopback_pf(hw, false);
6164 igb_vmdq_set_replication_pf(hw, false);
6165 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006166}
6167
Auke Kok9d5c8242008-01-24 02:22:38 -08006168/* igb_main.c */