blob: 4360528ded39f8be5ffa6ef4ab34e502e3eab8f3 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
38#ifdef NETIF_F_HW_VLAN_TX
39#include <linux/if_vlan.h>
40#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080050
Michael Chanb6016b72005-05-26 13:03:09 -070051#include "bnx2.h"
52#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080053#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070054
Michael Chan110d0ef2007-12-12 11:18:34 -080055#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070056
Michael Chanb6016b72005-05-26 13:03:09 -070057#define DRV_MODULE_NAME "bnx2"
58#define PFX DRV_MODULE_NAME ": "
Michael Chan236ae642008-05-16 22:20:59 -070059#define DRV_MODULE_VERSION "1.7.6"
60#define DRV_MODULE_RELDATE "May 16, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070061
62#define RUN_AT(x) (jiffies + (x))
63
64/* Time in jiffies before concluding the transmitter is hung. */
65#define TX_TIMEOUT (5*HZ)
66
Andrew Mortonfefa8642008-02-09 23:17:15 -080067static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070068 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
69
70MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Michael Chan05d0f1c2005-11-04 08:53:48 -080071MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070072MODULE_LICENSE("GPL");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75static int disable_msi = 0;
76
77module_param(disable_msi, int, 0);
78MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
79
80typedef enum {
81 BCM5706 = 0,
82 NC370T,
83 NC370I,
84 BCM5706S,
85 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080086 BCM5708,
87 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080088 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070089 BCM5709S,
Michael Chanb6016b72005-05-26 13:03:09 -070090} board_t;
91
92/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080093static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070094 char *name;
95} board_info[] __devinitdata = {
96 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
97 { "HP NC370T Multifunction Gigabit Server Adapter" },
98 { "HP NC370i Multifunction Gigabit Server Adapter" },
99 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
100 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800101 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
102 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800103 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700104 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700105 };
106
107static struct pci_device_id bnx2_pci_tbl[] = {
108 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
109 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
110 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
111 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
112 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
113 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
115 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700116 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
117 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
118 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
119 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800120 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
121 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800122 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
123 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
125 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chanb6016b72005-05-26 13:03:09 -0700126 { 0, }
127};
128
129static struct flash_spec flash_table[] =
130{
Michael Chane30372c2007-07-16 18:26:23 -0700131#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
132#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700133 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800134 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700135 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700136 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
137 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800138 /* Expansion entry 0001 */
139 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700140 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800141 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
142 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700143 /* Saifun SA25F010 (non-buffered flash) */
144 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800145 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700146 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700147 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
148 "Non-buffered flash (128kB)"},
149 /* Saifun SA25F020 (non-buffered flash) */
150 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800151 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700152 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700153 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
154 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800155 /* Expansion entry 0100 */
156 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800158 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
159 "Entry 0100"},
160 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400161 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
164 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
165 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
166 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
169 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
170 /* Saifun SA25F005 (non-buffered flash) */
171 /* strap, cfg1, & write1 need updates */
172 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700173 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800174 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
175 "Non-buffered flash (64kB)"},
176 /* Fast EEPROM */
177 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700178 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
180 "EEPROM - fast"},
181 /* Expansion entry 1001 */
182 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700183 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
185 "Entry 1001"},
186 /* Expansion entry 1010 */
187 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1010"},
191 /* ATMEL AT45DB011B (buffered flash) */
192 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700193 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
195 "Buffered flash (128kB)"},
196 /* Expansion entry 1100 */
197 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700198 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
200 "Entry 1100"},
201 /* Expansion entry 1101 */
202 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1101"},
206 /* Ateml Expansion entry 1110 */
207 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700208 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1110 (Atmel)"},
211 /* ATMEL AT45DB021B (buffered flash) */
212 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
215 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700216};
217
Michael Chane30372c2007-07-16 18:26:23 -0700218static struct flash_spec flash_5709 = {
219 .flags = BNX2_NV_BUFFERED,
220 .page_bits = BCM5709_FLASH_PAGE_BITS,
221 .page_size = BCM5709_FLASH_PAGE_SIZE,
222 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
223 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
224 .name = "5709 Buffered flash (256kB)",
225};
226
Michael Chanb6016b72005-05-26 13:03:09 -0700227MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
228
Michael Chan35e90102008-06-19 16:37:42 -0700229static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700230{
Michael Chan2f8af122006-08-15 01:39:10 -0700231 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700232
Michael Chan2f8af122006-08-15 01:39:10 -0700233 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800234
235 /* The ring uses 256 indices for 255 entries, one of them
236 * needs to be skipped.
237 */
Michael Chan35e90102008-06-19 16:37:42 -0700238 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800239 if (unlikely(diff >= TX_DESC_CNT)) {
240 diff &= 0xffff;
241 if (diff == TX_DESC_CNT)
242 diff = MAX_TX_DESC_CNT;
243 }
Michael Chane89bbf12005-08-25 15:36:58 -0700244 return (bp->tx_ring_size - diff);
245}
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247static u32
248bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
249{
Michael Chan1b8227c2007-05-03 13:24:05 -0700250 u32 val;
251
252 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700253 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700254 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
255 spin_unlock_bh(&bp->indirect_lock);
256 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700257}
258
259static void
260bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
261{
Michael Chan1b8227c2007-05-03 13:24:05 -0700262 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700263 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
264 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700265 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700266}
267
268static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800269bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
270{
271 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
272}
273
274static u32
275bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
276{
277 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
278}
279
280static void
Michael Chanb6016b72005-05-26 13:03:09 -0700281bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
282{
283 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700284 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800285 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
286 int i;
287
288 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
289 REG_WR(bp, BNX2_CTX_CTX_CTRL,
290 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
291 for (i = 0; i < 5; i++) {
292 u32 val;
293 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
294 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
295 break;
296 udelay(5);
297 }
298 } else {
299 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
300 REG_WR(bp, BNX2_CTX_DATA, val);
301 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700302 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700303}
304
305static int
306bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
307{
308 u32 val1;
309 int i, ret;
310
Michael Chan583c28e2008-01-21 19:51:35 -0800311 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700312 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
313 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
314
315 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
316 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317
318 udelay(40);
319 }
320
321 val1 = (bp->phy_addr << 21) | (reg << 16) |
322 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
323 BNX2_EMAC_MDIO_COMM_START_BUSY;
324 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
325
326 for (i = 0; i < 50; i++) {
327 udelay(10);
328
329 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
330 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
331 udelay(5);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
335
336 break;
337 }
338 }
339
340 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
341 *val = 0x0;
342 ret = -EBUSY;
343 }
344 else {
345 *val = val1;
346 ret = 0;
347 }
348
Michael Chan583c28e2008-01-21 19:51:35 -0800349 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700350 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
351 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
352
353 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
354 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355
356 udelay(40);
357 }
358
359 return ret;
360}
361
362static int
363bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
364{
365 u32 val1;
366 int i, ret;
367
Michael Chan583c28e2008-01-21 19:51:35 -0800368 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700369 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
370 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
371
372 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
373 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374
375 udelay(40);
376 }
377
378 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
379 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
380 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
381 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400382
Michael Chanb6016b72005-05-26 13:03:09 -0700383 for (i = 0; i < 50; i++) {
384 udelay(10);
385
386 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
387 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
388 udelay(5);
389 break;
390 }
391 }
392
393 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
394 ret = -EBUSY;
395 else
396 ret = 0;
397
Michael Chan583c28e2008-01-21 19:51:35 -0800398 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700399 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
400 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
401
402 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
403 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404
405 udelay(40);
406 }
407
408 return ret;
409}
410
411static void
412bnx2_disable_int(struct bnx2 *bp)
413{
Michael Chanb4b36042007-12-20 19:59:30 -0800414 int i;
415 struct bnx2_napi *bnapi;
416
417 for (i = 0; i < bp->irq_nvecs; i++) {
418 bnapi = &bp->bnx2_napi[i];
419 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
420 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
421 }
Michael Chanb6016b72005-05-26 13:03:09 -0700422 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
423}
424
425static void
426bnx2_enable_int(struct bnx2 *bp)
427{
Michael Chanb4b36042007-12-20 19:59:30 -0800428 int i;
429 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800430
Michael Chanb4b36042007-12-20 19:59:30 -0800431 for (i = 0; i < bp->irq_nvecs; i++) {
432 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800433
Michael Chanb4b36042007-12-20 19:59:30 -0800434 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
435 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
436 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
437 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700438
Michael Chanb4b36042007-12-20 19:59:30 -0800439 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
440 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
441 bnapi->last_status_idx);
442 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800443 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700444}
445
446static void
447bnx2_disable_int_sync(struct bnx2 *bp)
448{
Michael Chanb4b36042007-12-20 19:59:30 -0800449 int i;
450
Michael Chanb6016b72005-05-26 13:03:09 -0700451 atomic_inc(&bp->intr_sem);
452 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800453 for (i = 0; i < bp->irq_nvecs; i++)
454 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700455}
456
457static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800458bnx2_napi_disable(struct bnx2 *bp)
459{
Michael Chanb4b36042007-12-20 19:59:30 -0800460 int i;
461
462 for (i = 0; i < bp->irq_nvecs; i++)
463 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800464}
465
466static void
467bnx2_napi_enable(struct bnx2 *bp)
468{
Michael Chanb4b36042007-12-20 19:59:30 -0800469 int i;
470
471 for (i = 0; i < bp->irq_nvecs; i++)
472 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800473}
474
475static void
Michael Chanb6016b72005-05-26 13:03:09 -0700476bnx2_netif_stop(struct bnx2 *bp)
477{
478 bnx2_disable_int_sync(bp);
479 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800480 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700481 netif_tx_disable(bp->dev);
482 bp->dev->trans_start = jiffies; /* prevent tx timeout */
483 }
484}
485
486static void
487bnx2_netif_start(struct bnx2 *bp)
488{
489 if (atomic_dec_and_test(&bp->intr_sem)) {
490 if (netif_running(bp->dev)) {
491 netif_wake_queue(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800492 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700493 bnx2_enable_int(bp);
494 }
495 }
496}
497
498static void
Michael Chan35e90102008-06-19 16:37:42 -0700499bnx2_free_tx_mem(struct bnx2 *bp)
500{
501 int i;
502
503 for (i = 0; i < bp->num_tx_rings; i++) {
504 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
505 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
506
507 if (txr->tx_desc_ring) {
508 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
509 txr->tx_desc_ring,
510 txr->tx_desc_mapping);
511 txr->tx_desc_ring = NULL;
512 }
513 kfree(txr->tx_buf_ring);
514 txr->tx_buf_ring = NULL;
515 }
516}
517
Michael Chanbb4f98a2008-06-19 16:38:19 -0700518static void
519bnx2_free_rx_mem(struct bnx2 *bp)
520{
521 int i;
522
523 for (i = 0; i < bp->num_rx_rings; i++) {
524 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
525 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
526 int j;
527
528 for (j = 0; j < bp->rx_max_ring; j++) {
529 if (rxr->rx_desc_ring[j])
530 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
531 rxr->rx_desc_ring[j],
532 rxr->rx_desc_mapping[j]);
533 rxr->rx_desc_ring[j] = NULL;
534 }
535 if (rxr->rx_buf_ring)
536 vfree(rxr->rx_buf_ring);
537 rxr->rx_buf_ring = NULL;
538
539 for (j = 0; j < bp->rx_max_pg_ring; j++) {
540 if (rxr->rx_pg_desc_ring[j])
541 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
542 rxr->rx_pg_desc_ring[i],
543 rxr->rx_pg_desc_mapping[i]);
544 rxr->rx_pg_desc_ring[i] = NULL;
545 }
546 if (rxr->rx_pg_ring)
547 vfree(rxr->rx_pg_ring);
548 rxr->rx_pg_ring = NULL;
549 }
550}
551
Michael Chan35e90102008-06-19 16:37:42 -0700552static int
553bnx2_alloc_tx_mem(struct bnx2 *bp)
554{
555 int i;
556
557 for (i = 0; i < bp->num_tx_rings; i++) {
558 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
559 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
560
561 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
562 if (txr->tx_buf_ring == NULL)
563 return -ENOMEM;
564
565 txr->tx_desc_ring =
566 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
567 &txr->tx_desc_mapping);
568 if (txr->tx_desc_ring == NULL)
569 return -ENOMEM;
570 }
571 return 0;
572}
573
Michael Chanbb4f98a2008-06-19 16:38:19 -0700574static int
575bnx2_alloc_rx_mem(struct bnx2 *bp)
576{
577 int i;
578
579 for (i = 0; i < bp->num_rx_rings; i++) {
580 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
581 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
582 int j;
583
584 rxr->rx_buf_ring =
585 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
586 if (rxr->rx_buf_ring == NULL)
587 return -ENOMEM;
588
589 memset(rxr->rx_buf_ring, 0,
590 SW_RXBD_RING_SIZE * bp->rx_max_ring);
591
592 for (j = 0; j < bp->rx_max_ring; j++) {
593 rxr->rx_desc_ring[j] =
594 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
595 &rxr->rx_desc_mapping[j]);
596 if (rxr->rx_desc_ring[j] == NULL)
597 return -ENOMEM;
598
599 }
600
601 if (bp->rx_pg_ring_size) {
602 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
603 bp->rx_max_pg_ring);
604 if (rxr->rx_pg_ring == NULL)
605 return -ENOMEM;
606
607 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
608 bp->rx_max_pg_ring);
609 }
610
611 for (j = 0; j < bp->rx_max_pg_ring; j++) {
612 rxr->rx_pg_desc_ring[j] =
613 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
614 &rxr->rx_pg_desc_mapping[j]);
615 if (rxr->rx_pg_desc_ring[j] == NULL)
616 return -ENOMEM;
617
618 }
619 }
620 return 0;
621}
622
Michael Chan35e90102008-06-19 16:37:42 -0700623static void
Michael Chanb6016b72005-05-26 13:03:09 -0700624bnx2_free_mem(struct bnx2 *bp)
625{
Michael Chan13daffa2006-03-20 17:49:20 -0800626 int i;
627
Michael Chan35e90102008-06-19 16:37:42 -0700628 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700629 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700630
Michael Chan59b47d82006-11-19 14:10:45 -0800631 for (i = 0; i < bp->ctx_pages; i++) {
632 if (bp->ctx_blk[i]) {
633 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
634 bp->ctx_blk[i],
635 bp->ctx_blk_mapping[i]);
636 bp->ctx_blk[i] = NULL;
637 }
638 }
Michael Chanb6016b72005-05-26 13:03:09 -0700639 if (bp->status_blk) {
Michael Chan0f31f992006-03-23 01:12:38 -0800640 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700641 bp->status_blk, bp->status_blk_mapping);
642 bp->status_blk = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800643 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700644 }
Michael Chanb6016b72005-05-26 13:03:09 -0700645}
646
647static int
648bnx2_alloc_mem(struct bnx2 *bp)
649{
Michael Chan35e90102008-06-19 16:37:42 -0700650 int i, status_blk_size, err;
Michael Chanb6016b72005-05-26 13:03:09 -0700651
Michael Chan0f31f992006-03-23 01:12:38 -0800652 /* Combine status and statistics blocks into one allocation. */
653 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800654 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800655 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
656 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800657 bp->status_stats_size = status_blk_size +
658 sizeof(struct statistics_block);
659
660 bp->status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700661 &bp->status_blk_mapping);
662 if (bp->status_blk == NULL)
663 goto alloc_mem_err;
664
Michael Chan0f31f992006-03-23 01:12:38 -0800665 memset(bp->status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700666
Michael Chanb4b36042007-12-20 19:59:30 -0800667 bp->bnx2_napi[0].status_blk = bp->status_blk;
David S. Millerf86e82f2008-01-21 17:15:40 -0800668 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800669 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
670 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
671
Michael Chan57851d82007-12-20 20:01:44 -0800672 bnapi->status_blk_msix = (void *)
Michael Chanb4b36042007-12-20 19:59:30 -0800673 ((unsigned long) bp->status_blk +
674 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
675 bnapi->int_num = i << 24;
676 }
677 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800678
Michael Chan0f31f992006-03-23 01:12:38 -0800679 bp->stats_blk = (void *) ((unsigned long) bp->status_blk +
680 status_blk_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700681
Michael Chan0f31f992006-03-23 01:12:38 -0800682 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700683
Michael Chan59b47d82006-11-19 14:10:45 -0800684 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
685 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
686 if (bp->ctx_pages == 0)
687 bp->ctx_pages = 1;
688 for (i = 0; i < bp->ctx_pages; i++) {
689 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
690 BCM_PAGE_SIZE,
691 &bp->ctx_blk_mapping[i]);
692 if (bp->ctx_blk[i] == NULL)
693 goto alloc_mem_err;
694 }
695 }
Michael Chan35e90102008-06-19 16:37:42 -0700696
Michael Chanbb4f98a2008-06-19 16:38:19 -0700697 err = bnx2_alloc_rx_mem(bp);
698 if (err)
699 goto alloc_mem_err;
700
Michael Chan35e90102008-06-19 16:37:42 -0700701 err = bnx2_alloc_tx_mem(bp);
702 if (err)
703 goto alloc_mem_err;
704
Michael Chanb6016b72005-05-26 13:03:09 -0700705 return 0;
706
707alloc_mem_err:
708 bnx2_free_mem(bp);
709 return -ENOMEM;
710}
711
712static void
Michael Chane3648b32005-11-04 08:51:21 -0800713bnx2_report_fw_link(struct bnx2 *bp)
714{
715 u32 fw_link_status = 0;
716
Michael Chan583c28e2008-01-21 19:51:35 -0800717 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700718 return;
719
Michael Chane3648b32005-11-04 08:51:21 -0800720 if (bp->link_up) {
721 u32 bmsr;
722
723 switch (bp->line_speed) {
724 case SPEED_10:
725 if (bp->duplex == DUPLEX_HALF)
726 fw_link_status = BNX2_LINK_STATUS_10HALF;
727 else
728 fw_link_status = BNX2_LINK_STATUS_10FULL;
729 break;
730 case SPEED_100:
731 if (bp->duplex == DUPLEX_HALF)
732 fw_link_status = BNX2_LINK_STATUS_100HALF;
733 else
734 fw_link_status = BNX2_LINK_STATUS_100FULL;
735 break;
736 case SPEED_1000:
737 if (bp->duplex == DUPLEX_HALF)
738 fw_link_status = BNX2_LINK_STATUS_1000HALF;
739 else
740 fw_link_status = BNX2_LINK_STATUS_1000FULL;
741 break;
742 case SPEED_2500:
743 if (bp->duplex == DUPLEX_HALF)
744 fw_link_status = BNX2_LINK_STATUS_2500HALF;
745 else
746 fw_link_status = BNX2_LINK_STATUS_2500FULL;
747 break;
748 }
749
750 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
751
752 if (bp->autoneg) {
753 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
754
Michael Chanca58c3a2007-05-03 13:22:52 -0700755 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
756 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800757
758 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800759 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800760 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
761 else
762 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
763 }
764 }
765 else
766 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
767
Michael Chan2726d6e2008-01-29 21:35:05 -0800768 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800769}
770
Michael Chan9b1084b2007-07-07 22:50:37 -0700771static char *
772bnx2_xceiver_str(struct bnx2 *bp)
773{
774 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800775 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700776 "Copper"));
777}
778
Michael Chane3648b32005-11-04 08:51:21 -0800779static void
Michael Chanb6016b72005-05-26 13:03:09 -0700780bnx2_report_link(struct bnx2 *bp)
781{
782 if (bp->link_up) {
783 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700784 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
785 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700786
787 printk("%d Mbps ", bp->line_speed);
788
789 if (bp->duplex == DUPLEX_FULL)
790 printk("full duplex");
791 else
792 printk("half duplex");
793
794 if (bp->flow_ctrl) {
795 if (bp->flow_ctrl & FLOW_CTRL_RX) {
796 printk(", receive ");
797 if (bp->flow_ctrl & FLOW_CTRL_TX)
798 printk("& transmit ");
799 }
800 else {
801 printk(", transmit ");
802 }
803 printk("flow control ON");
804 }
805 printk("\n");
806 }
807 else {
808 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700809 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
810 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700811 }
Michael Chane3648b32005-11-04 08:51:21 -0800812
813 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700814}
815
816static void
817bnx2_resolve_flow_ctrl(struct bnx2 *bp)
818{
819 u32 local_adv, remote_adv;
820
821 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400822 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700823 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
824
825 if (bp->duplex == DUPLEX_FULL) {
826 bp->flow_ctrl = bp->req_flow_ctrl;
827 }
828 return;
829 }
830
831 if (bp->duplex != DUPLEX_FULL) {
832 return;
833 }
834
Michael Chan583c28e2008-01-21 19:51:35 -0800835 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800836 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
837 u32 val;
838
839 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
840 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
841 bp->flow_ctrl |= FLOW_CTRL_TX;
842 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
843 bp->flow_ctrl |= FLOW_CTRL_RX;
844 return;
845 }
846
Michael Chanca58c3a2007-05-03 13:22:52 -0700847 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
848 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700849
Michael Chan583c28e2008-01-21 19:51:35 -0800850 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700851 u32 new_local_adv = 0;
852 u32 new_remote_adv = 0;
853
854 if (local_adv & ADVERTISE_1000XPAUSE)
855 new_local_adv |= ADVERTISE_PAUSE_CAP;
856 if (local_adv & ADVERTISE_1000XPSE_ASYM)
857 new_local_adv |= ADVERTISE_PAUSE_ASYM;
858 if (remote_adv & ADVERTISE_1000XPAUSE)
859 new_remote_adv |= ADVERTISE_PAUSE_CAP;
860 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
861 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
862
863 local_adv = new_local_adv;
864 remote_adv = new_remote_adv;
865 }
866
867 /* See Table 28B-3 of 802.3ab-1999 spec. */
868 if (local_adv & ADVERTISE_PAUSE_CAP) {
869 if(local_adv & ADVERTISE_PAUSE_ASYM) {
870 if (remote_adv & ADVERTISE_PAUSE_CAP) {
871 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
872 }
873 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
874 bp->flow_ctrl = FLOW_CTRL_RX;
875 }
876 }
877 else {
878 if (remote_adv & ADVERTISE_PAUSE_CAP) {
879 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
880 }
881 }
882 }
883 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
884 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
885 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
886
887 bp->flow_ctrl = FLOW_CTRL_TX;
888 }
889 }
890}
891
892static int
Michael Chan27a005b2007-05-03 13:23:41 -0700893bnx2_5709s_linkup(struct bnx2 *bp)
894{
895 u32 val, speed;
896
897 bp->link_up = 1;
898
899 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
900 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
901 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
902
903 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
904 bp->line_speed = bp->req_line_speed;
905 bp->duplex = bp->req_duplex;
906 return 0;
907 }
908 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
909 switch (speed) {
910 case MII_BNX2_GP_TOP_AN_SPEED_10:
911 bp->line_speed = SPEED_10;
912 break;
913 case MII_BNX2_GP_TOP_AN_SPEED_100:
914 bp->line_speed = SPEED_100;
915 break;
916 case MII_BNX2_GP_TOP_AN_SPEED_1G:
917 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
918 bp->line_speed = SPEED_1000;
919 break;
920 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
921 bp->line_speed = SPEED_2500;
922 break;
923 }
924 if (val & MII_BNX2_GP_TOP_AN_FD)
925 bp->duplex = DUPLEX_FULL;
926 else
927 bp->duplex = DUPLEX_HALF;
928 return 0;
929}
930
931static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800932bnx2_5708s_linkup(struct bnx2 *bp)
933{
934 u32 val;
935
936 bp->link_up = 1;
937 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
938 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
939 case BCM5708S_1000X_STAT1_SPEED_10:
940 bp->line_speed = SPEED_10;
941 break;
942 case BCM5708S_1000X_STAT1_SPEED_100:
943 bp->line_speed = SPEED_100;
944 break;
945 case BCM5708S_1000X_STAT1_SPEED_1G:
946 bp->line_speed = SPEED_1000;
947 break;
948 case BCM5708S_1000X_STAT1_SPEED_2G5:
949 bp->line_speed = SPEED_2500;
950 break;
951 }
952 if (val & BCM5708S_1000X_STAT1_FD)
953 bp->duplex = DUPLEX_FULL;
954 else
955 bp->duplex = DUPLEX_HALF;
956
957 return 0;
958}
959
960static int
961bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700962{
963 u32 bmcr, local_adv, remote_adv, common;
964
965 bp->link_up = 1;
966 bp->line_speed = SPEED_1000;
967
Michael Chanca58c3a2007-05-03 13:22:52 -0700968 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700969 if (bmcr & BMCR_FULLDPLX) {
970 bp->duplex = DUPLEX_FULL;
971 }
972 else {
973 bp->duplex = DUPLEX_HALF;
974 }
975
976 if (!(bmcr & BMCR_ANENABLE)) {
977 return 0;
978 }
979
Michael Chanca58c3a2007-05-03 13:22:52 -0700980 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
981 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700982
983 common = local_adv & remote_adv;
984 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
985
986 if (common & ADVERTISE_1000XFULL) {
987 bp->duplex = DUPLEX_FULL;
988 }
989 else {
990 bp->duplex = DUPLEX_HALF;
991 }
992 }
993
994 return 0;
995}
996
997static int
998bnx2_copper_linkup(struct bnx2 *bp)
999{
1000 u32 bmcr;
1001
Michael Chanca58c3a2007-05-03 13:22:52 -07001002 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001003 if (bmcr & BMCR_ANENABLE) {
1004 u32 local_adv, remote_adv, common;
1005
1006 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1007 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1008
1009 common = local_adv & (remote_adv >> 2);
1010 if (common & ADVERTISE_1000FULL) {
1011 bp->line_speed = SPEED_1000;
1012 bp->duplex = DUPLEX_FULL;
1013 }
1014 else if (common & ADVERTISE_1000HALF) {
1015 bp->line_speed = SPEED_1000;
1016 bp->duplex = DUPLEX_HALF;
1017 }
1018 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001019 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1020 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001021
1022 common = local_adv & remote_adv;
1023 if (common & ADVERTISE_100FULL) {
1024 bp->line_speed = SPEED_100;
1025 bp->duplex = DUPLEX_FULL;
1026 }
1027 else if (common & ADVERTISE_100HALF) {
1028 bp->line_speed = SPEED_100;
1029 bp->duplex = DUPLEX_HALF;
1030 }
1031 else if (common & ADVERTISE_10FULL) {
1032 bp->line_speed = SPEED_10;
1033 bp->duplex = DUPLEX_FULL;
1034 }
1035 else if (common & ADVERTISE_10HALF) {
1036 bp->line_speed = SPEED_10;
1037 bp->duplex = DUPLEX_HALF;
1038 }
1039 else {
1040 bp->line_speed = 0;
1041 bp->link_up = 0;
1042 }
1043 }
1044 }
1045 else {
1046 if (bmcr & BMCR_SPEED100) {
1047 bp->line_speed = SPEED_100;
1048 }
1049 else {
1050 bp->line_speed = SPEED_10;
1051 }
1052 if (bmcr & BMCR_FULLDPLX) {
1053 bp->duplex = DUPLEX_FULL;
1054 }
1055 else {
1056 bp->duplex = DUPLEX_HALF;
1057 }
1058 }
1059
1060 return 0;
1061}
1062
Michael Chan83e3fc82008-01-29 21:37:17 -08001063static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001064bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001065{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001066 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001067
1068 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1069 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1070 val |= 0x02 << 8;
1071
1072 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1073 u32 lo_water, hi_water;
1074
1075 if (bp->flow_ctrl & FLOW_CTRL_TX)
1076 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1077 else
1078 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1079 if (lo_water >= bp->rx_ring_size)
1080 lo_water = 0;
1081
1082 hi_water = bp->rx_ring_size / 4;
1083
1084 if (hi_water <= lo_water)
1085 lo_water = 0;
1086
1087 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1088 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1089
1090 if (hi_water > 0xf)
1091 hi_water = 0xf;
1092 else if (hi_water == 0)
1093 lo_water = 0;
1094 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1095 }
1096 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1097}
1098
Michael Chanbb4f98a2008-06-19 16:38:19 -07001099static void
1100bnx2_init_all_rx_contexts(struct bnx2 *bp)
1101{
1102 int i;
1103 u32 cid;
1104
1105 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1106 if (i == 1)
1107 cid = RX_RSS_CID;
1108 bnx2_init_rx_context(bp, cid);
1109 }
1110}
1111
Michael Chanb6016b72005-05-26 13:03:09 -07001112static int
1113bnx2_set_mac_link(struct bnx2 *bp)
1114{
1115 u32 val;
1116
1117 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1118 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1119 (bp->duplex == DUPLEX_HALF)) {
1120 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1121 }
1122
1123 /* Configure the EMAC mode register. */
1124 val = REG_RD(bp, BNX2_EMAC_MODE);
1125
1126 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001127 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001128 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001129
1130 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001131 switch (bp->line_speed) {
1132 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001133 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1134 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001135 break;
1136 }
1137 /* fall through */
1138 case SPEED_100:
1139 val |= BNX2_EMAC_MODE_PORT_MII;
1140 break;
1141 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001142 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001143 /* fall through */
1144 case SPEED_1000:
1145 val |= BNX2_EMAC_MODE_PORT_GMII;
1146 break;
1147 }
Michael Chanb6016b72005-05-26 13:03:09 -07001148 }
1149 else {
1150 val |= BNX2_EMAC_MODE_PORT_GMII;
1151 }
1152
1153 /* Set the MAC to operate in the appropriate duplex mode. */
1154 if (bp->duplex == DUPLEX_HALF)
1155 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1156 REG_WR(bp, BNX2_EMAC_MODE, val);
1157
1158 /* Enable/disable rx PAUSE. */
1159 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1160
1161 if (bp->flow_ctrl & FLOW_CTRL_RX)
1162 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1163 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1164
1165 /* Enable/disable tx PAUSE. */
1166 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1167 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1168
1169 if (bp->flow_ctrl & FLOW_CTRL_TX)
1170 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1171 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1172
1173 /* Acknowledge the interrupt. */
1174 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1175
Michael Chan83e3fc82008-01-29 21:37:17 -08001176 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001177 bnx2_init_all_rx_contexts(bp);
Michael Chan83e3fc82008-01-29 21:37:17 -08001178
Michael Chanb6016b72005-05-26 13:03:09 -07001179 return 0;
1180}
1181
Michael Chan27a005b2007-05-03 13:23:41 -07001182static void
1183bnx2_enable_bmsr1(struct bnx2 *bp)
1184{
Michael Chan583c28e2008-01-21 19:51:35 -08001185 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001186 (CHIP_NUM(bp) == CHIP_NUM_5709))
1187 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1188 MII_BNX2_BLK_ADDR_GP_STATUS);
1189}
1190
1191static void
1192bnx2_disable_bmsr1(struct bnx2 *bp)
1193{
Michael Chan583c28e2008-01-21 19:51:35 -08001194 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001195 (CHIP_NUM(bp) == CHIP_NUM_5709))
1196 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1197 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1198}
1199
Michael Chanb6016b72005-05-26 13:03:09 -07001200static int
Michael Chan605a9e22007-05-03 13:23:13 -07001201bnx2_test_and_enable_2g5(struct bnx2 *bp)
1202{
1203 u32 up1;
1204 int ret = 1;
1205
Michael Chan583c28e2008-01-21 19:51:35 -08001206 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001207 return 0;
1208
1209 if (bp->autoneg & AUTONEG_SPEED)
1210 bp->advertising |= ADVERTISED_2500baseX_Full;
1211
Michael Chan27a005b2007-05-03 13:23:41 -07001212 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1213 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1214
Michael Chan605a9e22007-05-03 13:23:13 -07001215 bnx2_read_phy(bp, bp->mii_up1, &up1);
1216 if (!(up1 & BCM5708S_UP1_2G5)) {
1217 up1 |= BCM5708S_UP1_2G5;
1218 bnx2_write_phy(bp, bp->mii_up1, up1);
1219 ret = 0;
1220 }
1221
Michael Chan27a005b2007-05-03 13:23:41 -07001222 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1223 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1224 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1225
Michael Chan605a9e22007-05-03 13:23:13 -07001226 return ret;
1227}
1228
1229static int
1230bnx2_test_and_disable_2g5(struct bnx2 *bp)
1231{
1232 u32 up1;
1233 int ret = 0;
1234
Michael Chan583c28e2008-01-21 19:51:35 -08001235 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001236 return 0;
1237
Michael Chan27a005b2007-05-03 13:23:41 -07001238 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1239 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1240
Michael Chan605a9e22007-05-03 13:23:13 -07001241 bnx2_read_phy(bp, bp->mii_up1, &up1);
1242 if (up1 & BCM5708S_UP1_2G5) {
1243 up1 &= ~BCM5708S_UP1_2G5;
1244 bnx2_write_phy(bp, bp->mii_up1, up1);
1245 ret = 1;
1246 }
1247
Michael Chan27a005b2007-05-03 13:23:41 -07001248 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1249 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1250 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1251
Michael Chan605a9e22007-05-03 13:23:13 -07001252 return ret;
1253}
1254
1255static void
1256bnx2_enable_forced_2g5(struct bnx2 *bp)
1257{
1258 u32 bmcr;
1259
Michael Chan583c28e2008-01-21 19:51:35 -08001260 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001261 return;
1262
Michael Chan27a005b2007-05-03 13:23:41 -07001263 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1264 u32 val;
1265
1266 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1267 MII_BNX2_BLK_ADDR_SERDES_DIG);
1268 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1269 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1270 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1271 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1272
1273 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1274 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1275 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1276
1277 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001278 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1279 bmcr |= BCM5708S_BMCR_FORCE_2500;
1280 }
1281
1282 if (bp->autoneg & AUTONEG_SPEED) {
1283 bmcr &= ~BMCR_ANENABLE;
1284 if (bp->req_duplex == DUPLEX_FULL)
1285 bmcr |= BMCR_FULLDPLX;
1286 }
1287 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1288}
1289
1290static void
1291bnx2_disable_forced_2g5(struct bnx2 *bp)
1292{
1293 u32 bmcr;
1294
Michael Chan583c28e2008-01-21 19:51:35 -08001295 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001296 return;
1297
Michael Chan27a005b2007-05-03 13:23:41 -07001298 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1299 u32 val;
1300
1301 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1302 MII_BNX2_BLK_ADDR_SERDES_DIG);
1303 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1304 val &= ~MII_BNX2_SD_MISC1_FORCE;
1305 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1306
1307 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1308 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1309 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1310
1311 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001312 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1313 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1314 }
1315
1316 if (bp->autoneg & AUTONEG_SPEED)
1317 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1318 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1319}
1320
Michael Chanb2fadea2008-01-21 17:07:06 -08001321static void
1322bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1323{
1324 u32 val;
1325
1326 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1327 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1328 if (start)
1329 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1330 else
1331 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1332}
1333
Michael Chan605a9e22007-05-03 13:23:13 -07001334static int
Michael Chanb6016b72005-05-26 13:03:09 -07001335bnx2_set_link(struct bnx2 *bp)
1336{
1337 u32 bmsr;
1338 u8 link_up;
1339
Michael Chan80be4432006-11-19 14:07:28 -08001340 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001341 bp->link_up = 1;
1342 return 0;
1343 }
1344
Michael Chan583c28e2008-01-21 19:51:35 -08001345 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001346 return 0;
1347
Michael Chanb6016b72005-05-26 13:03:09 -07001348 link_up = bp->link_up;
1349
Michael Chan27a005b2007-05-03 13:23:41 -07001350 bnx2_enable_bmsr1(bp);
1351 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1352 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1353 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001354
Michael Chan583c28e2008-01-21 19:51:35 -08001355 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001356 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001357 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001358
Michael Chan583c28e2008-01-21 19:51:35 -08001359 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001360 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001361 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001362 }
Michael Chanb6016b72005-05-26 13:03:09 -07001363 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001364
1365 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1366 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1367 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1368
1369 if ((val & BNX2_EMAC_STATUS_LINK) &&
1370 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001371 bmsr |= BMSR_LSTATUS;
1372 else
1373 bmsr &= ~BMSR_LSTATUS;
1374 }
1375
1376 if (bmsr & BMSR_LSTATUS) {
1377 bp->link_up = 1;
1378
Michael Chan583c28e2008-01-21 19:51:35 -08001379 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001380 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1381 bnx2_5706s_linkup(bp);
1382 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1383 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001384 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1385 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001386 }
1387 else {
1388 bnx2_copper_linkup(bp);
1389 }
1390 bnx2_resolve_flow_ctrl(bp);
1391 }
1392 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001393 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001394 (bp->autoneg & AUTONEG_SPEED))
1395 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001396
Michael Chan583c28e2008-01-21 19:51:35 -08001397 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001398 u32 bmcr;
1399
1400 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1401 bmcr |= BMCR_ANENABLE;
1402 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1403
Michael Chan583c28e2008-01-21 19:51:35 -08001404 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001405 }
Michael Chanb6016b72005-05-26 13:03:09 -07001406 bp->link_up = 0;
1407 }
1408
1409 if (bp->link_up != link_up) {
1410 bnx2_report_link(bp);
1411 }
1412
1413 bnx2_set_mac_link(bp);
1414
1415 return 0;
1416}
1417
1418static int
1419bnx2_reset_phy(struct bnx2 *bp)
1420{
1421 int i;
1422 u32 reg;
1423
Michael Chanca58c3a2007-05-03 13:22:52 -07001424 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001425
1426#define PHY_RESET_MAX_WAIT 100
1427 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1428 udelay(10);
1429
Michael Chanca58c3a2007-05-03 13:22:52 -07001430 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001431 if (!(reg & BMCR_RESET)) {
1432 udelay(20);
1433 break;
1434 }
1435 }
1436 if (i == PHY_RESET_MAX_WAIT) {
1437 return -EBUSY;
1438 }
1439 return 0;
1440}
1441
1442static u32
1443bnx2_phy_get_pause_adv(struct bnx2 *bp)
1444{
1445 u32 adv = 0;
1446
1447 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1448 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1449
Michael Chan583c28e2008-01-21 19:51:35 -08001450 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001451 adv = ADVERTISE_1000XPAUSE;
1452 }
1453 else {
1454 adv = ADVERTISE_PAUSE_CAP;
1455 }
1456 }
1457 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001458 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001459 adv = ADVERTISE_1000XPSE_ASYM;
1460 }
1461 else {
1462 adv = ADVERTISE_PAUSE_ASYM;
1463 }
1464 }
1465 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001466 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001467 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1468 }
1469 else {
1470 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1471 }
1472 }
1473 return adv;
1474}
1475
Michael Chan0d8a6572007-07-07 22:49:43 -07001476static int bnx2_fw_sync(struct bnx2 *, u32, int);
1477
Michael Chanb6016b72005-05-26 13:03:09 -07001478static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001479bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1480{
1481 u32 speed_arg = 0, pause_adv;
1482
1483 pause_adv = bnx2_phy_get_pause_adv(bp);
1484
1485 if (bp->autoneg & AUTONEG_SPEED) {
1486 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1487 if (bp->advertising & ADVERTISED_10baseT_Half)
1488 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1489 if (bp->advertising & ADVERTISED_10baseT_Full)
1490 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1491 if (bp->advertising & ADVERTISED_100baseT_Half)
1492 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1493 if (bp->advertising & ADVERTISED_100baseT_Full)
1494 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1495 if (bp->advertising & ADVERTISED_1000baseT_Full)
1496 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1497 if (bp->advertising & ADVERTISED_2500baseX_Full)
1498 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1499 } else {
1500 if (bp->req_line_speed == SPEED_2500)
1501 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1502 else if (bp->req_line_speed == SPEED_1000)
1503 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1504 else if (bp->req_line_speed == SPEED_100) {
1505 if (bp->req_duplex == DUPLEX_FULL)
1506 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1507 else
1508 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1509 } else if (bp->req_line_speed == SPEED_10) {
1510 if (bp->req_duplex == DUPLEX_FULL)
1511 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1512 else
1513 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1514 }
1515 }
1516
1517 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1518 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001519 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001520 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1521
1522 if (port == PORT_TP)
1523 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1524 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1525
Michael Chan2726d6e2008-01-29 21:35:05 -08001526 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001527
1528 spin_unlock_bh(&bp->phy_lock);
1529 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 0);
1530 spin_lock_bh(&bp->phy_lock);
1531
1532 return 0;
1533}
1534
1535static int
1536bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001537{
Michael Chan605a9e22007-05-03 13:23:13 -07001538 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001539 u32 new_adv = 0;
1540
Michael Chan583c28e2008-01-21 19:51:35 -08001541 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001542 return (bnx2_setup_remote_phy(bp, port));
1543
Michael Chanb6016b72005-05-26 13:03:09 -07001544 if (!(bp->autoneg & AUTONEG_SPEED)) {
1545 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001546 int force_link_down = 0;
1547
Michael Chan605a9e22007-05-03 13:23:13 -07001548 if (bp->req_line_speed == SPEED_2500) {
1549 if (!bnx2_test_and_enable_2g5(bp))
1550 force_link_down = 1;
1551 } else if (bp->req_line_speed == SPEED_1000) {
1552 if (bnx2_test_and_disable_2g5(bp))
1553 force_link_down = 1;
1554 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001555 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001556 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1557
Michael Chanca58c3a2007-05-03 13:22:52 -07001558 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001559 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001560 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001561
Michael Chan27a005b2007-05-03 13:23:41 -07001562 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1563 if (bp->req_line_speed == SPEED_2500)
1564 bnx2_enable_forced_2g5(bp);
1565 else if (bp->req_line_speed == SPEED_1000) {
1566 bnx2_disable_forced_2g5(bp);
1567 new_bmcr &= ~0x2000;
1568 }
1569
1570 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001571 if (bp->req_line_speed == SPEED_2500)
1572 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1573 else
1574 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001575 }
1576
Michael Chanb6016b72005-05-26 13:03:09 -07001577 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001578 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001579 new_bmcr |= BMCR_FULLDPLX;
1580 }
1581 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001582 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001583 new_bmcr &= ~BMCR_FULLDPLX;
1584 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001585 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001586 /* Force a link down visible on the other side */
1587 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001588 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001589 ~(ADVERTISE_1000XFULL |
1590 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001591 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001592 BMCR_ANRESTART | BMCR_ANENABLE);
1593
1594 bp->link_up = 0;
1595 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001596 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001597 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001598 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001599 bnx2_write_phy(bp, bp->mii_adv, adv);
1600 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001601 } else {
1602 bnx2_resolve_flow_ctrl(bp);
1603 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001604 }
1605 return 0;
1606 }
1607
Michael Chan605a9e22007-05-03 13:23:13 -07001608 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001609
Michael Chanb6016b72005-05-26 13:03:09 -07001610 if (bp->advertising & ADVERTISED_1000baseT_Full)
1611 new_adv |= ADVERTISE_1000XFULL;
1612
1613 new_adv |= bnx2_phy_get_pause_adv(bp);
1614
Michael Chanca58c3a2007-05-03 13:22:52 -07001615 bnx2_read_phy(bp, bp->mii_adv, &adv);
1616 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001617
1618 bp->serdes_an_pending = 0;
1619 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1620 /* Force a link down visible on the other side */
1621 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001622 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001623 spin_unlock_bh(&bp->phy_lock);
1624 msleep(20);
1625 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001626 }
1627
Michael Chanca58c3a2007-05-03 13:22:52 -07001628 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1629 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001630 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001631 /* Speed up link-up time when the link partner
1632 * does not autonegotiate which is very common
1633 * in blade servers. Some blade servers use
1634 * IPMI for kerboard input and it's important
1635 * to minimize link disruptions. Autoneg. involves
1636 * exchanging base pages plus 3 next pages and
1637 * normally completes in about 120 msec.
1638 */
1639 bp->current_interval = SERDES_AN_TIMEOUT;
1640 bp->serdes_an_pending = 1;
1641 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001642 } else {
1643 bnx2_resolve_flow_ctrl(bp);
1644 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001645 }
1646
1647 return 0;
1648}
1649
1650#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001651 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001652 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1653 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001654
1655#define ETHTOOL_ALL_COPPER_SPEED \
1656 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1657 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1658 ADVERTISED_1000baseT_Full)
1659
1660#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1661 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001662
Michael Chanb6016b72005-05-26 13:03:09 -07001663#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1664
Michael Chandeaf3912007-07-07 22:48:00 -07001665static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001666bnx2_set_default_remote_link(struct bnx2 *bp)
1667{
1668 u32 link;
1669
1670 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001671 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001672 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001673 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001674
1675 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1676 bp->req_line_speed = 0;
1677 bp->autoneg |= AUTONEG_SPEED;
1678 bp->advertising = ADVERTISED_Autoneg;
1679 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1680 bp->advertising |= ADVERTISED_10baseT_Half;
1681 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1682 bp->advertising |= ADVERTISED_10baseT_Full;
1683 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1684 bp->advertising |= ADVERTISED_100baseT_Half;
1685 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1686 bp->advertising |= ADVERTISED_100baseT_Full;
1687 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1688 bp->advertising |= ADVERTISED_1000baseT_Full;
1689 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1690 bp->advertising |= ADVERTISED_2500baseX_Full;
1691 } else {
1692 bp->autoneg = 0;
1693 bp->advertising = 0;
1694 bp->req_duplex = DUPLEX_FULL;
1695 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1696 bp->req_line_speed = SPEED_10;
1697 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1698 bp->req_duplex = DUPLEX_HALF;
1699 }
1700 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1701 bp->req_line_speed = SPEED_100;
1702 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1703 bp->req_duplex = DUPLEX_HALF;
1704 }
1705 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1706 bp->req_line_speed = SPEED_1000;
1707 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1708 bp->req_line_speed = SPEED_2500;
1709 }
1710}
1711
1712static void
Michael Chandeaf3912007-07-07 22:48:00 -07001713bnx2_set_default_link(struct bnx2 *bp)
1714{
Harvey Harrisonab598592008-05-01 02:47:38 -07001715 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1716 bnx2_set_default_remote_link(bp);
1717 return;
1718 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001719
Michael Chandeaf3912007-07-07 22:48:00 -07001720 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1721 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001722 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001723 u32 reg;
1724
1725 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1726
Michael Chan2726d6e2008-01-29 21:35:05 -08001727 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001728 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1729 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1730 bp->autoneg = 0;
1731 bp->req_line_speed = bp->line_speed = SPEED_1000;
1732 bp->req_duplex = DUPLEX_FULL;
1733 }
1734 } else
1735 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1736}
1737
Michael Chan0d8a6572007-07-07 22:49:43 -07001738static void
Michael Chandf149d72007-07-07 22:51:36 -07001739bnx2_send_heart_beat(struct bnx2 *bp)
1740{
1741 u32 msg;
1742 u32 addr;
1743
1744 spin_lock(&bp->indirect_lock);
1745 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1746 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1747 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1748 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1749 spin_unlock(&bp->indirect_lock);
1750}
1751
1752static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001753bnx2_remote_phy_event(struct bnx2 *bp)
1754{
1755 u32 msg;
1756 u8 link_up = bp->link_up;
1757 u8 old_port;
1758
Michael Chan2726d6e2008-01-29 21:35:05 -08001759 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001760
Michael Chandf149d72007-07-07 22:51:36 -07001761 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1762 bnx2_send_heart_beat(bp);
1763
1764 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1765
Michael Chan0d8a6572007-07-07 22:49:43 -07001766 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1767 bp->link_up = 0;
1768 else {
1769 u32 speed;
1770
1771 bp->link_up = 1;
1772 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1773 bp->duplex = DUPLEX_FULL;
1774 switch (speed) {
1775 case BNX2_LINK_STATUS_10HALF:
1776 bp->duplex = DUPLEX_HALF;
1777 case BNX2_LINK_STATUS_10FULL:
1778 bp->line_speed = SPEED_10;
1779 break;
1780 case BNX2_LINK_STATUS_100HALF:
1781 bp->duplex = DUPLEX_HALF;
1782 case BNX2_LINK_STATUS_100BASE_T4:
1783 case BNX2_LINK_STATUS_100FULL:
1784 bp->line_speed = SPEED_100;
1785 break;
1786 case BNX2_LINK_STATUS_1000HALF:
1787 bp->duplex = DUPLEX_HALF;
1788 case BNX2_LINK_STATUS_1000FULL:
1789 bp->line_speed = SPEED_1000;
1790 break;
1791 case BNX2_LINK_STATUS_2500HALF:
1792 bp->duplex = DUPLEX_HALF;
1793 case BNX2_LINK_STATUS_2500FULL:
1794 bp->line_speed = SPEED_2500;
1795 break;
1796 default:
1797 bp->line_speed = 0;
1798 break;
1799 }
1800
Michael Chan0d8a6572007-07-07 22:49:43 -07001801 bp->flow_ctrl = 0;
1802 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1803 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1804 if (bp->duplex == DUPLEX_FULL)
1805 bp->flow_ctrl = bp->req_flow_ctrl;
1806 } else {
1807 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1808 bp->flow_ctrl |= FLOW_CTRL_TX;
1809 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1810 bp->flow_ctrl |= FLOW_CTRL_RX;
1811 }
1812
1813 old_port = bp->phy_port;
1814 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1815 bp->phy_port = PORT_FIBRE;
1816 else
1817 bp->phy_port = PORT_TP;
1818
1819 if (old_port != bp->phy_port)
1820 bnx2_set_default_link(bp);
1821
Michael Chan0d8a6572007-07-07 22:49:43 -07001822 }
1823 if (bp->link_up != link_up)
1824 bnx2_report_link(bp);
1825
1826 bnx2_set_mac_link(bp);
1827}
1828
1829static int
1830bnx2_set_remote_link(struct bnx2 *bp)
1831{
1832 u32 evt_code;
1833
Michael Chan2726d6e2008-01-29 21:35:05 -08001834 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001835 switch (evt_code) {
1836 case BNX2_FW_EVT_CODE_LINK_EVENT:
1837 bnx2_remote_phy_event(bp);
1838 break;
1839 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1840 default:
Michael Chandf149d72007-07-07 22:51:36 -07001841 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001842 break;
1843 }
1844 return 0;
1845}
1846
Michael Chanb6016b72005-05-26 13:03:09 -07001847static int
1848bnx2_setup_copper_phy(struct bnx2 *bp)
1849{
1850 u32 bmcr;
1851 u32 new_bmcr;
1852
Michael Chanca58c3a2007-05-03 13:22:52 -07001853 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001854
1855 if (bp->autoneg & AUTONEG_SPEED) {
1856 u32 adv_reg, adv1000_reg;
1857 u32 new_adv_reg = 0;
1858 u32 new_adv1000_reg = 0;
1859
Michael Chanca58c3a2007-05-03 13:22:52 -07001860 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001861 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1862 ADVERTISE_PAUSE_ASYM);
1863
1864 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1865 adv1000_reg &= PHY_ALL_1000_SPEED;
1866
1867 if (bp->advertising & ADVERTISED_10baseT_Half)
1868 new_adv_reg |= ADVERTISE_10HALF;
1869 if (bp->advertising & ADVERTISED_10baseT_Full)
1870 new_adv_reg |= ADVERTISE_10FULL;
1871 if (bp->advertising & ADVERTISED_100baseT_Half)
1872 new_adv_reg |= ADVERTISE_100HALF;
1873 if (bp->advertising & ADVERTISED_100baseT_Full)
1874 new_adv_reg |= ADVERTISE_100FULL;
1875 if (bp->advertising & ADVERTISED_1000baseT_Full)
1876 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001877
Michael Chanb6016b72005-05-26 13:03:09 -07001878 new_adv_reg |= ADVERTISE_CSMA;
1879
1880 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1881
1882 if ((adv1000_reg != new_adv1000_reg) ||
1883 (adv_reg != new_adv_reg) ||
1884 ((bmcr & BMCR_ANENABLE) == 0)) {
1885
Michael Chanca58c3a2007-05-03 13:22:52 -07001886 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001887 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001888 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001889 BMCR_ANENABLE);
1890 }
1891 else if (bp->link_up) {
1892 /* Flow ctrl may have changed from auto to forced */
1893 /* or vice-versa. */
1894
1895 bnx2_resolve_flow_ctrl(bp);
1896 bnx2_set_mac_link(bp);
1897 }
1898 return 0;
1899 }
1900
1901 new_bmcr = 0;
1902 if (bp->req_line_speed == SPEED_100) {
1903 new_bmcr |= BMCR_SPEED100;
1904 }
1905 if (bp->req_duplex == DUPLEX_FULL) {
1906 new_bmcr |= BMCR_FULLDPLX;
1907 }
1908 if (new_bmcr != bmcr) {
1909 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001910
Michael Chanca58c3a2007-05-03 13:22:52 -07001911 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1912 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001913
Michael Chanb6016b72005-05-26 13:03:09 -07001914 if (bmsr & BMSR_LSTATUS) {
1915 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001916 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001917 spin_unlock_bh(&bp->phy_lock);
1918 msleep(50);
1919 spin_lock_bh(&bp->phy_lock);
1920
Michael Chanca58c3a2007-05-03 13:22:52 -07001921 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1922 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001923 }
1924
Michael Chanca58c3a2007-05-03 13:22:52 -07001925 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001926
1927 /* Normally, the new speed is setup after the link has
1928 * gone down and up again. In some cases, link will not go
1929 * down so we need to set up the new speed here.
1930 */
1931 if (bmsr & BMSR_LSTATUS) {
1932 bp->line_speed = bp->req_line_speed;
1933 bp->duplex = bp->req_duplex;
1934 bnx2_resolve_flow_ctrl(bp);
1935 bnx2_set_mac_link(bp);
1936 }
Michael Chan27a005b2007-05-03 13:23:41 -07001937 } else {
1938 bnx2_resolve_flow_ctrl(bp);
1939 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001940 }
1941 return 0;
1942}
1943
1944static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001945bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001946{
1947 if (bp->loopback == MAC_LOOPBACK)
1948 return 0;
1949
Michael Chan583c28e2008-01-21 19:51:35 -08001950 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001951 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001952 }
1953 else {
1954 return (bnx2_setup_copper_phy(bp));
1955 }
1956}
1957
1958static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001959bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001960{
1961 u32 val;
1962
1963 bp->mii_bmcr = MII_BMCR + 0x10;
1964 bp->mii_bmsr = MII_BMSR + 0x10;
1965 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1966 bp->mii_adv = MII_ADVERTISE + 0x10;
1967 bp->mii_lpa = MII_LPA + 0x10;
1968 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1969
1970 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1971 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1972
1973 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001974 if (reset_phy)
1975 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001976
1977 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1978
1979 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1980 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1981 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1982 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1983
1984 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1985 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08001986 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07001987 val |= BCM5708S_UP1_2G5;
1988 else
1989 val &= ~BCM5708S_UP1_2G5;
1990 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
1991
1992 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
1993 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
1994 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
1995 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
1996
1997 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
1998
1999 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2000 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2001 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2002
2003 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2004
2005 return 0;
2006}
2007
2008static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002009bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002010{
2011 u32 val;
2012
Michael Chan9a120bc2008-05-16 22:17:45 -07002013 if (reset_phy)
2014 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002015
2016 bp->mii_up1 = BCM5708S_UP1;
2017
Michael Chan5b0c76a2005-11-04 08:45:49 -08002018 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2019 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2020 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2021
2022 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2023 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2024 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2025
2026 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2027 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2028 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2029
Michael Chan583c28e2008-01-21 19:51:35 -08002030 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002031 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2032 val |= BCM5708S_UP1_2G5;
2033 bnx2_write_phy(bp, BCM5708S_UP1, val);
2034 }
2035
2036 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002037 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2038 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002039 /* increase tx signal amplitude */
2040 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2041 BCM5708S_BLK_ADDR_TX_MISC);
2042 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2043 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2044 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2045 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2046 }
2047
Michael Chan2726d6e2008-01-29 21:35:05 -08002048 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002049 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2050
2051 if (val) {
2052 u32 is_backplane;
2053
Michael Chan2726d6e2008-01-29 21:35:05 -08002054 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002055 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2056 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2057 BCM5708S_BLK_ADDR_TX_MISC);
2058 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2059 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2060 BCM5708S_BLK_ADDR_DIG);
2061 }
2062 }
2063 return 0;
2064}
2065
2066static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002067bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002068{
Michael Chan9a120bc2008-05-16 22:17:45 -07002069 if (reset_phy)
2070 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002071
Michael Chan583c28e2008-01-21 19:51:35 -08002072 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002073
Michael Chan59b47d82006-11-19 14:10:45 -08002074 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2075 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002076
2077 if (bp->dev->mtu > 1500) {
2078 u32 val;
2079
2080 /* Set extended packet length bit */
2081 bnx2_write_phy(bp, 0x18, 0x7);
2082 bnx2_read_phy(bp, 0x18, &val);
2083 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2084
2085 bnx2_write_phy(bp, 0x1c, 0x6c00);
2086 bnx2_read_phy(bp, 0x1c, &val);
2087 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2088 }
2089 else {
2090 u32 val;
2091
2092 bnx2_write_phy(bp, 0x18, 0x7);
2093 bnx2_read_phy(bp, 0x18, &val);
2094 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2095
2096 bnx2_write_phy(bp, 0x1c, 0x6c00);
2097 bnx2_read_phy(bp, 0x1c, &val);
2098 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2099 }
2100
2101 return 0;
2102}
2103
2104static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002105bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002106{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002107 u32 val;
2108
Michael Chan9a120bc2008-05-16 22:17:45 -07002109 if (reset_phy)
2110 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002111
Michael Chan583c28e2008-01-21 19:51:35 -08002112 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002113 bnx2_write_phy(bp, 0x18, 0x0c00);
2114 bnx2_write_phy(bp, 0x17, 0x000a);
2115 bnx2_write_phy(bp, 0x15, 0x310b);
2116 bnx2_write_phy(bp, 0x17, 0x201f);
2117 bnx2_write_phy(bp, 0x15, 0x9506);
2118 bnx2_write_phy(bp, 0x17, 0x401f);
2119 bnx2_write_phy(bp, 0x15, 0x14e2);
2120 bnx2_write_phy(bp, 0x18, 0x0400);
2121 }
2122
Michael Chan583c28e2008-01-21 19:51:35 -08002123 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002124 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2125 MII_BNX2_DSP_EXPAND_REG | 0x8);
2126 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2127 val &= ~(1 << 8);
2128 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2129 }
2130
Michael Chanb6016b72005-05-26 13:03:09 -07002131 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002132 /* Set extended packet length bit */
2133 bnx2_write_phy(bp, 0x18, 0x7);
2134 bnx2_read_phy(bp, 0x18, &val);
2135 bnx2_write_phy(bp, 0x18, val | 0x4000);
2136
2137 bnx2_read_phy(bp, 0x10, &val);
2138 bnx2_write_phy(bp, 0x10, val | 0x1);
2139 }
2140 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002141 bnx2_write_phy(bp, 0x18, 0x7);
2142 bnx2_read_phy(bp, 0x18, &val);
2143 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2144
2145 bnx2_read_phy(bp, 0x10, &val);
2146 bnx2_write_phy(bp, 0x10, val & ~0x1);
2147 }
2148
Michael Chan5b0c76a2005-11-04 08:45:49 -08002149 /* ethernet@wirespeed */
2150 bnx2_write_phy(bp, 0x18, 0x7007);
2151 bnx2_read_phy(bp, 0x18, &val);
2152 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002153 return 0;
2154}
2155
2156
2157static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002158bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002159{
2160 u32 val;
2161 int rc = 0;
2162
Michael Chan583c28e2008-01-21 19:51:35 -08002163 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2164 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002165
Michael Chanca58c3a2007-05-03 13:22:52 -07002166 bp->mii_bmcr = MII_BMCR;
2167 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002168 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002169 bp->mii_adv = MII_ADVERTISE;
2170 bp->mii_lpa = MII_LPA;
2171
Michael Chanb6016b72005-05-26 13:03:09 -07002172 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2173
Michael Chan583c28e2008-01-21 19:51:35 -08002174 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002175 goto setup_phy;
2176
Michael Chanb6016b72005-05-26 13:03:09 -07002177 bnx2_read_phy(bp, MII_PHYSID1, &val);
2178 bp->phy_id = val << 16;
2179 bnx2_read_phy(bp, MII_PHYSID2, &val);
2180 bp->phy_id |= val & 0xffff;
2181
Michael Chan583c28e2008-01-21 19:51:35 -08002182 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002183 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002184 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002185 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002186 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002187 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002188 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002189 }
2190 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002191 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002192 }
2193
Michael Chan0d8a6572007-07-07 22:49:43 -07002194setup_phy:
2195 if (!rc)
2196 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002197
2198 return rc;
2199}
2200
2201static int
2202bnx2_set_mac_loopback(struct bnx2 *bp)
2203{
2204 u32 mac_mode;
2205
2206 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2207 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2208 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2209 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2210 bp->link_up = 1;
2211 return 0;
2212}
2213
Michael Chanbc5a0692006-01-23 16:13:22 -08002214static int bnx2_test_link(struct bnx2 *);
2215
2216static int
2217bnx2_set_phy_loopback(struct bnx2 *bp)
2218{
2219 u32 mac_mode;
2220 int rc, i;
2221
2222 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002223 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002224 BMCR_SPEED1000);
2225 spin_unlock_bh(&bp->phy_lock);
2226 if (rc)
2227 return rc;
2228
2229 for (i = 0; i < 10; i++) {
2230 if (bnx2_test_link(bp) == 0)
2231 break;
Michael Chan80be4432006-11-19 14:07:28 -08002232 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002233 }
2234
2235 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2236 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2237 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002238 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002239
2240 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2241 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2242 bp->link_up = 1;
2243 return 0;
2244}
2245
Michael Chanb6016b72005-05-26 13:03:09 -07002246static int
Michael Chanb090ae22006-01-23 16:07:10 -08002247bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002248{
2249 int i;
2250 u32 val;
2251
Michael Chanb6016b72005-05-26 13:03:09 -07002252 bp->fw_wr_seq++;
2253 msg_data |= bp->fw_wr_seq;
2254
Michael Chan2726d6e2008-01-29 21:35:05 -08002255 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002256
2257 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002258 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2259 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002260
Michael Chan2726d6e2008-01-29 21:35:05 -08002261 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002262
2263 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2264 break;
2265 }
Michael Chanb090ae22006-01-23 16:07:10 -08002266 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2267 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002268
2269 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002270 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2271 if (!silent)
2272 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2273 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002274
2275 msg_data &= ~BNX2_DRV_MSG_CODE;
2276 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2277
Michael Chan2726d6e2008-01-29 21:35:05 -08002278 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002279
Michael Chanb6016b72005-05-26 13:03:09 -07002280 return -EBUSY;
2281 }
2282
Michael Chanb090ae22006-01-23 16:07:10 -08002283 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2284 return -EIO;
2285
Michael Chanb6016b72005-05-26 13:03:09 -07002286 return 0;
2287}
2288
Michael Chan59b47d82006-11-19 14:10:45 -08002289static int
2290bnx2_init_5709_context(struct bnx2 *bp)
2291{
2292 int i, ret = 0;
2293 u32 val;
2294
2295 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2296 val |= (BCM_PAGE_BITS - 8) << 16;
2297 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002298 for (i = 0; i < 10; i++) {
2299 val = REG_RD(bp, BNX2_CTX_COMMAND);
2300 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2301 break;
2302 udelay(2);
2303 }
2304 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2305 return -EBUSY;
2306
Michael Chan59b47d82006-11-19 14:10:45 -08002307 for (i = 0; i < bp->ctx_pages; i++) {
2308 int j;
2309
Michael Chan352f7682008-05-02 16:57:26 -07002310 if (bp->ctx_blk[i])
2311 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2312 else
2313 return -ENOMEM;
2314
Michael Chan59b47d82006-11-19 14:10:45 -08002315 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2316 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2317 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2318 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2319 (u64) bp->ctx_blk_mapping[i] >> 32);
2320 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2321 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2322 for (j = 0; j < 10; j++) {
2323
2324 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2325 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2326 break;
2327 udelay(5);
2328 }
2329 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2330 ret = -EBUSY;
2331 break;
2332 }
2333 }
2334 return ret;
2335}
2336
Michael Chanb6016b72005-05-26 13:03:09 -07002337static void
2338bnx2_init_context(struct bnx2 *bp)
2339{
2340 u32 vcid;
2341
2342 vcid = 96;
2343 while (vcid) {
2344 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002345 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002346
2347 vcid--;
2348
2349 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2350 u32 new_vcid;
2351
2352 vcid_addr = GET_PCID_ADDR(vcid);
2353 if (vcid & 0x8) {
2354 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2355 }
2356 else {
2357 new_vcid = vcid;
2358 }
2359 pcid_addr = GET_PCID_ADDR(new_vcid);
2360 }
2361 else {
2362 vcid_addr = GET_CID_ADDR(vcid);
2363 pcid_addr = vcid_addr;
2364 }
2365
Michael Chan7947b202007-06-04 21:17:10 -07002366 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2367 vcid_addr += (i << PHY_CTX_SHIFT);
2368 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002369
Michael Chan5d5d0012007-12-12 11:17:43 -08002370 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002371 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2372
2373 /* Zero out the context. */
2374 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002375 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002376 }
Michael Chanb6016b72005-05-26 13:03:09 -07002377 }
2378}
2379
2380static int
2381bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2382{
2383 u16 *good_mbuf;
2384 u32 good_mbuf_cnt;
2385 u32 val;
2386
2387 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2388 if (good_mbuf == NULL) {
2389 printk(KERN_ERR PFX "Failed to allocate memory in "
2390 "bnx2_alloc_bad_rbuf\n");
2391 return -ENOMEM;
2392 }
2393
2394 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2395 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2396
2397 good_mbuf_cnt = 0;
2398
2399 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002400 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002401 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002402 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2403 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002404
Michael Chan2726d6e2008-01-29 21:35:05 -08002405 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002406
2407 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2408
2409 /* The addresses with Bit 9 set are bad memory blocks. */
2410 if (!(val & (1 << 9))) {
2411 good_mbuf[good_mbuf_cnt] = (u16) val;
2412 good_mbuf_cnt++;
2413 }
2414
Michael Chan2726d6e2008-01-29 21:35:05 -08002415 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002416 }
2417
2418 /* Free the good ones back to the mbuf pool thus discarding
2419 * all the bad ones. */
2420 while (good_mbuf_cnt) {
2421 good_mbuf_cnt--;
2422
2423 val = good_mbuf[good_mbuf_cnt];
2424 val = (val << 9) | val | 1;
2425
Michael Chan2726d6e2008-01-29 21:35:05 -08002426 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002427 }
2428 kfree(good_mbuf);
2429 return 0;
2430}
2431
2432static void
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002433bnx2_set_mac_addr(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07002434{
2435 u32 val;
2436 u8 *mac_addr = bp->dev->dev_addr;
2437
2438 val = (mac_addr[0] << 8) | mac_addr[1];
2439
2440 REG_WR(bp, BNX2_EMAC_MAC_MATCH0, val);
2441
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002442 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002443 (mac_addr[4] << 8) | mac_addr[5];
2444
2445 REG_WR(bp, BNX2_EMAC_MAC_MATCH1, val);
2446}
2447
2448static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002449bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002450{
2451 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002452 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002453 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002454 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002455 struct page *page = alloc_page(GFP_ATOMIC);
2456
2457 if (!page)
2458 return -ENOMEM;
2459 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2460 PCI_DMA_FROMDEVICE);
2461 rx_pg->page = page;
2462 pci_unmap_addr_set(rx_pg, mapping, mapping);
2463 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2464 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2465 return 0;
2466}
2467
2468static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002469bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002470{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002471 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002472 struct page *page = rx_pg->page;
2473
2474 if (!page)
2475 return;
2476
2477 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2478 PCI_DMA_FROMDEVICE);
2479
2480 __free_page(page);
2481 rx_pg->page = NULL;
2482}
2483
2484static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002485bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002486{
2487 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002488 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002489 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002490 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002491 unsigned long align;
2492
Michael Chan932f3772006-08-15 01:39:36 -07002493 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002494 if (skb == NULL) {
2495 return -ENOMEM;
2496 }
2497
Michael Chan59b47d82006-11-19 14:10:45 -08002498 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2499 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002500
Michael Chanb6016b72005-05-26 13:03:09 -07002501 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2502 PCI_DMA_FROMDEVICE);
2503
2504 rx_buf->skb = skb;
2505 pci_unmap_addr_set(rx_buf, mapping, mapping);
2506
2507 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2508 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2509
Michael Chanbb4f98a2008-06-19 16:38:19 -07002510 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002511
2512 return 0;
2513}
2514
Michael Chanda3e4fb2007-05-03 13:24:23 -07002515static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002516bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002517{
Michael Chan35efa7c2007-12-20 19:56:37 -08002518 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002519 u32 new_link_state, old_link_state;
2520 int is_set = 1;
2521
2522 new_link_state = sblk->status_attn_bits & event;
2523 old_link_state = sblk->status_attn_bits_ack & event;
2524 if (new_link_state != old_link_state) {
2525 if (new_link_state)
2526 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2527 else
2528 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2529 } else
2530 is_set = 0;
2531
2532 return is_set;
2533}
2534
Michael Chanb6016b72005-05-26 13:03:09 -07002535static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002536bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002537{
Michael Chan74ecc622008-05-02 16:56:16 -07002538 spin_lock(&bp->phy_lock);
2539
2540 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002541 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002542 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002543 bnx2_set_remote_link(bp);
2544
Michael Chan74ecc622008-05-02 16:56:16 -07002545 spin_unlock(&bp->phy_lock);
2546
Michael Chanb6016b72005-05-26 13:03:09 -07002547}
2548
Michael Chanead72702007-12-20 19:55:39 -08002549static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002550bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002551{
2552 u16 cons;
2553
Michael Chanc76c0472007-12-20 20:01:19 -08002554 if (bnapi->int_num == 0)
2555 cons = bnapi->status_blk->status_tx_quick_consumer_index0;
2556 else
2557 cons = bnapi->status_blk_msix->status_tx_quick_consumer_index;
Michael Chanead72702007-12-20 19:55:39 -08002558
2559 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2560 cons++;
2561 return cons;
2562}
2563
Michael Chan57851d82007-12-20 20:01:44 -08002564static int
2565bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002566{
Michael Chan35e90102008-06-19 16:37:42 -07002567 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002568 u16 hw_cons, sw_cons, sw_ring_cons;
Michael Chan57851d82007-12-20 20:01:44 -08002569 int tx_pkt = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002570
Michael Chan35efa7c2007-12-20 19:56:37 -08002571 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002572 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002573
2574 while (sw_cons != hw_cons) {
2575 struct sw_bd *tx_buf;
2576 struct sk_buff *skb;
2577 int i, last;
2578
2579 sw_ring_cons = TX_RING_IDX(sw_cons);
2580
Michael Chan35e90102008-06-19 16:37:42 -07002581 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002582 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002583
Michael Chanb6016b72005-05-26 13:03:09 -07002584 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002585 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002586 u16 last_idx, last_ring_idx;
2587
2588 last_idx = sw_cons +
2589 skb_shinfo(skb)->nr_frags + 1;
2590 last_ring_idx = sw_ring_cons +
2591 skb_shinfo(skb)->nr_frags + 1;
2592 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2593 last_idx++;
2594 }
2595 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2596 break;
2597 }
2598 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002599
Michael Chanb6016b72005-05-26 13:03:09 -07002600 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2601 skb_headlen(skb), PCI_DMA_TODEVICE);
2602
2603 tx_buf->skb = NULL;
2604 last = skb_shinfo(skb)->nr_frags;
2605
2606 for (i = 0; i < last; i++) {
2607 sw_cons = NEXT_TX_BD(sw_cons);
2608
2609 pci_unmap_page(bp->pdev,
2610 pci_unmap_addr(
Michael Chan35e90102008-06-19 16:37:42 -07002611 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
Michael Chanb6016b72005-05-26 13:03:09 -07002612 mapping),
2613 skb_shinfo(skb)->frags[i].size,
2614 PCI_DMA_TODEVICE);
2615 }
2616
2617 sw_cons = NEXT_TX_BD(sw_cons);
2618
Michael Chan745720e2006-06-29 12:37:41 -07002619 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002620 tx_pkt++;
2621 if (tx_pkt == budget)
2622 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002623
Michael Chan35efa7c2007-12-20 19:56:37 -08002624 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002625 }
2626
Michael Chan35e90102008-06-19 16:37:42 -07002627 txr->hw_tx_cons = hw_cons;
2628 txr->tx_cons = sw_cons;
Michael Chan2f8af122006-08-15 01:39:10 -07002629 /* Need to make the tx_cons update visible to bnx2_start_xmit()
2630 * before checking for netif_queue_stopped(). Without the
2631 * memory barrier, there is a small possibility that bnx2_start_xmit()
2632 * will miss it and cause the queue to be stopped forever.
2633 */
2634 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002635
Michael Chan2f8af122006-08-15 01:39:10 -07002636 if (unlikely(netif_queue_stopped(bp->dev)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002637 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Michael Chan2f8af122006-08-15 01:39:10 -07002638 netif_tx_lock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002639 if ((netif_queue_stopped(bp->dev)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002640 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Michael Chanb6016b72005-05-26 13:03:09 -07002641 netif_wake_queue(bp->dev);
Michael Chan2f8af122006-08-15 01:39:10 -07002642 netif_tx_unlock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002643 }
Michael Chan57851d82007-12-20 20:01:44 -08002644 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002645}
2646
Michael Chan1db82f22007-12-12 11:19:35 -08002647static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002648bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002649 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002650{
2651 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2652 struct rx_bd *cons_bd, *prod_bd;
2653 dma_addr_t mapping;
2654 int i;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002655 u16 hw_prod = rxr->rx_pg_prod, prod;
2656 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002657
2658 for (i = 0; i < count; i++) {
2659 prod = RX_PG_RING_IDX(hw_prod);
2660
Michael Chanbb4f98a2008-06-19 16:38:19 -07002661 prod_rx_pg = &rxr->rx_pg_ring[prod];
2662 cons_rx_pg = &rxr->rx_pg_ring[cons];
2663 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2664 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002665
2666 if (i == 0 && skb) {
2667 struct page *page;
2668 struct skb_shared_info *shinfo;
2669
2670 shinfo = skb_shinfo(skb);
2671 shinfo->nr_frags--;
2672 page = shinfo->frags[shinfo->nr_frags].page;
2673 shinfo->frags[shinfo->nr_frags].page = NULL;
2674 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2675 PCI_DMA_FROMDEVICE);
2676 cons_rx_pg->page = page;
2677 pci_unmap_addr_set(cons_rx_pg, mapping, mapping);
2678 dev_kfree_skb(skb);
2679 }
2680 if (prod != cons) {
2681 prod_rx_pg->page = cons_rx_pg->page;
2682 cons_rx_pg->page = NULL;
2683 pci_unmap_addr_set(prod_rx_pg, mapping,
2684 pci_unmap_addr(cons_rx_pg, mapping));
2685
2686 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2687 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2688
2689 }
2690 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2691 hw_prod = NEXT_RX_BD(hw_prod);
2692 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002693 rxr->rx_pg_prod = hw_prod;
2694 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002695}
2696
Michael Chanb6016b72005-05-26 13:03:09 -07002697static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002698bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2699 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002700{
Michael Chan236b6392006-03-20 17:49:02 -08002701 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2702 struct rx_bd *cons_bd, *prod_bd;
2703
Michael Chanbb4f98a2008-06-19 16:38:19 -07002704 cons_rx_buf = &rxr->rx_buf_ring[cons];
2705 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002706
2707 pci_dma_sync_single_for_device(bp->pdev,
2708 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002709 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002710
Michael Chanbb4f98a2008-06-19 16:38:19 -07002711 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002712
2713 prod_rx_buf->skb = skb;
2714
2715 if (cons == prod)
2716 return;
2717
Michael Chanb6016b72005-05-26 13:03:09 -07002718 pci_unmap_addr_set(prod_rx_buf, mapping,
2719 pci_unmap_addr(cons_rx_buf, mapping));
2720
Michael Chanbb4f98a2008-06-19 16:38:19 -07002721 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2722 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002723 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2724 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002725}
2726
Michael Chan85833c62007-12-12 11:17:01 -08002727static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002728bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002729 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2730 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002731{
2732 int err;
2733 u16 prod = ring_idx & 0xffff;
2734
Michael Chanbb4f98a2008-06-19 16:38:19 -07002735 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002736 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002737 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002738 if (hdr_len) {
2739 unsigned int raw_len = len + 4;
2740 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2741
Michael Chanbb4f98a2008-06-19 16:38:19 -07002742 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002743 }
Michael Chan85833c62007-12-12 11:17:01 -08002744 return err;
2745 }
2746
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002747 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002748 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2749 PCI_DMA_FROMDEVICE);
2750
Michael Chan1db82f22007-12-12 11:19:35 -08002751 if (hdr_len == 0) {
2752 skb_put(skb, len);
2753 return 0;
2754 } else {
2755 unsigned int i, frag_len, frag_size, pages;
2756 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002757 u16 pg_cons = rxr->rx_pg_cons;
2758 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002759
2760 frag_size = len + 4 - hdr_len;
2761 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2762 skb_put(skb, hdr_len);
2763
2764 for (i = 0; i < pages; i++) {
2765 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2766 if (unlikely(frag_len <= 4)) {
2767 unsigned int tail = 4 - frag_len;
2768
Michael Chanbb4f98a2008-06-19 16:38:19 -07002769 rxr->rx_pg_cons = pg_cons;
2770 rxr->rx_pg_prod = pg_prod;
2771 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08002772 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002773 skb->len -= tail;
2774 if (i == 0) {
2775 skb->tail -= tail;
2776 } else {
2777 skb_frag_t *frag =
2778 &skb_shinfo(skb)->frags[i - 1];
2779 frag->size -= tail;
2780 skb->data_len -= tail;
2781 skb->truesize -= tail;
2782 }
2783 return 0;
2784 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002785 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08002786
2787 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping),
2788 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2789
2790 if (i == pages - 1)
2791 frag_len -= 4;
2792
2793 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2794 rx_pg->page = NULL;
2795
Michael Chanbb4f98a2008-06-19 16:38:19 -07002796 err = bnx2_alloc_rx_page(bp, rxr,
2797 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08002798 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002799 rxr->rx_pg_cons = pg_cons;
2800 rxr->rx_pg_prod = pg_prod;
2801 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08002802 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002803 return err;
2804 }
2805
2806 frag_size -= frag_len;
2807 skb->data_len += frag_len;
2808 skb->truesize += frag_len;
2809 skb->len += frag_len;
2810
2811 pg_prod = NEXT_RX_BD(pg_prod);
2812 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2813 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002814 rxr->rx_pg_prod = pg_prod;
2815 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002816 }
Michael Chan85833c62007-12-12 11:17:01 -08002817 return 0;
2818}
2819
Michael Chanc09c2622007-12-10 17:18:37 -08002820static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002821bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002822{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002823 u16 cons;
2824
2825 if (bnapi->int_num == 0)
2826 cons = bnapi->status_blk->status_rx_quick_consumer_index0;
2827 else
2828 cons = bnapi->status_blk_msix->status_rx_quick_consumer_index;
Michael Chanc09c2622007-12-10 17:18:37 -08002829
2830 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2831 cons++;
2832 return cons;
2833}
2834
Michael Chanb6016b72005-05-26 13:03:09 -07002835static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002836bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002837{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002838 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002839 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2840 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002841 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002842
Michael Chan35efa7c2007-12-20 19:56:37 -08002843 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07002844 sw_cons = rxr->rx_cons;
2845 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002846
2847 /* Memory barrier necessary as speculative reads of the rx
2848 * buffer can be ahead of the index in the status block
2849 */
2850 rmb();
2851 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002852 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002853 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002854 struct sw_bd *rx_buf;
2855 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002856 dma_addr_t dma_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07002857
2858 sw_ring_cons = RX_RING_IDX(sw_cons);
2859 sw_ring_prod = RX_RING_IDX(sw_prod);
2860
Michael Chanbb4f98a2008-06-19 16:38:19 -07002861 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002862 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002863
2864 rx_buf->skb = NULL;
2865
2866 dma_addr = pci_unmap_addr(rx_buf, mapping);
2867
2868 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002869 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2870 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002871
2872 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002873 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002874
Michael Chanade2bfe2006-01-23 16:09:51 -08002875 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002876 (L2_FHDR_ERRORS_BAD_CRC |
2877 L2_FHDR_ERRORS_PHY_DECODE |
2878 L2_FHDR_ERRORS_ALIGNMENT |
2879 L2_FHDR_ERRORS_TOO_SHORT |
2880 L2_FHDR_ERRORS_GIANT_FRAME)) {
2881
Michael Chanbb4f98a2008-06-19 16:38:19 -07002882 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chana1f60192007-12-20 19:57:19 -08002883 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002884 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002885 }
Michael Chan1db82f22007-12-12 11:19:35 -08002886 hdr_len = 0;
2887 if (status & L2_FHDR_STATUS_SPLIT) {
2888 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2889 pg_ring_used = 1;
2890 } else if (len > bp->rx_jumbo_thresh) {
2891 hdr_len = bp->rx_jumbo_thresh;
2892 pg_ring_used = 1;
2893 }
2894
2895 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002896
Michael Chan5d5d0012007-12-12 11:17:43 -08002897 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002898 struct sk_buff *new_skb;
2899
Michael Chan932f3772006-08-15 01:39:36 -07002900 new_skb = netdev_alloc_skb(bp->dev, len + 2);
Michael Chan85833c62007-12-12 11:17:01 -08002901 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002902 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002903 sw_ring_prod);
2904 goto next_rx;
2905 }
Michael Chanb6016b72005-05-26 13:03:09 -07002906
2907 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002908 skb_copy_from_linear_data_offset(skb,
2909 BNX2_RX_OFFSET - 2,
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002910 new_skb->data, len + 2);
Michael Chanb6016b72005-05-26 13:03:09 -07002911 skb_reserve(new_skb, 2);
2912 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002913
Michael Chanbb4f98a2008-06-19 16:38:19 -07002914 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002915 sw_ring_cons, sw_ring_prod);
2916
2917 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002918 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08002919 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002920 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002921
2922 skb->protocol = eth_type_trans(skb, bp->dev);
2923
2924 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002925 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002926
Michael Chan745720e2006-06-29 12:37:41 -07002927 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002928 goto next_rx;
2929
2930 }
2931
Michael Chanb6016b72005-05-26 13:03:09 -07002932 skb->ip_summed = CHECKSUM_NONE;
2933 if (bp->rx_csum &&
2934 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2935 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2936
Michael Chanade2bfe2006-01-23 16:09:51 -08002937 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2938 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002939 skb->ip_summed = CHECKSUM_UNNECESSARY;
2940 }
2941
2942#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08002943 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) && bp->vlgrp) {
Michael Chanb6016b72005-05-26 13:03:09 -07002944 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
2945 rx_hdr->l2_fhdr_vlan_tag);
2946 }
2947 else
2948#endif
2949 netif_receive_skb(skb);
2950
2951 bp->dev->last_rx = jiffies;
2952 rx_pkt++;
2953
2954next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07002955 sw_cons = NEXT_RX_BD(sw_cons);
2956 sw_prod = NEXT_RX_BD(sw_prod);
2957
2958 if ((rx_pkt == budget))
2959 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08002960
2961 /* Refresh hw_cons to see if there is new work */
2962 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08002963 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08002964 rmb();
2965 }
Michael Chanb6016b72005-05-26 13:03:09 -07002966 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002967 rxr->rx_cons = sw_cons;
2968 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002969
Michael Chan1db82f22007-12-12 11:19:35 -08002970 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07002971 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002972
Michael Chanbb4f98a2008-06-19 16:38:19 -07002973 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07002974
Michael Chanbb4f98a2008-06-19 16:38:19 -07002975 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07002976
2977 mmiowb();
2978
2979 return rx_pkt;
2980
2981}
2982
2983/* MSI ISR - The only difference between this and the INTx ISR
2984 * is that the MSI interrupt is always serviced.
2985 */
2986static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002987bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002988{
2989 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002990 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002991 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chanb6016b72005-05-26 13:03:09 -07002992
Michael Chan35efa7c2007-12-20 19:56:37 -08002993 prefetch(bnapi->status_blk);
Michael Chanb6016b72005-05-26 13:03:09 -07002994 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2995 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2996 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2997
2998 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002999 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3000 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003001
Michael Chan35efa7c2007-12-20 19:56:37 -08003002 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003003
Michael Chan73eef4c2005-08-25 15:39:15 -07003004 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003005}
3006
3007static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003008bnx2_msi_1shot(int irq, void *dev_instance)
3009{
3010 struct net_device *dev = dev_instance;
3011 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08003012 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan8e6a72c2007-05-03 13:24:48 -07003013
Michael Chan35efa7c2007-12-20 19:56:37 -08003014 prefetch(bnapi->status_blk);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003015
3016 /* Return here if interrupt is disabled. */
3017 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3018 return IRQ_HANDLED;
3019
Michael Chan35efa7c2007-12-20 19:56:37 -08003020 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003021
3022 return IRQ_HANDLED;
3023}
3024
3025static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003026bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003027{
3028 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08003029 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08003030 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan35efa7c2007-12-20 19:56:37 -08003031 struct status_block *sblk = bnapi->status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -07003032
3033 /* When using INTx, it is possible for the interrupt to arrive
3034 * at the CPU before the status block posted prior to the
3035 * interrupt. Reading a register will flush the status block.
3036 * When using MSI, the MSI message will always complete after
3037 * the status block write.
3038 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003039 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003040 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3041 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003042 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003043
3044 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3045 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3046 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3047
Michael Chanb8a7ce72007-07-07 22:51:03 -07003048 /* Read back to deassert IRQ immediately to avoid too many
3049 * spurious interrupts.
3050 */
3051 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3052
Michael Chanb6016b72005-05-26 13:03:09 -07003053 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003054 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3055 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003056
Michael Chan35efa7c2007-12-20 19:56:37 -08003057 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
3058 bnapi->last_status_idx = sblk->status_idx;
3059 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003060 }
Michael Chanb6016b72005-05-26 13:03:09 -07003061
Michael Chan73eef4c2005-08-25 15:39:15 -07003062 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003063}
3064
Michael Chan57851d82007-12-20 20:01:44 -08003065static irqreturn_t
3066bnx2_tx_msix(int irq, void *dev_instance)
3067{
3068 struct net_device *dev = dev_instance;
3069 struct bnx2 *bp = netdev_priv(dev);
3070 struct bnx2_napi *bnapi = &bp->bnx2_napi[BNX2_TX_VEC];
3071
3072 prefetch(bnapi->status_blk_msix);
3073
3074 /* Return here if interrupt is disabled. */
3075 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3076 return IRQ_HANDLED;
3077
3078 netif_rx_schedule(dev, &bnapi->napi);
3079 return IRQ_HANDLED;
3080}
3081
Michael Chan0d8a6572007-07-07 22:49:43 -07003082#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3083 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003084
Michael Chanf4e418f2005-11-04 08:53:48 -08003085static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003086bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003087{
Michael Chan35e90102008-06-19 16:37:42 -07003088 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003089 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan1097f5e2008-01-21 17:06:41 -08003090 struct status_block *sblk = bnapi->status_blk;
Michael Chanf4e418f2005-11-04 08:53:48 -08003091
Michael Chanbb4f98a2008-06-19 16:38:19 -07003092 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
Michael Chan35e90102008-06-19 16:37:42 -07003093 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
Michael Chanf4e418f2005-11-04 08:53:48 -08003094 return 1;
3095
Michael Chanda3e4fb2007-05-03 13:24:23 -07003096 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3097 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003098 return 1;
3099
3100 return 0;
3101}
3102
Michael Chan57851d82007-12-20 20:01:44 -08003103static int bnx2_tx_poll(struct napi_struct *napi, int budget)
3104{
3105 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3106 struct bnx2 *bp = bnapi->bp;
Michael Chan35e90102008-06-19 16:37:42 -07003107 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chan57851d82007-12-20 20:01:44 -08003108 int work_done = 0;
3109 struct status_block_msix *sblk = bnapi->status_blk_msix;
3110
3111 do {
3112 work_done += bnx2_tx_int(bp, bnapi, budget - work_done);
3113 if (unlikely(work_done >= budget))
3114 return work_done;
3115
3116 bnapi->last_status_idx = sblk->status_idx;
3117 rmb();
Michael Chan35e90102008-06-19 16:37:42 -07003118 } while (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons);
Michael Chan57851d82007-12-20 20:01:44 -08003119
3120 netif_rx_complete(bp->dev, napi);
3121 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3122 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3123 bnapi->last_status_idx);
3124 return work_done;
3125}
3126
Michael Chan35efa7c2007-12-20 19:56:37 -08003127static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3128 int work_done, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003129{
Michael Chan35e90102008-06-19 16:37:42 -07003130 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003131 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan35efa7c2007-12-20 19:56:37 -08003132 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003133 u32 status_attn_bits = sblk->status_attn_bits;
3134 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003135
Michael Chanda3e4fb2007-05-03 13:24:23 -07003136 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3137 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003138
Michael Chan35efa7c2007-12-20 19:56:37 -08003139 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003140
3141 /* This is needed to take care of transient status
3142 * during link changes.
3143 */
3144 REG_WR(bp, BNX2_HC_COMMAND,
3145 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3146 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003147 }
3148
Michael Chan35e90102008-06-19 16:37:42 -07003149 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003150 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003151
Michael Chanbb4f98a2008-06-19 16:38:19 -07003152 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003153 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003154
David S. Miller6f535762007-10-11 18:08:29 -07003155 return work_done;
3156}
Michael Chanf4e418f2005-11-04 08:53:48 -08003157
David S. Miller6f535762007-10-11 18:08:29 -07003158static int bnx2_poll(struct napi_struct *napi, int budget)
3159{
Michael Chan35efa7c2007-12-20 19:56:37 -08003160 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3161 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003162 int work_done = 0;
Michael Chan35efa7c2007-12-20 19:56:37 -08003163 struct status_block *sblk = bnapi->status_blk;
David S. Miller6f535762007-10-11 18:08:29 -07003164
3165 while (1) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003166 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003167
3168 if (unlikely(work_done >= budget))
3169 break;
3170
Michael Chan35efa7c2007-12-20 19:56:37 -08003171 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003172 * much work has been processed, so we must read it before
3173 * checking for more work.
3174 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003175 bnapi->last_status_idx = sblk->status_idx;
Michael Chan6dee6422007-10-12 01:40:38 -07003176 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003177 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003178 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003179 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003180 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3181 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003182 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003183 break;
David S. Miller6f535762007-10-11 18:08:29 -07003184 }
3185 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3186 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3187 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003188 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003189
Michael Chan1269a8a2006-01-23 16:11:03 -08003190 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3191 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003192 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003193 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003194 }
Michael Chanb6016b72005-05-26 13:03:09 -07003195 }
3196
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003197 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003198}
3199
Herbert Xu932ff272006-06-09 12:20:56 -07003200/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003201 * from set_multicast.
3202 */
3203static void
3204bnx2_set_rx_mode(struct net_device *dev)
3205{
Michael Chan972ec0d2006-01-23 16:12:43 -08003206 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003207 u32 rx_mode, sort_mode;
3208 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003209
Michael Chanc770a652005-08-25 15:38:39 -07003210 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003211
3212 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3213 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3214 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3215#ifdef BCM_VLAN
David S. Millerf86e82f2008-01-21 17:15:40 -08003216 if (!bp->vlgrp && !(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chanb6016b72005-05-26 13:03:09 -07003217 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003218#else
David S. Millerf86e82f2008-01-21 17:15:40 -08003219 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chane29054f2006-01-23 16:06:06 -08003220 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003221#endif
3222 if (dev->flags & IFF_PROMISC) {
3223 /* Promiscuous mode. */
3224 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003225 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3226 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003227 }
3228 else if (dev->flags & IFF_ALLMULTI) {
3229 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3230 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3231 0xffffffff);
3232 }
3233 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3234 }
3235 else {
3236 /* Accept one or more multicast(s). */
3237 struct dev_mc_list *mclist;
3238 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3239 u32 regidx;
3240 u32 bit;
3241 u32 crc;
3242
3243 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3244
3245 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3246 i++, mclist = mclist->next) {
3247
3248 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3249 bit = crc & 0xff;
3250 regidx = (bit & 0xe0) >> 5;
3251 bit &= 0x1f;
3252 mc_filter[regidx] |= (1 << bit);
3253 }
3254
3255 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3256 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3257 mc_filter[i]);
3258 }
3259
3260 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3261 }
3262
3263 if (rx_mode != bp->rx_mode) {
3264 bp->rx_mode = rx_mode;
3265 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3266 }
3267
3268 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3269 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3270 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3271
Michael Chanc770a652005-08-25 15:38:39 -07003272 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003273}
3274
3275static void
Al Virob491edd2007-12-22 19:44:51 +00003276load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003277 u32 rv2p_proc)
3278{
3279 int i;
3280 u32 val;
3281
Michael Chand25be1d2008-05-02 16:57:59 -07003282 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3283 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3284 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3285 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3286 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3287 }
Michael Chanb6016b72005-05-26 13:03:09 -07003288
3289 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003290 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003291 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003292 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003293 rv2p_code++;
3294
3295 if (rv2p_proc == RV2P_PROC1) {
3296 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3297 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3298 }
3299 else {
3300 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3301 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3302 }
3303 }
3304
3305 /* Reset the processor, un-stall is done later. */
3306 if (rv2p_proc == RV2P_PROC1) {
3307 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3308 }
3309 else {
3310 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3311 }
3312}
3313
Michael Chanaf3ee512006-11-19 14:09:25 -08003314static int
Benjamin Li10343cc2008-05-16 22:20:27 -07003315load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
Michael Chanb6016b72005-05-26 13:03:09 -07003316{
3317 u32 offset;
3318 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003319 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003320
3321 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003322 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003323 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003324 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3325 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003326
3327 /* Load the Text area. */
3328 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003329 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003330 int j;
3331
Michael Chanea1f8d52007-10-02 16:27:35 -07003332 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3333 fw->gz_text_len);
3334 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003335 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003336
Michael Chanb6016b72005-05-26 13:03:09 -07003337 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003338 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003339 }
3340 }
3341
3342 /* Load the Data area. */
3343 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3344 if (fw->data) {
3345 int j;
3346
3347 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003348 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003349 }
3350 }
3351
3352 /* Load the SBSS area. */
3353 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003354 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003355 int j;
3356
3357 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003358 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003359 }
3360 }
3361
3362 /* Load the BSS area. */
3363 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003364 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003365 int j;
3366
3367 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003368 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003369 }
3370 }
3371
3372 /* Load the Read-Only area. */
3373 offset = cpu_reg->spad_base +
3374 (fw->rodata_addr - cpu_reg->mips_view_base);
3375 if (fw->rodata) {
3376 int j;
3377
3378 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003379 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003380 }
3381 }
3382
3383 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003384 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3385 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003386
3387 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003388 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003389 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003390 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3391 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003392
3393 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003394}
3395
Michael Chanfba9fe92006-06-12 22:21:25 -07003396static int
Michael Chanb6016b72005-05-26 13:03:09 -07003397bnx2_init_cpus(struct bnx2 *bp)
3398{
Michael Chanaf3ee512006-11-19 14:09:25 -08003399 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003400 int rc, rv2p_len;
3401 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003402
3403 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003404 text = vmalloc(FW_BUF_SIZE);
3405 if (!text)
3406 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003407 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3408 rv2p = bnx2_xi_rv2p_proc1;
3409 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3410 } else {
3411 rv2p = bnx2_rv2p_proc1;
3412 rv2p_len = sizeof(bnx2_rv2p_proc1);
3413 }
3414 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003415 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003416 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003417
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003418 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003419
Michael Chan110d0ef2007-12-12 11:18:34 -08003420 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3421 rv2p = bnx2_xi_rv2p_proc2;
3422 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3423 } else {
3424 rv2p = bnx2_rv2p_proc2;
3425 rv2p_len = sizeof(bnx2_rv2p_proc2);
3426 }
3427 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003428 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003429 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003430
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003431 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003432
3433 /* Initialize the RX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003434 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3435 fw = &bnx2_rxp_fw_09;
3436 else
3437 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003438
Michael Chanea1f8d52007-10-02 16:27:35 -07003439 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003440 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003441 if (rc)
3442 goto init_cpu_err;
3443
Michael Chanb6016b72005-05-26 13:03:09 -07003444 /* Initialize the TX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003445 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3446 fw = &bnx2_txp_fw_09;
3447 else
3448 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003449
Michael Chanea1f8d52007-10-02 16:27:35 -07003450 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003451 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003452 if (rc)
3453 goto init_cpu_err;
3454
Michael Chanb6016b72005-05-26 13:03:09 -07003455 /* Initialize the TX Patch-up Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003456 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3457 fw = &bnx2_tpat_fw_09;
3458 else
3459 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003460
Michael Chanea1f8d52007-10-02 16:27:35 -07003461 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003462 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003463 if (rc)
3464 goto init_cpu_err;
3465
Michael Chanb6016b72005-05-26 13:03:09 -07003466 /* Initialize the Completion Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003467 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3468 fw = &bnx2_com_fw_09;
3469 else
3470 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003471
Michael Chanea1f8d52007-10-02 16:27:35 -07003472 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003473 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003474 if (rc)
3475 goto init_cpu_err;
3476
Michael Chand43584c2006-11-19 14:14:35 -08003477 /* Initialize the Command Processor. */
Michael Chan110d0ef2007-12-12 11:18:34 -08003478 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003479 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003480 else
3481 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003482
Michael Chan110d0ef2007-12-12 11:18:34 -08003483 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003484 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
Michael Chan110d0ef2007-12-12 11:18:34 -08003485
Michael Chanfba9fe92006-06-12 22:21:25 -07003486init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003487 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003488 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003489}
3490
3491static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003492bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003493{
3494 u16 pmcsr;
3495
3496 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3497
3498 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003499 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003500 u32 val;
3501
3502 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3503 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3504 PCI_PM_CTRL_PME_STATUS);
3505
3506 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3507 /* delay required during transition out of D3hot */
3508 msleep(20);
3509
3510 val = REG_RD(bp, BNX2_EMAC_MODE);
3511 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3512 val &= ~BNX2_EMAC_MODE_MPKT;
3513 REG_WR(bp, BNX2_EMAC_MODE, val);
3514
3515 val = REG_RD(bp, BNX2_RPM_CONFIG);
3516 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3517 REG_WR(bp, BNX2_RPM_CONFIG, val);
3518 break;
3519 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003520 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003521 int i;
3522 u32 val, wol_msg;
3523
3524 if (bp->wol) {
3525 u32 advertising;
3526 u8 autoneg;
3527
3528 autoneg = bp->autoneg;
3529 advertising = bp->advertising;
3530
Michael Chan239cd342007-10-17 19:26:15 -07003531 if (bp->phy_port == PORT_TP) {
3532 bp->autoneg = AUTONEG_SPEED;
3533 bp->advertising = ADVERTISED_10baseT_Half |
3534 ADVERTISED_10baseT_Full |
3535 ADVERTISED_100baseT_Half |
3536 ADVERTISED_100baseT_Full |
3537 ADVERTISED_Autoneg;
3538 }
Michael Chanb6016b72005-05-26 13:03:09 -07003539
Michael Chan239cd342007-10-17 19:26:15 -07003540 spin_lock_bh(&bp->phy_lock);
3541 bnx2_setup_phy(bp, bp->phy_port);
3542 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003543
3544 bp->autoneg = autoneg;
3545 bp->advertising = advertising;
3546
3547 bnx2_set_mac_addr(bp);
3548
3549 val = REG_RD(bp, BNX2_EMAC_MODE);
3550
3551 /* Enable port mode. */
3552 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003553 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003554 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003555 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003556 if (bp->phy_port == PORT_TP)
3557 val |= BNX2_EMAC_MODE_PORT_MII;
3558 else {
3559 val |= BNX2_EMAC_MODE_PORT_GMII;
3560 if (bp->line_speed == SPEED_2500)
3561 val |= BNX2_EMAC_MODE_25G_MODE;
3562 }
Michael Chanb6016b72005-05-26 13:03:09 -07003563
3564 REG_WR(bp, BNX2_EMAC_MODE, val);
3565
3566 /* receive all multicast */
3567 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3568 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3569 0xffffffff);
3570 }
3571 REG_WR(bp, BNX2_EMAC_RX_MODE,
3572 BNX2_EMAC_RX_MODE_SORT_MODE);
3573
3574 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3575 BNX2_RPM_SORT_USER0_MC_EN;
3576 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3577 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3578 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3579 BNX2_RPM_SORT_USER0_ENA);
3580
3581 /* Need to enable EMAC and RPM for WOL. */
3582 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3583 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3584 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3585 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3586
3587 val = REG_RD(bp, BNX2_RPM_CONFIG);
3588 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3589 REG_WR(bp, BNX2_RPM_CONFIG, val);
3590
3591 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3592 }
3593 else {
3594 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3595 }
3596
David S. Millerf86e82f2008-01-21 17:15:40 -08003597 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chandda1e392006-01-23 16:08:14 -08003598 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003599
3600 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3601 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3602 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3603
3604 if (bp->wol)
3605 pmcsr |= 3;
3606 }
3607 else {
3608 pmcsr |= 3;
3609 }
3610 if (bp->wol) {
3611 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3612 }
3613 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3614 pmcsr);
3615
3616 /* No more memory access after this point until
3617 * device is brought back to D0.
3618 */
3619 udelay(50);
3620 break;
3621 }
3622 default:
3623 return -EINVAL;
3624 }
3625 return 0;
3626}
3627
3628static int
3629bnx2_acquire_nvram_lock(struct bnx2 *bp)
3630{
3631 u32 val;
3632 int j;
3633
3634 /* Request access to the flash interface. */
3635 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3636 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3637 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3638 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3639 break;
3640
3641 udelay(5);
3642 }
3643
3644 if (j >= NVRAM_TIMEOUT_COUNT)
3645 return -EBUSY;
3646
3647 return 0;
3648}
3649
3650static int
3651bnx2_release_nvram_lock(struct bnx2 *bp)
3652{
3653 int j;
3654 u32 val;
3655
3656 /* Relinquish nvram interface. */
3657 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3658
3659 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3660 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3661 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3662 break;
3663
3664 udelay(5);
3665 }
3666
3667 if (j >= NVRAM_TIMEOUT_COUNT)
3668 return -EBUSY;
3669
3670 return 0;
3671}
3672
3673
3674static int
3675bnx2_enable_nvram_write(struct bnx2 *bp)
3676{
3677 u32 val;
3678
3679 val = REG_RD(bp, BNX2_MISC_CFG);
3680 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3681
Michael Chane30372c2007-07-16 18:26:23 -07003682 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003683 int j;
3684
3685 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3686 REG_WR(bp, BNX2_NVM_COMMAND,
3687 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3688
3689 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3690 udelay(5);
3691
3692 val = REG_RD(bp, BNX2_NVM_COMMAND);
3693 if (val & BNX2_NVM_COMMAND_DONE)
3694 break;
3695 }
3696
3697 if (j >= NVRAM_TIMEOUT_COUNT)
3698 return -EBUSY;
3699 }
3700 return 0;
3701}
3702
3703static void
3704bnx2_disable_nvram_write(struct bnx2 *bp)
3705{
3706 u32 val;
3707
3708 val = REG_RD(bp, BNX2_MISC_CFG);
3709 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3710}
3711
3712
3713static void
3714bnx2_enable_nvram_access(struct bnx2 *bp)
3715{
3716 u32 val;
3717
3718 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3719 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003720 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003721 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3722}
3723
3724static void
3725bnx2_disable_nvram_access(struct bnx2 *bp)
3726{
3727 u32 val;
3728
3729 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3730 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003731 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003732 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3733 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3734}
3735
3736static int
3737bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3738{
3739 u32 cmd;
3740 int j;
3741
Michael Chane30372c2007-07-16 18:26:23 -07003742 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003743 /* Buffered flash, no erase needed */
3744 return 0;
3745
3746 /* Build an erase command */
3747 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3748 BNX2_NVM_COMMAND_DOIT;
3749
3750 /* Need to clear DONE bit separately. */
3751 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3752
3753 /* Address of the NVRAM to read from. */
3754 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3755
3756 /* Issue an erase command. */
3757 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3758
3759 /* Wait for completion. */
3760 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3761 u32 val;
3762
3763 udelay(5);
3764
3765 val = REG_RD(bp, BNX2_NVM_COMMAND);
3766 if (val & BNX2_NVM_COMMAND_DONE)
3767 break;
3768 }
3769
3770 if (j >= NVRAM_TIMEOUT_COUNT)
3771 return -EBUSY;
3772
3773 return 0;
3774}
3775
3776static int
3777bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3778{
3779 u32 cmd;
3780 int j;
3781
3782 /* Build the command word. */
3783 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3784
Michael Chane30372c2007-07-16 18:26:23 -07003785 /* Calculate an offset of a buffered flash, not needed for 5709. */
3786 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003787 offset = ((offset / bp->flash_info->page_size) <<
3788 bp->flash_info->page_bits) +
3789 (offset % bp->flash_info->page_size);
3790 }
3791
3792 /* Need to clear DONE bit separately. */
3793 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3794
3795 /* Address of the NVRAM to read from. */
3796 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3797
3798 /* Issue a read command. */
3799 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3800
3801 /* Wait for completion. */
3802 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3803 u32 val;
3804
3805 udelay(5);
3806
3807 val = REG_RD(bp, BNX2_NVM_COMMAND);
3808 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003809 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3810 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003811 break;
3812 }
3813 }
3814 if (j >= NVRAM_TIMEOUT_COUNT)
3815 return -EBUSY;
3816
3817 return 0;
3818}
3819
3820
3821static int
3822bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3823{
Al Virob491edd2007-12-22 19:44:51 +00003824 u32 cmd;
3825 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003826 int j;
3827
3828 /* Build the command word. */
3829 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3830
Michael Chane30372c2007-07-16 18:26:23 -07003831 /* Calculate an offset of a buffered flash, not needed for 5709. */
3832 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003833 offset = ((offset / bp->flash_info->page_size) <<
3834 bp->flash_info->page_bits) +
3835 (offset % bp->flash_info->page_size);
3836 }
3837
3838 /* Need to clear DONE bit separately. */
3839 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3840
3841 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003842
3843 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003844 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003845
3846 /* Address of the NVRAM to write to. */
3847 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3848
3849 /* Issue the write command. */
3850 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3851
3852 /* Wait for completion. */
3853 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3854 udelay(5);
3855
3856 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3857 break;
3858 }
3859 if (j >= NVRAM_TIMEOUT_COUNT)
3860 return -EBUSY;
3861
3862 return 0;
3863}
3864
3865static int
3866bnx2_init_nvram(struct bnx2 *bp)
3867{
3868 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003869 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003870 struct flash_spec *flash;
3871
Michael Chane30372c2007-07-16 18:26:23 -07003872 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3873 bp->flash_info = &flash_5709;
3874 goto get_flash_size;
3875 }
3876
Michael Chanb6016b72005-05-26 13:03:09 -07003877 /* Determine the selected interface. */
3878 val = REG_RD(bp, BNX2_NVM_CFG1);
3879
Denis Chengff8ac602007-09-02 18:30:18 +08003880 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003881
Michael Chanb6016b72005-05-26 13:03:09 -07003882 if (val & 0x40000000) {
3883
3884 /* Flash interface has been reconfigured */
3885 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003886 j++, flash++) {
3887 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3888 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003889 bp->flash_info = flash;
3890 break;
3891 }
3892 }
3893 }
3894 else {
Michael Chan37137702005-11-04 08:49:17 -08003895 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003896 /* Not yet been reconfigured */
3897
Michael Chan37137702005-11-04 08:49:17 -08003898 if (val & (1 << 23))
3899 mask = FLASH_BACKUP_STRAP_MASK;
3900 else
3901 mask = FLASH_STRAP_MASK;
3902
Michael Chanb6016b72005-05-26 13:03:09 -07003903 for (j = 0, flash = &flash_table[0]; j < entry_count;
3904 j++, flash++) {
3905
Michael Chan37137702005-11-04 08:49:17 -08003906 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003907 bp->flash_info = flash;
3908
3909 /* Request access to the flash interface. */
3910 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3911 return rc;
3912
3913 /* Enable access to flash interface */
3914 bnx2_enable_nvram_access(bp);
3915
3916 /* Reconfigure the flash interface */
3917 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3918 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3919 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3920 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3921
3922 /* Disable access to flash interface */
3923 bnx2_disable_nvram_access(bp);
3924 bnx2_release_nvram_lock(bp);
3925
3926 break;
3927 }
3928 }
3929 } /* if (val & 0x40000000) */
3930
3931 if (j == entry_count) {
3932 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08003933 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08003934 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07003935 }
3936
Michael Chane30372c2007-07-16 18:26:23 -07003937get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08003938 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08003939 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
3940 if (val)
3941 bp->flash_size = val;
3942 else
3943 bp->flash_size = bp->flash_info->total_size;
3944
Michael Chanb6016b72005-05-26 13:03:09 -07003945 return rc;
3946}
3947
3948static int
3949bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
3950 int buf_size)
3951{
3952 int rc = 0;
3953 u32 cmd_flags, offset32, len32, extra;
3954
3955 if (buf_size == 0)
3956 return 0;
3957
3958 /* Request access to the flash interface. */
3959 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3960 return rc;
3961
3962 /* Enable access to flash interface */
3963 bnx2_enable_nvram_access(bp);
3964
3965 len32 = buf_size;
3966 offset32 = offset;
3967 extra = 0;
3968
3969 cmd_flags = 0;
3970
3971 if (offset32 & 3) {
3972 u8 buf[4];
3973 u32 pre_len;
3974
3975 offset32 &= ~3;
3976 pre_len = 4 - (offset & 3);
3977
3978 if (pre_len >= len32) {
3979 pre_len = len32;
3980 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3981 BNX2_NVM_COMMAND_LAST;
3982 }
3983 else {
3984 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3985 }
3986
3987 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3988
3989 if (rc)
3990 return rc;
3991
3992 memcpy(ret_buf, buf + (offset & 3), pre_len);
3993
3994 offset32 += 4;
3995 ret_buf += pre_len;
3996 len32 -= pre_len;
3997 }
3998 if (len32 & 3) {
3999 extra = 4 - (len32 & 3);
4000 len32 = (len32 + 4) & ~3;
4001 }
4002
4003 if (len32 == 4) {
4004 u8 buf[4];
4005
4006 if (cmd_flags)
4007 cmd_flags = BNX2_NVM_COMMAND_LAST;
4008 else
4009 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4010 BNX2_NVM_COMMAND_LAST;
4011
4012 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4013
4014 memcpy(ret_buf, buf, 4 - extra);
4015 }
4016 else if (len32 > 0) {
4017 u8 buf[4];
4018
4019 /* Read the first word. */
4020 if (cmd_flags)
4021 cmd_flags = 0;
4022 else
4023 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4024
4025 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4026
4027 /* Advance to the next dword. */
4028 offset32 += 4;
4029 ret_buf += 4;
4030 len32 -= 4;
4031
4032 while (len32 > 4 && rc == 0) {
4033 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4034
4035 /* Advance to the next dword. */
4036 offset32 += 4;
4037 ret_buf += 4;
4038 len32 -= 4;
4039 }
4040
4041 if (rc)
4042 return rc;
4043
4044 cmd_flags = BNX2_NVM_COMMAND_LAST;
4045 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4046
4047 memcpy(ret_buf, buf, 4 - extra);
4048 }
4049
4050 /* Disable access to flash interface */
4051 bnx2_disable_nvram_access(bp);
4052
4053 bnx2_release_nvram_lock(bp);
4054
4055 return rc;
4056}
4057
4058static int
4059bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4060 int buf_size)
4061{
4062 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004063 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004064 int rc = 0;
4065 int align_start, align_end;
4066
4067 buf = data_buf;
4068 offset32 = offset;
4069 len32 = buf_size;
4070 align_start = align_end = 0;
4071
4072 if ((align_start = (offset32 & 3))) {
4073 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004074 len32 += align_start;
4075 if (len32 < 4)
4076 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004077 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4078 return rc;
4079 }
4080
4081 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004082 align_end = 4 - (len32 & 3);
4083 len32 += align_end;
4084 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4085 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004086 }
4087
4088 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004089 align_buf = kmalloc(len32, GFP_KERNEL);
4090 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004091 return -ENOMEM;
4092 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004093 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004094 }
4095 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004096 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004097 }
Michael Chane6be7632007-01-08 19:56:13 -08004098 memcpy(align_buf + align_start, data_buf, buf_size);
4099 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004100 }
4101
Michael Chane30372c2007-07-16 18:26:23 -07004102 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004103 flash_buffer = kmalloc(264, GFP_KERNEL);
4104 if (flash_buffer == NULL) {
4105 rc = -ENOMEM;
4106 goto nvram_write_end;
4107 }
4108 }
4109
Michael Chanb6016b72005-05-26 13:03:09 -07004110 written = 0;
4111 while ((written < len32) && (rc == 0)) {
4112 u32 page_start, page_end, data_start, data_end;
4113 u32 addr, cmd_flags;
4114 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004115
4116 /* Find the page_start addr */
4117 page_start = offset32 + written;
4118 page_start -= (page_start % bp->flash_info->page_size);
4119 /* Find the page_end addr */
4120 page_end = page_start + bp->flash_info->page_size;
4121 /* Find the data_start addr */
4122 data_start = (written == 0) ? offset32 : page_start;
4123 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004124 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004125 (offset32 + len32) : page_end;
4126
4127 /* Request access to the flash interface. */
4128 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4129 goto nvram_write_end;
4130
4131 /* Enable access to flash interface */
4132 bnx2_enable_nvram_access(bp);
4133
4134 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004135 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004136 int j;
4137
4138 /* Read the whole page into the buffer
4139 * (non-buffer flash only) */
4140 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4141 if (j == (bp->flash_info->page_size - 4)) {
4142 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4143 }
4144 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004145 page_start + j,
4146 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004147 cmd_flags);
4148
4149 if (rc)
4150 goto nvram_write_end;
4151
4152 cmd_flags = 0;
4153 }
4154 }
4155
4156 /* Enable writes to flash interface (unlock write-protect) */
4157 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4158 goto nvram_write_end;
4159
Michael Chanb6016b72005-05-26 13:03:09 -07004160 /* Loop to write back the buffer data from page_start to
4161 * data_start */
4162 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004163 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004164 /* Erase the page */
4165 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4166 goto nvram_write_end;
4167
4168 /* Re-enable the write again for the actual write */
4169 bnx2_enable_nvram_write(bp);
4170
Michael Chanb6016b72005-05-26 13:03:09 -07004171 for (addr = page_start; addr < data_start;
4172 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004173
Michael Chanb6016b72005-05-26 13:03:09 -07004174 rc = bnx2_nvram_write_dword(bp, addr,
4175 &flash_buffer[i], cmd_flags);
4176
4177 if (rc != 0)
4178 goto nvram_write_end;
4179
4180 cmd_flags = 0;
4181 }
4182 }
4183
4184 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004185 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004186 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004187 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004188 (addr == data_end - 4))) {
4189
4190 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4191 }
4192 rc = bnx2_nvram_write_dword(bp, addr, buf,
4193 cmd_flags);
4194
4195 if (rc != 0)
4196 goto nvram_write_end;
4197
4198 cmd_flags = 0;
4199 buf += 4;
4200 }
4201
4202 /* Loop to write back the buffer data from data_end
4203 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004204 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004205 for (addr = data_end; addr < page_end;
4206 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004207
Michael Chanb6016b72005-05-26 13:03:09 -07004208 if (addr == page_end-4) {
4209 cmd_flags = BNX2_NVM_COMMAND_LAST;
4210 }
4211 rc = bnx2_nvram_write_dword(bp, addr,
4212 &flash_buffer[i], cmd_flags);
4213
4214 if (rc != 0)
4215 goto nvram_write_end;
4216
4217 cmd_flags = 0;
4218 }
4219 }
4220
4221 /* Disable writes to flash interface (lock write-protect) */
4222 bnx2_disable_nvram_write(bp);
4223
4224 /* Disable access to flash interface */
4225 bnx2_disable_nvram_access(bp);
4226 bnx2_release_nvram_lock(bp);
4227
4228 /* Increment written */
4229 written += data_end - data_start;
4230 }
4231
4232nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004233 kfree(flash_buffer);
4234 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004235 return rc;
4236}
4237
Michael Chan0d8a6572007-07-07 22:49:43 -07004238static void
4239bnx2_init_remote_phy(struct bnx2 *bp)
4240{
4241 u32 val;
4242
Michael Chan583c28e2008-01-21 19:51:35 -08004243 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
4244 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES))
Michael Chan0d8a6572007-07-07 22:49:43 -07004245 return;
4246
Michael Chan2726d6e2008-01-29 21:35:05 -08004247 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004248 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4249 return;
4250
4251 if (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE) {
Michael Chan583c28e2008-01-21 19:51:35 -08004252 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004253
Michael Chan2726d6e2008-01-29 21:35:05 -08004254 val = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07004255 if (val & BNX2_LINK_STATUS_SERDES_LINK)
4256 bp->phy_port = PORT_FIBRE;
4257 else
4258 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004259
4260 if (netif_running(bp->dev)) {
4261 u32 sig;
4262
Michael Chan489310a2007-10-10 16:16:31 -07004263 sig = BNX2_DRV_ACK_CAP_SIGNATURE |
4264 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan2726d6e2008-01-29 21:35:05 -08004265 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan489310a2007-10-10 16:16:31 -07004266 }
Michael Chan0d8a6572007-07-07 22:49:43 -07004267 }
4268}
4269
Michael Chanb4b36042007-12-20 19:59:30 -08004270static void
4271bnx2_setup_msix_tbl(struct bnx2 *bp)
4272{
4273 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4274
4275 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4276 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4277}
4278
Michael Chanb6016b72005-05-26 13:03:09 -07004279static int
4280bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4281{
4282 u32 val;
4283 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004284 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004285
4286 /* Wait for the current PCI transaction to complete before
4287 * issuing a reset. */
4288 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4289 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4290 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4291 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4292 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4293 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4294 udelay(5);
4295
Michael Chanb090ae22006-01-23 16:07:10 -08004296 /* Wait for the firmware to tell us it is ok to issue a reset. */
4297 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1);
4298
Michael Chanb6016b72005-05-26 13:03:09 -07004299 /* Deposit a driver reset signature so the firmware knows that
4300 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004301 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4302 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004303
Michael Chanb6016b72005-05-26 13:03:09 -07004304 /* Do a dummy read to force the chip to complete all current transaction
4305 * before we issue a reset. */
4306 val = REG_RD(bp, BNX2_MISC_ID);
4307
Michael Chan234754d2006-11-19 14:11:41 -08004308 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4309 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4310 REG_RD(bp, BNX2_MISC_COMMAND);
4311 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004312
Michael Chan234754d2006-11-19 14:11:41 -08004313 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4314 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004315
Michael Chan234754d2006-11-19 14:11:41 -08004316 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004317
Michael Chan234754d2006-11-19 14:11:41 -08004318 } else {
4319 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4320 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4321 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4322
4323 /* Chip reset. */
4324 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4325
Michael Chan594a9df2007-08-28 15:39:42 -07004326 /* Reading back any register after chip reset will hang the
4327 * bus on 5706 A0 and A1. The msleep below provides plenty
4328 * of margin for write posting.
4329 */
Michael Chan234754d2006-11-19 14:11:41 -08004330 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004331 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4332 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004333
Michael Chan234754d2006-11-19 14:11:41 -08004334 /* Reset takes approximate 30 usec */
4335 for (i = 0; i < 10; i++) {
4336 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4337 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4338 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4339 break;
4340 udelay(10);
4341 }
4342
4343 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4344 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4345 printk(KERN_ERR PFX "Chip reset did not complete\n");
4346 return -EBUSY;
4347 }
Michael Chanb6016b72005-05-26 13:03:09 -07004348 }
4349
4350 /* Make sure byte swapping is properly configured. */
4351 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4352 if (val != 0x01020304) {
4353 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4354 return -ENODEV;
4355 }
4356
Michael Chanb6016b72005-05-26 13:03:09 -07004357 /* Wait for the firmware to finish its initialization. */
Michael Chanb090ae22006-01-23 16:07:10 -08004358 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 0);
4359 if (rc)
4360 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004361
Michael Chan0d8a6572007-07-07 22:49:43 -07004362 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004363 old_port = bp->phy_port;
Michael Chan0d8a6572007-07-07 22:49:43 -07004364 bnx2_init_remote_phy(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004365 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4366 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004367 bnx2_set_default_remote_link(bp);
4368 spin_unlock_bh(&bp->phy_lock);
4369
Michael Chanb6016b72005-05-26 13:03:09 -07004370 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4371 /* Adjust the voltage regular to two steps lower. The default
4372 * of this register is 0x0000000e. */
4373 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4374
4375 /* Remove bad rbuf memory from the free pool. */
4376 rc = bnx2_alloc_bad_rbuf(bp);
4377 }
4378
David S. Millerf86e82f2008-01-21 17:15:40 -08004379 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004380 bnx2_setup_msix_tbl(bp);
4381
Michael Chanb6016b72005-05-26 13:03:09 -07004382 return rc;
4383}
4384
4385static int
4386bnx2_init_chip(struct bnx2 *bp)
4387{
4388 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004389 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004390
4391 /* Make sure the interrupt is not active. */
4392 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4393
4394 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4395 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4396#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004397 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004398#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004399 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004400 DMA_READ_CHANS << 12 |
4401 DMA_WRITE_CHANS << 16;
4402
4403 val |= (0x2 << 20) | (1 << 11);
4404
David S. Millerf86e82f2008-01-21 17:15:40 -08004405 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004406 val |= (1 << 23);
4407
4408 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004409 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004410 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4411
4412 REG_WR(bp, BNX2_DMA_CONFIG, val);
4413
4414 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4415 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4416 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4417 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4418 }
4419
David S. Millerf86e82f2008-01-21 17:15:40 -08004420 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004421 u16 val16;
4422
4423 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4424 &val16);
4425 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4426 val16 & ~PCI_X_CMD_ERO);
4427 }
4428
4429 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4430 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4431 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4432 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4433
4434 /* Initialize context mapping and zero out the quick contexts. The
4435 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004436 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4437 rc = bnx2_init_5709_context(bp);
4438 if (rc)
4439 return rc;
4440 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004441 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004442
Michael Chanfba9fe92006-06-12 22:21:25 -07004443 if ((rc = bnx2_init_cpus(bp)) != 0)
4444 return rc;
4445
Michael Chanb6016b72005-05-26 13:03:09 -07004446 bnx2_init_nvram(bp);
4447
4448 bnx2_set_mac_addr(bp);
4449
4450 val = REG_RD(bp, BNX2_MQ_CONFIG);
4451 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4452 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004453 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4454 val |= BNX2_MQ_CONFIG_HALT_DIS;
4455
Michael Chanb6016b72005-05-26 13:03:09 -07004456 REG_WR(bp, BNX2_MQ_CONFIG, val);
4457
4458 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4459 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4460 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4461
4462 val = (BCM_PAGE_BITS - 8) << 24;
4463 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4464
4465 /* Configure page size. */
4466 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4467 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4468 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4469 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4470
4471 val = bp->mac_addr[0] +
4472 (bp->mac_addr[1] << 8) +
4473 (bp->mac_addr[2] << 16) +
4474 bp->mac_addr[3] +
4475 (bp->mac_addr[4] << 8) +
4476 (bp->mac_addr[5] << 16);
4477 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4478
4479 /* Program the MTU. Also include 4 bytes for CRC32. */
4480 val = bp->dev->mtu + ETH_HLEN + 4;
4481 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4482 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4483 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4484
Michael Chanb4b36042007-12-20 19:59:30 -08004485 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4486 bp->bnx2_napi[i].last_status_idx = 0;
4487
Michael Chanb6016b72005-05-26 13:03:09 -07004488 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4489
4490 /* Set up how to generate a link change interrupt. */
4491 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4492
4493 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4494 (u64) bp->status_blk_mapping & 0xffffffff);
4495 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4496
4497 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4498 (u64) bp->stats_blk_mapping & 0xffffffff);
4499 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4500 (u64) bp->stats_blk_mapping >> 32);
4501
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004502 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004503 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4504
4505 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4506 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4507
4508 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4509 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4510
4511 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4512
4513 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4514
4515 REG_WR(bp, BNX2_HC_COM_TICKS,
4516 (bp->com_ticks_int << 16) | bp->com_ticks);
4517
4518 REG_WR(bp, BNX2_HC_CMD_TICKS,
4519 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4520
Michael Chan02537b062007-06-04 21:24:07 -07004521 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4522 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4523 else
Michael Chan7ea69202007-07-16 18:27:10 -07004524 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004525 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4526
4527 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004528 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004529 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004530 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4531 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004532 }
4533
David S. Millerf86e82f2008-01-21 17:15:40 -08004534 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chan6f743ca2008-01-29 21:34:08 -08004535 u32 base = ((BNX2_TX_VEC - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4536 BNX2_HC_SB_CONFIG_1;
4537
Michael Chanc76c0472007-12-20 20:01:19 -08004538 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4539 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4540
Michael Chan6f743ca2008-01-29 21:34:08 -08004541 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004542 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
4543 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4544
Michael Chan6f743ca2008-01-29 21:34:08 -08004545 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004546 (bp->tx_quick_cons_trip_int << 16) |
4547 bp->tx_quick_cons_trip);
4548
Michael Chan6f743ca2008-01-29 21:34:08 -08004549 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004550 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4551
4552 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4553 }
4554
David S. Millerf86e82f2008-01-21 17:15:40 -08004555 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004556 val |= BNX2_HC_CONFIG_ONE_SHOT;
4557
4558 REG_WR(bp, BNX2_HC_CONFIG, val);
4559
Michael Chanb6016b72005-05-26 13:03:09 -07004560 /* Clear internal stats counters. */
4561 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4562
Michael Chanda3e4fb2007-05-03 13:24:23 -07004563 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004564
4565 /* Initialize the receive filter. */
4566 bnx2_set_rx_mode(bp->dev);
4567
Michael Chan0aa38df2007-06-04 21:23:06 -07004568 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4569 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4570 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4571 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4572 }
Michael Chanb090ae22006-01-23 16:07:10 -08004573 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
4574 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004575
Michael Chandf149d72007-07-07 22:51:36 -07004576 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004577 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4578
4579 udelay(20);
4580
Michael Chanbf5295b2006-03-23 01:11:56 -08004581 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4582
Michael Chanb090ae22006-01-23 16:07:10 -08004583 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004584}
4585
Michael Chan59b47d82006-11-19 14:10:45 -08004586static void
Michael Chanc76c0472007-12-20 20:01:19 -08004587bnx2_clear_ring_states(struct bnx2 *bp)
4588{
4589 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004590 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004591 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004592 int i;
4593
4594 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4595 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07004596 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004597 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08004598
Michael Chan35e90102008-06-19 16:37:42 -07004599 txr->tx_cons = 0;
4600 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004601 rxr->rx_prod_bseq = 0;
4602 rxr->rx_prod = 0;
4603 rxr->rx_cons = 0;
4604 rxr->rx_pg_prod = 0;
4605 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08004606 }
4607}
4608
4609static void
Michael Chan35e90102008-06-19 16:37:42 -07004610bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08004611{
4612 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004613 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004614
4615 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4616 offset0 = BNX2_L2CTX_TYPE_XI;
4617 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4618 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4619 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4620 } else {
4621 offset0 = BNX2_L2CTX_TYPE;
4622 offset1 = BNX2_L2CTX_CMD_TYPE;
4623 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4624 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4625 }
4626 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004627 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004628
4629 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004630 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004631
Michael Chan35e90102008-06-19 16:37:42 -07004632 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004633 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004634
Michael Chan35e90102008-06-19 16:37:42 -07004635 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004636 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004637}
Michael Chanb6016b72005-05-26 13:03:09 -07004638
4639static void
Michael Chan35e90102008-06-19 16:37:42 -07004640bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07004641{
4642 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004643 u32 cid = TX_CID;
4644 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004645 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08004646
Michael Chan35e90102008-06-19 16:37:42 -07004647 bnapi = &bp->bnx2_napi[ring_num];
4648 txr = &bnapi->tx_ring;
4649
4650 if (ring_num == 0)
4651 cid = TX_CID;
4652 else
4653 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004654
Michael Chan2f8af122006-08-15 01:39:10 -07004655 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4656
Michael Chan35e90102008-06-19 16:37:42 -07004657 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004658
Michael Chan35e90102008-06-19 16:37:42 -07004659 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
4660 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07004661
Michael Chan35e90102008-06-19 16:37:42 -07004662 txr->tx_prod = 0;
4663 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004664
Michael Chan35e90102008-06-19 16:37:42 -07004665 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4666 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004667
Michael Chan35e90102008-06-19 16:37:42 -07004668 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07004669}
4670
4671static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004672bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4673 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004674{
Michael Chanb6016b72005-05-26 13:03:09 -07004675 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004676 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004677
Michael Chan5d5d0012007-12-12 11:17:43 -08004678 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004679 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004680
Michael Chan5d5d0012007-12-12 11:17:43 -08004681 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004682 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004683 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004684 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4685 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004686 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004687 j = 0;
4688 else
4689 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004690 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4691 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004692 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004693}
4694
4695static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07004696bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08004697{
4698 int i;
4699 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004700 u32 cid, rx_cid_addr, val;
4701 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
4702 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08004703
Michael Chanbb4f98a2008-06-19 16:38:19 -07004704 if (ring_num == 0)
4705 cid = RX_CID;
4706 else
4707 cid = RX_RSS_CID + ring_num - 1;
4708
4709 rx_cid_addr = GET_CID_ADDR(cid);
4710
4711 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08004712 bp->rx_buf_use_size, bp->rx_max_ring);
4713
Michael Chanbb4f98a2008-06-19 16:38:19 -07004714 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08004715
4716 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4717 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4718 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4719 }
4720
Michael Chan62a83132008-01-29 21:35:40 -08004721 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004722 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004723 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
4724 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08004725 PAGE_SIZE, bp->rx_max_pg_ring);
4726 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004727 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4728 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan47bf4242007-12-12 11:19:12 -08004729 BNX2_L2CTX_RBDC_JUMBO_KEY);
4730
Michael Chanbb4f98a2008-06-19 16:38:19 -07004731 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004732 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004733
Michael Chanbb4f98a2008-06-19 16:38:19 -07004734 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004735 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004736
4737 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4738 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4739 }
Michael Chanb6016b72005-05-26 13:03:09 -07004740
Michael Chanbb4f98a2008-06-19 16:38:19 -07004741 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004742 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004743
Michael Chanbb4f98a2008-06-19 16:38:19 -07004744 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004745 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004746
Michael Chanbb4f98a2008-06-19 16:38:19 -07004747 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004748 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004749 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
Michael Chan47bf4242007-12-12 11:19:12 -08004750 break;
4751 prod = NEXT_RX_BD(prod);
4752 ring_prod = RX_PG_RING_IDX(prod);
4753 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004754 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004755
Michael Chanbb4f98a2008-06-19 16:38:19 -07004756 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004757 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004758 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
Michael Chanb6016b72005-05-26 13:03:09 -07004759 break;
Michael Chanb6016b72005-05-26 13:03:09 -07004760 prod = NEXT_RX_BD(prod);
4761 ring_prod = RX_RING_IDX(prod);
4762 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004763 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004764
Michael Chanbb4f98a2008-06-19 16:38:19 -07004765 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
4766 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
4767 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07004768
Michael Chanbb4f98a2008-06-19 16:38:19 -07004769 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
4770 REG_WR16(bp, rxr->rx_bidx_addr, prod);
4771
4772 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004773}
4774
Michael Chan35e90102008-06-19 16:37:42 -07004775static void
4776bnx2_init_all_rings(struct bnx2 *bp)
4777{
4778 int i;
4779
4780 bnx2_clear_ring_states(bp);
4781
4782 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
4783 for (i = 0; i < bp->num_tx_rings; i++)
4784 bnx2_init_tx_ring(bp, i);
4785
4786 if (bp->num_tx_rings > 1)
4787 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
4788 (TX_TSS_CID << 7));
4789
Michael Chanbb4f98a2008-06-19 16:38:19 -07004790 for (i = 0; i < bp->num_rx_rings; i++)
4791 bnx2_init_rx_ring(bp, i);
Michael Chan35e90102008-06-19 16:37:42 -07004792}
4793
Michael Chan5d5d0012007-12-12 11:17:43 -08004794static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004795{
Michael Chan5d5d0012007-12-12 11:17:43 -08004796 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004797
Michael Chan5d5d0012007-12-12 11:17:43 -08004798 while (ring_size > MAX_RX_DESC_CNT) {
4799 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004800 num_rings++;
4801 }
4802 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004803 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004804 while ((max & num_rings) == 0)
4805 max >>= 1;
4806
4807 if (num_rings != max)
4808 max <<= 1;
4809
Michael Chan5d5d0012007-12-12 11:17:43 -08004810 return max;
4811}
4812
4813static void
4814bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4815{
Michael Chan84eaa182007-12-12 11:19:57 -08004816 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004817
4818 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004819 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004820
Michael Chan84eaa182007-12-12 11:19:57 -08004821 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4822 sizeof(struct skb_shared_info);
4823
Benjamin Li601d3d12008-05-16 22:19:35 -07004824 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004825 bp->rx_pg_ring_size = 0;
4826 bp->rx_max_pg_ring = 0;
4827 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004828 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004829 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4830
4831 jumbo_size = size * pages;
4832 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4833 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4834
4835 bp->rx_pg_ring_size = jumbo_size;
4836 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4837 MAX_RX_PG_RINGS);
4838 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004839 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004840 bp->rx_copy_thresh = 0;
4841 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004842
4843 bp->rx_buf_use_size = rx_size;
4844 /* hw alignment */
4845 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004846 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08004847 bp->rx_ring_size = size;
4848 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004849 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4850}
4851
4852static void
Michael Chanb6016b72005-05-26 13:03:09 -07004853bnx2_free_tx_skbs(struct bnx2 *bp)
4854{
4855 int i;
4856
Michael Chan35e90102008-06-19 16:37:42 -07004857 for (i = 0; i < bp->num_tx_rings; i++) {
4858 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
4859 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
4860 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004861
Michael Chan35e90102008-06-19 16:37:42 -07004862 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004863 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07004864
Michael Chan35e90102008-06-19 16:37:42 -07004865 for (j = 0; j < TX_DESC_CNT; ) {
4866 struct sw_bd *tx_buf = &txr->tx_buf_ring[j];
4867 struct sk_buff *skb = tx_buf->skb;
4868 int k, last;
4869
4870 if (skb == NULL) {
4871 j++;
4872 continue;
4873 }
4874
4875 pci_unmap_single(bp->pdev,
4876 pci_unmap_addr(tx_buf, mapping),
Michael Chanb6016b72005-05-26 13:03:09 -07004877 skb_headlen(skb), PCI_DMA_TODEVICE);
4878
Michael Chan35e90102008-06-19 16:37:42 -07004879 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004880
Michael Chan35e90102008-06-19 16:37:42 -07004881 last = skb_shinfo(skb)->nr_frags;
4882 for (k = 0; k < last; k++) {
4883 tx_buf = &txr->tx_buf_ring[j + k + 1];
4884 pci_unmap_page(bp->pdev,
4885 pci_unmap_addr(tx_buf, mapping),
4886 skb_shinfo(skb)->frags[j].size,
4887 PCI_DMA_TODEVICE);
4888 }
4889 dev_kfree_skb(skb);
4890 j += k + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004891 }
Michael Chanb6016b72005-05-26 13:03:09 -07004892 }
Michael Chanb6016b72005-05-26 13:03:09 -07004893}
4894
4895static void
4896bnx2_free_rx_skbs(struct bnx2 *bp)
4897{
4898 int i;
4899
Michael Chanbb4f98a2008-06-19 16:38:19 -07004900 for (i = 0; i < bp->num_rx_rings; i++) {
4901 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
4902 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
4903 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004904
Michael Chanbb4f98a2008-06-19 16:38:19 -07004905 if (rxr->rx_buf_ring == NULL)
4906 return;
Michael Chanb6016b72005-05-26 13:03:09 -07004907
Michael Chanbb4f98a2008-06-19 16:38:19 -07004908 for (j = 0; j < bp->rx_max_ring_idx; j++) {
4909 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
4910 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07004911
Michael Chanbb4f98a2008-06-19 16:38:19 -07004912 if (skb == NULL)
4913 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07004914
Michael Chanbb4f98a2008-06-19 16:38:19 -07004915 pci_unmap_single(bp->pdev,
4916 pci_unmap_addr(rx_buf, mapping),
4917 bp->rx_buf_use_size,
4918 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07004919
Michael Chanbb4f98a2008-06-19 16:38:19 -07004920 rx_buf->skb = NULL;
4921
4922 dev_kfree_skb(skb);
4923 }
4924 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
4925 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07004926 }
4927}
4928
4929static void
4930bnx2_free_skbs(struct bnx2 *bp)
4931{
4932 bnx2_free_tx_skbs(bp);
4933 bnx2_free_rx_skbs(bp);
4934}
4935
4936static int
4937bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
4938{
4939 int rc;
4940
4941 rc = bnx2_reset_chip(bp, reset_code);
4942 bnx2_free_skbs(bp);
4943 if (rc)
4944 return rc;
4945
Michael Chanfba9fe92006-06-12 22:21:25 -07004946 if ((rc = bnx2_init_chip(bp)) != 0)
4947 return rc;
4948
Michael Chan35e90102008-06-19 16:37:42 -07004949 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004950 return 0;
4951}
4952
4953static int
Michael Chan9a120bc2008-05-16 22:17:45 -07004954bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07004955{
4956 int rc;
4957
4958 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
4959 return rc;
4960
Michael Chan80be4432006-11-19 14:07:28 -08004961 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07004962 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07004963 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07004964 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
4965 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07004966 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07004967 return 0;
4968}
4969
4970static int
4971bnx2_test_registers(struct bnx2 *bp)
4972{
4973 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07004974 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05004975 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07004976 u16 offset;
4977 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07004978#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07004979 u32 rw_mask;
4980 u32 ro_mask;
4981 } reg_tbl[] = {
4982 { 0x006c, 0, 0x00000000, 0x0000003f },
4983 { 0x0090, 0, 0xffffffff, 0x00000000 },
4984 { 0x0094, 0, 0x00000000, 0x00000000 },
4985
Michael Chan5bae30c2007-05-03 13:18:46 -07004986 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
4987 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4988 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4989 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
4990 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
4991 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4992 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
4993 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4994 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07004995
Michael Chan5bae30c2007-05-03 13:18:46 -07004996 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4997 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4998 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4999 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5000 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5001 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005002
Michael Chan5bae30c2007-05-03 13:18:46 -07005003 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5004 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5005 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005006
5007 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005008 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005009
5010 { 0x1408, 0, 0x01c00800, 0x00000000 },
5011 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5012 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005013 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005014 { 0x14b0, 0, 0x00000002, 0x00000001 },
5015 { 0x14b8, 0, 0x00000000, 0x00000000 },
5016 { 0x14c0, 0, 0x00000000, 0x00000009 },
5017 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5018 { 0x14cc, 0, 0x00000000, 0x00000001 },
5019 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005020
5021 { 0x1800, 0, 0x00000000, 0x00000001 },
5022 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005023
5024 { 0x2800, 0, 0x00000000, 0x00000001 },
5025 { 0x2804, 0, 0x00000000, 0x00003f01 },
5026 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5027 { 0x2810, 0, 0xffff0000, 0x00000000 },
5028 { 0x2814, 0, 0xffff0000, 0x00000000 },
5029 { 0x2818, 0, 0xffff0000, 0x00000000 },
5030 { 0x281c, 0, 0xffff0000, 0x00000000 },
5031 { 0x2834, 0, 0xffffffff, 0x00000000 },
5032 { 0x2840, 0, 0x00000000, 0xffffffff },
5033 { 0x2844, 0, 0x00000000, 0xffffffff },
5034 { 0x2848, 0, 0xffffffff, 0x00000000 },
5035 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5036
5037 { 0x2c00, 0, 0x00000000, 0x00000011 },
5038 { 0x2c04, 0, 0x00000000, 0x00030007 },
5039
Michael Chanb6016b72005-05-26 13:03:09 -07005040 { 0x3c00, 0, 0x00000000, 0x00000001 },
5041 { 0x3c04, 0, 0x00000000, 0x00070000 },
5042 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5043 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5044 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5045 { 0x3c14, 0, 0x00000000, 0xffffffff },
5046 { 0x3c18, 0, 0x00000000, 0xffffffff },
5047 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5048 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005049
5050 { 0x5004, 0, 0x00000000, 0x0000007f },
5051 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005052
Michael Chanb6016b72005-05-26 13:03:09 -07005053 { 0x5c00, 0, 0x00000000, 0x00000001 },
5054 { 0x5c04, 0, 0x00000000, 0x0003000f },
5055 { 0x5c08, 0, 0x00000003, 0x00000000 },
5056 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5057 { 0x5c10, 0, 0x00000000, 0xffffffff },
5058 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5059 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5060 { 0x5c88, 0, 0x00000000, 0x00077373 },
5061 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5062
5063 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5064 { 0x680c, 0, 0xffffffff, 0x00000000 },
5065 { 0x6810, 0, 0xffffffff, 0x00000000 },
5066 { 0x6814, 0, 0xffffffff, 0x00000000 },
5067 { 0x6818, 0, 0xffffffff, 0x00000000 },
5068 { 0x681c, 0, 0xffffffff, 0x00000000 },
5069 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5070 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5071 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5072 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5073 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5074 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5075 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5076 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5077 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5078 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5079 { 0x684c, 0, 0xffffffff, 0x00000000 },
5080 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5081 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5082 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5083 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5084 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5085 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5086
5087 { 0xffff, 0, 0x00000000, 0x00000000 },
5088 };
5089
5090 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005091 is_5709 = 0;
5092 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5093 is_5709 = 1;
5094
Michael Chanb6016b72005-05-26 13:03:09 -07005095 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5096 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005097 u16 flags = reg_tbl[i].flags;
5098
5099 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5100 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005101
5102 offset = (u32) reg_tbl[i].offset;
5103 rw_mask = reg_tbl[i].rw_mask;
5104 ro_mask = reg_tbl[i].ro_mask;
5105
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005106 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005107
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005108 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005109
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005110 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005111 if ((val & rw_mask) != 0) {
5112 goto reg_test_err;
5113 }
5114
5115 if ((val & ro_mask) != (save_val & ro_mask)) {
5116 goto reg_test_err;
5117 }
5118
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005119 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005120
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005121 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005122 if ((val & rw_mask) != rw_mask) {
5123 goto reg_test_err;
5124 }
5125
5126 if ((val & ro_mask) != (save_val & ro_mask)) {
5127 goto reg_test_err;
5128 }
5129
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005130 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005131 continue;
5132
5133reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005134 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005135 ret = -ENODEV;
5136 break;
5137 }
5138 return ret;
5139}
5140
5141static int
5142bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5143{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005144 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005145 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5146 int i;
5147
5148 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5149 u32 offset;
5150
5151 for (offset = 0; offset < size; offset += 4) {
5152
Michael Chan2726d6e2008-01-29 21:35:05 -08005153 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005154
Michael Chan2726d6e2008-01-29 21:35:05 -08005155 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005156 test_pattern[i]) {
5157 return -ENODEV;
5158 }
5159 }
5160 }
5161 return 0;
5162}
5163
5164static int
5165bnx2_test_memory(struct bnx2 *bp)
5166{
5167 int ret = 0;
5168 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005169 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005170 u32 offset;
5171 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005172 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005173 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005174 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005175 { 0xe0000, 0x4000 },
5176 { 0x120000, 0x4000 },
5177 { 0x1a0000, 0x4000 },
5178 { 0x160000, 0x4000 },
5179 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005180 },
5181 mem_tbl_5709[] = {
5182 { 0x60000, 0x4000 },
5183 { 0xa0000, 0x3000 },
5184 { 0xe0000, 0x4000 },
5185 { 0x120000, 0x4000 },
5186 { 0x1a0000, 0x4000 },
5187 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005188 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005189 struct mem_entry *mem_tbl;
5190
5191 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5192 mem_tbl = mem_tbl_5709;
5193 else
5194 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005195
5196 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5197 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5198 mem_tbl[i].len)) != 0) {
5199 return ret;
5200 }
5201 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005202
Michael Chanb6016b72005-05-26 13:03:09 -07005203 return ret;
5204}
5205
Michael Chanbc5a0692006-01-23 16:13:22 -08005206#define BNX2_MAC_LOOPBACK 0
5207#define BNX2_PHY_LOOPBACK 1
5208
Michael Chanb6016b72005-05-26 13:03:09 -07005209static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005210bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005211{
5212 unsigned int pkt_size, num_pkts, i;
5213 struct sk_buff *skb, *rx_skb;
5214 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005215 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005216 dma_addr_t map;
5217 struct tx_bd *txbd;
5218 struct sw_bd *rx_buf;
5219 struct l2_fhdr *rx_hdr;
5220 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005221 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005222 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005223 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005224
5225 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005226
Michael Chan35e90102008-06-19 16:37:42 -07005227 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005228 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005229 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5230 bp->loopback = MAC_LOOPBACK;
5231 bnx2_set_mac_loopback(bp);
5232 }
5233 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005234 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005235 return 0;
5236
Michael Chan80be4432006-11-19 14:07:28 -08005237 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005238 bnx2_set_phy_loopback(bp);
5239 }
5240 else
5241 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005242
Michael Chan84eaa182007-12-12 11:19:57 -08005243 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005244 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005245 if (!skb)
5246 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005247 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005248 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005249 memset(packet + 6, 0x0, 8);
5250 for (i = 14; i < pkt_size; i++)
5251 packet[i] = (unsigned char) (i & 0xff);
5252
5253 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5254 PCI_DMA_TODEVICE);
5255
Michael Chanbf5295b2006-03-23 01:11:56 -08005256 REG_WR(bp, BNX2_HC_COMMAND,
5257 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5258
Michael Chanb6016b72005-05-26 13:03:09 -07005259 REG_RD(bp, BNX2_HC_COMMAND);
5260
5261 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005262 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005263
Michael Chanb6016b72005-05-26 13:03:09 -07005264 num_pkts = 0;
5265
Michael Chan35e90102008-06-19 16:37:42 -07005266 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005267
5268 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5269 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5270 txbd->tx_bd_mss_nbytes = pkt_size;
5271 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5272
5273 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005274 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5275 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005276
Michael Chan35e90102008-06-19 16:37:42 -07005277 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5278 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005279
5280 udelay(100);
5281
Michael Chanbf5295b2006-03-23 01:11:56 -08005282 REG_WR(bp, BNX2_HC_COMMAND,
5283 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5284
Michael Chanb6016b72005-05-26 13:03:09 -07005285 REG_RD(bp, BNX2_HC_COMMAND);
5286
5287 udelay(5);
5288
5289 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005290 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005291
Michael Chan35e90102008-06-19 16:37:42 -07005292 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005293 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005294
Michael Chan35efa7c2007-12-20 19:56:37 -08005295 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005296 if (rx_idx != rx_start_idx + num_pkts) {
5297 goto loopback_test_done;
5298 }
5299
Michael Chanbb4f98a2008-06-19 16:38:19 -07005300 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005301 rx_skb = rx_buf->skb;
5302
5303 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005304 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005305
5306 pci_dma_sync_single_for_cpu(bp->pdev,
5307 pci_unmap_addr(rx_buf, mapping),
5308 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5309
Michael Chanade2bfe2006-01-23 16:09:51 -08005310 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005311 (L2_FHDR_ERRORS_BAD_CRC |
5312 L2_FHDR_ERRORS_PHY_DECODE |
5313 L2_FHDR_ERRORS_ALIGNMENT |
5314 L2_FHDR_ERRORS_TOO_SHORT |
5315 L2_FHDR_ERRORS_GIANT_FRAME)) {
5316
5317 goto loopback_test_done;
5318 }
5319
5320 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5321 goto loopback_test_done;
5322 }
5323
5324 for (i = 14; i < pkt_size; i++) {
5325 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5326 goto loopback_test_done;
5327 }
5328 }
5329
5330 ret = 0;
5331
5332loopback_test_done:
5333 bp->loopback = 0;
5334 return ret;
5335}
5336
Michael Chanbc5a0692006-01-23 16:13:22 -08005337#define BNX2_MAC_LOOPBACK_FAILED 1
5338#define BNX2_PHY_LOOPBACK_FAILED 2
5339#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5340 BNX2_PHY_LOOPBACK_FAILED)
5341
5342static int
5343bnx2_test_loopback(struct bnx2 *bp)
5344{
5345 int rc = 0;
5346
5347 if (!netif_running(bp->dev))
5348 return BNX2_LOOPBACK_FAILED;
5349
5350 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5351 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005352 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005353 spin_unlock_bh(&bp->phy_lock);
5354 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5355 rc |= BNX2_MAC_LOOPBACK_FAILED;
5356 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5357 rc |= BNX2_PHY_LOOPBACK_FAILED;
5358 return rc;
5359}
5360
Michael Chanb6016b72005-05-26 13:03:09 -07005361#define NVRAM_SIZE 0x200
5362#define CRC32_RESIDUAL 0xdebb20e3
5363
5364static int
5365bnx2_test_nvram(struct bnx2 *bp)
5366{
Al Virob491edd2007-12-22 19:44:51 +00005367 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005368 u8 *data = (u8 *) buf;
5369 int rc = 0;
5370 u32 magic, csum;
5371
5372 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5373 goto test_nvram_done;
5374
5375 magic = be32_to_cpu(buf[0]);
5376 if (magic != 0x669955aa) {
5377 rc = -ENODEV;
5378 goto test_nvram_done;
5379 }
5380
5381 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5382 goto test_nvram_done;
5383
5384 csum = ether_crc_le(0x100, data);
5385 if (csum != CRC32_RESIDUAL) {
5386 rc = -ENODEV;
5387 goto test_nvram_done;
5388 }
5389
5390 csum = ether_crc_le(0x100, data + 0x100);
5391 if (csum != CRC32_RESIDUAL) {
5392 rc = -ENODEV;
5393 }
5394
5395test_nvram_done:
5396 return rc;
5397}
5398
5399static int
5400bnx2_test_link(struct bnx2 *bp)
5401{
5402 u32 bmsr;
5403
Michael Chan583c28e2008-01-21 19:51:35 -08005404 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005405 if (bp->link_up)
5406 return 0;
5407 return -ENODEV;
5408 }
Michael Chanc770a652005-08-25 15:38:39 -07005409 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005410 bnx2_enable_bmsr1(bp);
5411 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5412 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5413 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005414 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005415
Michael Chanb6016b72005-05-26 13:03:09 -07005416 if (bmsr & BMSR_LSTATUS) {
5417 return 0;
5418 }
5419 return -ENODEV;
5420}
5421
5422static int
5423bnx2_test_intr(struct bnx2 *bp)
5424{
5425 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005426 u16 status_idx;
5427
5428 if (!netif_running(bp->dev))
5429 return -ENODEV;
5430
5431 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5432
5433 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005434 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005435 REG_RD(bp, BNX2_HC_COMMAND);
5436
5437 for (i = 0; i < 10; i++) {
5438 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5439 status_idx) {
5440
5441 break;
5442 }
5443
5444 msleep_interruptible(10);
5445 }
5446 if (i < 10)
5447 return 0;
5448
5449 return -ENODEV;
5450}
5451
Michael Chan38ea3682008-02-23 19:48:57 -08005452/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005453static int
5454bnx2_5706_serdes_has_link(struct bnx2 *bp)
5455{
5456 u32 mode_ctl, an_dbg, exp;
5457
Michael Chan38ea3682008-02-23 19:48:57 -08005458 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5459 return 0;
5460
Michael Chanb2fadea2008-01-21 17:07:06 -08005461 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5462 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5463
5464 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5465 return 0;
5466
5467 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5468 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5469 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5470
Michael Chanf3014c02008-01-29 21:33:03 -08005471 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005472 return 0;
5473
5474 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5475 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5476 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5477
5478 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5479 return 0;
5480
5481 return 1;
5482}
5483
Michael Chanb6016b72005-05-26 13:03:09 -07005484static void
Michael Chan48b01e22006-11-19 14:08:00 -08005485bnx2_5706_serdes_timer(struct bnx2 *bp)
5486{
Michael Chanb2fadea2008-01-21 17:07:06 -08005487 int check_link = 1;
5488
Michael Chan48b01e22006-11-19 14:08:00 -08005489 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005490 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005491 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005492 check_link = 0;
5493 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005494 u32 bmcr;
5495
5496 bp->current_interval = bp->timer_interval;
5497
Michael Chanca58c3a2007-05-03 13:22:52 -07005498 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005499
5500 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005501 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005502 bmcr &= ~BMCR_ANENABLE;
5503 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005504 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005505 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005506 }
5507 }
5508 }
5509 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005510 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005511 u32 phy2;
5512
5513 bnx2_write_phy(bp, 0x17, 0x0f01);
5514 bnx2_read_phy(bp, 0x15, &phy2);
5515 if (phy2 & 0x20) {
5516 u32 bmcr;
5517
Michael Chanca58c3a2007-05-03 13:22:52 -07005518 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005519 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005520 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005521
Michael Chan583c28e2008-01-21 19:51:35 -08005522 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005523 }
5524 } else
5525 bp->current_interval = bp->timer_interval;
5526
Michael Chana2724e22008-02-23 19:47:44 -08005527 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005528 u32 val;
5529
5530 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5531 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5532 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5533
Michael Chana2724e22008-02-23 19:47:44 -08005534 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5535 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5536 bnx2_5706s_force_link_dn(bp, 1);
5537 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5538 } else
5539 bnx2_set_link(bp);
5540 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5541 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005542 }
Michael Chan48b01e22006-11-19 14:08:00 -08005543 spin_unlock(&bp->phy_lock);
5544}
5545
5546static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005547bnx2_5708_serdes_timer(struct bnx2 *bp)
5548{
Michael Chan583c28e2008-01-21 19:51:35 -08005549 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005550 return;
5551
Michael Chan583c28e2008-01-21 19:51:35 -08005552 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005553 bp->serdes_an_pending = 0;
5554 return;
5555 }
5556
5557 spin_lock(&bp->phy_lock);
5558 if (bp->serdes_an_pending)
5559 bp->serdes_an_pending--;
5560 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5561 u32 bmcr;
5562
Michael Chanca58c3a2007-05-03 13:22:52 -07005563 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005564 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005565 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005566 bp->current_interval = SERDES_FORCED_TIMEOUT;
5567 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005568 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005569 bp->serdes_an_pending = 2;
5570 bp->current_interval = bp->timer_interval;
5571 }
5572
5573 } else
5574 bp->current_interval = bp->timer_interval;
5575
5576 spin_unlock(&bp->phy_lock);
5577}
5578
5579static void
Michael Chanb6016b72005-05-26 13:03:09 -07005580bnx2_timer(unsigned long data)
5581{
5582 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005583
Michael Chancd339a02005-08-25 15:35:24 -07005584 if (!netif_running(bp->dev))
5585 return;
5586
Michael Chanb6016b72005-05-26 13:03:09 -07005587 if (atomic_read(&bp->intr_sem) != 0)
5588 goto bnx2_restart_timer;
5589
Michael Chandf149d72007-07-07 22:51:36 -07005590 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005591
Michael Chan2726d6e2008-01-29 21:35:05 -08005592 bp->stats_blk->stat_FwRxDrop =
5593 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005594
Michael Chan02537b062007-06-04 21:24:07 -07005595 /* workaround occasional corrupted counters */
5596 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5597 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5598 BNX2_HC_COMMAND_STATS_NOW);
5599
Michael Chan583c28e2008-01-21 19:51:35 -08005600 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005601 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5602 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005603 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005604 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005605 }
5606
5607bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005608 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005609}
5610
Michael Chan8e6a72c2007-05-03 13:24:48 -07005611static int
5612bnx2_request_irq(struct bnx2 *bp)
5613{
5614 struct net_device *dev = bp->dev;
Michael Chan6d866ff2007-12-20 19:56:09 -08005615 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005616 struct bnx2_irq *irq;
5617 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005618
David S. Millerf86e82f2008-01-21 17:15:40 -08005619 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005620 flags = 0;
5621 else
5622 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005623
5624 for (i = 0; i < bp->irq_nvecs; i++) {
5625 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005626 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanb4b36042007-12-20 19:59:30 -08005627 dev);
5628 if (rc)
5629 break;
5630 irq->requested = 1;
5631 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005632 return rc;
5633}
5634
5635static void
5636bnx2_free_irq(struct bnx2 *bp)
5637{
5638 struct net_device *dev = bp->dev;
Michael Chanb4b36042007-12-20 19:59:30 -08005639 struct bnx2_irq *irq;
5640 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005641
Michael Chanb4b36042007-12-20 19:59:30 -08005642 for (i = 0; i < bp->irq_nvecs; i++) {
5643 irq = &bp->irq_tbl[i];
5644 if (irq->requested)
5645 free_irq(irq->vector, dev);
5646 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005647 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005648 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005649 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005650 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005651 pci_disable_msix(bp->pdev);
5652
David S. Millerf86e82f2008-01-21 17:15:40 -08005653 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005654}
5655
5656static void
5657bnx2_enable_msix(struct bnx2 *bp)
5658{
Michael Chan57851d82007-12-20 20:01:44 -08005659 int i, rc;
5660 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5661
Michael Chanb4b36042007-12-20 19:59:30 -08005662 bnx2_setup_msix_tbl(bp);
5663 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5664 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5665 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005666
5667 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5668 msix_ent[i].entry = i;
5669 msix_ent[i].vector = 0;
Michael Chan35e90102008-06-19 16:37:42 -07005670
5671 strcpy(bp->irq_tbl[i].name, bp->dev->name);
5672 if (i == 0)
5673 bp->irq_tbl[i].handler = bnx2_msi_1shot;
5674 else
5675 bp->irq_tbl[i].handler = bnx2_tx_msix;
Michael Chan57851d82007-12-20 20:01:44 -08005676 }
5677
5678 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5679 if (rc != 0)
5680 return;
5681
Michael Chan57851d82007-12-20 20:01:44 -08005682 bp->irq_nvecs = BNX2_MAX_MSIX_VEC;
David S. Millerf86e82f2008-01-21 17:15:40 -08005683 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005684 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5685 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005686}
5687
5688static void
5689bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5690{
5691 bp->irq_tbl[0].handler = bnx2_interrupt;
5692 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005693 bp->irq_nvecs = 1;
5694 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005695
David S. Millerf86e82f2008-01-21 17:15:40 -08005696 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chanb4b36042007-12-20 19:59:30 -08005697 bnx2_enable_msix(bp);
5698
David S. Millerf86e82f2008-01-21 17:15:40 -08005699 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5700 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005701 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005702 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005703 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005704 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005705 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5706 } else
5707 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005708
5709 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005710 }
5711 }
Michael Chan35e90102008-06-19 16:37:42 -07005712 bp->num_tx_rings = 1;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005713 bp->num_rx_rings = 1;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005714}
5715
Michael Chanb6016b72005-05-26 13:03:09 -07005716/* Called with rtnl_lock */
5717static int
5718bnx2_open(struct net_device *dev)
5719{
Michael Chan972ec0d2006-01-23 16:12:43 -08005720 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005721 int rc;
5722
Michael Chan1b2f9222007-05-03 13:20:19 -07005723 netif_carrier_off(dev);
5724
Pavel Machek829ca9a2005-09-03 15:56:56 -07005725 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005726 bnx2_disable_int(bp);
5727
Michael Chan6d866ff2007-12-20 19:56:09 -08005728 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005729 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07005730 rc = bnx2_alloc_mem(bp);
5731 if (rc) {
5732 bnx2_napi_disable(bp);
5733 bnx2_free_mem(bp);
5734 return rc;
5735 }
5736
Michael Chan8e6a72c2007-05-03 13:24:48 -07005737 rc = bnx2_request_irq(bp);
5738
Michael Chanb6016b72005-05-26 13:03:09 -07005739 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005740 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005741 bnx2_free_mem(bp);
5742 return rc;
5743 }
5744
Michael Chan9a120bc2008-05-16 22:17:45 -07005745 rc = bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005746
5747 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005748 bnx2_napi_disable(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005749 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005750 bnx2_free_skbs(bp);
5751 bnx2_free_mem(bp);
5752 return rc;
5753 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005754
Michael Chancd339a02005-08-25 15:35:24 -07005755 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005756
5757 atomic_set(&bp->intr_sem, 0);
5758
5759 bnx2_enable_int(bp);
5760
David S. Millerf86e82f2008-01-21 17:15:40 -08005761 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005762 /* Test MSI to make sure it is working
5763 * If MSI test fails, go back to INTx mode
5764 */
5765 if (bnx2_test_intr(bp) != 0) {
5766 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5767 " using MSI, switching to INTx mode. Please"
5768 " report this failure to the PCI maintainer"
5769 " and include system chipset information.\n",
5770 bp->dev->name);
5771
5772 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005773 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005774
Michael Chan6d866ff2007-12-20 19:56:09 -08005775 bnx2_setup_int_mode(bp, 1);
5776
Michael Chan9a120bc2008-05-16 22:17:45 -07005777 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005778
Michael Chan8e6a72c2007-05-03 13:24:48 -07005779 if (!rc)
5780 rc = bnx2_request_irq(bp);
5781
Michael Chanb6016b72005-05-26 13:03:09 -07005782 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005783 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005784 bnx2_free_skbs(bp);
5785 bnx2_free_mem(bp);
5786 del_timer_sync(&bp->timer);
5787 return rc;
5788 }
5789 bnx2_enable_int(bp);
5790 }
5791 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005792 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005793 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005794 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005795 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005796
5797 netif_start_queue(dev);
5798
5799 return 0;
5800}
5801
5802static void
David Howellsc4028952006-11-22 14:57:56 +00005803bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005804{
David Howellsc4028952006-11-22 14:57:56 +00005805 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005806
Michael Chanafdc08b2005-08-25 15:34:29 -07005807 if (!netif_running(bp->dev))
5808 return;
5809
Michael Chanb6016b72005-05-26 13:03:09 -07005810 bnx2_netif_stop(bp);
5811
Michael Chan9a120bc2008-05-16 22:17:45 -07005812 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005813
5814 atomic_set(&bp->intr_sem, 1);
5815 bnx2_netif_start(bp);
5816}
5817
5818static void
5819bnx2_tx_timeout(struct net_device *dev)
5820{
Michael Chan972ec0d2006-01-23 16:12:43 -08005821 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005822
5823 /* This allows the netif to be shutdown gracefully before resetting */
5824 schedule_work(&bp->reset_task);
5825}
5826
5827#ifdef BCM_VLAN
5828/* Called with rtnl_lock */
5829static void
5830bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5831{
Michael Chan972ec0d2006-01-23 16:12:43 -08005832 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005833
5834 bnx2_netif_stop(bp);
5835
5836 bp->vlgrp = vlgrp;
5837 bnx2_set_rx_mode(dev);
5838
5839 bnx2_netif_start(bp);
5840}
Michael Chanb6016b72005-05-26 13:03:09 -07005841#endif
5842
Herbert Xu932ff272006-06-09 12:20:56 -07005843/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005844 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5845 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005846 */
5847static int
5848bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5849{
Michael Chan972ec0d2006-01-23 16:12:43 -08005850 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005851 dma_addr_t mapping;
5852 struct tx_bd *txbd;
5853 struct sw_bd *tx_buf;
5854 u32 len, vlan_tag_flags, last_frag, mss;
5855 u16 prod, ring_prod;
5856 int i;
Michael Chan35e90102008-06-19 16:37:42 -07005857 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
5858 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07005859
Michael Chan35e90102008-06-19 16:37:42 -07005860 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08005861 (skb_shinfo(skb)->nr_frags + 1))) {
Michael Chanb6016b72005-05-26 13:03:09 -07005862 netif_stop_queue(dev);
5863 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5864 dev->name);
5865
5866 return NETDEV_TX_BUSY;
5867 }
5868 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07005869 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005870 ring_prod = TX_RING_IDX(prod);
5871
5872 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005873 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07005874 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
5875 }
5876
Al Viro79ea13c2008-01-24 02:06:46 -08005877 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005878 vlan_tag_flags |=
5879 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
5880 }
Michael Chanfde82052007-05-03 17:23:35 -07005881 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005882 u32 tcp_opt_len, ip_tcp_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005883 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07005884
Michael Chanb6016b72005-05-26 13:03:09 -07005885 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
5886
Michael Chan4666f872007-05-03 13:22:28 -07005887 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005888
Michael Chan4666f872007-05-03 13:22:28 -07005889 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5890 u32 tcp_off = skb_transport_offset(skb) -
5891 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07005892
Michael Chan4666f872007-05-03 13:22:28 -07005893 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
5894 TX_BD_FLAGS_SW_FLAGS;
5895 if (likely(tcp_off == 0))
5896 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
5897 else {
5898 tcp_off >>= 3;
5899 vlan_tag_flags |= ((tcp_off & 0x3) <<
5900 TX_BD_FLAGS_TCP6_OFF0_SHL) |
5901 ((tcp_off & 0x10) <<
5902 TX_BD_FLAGS_TCP6_OFF4_SHL);
5903 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
5904 }
5905 } else {
5906 if (skb_header_cloned(skb) &&
5907 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5908 dev_kfree_skb(skb);
5909 return NETDEV_TX_OK;
5910 }
5911
5912 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5913
5914 iph = ip_hdr(skb);
5915 iph->check = 0;
5916 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
5917 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5918 iph->daddr, 0,
5919 IPPROTO_TCP,
5920 0);
5921 if (tcp_opt_len || (iph->ihl > 5)) {
5922 vlan_tag_flags |= ((iph->ihl - 5) +
5923 (tcp_opt_len >> 2)) << 8;
5924 }
Michael Chanb6016b72005-05-26 13:03:09 -07005925 }
Michael Chan4666f872007-05-03 13:22:28 -07005926 } else
Michael Chanb6016b72005-05-26 13:03:09 -07005927 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005928
5929 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005930
Michael Chan35e90102008-06-19 16:37:42 -07005931 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07005932 tx_buf->skb = skb;
5933 pci_unmap_addr_set(tx_buf, mapping, mapping);
5934
Michael Chan35e90102008-06-19 16:37:42 -07005935 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07005936
5937 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5938 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5939 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5940 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
5941
5942 last_frag = skb_shinfo(skb)->nr_frags;
5943
5944 for (i = 0; i < last_frag; i++) {
5945 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5946
5947 prod = NEXT_TX_BD(prod);
5948 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07005949 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07005950
5951 len = frag->size;
5952 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
5953 len, PCI_DMA_TODEVICE);
Michael Chan35e90102008-06-19 16:37:42 -07005954 pci_unmap_addr_set(&txr->tx_buf_ring[ring_prod],
Michael Chanb6016b72005-05-26 13:03:09 -07005955 mapping, mapping);
5956
5957 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5958 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5959 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5960 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
5961
5962 }
5963 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
5964
5965 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07005966 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07005967
Michael Chan35e90102008-06-19 16:37:42 -07005968 REG_WR16(bp, txr->tx_bidx_addr, prod);
5969 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005970
5971 mmiowb();
5972
Michael Chan35e90102008-06-19 16:37:42 -07005973 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005974 dev->trans_start = jiffies;
5975
Michael Chan35e90102008-06-19 16:37:42 -07005976 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Michael Chane89bbf12005-08-25 15:36:58 -07005977 netif_stop_queue(dev);
Michael Chan35e90102008-06-19 16:37:42 -07005978 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Michael Chane89bbf12005-08-25 15:36:58 -07005979 netif_wake_queue(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005980 }
5981
5982 return NETDEV_TX_OK;
5983}
5984
5985/* Called with rtnl_lock */
5986static int
5987bnx2_close(struct net_device *dev)
5988{
Michael Chan972ec0d2006-01-23 16:12:43 -08005989 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005990 u32 reset_code;
5991
David S. Miller4bb073c2008-06-12 02:22:02 -07005992 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07005993
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005994 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08005995 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005996 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08005997 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07005998 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08005999 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07006000 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
6001 else
6002 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
6003 bnx2_reset_chip(bp, reset_code);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006004 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006005 bnx2_free_skbs(bp);
6006 bnx2_free_mem(bp);
6007 bp->link_up = 0;
6008 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006009 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006010 return 0;
6011}
6012
6013#define GET_NET_STATS64(ctr) \
6014 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6015 (unsigned long) (ctr##_lo)
6016
6017#define GET_NET_STATS32(ctr) \
6018 (ctr##_lo)
6019
6020#if (BITS_PER_LONG == 64)
6021#define GET_NET_STATS GET_NET_STATS64
6022#else
6023#define GET_NET_STATS GET_NET_STATS32
6024#endif
6025
6026static struct net_device_stats *
6027bnx2_get_stats(struct net_device *dev)
6028{
Michael Chan972ec0d2006-01-23 16:12:43 -08006029 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006030 struct statistics_block *stats_blk = bp->stats_blk;
6031 struct net_device_stats *net_stats = &bp->net_stats;
6032
6033 if (bp->stats_blk == NULL) {
6034 return net_stats;
6035 }
6036 net_stats->rx_packets =
6037 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6038 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6039 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6040
6041 net_stats->tx_packets =
6042 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6043 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6044 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6045
6046 net_stats->rx_bytes =
6047 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6048
6049 net_stats->tx_bytes =
6050 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6051
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006052 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07006053 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6054
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006055 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07006056 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6057
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006058 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006059 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6060 stats_blk->stat_EtherStatsOverrsizePkts);
6061
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006062 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006063 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
6064
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006065 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006066 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6067
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006068 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006069 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6070
6071 net_stats->rx_errors = net_stats->rx_length_errors +
6072 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6073 net_stats->rx_crc_errors;
6074
6075 net_stats->tx_aborted_errors =
6076 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6077 stats_blk->stat_Dot3StatsLateCollisions);
6078
Michael Chan5b0c76a2005-11-04 08:45:49 -08006079 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6080 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006081 net_stats->tx_carrier_errors = 0;
6082 else {
6083 net_stats->tx_carrier_errors =
6084 (unsigned long)
6085 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6086 }
6087
6088 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006089 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006090 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6091 +
6092 net_stats->tx_aborted_errors +
6093 net_stats->tx_carrier_errors;
6094
Michael Chancea94db2006-06-12 22:16:13 -07006095 net_stats->rx_missed_errors =
6096 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6097 stats_blk->stat_FwRxDrop);
6098
Michael Chanb6016b72005-05-26 13:03:09 -07006099 return net_stats;
6100}
6101
6102/* All ethtool functions called with rtnl_lock */
6103
6104static int
6105bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6106{
Michael Chan972ec0d2006-01-23 16:12:43 -08006107 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006108 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006109
6110 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006111 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006112 support_serdes = 1;
6113 support_copper = 1;
6114 } else if (bp->phy_port == PORT_FIBRE)
6115 support_serdes = 1;
6116 else
6117 support_copper = 1;
6118
6119 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006120 cmd->supported |= SUPPORTED_1000baseT_Full |
6121 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006122 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006123 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006124
Michael Chanb6016b72005-05-26 13:03:09 -07006125 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006126 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006127 cmd->supported |= SUPPORTED_10baseT_Half |
6128 SUPPORTED_10baseT_Full |
6129 SUPPORTED_100baseT_Half |
6130 SUPPORTED_100baseT_Full |
6131 SUPPORTED_1000baseT_Full |
6132 SUPPORTED_TP;
6133
Michael Chanb6016b72005-05-26 13:03:09 -07006134 }
6135
Michael Chan7b6b8342007-07-07 22:50:15 -07006136 spin_lock_bh(&bp->phy_lock);
6137 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006138 cmd->advertising = bp->advertising;
6139
6140 if (bp->autoneg & AUTONEG_SPEED) {
6141 cmd->autoneg = AUTONEG_ENABLE;
6142 }
6143 else {
6144 cmd->autoneg = AUTONEG_DISABLE;
6145 }
6146
6147 if (netif_carrier_ok(dev)) {
6148 cmd->speed = bp->line_speed;
6149 cmd->duplex = bp->duplex;
6150 }
6151 else {
6152 cmd->speed = -1;
6153 cmd->duplex = -1;
6154 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006155 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006156
6157 cmd->transceiver = XCVR_INTERNAL;
6158 cmd->phy_address = bp->phy_addr;
6159
6160 return 0;
6161}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006162
Michael Chanb6016b72005-05-26 13:03:09 -07006163static int
6164bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6165{
Michael Chan972ec0d2006-01-23 16:12:43 -08006166 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006167 u8 autoneg = bp->autoneg;
6168 u8 req_duplex = bp->req_duplex;
6169 u16 req_line_speed = bp->req_line_speed;
6170 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006171 int err = -EINVAL;
6172
6173 spin_lock_bh(&bp->phy_lock);
6174
6175 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6176 goto err_out_unlock;
6177
Michael Chan583c28e2008-01-21 19:51:35 -08006178 if (cmd->port != bp->phy_port &&
6179 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006180 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006181
6182 if (cmd->autoneg == AUTONEG_ENABLE) {
6183 autoneg |= AUTONEG_SPEED;
6184
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006185 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006186
6187 /* allow advertising 1 speed */
6188 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6189 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6190 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6191 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6192
Michael Chan7b6b8342007-07-07 22:50:15 -07006193 if (cmd->port == PORT_FIBRE)
6194 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006195
6196 advertising = cmd->advertising;
6197
Michael Chan27a005b2007-05-03 13:23:41 -07006198 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006199 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006200 (cmd->port == PORT_TP))
6201 goto err_out_unlock;
6202 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006203 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006204 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6205 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006206 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006207 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006208 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006209 else
Michael Chanb6016b72005-05-26 13:03:09 -07006210 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006211 }
6212 advertising |= ADVERTISED_Autoneg;
6213 }
6214 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006215 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006216 if ((cmd->speed != SPEED_1000 &&
6217 cmd->speed != SPEED_2500) ||
6218 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006219 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006220
6221 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006222 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006223 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006224 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006225 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6226 goto err_out_unlock;
6227
Michael Chanb6016b72005-05-26 13:03:09 -07006228 autoneg &= ~AUTONEG_SPEED;
6229 req_line_speed = cmd->speed;
6230 req_duplex = cmd->duplex;
6231 advertising = 0;
6232 }
6233
6234 bp->autoneg = autoneg;
6235 bp->advertising = advertising;
6236 bp->req_line_speed = req_line_speed;
6237 bp->req_duplex = req_duplex;
6238
Michael Chan7b6b8342007-07-07 22:50:15 -07006239 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006240
Michael Chan7b6b8342007-07-07 22:50:15 -07006241err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006242 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006243
Michael Chan7b6b8342007-07-07 22:50:15 -07006244 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006245}
6246
6247static void
6248bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6249{
Michael Chan972ec0d2006-01-23 16:12:43 -08006250 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006251
6252 strcpy(info->driver, DRV_MODULE_NAME);
6253 strcpy(info->version, DRV_MODULE_VERSION);
6254 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006255 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006256}
6257
Michael Chan244ac4f2006-03-20 17:48:46 -08006258#define BNX2_REGDUMP_LEN (32 * 1024)
6259
6260static int
6261bnx2_get_regs_len(struct net_device *dev)
6262{
6263 return BNX2_REGDUMP_LEN;
6264}
6265
6266static void
6267bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6268{
6269 u32 *p = _p, i, offset;
6270 u8 *orig_p = _p;
6271 struct bnx2 *bp = netdev_priv(dev);
6272 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6273 0x0800, 0x0880, 0x0c00, 0x0c10,
6274 0x0c30, 0x0d08, 0x1000, 0x101c,
6275 0x1040, 0x1048, 0x1080, 0x10a4,
6276 0x1400, 0x1490, 0x1498, 0x14f0,
6277 0x1500, 0x155c, 0x1580, 0x15dc,
6278 0x1600, 0x1658, 0x1680, 0x16d8,
6279 0x1800, 0x1820, 0x1840, 0x1854,
6280 0x1880, 0x1894, 0x1900, 0x1984,
6281 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6282 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6283 0x2000, 0x2030, 0x23c0, 0x2400,
6284 0x2800, 0x2820, 0x2830, 0x2850,
6285 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6286 0x3c00, 0x3c94, 0x4000, 0x4010,
6287 0x4080, 0x4090, 0x43c0, 0x4458,
6288 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6289 0x4fc0, 0x5010, 0x53c0, 0x5444,
6290 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6291 0x5fc0, 0x6000, 0x6400, 0x6428,
6292 0x6800, 0x6848, 0x684c, 0x6860,
6293 0x6888, 0x6910, 0x8000 };
6294
6295 regs->version = 0;
6296
6297 memset(p, 0, BNX2_REGDUMP_LEN);
6298
6299 if (!netif_running(bp->dev))
6300 return;
6301
6302 i = 0;
6303 offset = reg_boundaries[0];
6304 p += offset;
6305 while (offset < BNX2_REGDUMP_LEN) {
6306 *p++ = REG_RD(bp, offset);
6307 offset += 4;
6308 if (offset == reg_boundaries[i + 1]) {
6309 offset = reg_boundaries[i + 2];
6310 p = (u32 *) (orig_p + offset);
6311 i += 2;
6312 }
6313 }
6314}
6315
Michael Chanb6016b72005-05-26 13:03:09 -07006316static void
6317bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6318{
Michael Chan972ec0d2006-01-23 16:12:43 -08006319 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006320
David S. Millerf86e82f2008-01-21 17:15:40 -08006321 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006322 wol->supported = 0;
6323 wol->wolopts = 0;
6324 }
6325 else {
6326 wol->supported = WAKE_MAGIC;
6327 if (bp->wol)
6328 wol->wolopts = WAKE_MAGIC;
6329 else
6330 wol->wolopts = 0;
6331 }
6332 memset(&wol->sopass, 0, sizeof(wol->sopass));
6333}
6334
6335static int
6336bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6337{
Michael Chan972ec0d2006-01-23 16:12:43 -08006338 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006339
6340 if (wol->wolopts & ~WAKE_MAGIC)
6341 return -EINVAL;
6342
6343 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006344 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006345 return -EINVAL;
6346
6347 bp->wol = 1;
6348 }
6349 else {
6350 bp->wol = 0;
6351 }
6352 return 0;
6353}
6354
6355static int
6356bnx2_nway_reset(struct net_device *dev)
6357{
Michael Chan972ec0d2006-01-23 16:12:43 -08006358 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006359 u32 bmcr;
6360
6361 if (!(bp->autoneg & AUTONEG_SPEED)) {
6362 return -EINVAL;
6363 }
6364
Michael Chanc770a652005-08-25 15:38:39 -07006365 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006366
Michael Chan583c28e2008-01-21 19:51:35 -08006367 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006368 int rc;
6369
6370 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6371 spin_unlock_bh(&bp->phy_lock);
6372 return rc;
6373 }
6374
Michael Chanb6016b72005-05-26 13:03:09 -07006375 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006376 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006377 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006378 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006379
6380 msleep(20);
6381
Michael Chanc770a652005-08-25 15:38:39 -07006382 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006383
6384 bp->current_interval = SERDES_AN_TIMEOUT;
6385 bp->serdes_an_pending = 1;
6386 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006387 }
6388
Michael Chanca58c3a2007-05-03 13:22:52 -07006389 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006390 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006391 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006392
Michael Chanc770a652005-08-25 15:38:39 -07006393 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006394
6395 return 0;
6396}
6397
6398static int
6399bnx2_get_eeprom_len(struct net_device *dev)
6400{
Michael Chan972ec0d2006-01-23 16:12:43 -08006401 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006402
Michael Chan1122db72006-01-23 16:11:42 -08006403 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006404 return 0;
6405
Michael Chan1122db72006-01-23 16:11:42 -08006406 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006407}
6408
6409static int
6410bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6411 u8 *eebuf)
6412{
Michael Chan972ec0d2006-01-23 16:12:43 -08006413 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006414 int rc;
6415
John W. Linville1064e942005-11-10 12:58:24 -08006416 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006417
6418 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6419
6420 return rc;
6421}
6422
6423static int
6424bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6425 u8 *eebuf)
6426{
Michael Chan972ec0d2006-01-23 16:12:43 -08006427 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006428 int rc;
6429
John W. Linville1064e942005-11-10 12:58:24 -08006430 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006431
6432 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6433
6434 return rc;
6435}
6436
6437static int
6438bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6439{
Michael Chan972ec0d2006-01-23 16:12:43 -08006440 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006441
6442 memset(coal, 0, sizeof(struct ethtool_coalesce));
6443
6444 coal->rx_coalesce_usecs = bp->rx_ticks;
6445 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6446 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6447 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6448
6449 coal->tx_coalesce_usecs = bp->tx_ticks;
6450 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6451 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6452 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6453
6454 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6455
6456 return 0;
6457}
6458
6459static int
6460bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6461{
Michael Chan972ec0d2006-01-23 16:12:43 -08006462 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006463
6464 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6465 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6466
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006467 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006468 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6469
6470 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6471 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6472
6473 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6474 if (bp->rx_quick_cons_trip_int > 0xff)
6475 bp->rx_quick_cons_trip_int = 0xff;
6476
6477 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6478 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6479
6480 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6481 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6482
6483 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6484 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6485
6486 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6487 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6488 0xff;
6489
6490 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006491 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6492 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6493 bp->stats_ticks = USEC_PER_SEC;
6494 }
Michael Chan7ea69202007-07-16 18:27:10 -07006495 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6496 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6497 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006498
6499 if (netif_running(bp->dev)) {
6500 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006501 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006502 bnx2_netif_start(bp);
6503 }
6504
6505 return 0;
6506}
6507
6508static void
6509bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6510{
Michael Chan972ec0d2006-01-23 16:12:43 -08006511 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006512
Michael Chan13daffa2006-03-20 17:49:20 -08006513 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006514 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006515 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006516
6517 ering->rx_pending = bp->rx_ring_size;
6518 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006519 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006520
6521 ering->tx_max_pending = MAX_TX_DESC_CNT;
6522 ering->tx_pending = bp->tx_ring_size;
6523}
6524
6525static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006526bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006527{
Michael Chan13daffa2006-03-20 17:49:20 -08006528 if (netif_running(bp->dev)) {
6529 bnx2_netif_stop(bp);
6530 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6531 bnx2_free_skbs(bp);
6532 bnx2_free_mem(bp);
6533 }
6534
Michael Chan5d5d0012007-12-12 11:17:43 -08006535 bnx2_set_rx_ring_size(bp, rx);
6536 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006537
6538 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006539 int rc;
6540
6541 rc = bnx2_alloc_mem(bp);
6542 if (rc)
6543 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006544 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006545 bnx2_netif_start(bp);
6546 }
Michael Chanb6016b72005-05-26 13:03:09 -07006547 return 0;
6548}
6549
Michael Chan5d5d0012007-12-12 11:17:43 -08006550static int
6551bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6552{
6553 struct bnx2 *bp = netdev_priv(dev);
6554 int rc;
6555
6556 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6557 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6558 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6559
6560 return -EINVAL;
6561 }
6562 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6563 return rc;
6564}
6565
Michael Chanb6016b72005-05-26 13:03:09 -07006566static void
6567bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6568{
Michael Chan972ec0d2006-01-23 16:12:43 -08006569 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006570
6571 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6572 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6573 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6574}
6575
6576static int
6577bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6578{
Michael Chan972ec0d2006-01-23 16:12:43 -08006579 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006580
6581 bp->req_flow_ctrl = 0;
6582 if (epause->rx_pause)
6583 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6584 if (epause->tx_pause)
6585 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6586
6587 if (epause->autoneg) {
6588 bp->autoneg |= AUTONEG_FLOW_CTRL;
6589 }
6590 else {
6591 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6592 }
6593
Michael Chanc770a652005-08-25 15:38:39 -07006594 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006595
Michael Chan0d8a6572007-07-07 22:49:43 -07006596 bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07006597
Michael Chanc770a652005-08-25 15:38:39 -07006598 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006599
6600 return 0;
6601}
6602
6603static u32
6604bnx2_get_rx_csum(struct net_device *dev)
6605{
Michael Chan972ec0d2006-01-23 16:12:43 -08006606 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006607
6608 return bp->rx_csum;
6609}
6610
6611static int
6612bnx2_set_rx_csum(struct net_device *dev, u32 data)
6613{
Michael Chan972ec0d2006-01-23 16:12:43 -08006614 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006615
6616 bp->rx_csum = data;
6617 return 0;
6618}
6619
Michael Chanb11d6212006-06-29 12:31:21 -07006620static int
6621bnx2_set_tso(struct net_device *dev, u32 data)
6622{
Michael Chan4666f872007-05-03 13:22:28 -07006623 struct bnx2 *bp = netdev_priv(dev);
6624
6625 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006626 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006627 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6628 dev->features |= NETIF_F_TSO6;
6629 } else
6630 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6631 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006632 return 0;
6633}
6634
Michael Chancea94db2006-06-12 22:16:13 -07006635#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006636
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006637static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006638 char string[ETH_GSTRING_LEN];
6639} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6640 { "rx_bytes" },
6641 { "rx_error_bytes" },
6642 { "tx_bytes" },
6643 { "tx_error_bytes" },
6644 { "rx_ucast_packets" },
6645 { "rx_mcast_packets" },
6646 { "rx_bcast_packets" },
6647 { "tx_ucast_packets" },
6648 { "tx_mcast_packets" },
6649 { "tx_bcast_packets" },
6650 { "tx_mac_errors" },
6651 { "tx_carrier_errors" },
6652 { "rx_crc_errors" },
6653 { "rx_align_errors" },
6654 { "tx_single_collisions" },
6655 { "tx_multi_collisions" },
6656 { "tx_deferred" },
6657 { "tx_excess_collisions" },
6658 { "tx_late_collisions" },
6659 { "tx_total_collisions" },
6660 { "rx_fragments" },
6661 { "rx_jabbers" },
6662 { "rx_undersize_packets" },
6663 { "rx_oversize_packets" },
6664 { "rx_64_byte_packets" },
6665 { "rx_65_to_127_byte_packets" },
6666 { "rx_128_to_255_byte_packets" },
6667 { "rx_256_to_511_byte_packets" },
6668 { "rx_512_to_1023_byte_packets" },
6669 { "rx_1024_to_1522_byte_packets" },
6670 { "rx_1523_to_9022_byte_packets" },
6671 { "tx_64_byte_packets" },
6672 { "tx_65_to_127_byte_packets" },
6673 { "tx_128_to_255_byte_packets" },
6674 { "tx_256_to_511_byte_packets" },
6675 { "tx_512_to_1023_byte_packets" },
6676 { "tx_1024_to_1522_byte_packets" },
6677 { "tx_1523_to_9022_byte_packets" },
6678 { "rx_xon_frames" },
6679 { "rx_xoff_frames" },
6680 { "tx_xon_frames" },
6681 { "tx_xoff_frames" },
6682 { "rx_mac_ctrl_frames" },
6683 { "rx_filtered_packets" },
6684 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006685 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006686};
6687
6688#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6689
Arjan van de Venf71e1302006-03-03 21:33:57 -05006690static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006691 STATS_OFFSET32(stat_IfHCInOctets_hi),
6692 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6693 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6694 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6695 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6696 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6697 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6698 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6699 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6700 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6701 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006702 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6703 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6704 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6705 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6706 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6707 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6708 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6709 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6710 STATS_OFFSET32(stat_EtherStatsCollisions),
6711 STATS_OFFSET32(stat_EtherStatsFragments),
6712 STATS_OFFSET32(stat_EtherStatsJabbers),
6713 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6714 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6715 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6716 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6717 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6718 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6719 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6720 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6721 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6722 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6723 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6724 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6725 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6726 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6727 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6728 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6729 STATS_OFFSET32(stat_XonPauseFramesReceived),
6730 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6731 STATS_OFFSET32(stat_OutXonSent),
6732 STATS_OFFSET32(stat_OutXoffSent),
6733 STATS_OFFSET32(stat_MacControlFramesReceived),
6734 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6735 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006736 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006737};
6738
6739/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6740 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006741 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006742static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006743 8,0,8,8,8,8,8,8,8,8,
6744 4,0,4,4,4,4,4,4,4,4,
6745 4,4,4,4,4,4,4,4,4,4,
6746 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006747 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006748};
6749
Michael Chan5b0c76a2005-11-04 08:45:49 -08006750static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6751 8,0,8,8,8,8,8,8,8,8,
6752 4,4,4,4,4,4,4,4,4,4,
6753 4,4,4,4,4,4,4,4,4,4,
6754 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006755 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006756};
6757
Michael Chanb6016b72005-05-26 13:03:09 -07006758#define BNX2_NUM_TESTS 6
6759
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006760static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006761 char string[ETH_GSTRING_LEN];
6762} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6763 { "register_test (offline)" },
6764 { "memory_test (offline)" },
6765 { "loopback_test (offline)" },
6766 { "nvram_test (online)" },
6767 { "interrupt_test (online)" },
6768 { "link_test (online)" },
6769};
6770
6771static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006772bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006773{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006774 switch (sset) {
6775 case ETH_SS_TEST:
6776 return BNX2_NUM_TESTS;
6777 case ETH_SS_STATS:
6778 return BNX2_NUM_STATS;
6779 default:
6780 return -EOPNOTSUPP;
6781 }
Michael Chanb6016b72005-05-26 13:03:09 -07006782}
6783
6784static void
6785bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6786{
Michael Chan972ec0d2006-01-23 16:12:43 -08006787 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006788
6789 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6790 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006791 int i;
6792
Michael Chanb6016b72005-05-26 13:03:09 -07006793 bnx2_netif_stop(bp);
6794 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6795 bnx2_free_skbs(bp);
6796
6797 if (bnx2_test_registers(bp) != 0) {
6798 buf[0] = 1;
6799 etest->flags |= ETH_TEST_FL_FAILED;
6800 }
6801 if (bnx2_test_memory(bp) != 0) {
6802 buf[1] = 1;
6803 etest->flags |= ETH_TEST_FL_FAILED;
6804 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006805 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006806 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006807
6808 if (!netif_running(bp->dev)) {
6809 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6810 }
6811 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006812 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006813 bnx2_netif_start(bp);
6814 }
6815
6816 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006817 for (i = 0; i < 7; i++) {
6818 if (bp->link_up)
6819 break;
6820 msleep_interruptible(1000);
6821 }
Michael Chanb6016b72005-05-26 13:03:09 -07006822 }
6823
6824 if (bnx2_test_nvram(bp) != 0) {
6825 buf[3] = 1;
6826 etest->flags |= ETH_TEST_FL_FAILED;
6827 }
6828 if (bnx2_test_intr(bp) != 0) {
6829 buf[4] = 1;
6830 etest->flags |= ETH_TEST_FL_FAILED;
6831 }
6832
6833 if (bnx2_test_link(bp) != 0) {
6834 buf[5] = 1;
6835 etest->flags |= ETH_TEST_FL_FAILED;
6836
6837 }
6838}
6839
6840static void
6841bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6842{
6843 switch (stringset) {
6844 case ETH_SS_STATS:
6845 memcpy(buf, bnx2_stats_str_arr,
6846 sizeof(bnx2_stats_str_arr));
6847 break;
6848 case ETH_SS_TEST:
6849 memcpy(buf, bnx2_tests_str_arr,
6850 sizeof(bnx2_tests_str_arr));
6851 break;
6852 }
6853}
6854
Michael Chanb6016b72005-05-26 13:03:09 -07006855static void
6856bnx2_get_ethtool_stats(struct net_device *dev,
6857 struct ethtool_stats *stats, u64 *buf)
6858{
Michael Chan972ec0d2006-01-23 16:12:43 -08006859 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006860 int i;
6861 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006862 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07006863
6864 if (hw_stats == NULL) {
6865 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
6866 return;
6867 }
6868
Michael Chan5b0c76a2005-11-04 08:45:49 -08006869 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
6870 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
6871 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
6872 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006873 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08006874 else
6875 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07006876
6877 for (i = 0; i < BNX2_NUM_STATS; i++) {
6878 if (stats_len_arr[i] == 0) {
6879 /* skip this counter */
6880 buf[i] = 0;
6881 continue;
6882 }
6883 if (stats_len_arr[i] == 4) {
6884 /* 4-byte counter */
6885 buf[i] = (u64)
6886 *(hw_stats + bnx2_stats_offset_arr[i]);
6887 continue;
6888 }
6889 /* 8-byte counter */
6890 buf[i] = (((u64) *(hw_stats +
6891 bnx2_stats_offset_arr[i])) << 32) +
6892 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
6893 }
6894}
6895
6896static int
6897bnx2_phys_id(struct net_device *dev, u32 data)
6898{
Michael Chan972ec0d2006-01-23 16:12:43 -08006899 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006900 int i;
6901 u32 save;
6902
6903 if (data == 0)
6904 data = 2;
6905
6906 save = REG_RD(bp, BNX2_MISC_CFG);
6907 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
6908
6909 for (i = 0; i < (data * 2); i++) {
6910 if ((i % 2) == 0) {
6911 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
6912 }
6913 else {
6914 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
6915 BNX2_EMAC_LED_1000MB_OVERRIDE |
6916 BNX2_EMAC_LED_100MB_OVERRIDE |
6917 BNX2_EMAC_LED_10MB_OVERRIDE |
6918 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
6919 BNX2_EMAC_LED_TRAFFIC);
6920 }
6921 msleep_interruptible(500);
6922 if (signal_pending(current))
6923 break;
6924 }
6925 REG_WR(bp, BNX2_EMAC_LED, 0);
6926 REG_WR(bp, BNX2_MISC_CFG, save);
6927 return 0;
6928}
6929
Michael Chan4666f872007-05-03 13:22:28 -07006930static int
6931bnx2_set_tx_csum(struct net_device *dev, u32 data)
6932{
6933 struct bnx2 *bp = netdev_priv(dev);
6934
6935 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07006936 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07006937 else
6938 return (ethtool_op_set_tx_csum(dev, data));
6939}
6940
Jeff Garzik7282d492006-09-13 14:30:00 -04006941static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07006942 .get_settings = bnx2_get_settings,
6943 .set_settings = bnx2_set_settings,
6944 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08006945 .get_regs_len = bnx2_get_regs_len,
6946 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07006947 .get_wol = bnx2_get_wol,
6948 .set_wol = bnx2_set_wol,
6949 .nway_reset = bnx2_nway_reset,
6950 .get_link = ethtool_op_get_link,
6951 .get_eeprom_len = bnx2_get_eeprom_len,
6952 .get_eeprom = bnx2_get_eeprom,
6953 .set_eeprom = bnx2_set_eeprom,
6954 .get_coalesce = bnx2_get_coalesce,
6955 .set_coalesce = bnx2_set_coalesce,
6956 .get_ringparam = bnx2_get_ringparam,
6957 .set_ringparam = bnx2_set_ringparam,
6958 .get_pauseparam = bnx2_get_pauseparam,
6959 .set_pauseparam = bnx2_set_pauseparam,
6960 .get_rx_csum = bnx2_get_rx_csum,
6961 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07006962 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07006963 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07006964 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07006965 .self_test = bnx2_self_test,
6966 .get_strings = bnx2_get_strings,
6967 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07006968 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006969 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07006970};
6971
6972/* Called with rtnl_lock */
6973static int
6974bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6975{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006976 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08006977 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006978 int err;
6979
6980 switch(cmd) {
6981 case SIOCGMIIPHY:
6982 data->phy_id = bp->phy_addr;
6983
6984 /* fallthru */
6985 case SIOCGMIIREG: {
6986 u32 mii_regval;
6987
Michael Chan583c28e2008-01-21 19:51:35 -08006988 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07006989 return -EOPNOTSUPP;
6990
Michael Chandad3e452007-05-03 13:18:03 -07006991 if (!netif_running(dev))
6992 return -EAGAIN;
6993
Michael Chanc770a652005-08-25 15:38:39 -07006994 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006995 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07006996 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006997
6998 data->val_out = mii_regval;
6999
7000 return err;
7001 }
7002
7003 case SIOCSMIIREG:
7004 if (!capable(CAP_NET_ADMIN))
7005 return -EPERM;
7006
Michael Chan583c28e2008-01-21 19:51:35 -08007007 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007008 return -EOPNOTSUPP;
7009
Michael Chandad3e452007-05-03 13:18:03 -07007010 if (!netif_running(dev))
7011 return -EAGAIN;
7012
Michael Chanc770a652005-08-25 15:38:39 -07007013 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007014 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007015 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007016
7017 return err;
7018
7019 default:
7020 /* do nothing */
7021 break;
7022 }
7023 return -EOPNOTSUPP;
7024}
7025
7026/* Called with rtnl_lock */
7027static int
7028bnx2_change_mac_addr(struct net_device *dev, void *p)
7029{
7030 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007031 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007032
Michael Chan73eef4c2005-08-25 15:39:15 -07007033 if (!is_valid_ether_addr(addr->sa_data))
7034 return -EINVAL;
7035
Michael Chanb6016b72005-05-26 13:03:09 -07007036 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7037 if (netif_running(dev))
7038 bnx2_set_mac_addr(bp);
7039
7040 return 0;
7041}
7042
7043/* Called with rtnl_lock */
7044static int
7045bnx2_change_mtu(struct net_device *dev, int new_mtu)
7046{
Michael Chan972ec0d2006-01-23 16:12:43 -08007047 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007048
7049 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7050 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7051 return -EINVAL;
7052
7053 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007054 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007055}
7056
7057#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7058static void
7059poll_bnx2(struct net_device *dev)
7060{
Michael Chan972ec0d2006-01-23 16:12:43 -08007061 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007062
7063 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01007064 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007065 enable_irq(bp->pdev->irq);
7066}
7067#endif
7068
Michael Chan253c8b72007-01-08 19:56:01 -08007069static void __devinit
7070bnx2_get_5709_media(struct bnx2 *bp)
7071{
7072 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7073 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7074 u32 strap;
7075
7076 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7077 return;
7078 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007079 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007080 return;
7081 }
7082
7083 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7084 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7085 else
7086 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7087
7088 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7089 switch (strap) {
7090 case 0x4:
7091 case 0x5:
7092 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007093 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007094 return;
7095 }
7096 } else {
7097 switch (strap) {
7098 case 0x1:
7099 case 0x2:
7100 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007101 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007102 return;
7103 }
7104 }
7105}
7106
Michael Chan883e5152007-05-03 13:25:11 -07007107static void __devinit
7108bnx2_get_pci_speed(struct bnx2 *bp)
7109{
7110 u32 reg;
7111
7112 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7113 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7114 u32 clkreg;
7115
David S. Millerf86e82f2008-01-21 17:15:40 -08007116 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007117
7118 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7119
7120 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7121 switch (clkreg) {
7122 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7123 bp->bus_speed_mhz = 133;
7124 break;
7125
7126 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7127 bp->bus_speed_mhz = 100;
7128 break;
7129
7130 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7131 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7132 bp->bus_speed_mhz = 66;
7133 break;
7134
7135 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7136 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7137 bp->bus_speed_mhz = 50;
7138 break;
7139
7140 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7141 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7142 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7143 bp->bus_speed_mhz = 33;
7144 break;
7145 }
7146 }
7147 else {
7148 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7149 bp->bus_speed_mhz = 66;
7150 else
7151 bp->bus_speed_mhz = 33;
7152 }
7153
7154 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007155 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007156
7157}
7158
Michael Chanb6016b72005-05-26 13:03:09 -07007159static int __devinit
7160bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7161{
7162 struct bnx2 *bp;
7163 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007164 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007165 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007166 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007167
Michael Chanb6016b72005-05-26 13:03:09 -07007168 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007169 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007170
7171 bp->flags = 0;
7172 bp->phy_flags = 0;
7173
7174 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7175 rc = pci_enable_device(pdev);
7176 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007177 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007178 goto err_out;
7179 }
7180
7181 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007182 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007183 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007184 rc = -ENODEV;
7185 goto err_out_disable;
7186 }
7187
7188 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7189 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007190 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007191 goto err_out_disable;
7192 }
7193
7194 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007195 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007196
7197 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7198 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007199 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007200 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007201 rc = -EIO;
7202 goto err_out_release;
7203 }
7204
Michael Chanb6016b72005-05-26 13:03:09 -07007205 bp->dev = dev;
7206 bp->pdev = pdev;
7207
7208 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007209 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007210 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007211
7212 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan59b47d82006-11-19 14:10:45 -08007213 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007214 dev->mem_end = dev->mem_start + mem_len;
7215 dev->irq = pdev->irq;
7216
7217 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7218
7219 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007220 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007221 rc = -ENOMEM;
7222 goto err_out_release;
7223 }
7224
7225 /* Configure byte swap and enable write to the reg_window registers.
7226 * Rely on CPU to do target byte swapping on big endian systems
7227 * The chip's target access swapping will not swap all accesses
7228 */
7229 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7230 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7231 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7232
Pavel Machek829ca9a2005-09-03 15:56:56 -07007233 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007234
7235 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7236
Michael Chan883e5152007-05-03 13:25:11 -07007237 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7238 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7239 dev_err(&pdev->dev,
7240 "Cannot find PCIE capability, aborting.\n");
7241 rc = -EIO;
7242 goto err_out_unmap;
7243 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007244 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007245 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007246 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007247 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007248 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7249 if (bp->pcix_cap == 0) {
7250 dev_err(&pdev->dev,
7251 "Cannot find PCIX capability, aborting.\n");
7252 rc = -EIO;
7253 goto err_out_unmap;
7254 }
7255 }
7256
Michael Chanb4b36042007-12-20 19:59:30 -08007257 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7258 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007259 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007260 }
7261
Michael Chan8e6a72c2007-05-03 13:24:48 -07007262 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7263 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007264 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007265 }
7266
Michael Chan40453c82007-05-03 13:19:18 -07007267 /* 5708 cannot support DMA addresses > 40-bit. */
7268 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7269 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7270 else
7271 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7272
7273 /* Configure DMA attributes. */
7274 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7275 dev->features |= NETIF_F_HIGHDMA;
7276 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7277 if (rc) {
7278 dev_err(&pdev->dev,
7279 "pci_set_consistent_dma_mask failed, aborting.\n");
7280 goto err_out_unmap;
7281 }
7282 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7283 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7284 goto err_out_unmap;
7285 }
7286
David S. Millerf86e82f2008-01-21 17:15:40 -08007287 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007288 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007289
7290 /* 5706A0 may falsely detect SERR and PERR. */
7291 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7292 reg = REG_RD(bp, PCI_COMMAND);
7293 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7294 REG_WR(bp, PCI_COMMAND, reg);
7295 }
7296 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007297 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007298
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007299 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007300 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007301 goto err_out_unmap;
7302 }
7303
7304 bnx2_init_nvram(bp);
7305
Michael Chan2726d6e2008-01-29 21:35:05 -08007306 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007307
7308 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007309 BNX2_SHM_HDR_SIGNATURE_SIG) {
7310 u32 off = PCI_FUNC(pdev->devfn) << 2;
7311
Michael Chan2726d6e2008-01-29 21:35:05 -08007312 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007313 } else
Michael Chane3648b32005-11-04 08:51:21 -08007314 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7315
Michael Chanb6016b72005-05-26 13:03:09 -07007316 /* Get the permanent MAC address. First we need to make sure the
7317 * firmware is actually running.
7318 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007319 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007320
7321 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7322 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007323 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007324 rc = -ENODEV;
7325 goto err_out_unmap;
7326 }
7327
Michael Chan2726d6e2008-01-29 21:35:05 -08007328 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007329 for (i = 0, j = 0; i < 3; i++) {
7330 u8 num, k, skip0;
7331
7332 num = (u8) (reg >> (24 - (i * 8)));
7333 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7334 if (num >= k || !skip0 || k == 1) {
7335 bp->fw_version[j++] = (num / k) + '0';
7336 skip0 = 0;
7337 }
7338 }
7339 if (i != 2)
7340 bp->fw_version[j++] = '.';
7341 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007342 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007343 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7344 bp->wol = 1;
7345
7346 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007347 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007348
7349 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007350 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007351 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7352 break;
7353 msleep(10);
7354 }
7355 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007356 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007357 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7358 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7359 reg != BNX2_CONDITION_MFW_RUN_NONE) {
7360 int i;
Michael Chan2726d6e2008-01-29 21:35:05 -08007361 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007362
7363 bp->fw_version[j++] = ' ';
7364 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007365 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007366 reg = swab32(reg);
7367 memcpy(&bp->fw_version[j], &reg, 4);
7368 j += 4;
7369 }
7370 }
Michael Chanb6016b72005-05-26 13:03:09 -07007371
Michael Chan2726d6e2008-01-29 21:35:05 -08007372 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007373 bp->mac_addr[0] = (u8) (reg >> 8);
7374 bp->mac_addr[1] = (u8) reg;
7375
Michael Chan2726d6e2008-01-29 21:35:05 -08007376 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007377 bp->mac_addr[2] = (u8) (reg >> 24);
7378 bp->mac_addr[3] = (u8) (reg >> 16);
7379 bp->mac_addr[4] = (u8) (reg >> 8);
7380 bp->mac_addr[5] = (u8) reg;
7381
7382 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007383 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007384
7385 bp->rx_csum = 1;
7386
Michael Chanb6016b72005-05-26 13:03:09 -07007387 bp->tx_quick_cons_trip_int = 20;
7388 bp->tx_quick_cons_trip = 20;
7389 bp->tx_ticks_int = 80;
7390 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007391
Michael Chanb6016b72005-05-26 13:03:09 -07007392 bp->rx_quick_cons_trip_int = 6;
7393 bp->rx_quick_cons_trip = 6;
7394 bp->rx_ticks_int = 18;
7395 bp->rx_ticks = 18;
7396
Michael Chan7ea69202007-07-16 18:27:10 -07007397 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007398
7399 bp->timer_interval = HZ;
Michael Chancd339a02005-08-25 15:35:24 -07007400 bp->current_interval = HZ;
Michael Chanb6016b72005-05-26 13:03:09 -07007401
Michael Chan5b0c76a2005-11-04 08:45:49 -08007402 bp->phy_addr = 1;
7403
Michael Chanb6016b72005-05-26 13:03:09 -07007404 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007405 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7406 bnx2_get_5709_media(bp);
7407 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007408 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007409
Michael Chan0d8a6572007-07-07 22:49:43 -07007410 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007411 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007412 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007413 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007414 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007415 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007416 bp->wol = 0;
7417 }
Michael Chan38ea3682008-02-23 19:48:57 -08007418 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7419 /* Don't do parallel detect on this board because of
7420 * some board problems. The link will not go down
7421 * if we do parallel detect.
7422 */
7423 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7424 pdev->subsystem_device == 0x310c)
7425 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7426 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007427 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007428 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007429 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007430 }
Michael Chan0d8a6572007-07-07 22:49:43 -07007431 bnx2_init_remote_phy(bp);
7432
Michael Chan261dd5c2007-01-08 19:55:46 -08007433 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7434 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007435 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007436 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7437 (CHIP_REV(bp) == CHIP_REV_Ax ||
7438 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007439 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007440
Michael Chan16088272006-06-12 22:16:43 -07007441 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7442 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07007443 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007444 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007445 bp->wol = 0;
7446 }
Michael Chandda1e392006-01-23 16:08:14 -08007447
Michael Chanb6016b72005-05-26 13:03:09 -07007448 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7449 bp->tx_quick_cons_trip_int =
7450 bp->tx_quick_cons_trip;
7451 bp->tx_ticks_int = bp->tx_ticks;
7452 bp->rx_quick_cons_trip_int =
7453 bp->rx_quick_cons_trip;
7454 bp->rx_ticks_int = bp->rx_ticks;
7455 bp->comp_prod_trip_int = bp->comp_prod_trip;
7456 bp->com_ticks_int = bp->com_ticks;
7457 bp->cmd_ticks_int = bp->cmd_ticks;
7458 }
7459
Michael Chanf9317a42006-09-29 17:06:23 -07007460 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7461 *
7462 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7463 * with byte enables disabled on the unused 32-bit word. This is legal
7464 * but causes problems on the AMD 8132 which will eventually stop
7465 * responding after a while.
7466 *
7467 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007468 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007469 */
7470 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7471 struct pci_dev *amd_8132 = NULL;
7472
7473 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7474 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7475 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007476
Auke Kok44c10132007-06-08 15:46:36 -07007477 if (amd_8132->revision >= 0x10 &&
7478 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007479 disable_msi = 1;
7480 pci_dev_put(amd_8132);
7481 break;
7482 }
7483 }
7484 }
7485
Michael Chandeaf3912007-07-07 22:48:00 -07007486 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007487 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7488
Michael Chancd339a02005-08-25 15:35:24 -07007489 init_timer(&bp->timer);
7490 bp->timer.expires = RUN_AT(bp->timer_interval);
7491 bp->timer.data = (unsigned long) bp;
7492 bp->timer.function = bnx2_timer;
7493
Michael Chanb6016b72005-05-26 13:03:09 -07007494 return 0;
7495
7496err_out_unmap:
7497 if (bp->regview) {
7498 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007499 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007500 }
7501
7502err_out_release:
7503 pci_release_regions(pdev);
7504
7505err_out_disable:
7506 pci_disable_device(pdev);
7507 pci_set_drvdata(pdev, NULL);
7508
7509err_out:
7510 return rc;
7511}
7512
Michael Chan883e5152007-05-03 13:25:11 -07007513static char * __devinit
7514bnx2_bus_string(struct bnx2 *bp, char *str)
7515{
7516 char *s = str;
7517
David S. Millerf86e82f2008-01-21 17:15:40 -08007518 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007519 s += sprintf(s, "PCI Express");
7520 } else {
7521 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007522 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007523 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007524 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007525 s += sprintf(s, " 32-bit");
7526 else
7527 s += sprintf(s, " 64-bit");
7528 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7529 }
7530 return str;
7531}
7532
Michael Chan2ba582b2007-12-21 15:04:49 -08007533static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007534bnx2_init_napi(struct bnx2 *bp)
7535{
Michael Chanb4b36042007-12-20 19:59:30 -08007536 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08007537
Michael Chanb4b36042007-12-20 19:59:30 -08007538 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07007539 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
7540 int (*poll)(struct napi_struct *, int);
7541
7542 if (i == 0)
7543 poll = bnx2_poll;
7544 else
7545 poll = bnx2_tx_poll;
7546
7547 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08007548 bnapi->bp = bp;
7549 }
Michael Chan35efa7c2007-12-20 19:56:37 -08007550}
7551
7552static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007553bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7554{
7555 static int version_printed = 0;
7556 struct net_device *dev = NULL;
7557 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007558 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007559 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07007560 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07007561
7562 if (version_printed++ == 0)
7563 printk(KERN_INFO "%s", version);
7564
7565 /* dev zeroed in init_etherdev */
7566 dev = alloc_etherdev(sizeof(*bp));
7567
7568 if (!dev)
7569 return -ENOMEM;
7570
7571 rc = bnx2_init_board(pdev, dev);
7572 if (rc < 0) {
7573 free_netdev(dev);
7574 return rc;
7575 }
7576
7577 dev->open = bnx2_open;
7578 dev->hard_start_xmit = bnx2_start_xmit;
7579 dev->stop = bnx2_close;
7580 dev->get_stats = bnx2_get_stats;
7581 dev->set_multicast_list = bnx2_set_rx_mode;
7582 dev->do_ioctl = bnx2_ioctl;
7583 dev->set_mac_address = bnx2_change_mac_addr;
7584 dev->change_mtu = bnx2_change_mtu;
7585 dev->tx_timeout = bnx2_tx_timeout;
7586 dev->watchdog_timeo = TX_TIMEOUT;
7587#ifdef BCM_VLAN
7588 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007589#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007590 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007591
Michael Chan972ec0d2006-01-23 16:12:43 -08007592 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007593 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007594
7595#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7596 dev->poll_controller = poll_bnx2;
7597#endif
7598
Michael Chan1b2f9222007-05-03 13:20:19 -07007599 pci_set_drvdata(pdev, dev);
7600
7601 memcpy(dev->dev_addr, bp->mac_addr, 6);
7602 memcpy(dev->perm_addr, bp->mac_addr, 6);
7603 bp->name = board_info[ent->driver_data].name;
7604
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007605 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007606 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007607 dev->features |= NETIF_F_IPV6_CSUM;
7608
Michael Chan1b2f9222007-05-03 13:20:19 -07007609#ifdef BCM_VLAN
7610 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7611#endif
7612 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007613 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7614 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007615
Michael Chanb6016b72005-05-26 13:03:09 -07007616 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007617 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007618 if (bp->regview)
7619 iounmap(bp->regview);
7620 pci_release_regions(pdev);
7621 pci_disable_device(pdev);
7622 pci_set_drvdata(pdev, NULL);
7623 free_netdev(dev);
7624 return rc;
7625 }
7626
Michael Chan883e5152007-05-03 13:25:11 -07007627 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07007628 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007629 dev->name,
7630 bp->name,
7631 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7632 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007633 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007634 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07007635 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07007636
Michael Chanb6016b72005-05-26 13:03:09 -07007637 return 0;
7638}
7639
7640static void __devexit
7641bnx2_remove_one(struct pci_dev *pdev)
7642{
7643 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007644 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007645
Michael Chanafdc08b2005-08-25 15:34:29 -07007646 flush_scheduled_work();
7647
Michael Chanb6016b72005-05-26 13:03:09 -07007648 unregister_netdev(dev);
7649
7650 if (bp->regview)
7651 iounmap(bp->regview);
7652
7653 free_netdev(dev);
7654 pci_release_regions(pdev);
7655 pci_disable_device(pdev);
7656 pci_set_drvdata(pdev, NULL);
7657}
7658
7659static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007660bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007661{
7662 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007663 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007664 u32 reset_code;
7665
Michael Chan6caebb02007-08-03 20:57:25 -07007666 /* PCI register 4 needs to be saved whether netif_running() or not.
7667 * MSI address and data need to be saved if using MSI and
7668 * netif_running().
7669 */
7670 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007671 if (!netif_running(dev))
7672 return 0;
7673
Michael Chan1d60290f2006-03-20 17:50:08 -08007674 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007675 bnx2_netif_stop(bp);
7676 netif_device_detach(dev);
7677 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08007678 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07007679 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08007680 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07007681 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
7682 else
7683 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
7684 bnx2_reset_chip(bp, reset_code);
7685 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007686 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007687 return 0;
7688}
7689
7690static int
7691bnx2_resume(struct pci_dev *pdev)
7692{
7693 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007694 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007695
Michael Chan6caebb02007-08-03 20:57:25 -07007696 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007697 if (!netif_running(dev))
7698 return 0;
7699
Pavel Machek829ca9a2005-09-03 15:56:56 -07007700 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007701 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007702 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007703 bnx2_netif_start(bp);
7704 return 0;
7705}
7706
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007707/**
7708 * bnx2_io_error_detected - called when PCI error is detected
7709 * @pdev: Pointer to PCI device
7710 * @state: The current pci connection state
7711 *
7712 * This function is called after a PCI bus error affecting
7713 * this device has been detected.
7714 */
7715static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7716 pci_channel_state_t state)
7717{
7718 struct net_device *dev = pci_get_drvdata(pdev);
7719 struct bnx2 *bp = netdev_priv(dev);
7720
7721 rtnl_lock();
7722 netif_device_detach(dev);
7723
7724 if (netif_running(dev)) {
7725 bnx2_netif_stop(bp);
7726 del_timer_sync(&bp->timer);
7727 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7728 }
7729
7730 pci_disable_device(pdev);
7731 rtnl_unlock();
7732
7733 /* Request a slot slot reset. */
7734 return PCI_ERS_RESULT_NEED_RESET;
7735}
7736
7737/**
7738 * bnx2_io_slot_reset - called after the pci bus has been reset.
7739 * @pdev: Pointer to PCI device
7740 *
7741 * Restart the card from scratch, as if from a cold-boot.
7742 */
7743static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7744{
7745 struct net_device *dev = pci_get_drvdata(pdev);
7746 struct bnx2 *bp = netdev_priv(dev);
7747
7748 rtnl_lock();
7749 if (pci_enable_device(pdev)) {
7750 dev_err(&pdev->dev,
7751 "Cannot re-enable PCI device after reset.\n");
7752 rtnl_unlock();
7753 return PCI_ERS_RESULT_DISCONNECT;
7754 }
7755 pci_set_master(pdev);
7756 pci_restore_state(pdev);
7757
7758 if (netif_running(dev)) {
7759 bnx2_set_power_state(bp, PCI_D0);
7760 bnx2_init_nic(bp, 1);
7761 }
7762
7763 rtnl_unlock();
7764 return PCI_ERS_RESULT_RECOVERED;
7765}
7766
7767/**
7768 * bnx2_io_resume - called when traffic can start flowing again.
7769 * @pdev: Pointer to PCI device
7770 *
7771 * This callback is called when the error recovery driver tells us that
7772 * its OK to resume normal operation.
7773 */
7774static void bnx2_io_resume(struct pci_dev *pdev)
7775{
7776 struct net_device *dev = pci_get_drvdata(pdev);
7777 struct bnx2 *bp = netdev_priv(dev);
7778
7779 rtnl_lock();
7780 if (netif_running(dev))
7781 bnx2_netif_start(bp);
7782
7783 netif_device_attach(dev);
7784 rtnl_unlock();
7785}
7786
7787static struct pci_error_handlers bnx2_err_handler = {
7788 .error_detected = bnx2_io_error_detected,
7789 .slot_reset = bnx2_io_slot_reset,
7790 .resume = bnx2_io_resume,
7791};
7792
Michael Chanb6016b72005-05-26 13:03:09 -07007793static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007794 .name = DRV_MODULE_NAME,
7795 .id_table = bnx2_pci_tbl,
7796 .probe = bnx2_init_one,
7797 .remove = __devexit_p(bnx2_remove_one),
7798 .suspend = bnx2_suspend,
7799 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007800 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007801};
7802
7803static int __init bnx2_init(void)
7804{
Jeff Garzik29917622006-08-19 17:48:59 -04007805 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007806}
7807
7808static void __exit bnx2_cleanup(void)
7809{
7810 pci_unregister_driver(&bnx2_pci_driver);
7811}
7812
7813module_init(bnx2_init);
7814module_exit(bnx2_cleanup);
7815
7816
7817