blob: c1b10046317ed3733599163baff421201f9c4be4 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Alex Deuchercd474ba2016-02-04 10:21:23 -050088extern unsigned amdgpu_pcie_gen_cap;
89extern unsigned amdgpu_pcie_lane_cap;
Alex Deucher97b2e202015-04-20 16:51:00 -040090
Chunming Zhou4b559c92015-07-21 15:53:04 +080091#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040092#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
93#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
94/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
95#define AMDGPU_IB_POOL_SIZE 16
96#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
97#define AMDGPUFB_CONN_LIMIT 4
98#define AMDGPU_BIOS_NUM_SCRATCH 8
99
Alex Deucher97b2e202015-04-20 16:51:00 -0400100/* max number of rings */
101#define AMDGPU_MAX_RINGS 16
102#define AMDGPU_MAX_GFX_RINGS 1
103#define AMDGPU_MAX_COMPUTE_RINGS 8
104#define AMDGPU_MAX_VCE_RINGS 2
105
Jammy Zhou36f523a2015-09-01 12:54:27 +0800106/* max number of IP instances */
107#define AMDGPU_MAX_SDMA_INSTANCES 2
108
Alex Deucher97b2e202015-04-20 16:51:00 -0400109/* hardcode that limit for now */
110#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
111
112/* hard reset data */
113#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
114
115/* reset flags */
116#define AMDGPU_RESET_GFX (1 << 0)
117#define AMDGPU_RESET_COMPUTE (1 << 1)
118#define AMDGPU_RESET_DMA (1 << 2)
119#define AMDGPU_RESET_CP (1 << 3)
120#define AMDGPU_RESET_GRBM (1 << 4)
121#define AMDGPU_RESET_DMA1 (1 << 5)
122#define AMDGPU_RESET_RLC (1 << 6)
123#define AMDGPU_RESET_SEM (1 << 7)
124#define AMDGPU_RESET_IH (1 << 8)
125#define AMDGPU_RESET_VMC (1 << 9)
126#define AMDGPU_RESET_MC (1 << 10)
127#define AMDGPU_RESET_DISPLAY (1 << 11)
128#define AMDGPU_RESET_UVD (1 << 12)
129#define AMDGPU_RESET_VCE (1 << 13)
130#define AMDGPU_RESET_VCE1 (1 << 14)
131
Alex Deucher97b2e202015-04-20 16:51:00 -0400132/* GFX current status */
133#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
134#define AMDGPU_GFX_SAFE_MODE 0x00000001L
135#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
136#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
137#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
138
139/* max cursor sizes (in pixels) */
140#define CIK_CURSOR_WIDTH 128
141#define CIK_CURSOR_HEIGHT 128
142
143struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400144struct amdgpu_ib;
145struct amdgpu_vm;
146struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400147struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800148struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400149struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400150struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400151
152enum amdgpu_cp_irq {
153 AMDGPU_CP_IRQ_GFX_EOP = 0,
154 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
155 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
156 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
157 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
158 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
159 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
160 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
162
163 AMDGPU_CP_IRQ_LAST
164};
165
166enum amdgpu_sdma_irq {
167 AMDGPU_SDMA_IRQ_TRAP0 = 0,
168 AMDGPU_SDMA_IRQ_TRAP1,
169
170 AMDGPU_SDMA_IRQ_LAST
171};
172
173enum amdgpu_thermal_irq {
174 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
175 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
176
177 AMDGPU_THERMAL_IRQ_LAST
178};
179
Alex Deucher97b2e202015-04-20 16:51:00 -0400180int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400181 enum amd_ip_block_type block_type,
182 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400183int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400184 enum amd_ip_block_type block_type,
185 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400186
187struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400188 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400189 u32 major;
190 u32 minor;
191 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400192 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400193};
194
195int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400196 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400197 u32 major, u32 minor);
198
199const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
200 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400201 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400202
203/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
204struct amdgpu_buffer_funcs {
205 /* maximum bytes in a single operation */
206 uint32_t copy_max_bytes;
207
208 /* number of dw to reserve per operation */
209 unsigned copy_num_dw;
210
211 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800212 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400213 /* src addr in bytes */
214 uint64_t src_offset,
215 /* dst addr in bytes */
216 uint64_t dst_offset,
217 /* number of byte to transfer */
218 uint32_t byte_count);
219
220 /* maximum bytes in a single operation */
221 uint32_t fill_max_bytes;
222
223 /* number of dw to reserve per operation */
224 unsigned fill_num_dw;
225
226 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800227 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400228 /* value to write to memory */
229 uint32_t src_data,
230 /* dst addr in bytes */
231 uint64_t dst_offset,
232 /* number of byte to fill */
233 uint32_t byte_count);
234};
235
236/* provided by hw blocks that can write ptes, e.g., sdma */
237struct amdgpu_vm_pte_funcs {
238 /* copy pte entries from GART */
239 void (*copy_pte)(struct amdgpu_ib *ib,
240 uint64_t pe, uint64_t src,
241 unsigned count);
242 /* write pte one entry at a time with addr mapping */
243 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100244 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400245 uint64_t addr, unsigned count,
246 uint32_t incr, uint32_t flags);
247 /* for linear pte/pde updates without addr mapping */
248 void (*set_pte_pde)(struct amdgpu_ib *ib,
249 uint64_t pe,
250 uint64_t addr, unsigned count,
251 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400252};
253
254/* provided by the gmc block */
255struct amdgpu_gart_funcs {
256 /* flush the vm tlb via mmio */
257 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
258 uint32_t vmid);
259 /* write pte/pde updates using the cpu */
260 int (*set_pte_pde)(struct amdgpu_device *adev,
261 void *cpu_pt_addr, /* cpu addr of page table */
262 uint32_t gpu_page_idx, /* pte/pde to update */
263 uint64_t addr, /* addr to write into pte/pde */
264 uint32_t flags); /* access flags */
265};
266
267/* provided by the ih block */
268struct amdgpu_ih_funcs {
269 /* ring read/write ptr handling, called from interrupt context */
270 u32 (*get_wptr)(struct amdgpu_device *adev);
271 void (*decode_iv)(struct amdgpu_device *adev,
272 struct amdgpu_iv_entry *entry);
273 void (*set_rptr)(struct amdgpu_device *adev);
274};
275
276/* provided by hw blocks that expose a ring buffer for commands */
277struct amdgpu_ring_funcs {
278 /* ring read/write ptr handling */
279 u32 (*get_rptr)(struct amdgpu_ring *ring);
280 u32 (*get_wptr)(struct amdgpu_ring *ring);
281 void (*set_wptr)(struct amdgpu_ring *ring);
282 /* validating and patching of IBs */
283 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
284 /* command emit functions */
285 void (*emit_ib)(struct amdgpu_ring *ring,
286 struct amdgpu_ib *ib);
287 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800288 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100289 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400290 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
291 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200292 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800293 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400294 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
295 uint32_t gds_base, uint32_t gds_size,
296 uint32_t gws_base, uint32_t gws_size,
297 uint32_t oa_base, uint32_t oa_size);
298 /* testing functions */
299 int (*test_ring)(struct amdgpu_ring *ring);
300 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800301 /* insert NOP packets */
302 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100303 /* pad the indirect buffer to the necessary number of dw */
304 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800305 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
306 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Alex Deucher97b2e202015-04-20 16:51:00 -0400307};
308
309/*
310 * BIOS.
311 */
312bool amdgpu_get_bios(struct amdgpu_device *adev);
313bool amdgpu_read_bios(struct amdgpu_device *adev);
314
315/*
316 * Dummy page
317 */
318struct amdgpu_dummy_page {
319 struct page *page;
320 dma_addr_t addr;
321};
322int amdgpu_dummy_page_init(struct amdgpu_device *adev);
323void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
324
325
326/*
327 * Clocks
328 */
329
330#define AMDGPU_MAX_PPLL 3
331
332struct amdgpu_clock {
333 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
334 struct amdgpu_pll spll;
335 struct amdgpu_pll mpll;
336 /* 10 Khz units */
337 uint32_t default_mclk;
338 uint32_t default_sclk;
339 uint32_t default_dispclk;
340 uint32_t current_dispclk;
341 uint32_t dp_extclk;
342 uint32_t max_pixel_clock;
343};
344
345/*
346 * Fences.
347 */
348struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400349 uint64_t gpu_addr;
350 volatile uint32_t *cpu_addr;
351 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100352 uint32_t sync_seq;
353 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400354 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400355 struct amdgpu_irq_src *irq_src;
356 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100357 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100358 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100359 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100360 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400361};
362
363/* some special values for the owner field */
364#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
365#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400366
Chunming Zhou890ee232015-06-01 14:35:03 +0800367#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
368#define AMDGPU_FENCE_FLAG_INT (1 << 1)
369
Alex Deucher97b2e202015-04-20 16:51:00 -0400370struct amdgpu_user_fence {
371 /* write-back bo */
372 struct amdgpu_bo *bo;
373 /* write-back address offset to bo start */
374 uint32_t offset;
375};
376
377int amdgpu_fence_driver_init(struct amdgpu_device *adev);
378void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
379void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
380
Christian Könige6151a02016-03-15 14:52:26 +0100381int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
382 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400383int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
384 struct amdgpu_irq_src *irq_src,
385 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400386void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
387void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100388int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400389void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400390int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
391unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
392
Alex Deucher97b2e202015-04-20 16:51:00 -0400393/*
394 * TTM.
395 */
396struct amdgpu_mman {
397 struct ttm_bo_global_ref bo_global_ref;
398 struct drm_global_reference mem_global_ref;
399 struct ttm_bo_device bdev;
400 bool mem_global_referenced;
401 bool initialized;
402
403#if defined(CONFIG_DEBUG_FS)
404 struct dentry *vram;
405 struct dentry *gtt;
406#endif
407
408 /* buffer handling */
409 const struct amdgpu_buffer_funcs *buffer_funcs;
410 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100411 /* Scheduler entity for buffer moves */
412 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -0400413};
414
415int amdgpu_copy_buffer(struct amdgpu_ring *ring,
416 uint64_t src_offset,
417 uint64_t dst_offset,
418 uint32_t byte_count,
419 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800420 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400421int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
422
423struct amdgpu_bo_list_entry {
424 struct amdgpu_bo *robj;
425 struct ttm_validate_buffer tv;
426 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400427 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100428 struct page **user_pages;
429 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400430};
431
432struct amdgpu_bo_va_mapping {
433 struct list_head list;
434 struct interval_tree_node it;
435 uint64_t offset;
436 uint32_t flags;
437};
438
439/* bo virtual addresses in a specific vm */
440struct amdgpu_bo_va {
441 /* protected by bo being reserved */
442 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800443 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400444 unsigned ref_count;
445
Christian König7fc11952015-07-30 11:53:42 +0200446 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400447 struct list_head vm_status;
448
Christian König7fc11952015-07-30 11:53:42 +0200449 /* mappings for this bo_va */
450 struct list_head invalids;
451 struct list_head valids;
452
Alex Deucher97b2e202015-04-20 16:51:00 -0400453 /* constant after initialization */
454 struct amdgpu_vm *vm;
455 struct amdgpu_bo *bo;
456};
457
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800458#define AMDGPU_GEM_DOMAIN_MAX 0x3
459
Alex Deucher97b2e202015-04-20 16:51:00 -0400460struct amdgpu_bo {
461 /* Protected by gem.mutex */
462 struct list_head list;
463 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100464 u32 prefered_domains;
465 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800466 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400467 struct ttm_placement placement;
468 struct ttm_buffer_object tbo;
469 struct ttm_bo_kmap_obj kmap;
470 u64 flags;
471 unsigned pin_count;
472 void *kptr;
473 u64 tiling_flags;
474 u64 metadata_flags;
475 void *metadata;
476 u32 metadata_size;
477 /* list of all virtual address to which this bo
478 * is associated to
479 */
480 struct list_head va;
481 /* Constant after initialization */
482 struct amdgpu_device *adev;
483 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100484 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400485
486 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400487 struct amdgpu_mn *mn;
488 struct list_head mn_list;
489};
490#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
491
492void amdgpu_gem_object_free(struct drm_gem_object *obj);
493int amdgpu_gem_object_open(struct drm_gem_object *obj,
494 struct drm_file *file_priv);
495void amdgpu_gem_object_close(struct drm_gem_object *obj,
496 struct drm_file *file_priv);
497unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
498struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
499struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
500 struct dma_buf_attachment *attach,
501 struct sg_table *sg);
502struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
503 struct drm_gem_object *gobj,
504 int flags);
505int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
506void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
507struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
508void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
509void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
510int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
511
512/* sub-allocation manager, it has to be protected by another lock.
513 * By conception this is an helper for other part of the driver
514 * like the indirect buffer or semaphore, which both have their
515 * locking.
516 *
517 * Principe is simple, we keep a list of sub allocation in offset
518 * order (first entry has offset == 0, last entry has the highest
519 * offset).
520 *
521 * When allocating new object we first check if there is room at
522 * the end total_size - (last_object_offset + last_object_size) >=
523 * alloc_size. If so we allocate new object there.
524 *
525 * When there is not enough room at the end, we start waiting for
526 * each sub object until we reach object_offset+object_size >=
527 * alloc_size, this object then become the sub object we return.
528 *
529 * Alignment can't be bigger than page size.
530 *
531 * Hole are not considered for allocation to keep things simple.
532 * Assumption is that there won't be hole (all object on same
533 * alignment).
534 */
Christian König6ba60b82016-03-11 14:50:08 +0100535
536#define AMDGPU_SA_NUM_FENCE_LISTS 32
537
Alex Deucher97b2e202015-04-20 16:51:00 -0400538struct amdgpu_sa_manager {
539 wait_queue_head_t wq;
540 struct amdgpu_bo *bo;
541 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100542 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400543 struct list_head olist;
544 unsigned size;
545 uint64_t gpu_addr;
546 void *cpu_ptr;
547 uint32_t domain;
548 uint32_t align;
549};
550
Alex Deucher97b2e202015-04-20 16:51:00 -0400551/* sub-allocation buffer */
552struct amdgpu_sa_bo {
553 struct list_head olist;
554 struct list_head flist;
555 struct amdgpu_sa_manager *manager;
556 unsigned soffset;
557 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800558 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400559};
560
561/*
562 * GEM objects.
563 */
Christian König418aa0c2016-02-15 16:59:57 +0100564void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400565int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
566 int alignment, u32 initial_domain,
567 u64 flags, bool kernel,
568 struct drm_gem_object **obj);
569
570int amdgpu_mode_dumb_create(struct drm_file *file_priv,
571 struct drm_device *dev,
572 struct drm_mode_create_dumb *args);
573int amdgpu_mode_dumb_mmap(struct drm_file *filp,
574 struct drm_device *dev,
575 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400576/*
577 * Synchronization
578 */
579struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800580 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800581 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400582};
583
584void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200585int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
586 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400587int amdgpu_sync_resv(struct amdgpu_device *adev,
588 struct amdgpu_sync *sync,
589 struct reservation_object *resv,
590 void *owner);
Christian Könige61235d2015-08-25 11:05:36 +0200591struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800592int amdgpu_sync_wait(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100593void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100594int amdgpu_sync_init(void);
595void amdgpu_sync_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400596
597/*
598 * GART structures, functions & helpers
599 */
600struct amdgpu_mc;
601
602#define AMDGPU_GPU_PAGE_SIZE 4096
603#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
604#define AMDGPU_GPU_PAGE_SHIFT 12
605#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
606
607struct amdgpu_gart {
608 dma_addr_t table_addr;
609 struct amdgpu_bo *robj;
610 void *ptr;
611 unsigned num_gpu_pages;
612 unsigned num_cpu_pages;
613 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200614#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400615 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200616#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400617 bool ready;
618 const struct amdgpu_gart_funcs *gart_funcs;
619};
620
621int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
622void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
623int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
624void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
625int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
626void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
627int amdgpu_gart_init(struct amdgpu_device *adev);
628void amdgpu_gart_fini(struct amdgpu_device *adev);
629void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
630 int pages);
631int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
632 int pages, struct page **pagelist,
633 dma_addr_t *dma_addr, uint32_t flags);
634
635/*
636 * GPU MC structures, functions & helpers
637 */
638struct amdgpu_mc {
639 resource_size_t aper_size;
640 resource_size_t aper_base;
641 resource_size_t agp_base;
642 /* for some chips with <= 32MB we need to lie
643 * about vram size near mc fb location */
644 u64 mc_vram_size;
645 u64 visible_vram_size;
646 u64 gtt_size;
647 u64 gtt_start;
648 u64 gtt_end;
649 u64 vram_start;
650 u64 vram_end;
651 unsigned vram_width;
652 u64 real_vram_size;
653 int vram_mtrr;
654 u64 gtt_base_align;
655 u64 mc_mask;
656 const struct firmware *fw; /* MC firmware */
657 uint32_t fw_version;
658 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800659 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400660};
661
662/*
663 * GPU doorbell structures, functions & helpers
664 */
665typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
666{
667 AMDGPU_DOORBELL_KIQ = 0x000,
668 AMDGPU_DOORBELL_HIQ = 0x001,
669 AMDGPU_DOORBELL_DIQ = 0x002,
670 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
671 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
672 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
673 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
674 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
675 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
676 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
677 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
678 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
679 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
680 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
681 AMDGPU_DOORBELL_IH = 0x1E8,
682 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
683 AMDGPU_DOORBELL_INVALID = 0xFFFF
684} AMDGPU_DOORBELL_ASSIGNMENT;
685
686struct amdgpu_doorbell {
687 /* doorbell mmio */
688 resource_size_t base;
689 resource_size_t size;
690 u32 __iomem *ptr;
691 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
692};
693
694void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
695 phys_addr_t *aperture_base,
696 size_t *aperture_size,
697 size_t *start_offset);
698
699/*
700 * IRQS.
701 */
702
703struct amdgpu_flip_work {
704 struct work_struct flip_work;
705 struct work_struct unpin_work;
706 struct amdgpu_device *adev;
707 int crtc_id;
708 uint64_t base;
709 struct drm_pending_vblank_event *event;
710 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200711 struct fence *excl;
712 unsigned shared_count;
713 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100714 struct fence_cb cb;
Alex Deucher97b2e202015-04-20 16:51:00 -0400715};
716
717
718/*
719 * CP & rings.
720 */
721
722struct amdgpu_ib {
723 struct amdgpu_sa_bo *sa_bo;
724 uint32_t length_dw;
725 uint64_t gpu_addr;
726 uint32_t *ptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400727 struct amdgpu_user_fence *user;
728 struct amdgpu_vm *vm;
Christian König4ff37a82016-02-26 16:18:26 +0100729 unsigned vm_id;
730 uint64_t vm_pd_addr;
Christian König3cb485f2015-05-11 15:34:59 +0200731 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400732 uint32_t gds_base, gds_size;
733 uint32_t gws_base, gws_size;
734 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800735 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200736 /* resulting sequence number */
737 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400738};
739
740enum amdgpu_ring_type {
741 AMDGPU_RING_TYPE_GFX,
742 AMDGPU_RING_TYPE_COMPUTE,
743 AMDGPU_RING_TYPE_SDMA,
744 AMDGPU_RING_TYPE_UVD,
745 AMDGPU_RING_TYPE_VCE
746};
747
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800748extern struct amd_sched_backend_ops amdgpu_sched_ops;
749
Christian König50838c82016-02-03 13:44:52 +0100750int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
751 struct amdgpu_job **job);
Christian Königd71518b2016-02-01 12:20:25 +0100752int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
753 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800754
Christian König50838c82016-02-03 13:44:52 +0100755void amdgpu_job_free(struct amdgpu_job *job);
Monk Liub6723c82016-03-10 12:14:44 +0800756void amdgpu_job_free_func(struct kref *refcount);
Christian Königd71518b2016-02-01 12:20:25 +0100757int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100758 struct amd_sched_entity *entity, void *owner,
759 struct fence **f);
Monk Liu0de24792016-03-04 18:51:02 +0800760void amdgpu_job_timeout_func(struct work_struct *work);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800761
Alex Deucher97b2e202015-04-20 16:51:00 -0400762struct amdgpu_ring {
763 struct amdgpu_device *adev;
764 const struct amdgpu_ring_funcs *funcs;
765 struct amdgpu_fence_driver fence_drv;
Christian König4f839a22015-09-08 20:22:31 +0200766 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400767
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800768 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400769 struct amdgpu_bo *ring_obj;
770 volatile uint32_t *ring;
771 unsigned rptr_offs;
772 u64 next_rptr_gpu_addr;
773 volatile u32 *next_rptr_cpu_addr;
774 unsigned wptr;
775 unsigned wptr_old;
776 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100777 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400778 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400779 uint64_t gpu_addr;
780 uint32_t align_mask;
781 uint32_t ptr_mask;
782 bool ready;
783 u32 nop;
784 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400785 u32 me;
786 u32 pipe;
787 u32 queue;
788 struct amdgpu_bo *mqd_obj;
789 u32 doorbell_index;
790 bool use_doorbell;
791 unsigned wptr_offs;
792 unsigned next_rptr_offs;
793 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200794 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400795 enum amdgpu_ring_type type;
796 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800797 unsigned cond_exe_offs;
798 u64 cond_exe_gpu_addr;
799 volatile u32 *cond_exe_cpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400800};
801
802/*
803 * VM
804 */
805
806/* maximum number of VMIDs */
807#define AMDGPU_NUM_VM 16
808
809/* number of entries in page table */
810#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
811
812/* PTBs (Page Table Blocks) need to be aligned to 32K */
813#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
814#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
815#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
816
817#define AMDGPU_PTE_VALID (1 << 0)
818#define AMDGPU_PTE_SYSTEM (1 << 1)
819#define AMDGPU_PTE_SNOOPED (1 << 2)
820
821/* VI only */
822#define AMDGPU_PTE_EXECUTABLE (1 << 4)
823
824#define AMDGPU_PTE_READABLE (1 << 5)
825#define AMDGPU_PTE_WRITEABLE (1 << 6)
826
827/* PTE (Page Table Entry) fragment field for different page sizes */
828#define AMDGPU_PTE_FRAG_4KB (0 << 7)
829#define AMDGPU_PTE_FRAG_64KB (4 << 7)
830#define AMDGPU_LOG2_PAGES_PER_FRAG 4
831
Christian Königd9c13152015-09-28 12:31:26 +0200832/* How to programm VM fault handling */
833#define AMDGPU_VM_FAULT_STOP_NEVER 0
834#define AMDGPU_VM_FAULT_STOP_FIRST 1
835#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
836
Alex Deucher97b2e202015-04-20 16:51:00 -0400837struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100838 struct amdgpu_bo_list_entry entry;
839 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400840};
841
Alex Deucher97b2e202015-04-20 16:51:00 -0400842struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100843 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400844 struct rb_root va;
845
Christian König7fc11952015-07-30 11:53:42 +0200846 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400847 spinlock_t status_lock;
848
849 /* BOs moved, but not yet updated in the PT */
850 struct list_head invalidated;
851
Christian König7fc11952015-07-30 11:53:42 +0200852 /* BOs cleared in the PT because of a move */
853 struct list_head cleared;
854
855 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400856 struct list_head freed;
857
858 /* contains the page directory */
859 struct amdgpu_bo *page_directory;
860 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200861 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400862
863 /* array of page tables, one for each page directory entry */
864 struct amdgpu_vm_pt *page_tables;
865
866 /* for id and flush management per ring */
Christian Königbcb1ba32016-03-08 15:40:11 +0100867 struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100868
jimqu81d75a32015-12-04 17:17:00 +0800869 /* protecting freed */
870 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100871
872 /* Scheduler entity for page table updates */
873 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -0400874};
875
Christian Königbcb1ba32016-03-08 15:40:11 +0100876struct amdgpu_vm_id {
Christian Königa9a78b32016-01-21 10:19:11 +0100877 struct list_head list;
878 struct fence *active;
879 atomic_long_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100880
Christian Königbcb1ba32016-03-08 15:40:11 +0100881 uint64_t pd_gpu_addr;
882 /* last flushed PD/PT update */
883 struct fence *flushed_updates;
884
Christian König971fe9a92016-03-01 15:09:25 +0100885 uint32_t gds_base;
886 uint32_t gds_size;
887 uint32_t gws_base;
888 uint32_t gws_size;
889 uint32_t oa_base;
890 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100891};
Christian König8d0a7ce2015-11-03 20:58:50 +0100892
Christian Königa9a78b32016-01-21 10:19:11 +0100893struct amdgpu_vm_manager {
894 /* Handling of VMIDs */
895 struct mutex lock;
896 unsigned num_ids;
897 struct list_head ids_lru;
Christian Königbcb1ba32016-03-08 15:40:11 +0100898 struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100899
Christian König8b4fb002015-11-15 16:04:16 +0100900 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400901 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100902 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400903 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100904 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400905 /* vm pte handling */
906 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100907 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
908 unsigned vm_pte_num_rings;
909 atomic_t vm_pte_next_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400910};
911
Christian Königa9a78b32016-01-21 10:19:11 +0100912void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100913void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100914int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
915void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100916void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
917 struct list_head *validated,
918 struct amdgpu_bo_list_entry *entry);
Christian Königee1782c2015-12-11 21:01:23 +0100919void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100920void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
921 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100922int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100923 struct amdgpu_sync *sync, struct fence *fence,
924 unsigned *vm_id, uint64_t *vm_pd_addr);
Christian König8b4fb002015-11-15 16:04:16 +0100925void amdgpu_vm_flush(struct amdgpu_ring *ring,
Christian Königcffadc82016-03-01 13:34:49 +0100926 unsigned vm_id, uint64_t pd_addr,
927 uint32_t gds_base, uint32_t gds_size,
928 uint32_t gws_base, uint32_t gws_size,
929 uint32_t oa_base, uint32_t oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100930void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100931uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100932int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
933 struct amdgpu_vm *vm);
934int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
935 struct amdgpu_vm *vm);
936int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
937 struct amdgpu_sync *sync);
938int amdgpu_vm_bo_update(struct amdgpu_device *adev,
939 struct amdgpu_bo_va *bo_va,
940 struct ttm_mem_reg *mem);
941void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
942 struct amdgpu_bo *bo);
943struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
944 struct amdgpu_bo *bo);
945struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
946 struct amdgpu_vm *vm,
947 struct amdgpu_bo *bo);
948int amdgpu_vm_bo_map(struct amdgpu_device *adev,
949 struct amdgpu_bo_va *bo_va,
950 uint64_t addr, uint64_t offset,
951 uint64_t size, uint32_t flags);
952int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
953 struct amdgpu_bo_va *bo_va,
954 uint64_t addr);
955void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
956 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100957
Alex Deucher97b2e202015-04-20 16:51:00 -0400958/*
959 * context related structures
960 */
961
Christian König21c16bf2015-07-07 17:24:49 +0200962struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200963 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800964 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200965 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200966};
967
Alex Deucher97b2e202015-04-20 16:51:00 -0400968struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400969 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800970 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400971 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200972 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800973 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200974 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400975};
976
977struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400978 struct amdgpu_device *adev;
979 struct mutex lock;
980 /* protected by lock */
981 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400982};
983
Alex Deucher0b492a42015-08-16 22:48:26 -0400984struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
985int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
986
Christian König21c16bf2015-07-07 17:24:49 +0200987uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +0200988 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +0200989struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
990 struct amdgpu_ring *ring, uint64_t seq);
991
Alex Deucher0b492a42015-08-16 22:48:26 -0400992int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
993 struct drm_file *filp);
994
Christian Königefd4ccb2015-08-04 16:20:31 +0200995void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
996void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400997
Alex Deucher97b2e202015-04-20 16:51:00 -0400998/*
999 * file private structure
1000 */
1001
1002struct amdgpu_fpriv {
1003 struct amdgpu_vm vm;
1004 struct mutex bo_list_lock;
1005 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001006 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001007};
1008
1009/*
1010 * residency list
1011 */
1012
1013struct amdgpu_bo_list {
1014 struct mutex lock;
1015 struct amdgpu_bo *gds_obj;
1016 struct amdgpu_bo *gws_obj;
1017 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001018 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001019 unsigned num_entries;
1020 struct amdgpu_bo_list_entry *array;
1021};
1022
1023struct amdgpu_bo_list *
1024amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001025void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1026 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001027void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1028void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1029
1030/*
1031 * GFX stuff
1032 */
1033#include "clearstate_defs.h"
1034
1035struct amdgpu_rlc {
1036 /* for power gating */
1037 struct amdgpu_bo *save_restore_obj;
1038 uint64_t save_restore_gpu_addr;
1039 volatile uint32_t *sr_ptr;
1040 const u32 *reg_list;
1041 u32 reg_list_size;
1042 /* for clear state */
1043 struct amdgpu_bo *clear_state_obj;
1044 uint64_t clear_state_gpu_addr;
1045 volatile uint32_t *cs_ptr;
1046 const struct cs_section_def *cs_data;
1047 u32 clear_state_size;
1048 /* for cp tables */
1049 struct amdgpu_bo *cp_table_obj;
1050 uint64_t cp_table_gpu_addr;
1051 volatile uint32_t *cp_table_ptr;
1052 u32 cp_table_size;
1053};
1054
1055struct amdgpu_mec {
1056 struct amdgpu_bo *hpd_eop_obj;
1057 u64 hpd_eop_gpu_addr;
1058 u32 num_pipe;
1059 u32 num_mec;
1060 u32 num_queue;
1061};
1062
1063/*
1064 * GPU scratch registers structures, functions & helpers
1065 */
1066struct amdgpu_scratch {
1067 unsigned num_reg;
1068 uint32_t reg_base;
1069 bool free[32];
1070 uint32_t reg[32];
1071};
1072
1073/*
1074 * GFX configurations
1075 */
1076struct amdgpu_gca_config {
1077 unsigned max_shader_engines;
1078 unsigned max_tile_pipes;
1079 unsigned max_cu_per_sh;
1080 unsigned max_sh_per_se;
1081 unsigned max_backends_per_se;
1082 unsigned max_texture_channel_caches;
1083 unsigned max_gprs;
1084 unsigned max_gs_threads;
1085 unsigned max_hw_contexts;
1086 unsigned sc_prim_fifo_size_frontend;
1087 unsigned sc_prim_fifo_size_backend;
1088 unsigned sc_hiz_tile_fifo_size;
1089 unsigned sc_earlyz_tile_fifo_size;
1090
1091 unsigned num_tile_pipes;
1092 unsigned backend_enable_mask;
1093 unsigned mem_max_burst_length_bytes;
1094 unsigned mem_row_size_in_kb;
1095 unsigned shader_engine_tile_size;
1096 unsigned num_gpus;
1097 unsigned multi_gpu_tile_size;
1098 unsigned mc_arb_ramcfg;
1099 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001100 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001101
1102 uint32_t tile_mode_array[32];
1103 uint32_t macrotile_mode_array[16];
1104};
1105
1106struct amdgpu_gfx {
1107 struct mutex gpu_clock_mutex;
1108 struct amdgpu_gca_config config;
1109 struct amdgpu_rlc rlc;
1110 struct amdgpu_mec mec;
1111 struct amdgpu_scratch scratch;
1112 const struct firmware *me_fw; /* ME firmware */
1113 uint32_t me_fw_version;
1114 const struct firmware *pfp_fw; /* PFP firmware */
1115 uint32_t pfp_fw_version;
1116 const struct firmware *ce_fw; /* CE firmware */
1117 uint32_t ce_fw_version;
1118 const struct firmware *rlc_fw; /* RLC firmware */
1119 uint32_t rlc_fw_version;
1120 const struct firmware *mec_fw; /* MEC firmware */
1121 uint32_t mec_fw_version;
1122 const struct firmware *mec2_fw; /* MEC2 firmware */
1123 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001124 uint32_t me_feature_version;
1125 uint32_t ce_feature_version;
1126 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001127 uint32_t rlc_feature_version;
1128 uint32_t mec_feature_version;
1129 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001130 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1131 unsigned num_gfx_rings;
1132 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1133 unsigned num_compute_rings;
1134 struct amdgpu_irq_src eop_irq;
1135 struct amdgpu_irq_src priv_reg_irq;
1136 struct amdgpu_irq_src priv_inst_irq;
1137 /* gfx status */
1138 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001139 /* ce ram size*/
1140 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001141};
1142
Christian Königb07c60c2016-01-31 12:29:04 +01001143int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001144 unsigned size, struct amdgpu_ib *ib);
Monk Liucc55c452016-03-17 10:47:07 +08001145void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001146int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001147 struct amdgpu_ib *ib, struct fence *last_vm_update,
Christian Königec72b802016-02-01 11:56:35 +01001148 struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001149int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1150void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1151int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001152int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001153void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001154void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001155void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001156void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001157unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1158 uint32_t **data);
1159int amdgpu_ring_restore(struct amdgpu_ring *ring,
1160 unsigned size, uint32_t *data);
1161int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1162 unsigned ring_size, u32 nop, u32 align_mask,
1163 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1164 enum amdgpu_ring_type ring_type);
1165void amdgpu_ring_fini(struct amdgpu_ring *ring);
1166
1167/*
1168 * CS.
1169 */
1170struct amdgpu_cs_chunk {
1171 uint32_t chunk_id;
1172 uint32_t length_dw;
1173 uint32_t *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001174};
1175
1176struct amdgpu_cs_parser {
1177 struct amdgpu_device *adev;
1178 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001179 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001180
Alex Deucher97b2e202015-04-20 16:51:00 -04001181 /* chunks */
1182 unsigned nchunks;
1183 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001184
Christian König50838c82016-02-03 13:44:52 +01001185 /* scheduler job object */
1186 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001187
Christian Königc3cca412015-12-15 14:41:33 +01001188 /* buffer objects */
1189 struct ww_acquire_ctx ticket;
1190 struct amdgpu_bo_list *bo_list;
1191 struct amdgpu_bo_list_entry vm_pd;
1192 struct list_head validated;
1193 struct fence *fence;
1194 uint64_t bytes_moved_threshold;
1195 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001196
1197 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001198 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001199};
1200
Chunming Zhoubb977d32015-08-18 15:16:40 +08001201struct amdgpu_job {
1202 struct amd_sched_job base;
1203 struct amdgpu_device *adev;
Christian Königb07c60c2016-01-31 12:29:04 +01001204 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001205 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001206 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001207 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001208 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001209 void *owner;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001210 struct amdgpu_user_fence uf;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001211};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001212#define to_amdgpu_job(sched_job) \
1213 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001214
Christian König7270f832016-01-31 11:00:41 +01001215static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1216 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001217{
Christian König50838c82016-02-03 13:44:52 +01001218 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001219}
1220
Christian König7270f832016-01-31 11:00:41 +01001221static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1222 uint32_t ib_idx, int idx,
1223 uint32_t value)
1224{
Christian König50838c82016-02-03 13:44:52 +01001225 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001226}
1227
Alex Deucher97b2e202015-04-20 16:51:00 -04001228/*
1229 * Writeback
1230 */
1231#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1232
1233struct amdgpu_wb {
1234 struct amdgpu_bo *wb_obj;
1235 volatile uint32_t *wb;
1236 uint64_t gpu_addr;
1237 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1238 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1239};
1240
1241int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1242void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1243
Alex Deucher97b2e202015-04-20 16:51:00 -04001244
Alex Deucher97b2e202015-04-20 16:51:00 -04001245
1246enum amdgpu_int_thermal_type {
1247 THERMAL_TYPE_NONE,
1248 THERMAL_TYPE_EXTERNAL,
1249 THERMAL_TYPE_EXTERNAL_GPIO,
1250 THERMAL_TYPE_RV6XX,
1251 THERMAL_TYPE_RV770,
1252 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1253 THERMAL_TYPE_EVERGREEN,
1254 THERMAL_TYPE_SUMO,
1255 THERMAL_TYPE_NI,
1256 THERMAL_TYPE_SI,
1257 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1258 THERMAL_TYPE_CI,
1259 THERMAL_TYPE_KV,
1260};
1261
1262enum amdgpu_dpm_auto_throttle_src {
1263 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1264 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1265};
1266
1267enum amdgpu_dpm_event_src {
1268 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1269 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1270 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1271 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1272 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1273};
1274
1275#define AMDGPU_MAX_VCE_LEVELS 6
1276
1277enum amdgpu_vce_level {
1278 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1279 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1280 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1281 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1282 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1283 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1284};
1285
1286struct amdgpu_ps {
1287 u32 caps; /* vbios flags */
1288 u32 class; /* vbios flags */
1289 u32 class2; /* vbios flags */
1290 /* UVD clocks */
1291 u32 vclk;
1292 u32 dclk;
1293 /* VCE clocks */
1294 u32 evclk;
1295 u32 ecclk;
1296 bool vce_active;
1297 enum amdgpu_vce_level vce_level;
1298 /* asic priv */
1299 void *ps_priv;
1300};
1301
1302struct amdgpu_dpm_thermal {
1303 /* thermal interrupt work */
1304 struct work_struct work;
1305 /* low temperature threshold */
1306 int min_temp;
1307 /* high temperature threshold */
1308 int max_temp;
1309 /* was last interrupt low to high or high to low */
1310 bool high_to_low;
1311 /* interrupt source */
1312 struct amdgpu_irq_src irq;
1313};
1314
1315enum amdgpu_clk_action
1316{
1317 AMDGPU_SCLK_UP = 1,
1318 AMDGPU_SCLK_DOWN
1319};
1320
1321struct amdgpu_blacklist_clocks
1322{
1323 u32 sclk;
1324 u32 mclk;
1325 enum amdgpu_clk_action action;
1326};
1327
1328struct amdgpu_clock_and_voltage_limits {
1329 u32 sclk;
1330 u32 mclk;
1331 u16 vddc;
1332 u16 vddci;
1333};
1334
1335struct amdgpu_clock_array {
1336 u32 count;
1337 u32 *values;
1338};
1339
1340struct amdgpu_clock_voltage_dependency_entry {
1341 u32 clk;
1342 u16 v;
1343};
1344
1345struct amdgpu_clock_voltage_dependency_table {
1346 u32 count;
1347 struct amdgpu_clock_voltage_dependency_entry *entries;
1348};
1349
1350union amdgpu_cac_leakage_entry {
1351 struct {
1352 u16 vddc;
1353 u32 leakage;
1354 };
1355 struct {
1356 u16 vddc1;
1357 u16 vddc2;
1358 u16 vddc3;
1359 };
1360};
1361
1362struct amdgpu_cac_leakage_table {
1363 u32 count;
1364 union amdgpu_cac_leakage_entry *entries;
1365};
1366
1367struct amdgpu_phase_shedding_limits_entry {
1368 u16 voltage;
1369 u32 sclk;
1370 u32 mclk;
1371};
1372
1373struct amdgpu_phase_shedding_limits_table {
1374 u32 count;
1375 struct amdgpu_phase_shedding_limits_entry *entries;
1376};
1377
1378struct amdgpu_uvd_clock_voltage_dependency_entry {
1379 u32 vclk;
1380 u32 dclk;
1381 u16 v;
1382};
1383
1384struct amdgpu_uvd_clock_voltage_dependency_table {
1385 u8 count;
1386 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1387};
1388
1389struct amdgpu_vce_clock_voltage_dependency_entry {
1390 u32 ecclk;
1391 u32 evclk;
1392 u16 v;
1393};
1394
1395struct amdgpu_vce_clock_voltage_dependency_table {
1396 u8 count;
1397 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1398};
1399
1400struct amdgpu_ppm_table {
1401 u8 ppm_design;
1402 u16 cpu_core_number;
1403 u32 platform_tdp;
1404 u32 small_ac_platform_tdp;
1405 u32 platform_tdc;
1406 u32 small_ac_platform_tdc;
1407 u32 apu_tdp;
1408 u32 dgpu_tdp;
1409 u32 dgpu_ulv_power;
1410 u32 tj_max;
1411};
1412
1413struct amdgpu_cac_tdp_table {
1414 u16 tdp;
1415 u16 configurable_tdp;
1416 u16 tdc;
1417 u16 battery_power_limit;
1418 u16 small_power_limit;
1419 u16 low_cac_leakage;
1420 u16 high_cac_leakage;
1421 u16 maximum_power_delivery_limit;
1422};
1423
1424struct amdgpu_dpm_dynamic_state {
1425 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1426 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1427 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1428 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1429 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1430 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1431 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1432 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1433 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1434 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1435 struct amdgpu_clock_array valid_sclk_values;
1436 struct amdgpu_clock_array valid_mclk_values;
1437 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1438 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1439 u32 mclk_sclk_ratio;
1440 u32 sclk_mclk_delta;
1441 u16 vddc_vddci_delta;
1442 u16 min_vddc_for_pcie_gen2;
1443 struct amdgpu_cac_leakage_table cac_leakage_table;
1444 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1445 struct amdgpu_ppm_table *ppm_table;
1446 struct amdgpu_cac_tdp_table *cac_tdp_table;
1447};
1448
1449struct amdgpu_dpm_fan {
1450 u16 t_min;
1451 u16 t_med;
1452 u16 t_high;
1453 u16 pwm_min;
1454 u16 pwm_med;
1455 u16 pwm_high;
1456 u8 t_hyst;
1457 u32 cycle_delay;
1458 u16 t_max;
1459 u8 control_mode;
1460 u16 default_max_fan_pwm;
1461 u16 default_fan_output_sensitivity;
1462 u16 fan_output_sensitivity;
1463 bool ucode_fan_control;
1464};
1465
1466enum amdgpu_pcie_gen {
1467 AMDGPU_PCIE_GEN1 = 0,
1468 AMDGPU_PCIE_GEN2 = 1,
1469 AMDGPU_PCIE_GEN3 = 2,
1470 AMDGPU_PCIE_GEN_INVALID = 0xffff
1471};
1472
1473enum amdgpu_dpm_forced_level {
1474 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1475 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1476 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001477 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001478};
1479
1480struct amdgpu_vce_state {
1481 /* vce clocks */
1482 u32 evclk;
1483 u32 ecclk;
1484 /* gpu clocks */
1485 u32 sclk;
1486 u32 mclk;
1487 u8 clk_idx;
1488 u8 pstate;
1489};
1490
1491struct amdgpu_dpm_funcs {
1492 int (*get_temperature)(struct amdgpu_device *adev);
1493 int (*pre_set_power_state)(struct amdgpu_device *adev);
1494 int (*set_power_state)(struct amdgpu_device *adev);
1495 void (*post_set_power_state)(struct amdgpu_device *adev);
1496 void (*display_configuration_changed)(struct amdgpu_device *adev);
1497 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1498 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1499 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1500 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1501 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1502 bool (*vblank_too_short)(struct amdgpu_device *adev);
1503 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001504 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001505 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1506 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1507 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1508 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1509 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1510};
1511
1512struct amdgpu_dpm {
1513 struct amdgpu_ps *ps;
1514 /* number of valid power states */
1515 int num_ps;
1516 /* current power state that is active */
1517 struct amdgpu_ps *current_ps;
1518 /* requested power state */
1519 struct amdgpu_ps *requested_ps;
1520 /* boot up power state */
1521 struct amdgpu_ps *boot_ps;
1522 /* default uvd power state */
1523 struct amdgpu_ps *uvd_ps;
1524 /* vce requirements */
1525 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1526 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001527 enum amd_pm_state_type state;
1528 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001529 u32 platform_caps;
1530 u32 voltage_response_time;
1531 u32 backbias_response_time;
1532 void *priv;
1533 u32 new_active_crtcs;
1534 int new_active_crtc_count;
1535 u32 current_active_crtcs;
1536 int current_active_crtc_count;
1537 struct amdgpu_dpm_dynamic_state dyn_state;
1538 struct amdgpu_dpm_fan fan;
1539 u32 tdp_limit;
1540 u32 near_tdp_limit;
1541 u32 near_tdp_limit_adjusted;
1542 u32 sq_ramping_threshold;
1543 u32 cac_leakage;
1544 u16 tdp_od_limit;
1545 u32 tdp_adjustment;
1546 u16 load_line_slope;
1547 bool power_control;
1548 bool ac_power;
1549 /* special states active */
1550 bool thermal_active;
1551 bool uvd_active;
1552 bool vce_active;
1553 /* thermal handling */
1554 struct amdgpu_dpm_thermal thermal;
1555 /* forced levels */
1556 enum amdgpu_dpm_forced_level forced_level;
1557};
1558
1559struct amdgpu_pm {
1560 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001561 u32 current_sclk;
1562 u32 current_mclk;
1563 u32 default_sclk;
1564 u32 default_mclk;
1565 struct amdgpu_i2c_chan *i2c_bus;
1566 /* internal thermal controller on rv6xx+ */
1567 enum amdgpu_int_thermal_type int_thermal_type;
1568 struct device *int_hwmon_dev;
1569 /* fan control parameters */
1570 bool no_fan;
1571 u8 fan_pulses_per_revolution;
1572 u8 fan_min_rpm;
1573 u8 fan_max_rpm;
1574 /* dpm */
1575 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001576 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001577 struct amdgpu_dpm dpm;
1578 const struct firmware *fw; /* SMC firmware */
1579 uint32_t fw_version;
1580 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001581 uint32_t pcie_gen_mask;
1582 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001583 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001584};
1585
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001586void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1587
Alex Deucher97b2e202015-04-20 16:51:00 -04001588/*
1589 * UVD
1590 */
1591#define AMDGPU_MAX_UVD_HANDLES 10
1592#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1593#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1594#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1595
1596struct amdgpu_uvd {
1597 struct amdgpu_bo *vcpu_bo;
1598 void *cpu_addr;
1599 uint64_t gpu_addr;
Leo Liu3f99dd82016-04-01 10:36:06 -04001600 void *saved_bo;
Alex Deucher97b2e202015-04-20 16:51:00 -04001601 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1602 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1603 struct delayed_work idle_work;
1604 const struct firmware *fw; /* UVD firmware */
1605 struct amdgpu_ring ring;
1606 struct amdgpu_irq_src irq;
1607 bool address_64_bit;
Christian Königead833e2016-02-10 14:35:19 +01001608 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001609};
1610
1611/*
1612 * VCE
1613 */
1614#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001615#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1616
Alex Deucher6a585772015-07-10 14:16:24 -04001617#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1618#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1619
Alex Deucher97b2e202015-04-20 16:51:00 -04001620struct amdgpu_vce {
1621 struct amdgpu_bo *vcpu_bo;
1622 uint64_t gpu_addr;
1623 unsigned fw_version;
1624 unsigned fb_version;
1625 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1626 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001627 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001628 struct delayed_work idle_work;
1629 const struct firmware *fw; /* VCE firmware */
1630 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1631 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001632 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001633 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001634};
1635
1636/*
1637 * SDMA
1638 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001639struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001640 /* SDMA firmware */
1641 const struct firmware *fw;
1642 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001643 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001644
1645 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001646 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001647};
1648
Alex Deucherc113ea12015-10-08 16:30:37 -04001649struct amdgpu_sdma {
1650 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1651 struct amdgpu_irq_src trap_irq;
1652 struct amdgpu_irq_src illegal_inst_irq;
1653 int num_instances;
1654};
1655
Alex Deucher97b2e202015-04-20 16:51:00 -04001656/*
1657 * Firmware
1658 */
1659struct amdgpu_firmware {
1660 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1661 bool smu_load;
1662 struct amdgpu_bo *fw_buf;
1663 unsigned int fw_size;
1664};
1665
1666/*
1667 * Benchmarking
1668 */
1669void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1670
1671
1672/*
1673 * Testing
1674 */
1675void amdgpu_test_moves(struct amdgpu_device *adev);
1676void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1677 struct amdgpu_ring *cpA,
1678 struct amdgpu_ring *cpB);
1679void amdgpu_test_syncing(struct amdgpu_device *adev);
1680
1681/*
1682 * MMU Notifier
1683 */
1684#if defined(CONFIG_MMU_NOTIFIER)
1685int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1686void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1687#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001688static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001689{
1690 return -ENODEV;
1691}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001692static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001693#endif
1694
1695/*
1696 * Debugfs
1697 */
1698struct amdgpu_debugfs {
1699 struct drm_info_list *files;
1700 unsigned num_files;
1701};
1702
1703int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1704 struct drm_info_list *files,
1705 unsigned nfiles);
1706int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1707
1708#if defined(CONFIG_DEBUG_FS)
1709int amdgpu_debugfs_init(struct drm_minor *minor);
1710void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1711#endif
1712
1713/*
1714 * amdgpu smumgr functions
1715 */
1716struct amdgpu_smumgr_funcs {
1717 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1718 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1719 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1720};
1721
1722/*
1723 * amdgpu smumgr
1724 */
1725struct amdgpu_smumgr {
1726 struct amdgpu_bo *toc_buf;
1727 struct amdgpu_bo *smu_buf;
1728 /* asic priv smu data */
1729 void *priv;
1730 spinlock_t smu_lock;
1731 /* smumgr functions */
1732 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1733 /* ucode loading complete flag */
1734 uint32_t fw_flags;
1735};
1736
1737/*
1738 * ASIC specific register table accessible by UMD
1739 */
1740struct amdgpu_allowed_register_entry {
1741 uint32_t reg_offset;
1742 bool untouched;
1743 bool grbm_indexed;
1744};
1745
1746struct amdgpu_cu_info {
1747 uint32_t number; /* total active CU number */
1748 uint32_t ao_cu_mask;
1749 uint32_t bitmap[4][4];
1750};
1751
1752
1753/*
1754 * ASIC specific functions.
1755 */
1756struct amdgpu_asic_funcs {
1757 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001758 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1759 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001760 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1761 u32 sh_num, u32 reg_offset, u32 *value);
1762 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1763 int (*reset)(struct amdgpu_device *adev);
1764 /* wait for mc_idle */
1765 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1766 /* get the reference clock */
1767 u32 (*get_xclk)(struct amdgpu_device *adev);
1768 /* get the gpu clock counter */
1769 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1770 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1771 /* MM block clocks */
1772 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1773 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1774};
1775
1776/*
1777 * IOCTL.
1778 */
1779int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1780 struct drm_file *filp);
1781int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1782 struct drm_file *filp);
1783
1784int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1785 struct drm_file *filp);
1786int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1787 struct drm_file *filp);
1788int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1789 struct drm_file *filp);
1790int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1791 struct drm_file *filp);
1792int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1793 struct drm_file *filp);
1794int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1795 struct drm_file *filp);
1796int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1797int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1798
1799int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1800 struct drm_file *filp);
1801
1802/* VRAM scratch page for HDP bug, default vram page */
1803struct amdgpu_vram_scratch {
1804 struct amdgpu_bo *robj;
1805 volatile uint32_t *ptr;
1806 u64 gpu_addr;
1807};
1808
1809/*
1810 * ACPI
1811 */
1812struct amdgpu_atif_notification_cfg {
1813 bool enabled;
1814 int command_code;
1815};
1816
1817struct amdgpu_atif_notifications {
1818 bool display_switch;
1819 bool expansion_mode_change;
1820 bool thermal_state;
1821 bool forced_power_state;
1822 bool system_power_state;
1823 bool display_conf_change;
1824 bool px_gfx_switch;
1825 bool brightness_change;
1826 bool dgpu_display_event;
1827};
1828
1829struct amdgpu_atif_functions {
1830 bool system_params;
1831 bool sbios_requests;
1832 bool select_active_disp;
1833 bool lid_state;
1834 bool get_tv_standard;
1835 bool set_tv_standard;
1836 bool get_panel_expansion_mode;
1837 bool set_panel_expansion_mode;
1838 bool temperature_change;
1839 bool graphics_device_types;
1840};
1841
1842struct amdgpu_atif {
1843 struct amdgpu_atif_notifications notifications;
1844 struct amdgpu_atif_functions functions;
1845 struct amdgpu_atif_notification_cfg notification_cfg;
1846 struct amdgpu_encoder *encoder_for_bl;
1847};
1848
1849struct amdgpu_atcs_functions {
1850 bool get_ext_state;
1851 bool pcie_perf_req;
1852 bool pcie_dev_rdy;
1853 bool pcie_bus_width;
1854};
1855
1856struct amdgpu_atcs {
1857 struct amdgpu_atcs_functions functions;
1858};
1859
Alex Deucher97b2e202015-04-20 16:51:00 -04001860/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001861 * CGS
1862 */
1863void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1864void amdgpu_cgs_destroy_device(void *cgs_device);
1865
1866
1867/*
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001868 * CGS
1869 */
1870void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1871void amdgpu_cgs_destroy_device(void *cgs_device);
1872
1873
Alex Deucher7e471e62016-02-01 11:13:04 -05001874/* GPU virtualization */
1875struct amdgpu_virtualization {
1876 bool supports_sr_iov;
1877};
1878
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001879/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001880 * Core structure, functions and helpers.
1881 */
1882typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1883typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1884
1885typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1886typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1887
Alex Deucher8faf0e02015-07-28 11:50:31 -04001888struct amdgpu_ip_block_status {
1889 bool valid;
1890 bool sw;
1891 bool hw;
1892};
1893
Alex Deucher97b2e202015-04-20 16:51:00 -04001894struct amdgpu_device {
1895 struct device *dev;
1896 struct drm_device *ddev;
1897 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001898
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001899#ifdef CONFIG_DRM_AMD_ACP
1900 struct amdgpu_acp acp;
1901#endif
1902
Alex Deucher97b2e202015-04-20 16:51:00 -04001903 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001904 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001905 uint32_t family;
1906 uint32_t rev_id;
1907 uint32_t external_rev_id;
1908 unsigned long flags;
1909 int usec_timeout;
1910 const struct amdgpu_asic_funcs *asic_funcs;
1911 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001912 bool need_dma32;
1913 bool accel_working;
Alex Deucher97b2e202015-04-20 16:51:00 -04001914 struct work_struct reset_work;
1915 struct notifier_block acpi_nb;
1916 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1917 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1918 unsigned debugfs_count;
1919#if defined(CONFIG_DEBUG_FS)
1920 struct dentry *debugfs_regs;
1921#endif
1922 struct amdgpu_atif atif;
1923 struct amdgpu_atcs atcs;
1924 struct mutex srbm_mutex;
1925 /* GRBM index mutex. Protects concurrent access to GRBM index */
1926 struct mutex grbm_idx_mutex;
1927 struct dev_pm_domain vga_pm_domain;
1928 bool have_disp_power_ref;
1929
1930 /* BIOS */
1931 uint8_t *bios;
1932 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04001933 struct amdgpu_bo *stollen_vga_memory;
1934 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1935
1936 /* Register/doorbell mmio */
1937 resource_size_t rmmio_base;
1938 resource_size_t rmmio_size;
1939 void __iomem *rmmio;
1940 /* protects concurrent MM_INDEX/DATA based register access */
1941 spinlock_t mmio_idx_lock;
1942 /* protects concurrent SMC based register access */
1943 spinlock_t smc_idx_lock;
1944 amdgpu_rreg_t smc_rreg;
1945 amdgpu_wreg_t smc_wreg;
1946 /* protects concurrent PCIE register access */
1947 spinlock_t pcie_idx_lock;
1948 amdgpu_rreg_t pcie_rreg;
1949 amdgpu_wreg_t pcie_wreg;
1950 /* protects concurrent UVD register access */
1951 spinlock_t uvd_ctx_idx_lock;
1952 amdgpu_rreg_t uvd_ctx_rreg;
1953 amdgpu_wreg_t uvd_ctx_wreg;
1954 /* protects concurrent DIDT register access */
1955 spinlock_t didt_idx_lock;
1956 amdgpu_rreg_t didt_rreg;
1957 amdgpu_wreg_t didt_wreg;
1958 /* protects concurrent ENDPOINT (audio) register access */
1959 spinlock_t audio_endpt_idx_lock;
1960 amdgpu_block_rreg_t audio_endpt_rreg;
1961 amdgpu_block_wreg_t audio_endpt_wreg;
1962 void __iomem *rio_mem;
1963 resource_size_t rio_mem_size;
1964 struct amdgpu_doorbell doorbell;
1965
1966 /* clock/pll info */
1967 struct amdgpu_clock clock;
1968
1969 /* MC */
1970 struct amdgpu_mc mc;
1971 struct amdgpu_gart gart;
1972 struct amdgpu_dummy_page dummy_page;
1973 struct amdgpu_vm_manager vm_manager;
1974
1975 /* memory management */
1976 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001977 struct amdgpu_vram_scratch vram_scratch;
1978 struct amdgpu_wb wb;
1979 atomic64_t vram_usage;
1980 atomic64_t vram_vis_usage;
1981 atomic64_t gtt_usage;
1982 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02001983 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001984
1985 /* display */
1986 struct amdgpu_mode_info mode_info;
1987 struct work_struct hotplug_work;
1988 struct amdgpu_irq_src crtc_irq;
1989 struct amdgpu_irq_src pageflip_irq;
1990 struct amdgpu_irq_src hpd_irq;
1991
1992 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04001993 unsigned fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001994 unsigned num_rings;
1995 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1996 bool ib_pool_ready;
1997 struct amdgpu_sa_manager ring_tmp_bo;
1998
1999 /* interrupts */
2000 struct amdgpu_irq irq;
2001
Alex Deucher1f7371b2015-12-02 17:46:21 -05002002 /* powerplay */
2003 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002004 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002005 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002006
Alex Deucher97b2e202015-04-20 16:51:00 -04002007 /* dpm */
2008 struct amdgpu_pm pm;
2009 u32 cg_flags;
2010 u32 pg_flags;
2011
2012 /* amdgpu smumgr */
2013 struct amdgpu_smumgr smu;
2014
2015 /* gfx */
2016 struct amdgpu_gfx gfx;
2017
2018 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002019 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002020
2021 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002022 struct amdgpu_uvd uvd;
2023
2024 /* vce */
2025 struct amdgpu_vce vce;
2026
2027 /* firmwares */
2028 struct amdgpu_firmware firmware;
2029
2030 /* GDS */
2031 struct amdgpu_gds gds;
2032
2033 const struct amdgpu_ip_block_version *ip_blocks;
2034 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002035 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002036 struct mutex mn_lock;
2037 DECLARE_HASHTABLE(mn_hash, 7);
2038
2039 /* tracking pinned memory */
2040 u64 vram_pin_size;
2041 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002042
2043 /* amdkfd interface */
2044 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002045
Alex Deucher7e471e62016-02-01 11:13:04 -05002046 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002047};
2048
2049bool amdgpu_device_is_px(struct drm_device *dev);
2050int amdgpu_device_init(struct amdgpu_device *adev,
2051 struct drm_device *ddev,
2052 struct pci_dev *pdev,
2053 uint32_t flags);
2054void amdgpu_device_fini(struct amdgpu_device *adev);
2055int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2056
2057uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2058 bool always_indirect);
2059void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2060 bool always_indirect);
2061u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2062void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2063
2064u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2065void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2066
2067/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002068 * Registers read & write functions.
2069 */
2070#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2071#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2072#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2073#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2074#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2075#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2076#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2077#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2078#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2079#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2080#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2081#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2082#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2083#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2084#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2085#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2086#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2087#define WREG32_P(reg, val, mask) \
2088 do { \
2089 uint32_t tmp_ = RREG32(reg); \
2090 tmp_ &= (mask); \
2091 tmp_ |= ((val) & ~(mask)); \
2092 WREG32(reg, tmp_); \
2093 } while (0)
2094#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2095#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2096#define WREG32_PLL_P(reg, val, mask) \
2097 do { \
2098 uint32_t tmp_ = RREG32_PLL(reg); \
2099 tmp_ &= (mask); \
2100 tmp_ |= ((val) & ~(mask)); \
2101 WREG32_PLL(reg, tmp_); \
2102 } while (0)
2103#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2104#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2105#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2106
2107#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2108#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2109
2110#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2111#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2112
2113#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2114 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2115 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2116
2117#define REG_GET_FIELD(value, reg, field) \
2118 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2119
2120/*
2121 * BIOS helpers.
2122 */
2123#define RBIOS8(i) (adev->bios[i])
2124#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2125#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2126
2127/*
2128 * RING helpers.
2129 */
2130static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2131{
2132 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002133 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002134 ring->ring[ring->wptr++] = v;
2135 ring->wptr &= ring->ptr_mask;
2136 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002137}
2138
Alex Deucherc113ea12015-10-08 16:30:37 -04002139static inline struct amdgpu_sdma_instance *
2140amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002141{
2142 struct amdgpu_device *adev = ring->adev;
2143 int i;
2144
Alex Deucherc113ea12015-10-08 16:30:37 -04002145 for (i = 0; i < adev->sdma.num_instances; i++)
2146 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002147 break;
2148
2149 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002150 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002151 else
2152 return NULL;
2153}
2154
Alex Deucher97b2e202015-04-20 16:51:00 -04002155/*
2156 * ASICs macro.
2157 */
2158#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2159#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2160#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2161#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2162#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2163#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2164#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2165#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002166#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002167#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2168#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2169#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2170#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2171#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002172#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002173#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002174#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2175#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2176#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002177#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2178#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2179#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2180#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
Christian Königb8c7b392016-03-01 15:42:52 +01002181#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002182#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002183#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002184#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002185#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002186#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002187#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002188#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2189#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002190#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2191#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2192#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2193#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2194#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2195#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2196#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2197#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2198#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2199#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2200#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2201#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2202#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2203#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2204#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2205#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2206#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2207#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2208#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002209#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002210#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002211#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2212#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2213#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2214#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002215#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002216#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002217#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Rex Zhu3af76f22015-10-15 17:23:43 +08002218
2219#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002220 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002221 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002222 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002223
2224#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002225 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002226 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002227 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002228
2229#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002230 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002231 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002232 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002233
2234#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002235 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002236 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002237 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002238
2239#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002240 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002241 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002242 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002243
Rex Zhu1b5708f2015-11-10 18:25:24 -05002244#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002245 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002246 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002247 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002248
2249#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002250 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002251 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002252 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002253
2254
2255#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002256 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002257 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002258 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002259
2260#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002261 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002262 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002263 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002264
2265#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002266 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002267 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002268 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002269
2270#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002271 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002272 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002273 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002274
2275#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002276 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002277
2278#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002279 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002280
Eric Huangf3898ea2015-12-11 16:24:34 -05002281#define amdgpu_dpm_get_pp_num_states(adev, data) \
2282 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2283
2284#define amdgpu_dpm_get_pp_table(adev, table) \
2285 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2286
2287#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2288 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2289
2290#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2291 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2292
2293#define amdgpu_dpm_force_clock_level(adev, type, level) \
2294 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2295
Jammy Zhoue61710c2015-11-10 18:31:08 -05002296#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002297 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002298
2299#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2300
2301/* Common functions */
2302int amdgpu_gpu_reset(struct amdgpu_device *adev);
2303void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2304bool amdgpu_card_posted(struct amdgpu_device *adev);
2305void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002306
Alex Deucher97b2e202015-04-20 16:51:00 -04002307int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2308int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2309 u32 ip_instance, u32 ring,
2310 struct amdgpu_ring **out_ring);
2311void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2312bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002313int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002314int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2315 uint32_t flags);
2316bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002317struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002318bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2319 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002320bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2321 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002322bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2323uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2324 struct ttm_mem_reg *mem);
2325void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2326void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2327void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2328void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2329 const u32 *registers,
2330 const u32 array_size);
2331
2332bool amdgpu_device_is_px(struct drm_device *dev);
2333/* atpx handler */
2334#if defined(CONFIG_VGA_SWITCHEROO)
2335void amdgpu_register_atpx_handler(void);
2336void amdgpu_unregister_atpx_handler(void);
2337#else
2338static inline void amdgpu_register_atpx_handler(void) {}
2339static inline void amdgpu_unregister_atpx_handler(void) {}
2340#endif
2341
2342/*
2343 * KMS
2344 */
2345extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2346extern int amdgpu_max_kms_ioctl;
2347
2348int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2349int amdgpu_driver_unload_kms(struct drm_device *dev);
2350void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2351int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2352void amdgpu_driver_postclose_kms(struct drm_device *dev,
2353 struct drm_file *file_priv);
2354void amdgpu_driver_preclose_kms(struct drm_device *dev,
2355 struct drm_file *file_priv);
2356int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2357int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002358u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2359int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2360void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2361int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002362 int *max_error,
2363 struct timeval *vblank_time,
2364 unsigned flags);
2365long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2366 unsigned long arg);
2367
2368/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002369 * functions used by amdgpu_encoder.c
2370 */
2371struct amdgpu_afmt_acr {
2372 u32 clock;
2373
2374 int n_32khz;
2375 int cts_32khz;
2376
2377 int n_44_1khz;
2378 int cts_44_1khz;
2379
2380 int n_48khz;
2381 int cts_48khz;
2382
2383};
2384
2385struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2386
2387/* amdgpu_acpi.c */
2388#if defined(CONFIG_ACPI)
2389int amdgpu_acpi_init(struct amdgpu_device *adev);
2390void amdgpu_acpi_fini(struct amdgpu_device *adev);
2391bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2392int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2393 u8 perf_req, bool advertise);
2394int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2395#else
2396static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2397static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2398#endif
2399
2400struct amdgpu_bo_va_mapping *
2401amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2402 uint64_t addr, struct amdgpu_bo **bo);
2403
2404#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002405#endif