blob: 5f2c3ca863db18b8691115a65518bb86bc854c48 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Takashi Iwai5aba4f82008-01-07 15:16:37 +010052static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
53static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
54static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
55static char *model[SNDRV_CARDS];
56static int position_fix[SNDRV_CARDS];
57static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(enable, bool, NULL, 0444);
66MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
67module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020070MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
71 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010073MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010074module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020075MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
76 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010078MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010079
Takashi Iwaidee1b662007-08-13 16:10:30 +020080#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020081/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Takashi Iwaidee1b662007-08-13 16:10:30 +020083/* reset the HD-audio controller in power save mode.
84 * this may give more power-saving, but will take longer time to
85 * wake up.
86 */
87static int power_save_controller = 1;
88module_param(power_save_controller, bool, 0644);
89MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
90#endif
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_LICENSE("GPL");
93MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
94 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070095 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020096 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010097 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010098 "{Intel, ICH9},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020099 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200100 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200101 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200102 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200103 "{ATI, RS780},"
104 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100105 "{ATI, RV630},"
106 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100107 "{ATI, RV670},"
108 "{ATI, RV635},"
109 "{ATI, RV620},"
110 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200111 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200112 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200113 "{SiS, SIS966},"
114 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115MODULE_DESCRIPTION("Intel HDA driver");
116
117#define SFX "hda-intel: "
118
Takashi Iwaicb53c622007-08-10 17:21:45 +0200119
120/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 * registers
122 */
123#define ICH6_REG_GCAP 0x00
124#define ICH6_REG_VMIN 0x02
125#define ICH6_REG_VMAJ 0x03
126#define ICH6_REG_OUTPAY 0x04
127#define ICH6_REG_INPAY 0x06
128#define ICH6_REG_GCTL 0x08
129#define ICH6_REG_WAKEEN 0x0c
130#define ICH6_REG_STATESTS 0x0e
131#define ICH6_REG_GSTS 0x10
132#define ICH6_REG_INTCTL 0x20
133#define ICH6_REG_INTSTS 0x24
134#define ICH6_REG_WALCLK 0x30
135#define ICH6_REG_SYNC 0x34
136#define ICH6_REG_CORBLBASE 0x40
137#define ICH6_REG_CORBUBASE 0x44
138#define ICH6_REG_CORBWP 0x48
139#define ICH6_REG_CORBRP 0x4A
140#define ICH6_REG_CORBCTL 0x4c
141#define ICH6_REG_CORBSTS 0x4d
142#define ICH6_REG_CORBSIZE 0x4e
143
144#define ICH6_REG_RIRBLBASE 0x50
145#define ICH6_REG_RIRBUBASE 0x54
146#define ICH6_REG_RIRBWP 0x58
147#define ICH6_REG_RINTCNT 0x5a
148#define ICH6_REG_RIRBCTL 0x5c
149#define ICH6_REG_RIRBSTS 0x5d
150#define ICH6_REG_RIRBSIZE 0x5e
151
152#define ICH6_REG_IC 0x60
153#define ICH6_REG_IR 0x64
154#define ICH6_REG_IRS 0x68
155#define ICH6_IRS_VALID (1<<1)
156#define ICH6_IRS_BUSY (1<<0)
157
158#define ICH6_REG_DPLBASE 0x70
159#define ICH6_REG_DPUBASE 0x74
160#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
161
162/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
163enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
164
165/* stream register offsets from stream base */
166#define ICH6_REG_SD_CTL 0x00
167#define ICH6_REG_SD_STS 0x03
168#define ICH6_REG_SD_LPIB 0x04
169#define ICH6_REG_SD_CBL 0x08
170#define ICH6_REG_SD_LVI 0x0c
171#define ICH6_REG_SD_FIFOW 0x0e
172#define ICH6_REG_SD_FIFOSIZE 0x10
173#define ICH6_REG_SD_FORMAT 0x12
174#define ICH6_REG_SD_BDLPL 0x18
175#define ICH6_REG_SD_BDLPU 0x1c
176
177/* PCI space */
178#define ICH6_PCIREG_TCSEL 0x44
179
180/*
181 * other constants
182 */
183
184/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200185/* ICH, ATI and VIA have 4 playback and 4 capture */
186#define ICH6_CAPTURE_INDEX 0
187#define ICH6_NUM_CAPTURE 4
188#define ICH6_PLAYBACK_INDEX 4
189#define ICH6_NUM_PLAYBACK 4
190
191/* ULI has 6 playback and 5 capture */
192#define ULI_CAPTURE_INDEX 0
193#define ULI_NUM_CAPTURE 5
194#define ULI_PLAYBACK_INDEX 5
195#define ULI_NUM_PLAYBACK 6
196
Felix Kuehling778b6e12006-05-17 11:22:21 +0200197/* ATI HDMI has 1 playback and 0 capture */
198#define ATIHDMI_CAPTURE_INDEX 0
199#define ATIHDMI_NUM_CAPTURE 0
200#define ATIHDMI_PLAYBACK_INDEX 0
201#define ATIHDMI_NUM_PLAYBACK 1
202
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200203/* this number is statically defined for simplicity */
204#define MAX_AZX_DEV 16
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200207#define BDL_SIZE PAGE_ALIGN(8192)
208#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209/* max buffer size - no h/w limit, you can increase as you like */
210#define AZX_MAX_BUF_SIZE (1024*1024*1024)
211/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200212#define AZX_MAX_AUDIO_PCMS 6
213#define AZX_MAX_MODEM_PCMS 2
214#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216/* RIRB int mask: overrun[2], response[0] */
217#define RIRB_INT_RESPONSE 0x01
218#define RIRB_INT_OVERRUN 0x04
219#define RIRB_INT_MASK 0x05
220
221/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100222#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/* SD_CTL bits */
226#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
227#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
228#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
229#define SD_CTL_STREAM_TAG_SHIFT 20
230
231/* SD_CTL and SD_STS */
232#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
233#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
234#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200235#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
236 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238/* SD_STS */
239#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
240
241/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200242#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
243#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
244#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Matt41e2fce2005-07-04 17:49:55 +0200246/* GCTL unsolicited response enable bit */
247#define ICH6_GCTL_UREN (1<<8)
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249/* GCTL reset bit */
250#define ICH6_GCTL_RESET (1<<0)
251
252/* CORB/RIRB control, read/write pointer */
253#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
254#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
255#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
256/* below are so far hardcoded - should read registers in future */
257#define ICH6_MAX_CORB_ENTRIES 256
258#define ICH6_MAX_RIRB_ENTRIES 256
259
Takashi Iwaic74db862005-05-12 14:26:27 +0200260/* position fix mode */
261enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200262 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200263 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200264 POS_FIX_POSBUF,
265 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200266};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Frederick Lif5d40b32005-05-12 14:55:20 +0200268/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200269#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
270#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
271
Vinod Gda3fca22005-09-13 18:49:12 +0200272/* Defines for Nvidia HDA support */
273#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
274#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 */
278
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100279struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200280 u32 *bdl; /* virtual address of the BDL */
281 dma_addr_t bdl_addr; /* physical address of the BDL */
282 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Takashi Iwaid01ce992007-07-27 16:52:19 +0200284 unsigned int bufsize; /* size of the play buffer in bytes */
285 unsigned int fragsize; /* size of each period in bytes */
286 unsigned int frags; /* number for period in the play buffer */
287 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Takashi Iwaid01ce992007-07-27 16:52:19 +0200289 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200294 struct snd_pcm_substream *substream; /* assigned substream,
295 * set in PCM open
296 */
297 unsigned int format_val; /* format value to be set in the
298 * controller and the codec
299 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 unsigned char stream_tag; /* assigned stream */
301 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100302 /* for sanity check of position buffer */
303 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
Pavel Machek927fc862006-08-31 17:03:43 +0200305 unsigned int opened :1;
306 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307};
308
309/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100310struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 u32 *buf; /* CORB/RIRB buffer
312 * Each CORB entry is 4byte, RIRB is 8byte
313 */
314 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
315 /* for RIRB */
316 unsigned short rp, wp; /* read/write pointers */
317 int cmds; /* number of pending requests */
318 u32 res; /* last read value */
319};
320
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100321struct azx {
322 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 struct pci_dev *pci;
324
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200325 /* chip type specific */
326 int driver_type;
327 int playback_streams;
328 int playback_index_offset;
329 int capture_streams;
330 int capture_index_offset;
331 int num_streams;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 /* pci resources */
334 unsigned long addr;
335 void __iomem *remap_addr;
336 int irq;
337
338 /* locks */
339 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100340 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200342 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100343 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
345 /* PCM */
346 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100347 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* HD codec */
350 unsigned short codec_mask;
351 struct hda_bus *bus;
352
353 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100354 struct azx_rb corb;
355 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* BDL, CORB/RIRB and position buffers */
358 struct snd_dma_buffer bdl;
359 struct snd_dma_buffer rb;
360 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200361
362 /* flags */
363 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200364 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200365 unsigned int initialized :1;
366 unsigned int single_cmd :1;
367 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200368 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200369
370 /* for debugging */
371 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200374/* driver types */
375enum {
376 AZX_DRIVER_ICH,
377 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200378 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200379 AZX_DRIVER_VIA,
380 AZX_DRIVER_SIS,
381 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200382 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200383};
384
385static char *driver_short_names[] __devinitdata = {
386 [AZX_DRIVER_ICH] = "HDA Intel",
387 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200388 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
390 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200391 [AZX_DRIVER_ULI] = "HDA ULI M5461",
392 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393};
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395/*
396 * macros for easy use
397 */
398#define azx_writel(chip,reg,value) \
399 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
400#define azx_readl(chip,reg) \
401 readl((chip)->remap_addr + ICH6_REG_##reg)
402#define azx_writew(chip,reg,value) \
403 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
404#define azx_readw(chip,reg) \
405 readw((chip)->remap_addr + ICH6_REG_##reg)
406#define azx_writeb(chip,reg,value) \
407 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
408#define azx_readb(chip,reg) \
409 readb((chip)->remap_addr + ICH6_REG_##reg)
410
411#define azx_sd_writel(dev,reg,value) \
412 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
413#define azx_sd_readl(dev,reg) \
414 readl((dev)->sd_addr + ICH6_REG_##reg)
415#define azx_sd_writew(dev,reg,value) \
416 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_readw(dev,reg) \
418 readw((dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_writeb(dev,reg,value) \
420 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_readb(dev,reg) \
422 readb((dev)->sd_addr + ICH6_REG_##reg)
423
424/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100425#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
427/* Get the upper 32bit of the given dma_addr_t
428 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
429 */
430#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
431
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200432static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
434/*
435 * Interface for HD codec
436 */
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438/*
439 * CORB / RIRB interface
440 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100441static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442{
443 int err;
444
445 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200446 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
447 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 PAGE_SIZE, &chip->rb);
449 if (err < 0) {
450 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
451 return err;
452 }
453 return 0;
454}
455
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100456static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457{
458 /* CORB set up */
459 chip->corb.addr = chip->rb.addr;
460 chip->corb.buf = (u32 *)chip->rb.area;
461 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
462 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
463
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200464 /* set the corb size to 256 entries (ULI requires explicitly) */
465 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 /* set the corb write pointer to 0 */
467 azx_writew(chip, CORBWP, 0);
468 /* reset the corb hw read pointer */
469 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
470 /* enable corb dma */
471 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
472
473 /* RIRB set up */
474 chip->rirb.addr = chip->rb.addr + 2048;
475 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
476 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
477 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
478
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200479 /* set the rirb size to 256 entries (ULI requires explicitly) */
480 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 /* reset the rirb hw write pointer */
482 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
483 /* set N=1, get RIRB response interrupt for new entry */
484 azx_writew(chip, RINTCNT, 1);
485 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 chip->rirb.rp = chip->rirb.cmds = 0;
488}
489
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100490static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491{
492 /* disable ringbuffer DMAs */
493 azx_writeb(chip, RIRBCTL, 0);
494 azx_writeb(chip, CORBCTL, 0);
495}
496
497/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200498static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100500 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
503 /* add command to corb */
504 wp = azx_readb(chip, CORBWP);
505 wp++;
506 wp %= ICH6_MAX_CORB_ENTRIES;
507
508 spin_lock_irq(&chip->reg_lock);
509 chip->rirb.cmds++;
510 chip->corb.buf[wp] = cpu_to_le32(val);
511 azx_writel(chip, CORBWP, wp);
512 spin_unlock_irq(&chip->reg_lock);
513
514 return 0;
515}
516
517#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
518
519/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100520static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
522 unsigned int rp, wp;
523 u32 res, res_ex;
524
525 wp = azx_readb(chip, RIRBWP);
526 if (wp == chip->rirb.wp)
527 return;
528 chip->rirb.wp = wp;
529
530 while (chip->rirb.rp != wp) {
531 chip->rirb.rp++;
532 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
533
534 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
535 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
536 res = le32_to_cpu(chip->rirb.buf[rp]);
537 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
538 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
539 else if (chip->rirb.cmds) {
540 chip->rirb.cmds--;
541 chip->rirb.res = res;
542 }
543 }
544}
545
546/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100547static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100549 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200550 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200552 again:
553 timeout = jiffies + msecs_to_jiffies(1000);
554 do {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200555 if (chip->polling_mode) {
556 spin_lock_irq(&chip->reg_lock);
557 azx_update_rirb(chip);
558 spin_unlock_irq(&chip->reg_lock);
559 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200560 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200561 return chip->rirb.res; /* the last value */
Ingo Molnar9b1fffd2007-11-16 15:20:28 +0100562 udelay(10);
563 cond_resched();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200564 } while (time_after_eq(timeout, jiffies));
565
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200566 if (chip->msi) {
567 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200568 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200569 free_irq(chip->irq, chip);
570 chip->irq = -1;
571 pci_disable_msi(chip->pci);
572 chip->msi = 0;
573 if (azx_acquire_irq(chip, 1) < 0)
574 return -1;
575 goto again;
576 }
577
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200578 if (!chip->polling_mode) {
579 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200580 "switching to polling mode: last cmd=0x%08x\n",
581 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200582 chip->polling_mode = 1;
583 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200585
586 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200587 "switching to single_cmd mode: last cmd=0x%08x\n",
588 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200589 chip->rirb.rp = azx_readb(chip, RIRBWP);
590 chip->rirb.cmds = 0;
591 /* switch to single_cmd mode */
592 chip->single_cmd = 1;
593 azx_free_cmd_io(chip);
594 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595}
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597/*
598 * Use the single immediate command instead of CORB/RIRB for simplicity
599 *
600 * Note: according to Intel, this is not preferred use. The command was
601 * intended for the BIOS only, and may get confused with unsolicited
602 * responses. So, we shouldn't use it for normal operation from the
603 * driver.
604 * I left the codes, however, for debugging/testing purposes.
605 */
606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200608static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100610 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 int timeout = 50;
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 while (timeout--) {
614 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200615 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200617 azx_writew(chip, IRS, azx_readw(chip, IRS) |
618 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200620 azx_writew(chip, IRS, azx_readw(chip, IRS) |
621 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 return 0;
623 }
624 udelay(1);
625 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200626 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
627 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 return -EIO;
629}
630
631/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100632static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100634 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 int timeout = 50;
636
637 while (timeout--) {
638 /* check IRV busy bit */
639 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
640 return azx_readl(chip, IR);
641 udelay(1);
642 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200643 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
644 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 return (unsigned int)-1;
646}
647
Takashi Iwai111d3af2006-02-16 18:17:58 +0100648/*
649 * The below are the main callbacks from hda_codec.
650 *
651 * They are just the skeleton to call sub-callbacks according to the
652 * current setting of chip->single_cmd.
653 */
654
655/* send a command */
656static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
657 int direct, unsigned int verb,
658 unsigned int para)
659{
660 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200661 u32 val;
662
663 val = (u32)(codec->addr & 0x0f) << 28;
664 val |= (u32)direct << 27;
665 val |= (u32)nid << 20;
666 val |= verb << 8;
667 val |= para;
668 chip->last_cmd = val;
669
Takashi Iwai111d3af2006-02-16 18:17:58 +0100670 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200671 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100672 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200673 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100674}
675
676/* get a response */
677static unsigned int azx_get_response(struct hda_codec *codec)
678{
679 struct azx *chip = codec->bus->private_data;
680 if (chip->single_cmd)
681 return azx_single_get_response(codec);
682 else
683 return azx_rirb_get_response(codec);
684}
685
Takashi Iwaicb53c622007-08-10 17:21:45 +0200686#ifdef CONFIG_SND_HDA_POWER_SAVE
687static void azx_power_notify(struct hda_codec *codec);
688#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100691static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
693 int count;
694
Danny Tholene8a7f132007-09-11 21:41:56 +0200695 /* clear STATESTS */
696 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 /* reset controller */
699 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
700
701 count = 50;
702 while (azx_readb(chip, GCTL) && --count)
703 msleep(1);
704
705 /* delay for >= 100us for codec PLL to settle per spec
706 * Rev 0.9 section 5.5.1
707 */
708 msleep(1);
709
710 /* Bring controller out of reset */
711 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
712
713 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200714 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 msleep(1);
716
Pavel Machek927fc862006-08-31 17:03:43 +0200717 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 msleep(1);
719
720 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200721 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 snd_printd("azx_reset: controller not ready!\n");
723 return -EBUSY;
724 }
725
Matt41e2fce2005-07-04 17:49:55 +0200726 /* Accept unsolicited responses */
727 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200730 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 chip->codec_mask = azx_readw(chip, STATESTS);
732 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
733 }
734
735 return 0;
736}
737
738
739/*
740 * Lowlevel interface
741 */
742
743/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100744static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745{
746 /* enable controller CIE and GIE */
747 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
748 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
749}
750
751/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100752static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753{
754 int i;
755
756 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200757 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100758 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 azx_sd_writeb(azx_dev, SD_CTL,
760 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
761 }
762
763 /* disable SIE for all streams */
764 azx_writeb(chip, INTCTL, 0);
765
766 /* disable controller CIE and GIE */
767 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
768 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
769}
770
771/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100772static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773{
774 int i;
775
776 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200777 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100778 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
780 }
781
782 /* clear STATESTS */
783 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
784
785 /* clear rirb status */
786 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
787
788 /* clear int status */
789 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
790}
791
792/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100793static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
795 /* enable SIE */
796 azx_writeb(chip, INTCTL,
797 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
798 /* set DMA start and interrupt mask */
799 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
800 SD_CTL_DMA_START | SD_INT_MASK);
801}
802
803/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100804static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
806 /* stop DMA */
807 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
808 ~(SD_CTL_DMA_START | SD_INT_MASK));
809 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
810 /* disable SIE */
811 azx_writeb(chip, INTCTL,
812 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
813}
814
815
816/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200817 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100819static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200821 if (chip->initialized)
822 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
824 /* reset controller */
825 azx_reset(chip);
826
827 /* initialize interrupts */
828 azx_int_clear(chip);
829 azx_int_enable(chip);
830
831 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200832 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100833 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200835 /* program the position buffer */
836 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
837 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200838
Takashi Iwaicb53c622007-08-10 17:21:45 +0200839 chip->initialized = 1;
840}
841
842/*
843 * initialize the PCI registers
844 */
845/* update bits in a PCI register byte */
846static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
847 unsigned char mask, unsigned char val)
848{
849 unsigned char data;
850
851 pci_read_config_byte(pci, reg, &data);
852 data &= ~mask;
853 data |= (val & mask);
854 pci_write_config_byte(pci, reg, data);
855}
856
857static void azx_init_pci(struct azx *chip)
858{
859 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
860 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
861 * Ensuring these bits are 0 clears playback static on some HD Audio
862 * codecs
863 */
864 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
865
Vinod Gda3fca22005-09-13 18:49:12 +0200866 switch (chip->driver_type) {
867 case AZX_DRIVER_ATI:
868 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200869 update_pci_byte(chip->pci,
870 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
871 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200872 break;
873 case AZX_DRIVER_NVIDIA:
874 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200875 update_pci_byte(chip->pci,
876 NVIDIA_HDA_TRANSREG_ADDR,
877 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200878 break;
879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880}
881
882
883/*
884 * interrupt handler
885 */
David Howells7d12e782006-10-05 14:55:46 +0100886static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100888 struct azx *chip = dev_id;
889 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 u32 status;
891 int i;
892
893 spin_lock(&chip->reg_lock);
894
895 status = azx_readl(chip, INTSTS);
896 if (status == 0) {
897 spin_unlock(&chip->reg_lock);
898 return IRQ_NONE;
899 }
900
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200901 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 azx_dev = &chip->azx_dev[i];
903 if (status & azx_dev->sd_int_sta_mask) {
904 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
905 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100906 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 spin_unlock(&chip->reg_lock);
908 snd_pcm_period_elapsed(azx_dev->substream);
909 spin_lock(&chip->reg_lock);
910 }
911 }
912 }
913
914 /* clear rirb int */
915 status = azx_readb(chip, RIRBSTS);
916 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200917 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 azx_update_rirb(chip);
919 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
920 }
921
922#if 0
923 /* clear state status int */
924 if (azx_readb(chip, STATESTS) & 0x04)
925 azx_writeb(chip, STATESTS, 0x04);
926#endif
927 spin_unlock(&chip->reg_lock);
928
929 return IRQ_HANDLED;
930}
931
932
933/*
934 * set up BDL entries
935 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100936static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937{
938 u32 *bdl = azx_dev->bdl;
939 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
940 int idx;
941
942 /* reset BDL address */
943 azx_sd_writel(azx_dev, SD_BDLPL, 0);
944 azx_sd_writel(azx_dev, SD_BDLPU, 0);
945
946 /* program the initial BDL entries */
947 for (idx = 0; idx < azx_dev->frags; idx++) {
948 unsigned int off = idx << 2; /* 4 dword step */
949 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
950 /* program the address field of the BDL entry */
951 bdl[off] = cpu_to_le32((u32)addr);
952 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
953
954 /* program the size field of the BDL entry */
955 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
956
957 /* program the IOC to enable interrupt when buffer completes */
958 bdl[off+3] = cpu_to_le32(0x01);
959 }
960}
961
962/*
963 * set up the SD for streaming
964 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100965static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
967 unsigned char val;
968 int timeout;
969
970 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200971 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
972 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200974 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
975 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 udelay(3);
977 timeout = 300;
978 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
979 --timeout)
980 ;
981 val &= ~SD_CTL_STREAM_RESET;
982 azx_sd_writeb(azx_dev, SD_CTL, val);
983 udelay(3);
984
985 timeout = 300;
986 /* waiting for hardware to report that the stream is out of reset */
987 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
988 --timeout)
989 ;
990
991 /* program the stream_tag */
992 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +0200993 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
995
996 /* program the length of samples in cyclic buffer */
997 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
998
999 /* program the stream format */
1000 /* this value needs to be the same as the one programmed */
1001 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1002
1003 /* program the stream LVI (last valid index) of the BDL */
1004 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1005
1006 /* program the BDL address */
1007 /* lower BDL address */
1008 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1009 /* upper BDL address */
1010 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1011
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001012 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001013 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1014 azx_writel(chip, DPLBASE,
1015 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001018 azx_sd_writel(azx_dev, SD_CTL,
1019 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
1021 return 0;
1022}
1023
1024
1025/*
1026 * Codec initialization
1027 */
1028
Takashi Iwaia9995a32007-03-12 21:30:46 +01001029static unsigned int azx_max_codecs[] __devinitdata = {
1030 [AZX_DRIVER_ICH] = 3,
1031 [AZX_DRIVER_ATI] = 4,
1032 [AZX_DRIVER_ATIHDMI] = 4,
1033 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1034 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1035 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1036 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1037};
1038
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001039static int __devinit azx_codec_create(struct azx *chip, const char *model,
1040 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041{
1042 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001043 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
1045 memset(&bus_temp, 0, sizeof(bus_temp));
1046 bus_temp.private_data = chip;
1047 bus_temp.modelname = model;
1048 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001049 bus_temp.ops.command = azx_send_cmd;
1050 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001051#ifdef CONFIG_SND_HDA_POWER_SAVE
1052 bus_temp.ops.pm_notify = azx_power_notify;
1053#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Takashi Iwaid01ce992007-07-27 16:52:19 +02001055 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1056 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 return err;
1058
Takashi Iwaibccad142007-04-24 12:23:53 +02001059 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001060 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001061 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001062 struct hda_codec *codec;
1063 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 if (err < 0)
1065 continue;
1066 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001067 if (codec->afg)
1068 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
1070 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001071 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001072 /* probe additional slots if no codec is found */
1073 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001074 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001075 err = snd_hda_codec_new(chip->bus, c, NULL);
1076 if (err < 0)
1077 continue;
1078 codecs++;
1079 }
1080 }
1081 }
1082 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1084 return -ENXIO;
1085 }
1086
1087 return 0;
1088}
1089
1090
1091/*
1092 * PCM support
1093 */
1094
1095/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001096static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001098 int dev, i, nums;
1099 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1100 dev = chip->playback_index_offset;
1101 nums = chip->playback_streams;
1102 } else {
1103 dev = chip->capture_index_offset;
1104 nums = chip->capture_streams;
1105 }
1106 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001107 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 chip->azx_dev[dev].opened = 1;
1109 return &chip->azx_dev[dev];
1110 }
1111 return NULL;
1112}
1113
1114/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001115static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116{
1117 azx_dev->opened = 0;
1118}
1119
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001120static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001121 .info = (SNDRV_PCM_INFO_MMAP |
1122 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1124 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001125 /* No full-resume yet implemented */
1126 /* SNDRV_PCM_INFO_RESUME |*/
1127 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1129 .rates = SNDRV_PCM_RATE_48000,
1130 .rate_min = 48000,
1131 .rate_max = 48000,
1132 .channels_min = 2,
1133 .channels_max = 2,
1134 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1135 .period_bytes_min = 128,
1136 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1137 .periods_min = 2,
1138 .periods_max = AZX_MAX_FRAG,
1139 .fifo_size = 0,
1140};
1141
1142struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001143 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 struct hda_codec *codec;
1145 struct hda_pcm_stream *hinfo[2];
1146};
1147
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001148static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
1150 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1151 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001152 struct azx *chip = apcm->chip;
1153 struct azx_dev *azx_dev;
1154 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 unsigned long flags;
1156 int err;
1157
Ingo Molnar62932df2006-01-16 16:34:20 +01001158 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 azx_dev = azx_assign_device(chip, substream->stream);
1160 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001161 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 return -EBUSY;
1163 }
1164 runtime->hw = azx_pcm_hw;
1165 runtime->hw.channels_min = hinfo->channels_min;
1166 runtime->hw.channels_max = hinfo->channels_max;
1167 runtime->hw.formats = hinfo->formats;
1168 runtime->hw.rates = hinfo->rates;
1169 snd_pcm_limit_hw_rates(runtime);
1170 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001171 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1172 128);
1173 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1174 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001175 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001176 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1177 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001179 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001180 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 return err;
1182 }
1183 spin_lock_irqsave(&chip->reg_lock, flags);
1184 azx_dev->substream = substream;
1185 azx_dev->running = 0;
1186 spin_unlock_irqrestore(&chip->reg_lock, flags);
1187
1188 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001189 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 return 0;
1191}
1192
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001193static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194{
1195 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1196 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001197 struct azx *chip = apcm->chip;
1198 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 unsigned long flags;
1200
Ingo Molnar62932df2006-01-16 16:34:20 +01001201 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 spin_lock_irqsave(&chip->reg_lock, flags);
1203 azx_dev->substream = NULL;
1204 azx_dev->running = 0;
1205 spin_unlock_irqrestore(&chip->reg_lock, flags);
1206 azx_release_device(azx_dev);
1207 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001208 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001209 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 return 0;
1211}
1212
Takashi Iwaid01ce992007-07-27 16:52:19 +02001213static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1214 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001216 return snd_pcm_lib_malloc_pages(substream,
1217 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218}
1219
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001220static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221{
1222 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001223 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1225
1226 /* reset BDL address */
1227 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1228 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1229 azx_sd_writel(azx_dev, SD_CTL, 0);
1230
1231 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1232
1233 return snd_pcm_lib_free_pages(substream);
1234}
1235
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001236static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237{
1238 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001239 struct azx *chip = apcm->chip;
1240 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001242 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1245 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1246 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1247 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1248 runtime->channels,
1249 runtime->format,
1250 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001251 if (!azx_dev->format_val) {
1252 snd_printk(KERN_ERR SFX
1253 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 runtime->rate, runtime->channels, runtime->format);
1255 return -EINVAL;
1256 }
1257
Takashi Iwaid01ce992007-07-27 16:52:19 +02001258 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1259 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1261 azx_setup_periods(azx_dev);
1262 azx_setup_controller(chip, azx_dev);
1263 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1264 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1265 else
1266 azx_dev->fifo_size = 0;
1267
1268 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1269 azx_dev->format_val, substream);
1270}
1271
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001272static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273{
1274 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001275 struct azx_dev *azx_dev = get_azx_dev(substream);
1276 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 int err = 0;
1278
1279 spin_lock(&chip->reg_lock);
1280 switch (cmd) {
1281 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1282 case SNDRV_PCM_TRIGGER_RESUME:
1283 case SNDRV_PCM_TRIGGER_START:
1284 azx_stream_start(chip, azx_dev);
1285 azx_dev->running = 1;
1286 break;
1287 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001288 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 case SNDRV_PCM_TRIGGER_STOP:
1290 azx_stream_stop(chip, azx_dev);
1291 azx_dev->running = 0;
1292 break;
1293 default:
1294 err = -EINVAL;
1295 }
1296 spin_unlock(&chip->reg_lock);
1297 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001298 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 cmd == SNDRV_PCM_TRIGGER_STOP) {
1300 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001301 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1302 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 ;
1304 }
1305 return err;
1306}
1307
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001308static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
Takashi Iwaic74db862005-05-12 14:26:27 +02001310 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001311 struct azx *chip = apcm->chip;
1312 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 unsigned int pos;
1314
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001315 if (chip->position_fix == POS_FIX_POSBUF ||
1316 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001317 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001318 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001319 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001320 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001321 printk(KERN_WARNING
1322 "hda-intel: Invalid position buffer, "
1323 "using LPIB read method instead.\n");
1324 chip->position_fix = POS_FIX_NONE;
1325 goto read_lpib;
1326 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001327 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001328 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001329 /* read LPIB */
1330 pos = azx_sd_readl(azx_dev, SD_LPIB);
1331 if (chip->position_fix == POS_FIX_FIFO)
1332 pos += azx_dev->fifo_size;
1333 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 if (pos >= azx_dev->bufsize)
1335 pos = 0;
1336 return bytes_to_frames(substream->runtime, pos);
1337}
1338
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001339static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 .open = azx_pcm_open,
1341 .close = azx_pcm_close,
1342 .ioctl = snd_pcm_lib_ioctl,
1343 .hw_params = azx_pcm_hw_params,
1344 .hw_free = azx_pcm_hw_free,
1345 .prepare = azx_pcm_prepare,
1346 .trigger = azx_pcm_trigger,
1347 .pointer = azx_pcm_pointer,
1348};
1349
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001350static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351{
1352 kfree(pcm->private_data);
1353}
1354
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001355static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 struct hda_pcm *cpcm, int pcm_dev)
1357{
1358 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001359 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 struct azx_pcm *apcm;
1361
Takashi Iwaie08a0072006-09-07 17:52:14 +02001362 /* if no substreams are defined for both playback and capture,
1363 * it's just a placeholder. ignore it.
1364 */
1365 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1366 return 0;
1367
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 snd_assert(cpcm->name, return -EINVAL);
1369
1370 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001371 cpcm->stream[0].substreams,
1372 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 &pcm);
1374 if (err < 0)
1375 return err;
1376 strcpy(pcm->name, cpcm->name);
1377 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1378 if (apcm == NULL)
1379 return -ENOMEM;
1380 apcm->chip = chip;
1381 apcm->codec = codec;
1382 apcm->hinfo[0] = &cpcm->stream[0];
1383 apcm->hinfo[1] = &cpcm->stream[1];
1384 pcm->private_data = apcm;
1385 pcm->private_free = azx_pcm_free;
1386 if (cpcm->stream[0].substreams)
1387 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1388 if (cpcm->stream[1].substreams)
1389 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1390 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1391 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001392 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001394 if (chip->pcm_devs < pcm_dev + 1)
1395 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
1397 return 0;
1398}
1399
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001400static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 struct hda_codec *codec;
1403 int c, err;
1404 int pcm_dev;
1405
Takashi Iwaid01ce992007-07-27 16:52:19 +02001406 err = snd_hda_build_pcms(chip->bus);
1407 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 return err;
1409
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001410 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 pcm_dev = 0;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001412 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001414 if (codec->pcm_info[c].is_modem)
1415 continue; /* create later */
1416 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001417 snd_printk(KERN_ERR SFX
1418 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001419 return -EINVAL;
1420 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001421 err = create_codec_pcm(chip, codec,
1422 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001423 if (err < 0)
1424 return err;
1425 pcm_dev++;
1426 }
1427 }
1428
1429 /* create modem PCMs */
1430 pcm_dev = AZX_MAX_AUDIO_PCMS;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001431 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001432 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001433 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001434 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001435 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001436 snd_printk(KERN_ERR SFX
1437 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 return -EINVAL;
1439 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001440 err = create_codec_pcm(chip, codec,
1441 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 if (err < 0)
1443 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001444 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 pcm_dev++;
1446 }
1447 }
1448 return 0;
1449}
1450
1451/*
1452 * mixer creation - all stuff is implemented in hda module
1453 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001454static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455{
1456 return snd_hda_build_controls(chip->bus);
1457}
1458
1459
1460/*
1461 * initialize SD streams
1462 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001463static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464{
1465 int i;
1466
1467 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001468 * assign the starting bdl address to each stream (device)
1469 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001471 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001473 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1475 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001476 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1478 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1479 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1480 azx_dev->sd_int_sta_mask = 1 << i;
1481 /* stream tag: must be non-zero and unique */
1482 azx_dev->index = i;
1483 azx_dev->stream_tag = i + 1;
1484 }
1485
1486 return 0;
1487}
1488
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001489static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1490{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001491 if (request_irq(chip->pci->irq, azx_interrupt,
1492 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001493 "HDA Intel", chip)) {
1494 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1495 "disabling device\n", chip->pci->irq);
1496 if (do_disconnect)
1497 snd_card_disconnect(chip->card);
1498 return -1;
1499 }
1500 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001501 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001502 return 0;
1503}
1504
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Takashi Iwaicb53c622007-08-10 17:21:45 +02001506static void azx_stop_chip(struct azx *chip)
1507{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001508 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001509 return;
1510
1511 /* disable interrupts */
1512 azx_int_disable(chip);
1513 azx_int_clear(chip);
1514
1515 /* disable CORB/RIRB */
1516 azx_free_cmd_io(chip);
1517
1518 /* disable position buffer */
1519 azx_writel(chip, DPLBASE, 0);
1520 azx_writel(chip, DPUBASE, 0);
1521
1522 chip->initialized = 0;
1523}
1524
1525#ifdef CONFIG_SND_HDA_POWER_SAVE
1526/* power-up/down the controller */
1527static void azx_power_notify(struct hda_codec *codec)
1528{
1529 struct azx *chip = codec->bus->private_data;
1530 struct hda_codec *c;
1531 int power_on = 0;
1532
1533 list_for_each_entry(c, &codec->bus->codec_list, list) {
1534 if (c->power_on) {
1535 power_on = 1;
1536 break;
1537 }
1538 }
1539 if (power_on)
1540 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001541 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001542 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001543}
1544#endif /* CONFIG_SND_HDA_POWER_SAVE */
1545
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546#ifdef CONFIG_PM
1547/*
1548 * power management
1549 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001550static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551{
Takashi Iwai421a1252005-11-17 16:11:09 +01001552 struct snd_card *card = pci_get_drvdata(pci);
1553 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 int i;
1555
Takashi Iwai421a1252005-11-17 16:11:09 +01001556 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001558 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001559 if (chip->initialized)
1560 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001561 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001562 if (chip->irq >= 0) {
1563 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001564 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001565 chip->irq = -1;
1566 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001567 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001568 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001569 pci_disable_device(pci);
1570 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001571 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 return 0;
1573}
1574
Takashi Iwai421a1252005-11-17 16:11:09 +01001575static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576{
Takashi Iwai421a1252005-11-17 16:11:09 +01001577 struct snd_card *card = pci_get_drvdata(pci);
1578 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579
Takashi Iwai30b35392006-10-11 18:52:53 +02001580 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001581 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001582 if (pci_enable_device(pci) < 0) {
1583 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1584 "disabling device\n");
1585 snd_card_disconnect(card);
1586 return -EIO;
1587 }
1588 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001589 if (chip->msi)
1590 if (pci_enable_msi(pci) < 0)
1591 chip->msi = 0;
1592 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001593 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001594 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001595
1596 if (snd_hda_codecs_inuse(chip->bus))
1597 azx_init_chip(chip);
1598
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001600 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 return 0;
1602}
1603#endif /* CONFIG_PM */
1604
1605
1606/*
1607 * destructor
1608 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001609static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001611 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001613 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001615 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 }
1617
Stephen Hemminger7376d012006-08-21 19:17:46 +02001618 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001619 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001621 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001622 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001623 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001624 if (chip->remap_addr)
1625 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
1627 if (chip->bdl.area)
1628 snd_dma_free_pages(&chip->bdl);
1629 if (chip->rb.area)
1630 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 if (chip->posbuf.area)
1632 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 pci_release_regions(chip->pci);
1634 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001635 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 kfree(chip);
1637
1638 return 0;
1639}
1640
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001641static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642{
1643 return azx_free(device->device_data);
1644}
1645
1646/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001647 * white/black-listing for position_fix
1648 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001649static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001650 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001651 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001652 {}
1653};
1654
1655static int __devinit check_position_fix(struct azx *chip, int fix)
1656{
1657 const struct snd_pci_quirk *q;
1658
1659 if (fix == POS_FIX_AUTO) {
1660 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1661 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001662 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001663 "hda_intel: position_fix set to %d "
1664 "for device %04x:%04x\n",
1665 q->value, q->subvendor, q->subdevice);
1666 return q->value;
1667 }
1668 }
1669 return fix;
1670}
1671
1672/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001673 * black-lists for probe_mask
1674 */
1675static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1676 /* Thinkpad often breaks the controller communication when accessing
1677 * to the non-working (or non-existing) modem codec slot.
1678 */
1679 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1680 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1681 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1682 {}
1683};
1684
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001685static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001686{
1687 const struct snd_pci_quirk *q;
1688
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001689 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001690 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1691 if (q) {
1692 printk(KERN_INFO
1693 "hda_intel: probe_mask set to 0x%x "
1694 "for device %04x:%04x\n",
1695 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001696 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001697 }
1698 }
1699}
1700
1701
1702/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 * constructor
1704 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001705static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001706 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001707 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001709 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001710 int err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001711 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001712 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 .dev_free = azx_dev_free,
1714 };
1715
1716 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001717
Pavel Machek927fc862006-08-31 17:03:43 +02001718 err = pci_enable_device(pci);
1719 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 return err;
1721
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001722 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001723 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1725 pci_disable_device(pci);
1726 return -ENOMEM;
1727 }
1728
1729 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001730 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 chip->card = card;
1732 chip->pci = pci;
1733 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001734 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001735 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001737 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1738 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001739
Takashi Iwai27346162006-01-12 18:28:44 +01001740 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001741
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001742#if BITS_PER_LONG != 64
1743 /* Fix up base address on ULI M5461 */
1744 if (chip->driver_type == AZX_DRIVER_ULI) {
1745 u16 tmp3;
1746 pci_read_config_word(pci, 0x40, &tmp3);
1747 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1748 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1749 }
1750#endif
1751
Pavel Machek927fc862006-08-31 17:03:43 +02001752 err = pci_request_regions(pci, "ICH HD audio");
1753 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 kfree(chip);
1755 pci_disable_device(pci);
1756 return err;
1757 }
1758
Pavel Machek927fc862006-08-31 17:03:43 +02001759 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1761 if (chip->remap_addr == NULL) {
1762 snd_printk(KERN_ERR SFX "ioremap error\n");
1763 err = -ENXIO;
1764 goto errout;
1765 }
1766
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001767 if (chip->msi)
1768 if (pci_enable_msi(pci) < 0)
1769 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001770
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001771 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 err = -EBUSY;
1773 goto errout;
1774 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775
1776 pci_set_master(pci);
1777 synchronize_irq(chip->irq);
1778
Tobin Davisbcd72002008-01-15 11:23:55 +01001779 gcap = azx_readw(chip, GCAP);
1780 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
1781
1782 if (gcap) {
1783 /* read number of streams from GCAP register instead of using
1784 * hardcoded value
1785 */
1786 chip->playback_streams = (gcap & (0xF << 12)) >> 12;
1787 chip->capture_streams = (gcap & (0xF << 8)) >> 8;
1788 chip->playback_index_offset = (gcap & (0xF << 12)) >> 12;
1789 chip->capture_index_offset = 0;
1790 } else {
1791 /* gcap didn't give any info, switching to old method */
1792
1793 switch (chip->driver_type) {
1794 case AZX_DRIVER_ULI:
1795 chip->playback_streams = ULI_NUM_PLAYBACK;
1796 chip->capture_streams = ULI_NUM_CAPTURE;
1797 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1798 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1799 break;
1800 case AZX_DRIVER_ATIHDMI:
1801 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1802 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1803 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1804 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1805 break;
1806 default:
1807 chip->playback_streams = ICH6_NUM_PLAYBACK;
1808 chip->capture_streams = ICH6_NUM_CAPTURE;
1809 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1810 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1811 break;
1812 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001813 }
1814 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001815 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1816 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001817 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001818 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1819 goto errout;
1820 }
1821
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001823 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1824 snd_dma_pci_data(chip->pci),
1825 BDL_SIZE, &chip->bdl);
1826 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1828 goto errout;
1829 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001830 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001831 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1832 snd_dma_pci_data(chip->pci),
1833 chip->num_streams * 8, &chip->posbuf);
1834 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001835 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1836 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001839 if (!chip->single_cmd) {
1840 err = azx_alloc_cmd_io(chip);
1841 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001842 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001843 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
1845 /* initialize streams */
1846 azx_init_stream(chip);
1847
1848 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001849 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 azx_init_chip(chip);
1851
1852 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001853 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 snd_printk(KERN_ERR SFX "no codecs found!\n");
1855 err = -ENODEV;
1856 goto errout;
1857 }
1858
Takashi Iwaid01ce992007-07-27 16:52:19 +02001859 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1860 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1862 goto errout;
1863 }
1864
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001865 strcpy(card->driver, "HDA-Intel");
1866 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001867 sprintf(card->longname, "%s at 0x%lx irq %i",
1868 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001869
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 *rchip = chip;
1871 return 0;
1872
1873 errout:
1874 azx_free(chip);
1875 return err;
1876}
1877
Takashi Iwaicb53c622007-08-10 17:21:45 +02001878static void power_down_all_codecs(struct azx *chip)
1879{
1880#ifdef CONFIG_SND_HDA_POWER_SAVE
1881 /* The codecs were powered up in snd_hda_codec_new().
1882 * Now all initialization done, so turn them down if possible
1883 */
1884 struct hda_codec *codec;
1885 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1886 snd_hda_power_down(codec);
1887 }
1888#endif
1889}
1890
Takashi Iwaid01ce992007-07-27 16:52:19 +02001891static int __devinit azx_probe(struct pci_dev *pci,
1892 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001894 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001895 struct snd_card *card;
1896 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001897 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001899 if (dev >= SNDRV_CARDS)
1900 return -ENODEV;
1901 if (!enable[dev]) {
1902 dev++;
1903 return -ENOENT;
1904 }
1905
1906 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001907 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 snd_printk(KERN_ERR SFX "Error creating card!\n");
1909 return -ENOMEM;
1910 }
1911
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001912 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02001913 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 snd_card_free(card);
1915 return err;
1916 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001917 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001920 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001921 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 snd_card_free(card);
1923 return err;
1924 }
1925
1926 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001927 err = azx_pcm_create(chip);
1928 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 snd_card_free(card);
1930 return err;
1931 }
1932
1933 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001934 err = azx_mixer_create(chip);
1935 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 snd_card_free(card);
1937 return err;
1938 }
1939
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 snd_card_set_dev(card, &pci->dev);
1941
Takashi Iwaid01ce992007-07-27 16:52:19 +02001942 err = snd_card_register(card);
1943 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 snd_card_free(card);
1945 return err;
1946 }
1947
1948 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001949 chip->running = 1;
1950 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01001952 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 return err;
1954}
1955
1956static void __devexit azx_remove(struct pci_dev *pci)
1957{
1958 snd_card_free(pci_get_drvdata(pci));
1959 pci_set_drvdata(pci, NULL);
1960}
1961
1962/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001963static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001964 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1965 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1966 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001967 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001968 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1969 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001970 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001971 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001972 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001973 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001974 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001975 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01001976 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
1977 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001978 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
1979 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
1980 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
1981 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001982 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1983 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1984 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01001985 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1986 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1987 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1988 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1989 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1990 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1991 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
1992 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02001993 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1994 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1995 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1996 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1997 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1998 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02001999 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2000 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2001 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2002 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 { 0, }
2004};
2005MODULE_DEVICE_TABLE(pci, azx_ids);
2006
2007/* pci_driver definition */
2008static struct pci_driver driver = {
2009 .name = "HDA Intel",
2010 .id_table = azx_ids,
2011 .probe = azx_probe,
2012 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002013#ifdef CONFIG_PM
2014 .suspend = azx_suspend,
2015 .resume = azx_resume,
2016#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017};
2018
2019static int __init alsa_card_azx_init(void)
2020{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002021 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022}
2023
2024static void __exit alsa_card_azx_exit(void)
2025{
2026 pci_unregister_driver(&driver);
2027}
2028
2029module_init(alsa_card_azx_init)
2030module_exit(alsa_card_azx_exit)