blob: 5888feef1ac5a959b5f0471a3fb71b9a2b00bada [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +09002 * Synopsys DesignWare I2C adapter driver (master only).
Baruch Siach1ab52cf2009-06-22 16:36:29 +03003 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 * ----------------------------------------------------------------------------
26 *
27 */
Axel Line68bb912012-09-10 10:14:02 +020028#include <linux/export.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030029#include <linux/clk.h>
30#include <linux/errno.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030031#include <linux/err.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010032#include <linux/i2c.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030033#include <linux/interrupt.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030034#include <linux/io.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070035#include <linux/pm_runtime.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010036#include <linux/delay.h>
Mika Westerberg9dd31622013-01-17 12:31:04 +020037#include <linux/module.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010038#include "i2c-designware-core.h"
Shinya Kuribayashice6eb572009-11-06 21:51:57 +090039
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070040/*
41 * Registers offset
42 */
43#define DW_IC_CON 0x0
44#define DW_IC_TAR 0x4
45#define DW_IC_DATA_CMD 0x10
46#define DW_IC_SS_SCL_HCNT 0x14
47#define DW_IC_SS_SCL_LCNT 0x18
48#define DW_IC_FS_SCL_HCNT 0x1c
49#define DW_IC_FS_SCL_LCNT 0x20
50#define DW_IC_INTR_STAT 0x2c
51#define DW_IC_INTR_MASK 0x30
52#define DW_IC_RAW_INTR_STAT 0x34
53#define DW_IC_RX_TL 0x38
54#define DW_IC_TX_TL 0x3c
55#define DW_IC_CLR_INTR 0x40
56#define DW_IC_CLR_RX_UNDER 0x44
57#define DW_IC_CLR_RX_OVER 0x48
58#define DW_IC_CLR_TX_OVER 0x4c
59#define DW_IC_CLR_RD_REQ 0x50
60#define DW_IC_CLR_TX_ABRT 0x54
61#define DW_IC_CLR_RX_DONE 0x58
62#define DW_IC_CLR_ACTIVITY 0x5c
63#define DW_IC_CLR_STOP_DET 0x60
64#define DW_IC_CLR_START_DET 0x64
65#define DW_IC_CLR_GEN_CALL 0x68
66#define DW_IC_ENABLE 0x6c
67#define DW_IC_STATUS 0x70
68#define DW_IC_TXFLR 0x74
69#define DW_IC_RXFLR 0x78
Christian Ruppert9803f862013-06-26 10:55:06 +020070#define DW_IC_SDA_HOLD 0x7c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070071#define DW_IC_TX_ABRT_SOURCE 0x80
Mika Westerberg3ca4ed82013-04-10 00:36:40 +000072#define DW_IC_ENABLE_STATUS 0x9c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070073#define DW_IC_COMP_PARAM_1 0xf4
Christian Ruppert9803f862013-06-26 10:55:06 +020074#define DW_IC_COMP_VERSION 0xf8
75#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070076#define DW_IC_COMP_TYPE 0xfc
77#define DW_IC_COMP_TYPE_VALUE 0x44570140
78
79#define DW_IC_INTR_RX_UNDER 0x001
80#define DW_IC_INTR_RX_OVER 0x002
81#define DW_IC_INTR_RX_FULL 0x004
82#define DW_IC_INTR_TX_OVER 0x008
83#define DW_IC_INTR_TX_EMPTY 0x010
84#define DW_IC_INTR_RD_REQ 0x020
85#define DW_IC_INTR_TX_ABRT 0x040
86#define DW_IC_INTR_RX_DONE 0x080
87#define DW_IC_INTR_ACTIVITY 0x100
88#define DW_IC_INTR_STOP_DET 0x200
89#define DW_IC_INTR_START_DET 0x400
90#define DW_IC_INTR_GEN_CALL 0x800
91
92#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
93 DW_IC_INTR_TX_EMPTY | \
94 DW_IC_INTR_TX_ABRT | \
95 DW_IC_INTR_STOP_DET)
96
97#define DW_IC_STATUS_ACTIVITY 0x1
98
99#define DW_IC_ERR_TX_ABRT 0x1
100
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800101#define DW_IC_TAR_10BITADDR_MASTER BIT(12)
102
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700103/*
104 * status codes
105 */
106#define STATUS_IDLE 0x0
107#define STATUS_WRITE_IN_PROGRESS 0x1
108#define STATUS_READ_IN_PROGRESS 0x2
109
110#define TIMEOUT 20 /* ms */
111
112/*
113 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
114 *
115 * only expected abort codes are listed here
116 * refer to the datasheet for the full list
117 */
118#define ABRT_7B_ADDR_NOACK 0
119#define ABRT_10ADDR1_NOACK 1
120#define ABRT_10ADDR2_NOACK 2
121#define ABRT_TXDATA_NOACK 3
122#define ABRT_GCALL_NOACK 4
123#define ABRT_GCALL_READ 5
124#define ABRT_SBYTE_ACKDET 7
125#define ABRT_SBYTE_NORSTRT 9
126#define ABRT_10B_RD_NORSTRT 10
127#define ABRT_MASTER_DIS 11
128#define ARB_LOST 12
129
130#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
131#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
132#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
133#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
134#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
135#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
136#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
137#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
138#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
139#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
140#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
141
142#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
143 DW_IC_TX_ABRT_10ADDR1_NOACK | \
144 DW_IC_TX_ABRT_10ADDR2_NOACK | \
145 DW_IC_TX_ABRT_TXDATA_NOACK | \
146 DW_IC_TX_ABRT_GCALL_NOACK)
147
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300148static char *abort_sources[] = {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900149 [ABRT_7B_ADDR_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300150 "slave address not acknowledged (7bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900151 [ABRT_10ADDR1_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300152 "first address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900153 [ABRT_10ADDR2_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300154 "second address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900155 [ABRT_TXDATA_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300156 "data not acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900157 [ABRT_GCALL_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300158 "no acknowledgement for a general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900159 [ABRT_GCALL_READ] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300160 "read after general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900161 [ABRT_SBYTE_ACKDET] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300162 "start byte acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900163 [ABRT_SBYTE_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300164 "trying to send start byte when restart is disabled",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900165 [ABRT_10B_RD_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300166 "trying to read when restart is disabled (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900167 [ABRT_MASTER_DIS] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300168 "trying to use disabled adapter",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900169 [ARB_LOST] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300170 "lost arbitration",
171};
172
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100173u32 dw_readl(struct dw_i2c_dev *dev, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700174{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200175 u32 value;
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700176
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200177 if (dev->accessor_flags & ACCESS_16BIT)
178 value = readw(dev->base + offset) |
179 (readw(dev->base + offset + 2) << 16);
180 else
181 value = readl(dev->base + offset);
182
183 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700184 return swab32(value);
185 else
186 return value;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700187}
188
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100189void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700190{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200191 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700192 b = swab32(b);
193
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200194 if (dev->accessor_flags & ACCESS_16BIT) {
195 writew((u16)b, dev->base + offset);
196 writew((u16)(b >> 16), dev->base + offset + 2);
197 } else {
198 writel(b, dev->base + offset);
199 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700200}
201
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900202static u32
203i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
204{
205 /*
206 * DesignWare I2C core doesn't seem to have solid strategy to meet
207 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
208 * will result in violation of the tHD;STA spec.
209 */
210 if (cond)
211 /*
212 * Conditional expression:
213 *
214 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
215 *
216 * This is based on the DW manuals, and represents an ideal
217 * configuration. The resulting I2C bus speed will be
218 * faster than any of the others.
219 *
220 * If your hardware is free from tHD;STA issue, try this one.
221 */
222 return (ic_clk * tSYMBOL + 5000) / 10000 - 8 + offset;
223 else
224 /*
225 * Conditional expression:
226 *
227 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
228 *
229 * This is just experimental rule; the tHD;STA period turned
230 * out to be proportinal to (_HCNT + 3). With this setting,
231 * we could meet both tHIGH and tHD;STA timing specs.
232 *
233 * If unsure, you'd better to take this alternative.
234 *
235 * The reason why we need to take into account "tf" here,
236 * is the same as described in i2c_dw_scl_lcnt().
237 */
238 return (ic_clk * (tSYMBOL + tf) + 5000) / 10000 - 3 + offset;
239}
240
241static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
242{
243 /*
244 * Conditional expression:
245 *
246 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
247 *
248 * DW I2C core starts counting the SCL CNTs for the LOW period
249 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
250 * In order to meet the tLOW timing spec, we need to take into
251 * account the fall time of SCL signal (tf). Default tf value
252 * should be 0.3 us, for safety.
253 */
254 return ((ic_clk * (tLOW + tf) + 5000) / 10000) - 1 + offset;
255}
256
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000257static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
258{
259 int timeout = 100;
260
261 do {
262 dw_writel(dev, enable, DW_IC_ENABLE);
263 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
264 return;
265
266 /*
267 * Wait 10 times the signaling period of the highest I2C
268 * transfer supported by the driver (for 400KHz this is
269 * 25us) as described in the DesignWare I2C databook.
270 */
271 usleep_range(25, 250);
272 } while (timeout--);
273
274 dev_warn(dev->dev, "timeout in %sabling adapter\n",
275 enable ? "en" : "dis");
276}
277
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300278/**
279 * i2c_dw_init() - initialize the designware i2c master hardware
280 * @dev: device private data
281 *
282 * This functions configures and enables the I2C master.
283 * This function is called during I2C init function, and in case of timeout at
284 * run time.
285 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100286int i2c_dw_init(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300287{
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700288 u32 input_clock_khz;
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700289 u32 hcnt, lcnt;
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700290 u32 reg;
291
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700292 input_clock_khz = dev->get_clk_rate_khz(dev);
293
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700294 reg = dw_readl(dev, DW_IC_COMP_TYPE);
295 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200296 /* Configure register endianess access */
297 dev->accessor_flags |= ACCESS_SWAP;
298 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
299 /* Configure register access mode 16bit */
300 dev->accessor_flags |= ACCESS_16BIT;
301 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700302 dev_err(dev->dev, "Unknown Synopsys component type: "
303 "0x%08x\n", reg);
304 return -ENODEV;
305 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300306
307 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000308 __i2c_dw_enable(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300309
310 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900311
312 /* Standard-mode */
313 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
314 40, /* tHD;STA = tHIGH = 4.0 us */
315 3, /* tf = 0.3 us */
316 0, /* 0: DW default, 1: Ideal */
317 0); /* No offset */
318 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
319 47, /* tLOW = 4.7 us */
320 3, /* tf = 0.3 us */
321 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300322
323 /* Allow platforms to specify the ideal HCNT and LCNT values */
324 if (dev->ss_hcnt && dev->ss_lcnt) {
325 hcnt = dev->ss_hcnt;
326 lcnt = dev->ss_lcnt;
327 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700328 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
329 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900330 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
331
332 /* Fast-mode */
333 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
334 6, /* tHD;STA = tHIGH = 0.6 us */
335 3, /* tf = 0.3 us */
336 0, /* 0: DW default, 1: Ideal */
337 0); /* No offset */
338 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
339 13, /* tLOW = 1.3 us */
340 3, /* tf = 0.3 us */
341 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300342
343 if (dev->fs_hcnt && dev->fs_lcnt) {
344 hcnt = dev->fs_hcnt;
345 lcnt = dev->fs_lcnt;
346 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700347 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
348 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900349 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300350
Christian Ruppert9803f862013-06-26 10:55:06 +0200351 /* Configure SDA Hold Time if required */
352 if (dev->sda_hold_time) {
353 reg = dw_readl(dev, DW_IC_COMP_VERSION);
354 if (reg >= DW_IC_SDA_HOLD_MIN_VERS)
355 dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
356 else
357 dev_warn(dev->dev,
358 "Hardware too old to adjust SDA hold time.");
359 }
360
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900361 /* Configure Tx/Rx FIFO threshold levels */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700362 dw_writel(dev, dev->tx_fifo_depth - 1, DW_IC_TX_TL);
363 dw_writel(dev, 0, DW_IC_RX_TL);
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900364
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300365 /* configure the i2c master */
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700366 dw_writel(dev, dev->master_cfg , DW_IC_CON);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700367 return 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300368}
Axel Line68bb912012-09-10 10:14:02 +0200369EXPORT_SYMBOL_GPL(i2c_dw_init);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300370
371/*
372 * Waiting for bus not busy
373 */
374static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
375{
376 int timeout = TIMEOUT;
377
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700378 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300379 if (timeout <= 0) {
380 dev_warn(dev->dev, "timeout waiting for bus ready\n");
381 return -ETIMEDOUT;
382 }
383 timeout--;
Mika Westerberg1451b912013-04-10 00:36:41 +0000384 usleep_range(1000, 1100);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300385 }
386
387 return 0;
388}
389
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900390static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
391{
392 struct i2c_msg *msgs = dev->msgs;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800393 u32 ic_con, ic_tar = 0;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900394
395 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000396 __i2c_dw_enable(dev, false);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900397
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900398 /* if the slave address is ten bit address, enable 10BITADDR */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700399 ic_con = dw_readl(dev, DW_IC_CON);
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800400 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900401 ic_con |= DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800402 /*
403 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
404 * mode has to be enabled via bit 12 of IC_TAR register.
405 * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
406 * detected from registers.
407 */
408 ic_tar = DW_IC_TAR_10BITADDR_MASTER;
409 } else {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900410 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800411 }
412
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700413 dw_writel(dev, ic_con, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900414
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800415 /*
416 * Set the slave (target) address and enable 10-bit addressing mode
417 * if applicable.
418 */
419 dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
420
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900421 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000422 __i2c_dw_enable(dev, true);
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900423
Mika Westerberg2a2d95e2013-05-13 00:54:30 +0000424 /* Clear and enable interrupts */
425 i2c_dw_clear_int(dev);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700426 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900427}
428
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300429/*
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900430 * Initiate (and continue) low level master read/write transaction.
431 * This function is only called from i2c_dw_isr, and pumping i2c_msg
432 * messages into the tx buffer. Even if the size of i2c_msg data is
433 * longer than the size of the tx buffer, it handles everything.
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300434 */
Jean Delvarebccd7802012-10-05 22:23:53 +0200435static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900436i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300437{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300438 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900439 u32 intr_mask;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900440 int tx_limit, rx_limit;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900441 u32 addr = msgs[dev->msg_write_idx].addr;
442 u32 buf_len = dev->tx_buf_len;
Justin P. Mattock69932482011-07-26 23:06:29 -0700443 u8 *buf = dev->tx_buf;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800444 bool need_restart = false;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300445
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900446 intr_mask = DW_IC_INTR_DEFAULT_MASK;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900447
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900448 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900449 /*
450 * if target address has changed, we need to
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300451 * reprogram the target address in the i2c
452 * adapter when we are done with this transfer
453 */
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900454 if (msgs[dev->msg_write_idx].addr != addr) {
455 dev_err(dev->dev,
456 "%s: invalid target address\n", __func__);
457 dev->msg_err = -EINVAL;
458 break;
459 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300460
461 if (msgs[dev->msg_write_idx].len == 0) {
462 dev_err(dev->dev,
463 "%s: invalid message length\n", __func__);
464 dev->msg_err = -EINVAL;
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900465 break;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300466 }
467
468 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
469 /* new i2c_msg */
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900470 buf = msgs[dev->msg_write_idx].buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300471 buf_len = msgs[dev->msg_write_idx].len;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800472
473 /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
474 * IC_RESTART_EN are set, we must manually
475 * set restart bit between messages.
476 */
477 if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
478 (dev->msg_write_idx > 0))
479 need_restart = true;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300480 }
481
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700482 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
483 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900484
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300485 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200486 u32 cmd = 0;
487
488 /*
489 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
490 * manually set the stop bit. However, it cannot be
491 * detected from the registers so we set it always
492 * when writing/reading the last byte.
493 */
494 if (dev->msg_write_idx == dev->msgs_num - 1 &&
495 buf_len == 1)
496 cmd |= BIT(9);
497
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800498 if (need_restart) {
499 cmd |= BIT(10);
500 need_restart = false;
501 }
502
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300503 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100504
505 /* avoid rx buffer overrun */
506 if (rx_limit - dev->rx_outstanding <= 0)
507 break;
508
Mika Westerberg17a76b42013-01-17 12:31:05 +0200509 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300510 rx_limit--;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100511 dev->rx_outstanding++;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300512 } else
Mika Westerberg17a76b42013-01-17 12:31:05 +0200513 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300514 tx_limit--; buf_len--;
515 }
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900516
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900517 dev->tx_buf = buf;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900518 dev->tx_buf_len = buf_len;
519
520 if (buf_len > 0) {
521 /* more bytes to be written */
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900522 dev->status |= STATUS_WRITE_IN_PROGRESS;
523 break;
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900524 } else
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900525 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300526 }
527
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900528 /*
529 * If i2c_msg index search is completed, we don't need TX_EMPTY
530 * interrupt any more.
531 */
532 if (dev->msg_write_idx == dev->msgs_num)
533 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
534
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900535 if (dev->msg_err)
536 intr_mask = 0;
537
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100538 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300539}
540
541static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900542i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300543{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300544 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900545 int rx_valid;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300546
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900547 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900548 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300549 u8 *buf;
550
551 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
552 continue;
553
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300554 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
555 len = msgs[dev->msg_read_idx].len;
556 buf = msgs[dev->msg_read_idx].buf;
557 } else {
558 len = dev->rx_buf_len;
559 buf = dev->rx_buf;
560 }
561
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700562 rx_valid = dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900563
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100564 for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700565 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100566 dev->rx_outstanding--;
567 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300568
569 if (len > 0) {
570 dev->status |= STATUS_READ_IN_PROGRESS;
571 dev->rx_buf_len = len;
572 dev->rx_buf = buf;
573 return;
574 } else
575 dev->status &= ~STATUS_READ_IN_PROGRESS;
576 }
577}
578
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900579static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
580{
581 unsigned long abort_source = dev->abort_source;
582 int i;
583
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900584 if (abort_source & DW_IC_TX_ABRT_NOACK) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800585 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900586 dev_dbg(dev->dev,
587 "%s: %s\n", __func__, abort_sources[i]);
588 return -EREMOTEIO;
589 }
590
Akinobu Mita984b3f52010-03-05 13:41:37 -0800591 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900592 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
593
594 if (abort_source & DW_IC_TX_ARB_LOST)
595 return -EAGAIN;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900596 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
597 return -EINVAL; /* wrong msgs[] data */
598 else
599 return -EIO;
600}
601
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300602/*
603 * Prepare controller for a transaction and call i2c_dw_xfer_msg
604 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100605int
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300606i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
607{
608 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
609 int ret;
610
611 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
612
613 mutex_lock(&dev->lock);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700614 pm_runtime_get_sync(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300615
616 INIT_COMPLETION(dev->cmd_complete);
617 dev->msgs = msgs;
618 dev->msgs_num = num;
619 dev->cmd_err = 0;
620 dev->msg_write_idx = 0;
621 dev->msg_read_idx = 0;
622 dev->msg_err = 0;
623 dev->status = STATUS_IDLE;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900624 dev->abort_source = 0;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100625 dev->rx_outstanding = 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300626
627 ret = i2c_dw_wait_bus_not_busy(dev);
628 if (ret < 0)
629 goto done;
630
631 /* start the transfers */
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900632 i2c_dw_xfer_init(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300633
634 /* wait for tx to complete */
Mika Westerberge42dba52013-05-22 13:03:11 +0300635 ret = wait_for_completion_timeout(&dev->cmd_complete, HZ);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300636 if (ret == 0) {
637 dev_err(dev->dev, "controller timed out\n");
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200638 /* i2c_dw_init implicitly disables the adapter */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300639 i2c_dw_init(dev);
640 ret = -ETIMEDOUT;
641 goto done;
Mika Westerberge42dba52013-05-22 13:03:11 +0300642 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300643
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200644 /*
645 * We must disable the adapter before unlocking the &dev->lock mutex
646 * below. Otherwise the hardware might continue generating interrupts
647 * which in turn causes a race condition with the following transfer.
648 * Needs some more investigation if the additional interrupts are
649 * a hardware bug or this driver doesn't handle them correctly yet.
650 */
651 __i2c_dw_enable(dev, false);
652
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300653 if (dev->msg_err) {
654 ret = dev->msg_err;
655 goto done;
656 }
657
658 /* no error */
659 if (likely(!dev->cmd_err)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300660 ret = num;
661 goto done;
662 }
663
664 /* We have an error */
665 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900666 ret = i2c_dw_handle_tx_abort(dev);
667 goto done;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300668 }
669 ret = -EIO;
670
671done:
Mika Westerberg43452332013-04-10 00:36:42 +0000672 pm_runtime_mark_last_busy(dev->dev);
673 pm_runtime_put_autosuspend(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300674 mutex_unlock(&dev->lock);
675
676 return ret;
677}
Axel Line68bb912012-09-10 10:14:02 +0200678EXPORT_SYMBOL_GPL(i2c_dw_xfer);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300679
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100680u32 i2c_dw_func(struct i2c_adapter *adap)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300681{
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700682 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
683 return dev->functionality;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300684}
Axel Line68bb912012-09-10 10:14:02 +0200685EXPORT_SYMBOL_GPL(i2c_dw_func);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300686
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900687static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
688{
689 u32 stat;
690
691 /*
692 * The IC_INTR_STAT register just indicates "enabled" interrupts.
693 * Ths unmasked raw version of interrupt status bits are available
694 * in the IC_RAW_INTR_STAT register.
695 *
696 * That is,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100697 * stat = dw_readl(IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900698 * equals to,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100699 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900700 *
701 * The raw version might be useful for debugging purposes.
702 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700703 stat = dw_readl(dev, DW_IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900704
705 /*
706 * Do not use the IC_CLR_INTR register to clear interrupts, or
707 * you'll miss some interrupts, triggered during the period from
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100708 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900709 *
710 * Instead, use the separately-prepared IC_CLR_* registers.
711 */
712 if (stat & DW_IC_INTR_RX_UNDER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700713 dw_readl(dev, DW_IC_CLR_RX_UNDER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900714 if (stat & DW_IC_INTR_RX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700715 dw_readl(dev, DW_IC_CLR_RX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900716 if (stat & DW_IC_INTR_TX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700717 dw_readl(dev, DW_IC_CLR_TX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900718 if (stat & DW_IC_INTR_RD_REQ)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700719 dw_readl(dev, DW_IC_CLR_RD_REQ);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900720 if (stat & DW_IC_INTR_TX_ABRT) {
721 /*
722 * The IC_TX_ABRT_SOURCE register is cleared whenever
723 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
724 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700725 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
726 dw_readl(dev, DW_IC_CLR_TX_ABRT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900727 }
728 if (stat & DW_IC_INTR_RX_DONE)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700729 dw_readl(dev, DW_IC_CLR_RX_DONE);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900730 if (stat & DW_IC_INTR_ACTIVITY)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700731 dw_readl(dev, DW_IC_CLR_ACTIVITY);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900732 if (stat & DW_IC_INTR_STOP_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700733 dw_readl(dev, DW_IC_CLR_STOP_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900734 if (stat & DW_IC_INTR_START_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700735 dw_readl(dev, DW_IC_CLR_START_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900736 if (stat & DW_IC_INTR_GEN_CALL)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700737 dw_readl(dev, DW_IC_CLR_GEN_CALL);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900738
739 return stat;
740}
741
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300742/*
743 * Interrupt service routine. This gets called whenever an I2C interrupt
744 * occurs.
745 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100746irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300747{
748 struct dw_i2c_dev *dev = dev_id;
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700749 u32 stat, enabled;
750
751 enabled = dw_readl(dev, DW_IC_ENABLE);
752 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
753 dev_dbg(dev->dev, "%s: %s enabled= 0x%x stat=0x%x\n", __func__,
754 dev->adapter.name, enabled, stat);
755 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
756 return IRQ_NONE;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300757
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900758 stat = i2c_dw_read_clear_intrbits(dev);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900759
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300760 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300761 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
762 dev->status = STATUS_IDLE;
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900763
764 /*
765 * Anytime TX_ABRT is set, the contents of the tx/rx
766 * buffers are flushed. Make sure to skip them.
767 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700768 dw_writel(dev, 0, DW_IC_INTR_MASK);
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900769 goto tx_aborted;
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900770 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300771
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900772 if (stat & DW_IC_INTR_RX_FULL)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900773 i2c_dw_read(dev);
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900774
775 if (stat & DW_IC_INTR_TX_EMPTY)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900776 i2c_dw_xfer_msg(dev);
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900777
778 /*
779 * No need to modify or disable the interrupt mask here.
780 * i2c_dw_xfer_msg() will take care of it according to
781 * the current transmit status.
782 */
783
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900784tx_aborted:
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900785 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300786 complete(&dev->cmd_complete);
787
788 return IRQ_HANDLED;
789}
Axel Line68bb912012-09-10 10:14:02 +0200790EXPORT_SYMBOL_GPL(i2c_dw_isr);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700791
792void i2c_dw_enable(struct dw_i2c_dev *dev)
793{
794 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000795 __i2c_dw_enable(dev, true);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700796}
Axel Line68bb912012-09-10 10:14:02 +0200797EXPORT_SYMBOL_GPL(i2c_dw_enable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700798
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700799u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
800{
801 return dw_readl(dev, DW_IC_ENABLE);
802}
Axel Line68bb912012-09-10 10:14:02 +0200803EXPORT_SYMBOL_GPL(i2c_dw_is_enabled);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700804
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700805void i2c_dw_disable(struct dw_i2c_dev *dev)
806{
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700807 /* Disable controller */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000808 __i2c_dw_enable(dev, false);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700809
810 /* Disable all interupts */
811 dw_writel(dev, 0, DW_IC_INTR_MASK);
812 dw_readl(dev, DW_IC_CLR_INTR);
813}
Axel Line68bb912012-09-10 10:14:02 +0200814EXPORT_SYMBOL_GPL(i2c_dw_disable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700815
816void i2c_dw_clear_int(struct dw_i2c_dev *dev)
817{
818 dw_readl(dev, DW_IC_CLR_INTR);
819}
Axel Line68bb912012-09-10 10:14:02 +0200820EXPORT_SYMBOL_GPL(i2c_dw_clear_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700821
822void i2c_dw_disable_int(struct dw_i2c_dev *dev)
823{
824 dw_writel(dev, 0, DW_IC_INTR_MASK);
825}
Axel Line68bb912012-09-10 10:14:02 +0200826EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700827
828u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
829{
830 return dw_readl(dev, DW_IC_COMP_PARAM_1);
831}
Axel Line68bb912012-09-10 10:14:02 +0200832EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
Mika Westerberg9dd31622013-01-17 12:31:04 +0200833
834MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
835MODULE_LICENSE("GPL");