blob: bdc7b9ee193022672a53b930a71464ce34af68fd [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010028#include <drm/drm_fb_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100030#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "radeon.h"
32#include "atom.h"
33#include "atom-bits.h"
34
Jerome Glissec93bb852009-07-13 21:04:08 +020035static void atombios_overscan_setup(struct drm_crtc *crtc,
36 struct drm_display_mode *mode,
37 struct drm_display_mode *adjusted_mode)
38{
39 struct drm_device *dev = crtc->dev;
40 struct radeon_device *rdev = dev->dev_private;
41 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
43 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
44 int a1, a2;
45
46 memset(&args, 0, sizeof(args));
47
Jerome Glissec93bb852009-07-13 21:04:08 +020048 args.ucCRTC = radeon_crtc->crtc_id;
49
50 switch (radeon_crtc->rmx_type) {
51 case RMX_CENTER:
Cédric Cano45894332011-02-11 19:45:37 -050052 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
54 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
55 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020056 break;
57 case RMX_ASPECT:
58 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
59 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
60
61 if (a1 > a2) {
Cédric Cano45894332011-02-11 19:45:37 -050062 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
63 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020064 } else if (a2 > a1) {
Alex Deucher942b0e92011-03-14 23:18:00 -040065 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
66 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020067 }
Jerome Glissec93bb852009-07-13 21:04:08 +020068 break;
69 case RMX_FULL:
70 default:
Cédric Cano45894332011-02-11 19:45:37 -050071 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
73 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
74 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
Jerome Glissec93bb852009-07-13 21:04:08 +020075 break;
76 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040077 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020078}
79
80static void atombios_scaler_setup(struct drm_crtc *crtc)
81{
82 struct drm_device *dev = crtc->dev;
83 struct radeon_device *rdev = dev->dev_private;
84 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
85 ENABLE_SCALER_PS_ALLOCATION args;
86 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Alex Deucher5df31962012-09-13 11:52:08 -040087 struct radeon_encoder *radeon_encoder =
88 to_radeon_encoder(radeon_crtc->encoder);
Jerome Glissec93bb852009-07-13 21:04:08 +020089 /* fixme - fill in enc_priv for atom dac */
90 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091 bool is_tv = false, is_cv = false;
Jerome Glissec93bb852009-07-13 21:04:08 +020092
93 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
94 return;
95
Alex Deucher5df31962012-09-13 11:52:08 -040096 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
97 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
98 tv_std = tv_dac->tv_std;
99 is_tv = true;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000100 }
101
Jerome Glissec93bb852009-07-13 21:04:08 +0200102 memset(&args, 0, sizeof(args));
103
104 args.ucScaler = radeon_crtc->crtc_id;
105
Dave Airlie4ce001a2009-08-13 16:32:14 +1000106 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 switch (tv_std) {
108 case TV_STD_NTSC:
109 default:
110 args.ucTVStandard = ATOM_TV_NTSC;
111 break;
112 case TV_STD_PAL:
113 args.ucTVStandard = ATOM_TV_PAL;
114 break;
115 case TV_STD_PAL_M:
116 args.ucTVStandard = ATOM_TV_PALM;
117 break;
118 case TV_STD_PAL_60:
119 args.ucTVStandard = ATOM_TV_PAL60;
120 break;
121 case TV_STD_NTSC_J:
122 args.ucTVStandard = ATOM_TV_NTSCJ;
123 break;
124 case TV_STD_SCART_PAL:
125 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
126 break;
127 case TV_STD_SECAM:
128 args.ucTVStandard = ATOM_TV_SECAM;
129 break;
130 case TV_STD_PAL_CN:
131 args.ucTVStandard = ATOM_TV_PALCN;
132 break;
133 }
134 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000135 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200136 args.ucTVStandard = ATOM_TV_CV;
137 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
138 } else {
139 switch (radeon_crtc->rmx_type) {
140 case RMX_FULL:
141 args.ucEnable = ATOM_SCALER_EXPANSION;
142 break;
143 case RMX_CENTER:
144 args.ucEnable = ATOM_SCALER_CENTER;
145 break;
146 case RMX_ASPECT:
147 args.ucEnable = ATOM_SCALER_EXPANSION;
148 break;
149 default:
150 if (ASIC_IS_AVIVO(rdev))
151 args.ucEnable = ATOM_SCALER_DISABLE;
152 else
153 args.ucEnable = ATOM_SCALER_CENTER;
154 break;
155 }
156 }
157 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000158 if ((is_tv || is_cv)
159 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
160 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200161 }
162}
163
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
165{
166 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
167 struct drm_device *dev = crtc->dev;
168 struct radeon_device *rdev = dev->dev_private;
169 int index =
170 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
171 ENABLE_CRTC_PS_ALLOCATION args;
172
173 memset(&args, 0, sizeof(args));
174
175 args.ucCRTC = radeon_crtc->crtc_id;
176 args.ucEnable = lock;
177
178 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
179}
180
181static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
182{
183 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
184 struct drm_device *dev = crtc->dev;
185 struct radeon_device *rdev = dev->dev_private;
186 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
187 ENABLE_CRTC_PS_ALLOCATION args;
188
189 memset(&args, 0, sizeof(args));
190
191 args.ucCRTC = radeon_crtc->crtc_id;
192 args.ucEnable = state;
193
194 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
195}
196
197static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
198{
199 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
200 struct drm_device *dev = crtc->dev;
201 struct radeon_device *rdev = dev->dev_private;
202 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
203 ENABLE_CRTC_PS_ALLOCATION args;
204
205 memset(&args, 0, sizeof(args));
206
207 args.ucCRTC = radeon_crtc->crtc_id;
208 args.ucEnable = state;
209
210 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
211}
212
Alex Deucher78fe9e52014-01-28 23:49:37 -0500213static const u32 vga_control_regs[6] =
214{
215 AVIVO_D1VGA_CONTROL,
216 AVIVO_D2VGA_CONTROL,
217 EVERGREEN_D3VGA_CONTROL,
218 EVERGREEN_D4VGA_CONTROL,
219 EVERGREEN_D5VGA_CONTROL,
220 EVERGREEN_D6VGA_CONTROL,
221};
222
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
224{
225 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
226 struct drm_device *dev = crtc->dev;
227 struct radeon_device *rdev = dev->dev_private;
228 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
229 BLANK_CRTC_PS_ALLOCATION args;
Alex Deucher78fe9e52014-01-28 23:49:37 -0500230 u32 vga_control = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
232 memset(&args, 0, sizeof(args));
233
Alex Deucher78fe9e52014-01-28 23:49:37 -0500234 if (ASIC_IS_DCE8(rdev)) {
235 vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
236 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
237 }
238
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 args.ucCRTC = radeon_crtc->crtc_id;
240 args.ucBlanking = state;
241
242 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher78fe9e52014-01-28 23:49:37 -0500243
244 if (ASIC_IS_DCE8(rdev)) {
245 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
246 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247}
248
Alex Deucherfef9f912012-03-20 17:18:03 -0400249static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
250{
251 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
252 struct drm_device *dev = crtc->dev;
253 struct radeon_device *rdev = dev->dev_private;
254 int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
255 ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
256
257 memset(&args, 0, sizeof(args));
258
259 args.ucDispPipeId = radeon_crtc->crtc_id;
260 args.ucEnable = state;
261
262 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
263}
264
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
266{
267 struct drm_device *dev = crtc->dev;
268 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500269 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270
271 switch (mode) {
272 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400273 radeon_crtc->enabled = true;
Alex Deucher37b43902010-02-09 12:04:43 -0500274 atombios_enable_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400275 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500276 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
277 atombios_blank_crtc(crtc, ATOM_DISABLE);
Michel Dänzer5e916a32016-04-01 17:28:44 +0900278 if (dev->num_crtcs > radeon_crtc->crtc_id)
279 drm_vblank_on(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500280 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281 break;
282 case DRM_MODE_DPMS_STANDBY:
283 case DRM_MODE_DPMS_SUSPEND:
284 case DRM_MODE_DPMS_OFF:
Michel Dänzer5e916a32016-04-01 17:28:44 +0900285 if (dev->num_crtcs > radeon_crtc->crtc_id)
286 drm_vblank_off(dev, radeon_crtc->crtc_id);
Alex Deuchera93f3442010-12-20 11:22:29 -0500287 if (radeon_crtc->enabled)
288 atombios_blank_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400289 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500290 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
291 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400292 radeon_crtc->enabled = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 break;
294 }
Alex Deucher3640da22014-05-30 12:40:15 -0400295 /* adjust pm to dpms */
296 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297}
298
299static void
300atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400301 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400303 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 struct drm_device *dev = crtc->dev;
305 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400306 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400308 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400310 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400311 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400312 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400313 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
314 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400315 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400316 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400318 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400319 args.usH_SyncWidth =
320 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
321 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400322 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 args.usV_SyncWidth =
324 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400325 args.ucH_Border = radeon_crtc->h_border;
326 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400327
328 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
329 misc |= ATOM_VSYNC_POLARITY;
330 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
331 misc |= ATOM_HSYNC_POLARITY;
332 if (mode->flags & DRM_MODE_FLAG_CSYNC)
333 misc |= ATOM_COMPOSITESYNC;
334 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
335 misc |= ATOM_INTERLACE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500336 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400337 misc |= ATOM_DOUBLE_CLOCK_MODE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500338 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
339 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400340
341 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
342 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400344 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345}
346
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400347static void atombios_crtc_set_timing(struct drm_crtc *crtc,
348 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400350 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 struct drm_device *dev = crtc->dev;
352 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400353 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400355 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400357 memset(&args, 0, sizeof(args));
358 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
359 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
360 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
361 args.usH_SyncWidth =
362 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
363 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
364 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
365 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
366 args.usV_SyncWidth =
367 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
368
Alex Deucher54bfe492010-09-03 15:52:53 -0400369 args.ucOverscanRight = radeon_crtc->h_border;
370 args.ucOverscanLeft = radeon_crtc->h_border;
371 args.ucOverscanBottom = radeon_crtc->v_border;
372 args.ucOverscanTop = radeon_crtc->v_border;
373
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400374 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
375 misc |= ATOM_VSYNC_POLARITY;
376 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
377 misc |= ATOM_HSYNC_POLARITY;
378 if (mode->flags & DRM_MODE_FLAG_CSYNC)
379 misc |= ATOM_COMPOSITESYNC;
380 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
381 misc |= ATOM_INTERLACE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500382 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400383 misc |= ATOM_DOUBLE_CLOCK_MODE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500384 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
385 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400386
387 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
388 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400390 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391}
392
Alex Deucher3fa47d92012-01-20 14:56:39 -0500393static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
Alex Deucherb7922102010-03-06 10:57:30 -0500394{
Alex Deucherb7922102010-03-06 10:57:30 -0500395 u32 ss_cntl;
396
397 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500398 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500399 case ATOM_PPLL1:
400 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
401 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
402 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
403 break;
404 case ATOM_PPLL2:
405 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
406 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
407 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
408 break;
409 case ATOM_DCPLL:
410 case ATOM_PPLL_INVALID:
411 return;
412 }
413 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500414 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500415 case ATOM_PPLL1:
416 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
417 ss_cntl &= ~1;
418 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
419 break;
420 case ATOM_PPLL2:
421 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
422 ss_cntl &= ~1;
423 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
424 break;
425 case ATOM_DCPLL:
426 case ATOM_PPLL_INVALID:
427 return;
428 }
429 }
430}
431
432
Alex Deucher26b9fc32010-02-01 16:39:11 -0500433union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400434 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
435 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500436 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400437 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500438 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500439};
440
Alex Deucher3fa47d92012-01-20 14:56:39 -0500441static void atombios_crtc_program_ss(struct radeon_device *rdev,
Alex Deucherba032a52010-10-04 17:13:01 -0400442 int enable,
443 int pll_id,
Jerome Glisse5efcc762012-08-17 14:40:04 -0400444 int crtc_id,
Alex Deucherba032a52010-10-04 17:13:01 -0400445 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400446{
Jerome Glisse5efcc762012-08-17 14:40:04 -0400447 unsigned i;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400448 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500449 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400450
Alex Deucherc4756ba2014-01-15 13:59:47 -0500451 if (enable) {
452 /* Don't mess with SS if percentage is 0 or external ss.
453 * SS is already disabled previously, and disabling it
454 * again can cause display problems if the pll is already
455 * programmed.
456 */
457 if (ss->percentage == 0)
458 return;
459 if (ss->type & ATOM_EXTERNAL_SS_MASK)
460 return;
461 } else {
Alex Deucher53176702012-08-21 18:52:56 -0400462 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse5efcc762012-08-17 14:40:04 -0400463 if (rdev->mode_info.crtcs[i] &&
464 rdev->mode_info.crtcs[i]->enabled &&
465 i != crtc_id &&
466 pll_id == rdev->mode_info.crtcs[i]->pll_id) {
467 /* one other crtc is using this pll don't turn
468 * off spread spectrum as it might turn off
469 * display on active crtc
470 */
471 return;
472 }
473 }
474 }
475
Alex Deucher26b9fc32010-02-01 16:39:11 -0500476 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400477
Alex Deuchera572eaa2011-01-06 21:19:16 -0500478 if (ASIC_IS_DCE5(rdev)) {
Cédric Cano45894332011-02-11 19:45:37 -0500479 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400480 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500481 switch (pll_id) {
482 case ATOM_PPLL1:
483 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500484 break;
485 case ATOM_PPLL2:
486 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500487 break;
488 case ATOM_DCPLL:
489 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500490 break;
491 case ATOM_PPLL_INVALID:
492 return;
493 }
Alex Deucherf312f092012-07-17 14:02:44 -0400494 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
495 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherd0ae3e82011-05-23 14:06:20 -0400496 args.v3.ucEnable = enable;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500497 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400498 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400499 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400500 switch (pll_id) {
501 case ATOM_PPLL1:
502 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400503 break;
504 case ATOM_PPLL2:
505 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400506 break;
507 case ATOM_DCPLL:
508 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400509 break;
510 case ATOM_PPLL_INVALID:
511 return;
512 }
Alex Deucherf312f092012-07-17 14:02:44 -0400513 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
514 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400515 args.v2.ucEnable = enable;
516 } else if (ASIC_IS_DCE3(rdev)) {
517 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400518 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400519 args.v1.ucSpreadSpectrumStep = ss->step;
520 args.v1.ucSpreadSpectrumDelay = ss->delay;
521 args.v1.ucSpreadSpectrumRange = ss->range;
522 args.v1.ucPpll = pll_id;
523 args.v1.ucEnable = enable;
524 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400525 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
526 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500527 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400528 return;
529 }
530 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400531 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400532 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
533 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
534 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
535 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400536 } else {
Alex Deucherc4756ba2014-01-15 13:59:47 -0500537 if (enable == ATOM_DISABLE) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500538 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400539 return;
540 }
541 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400542 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400543 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
544 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
545 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400546 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500547 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400548}
549
Alex Deucher4eaeca32010-01-19 17:32:27 -0500550union adjust_pixel_clock {
551 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500552 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500553};
554
555static u32 atombios_adjust_pll(struct drm_crtc *crtc,
Alex Deucher19eca432012-09-13 10:56:16 -0400556 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557{
Alex Deucher19eca432012-09-13 10:56:16 -0400558 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200559 struct drm_device *dev = crtc->dev;
560 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400561 struct drm_encoder *encoder = radeon_crtc->encoder;
562 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
563 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500564 u32 adjusted_clock = mode->clock;
Alex Deucher5df31962012-09-13 11:52:08 -0400565 int encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucherfbee67a2010-08-16 12:44:47 -0400566 u32 dp_clock = mode->clock;
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400567 u32 clock = mode->clock;
Alex Deucher7d5a33b2014-02-03 15:53:25 -0500568 int bpc = radeon_crtc->bpc;
Alex Deucher5df31962012-09-13 11:52:08 -0400569 bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
Alex Deucherfc103322010-01-19 17:16:10 -0500570
Alex Deucher4eaeca32010-01-19 17:32:27 -0500571 /* reset the pll flags */
Alex Deucher19eca432012-09-13 10:56:16 -0400572 radeon_crtc->pll_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573
574 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400575 if ((rdev->family == CHIP_RS600) ||
576 (rdev->family == CHIP_RS690) ||
577 (rdev->family == CHIP_RS740))
Alex Deucher19eca432012-09-13 10:56:16 -0400578 radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
579 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000580
581 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400582 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000583 else
Alex Deucher19eca432012-09-13 10:56:16 -0400584 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400585
Alex Deucher5785e532011-04-19 15:24:59 -0400586 if (rdev->family < CHIP_RV770)
Alex Deucher19eca432012-09-13 10:56:16 -0400587 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
Alex Deucher37d41742012-04-19 10:48:38 -0400588 /* use frac fb div on APUs */
Alex Deucherc7d2f222012-12-18 22:11:51 -0500589 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -0400590 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucher41167822013-04-01 16:06:25 -0400591 /* use frac fb div on RS780/RS880 */
592 if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
593 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deuchera02dc742012-11-13 18:03:41 -0500594 if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
595 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000596 } else {
Alex Deucher19eca432012-09-13 10:56:16 -0400597 radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598
Dave Airlie5480f722010-10-19 10:36:47 +1000599 if (mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400600 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000601 else
Alex Deucher19eca432012-09-13 10:56:16 -0400602 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000603 }
604
Alex Deucher5df31962012-09-13 11:52:08 -0400605 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
606 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
607 if (connector) {
608 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
609 struct radeon_connector_atom_dig *dig_connector =
610 radeon_connector->con_priv;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400611
Alex Deucher5df31962012-09-13 11:52:08 -0400612 dp_clock = dig_connector->dp_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613 }
614 }
615
Dave Airlie9843ead2015-02-24 09:24:04 +1000616 if (radeon_encoder->is_mst_encoder) {
617 struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
618 struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
619
620 dp_clock = dig_connector->dp_clock;
621 }
622
Alex Deucher5df31962012-09-13 11:52:08 -0400623 /* use recommended ref_div for ss */
624 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
625 if (radeon_crtc->ss_enabled) {
626 if (radeon_crtc->ss.refdiv) {
627 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
628 radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
629 if (ASIC_IS_AVIVO(rdev))
630 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
631 }
632 }
633 }
634
635 if (ASIC_IS_AVIVO(rdev)) {
636 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
637 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
638 adjusted_clock = mode->clock * 2;
639 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
640 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
641 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
642 radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
643 } else {
644 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
645 radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
646 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
647 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
648 }
649
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400650 /* adjust pll for deep color modes */
651 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
652 switch (bpc) {
653 case 8:
654 default:
655 break;
656 case 10:
657 clock = (clock * 5) / 4;
658 break;
659 case 12:
660 clock = (clock * 3) / 2;
661 break;
662 case 16:
663 clock = clock * 2;
664 break;
665 }
666 }
667
Alex Deucher2606c882009-10-08 13:36:21 -0400668 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
669 * accordingly based on the encoder/transmitter to work around
670 * special hw requirements.
671 */
672 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500673 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500674 u8 frev, crev;
675 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400676
Alex Deucher2606c882009-10-08 13:36:21 -0400677 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400678 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
679 &crev))
680 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500681
682 memset(&args, 0, sizeof(args));
683
684 switch (frev) {
685 case 1:
686 switch (crev) {
687 case 1:
688 case 2:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400689 args.v1.usPixelClock = cpu_to_le16(clock / 10);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500690 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500691 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher19eca432012-09-13 10:56:16 -0400692 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherfbee67a2010-08-16 12:44:47 -0400693 args.v1.ucConfig |=
694 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500695
696 atom_execute_table(rdev->mode_info.atom_context,
697 index, (uint32_t *)&args);
698 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
699 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500700 case 3:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400701 args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500702 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
703 args.v3.sInput.ucEncodeMode = encoder_mode;
704 args.v3.sInput.ucDispPllConfig = 0;
Alex Deucher19eca432012-09-13 10:56:16 -0400705 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherb526ce22011-01-20 23:35:58 +0000706 args.v3.sInput.ucDispPllConfig |=
707 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucher996d5c52011-10-26 15:59:50 -0400708 if (ENCODER_MODE_IS_DP(encoder_mode)) {
Alex Deucherb4f15f82011-10-25 11:34:51 -0400709 args.v3.sInput.ucDispPllConfig |=
710 DISPPLL_CONFIG_COHERENT_MODE;
711 /* 16200 or 27000 */
712 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
713 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500714 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400715 if (dig->coherent_mode)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500716 args.v3.sInput.ucDispPllConfig |=
717 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucher9aa59992012-01-20 15:03:30 -0500718 if (is_duallink)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500719 args.v3.sInput.ucDispPllConfig |=
Alex Deucherb4f15f82011-10-25 11:34:51 -0400720 DISPPLL_CONFIG_DUAL_LINK;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500721 }
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400722 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
723 ENCODER_OBJECT_ID_NONE)
724 args.v3.sInput.ucExtTransmitterID =
725 radeon_encoder_get_dp_bridge_encoder_id(encoder);
726 else
Alex Deuchercc9f67a2011-06-16 10:06:16 -0400727 args.v3.sInput.ucExtTransmitterID = 0;
728
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500729 atom_execute_table(rdev->mode_info.atom_context,
730 index, (uint32_t *)&args);
731 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
732 if (args.v3.sOutput.ucRefDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400733 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
734 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
735 radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500736 }
737 if (args.v3.sOutput.ucPostDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400738 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
739 radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
740 radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500741 }
742 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500743 default:
744 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
745 return adjusted_clock;
746 }
747 break;
748 default:
749 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
750 return adjusted_clock;
751 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400752 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500753 return adjusted_clock;
754}
755
756union set_pixel_clock {
757 SET_PIXEL_CLOCK_PS_ALLOCATION base;
758 PIXEL_CLOCK_PARAMETERS v1;
759 PIXEL_CLOCK_PARAMETERS_V2 v2;
760 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500761 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500762 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500763};
764
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500765/* on DCE5, make sure the voltage is high enough to support the
766 * required disp clk.
767 */
Alex Deucherf3f1f032012-03-20 17:18:04 -0400768static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500769 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500770{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500771 u8 frev, crev;
772 int index;
773 union set_pixel_clock args;
774
775 memset(&args, 0, sizeof(args));
776
777 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400778 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
779 &crev))
780 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500781
782 switch (frev) {
783 case 1:
784 switch (crev) {
785 case 5:
786 /* if the default dcpll clock is specified,
787 * SetPixelClock provides the dividers
788 */
789 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Cédric Cano45894332011-02-11 19:45:37 -0500790 args.v5.usPixelClock = cpu_to_le16(dispclk);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500791 args.v5.ucPpll = ATOM_DCPLL;
792 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500793 case 6:
794 /* if the default dcpll clock is specified,
795 * SetPixelClock provides the dividers
796 */
Alex Deucher265aa6c2011-02-14 16:16:22 -0500797 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
Alex Deucher8542c122012-07-13 11:04:37 -0400798 if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher729b95e2012-03-20 17:18:31 -0400799 args.v6.ucPpll = ATOM_EXT_PLL1;
800 else if (ASIC_IS_DCE6(rdev))
Alex Deucherf3f1f032012-03-20 17:18:04 -0400801 args.v6.ucPpll = ATOM_PPLL0;
802 else
803 args.v6.ucPpll = ATOM_DCPLL;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500804 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500805 default:
806 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
807 return;
808 }
809 break;
810 default:
811 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
812 return;
813 }
814 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
815}
816
Alex Deucher37f90032010-06-11 17:58:38 -0400817static void atombios_crtc_program_pll(struct drm_crtc *crtc,
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000818 u32 crtc_id,
Alex Deucher37f90032010-06-11 17:58:38 -0400819 int pll_id,
820 u32 encoder_mode,
821 u32 encoder_id,
822 u32 clock,
823 u32 ref_div,
824 u32 fb_div,
825 u32 frac_fb_div,
Alex Deucherdf271be2011-05-20 04:34:15 -0400826 u32 post_div,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400827 int bpc,
828 bool ss_enabled,
829 struct radeon_atom_ss *ss)
Alex Deucher37f90032010-06-11 17:58:38 -0400830{
831 struct drm_device *dev = crtc->dev;
832 struct radeon_device *rdev = dev->dev_private;
833 u8 frev, crev;
834 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
835 union set_pixel_clock args;
836
837 memset(&args, 0, sizeof(args));
838
839 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
840 &crev))
841 return;
842
843 switch (frev) {
844 case 1:
845 switch (crev) {
846 case 1:
847 if (clock == ATOM_DISABLE)
848 return;
849 args.v1.usPixelClock = cpu_to_le16(clock / 10);
850 args.v1.usRefDiv = cpu_to_le16(ref_div);
851 args.v1.usFbDiv = cpu_to_le16(fb_div);
852 args.v1.ucFracFbDiv = frac_fb_div;
853 args.v1.ucPostDiv = post_div;
854 args.v1.ucPpll = pll_id;
855 args.v1.ucCRTC = crtc_id;
856 args.v1.ucRefDivSrc = 1;
857 break;
858 case 2:
859 args.v2.usPixelClock = cpu_to_le16(clock / 10);
860 args.v2.usRefDiv = cpu_to_le16(ref_div);
861 args.v2.usFbDiv = cpu_to_le16(fb_div);
862 args.v2.ucFracFbDiv = frac_fb_div;
863 args.v2.ucPostDiv = post_div;
864 args.v2.ucPpll = pll_id;
865 args.v2.ucCRTC = crtc_id;
866 args.v2.ucRefDivSrc = 1;
867 break;
868 case 3:
869 args.v3.usPixelClock = cpu_to_le16(clock / 10);
870 args.v3.usRefDiv = cpu_to_le16(ref_div);
871 args.v3.usFbDiv = cpu_to_le16(fb_div);
872 args.v3.ucFracFbDiv = frac_fb_div;
873 args.v3.ucPostDiv = post_div;
874 args.v3.ucPpll = pll_id;
Alex Deuchere7295862012-09-12 17:58:07 -0400875 if (crtc_id == ATOM_CRTC2)
876 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
877 else
878 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
Alex Deucher6f15c502011-05-20 12:36:12 -0400879 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
880 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
Alex Deucher37f90032010-06-11 17:58:38 -0400881 args.v3.ucTransmitterId = encoder_id;
882 args.v3.ucEncoderMode = encoder_mode;
883 break;
884 case 5:
885 args.v5.ucCRTC = crtc_id;
886 args.v5.usPixelClock = cpu_to_le16(clock / 10);
887 args.v5.ucRefDiv = ref_div;
888 args.v5.usFbDiv = cpu_to_le16(fb_div);
889 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
890 args.v5.ucPostDiv = post_div;
891 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400892 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
893 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400894 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
895 switch (bpc) {
896 case 8:
897 default:
898 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
899 break;
900 case 10:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400901 /* yes this is correct, the atom define is wrong */
902 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
903 break;
904 case 12:
905 /* yes this is correct, the atom define is wrong */
Alex Deucher7d5ab302014-04-21 21:45:09 -0400906 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
907 break;
908 }
Alex Deucherdf271be2011-05-20 04:34:15 -0400909 }
Alex Deucher37f90032010-06-11 17:58:38 -0400910 args.v5.ucTransmitterID = encoder_id;
911 args.v5.ucEncoderMode = encoder_mode;
912 args.v5.ucPpll = pll_id;
913 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500914 case 6:
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000915 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500916 args.v6.ucRefDiv = ref_div;
917 args.v6.usFbDiv = cpu_to_le16(fb_div);
918 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
919 args.v6.ucPostDiv = post_div;
920 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400921 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
922 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400923 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
924 switch (bpc) {
925 case 8:
926 default:
927 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
928 break;
929 case 10:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400930 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400931 break;
932 case 12:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400933 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400934 break;
935 case 16:
936 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
937 break;
938 }
Alex Deucherdf271be2011-05-20 04:34:15 -0400939 }
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500940 args.v6.ucTransmitterID = encoder_id;
941 args.v6.ucEncoderMode = encoder_mode;
942 args.v6.ucPpll = pll_id;
943 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400944 default:
945 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
946 return;
947 }
948 break;
949 default:
950 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
951 return;
952 }
953
954 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
955}
956
Alex Deucher19eca432012-09-13 10:56:16 -0400957static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
958{
959 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
960 struct drm_device *dev = crtc->dev;
961 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400962 struct radeon_encoder *radeon_encoder =
963 to_radeon_encoder(radeon_crtc->encoder);
964 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400965
966 radeon_crtc->bpc = 8;
967 radeon_crtc->ss_enabled = false;
968
Dave Airlie9843ead2015-02-24 09:24:04 +1000969 if (radeon_encoder->is_mst_encoder) {
970 radeon_dp_mst_prepare_pll(crtc, mode);
971 } else if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
Alex Deucher5df31962012-09-13 11:52:08 -0400972 (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucher19eca432012-09-13 10:56:16 -0400973 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
974 struct drm_connector *connector =
Alex Deucher5df31962012-09-13 11:52:08 -0400975 radeon_get_connector_for_encoder(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400976 struct radeon_connector *radeon_connector =
977 to_radeon_connector(connector);
978 struct radeon_connector_atom_dig *dig_connector =
979 radeon_connector->con_priv;
980 int dp_clock;
Mario Kleinerea292862014-06-05 09:58:24 -0400981
982 /* Assign mode clock for hdmi deep color max clock limit check */
983 radeon_connector->pixelclock_for_modeset = mode->clock;
Alex Deucher19eca432012-09-13 10:56:16 -0400984 radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
985
986 switch (encoder_mode) {
987 case ATOM_ENCODER_MODE_DP_MST:
988 case ATOM_ENCODER_MODE_DP:
989 /* DP/eDP */
990 dp_clock = dig_connector->dp_clock / 10;
991 if (ASIC_IS_DCE4(rdev))
992 radeon_crtc->ss_enabled =
993 radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
994 ASIC_INTERNAL_SS_ON_DP,
995 dp_clock);
996 else {
997 if (dp_clock == 16200) {
998 radeon_crtc->ss_enabled =
999 radeon_atombios_get_ppll_ss_info(rdev,
1000 &radeon_crtc->ss,
1001 ATOM_DP_SS_ID2);
1002 if (!radeon_crtc->ss_enabled)
1003 radeon_crtc->ss_enabled =
1004 radeon_atombios_get_ppll_ss_info(rdev,
1005 &radeon_crtc->ss,
1006 ATOM_DP_SS_ID1);
Alex Deucherd8e24522014-01-13 16:47:05 -05001007 } else {
Alex Deucher19eca432012-09-13 10:56:16 -04001008 radeon_crtc->ss_enabled =
1009 radeon_atombios_get_ppll_ss_info(rdev,
1010 &radeon_crtc->ss,
1011 ATOM_DP_SS_ID1);
Alex Deucherd8e24522014-01-13 16:47:05 -05001012 }
1013 /* disable spread spectrum on DCE3 DP */
1014 radeon_crtc->ss_enabled = false;
Alex Deucher19eca432012-09-13 10:56:16 -04001015 }
1016 break;
1017 case ATOM_ENCODER_MODE_LVDS:
1018 if (ASIC_IS_DCE4(rdev))
1019 radeon_crtc->ss_enabled =
1020 radeon_atombios_get_asic_ss_info(rdev,
1021 &radeon_crtc->ss,
1022 dig->lcd_ss_id,
1023 mode->clock / 10);
1024 else
1025 radeon_crtc->ss_enabled =
1026 radeon_atombios_get_ppll_ss_info(rdev,
1027 &radeon_crtc->ss,
1028 dig->lcd_ss_id);
1029 break;
1030 case ATOM_ENCODER_MODE_DVI:
1031 if (ASIC_IS_DCE4(rdev))
1032 radeon_crtc->ss_enabled =
1033 radeon_atombios_get_asic_ss_info(rdev,
1034 &radeon_crtc->ss,
1035 ASIC_INTERNAL_SS_ON_TMDS,
1036 mode->clock / 10);
1037 break;
1038 case ATOM_ENCODER_MODE_HDMI:
1039 if (ASIC_IS_DCE4(rdev))
1040 radeon_crtc->ss_enabled =
1041 radeon_atombios_get_asic_ss_info(rdev,
1042 &radeon_crtc->ss,
1043 ASIC_INTERNAL_SS_ON_HDMI,
1044 mode->clock / 10);
1045 break;
1046 default:
1047 break;
1048 }
1049 }
1050
1051 /* adjust pixel clock as needed */
1052 radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
1053
1054 return true;
1055}
1056
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001057static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -05001058{
1059 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1060 struct drm_device *dev = crtc->dev;
1061 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001062 struct radeon_encoder *radeon_encoder =
1063 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -05001064 u32 pll_clock = mode->clock;
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001065 u32 clock = mode->clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -05001066 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
1067 struct radeon_pll *pll;
Alex Deucher5df31962012-09-13 11:52:08 -04001068 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -05001069
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001070 /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
Mario Kleiner5c868222014-06-15 20:36:29 +02001071 if (ASIC_IS_DCE5(rdev) &&
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001072 (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
1073 (radeon_crtc->bpc > 8))
1074 clock = radeon_crtc->adjusted_clock;
1075
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001076 switch (radeon_crtc->pll_id) {
1077 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001078 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001079 break;
1080 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001081 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001082 break;
1083 case ATOM_DCPLL:
1084 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +10001085 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001086 pll = &rdev->clock.dcpll;
1087 break;
1088 }
Alex Deucher4eaeca32010-01-19 17:32:27 -05001089
Alex Deucher19eca432012-09-13 10:56:16 -04001090 /* update pll params */
1091 pll->flags = radeon_crtc->pll_flags;
1092 pll->reference_div = radeon_crtc->pll_reference_div;
1093 pll->post_div = radeon_crtc->pll_post_div;
Alex Deucher2606c882009-10-08 13:36:21 -04001094
Alex Deucher64146f82011-03-22 01:46:12 -04001095 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1096 /* TV seems to prefer the legacy algo on some boards */
Alex Deucher19eca432012-09-13 10:56:16 -04001097 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1098 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher64146f82011-03-22 01:46:12 -04001099 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -04001100 radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
1101 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher619efb12011-01-31 16:48:53 -05001102 else
Alex Deucher19eca432012-09-13 10:56:16 -04001103 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1104 &fb_div, &frac_fb_div, &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001105
Alex Deucher19eca432012-09-13 10:56:16 -04001106 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
1107 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001108
Alex Deucher37f90032010-06-11 17:58:38 -04001109 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001110 encoder_mode, radeon_encoder->encoder_id, clock,
Alex Deucher19eca432012-09-13 10:56:16 -04001111 ref_div, fb_div, frac_fb_div, post_div,
1112 radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001113
Alex Deucher19eca432012-09-13 10:56:16 -04001114 if (radeon_crtc->ss_enabled) {
Alex Deucherba032a52010-10-04 17:13:01 -04001115 /* calculate ss amount and step size */
1116 if (ASIC_IS_DCE4(rdev)) {
1117 u32 step_size;
Alex Deucher18f8f522014-01-15 13:41:31 -05001118 u32 amount = (((fb_div * 10) + frac_fb_div) *
1119 (u32)radeon_crtc->ss.percentage) /
1120 (100 * (u32)radeon_crtc->ss.percentage_divider);
Alex Deucher19eca432012-09-13 10:56:16 -04001121 radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1122 radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
Alex Deucherba032a52010-10-04 17:13:01 -04001123 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
Alex Deucher19eca432012-09-13 10:56:16 -04001124 if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
Alex Deucher18f8f522014-01-15 13:41:31 -05001125 step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001126 (125 * 25 * pll->reference_freq / 100);
1127 else
Alex Deucher18f8f522014-01-15 13:41:31 -05001128 step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001129 (125 * 25 * pll->reference_freq / 100);
Alex Deucher19eca432012-09-13 10:56:16 -04001130 radeon_crtc->ss.step = step_size;
Alex Deucherba032a52010-10-04 17:13:01 -04001131 }
1132
Alex Deucher19eca432012-09-13 10:56:16 -04001133 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
1134 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001135 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136}
1137
Alex Deucherc9417bd2011-02-06 14:23:26 -05001138static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1139 struct drm_framebuffer *fb,
1140 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001141{
1142 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1143 struct drm_device *dev = crtc->dev;
1144 struct radeon_device *rdev = dev->dev_private;
1145 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001146 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001147 struct drm_gem_object *obj;
1148 struct radeon_bo *rbo;
1149 uint64_t fb_location;
1150 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse285484e2011-12-16 17:03:42 -05001151 unsigned bankw, bankh, mtaspect, tile_split;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001152 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
Alex Deucheradcfde52011-05-27 10:05:03 -04001153 u32 tmp, viewport_w, viewport_h;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001154 int r;
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001155 bool bypass_lut = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001156
1157 /* no fb bound */
Matt Roperf4510a22014-04-01 15:22:40 -07001158 if (!atomic && !crtc->primary->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001159 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001160 return 0;
1161 }
1162
Chris Ball4dd19b02010-09-26 06:47:23 -05001163 if (atomic) {
1164 radeon_fb = to_radeon_framebuffer(fb);
1165 target_fb = fb;
1166 }
1167 else {
Matt Roperf4510a22014-04-01 15:22:40 -07001168 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1169 target_fb = crtc->primary->fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001170 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001171
Chris Ball4dd19b02010-09-26 06:47:23 -05001172 /* If atomic, assume fb object is pinned & idle & fenced and
1173 * just update base pointers
1174 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001175 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001176 rbo = gem_to_radeon_bo(obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001177 r = radeon_bo_reserve(rbo, false);
1178 if (unlikely(r != 0))
1179 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001180
1181 if (atomic)
1182 fb_location = radeon_bo_gpu_offset(rbo);
1183 else {
1184 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1185 if (unlikely(r != 0)) {
1186 radeon_bo_unreserve(rbo);
1187 return -EINVAL;
1188 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001189 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001190
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001191 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1192 radeon_bo_unreserve(rbo);
1193
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001194 switch (target_fb->pixel_format) {
1195 case DRM_FORMAT_C8:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001196 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1197 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1198 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001199 case DRM_FORMAT_XRGB4444:
1200 case DRM_FORMAT_ARGB4444:
1201 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1202 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
1203#ifdef __BIG_ENDIAN
1204 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1205#endif
1206 break;
1207 case DRM_FORMAT_XRGB1555:
1208 case DRM_FORMAT_ARGB1555:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001209 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1210 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001211#ifdef __BIG_ENDIAN
1212 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1213#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001214 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001215 case DRM_FORMAT_BGRX5551:
1216 case DRM_FORMAT_BGRA5551:
1217 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1218 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
1219#ifdef __BIG_ENDIAN
1220 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1221#endif
1222 break;
1223 case DRM_FORMAT_RGB565:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001224 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1225 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001226#ifdef __BIG_ENDIAN
1227 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1228#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001229 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001230 case DRM_FORMAT_XRGB8888:
1231 case DRM_FORMAT_ARGB8888:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001232 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1233 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001234#ifdef __BIG_ENDIAN
1235 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1236#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001237 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001238 case DRM_FORMAT_XRGB2101010:
1239 case DRM_FORMAT_ARGB2101010:
1240 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1241 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
1242#ifdef __BIG_ENDIAN
1243 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1244#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001245 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1246 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001247 break;
1248 case DRM_FORMAT_BGRX1010102:
1249 case DRM_FORMAT_BGRA1010102:
1250 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1251 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
1252#ifdef __BIG_ENDIAN
1253 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1254#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001255 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1256 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001257 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001258 default:
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001259 DRM_ERROR("Unsupported screen format %s\n",
1260 drm_get_format_name(target_fb->pixel_format));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001261 return -EINVAL;
1262 }
1263
Alex Deucher392e3722011-11-28 14:49:27 -05001264 if (tiling_flags & RADEON_TILING_MACRO) {
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001265 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
Alex Deucher392e3722011-11-28 14:49:27 -05001266
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001267 /* Set NUM_BANKS. */
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001268 if (rdev->family >= CHIP_TAHITI) {
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001269 unsigned index, num_banks;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001270
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001271 if (rdev->family >= CHIP_BONAIRE) {
1272 unsigned tileb, tile_split_bytes;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001273
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001274 /* Calculate the macrotile mode index. */
1275 tile_split_bytes = 64 << tile_split;
1276 tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
1277 tileb = min(tile_split_bytes, tileb);
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001278
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001279 for (index = 0; tileb > 64; index++)
1280 tileb >>= 1;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001281
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001282 if (index >= 16) {
1283 DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
1284 target_fb->bits_per_pixel, tile_split);
1285 return -EINVAL;
1286 }
1287
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001288 num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001289 } else {
1290 switch (target_fb->bits_per_pixel) {
1291 case 8:
1292 index = 10;
1293 break;
1294 case 16:
1295 index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
1296 break;
1297 default:
1298 case 32:
1299 index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
1300 break;
1301 }
1302
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001303 num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001304 }
1305
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001306 fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
1307 } else {
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001308 /* NI and older. */
1309 if (rdev->family >= CHIP_CAYMAN)
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001310 tmp = rdev->config.cayman.tile_config;
1311 else
1312 tmp = rdev->config.evergreen.tile_config;
1313
1314 switch ((tmp & 0xf0) >> 4) {
1315 case 0: /* 4 banks */
1316 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1317 break;
1318 case 1: /* 8 banks */
1319 default:
1320 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1321 break;
1322 case 2: /* 16 banks */
1323 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1324 break;
1325 }
Alex Deucher392e3722011-11-28 14:49:27 -05001326 }
1327
Alex Deucher97d66322010-05-20 12:12:48 -04001328 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001329 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1330 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1331 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1332 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
Alex Deucher8da0e502012-07-11 18:38:29 -04001333 if (rdev->family >= CHIP_BONAIRE) {
1334 /* XXX need to know more about the surface tiling mode */
1335 fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
1336 }
Alex Deucher392e3722011-11-28 14:49:27 -05001337 } else if (tiling_flags & RADEON_TILING_MICRO)
Alex Deucher97d66322010-05-20 12:12:48 -04001338 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1339
Alex Deucher8da0e502012-07-11 18:38:29 -04001340 if (rdev->family >= CHIP_BONAIRE) {
Marek Olšák35a90522013-12-23 17:11:35 +01001341 /* Read the pipe config from the 2D TILED SCANOUT mode.
1342 * It should be the same for the other modes too, but not all
1343 * modes set the pipe config field. */
1344 u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
1345
1346 fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
Alex Deucher8da0e502012-07-11 18:38:29 -04001347 } else if ((rdev->family == CHIP_TAHITI) ||
1348 (rdev->family == CHIP_PITCAIRN))
Alex Deucherb7019b22012-06-14 15:58:25 -04001349 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
Alex Deucher227ae102013-12-11 11:43:58 -05001350 else if ((rdev->family == CHIP_VERDE) ||
1351 (rdev->family == CHIP_OLAND) ||
1352 (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
Alex Deucherb7019b22012-06-14 15:58:25 -04001353 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1354
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001355 switch (radeon_crtc->crtc_id) {
1356 case 0:
1357 WREG32(AVIVO_D1VGA_CONTROL, 0);
1358 break;
1359 case 1:
1360 WREG32(AVIVO_D2VGA_CONTROL, 0);
1361 break;
1362 case 2:
1363 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1364 break;
1365 case 3:
1366 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1367 break;
1368 case 4:
1369 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1370 break;
1371 case 5:
1372 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1373 break;
1374 default:
1375 break;
1376 }
1377
Michel Dänzerc63dd752016-04-01 18:51:34 +09001378 /* Make sure surface address is updated at vertical blank rather than
1379 * horizontal blank
1380 */
1381 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1382
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001383 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1384 upper_32_bits(fb_location));
1385 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1386 upper_32_bits(fb_location));
1387 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1388 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1389 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1390 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1391 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001392 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001393
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001394 /*
1395 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1396 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1397 * retain the full precision throughout the pipeline.
1398 */
1399 WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
1400 (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
1401 ~EVERGREEN_LUT_10BIT_BYPASS_EN);
1402
1403 if (bypass_lut)
1404 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1405
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001406 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1407 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1408 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1409 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001410 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1411 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001412
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001413 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001414 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1415 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1416
Alex Deucher8da0e502012-07-11 18:38:29 -04001417 if (rdev->family >= CHIP_BONAIRE)
1418 WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1419 target_fb->height);
1420 else
1421 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1422 target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001423 x &= ~3;
1424 y &= ~1;
1425 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1426 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001427 viewport_w = crtc->mode.hdisplay;
1428 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Alex Deucher77ae5f42015-03-03 17:00:43 -05001429 if ((rdev->family >= CHIP_BONAIRE) &&
1430 (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
1431 viewport_h *= 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001432 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001433 (viewport_w << 16) | viewport_h);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001434
Mario Kleinerf53f81b2014-07-03 03:45:02 +02001435 /* set pageflip to happen only at start of vblank interval (front porch) */
1436 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
Alex Deucherfb9674b2011-04-02 09:15:50 -04001437
Matt Roperf4510a22014-04-01 15:22:40 -07001438 if (!atomic && fb && fb != crtc->primary->fb) {
Chris Ball4dd19b02010-09-26 06:47:23 -05001439 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001440 rbo = gem_to_radeon_bo(radeon_fb->obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001441 r = radeon_bo_reserve(rbo, false);
1442 if (unlikely(r != 0))
1443 return r;
1444 radeon_bo_unpin(rbo);
1445 radeon_bo_unreserve(rbo);
1446 }
1447
1448 /* Bytes per pixel may have changed */
1449 radeon_bandwidth_update(rdev);
1450
1451 return 0;
1452}
1453
Chris Ball4dd19b02010-09-26 06:47:23 -05001454static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1455 struct drm_framebuffer *fb,
1456 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001457{
1458 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1459 struct drm_device *dev = crtc->dev;
1460 struct radeon_device *rdev = dev->dev_private;
1461 struct radeon_framebuffer *radeon_fb;
1462 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001463 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001464 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001465 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001466 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001467 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
Michel Dänzerc63dd752016-04-01 18:51:34 +09001468 u32 viewport_w, viewport_h;
Jerome Glisse4c788672009-11-20 14:29:23 +01001469 int r;
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001470 bool bypass_lut = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001471
Jerome Glisse2de3b482009-11-17 14:08:55 -08001472 /* no fb bound */
Matt Roperf4510a22014-04-01 15:22:40 -07001473 if (!atomic && !crtc->primary->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001474 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001475 return 0;
1476 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001477
Chris Ball4dd19b02010-09-26 06:47:23 -05001478 if (atomic) {
1479 radeon_fb = to_radeon_framebuffer(fb);
1480 target_fb = fb;
1481 }
1482 else {
Matt Roperf4510a22014-04-01 15:22:40 -07001483 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1484 target_fb = crtc->primary->fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001485 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001486
1487 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001488 rbo = gem_to_radeon_bo(obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001489 r = radeon_bo_reserve(rbo, false);
1490 if (unlikely(r != 0))
1491 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001492
1493 /* If atomic, assume fb object is pinned & idle & fenced and
1494 * just update base pointers
1495 */
1496 if (atomic)
1497 fb_location = radeon_bo_gpu_offset(rbo);
1498 else {
1499 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1500 if (unlikely(r != 0)) {
1501 radeon_bo_unreserve(rbo);
1502 return -EINVAL;
1503 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001504 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001505 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1506 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001507
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001508 switch (target_fb->pixel_format) {
1509 case DRM_FORMAT_C8:
Dave Airlie41456df2009-09-16 10:15:21 +10001510 fb_format =
1511 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1512 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1513 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001514 case DRM_FORMAT_XRGB4444:
1515 case DRM_FORMAT_ARGB4444:
1516 fb_format =
1517 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1518 AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
1519#ifdef __BIG_ENDIAN
1520 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1521#endif
1522 break;
1523 case DRM_FORMAT_XRGB1555:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001524 fb_format =
1525 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1526 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001527#ifdef __BIG_ENDIAN
1528 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1529#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001530 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001531 case DRM_FORMAT_RGB565:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001532 fb_format =
1533 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1534 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001535#ifdef __BIG_ENDIAN
1536 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1537#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001538 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001539 case DRM_FORMAT_XRGB8888:
1540 case DRM_FORMAT_ARGB8888:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001541 fb_format =
1542 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1543 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001544#ifdef __BIG_ENDIAN
1545 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1546#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001548 case DRM_FORMAT_XRGB2101010:
1549 case DRM_FORMAT_ARGB2101010:
1550 fb_format =
1551 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1552 AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
1553#ifdef __BIG_ENDIAN
1554 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1555#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001556 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1557 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001558 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001559 default:
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001560 DRM_ERROR("Unsupported screen format %s\n",
1561 drm_get_format_name(target_fb->pixel_format));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562 return -EINVAL;
1563 }
1564
Alex Deucher40c4ac12010-05-20 12:04:59 -04001565 if (rdev->family >= CHIP_R600) {
1566 if (tiling_flags & RADEON_TILING_MACRO)
1567 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1568 else if (tiling_flags & RADEON_TILING_MICRO)
1569 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1570 } else {
1571 if (tiling_flags & RADEON_TILING_MACRO)
1572 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001573
Alex Deucher40c4ac12010-05-20 12:04:59 -04001574 if (tiling_flags & RADEON_TILING_MICRO)
1575 fb_format |= AVIVO_D1GRPH_TILED;
1576 }
Dave Airliee024e112009-06-24 09:48:08 +10001577
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001578 if (radeon_crtc->crtc_id == 0)
1579 WREG32(AVIVO_D1VGA_CONTROL, 0);
1580 else
1581 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001582
Michel Dänzerc63dd752016-04-01 18:51:34 +09001583 /* Make sure surface address is update at vertical blank rather than
1584 * horizontal blank
1585 */
1586 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1587
Alex Deucherc290dad2009-10-22 16:12:34 -04001588 if (rdev->family >= CHIP_RV770) {
1589 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001590 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1591 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001592 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001593 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1594 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001595 }
1596 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1598 (u32) fb_location);
1599 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1600 radeon_crtc->crtc_offset, (u32) fb_location);
1601 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001602 if (rdev->family >= CHIP_R600)
1603 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001605 /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
1606 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
1607 (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
1608
1609 if (bypass_lut)
1610 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1611
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001612 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1613 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1614 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1615 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001616 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1617 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001619 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001620 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1621 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1622
1623 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001624 target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 x &= ~3;
1626 y &= ~1;
1627 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1628 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001629 viewport_w = crtc->mode.hdisplay;
1630 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001631 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001632 (viewport_w << 16) | viewport_h);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001633
Mario Kleinerf53f81b2014-07-03 03:45:02 +02001634 /* set pageflip to happen only at start of vblank interval (front porch) */
1635 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
Alex Deucherfb9674b2011-04-02 09:15:50 -04001636
Matt Roperf4510a22014-04-01 15:22:40 -07001637 if (!atomic && fb && fb != crtc->primary->fb) {
Chris Ball4dd19b02010-09-26 06:47:23 -05001638 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001639 rbo = gem_to_radeon_bo(radeon_fb->obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001640 r = radeon_bo_reserve(rbo, false);
1641 if (unlikely(r != 0))
1642 return r;
1643 radeon_bo_unpin(rbo);
1644 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001645 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001646
1647 /* Bytes per pixel may have changed */
1648 radeon_bandwidth_update(rdev);
1649
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001650 return 0;
1651}
1652
Alex Deucher54f088a2010-01-19 16:34:01 -05001653int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1654 struct drm_framebuffer *old_fb)
1655{
1656 struct drm_device *dev = crtc->dev;
1657 struct radeon_device *rdev = dev->dev_private;
1658
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001659 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001660 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001661 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001662 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001663 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001664 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1665}
1666
1667int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001668 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001669 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001670{
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001671 struct drm_device *dev = crtc->dev;
1672 struct radeon_device *rdev = dev->dev_private;
Chris Ball4dd19b02010-09-26 06:47:23 -05001673
1674 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001675 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
Chris Ball4dd19b02010-09-26 06:47:23 -05001676 else if (ASIC_IS_AVIVO(rdev))
1677 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1678 else
1679 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001680}
1681
Alex Deucher615e0cb2010-01-20 16:22:53 -05001682/* properly set additional regs when using atombios */
1683static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1684{
1685 struct drm_device *dev = crtc->dev;
1686 struct radeon_device *rdev = dev->dev_private;
1687 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1688 u32 disp_merge_cntl;
1689
1690 switch (radeon_crtc->crtc_id) {
1691 case 0:
1692 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1693 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1694 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1695 break;
1696 case 1:
1697 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1698 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1699 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1700 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1701 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1702 break;
1703 }
1704}
1705
Alex Deucherf3dd8502012-08-31 11:56:50 -04001706/**
1707 * radeon_get_pll_use_mask - look up a mask of which pplls are in use
1708 *
1709 * @crtc: drm crtc
1710 *
1711 * Returns the mask of which PPLLs (Pixel PLLs) are in use.
1712 */
1713static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
1714{
1715 struct drm_device *dev = crtc->dev;
1716 struct drm_crtc *test_crtc;
Alex Deucher57b35e22012-09-17 17:34:45 -04001717 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001718 u32 pll_in_use = 0;
1719
1720 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1721 if (crtc == test_crtc)
1722 continue;
1723
Alex Deucher57b35e22012-09-17 17:34:45 -04001724 test_radeon_crtc = to_radeon_crtc(test_crtc);
1725 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1726 pll_in_use |= (1 << test_radeon_crtc->pll_id);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001727 }
1728 return pll_in_use;
1729}
1730
1731/**
1732 * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
1733 *
1734 * @crtc: drm crtc
1735 *
1736 * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
1737 * also in DP mode. For DP, a single PPLL can be used for all DP
1738 * crtcs/encoders.
1739 */
1740static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
1741{
1742 struct drm_device *dev = crtc->dev;
Alex Deucher57b35e22012-09-17 17:34:45 -04001743 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001744 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001745
Alex Deucher57b35e22012-09-17 17:34:45 -04001746 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1747 if (crtc == test_crtc)
1748 continue;
1749 test_radeon_crtc = to_radeon_crtc(test_crtc);
1750 if (test_radeon_crtc->encoder &&
1751 ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1752 /* for DP use the same PLL for all */
1753 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1754 return test_radeon_crtc->pll_id;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001755 }
1756 }
1757 return ATOM_PPLL_INVALID;
1758}
1759
1760/**
Alex Deucher2f454cf2012-09-12 18:54:14 -04001761 * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
1762 *
1763 * @crtc: drm crtc
1764 * @encoder: drm encoder
1765 *
1766 * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
1767 * be shared (i.e., same clock).
1768 */
Alex Deucher5df31962012-09-13 11:52:08 -04001769static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
Alex Deucher2f454cf2012-09-12 18:54:14 -04001770{
Alex Deucher5df31962012-09-13 11:52:08 -04001771 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher2f454cf2012-09-12 18:54:14 -04001772 struct drm_device *dev = crtc->dev;
Alex Deucher9642ac02012-09-13 12:43:41 -04001773 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001774 struct radeon_crtc *test_radeon_crtc;
Alex Deucher9642ac02012-09-13 12:43:41 -04001775 u32 adjusted_clock, test_adjusted_clock;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001776
Alex Deucher9642ac02012-09-13 12:43:41 -04001777 adjusted_clock = radeon_crtc->adjusted_clock;
1778
1779 if (adjusted_clock == 0)
1780 return ATOM_PPLL_INVALID;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001781
Alex Deucher57b35e22012-09-17 17:34:45 -04001782 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1783 if (crtc == test_crtc)
1784 continue;
1785 test_radeon_crtc = to_radeon_crtc(test_crtc);
1786 if (test_radeon_crtc->encoder &&
1787 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1788 /* check if we are already driving this connector with another crtc */
1789 if (test_radeon_crtc->connector == radeon_crtc->connector) {
1790 /* if we are, return that pll */
1791 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
Alex Deucher5df31962012-09-13 11:52:08 -04001792 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001793 }
Alex Deucher57b35e22012-09-17 17:34:45 -04001794 /* for non-DP check the clock */
1795 test_adjusted_clock = test_radeon_crtc->adjusted_clock;
1796 if ((crtc->mode.clock == test_crtc->mode.clock) &&
1797 (adjusted_clock == test_adjusted_clock) &&
1798 (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
Alex Deucher6fb3c022015-06-10 01:29:14 -04001799 (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
Alex Deucher57b35e22012-09-17 17:34:45 -04001800 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001801 }
1802 }
1803 return ATOM_PPLL_INVALID;
1804}
1805
1806/**
Alex Deucherf3dd8502012-08-31 11:56:50 -04001807 * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
1808 *
1809 * @crtc: drm crtc
1810 *
1811 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
1812 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
1813 * monitors a dedicated PPLL must be used. If a particular board has
1814 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
1815 * as there is no need to program the PLL itself. If we are not able to
1816 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
1817 * avoid messing up an existing monitor.
1818 *
1819 * Asic specific PLL information
1820 *
Alex Deucher0331f672012-09-14 11:57:21 -04001821 * DCE 8.x
1822 * KB/KV
1823 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
1824 * CI
1825 * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1826 *
Alex Deucherf3dd8502012-08-31 11:56:50 -04001827 * DCE 6.1
1828 * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
1829 * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
1830 *
1831 * DCE 6.0
1832 * - PPLL0 is available to all UNIPHY (DP only)
1833 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1834 *
1835 * DCE 5.0
1836 * - DCPLL is available to all UNIPHY (DP only)
1837 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1838 *
1839 * DCE 3.0/4.0/4.1
1840 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1841 *
1842 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001843static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1844{
Alex Deucher5df31962012-09-13 11:52:08 -04001845 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001846 struct drm_device *dev = crtc->dev;
1847 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001848 struct radeon_encoder *radeon_encoder =
1849 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001850 u32 pll_in_use;
1851 int pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001852
Alex Deucher0331f672012-09-14 11:57:21 -04001853 if (ASIC_IS_DCE8(rdev)) {
1854 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1855 if (rdev->clock.dp_extclk)
1856 /* skip PPLL programming if using ext clock */
1857 return ATOM_PPLL_INVALID;
1858 else {
1859 /* use the same PPLL for all DP monitors */
1860 pll = radeon_get_shared_dp_ppll(crtc);
1861 if (pll != ATOM_PPLL_INVALID)
1862 return pll;
1863 }
1864 } else {
1865 /* use the same PPLL for all monitors with the same clock */
1866 pll = radeon_get_shared_nondp_ppll(crtc);
1867 if (pll != ATOM_PPLL_INVALID)
1868 return pll;
1869 }
1870 /* otherwise, pick one of the plls */
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001871 if ((rdev->family == CHIP_KABINI) ||
Samuel Lib214f2a2014-04-30 18:40:53 -04001872 (rdev->family == CHIP_MULLINS)) {
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001873 /* KB/ML has PPLL1 and PPLL2 */
Alex Deucher0331f672012-09-14 11:57:21 -04001874 pll_in_use = radeon_get_pll_use_mask(crtc);
1875 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1876 return ATOM_PPLL2;
1877 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1878 return ATOM_PPLL1;
1879 DRM_ERROR("unable to allocate a PPLL\n");
1880 return ATOM_PPLL_INVALID;
1881 } else {
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001882 /* CI/KV has PPLL0, PPLL1, and PPLL2 */
Alex Deucher0331f672012-09-14 11:57:21 -04001883 pll_in_use = radeon_get_pll_use_mask(crtc);
1884 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1885 return ATOM_PPLL2;
1886 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1887 return ATOM_PPLL1;
1888 if (!(pll_in_use & (1 << ATOM_PPLL0)))
1889 return ATOM_PPLL0;
1890 DRM_ERROR("unable to allocate a PPLL\n");
1891 return ATOM_PPLL_INVALID;
1892 }
1893 } else if (ASIC_IS_DCE61(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001894 struct radeon_encoder_atom_dig *dig =
1895 radeon_encoder->enc_priv;
Alex Deucher24e1f792012-03-20 17:18:32 -04001896
Alex Deucher5df31962012-09-13 11:52:08 -04001897 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
1898 (dig->linkb == false))
1899 /* UNIPHY A uses PPLL2 */
1900 return ATOM_PPLL2;
1901 else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1902 /* UNIPHY B/C/D/E/F */
1903 if (rdev->clock.dp_extclk)
1904 /* skip PPLL programming if using ext clock */
1905 return ATOM_PPLL_INVALID;
1906 else {
1907 /* use the same PPLL for all DP monitors */
1908 pll = radeon_get_shared_dp_ppll(crtc);
1909 if (pll != ATOM_PPLL_INVALID)
1910 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001911 }
Alex Deucher5df31962012-09-13 11:52:08 -04001912 } else {
1913 /* use the same PPLL for all monitors with the same clock */
1914 pll = radeon_get_shared_nondp_ppll(crtc);
1915 if (pll != ATOM_PPLL_INVALID)
1916 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001917 }
1918 /* UNIPHY B/C/D/E/F */
Alex Deucherf3dd8502012-08-31 11:56:50 -04001919 pll_in_use = radeon_get_pll_use_mask(crtc);
1920 if (!(pll_in_use & (1 << ATOM_PPLL0)))
Alex Deucher24e1f792012-03-20 17:18:32 -04001921 return ATOM_PPLL0;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001922 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1923 return ATOM_PPLL1;
1924 DRM_ERROR("unable to allocate a PPLL\n");
1925 return ATOM_PPLL_INVALID;
Alex Deucher9ef4e1d2014-02-25 10:21:43 -05001926 } else if (ASIC_IS_DCE41(rdev)) {
1927 /* Don't share PLLs on DCE4.1 chips */
1928 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1929 if (rdev->clock.dp_extclk)
1930 /* skip PPLL programming if using ext clock */
1931 return ATOM_PPLL_INVALID;
1932 }
1933 pll_in_use = radeon_get_pll_use_mask(crtc);
1934 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1935 return ATOM_PPLL1;
1936 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1937 return ATOM_PPLL2;
1938 DRM_ERROR("unable to allocate a PPLL\n");
1939 return ATOM_PPLL_INVALID;
Alex Deucher24e1f792012-03-20 17:18:32 -04001940 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001941 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1942 * depending on the asic:
1943 * DCE4: PPLL or ext clock
1944 * DCE5: PPLL, DCPLL, or ext clock
1945 * DCE6: PPLL, PPLL0, or ext clock
1946 *
1947 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1948 * PPLL/DCPLL programming and only program the DP DTO for the
1949 * crtc virtual pixel clock.
1950 */
1951 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1952 if (rdev->clock.dp_extclk)
1953 /* skip PPLL programming if using ext clock */
1954 return ATOM_PPLL_INVALID;
1955 else if (ASIC_IS_DCE6(rdev))
1956 /* use PPLL0 for all DP */
1957 return ATOM_PPLL0;
1958 else if (ASIC_IS_DCE5(rdev))
1959 /* use DCPLL for all DP */
1960 return ATOM_DCPLL;
1961 else {
1962 /* use the same PPLL for all DP monitors */
1963 pll = radeon_get_shared_dp_ppll(crtc);
1964 if (pll != ATOM_PPLL_INVALID)
1965 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001966 }
Alex Deucher9ef4e1d2014-02-25 10:21:43 -05001967 } else {
Alex Deucher5df31962012-09-13 11:52:08 -04001968 /* use the same PPLL for all monitors with the same clock */
1969 pll = radeon_get_shared_nondp_ppll(crtc);
1970 if (pll != ATOM_PPLL_INVALID)
1971 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001972 }
1973 /* all other cases */
1974 pll_in_use = radeon_get_pll_use_mask(crtc);
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001975 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1976 return ATOM_PPLL1;
Alex Deucher29dbe3b2012-10-05 10:22:02 -04001977 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1978 return ATOM_PPLL2;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001979 DRM_ERROR("unable to allocate a PPLL\n");
1980 return ATOM_PPLL_INVALID;
Alex Deucher1e4db5f2012-11-05 10:16:12 -05001981 } else {
1982 /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
Jerome Glissefc58acd2012-11-27 16:12:29 -05001983 /* some atombios (observed in some DCE2/DCE3) code have a bug,
1984 * the matching btw pll and crtc is done through
1985 * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
1986 * pll (1 or 2) to select which register to write. ie if using
1987 * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
1988 * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
1989 * choose which value to write. Which is reverse order from
1990 * register logic. So only case that works is when pllid is
1991 * same as crtcid or when both pll and crtc are enabled and
1992 * both use same clock.
1993 *
1994 * So just return crtc id as if crtc and pll were hard linked
1995 * together even if they aren't
1996 */
Alex Deucher1e4db5f2012-11-05 10:16:12 -05001997 return radeon_crtc->crtc_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001998 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001999}
2000
Alex Deucherf3f1f032012-03-20 17:18:04 -04002001void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
Alex Deucher3fa47d92012-01-20 14:56:39 -05002002{
2003 /* always set DCPLL */
Alex Deucherf3f1f032012-03-20 17:18:04 -04002004 if (ASIC_IS_DCE6(rdev))
2005 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
2006 else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -05002007 struct radeon_atom_ss ss;
2008 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
2009 ASIC_INTERNAL_SS_ON_DCPLL,
2010 rdev->clock.default_dispclk);
2011 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04002012 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002013 /* XXX: DCE5, make sure voltage, dispclk is high enough */
Alex Deucherf3f1f032012-03-20 17:18:04 -04002014 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002015 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04002016 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002017 }
2018
2019}
2020
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002021int atombios_crtc_mode_set(struct drm_crtc *crtc,
2022 struct drm_display_mode *mode,
2023 struct drm_display_mode *adjusted_mode,
2024 int x, int y, struct drm_framebuffer *old_fb)
2025{
2026 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2027 struct drm_device *dev = crtc->dev;
2028 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04002029 struct radeon_encoder *radeon_encoder =
2030 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher54bfe492010-09-03 15:52:53 -04002031 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002032
Alex Deucher5df31962012-09-13 11:52:08 -04002033 if (radeon_encoder->active_device &
2034 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2035 is_tvcv = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002036
Christian Königcde10122014-05-02 14:27:42 +02002037 if (!radeon_crtc->adjusted_clock)
2038 return -EINVAL;
2039
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002040 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002041
Alex Deucher54bfe492010-09-03 15:52:53 -04002042 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002043 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04002044 else if (ASIC_IS_AVIVO(rdev)) {
2045 if (is_tvcv)
2046 atombios_crtc_set_timing(crtc, adjusted_mode);
2047 else
2048 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2049 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002050 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04002051 if (radeon_crtc->crtc_id == 0)
2052 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05002053 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002054 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002055 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02002056 atombios_overscan_setup(crtc, mode, adjusted_mode);
2057 atombios_scaler_setup(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +09002058 radeon_cursor_reset(crtc);
Alex Deucher66edc1c2013-07-08 11:26:42 -04002059 /* update the hw version fpr dpm */
2060 radeon_crtc->hw_mode = *adjusted_mode;
2061
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002062 return 0;
2063}
2064
2065static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02002066 const struct drm_display_mode *mode,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002067 struct drm_display_mode *adjusted_mode)
2068{
Alex Deucher5df31962012-09-13 11:52:08 -04002069 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2070 struct drm_device *dev = crtc->dev;
2071 struct drm_encoder *encoder;
2072
2073 /* assign the encoder to the radeon crtc to avoid repeated lookups later */
2074 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2075 if (encoder->crtc == crtc) {
2076 radeon_crtc->encoder = encoder;
Alex Deucher57b35e22012-09-17 17:34:45 -04002077 radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher5df31962012-09-13 11:52:08 -04002078 break;
2079 }
2080 }
Alex Deucher57b35e22012-09-17 17:34:45 -04002081 if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
2082 radeon_crtc->encoder = NULL;
2083 radeon_crtc->connector = NULL;
Alex Deucher5df31962012-09-13 11:52:08 -04002084 return false;
Alex Deucher57b35e22012-09-17 17:34:45 -04002085 }
Alex Deucher643b1f52015-02-23 10:59:36 -05002086 if (radeon_crtc->encoder) {
2087 struct radeon_encoder *radeon_encoder =
2088 to_radeon_encoder(radeon_crtc->encoder);
2089
2090 radeon_crtc->output_csc = radeon_encoder->output_csc;
2091 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002092 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2093 return false;
Alex Deucher19eca432012-09-13 10:56:16 -04002094 if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
2095 return false;
Alex Deucherc0fd0832012-09-14 12:30:51 -04002096 /* pick pll */
2097 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
2098 /* if we can't get a PPLL for a non-DP encoder, fail */
2099 if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
2100 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
2101 return false;
2102
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002103 return true;
2104}
2105
2106static void atombios_crtc_prepare(struct drm_crtc *crtc)
2107{
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04002108 struct drm_device *dev = crtc->dev;
2109 struct radeon_device *rdev = dev->dev_private;
Alex Deucher267364a2010-03-08 17:10:41 -05002110
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04002111 /* disable crtc pair power gating before programming */
2112 if (ASIC_IS_DCE6(rdev))
2113 atombios_powergate_crtc(crtc, ATOM_DISABLE);
2114
Alex Deucher37b43902010-02-09 12:04:43 -05002115 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05002116 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002117}
2118
2119static void atombios_crtc_commit(struct drm_crtc *crtc)
2120{
2121 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05002122 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002123}
2124
Alex Deucher37f90032010-06-11 17:58:38 -04002125static void atombios_crtc_disable(struct drm_crtc *crtc)
2126{
2127 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher64199872012-03-20 17:18:33 -04002128 struct drm_device *dev = crtc->dev;
2129 struct radeon_device *rdev = dev->dev_private;
Alex Deucher8e8e5232011-05-20 04:34:16 -04002130 struct radeon_atom_ss ss;
Alex Deucher4e585912012-08-21 19:06:21 -04002131 int i;
Alex Deucher8e8e5232011-05-20 04:34:16 -04002132
Alex Deucher37f90032010-06-11 17:58:38 -04002133 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Matt Roperf4510a22014-04-01 15:22:40 -07002134 if (crtc->primary->fb) {
Ilija Hadzic75b871e2013-11-02 23:00:19 -04002135 int r;
2136 struct radeon_framebuffer *radeon_fb;
2137 struct radeon_bo *rbo;
2138
Matt Roperf4510a22014-04-01 15:22:40 -07002139 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
Ilija Hadzic75b871e2013-11-02 23:00:19 -04002140 rbo = gem_to_radeon_bo(radeon_fb->obj);
2141 r = radeon_bo_reserve(rbo, false);
2142 if (unlikely(r))
2143 DRM_ERROR("failed to reserve rbo before unpin\n");
2144 else {
2145 radeon_bo_unpin(rbo);
2146 radeon_bo_unreserve(rbo);
2147 }
2148 }
Alex Deucherac4d04d2013-08-21 14:44:15 -04002149 /* disable the GRPH */
2150 if (ASIC_IS_DCE4(rdev))
2151 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2152 else if (ASIC_IS_AVIVO(rdev))
2153 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2154
Alex Deucher0e3d50b2013-02-05 11:47:09 -05002155 if (ASIC_IS_DCE6(rdev))
2156 atombios_powergate_crtc(crtc, ATOM_ENABLE);
Alex Deucher37f90032010-06-11 17:58:38 -04002157
Alex Deucher4e585912012-08-21 19:06:21 -04002158 for (i = 0; i < rdev->num_crtc; i++) {
2159 if (rdev->mode_info.crtcs[i] &&
2160 rdev->mode_info.crtcs[i]->enabled &&
2161 i != radeon_crtc->crtc_id &&
2162 radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
2163 /* one other crtc is using this pll don't turn
2164 * off the pll
2165 */
2166 goto done;
2167 }
2168 }
2169
Alex Deucher37f90032010-06-11 17:58:38 -04002170 switch (radeon_crtc->pll_id) {
2171 case ATOM_PPLL1:
2172 case ATOM_PPLL2:
2173 /* disable the ppll */
2174 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucher8e8e5232011-05-20 04:34:16 -04002175 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
Alex Deucher37f90032010-06-11 17:58:38 -04002176 break;
Alex Deucher64199872012-03-20 17:18:33 -04002177 case ATOM_PPLL0:
2178 /* disable the ppll */
Alex Deucher7eeeabf2013-08-19 10:22:26 -04002179 if ((rdev->family == CHIP_ARUBA) ||
Alex Deucherfbedf1c2014-12-05 13:46:07 -05002180 (rdev->family == CHIP_KAVERI) ||
Alex Deucher7eeeabf2013-08-19 10:22:26 -04002181 (rdev->family == CHIP_BONAIRE) ||
2182 (rdev->family == CHIP_HAWAII))
Alex Deucher64199872012-03-20 17:18:33 -04002183 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
2184 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2185 break;
Alex Deucher37f90032010-06-11 17:58:38 -04002186 default:
2187 break;
2188 }
Alex Deucher4e585912012-08-21 19:06:21 -04002189done:
Alex Deucherf3dd8502012-08-31 11:56:50 -04002190 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04002191 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04002192 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04002193 radeon_crtc->connector = NULL;
Alex Deucher37f90032010-06-11 17:58:38 -04002194}
2195
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002196static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
2197 .dpms = atombios_crtc_dpms,
2198 .mode_fixup = atombios_crtc_mode_fixup,
2199 .mode_set = atombios_crtc_mode_set,
2200 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05002201 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002202 .prepare = atombios_crtc_prepare,
2203 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10002204 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04002205 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002206};
2207
2208void radeon_atombios_init_crtc(struct drm_device *dev,
2209 struct radeon_crtc *radeon_crtc)
2210{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002211 struct radeon_device *rdev = dev->dev_private;
2212
2213 if (ASIC_IS_DCE4(rdev)) {
2214 switch (radeon_crtc->crtc_id) {
2215 case 0:
2216 default:
Alex Deucher12d77982010-02-09 17:18:48 -05002217 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002218 break;
2219 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05002220 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002221 break;
2222 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05002223 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002224 break;
2225 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05002226 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002227 break;
2228 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05002229 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002230 break;
2231 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05002232 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002233 break;
2234 }
2235 } else {
2236 if (radeon_crtc->crtc_id == 1)
2237 radeon_crtc->crtc_offset =
2238 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
2239 else
2240 radeon_crtc->crtc_offset = 0;
2241 }
Alex Deucherf3dd8502012-08-31 11:56:50 -04002242 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04002243 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04002244 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04002245 radeon_crtc->connector = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002246 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
2247}