blob: fe149e0e6169f8f11a53a3ef160026fb213f72ef [file] [log] [blame]
Channagoud Kadabi459f0112017-03-20 12:42:15 -07001/* Copyright (c) 2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include "sdm845.dtsi"
Soundrapandian Jeyaprakash3cc03bb2017-08-09 15:16:41 -070014#include "sdm845-v2-camera.dtsi"
Channagoud Kadabi459f0112017-03-20 12:42:15 -070015
16/ {
17 model = "Qualcomm Technologies, Inc. SDM845 V2";
18 qcom,msm-id = <321 0x20000>;
19};
David Collins36050182017-04-26 11:41:22 -070020
Subhash Jadavani0842b272017-07-19 17:05:13 -070021&sdhc_2 {
Subhash Jadavani3497a962017-07-31 13:57:47 -070022 /delete-property/ qcom,sdr104-wa;
Subhash Jadavani0842b272017-07-19 17:05:13 -070023};
24
Archana Sathyakumareb78ba42017-10-13 14:42:51 -060025/delete-node/ &pdc;
26
Lina Iyerc1e83dc2017-09-27 21:52:38 +000027&tlmm {
28 compatible = "qcom,sdm845-pinctrl-v2";
29};
30
David Collinsf5764762017-07-20 16:42:42 -070031&soc {
Manoj Prabhu B31520a42017-10-26 14:43:43 +053032 qcom,memshare {
33 compatible = "qcom,memshare";
34
35 qcom,client_1 {
36 compatible = "qcom,memshare-peripheral";
37 qcom,peripheral-size = <0x0>;
38 qcom,client-id = <0>;
39 qcom,allocate-boot-time;
40 label = "modem";
41 };
42
43 qcom,client_2 {
44 compatible = "qcom,memshare-peripheral";
45 qcom,peripheral-size = <0x0>;
46 qcom,client-id = <2>;
47 label = "modem";
48 };
49
50 mem_client_3_size: qcom,client_3 {
51 compatible = "qcom,memshare-peripheral";
52 qcom,peripheral-size = <0x500000>;
53 qcom,client-id = <1>;
54 label = "modem";
55 };
56 };
57
Vicky Wallaceddf4fad2017-08-03 20:15:55 -070058 gpu_gx_domain_addr: syscon@0x5091508 {
59 compatible = "syscon";
60 reg = <0x5091508 0x4>;
61 };
62
63 gpu_gx_sw_reset: syscon@0x5091008 {
64 compatible = "syscon";
65 reg = <0x5091008 0x4>;
66 };
Archana Sathyakumareb78ba42017-10-13 14:42:51 -060067
68 pdc: interrupt-controller@0xb220000{
69 compatible = "qcom,pdc-sdm845-v2";
70 reg = <0xb220000 0x400>;
71 #interrupt-cells = <3>;
72 interrupt-parent = <&intc>;
73 interrupt-controller;
74 };
75
David Collinsf5764762017-07-20 16:42:42 -070076};
77
Kyle Yanf248e352017-09-14 11:15:58 -070078&pil_modem {
79 qcom,mss_pdc_offset = <9>;
80};
81
David Collinsf5764762017-07-20 16:42:42 -070082&clock_cpucc {
Deepak Katragaddaa442baa2017-07-11 12:27:06 -070083 compatible = "qcom,clk-cpu-osm-v2";
David Collinsf5764762017-07-20 16:42:42 -070084};
85
Tony Truong80258d62017-08-16 11:41:33 -070086&pcie1 {
87 qcom,phy-sequence = <0x1804 0x03 0x0
88 0x00dc 0x27 0x0
89 0x0014 0x01 0x0
90 0x0020 0x31 0x0
91 0x0024 0x01 0x0
92 0x0028 0xde 0x0
93 0x002c 0x07 0x0
94 0x0034 0x4c 0x0
95 0x0038 0x06 0x0
96 0x0054 0x18 0x0
97 0x0058 0xb0 0x0
98 0x006c 0x8c 0x0
99 0x0070 0x20 0x0
100 0x0078 0x14 0x0
101 0x007c 0x34 0x0
102 0x00b4 0x06 0x0
103 0x00b8 0x06 0x0
104 0x00c0 0x16 0x0
105 0x00c4 0x16 0x0
106 0x00cc 0x36 0x0
107 0x00d0 0x36 0x0
108 0x00f0 0x05 0x0
109 0x00f8 0x42 0x0
110 0x0100 0x82 0x0
111 0x0108 0x68 0x0
112 0x011c 0x55 0x0
113 0x0120 0x55 0x0
114 0x0124 0x03 0x0
115 0x0128 0xab 0x0
116 0x012c 0xaa 0x0
117 0x0130 0x02 0x0
118 0x0150 0x3f 0x0
119 0x0158 0x3f 0x0
120 0x0178 0x10 0x0
121 0x01cc 0x04 0x0
122 0x01d0 0x30 0x0
123 0x01e0 0x04 0x0
124 0x01e8 0x73 0x0
125 0x01f0 0x1c 0x0
126 0x01fc 0x15 0x0
127 0x021c 0x04 0x0
128 0x0224 0x01 0x0
129 0x0228 0x22 0x0
130 0x022c 0x00 0x0
131 0x0098 0x05 0x0
132 0x080c 0x00 0x0
133 0x0818 0x0d 0x0
134 0x0860 0x01 0x0
135 0x0864 0x3a 0x0
136 0x087c 0x2f 0x0
137 0x08c0 0x09 0x0
138 0x08c4 0x09 0x0
139 0x08c8 0x1a 0x0
140 0x08d0 0x01 0x0
141 0x08d4 0x07 0x0
142 0x08d8 0x31 0x0
143 0x08dc 0x31 0x0
144 0x08e0 0x03 0x0
145 0x08fc 0x02 0x0
146 0x0900 0x01 0x0
147 0x0908 0x12 0x0
148 0x0914 0x25 0x0
149 0x0918 0x00 0x0
150 0x091c 0x05 0x0
151 0x0920 0x01 0x0
152 0x0924 0x26 0x0
153 0x0928 0x12 0x0
154 0x0930 0x04 0x0
155 0x0934 0x04 0x0
156 0x0938 0x09 0x0
157 0x0954 0x15 0x0
158 0x0960 0x32 0x0
159 0x0968 0x7f 0x0
160 0x096c 0x07 0x0
161 0x0978 0x04 0x0
162 0x0980 0x70 0x0
163 0x0984 0x8b 0x0
164 0x0988 0x08 0x0
165 0x098c 0x09 0x0
166 0x0990 0x03 0x0
167 0x0994 0x04 0x0
168 0x0998 0x02 0x0
169 0x099c 0x0c 0x0
170 0x09a4 0x02 0x0
171 0x09c0 0x5c 0x0
172 0x09c4 0x3e 0x0
173 0x09c8 0x3f 0x0
174 0x0a30 0x01 0x0
175 0x0a34 0xa0 0x0
176 0x0a38 0x08 0x0
177 0x0aa4 0x01 0x0
178 0x0aac 0xc3 0x0
179 0x0ab0 0x00 0x0
180 0x0ab8 0x8c 0x0
181 0x0ac0 0x7f 0x0
182 0x0ac4 0x2a 0x0
183 0x0810 0x0c 0x0
184 0x0814 0x00 0x0
185 0x0acc 0x04 0x0
186 0x093c 0x20 0x0
187 0x100c 0x00 0x0
188 0x1018 0x0d 0x0
189 0x1060 0x01 0x0
190 0x1064 0x3a 0x0
191 0x107c 0x2f 0x0
192 0x10c0 0x09 0x0
193 0x10c4 0x09 0x0
194 0x10c8 0x1a 0x0
195 0x10d0 0x01 0x0
196 0x10d4 0x07 0x0
197 0x10d8 0x31 0x0
198 0x10dc 0x31 0x0
199 0x10e0 0x03 0x0
200 0x10fc 0x02 0x0
201 0x1100 0x01 0x0
202 0x1108 0x12 0x0
203 0x1114 0x25 0x0
204 0x1118 0x00 0x0
205 0x111c 0x05 0x0
206 0x1120 0x01 0x0
207 0x1124 0x26 0x0
208 0x1128 0x12 0x0
209 0x1130 0x04 0x0
210 0x1134 0x04 0x0
211 0x1138 0x09 0x0
212 0x1154 0x15 0x0
213 0x1160 0x32 0x0
214 0x1168 0x7f 0x0
215 0x116c 0x07 0x0
216 0x1178 0x04 0x0
217 0x1180 0x70 0x0
218 0x1184 0x8b 0x0
219 0x1188 0x08 0x0
220 0x118c 0x09 0x0
221 0x1190 0x03 0x0
222 0x1194 0x04 0x0
223 0x1198 0x02 0x0
224 0x119c 0x0c 0x0
225 0x11a4 0x02 0x0
226 0x11c0 0x5c 0x0
227 0x11c4 0x3e 0x0
228 0x11c8 0x3f 0x0
229 0x1230 0x01 0x0
230 0x1234 0xa0 0x0
231 0x1238 0x08 0x0
232 0x12a4 0x01 0x0
233 0x12ac 0xc3 0x0
234 0x12b0 0x00 0x0
235 0x12b8 0x8c 0x0
236 0x12c0 0x7f 0x0
237 0x12c4 0x2a 0x0
238 0x1010 0x0c 0x0
239 0x1014 0x0f 0x0
240 0x12cc 0x04 0x0
241 0x113c 0x20 0x0
242 0x195c 0x3f 0x0
243 0x1974 0x50 0x0
244 0x196c 0x9f 0x0
245 0x182c 0x19 0x0
246 0x1840 0x07 0x0
247 0x1854 0x17 0x0
248 0x1868 0x09 0x0
249 0x1800 0x00 0x0
250 0x0aa8 0x01 0x0
251 0x12a8 0x01 0x0
252 0x1808 0x01 0x0>;
253};
254
Jonathan Avila29bc1972017-08-24 16:49:18 -0700255&devfreq_l3lat_0 {
256 qcom,core-dev-table =
257 < 300000 300000000 >,
258 < 480000 403200000 >,
259 < 652800 480000000 >,
260 < 748800 576000000 >,
261 < 902400 652800000 >,
262 < 979200 748800000 >,
263 < 1132800 844800000 >,
264 < 1228800 940800000 >,
265 < 1324800 1036800000 >,
266 < 1420800 1132800000 >,
267 < 1516800 1209600000 >,
268 < 1612800 1401600000 >,
269 < 1689600 1497600000 >,
270 < 1766400 1593600000 >;
271};
272
273&devfreq_l3lat_4 {
274 qcom,core-dev-table =
275 < 300000 300000000 >,
276 < 825600 576000000 >,
277 < 1132800 748800000 >,
278 < 1363200 940800000 >,
279 < 1689600 1209600000 >,
280 < 1996800 1401600000 >,
281 < 2400000 1593600000 >;
282};
283
Stephen Boydcbe46a02017-08-02 13:59:31 -0700284&bwmon {
285 qcom,count-unit = <0x10000>;
286};
287
Stephen Boyd31aac5f2017-09-01 09:16:06 -0700288&cpubw {
289 qcom,bw-tbl =
290 < MHZ_TO_MBPS(150, 16) >, /* 2288 MB/s */
291 < MHZ_TO_MBPS(300, 16) >, /* 4577 MB/s */
292 < MHZ_TO_MBPS(426, 16) >, /* 6500 MB/s */
293 < MHZ_TO_MBPS(533, 16) >, /* 8132 MB/s */
294 < MHZ_TO_MBPS(600, 16) >, /* 9155 MB/s */
295 < MHZ_TO_MBPS(806, 16) >, /* 12298 MB/s */
296 < MHZ_TO_MBPS(933, 16) >; /* 14236 MB/s */
297};
298
299&devfreq_cpufreq {
300 mincpubw-cpufreq {
301 cpu-to-dev-map-4 =
302 < 1881600 MHZ_TO_MBPS(200, 4) >,
Jonathan Avila018bf522017-10-19 14:57:32 -0700303 < 2400000 MHZ_TO_MBPS(1017, 4) >;
Stephen Boyd31aac5f2017-09-01 09:16:06 -0700304 };
305};
306
Jonathan Avilac7a6fd52017-10-12 15:24:05 -0700307&devfreq_compute {
308 qcom,core-dev-table =
309 < 1881600 MHZ_TO_MBPS(200, 4) >,
310 < 2400000 MHZ_TO_MBPS(1017, 4) >;
311};
312
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700313&clock_gcc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700314 compatible = "qcom,gcc-sdm845-v2", "syscon";
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700315};
316
317&clock_camcc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700318 compatible = "qcom,cam_cc-sdm845-v2", "syscon";
Jigarkumar Zala9e214912017-09-14 16:40:03 -0700319 qcom,cam_cc_csi3phytimer_clk_src-opp-handle = <&cam_csiphy3>;
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700320};
321
322&clock_dispcc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700323 compatible = "qcom,dispcc-sdm845-v2", "syscon";
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700324};
325
Vicky Wallace1762ab32017-07-12 19:00:04 -0700326&clock_gpucc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700327 compatible = "qcom,gpucc-sdm845-v2", "syscon";
Vicky Wallace1762ab32017-07-12 19:00:04 -0700328};
329
330&clock_gfx {
331 compatible = "qcom,gfxcc-sdm845-v2";
332};
333
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700334&clock_videocc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700335 compatible = "qcom,video_cc-sdm845-v2", "syscon";
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700336};
Praneeth Paladugu55381212017-07-05 15:02:44 -0700337
338&msm_vidc {
339 qcom,allowed-clock-rates = <100000000 200000000 330000000
340 404000000 444000000 533000000>;
341};
Reut Zysman861fd6c2017-07-30 15:39:13 +0300342
David Collins113cc2772017-06-27 17:26:54 -0700343&refgen {
344 status = "ok";
345};
346
Reut Zysman861fd6c2017-07-30 15:39:13 +0300347&spss_utils {
348 qcom,spss-dev-firmware-name = "spss2d"; /* 8 chars max */
349 qcom,spss-test-firmware-name = "spss2t"; /* 8 chars max */
350 qcom,spss-prod-firmware-name = "spss2p"; /* 8 chars max */
351};
Narendra Muppalla4efd3442017-07-24 17:36:15 -0700352
353&mdss_mdp {
354 clock-max-rate = <0 0 0 0 430000000 19200000 0>;
Narendra Muppalla86a46a02017-08-17 11:14:37 -0700355 qcom,sde-min-core-ib-kbps = <4800000>;
Ingrid Gallardobdc72432017-10-16 14:44:47 -0700356 qcom,sde-max-bw-low-kbps = <9600000>;
357 qcom,sde-max-bw-high-kbps = <9600000>;
Narendra Muppalla4efd3442017-07-24 17:36:15 -0700358};
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700359
Ingrid Gallardoe38166e2017-09-06 17:01:00 -0700360&mdss_dsi0 {
361 qcom,core-supply-entries {
362 #address-cells = <1>;
363 #size-cells = <0>;
364
365 qcom,core-supply-entry@0 {
366 reg = <0>;
367 qcom,supply-name = "refgen";
368 qcom,supply-min-voltage = <0>;
369 qcom,supply-max-voltage = <0>;
370 qcom,supply-enable-load = <0>;
371 qcom,supply-disable-load = <0>;
372 };
373 };
374};
375
376&mdss_dsi1 {
377 qcom,core-supply-entries {
378 #address-cells = <1>;
379 #size-cells = <0>;
380
381 qcom,core-supply-entry@0 {
382 reg = <0>;
383 qcom,supply-name = "refgen";
384 qcom,supply-min-voltage = <0>;
385 qcom,supply-max-voltage = <0>;
386 qcom,supply-enable-load = <0>;
387 qcom,supply-disable-load = <0>;
388 };
389 };
390};
391
392&sde_dp {
393 qcom,core-supply-entries {
394 #address-cells = <1>;
395 #size-cells = <0>;
396
397 qcom,core-supply-entry@0 {
398 reg = <0>;
399 qcom,supply-name = "refgen";
400 qcom,supply-min-voltage = <0>;
401 qcom,supply-max-voltage = <0>;
402 qcom,supply-enable-load = <0>;
403 qcom,supply-disable-load = <0>;
404 };
405 };
406};
407
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700408&energy_costs {
409 CPU_COST_0: core-cost0 {
410 busy-cost-data = <
Puja Gupta346e399c2017-09-06 14:32:42 -0700411 300000 12
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700412 403200 17
413 480000 21
Puja Gupta346e399c2017-09-06 14:32:42 -0700414 576000 27
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700415 652800 31
416 748800 37
417 825600 42
418 902400 47
419 979200 52
420 1056000 57
421 1132800 62
Puja Gupta346e399c2017-09-06 14:32:42 -0700422 1228800 70
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700423 1324800 78
424 1420800 89
425 1516800 103
426 1612800 122
Puja Gupta346e399c2017-09-06 14:32:42 -0700427 1689600 141
428 1766400 160
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700429 >;
430 idle-cost-data = <
431 22 18 14 12
432 >;
433 };
434 CPU_COST_1: core-cost1 {
435 busy-cost-data = <
Puja Gupta346e399c2017-09-06 14:32:42 -0700436 300000 189
437 403200 523
438 480000 763
439 576000 1052
440 652800 1273
441 748800 1536
442 825600 1736
443 902400 1926
444 979200 2108
445 1056000 2284
446 1132800 2456
447 1209600 2628
448 1286400 2804
449 1363200 2992
450 1459200 3255
451 1536000 3499
452 1612800 3786
453 1689600 4128
454 1766400 4535
455 1843200 5019
456 1920000 5583
457 1996800 6226
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700458 2092800 7120
Puja Gupta346e399c2017-09-06 14:32:42 -0700459 2169600 7876
460 2246400 8628
461 2323200 9344
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700462 2400000 10030
Puja Gupta346e399c2017-09-06 14:32:42 -0700463 2476800 10806
464 2553600 12045
465 2649600 15686
466 2745600 25586
Vikram Mulukutlaa47c2bd2017-10-25 18:26:46 -0700467 2764800 30000
468 2784000 35000
469 2803200 40000
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700470 >;
471 idle-cost-data = <
472 100 80 60 40
473 >;
474 };
475 CLUSTER_COST_0: cluster-cost0 {
476 busy-cost-data = <
477 300000 3
478 403200 4
479 480000 4
480 576000 4
481 652800 5
482 748800 5
483 825600 6
484 902400 7
485 979200 7
486 1056000 8
487 1132800 9
488 1228800 9
489 1324800 10
490 1420800 11
491 1516800 12
492 1612800 13
493 1689600 15
494 1766400 17
495 >;
496 idle-cost-data = <
497 4 3 2 1
498 >;
499 };
500 CLUSTER_COST_1: cluster-cost1 {
501 busy-cost-data = <
502 300000 24
503 403200 24
504 480000 25
505 576000 25
506 652800 26
507 748800 27
508 825600 28
509 902400 29
510 979200 30
511 1056000 32
512 1132800 34
513 1209600 37
514 1286400 40
515 1363200 45
516 1459200 50
517 1536000 57
518 1612800 64
519 1689600 74
520 1766400 84
521 1843200 96
522 1920000 106
523 1996800 113
524 2092800 120
525 2169600 125
526 2246400 127
527 2323200 130
528 2400000 135
529 2476800 140
530 2553600 145
Puja Gupta346e399c2017-09-06 14:32:42 -0700531 2649600 150
532 2745600 155
Vikram Mulukutlaa47c2bd2017-10-25 18:26:46 -0700533 2764800 160
534 2784000 165
535 2803200 170
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700536 >;
537 idle-cost-data = <
538 4 3 2 1
539 >;
540 };
541};
Vicky Wallaceddf4fad2017-08-03 20:15:55 -0700542
543&gpu_gx_gdsc {
544 domain-addr = <&gpu_gx_domain_addr>;
545 sw-reset = <&gpu_gx_sw_reset>;
546 qcom,reset-aon-logic;
547};
Lokesh Batra835f0162017-08-01 11:55:53 -0700548
549/* GPU overrides */
550&msm_gpu {
551 /* Updated chip ID */
552 qcom,chipid = <0x06030001>;
Lynus Vaze6565532017-09-14 10:25:34 +0530553 qcom,initial-pwrlevel = <6>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700554
555 qcom,gpu-pwrlevels {
556 #address-cells = <1>;
557 #size-cells = <0>;
558
559 compatible = "qcom,gpu-pwrlevels";
560
561 qcom,gpu-pwrlevel@0 {
562 reg = <0>;
Lynus Vaze6565532017-09-14 10:25:34 +0530563 qcom,gpu-freq = <710000000>;
564 qcom,bus-freq = <12>;
565 qcom,bus-min = <12>;
566 qcom,bus-max = <12>;
567 };
568
569 qcom,gpu-pwrlevel@1 {
570 reg = <1>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700571 qcom,gpu-freq = <675000000>;
572 qcom,bus-freq = <12>;
573 qcom,bus-min = <10>;
574 qcom,bus-max = <12>;
575 };
576
Lynus Vaze6565532017-09-14 10:25:34 +0530577 qcom,gpu-pwrlevel@2 {
578 reg = <2>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700579 qcom,gpu-freq = <596000000>;
580 qcom,bus-freq = <10>;
581 qcom,bus-min = <9>;
Lynus Vaze6565532017-09-14 10:25:34 +0530582 qcom,bus-max = <12>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700583 };
584
Lynus Vaze6565532017-09-14 10:25:34 +0530585 qcom,gpu-pwrlevel@3 {
586 reg = <3>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700587 qcom,gpu-freq = <520000000>;
588 qcom,bus-freq = <9>;
589 qcom,bus-min = <8>;
590 qcom,bus-max = <10>;
591 };
592
Lynus Vaze6565532017-09-14 10:25:34 +0530593 qcom,gpu-pwrlevel@4 {
594 reg = <4>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700595 qcom,gpu-freq = <414000000>;
596 qcom,bus-freq = <8>;
597 qcom,bus-min = <7>;
598 qcom,bus-max = <9>;
599 };
600
Lynus Vaze6565532017-09-14 10:25:34 +0530601 qcom,gpu-pwrlevel@5 {
602 reg = <5>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700603 qcom,gpu-freq = <342000000>;
604 qcom,bus-freq = <6>;
605 qcom,bus-min = <5>;
606 qcom,bus-max = <7>;
607 };
608
Lynus Vaze6565532017-09-14 10:25:34 +0530609 qcom,gpu-pwrlevel@6 {
610 reg = <6>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700611 qcom,gpu-freq = <257000000>;
612 qcom,bus-freq = <4>;
613 qcom,bus-min = <3>;
614 qcom,bus-max = <5>;
615 };
616
Lynus Vaze6565532017-09-14 10:25:34 +0530617 qcom,gpu-pwrlevel@7 {
618 reg = <7>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700619 qcom,gpu-freq = <0>;
620 qcom,bus-freq = <0>;
621 qcom,bus-min = <0>;
622 qcom,bus-max = <0>;
623 };
624 };
625};
626
627&gmu {
628 qcom,gmu-pwrlevels {
629 #address-cells = <1>;
630 #size-cells = <0>;
631
632 compatible = "qcom,gmu-pwrlevels";
633
Kyle Piefer33bec862017-08-14 16:26:53 -0700634 /* GMU power levels must go from lowest to highest */
Lokesh Batra835f0162017-08-01 11:55:53 -0700635 qcom,gmu-pwrlevel@0 {
636 reg = <0>;
Kyle Piefer33bec862017-08-14 16:26:53 -0700637 qcom,gmu-freq = <0>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700638 };
639
640 qcom,gmu-pwrlevel@1 {
641 reg = <1>;
642 qcom,gmu-freq = <200000000>;
643 };
644
645 qcom,gmu-pwrlevel@2 {
646 reg = <2>;
Kyle Piefer33bec862017-08-14 16:26:53 -0700647 qcom,gmu-freq = <500000000>;
Lokesh Batra835f0162017-08-01 11:55:53 -0700648 };
649 };
650};
Mayank Ranaf1137ef2017-09-26 09:30:26 -0700651
652&qusb_phy0 {
653 qcom,qusb-phy-init-seq =
654 /* <value reg_offset> */
655 <0x23 0x210 /* PWR_CTRL1 */
656 0x03 0x04 /* PLL_ANALOG_CONTROLS_TWO */
657 0x7c 0x18c /* PLL_CLOCK_INVERTERS */
658 0x80 0x2c /* PLL_CMODE */
659 0x0a 0x184 /* PLL_LOCK_DELAY */
660 0x19 0xb4 /* PLL_DIGITAL_TIMERS_TWO */
661 0x40 0x194 /* PLL_BIAS_CONTROL_1 */
662 0x20 0x198 /* PLL_BIAS_CONTROL_2 */
663 0x21 0x214 /* PWR_CTRL2 */
Mayank Rana43343b82017-10-03 15:26:53 -0700664 0x07 0x220 /* IMP_CTRL1 */
Mayank Ranaf1137ef2017-09-26 09:30:26 -0700665 0x58 0x224 /* IMP_CTRL2 */
666 0x45 0x240 /* TUNE1 */
667 0x29 0x244 /* TUNE2 */
668 0xca 0x248 /* TUNE3 */
669 0x04 0x24c /* TUNE4 */
670 0x03 0x250 /* TUNE5 */
671 0x00 0x23c /* CHG_CTRL2 */
672 0x22 0x210>; /* PWR_CTRL1 */
673};